blob: 40a7936cfe28132936b7e0b7433a6127bd1bb528 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
12#include "ARMDisassembler.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000013#include "ARM.h"
14#include "ARMRegisterInfo.h"
15#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000021#include "llvm/Target/TargetRegistry.h"
22#include "llvm/Support/Debug.h"
23#include "llvm/Support/MemoryObject.h"
24#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
26
Owen Anderson83e3f672011-08-17 17:44:15 +000027// Pull DecodeStatus and its enum values into the global namespace.
28typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
29#define Success llvm::MCDisassembler::Success
30#define Unpredictable llvm::MCDisassembler::SoftFail
31#define Fail llvm::MCDisassembler::Fail
32
33// Helper macro to perform setwise reduction of the current running status
34// and another status, and return if the new status is Fail.
35#define CHECK(S,X) do { \
36 S = (DecodeStatus) ((int)S & (X)); \
37 if (S == Fail) return Fail; \
38 } while(0)
39
Owen Anderson8d7d2e12011-08-09 20:55:18 +000040// Forward declare these because the autogenerated code will reference them.
41// Definitions are further down.
Owen Anderson83e3f672011-08-17 17:44:15 +000042static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000043 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000044static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
45 unsigned RegNo, uint64_t Address,
46 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000047static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000048 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000049static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000050 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000051static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000052 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000053static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000054 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000055static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000056 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000057static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000058 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000059static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
60 unsigned RegNo,
61 uint64_t Address,
62 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000063static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000064 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +000065
Owen Anderson83e3f672011-08-17 17:44:15 +000066static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000067 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000068static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000069 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000070static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000071 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000072static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000073 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000074static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000075 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000076static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000077 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000078static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000079 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +000080
Owen Anderson83e3f672011-08-17 17:44:15 +000081static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000082 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000083static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000084 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000085static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
86 unsigned Insn,
87 uint64_t Address,
88 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000089static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000090 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000091static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000092 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000093static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000094 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000095static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 uint64_t Address, const void *Decoder);
97
Owen Anderson83e3f672011-08-17 17:44:15 +000098static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000099 unsigned Insn,
100 uint64_t Adddress,
101 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000102static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000103 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000104static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000105 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000106static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000107 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000108static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000110static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000112static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000114static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000116static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000118static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000120static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000122static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000123 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000124static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000126static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000127 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000128static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000130static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000132static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000134static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000136static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000138static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000140static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000142static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000144static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000146static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000148static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000150static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000151 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000152static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000153 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000154static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000155 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000156static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000157 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000158static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000159 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000160static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000161 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000162static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000163 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000164static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000165 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000166static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000167 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000168static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000169 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000170static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000171 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000172static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000173 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000174static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000175 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000176static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000177 uint64_t Address, const void *Decoder);
Owen Anderson7cdbf082011-08-12 18:12:39 +0000178
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000179
Owen Anderson83e3f672011-08-17 17:44:15 +0000180static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000181 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000182static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000183 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000184static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000185 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000186static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000187 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000188static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000189 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000190static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000191 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000192static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000193 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000194static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000195 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000196static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000197 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000198static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000199 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000200static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000202static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000203 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000204static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000205 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000206static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000207 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000208static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000209 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000210static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000211 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000212static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000213 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000214static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000215 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000216static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000217 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000218static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000219 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000220static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000221 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000222static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000223 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000224static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000225 uint64_t Address, const void *Decoder);
226
227#include "ARMGenDisassemblerTables.inc"
228#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000229#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000230
231using namespace llvm;
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000232
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000233static MCDisassembler *createARMDisassembler(const Target &T) {
234 return new ARMDisassembler;
235}
236
237static MCDisassembler *createThumbDisassembler(const Target &T) {
238 return new ThumbDisassembler;
239}
240
Sean Callanan9899f702010-04-13 21:21:57 +0000241EDInstInfo *ARMDisassembler::getEDInfo() const {
242 return instInfoARM;
243}
244
245EDInstInfo *ThumbDisassembler::getEDInfo() const {
246 return instInfoARM;
247}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000248
Owen Anderson83e3f672011-08-17 17:44:15 +0000249DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
250 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000251 uint64_t Address,
252 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253 uint8_t bytes[4];
254
255 // We want to read exactly 4 bytes of data.
256 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000257 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000258
259 // Encoded as a small-endian 32-bit word in the stream.
260 uint32_t insn = (bytes[3] << 24) |
261 (bytes[2] << 16) |
262 (bytes[1] << 8) |
263 (bytes[0] << 0);
264
265 // Calling the auto-generated decoder function.
Owen Anderson83e3f672011-08-17 17:44:15 +0000266 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this);
267 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000268 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000269 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000270 }
271
272 // Instructions that are shared between ARM and Thumb modes.
273 // FIXME: This shouldn't really exist. It's an artifact of the
274 // fact that we fail to encode a few instructions properly for Thumb.
275 MI.clear();
276 result = decodeCommonInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000277 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000278 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000279 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000280 }
281
282 // VFP and NEON instructions, similarly, are shared between ARM
283 // and Thumb modes.
284 MI.clear();
285 result = decodeVFPInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000286 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000287 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000288 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000289 }
290
291 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000292 result = decodeNEONDataInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000293 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000294 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000295 // Add a fake predicate operand, because we share these instruction
296 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000297 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
298 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000299 }
300
301 MI.clear();
302 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000303 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000304 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000305 // Add a fake predicate operand, because we share these instruction
306 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000307 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
308 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000309 }
310
311 MI.clear();
312 result = decodeNEONDupInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000313 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000314 Size = 4;
315 // Add a fake predicate operand, because we share these instruction
316 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000317 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
318 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000319 }
320
321 MI.clear();
322
Owen Anderson83e3f672011-08-17 17:44:15 +0000323 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000324}
325
326namespace llvm {
327extern MCInstrDesc ARMInsts[];
328}
329
330// Thumb1 instructions don't have explicit S bits. Rather, they
331// implicitly set CPSR. Since it's not represented in the encoding, the
332// auto-generated decoder won't inject the CPSR operand. We need to fix
333// that as a post-pass.
334static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
335 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000336 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000337 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000338 for (unsigned i = 0; i < NumOps; ++i, ++I) {
339 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000340 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000341 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000342 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
343 return;
344 }
345 }
346
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000347 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000348}
349
350// Most Thumb instructions don't have explicit predicates in the
351// encoding, but rather get their predicates from IT context. We need
352// to fix up the predicate operands using this context information as a
353// post-pass.
354void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
355 // A few instructions actually have predicates encoded in them. Don't
356 // try to overwrite it if we're seeing one of those.
357 switch (MI.getOpcode()) {
358 case ARM::tBcc:
359 case ARM::t2Bcc:
360 return;
361 default:
362 break;
363 }
364
365 // If we're in an IT block, base the predicate on that. Otherwise,
366 // assume a predicate of AL.
367 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000368 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000369 CC = ITBlock.back();
370 ITBlock.pop_back();
371 } else
372 CC = ARMCC::AL;
373
374 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000375 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000377 for (unsigned i = 0; i < NumOps; ++i, ++I) {
378 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000379 if (OpInfo[i].isPredicate()) {
380 I = MI.insert(I, MCOperand::CreateImm(CC));
381 ++I;
382 if (CC == ARMCC::AL)
383 MI.insert(I, MCOperand::CreateReg(0));
384 else
385 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
386 return;
387 }
388 }
389
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000390 I = MI.insert(I, MCOperand::CreateImm(CC));
391 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000392 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000393 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000394 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000395 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000396}
397
398// Thumb VFP instructions are a special case. Because we share their
399// encodings between ARM and Thumb modes, and they are predicable in ARM
400// mode, the auto-generated decoder will give them an (incorrect)
401// predicate operand. We need to rewrite these operands based on the IT
402// context as a post-pass.
403void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
404 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000405 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000406 CC = ITBlock.back();
407 ITBlock.pop_back();
408 } else
409 CC = ARMCC::AL;
410
411 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
412 MCInst::iterator I = MI.begin();
Owen Anderson10cbaab2011-08-10 17:36:48 +0000413 for (unsigned i = 0, e = MI.size(); i < e; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000414 if (OpInfo[i].isPredicate() ) {
415 I->setImm(CC);
416 ++I;
417 if (CC == ARMCC::AL)
418 I->setReg(0);
419 else
420 I->setReg(ARM::CPSR);
421 return;
422 }
423 }
424}
425
Owen Anderson83e3f672011-08-17 17:44:15 +0000426DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
427 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000428 uint64_t Address,
429 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000430 uint8_t bytes[4];
431
432 // We want to read exactly 2 bytes of data.
433 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000434 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000435
436 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Owen Anderson83e3f672011-08-17 17:44:15 +0000437 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this);
438 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000439 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000440 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000441 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000442 }
443
444 MI.clear();
445 result = decodeThumbSBitInstruction16(MI, insn16, Address, this);
446 if (result) {
447 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000448 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000449 AddThumbPredicate(MI);
450 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000451 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000452 }
453
454 MI.clear();
455 result = decodeThumb2Instruction16(MI, insn16, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000456 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000457 Size = 2;
458 AddThumbPredicate(MI);
459
460 // If we find an IT instruction, we need to parse its condition
461 // code and mask operands so that we can apply them correctly
462 // to the subsequent instructions.
463 if (MI.getOpcode() == ARM::t2IT) {
464 unsigned firstcond = MI.getOperand(0).getImm();
465 uint32_t mask = MI.getOperand(1).getImm();
466 unsigned zeros = CountTrailingZeros_32(mask);
467 mask >>= zeros+1;
468
469 for (unsigned i = 0; i < 4 - (zeros+1); ++i) {
470 if (firstcond ^ (mask & 1))
471 ITBlock.push_back(firstcond ^ 1);
472 else
473 ITBlock.push_back(firstcond);
474 mask >>= 1;
475 }
476 ITBlock.push_back(firstcond);
477 }
478
Owen Anderson83e3f672011-08-17 17:44:15 +0000479 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000480 }
481
482 // We want to read exactly 4 bytes of data.
483 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000484 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000485
486 uint32_t insn32 = (bytes[3] << 8) |
487 (bytes[2] << 0) |
488 (bytes[1] << 24) |
489 (bytes[0] << 16);
490 MI.clear();
491 result = decodeThumbInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000492 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000493 Size = 4;
494 bool InITBlock = ITBlock.size();
495 AddThumbPredicate(MI);
496 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000497 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000498 }
499
500 MI.clear();
501 result = decodeThumb2Instruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000502 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000503 Size = 4;
504 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000505 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000506 }
507
508 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000509 result = decodeCommonInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000510 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000511 Size = 4;
512 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000513 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000514 }
515
516 MI.clear();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000517 result = decodeVFPInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000518 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000519 Size = 4;
520 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000521 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000522 }
523
524 MI.clear();
Owen Andersonef2865a2011-08-15 23:38:54 +0000525 result = decodeNEONDupInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000526 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000527 Size = 4;
528 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000529 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000530 }
531
532 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
533 MI.clear();
534 uint32_t NEONLdStInsn = insn32;
535 NEONLdStInsn &= 0xF0FFFFFF;
536 NEONLdStInsn |= 0x04000000;
537 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000538 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000539 Size = 4;
540 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000541 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000542 }
543 }
544
Owen Anderson8533eba2011-08-10 19:01:10 +0000545 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000546 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000547 uint32_t NEONDataInsn = insn32;
548 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
549 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
550 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
551 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000552 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000553 Size = 4;
554 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000555 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000556 }
557 }
558
Owen Anderson83e3f672011-08-17 17:44:15 +0000559 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000560}
561
562
563extern "C" void LLVMInitializeARMDisassembler() {
564 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
565 createARMDisassembler);
566 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
567 createThumbDisassembler);
568}
569
570static const unsigned GPRDecoderTable[] = {
571 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
572 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
573 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
574 ARM::R12, ARM::SP, ARM::LR, ARM::PC
575};
576
Owen Anderson83e3f672011-08-17 17:44:15 +0000577static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000578 uint64_t Address, const void *Decoder) {
579 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000580 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000581
582 unsigned Register = GPRDecoderTable[RegNo];
583 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000584 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000585}
586
Jim Grosbachc4057822011-08-17 21:58:18 +0000587static DecodeStatus
588DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
589 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000590 if (RegNo == 15) return Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000591 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
592}
593
Owen Anderson83e3f672011-08-17 17:44:15 +0000594static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000595 uint64_t Address, const void *Decoder) {
596 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000597 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000598 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
599}
600
Owen Anderson83e3f672011-08-17 17:44:15 +0000601static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000602 uint64_t Address, const void *Decoder) {
603 unsigned Register = 0;
604 switch (RegNo) {
605 case 0:
606 Register = ARM::R0;
607 break;
608 case 1:
609 Register = ARM::R1;
610 break;
611 case 2:
612 Register = ARM::R2;
613 break;
614 case 3:
615 Register = ARM::R3;
616 break;
617 case 9:
618 Register = ARM::R9;
619 break;
620 case 12:
621 Register = ARM::R12;
622 break;
623 default:
Owen Anderson83e3f672011-08-17 17:44:15 +0000624 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000625 }
626
627 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000628 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000629}
630
Owen Anderson83e3f672011-08-17 17:44:15 +0000631static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000632 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000633 if (RegNo == 13 || RegNo == 15) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000634 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
635}
636
Jim Grosbachc4057822011-08-17 21:58:18 +0000637static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000638 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
639 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
640 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
641 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
642 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
643 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
644 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
645 ARM::S28, ARM::S29, ARM::S30, ARM::S31
646};
647
Owen Anderson83e3f672011-08-17 17:44:15 +0000648static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000649 uint64_t Address, const void *Decoder) {
650 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000651 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000652
653 unsigned Register = SPRDecoderTable[RegNo];
654 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000655 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000656}
657
Jim Grosbachc4057822011-08-17 21:58:18 +0000658static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000659 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
660 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
661 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
662 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
663 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
664 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
665 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
666 ARM::D28, ARM::D29, ARM::D30, ARM::D31
667};
668
Owen Anderson83e3f672011-08-17 17:44:15 +0000669static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000670 uint64_t Address, const void *Decoder) {
671 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000672 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000673
674 unsigned Register = DPRDecoderTable[RegNo];
675 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000676 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000677}
678
Owen Anderson83e3f672011-08-17 17:44:15 +0000679static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000680 uint64_t Address, const void *Decoder) {
681 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000682 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000683 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
684}
685
Jim Grosbachc4057822011-08-17 21:58:18 +0000686static DecodeStatus
687DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
688 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000689 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000690 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000691 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
692}
693
Jim Grosbachc4057822011-08-17 21:58:18 +0000694static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000695 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
696 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
697 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
698 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
699};
700
701
Owen Anderson83e3f672011-08-17 17:44:15 +0000702static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000703 uint64_t Address, const void *Decoder) {
704 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000705 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000706 RegNo >>= 1;
707
708 unsigned Register = QPRDecoderTable[RegNo];
709 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000710 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000711}
712
Owen Anderson83e3f672011-08-17 17:44:15 +0000713static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000714 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000715 if (Val == 0xF) return Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000716 // AL predicate is not allowed on Thumb1 branches.
717 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
Owen Anderson83e3f672011-08-17 17:44:15 +0000718 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000719 Inst.addOperand(MCOperand::CreateImm(Val));
720 if (Val == ARMCC::AL) {
721 Inst.addOperand(MCOperand::CreateReg(0));
722 } else
723 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
Owen Anderson83e3f672011-08-17 17:44:15 +0000724 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725}
726
Owen Anderson83e3f672011-08-17 17:44:15 +0000727static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000728 uint64_t Address, const void *Decoder) {
729 if (Val)
730 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
731 else
732 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson83e3f672011-08-17 17:44:15 +0000733 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000734}
735
Owen Anderson83e3f672011-08-17 17:44:15 +0000736static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000737 uint64_t Address, const void *Decoder) {
738 uint32_t imm = Val & 0xFF;
739 uint32_t rot = (Val & 0xF00) >> 7;
740 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
741 Inst.addOperand(MCOperand::CreateImm(rot_imm));
Owen Anderson83e3f672011-08-17 17:44:15 +0000742 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000743}
744
Owen Anderson83e3f672011-08-17 17:44:15 +0000745static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000746 uint64_t Address, const void *Decoder) {
747 Val <<= 2;
748 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000749 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000750}
751
Owen Anderson83e3f672011-08-17 17:44:15 +0000752static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000753 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000754 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000755
756 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
757 unsigned type = fieldFromInstruction32(Val, 5, 2);
758 unsigned imm = fieldFromInstruction32(Val, 7, 5);
759
760 // Register-immediate
Owen Anderson83e3f672011-08-17 17:44:15 +0000761 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000762
763 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
764 switch (type) {
765 case 0:
766 Shift = ARM_AM::lsl;
767 break;
768 case 1:
769 Shift = ARM_AM::lsr;
770 break;
771 case 2:
772 Shift = ARM_AM::asr;
773 break;
774 case 3:
775 Shift = ARM_AM::ror;
776 break;
777 }
778
779 if (Shift == ARM_AM::ror && imm == 0)
780 Shift = ARM_AM::rrx;
781
782 unsigned Op = Shift | (imm << 3);
783 Inst.addOperand(MCOperand::CreateImm(Op));
784
Owen Anderson83e3f672011-08-17 17:44:15 +0000785 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000786}
787
Owen Anderson83e3f672011-08-17 17:44:15 +0000788static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000789 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000790 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000791
792 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
793 unsigned type = fieldFromInstruction32(Val, 5, 2);
794 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
795
796 // Register-register
Owen Anderson83e3f672011-08-17 17:44:15 +0000797 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
798 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000799
800 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
801 switch (type) {
802 case 0:
803 Shift = ARM_AM::lsl;
804 break;
805 case 1:
806 Shift = ARM_AM::lsr;
807 break;
808 case 2:
809 Shift = ARM_AM::asr;
810 break;
811 case 3:
812 Shift = ARM_AM::ror;
813 break;
814 }
815
816 Inst.addOperand(MCOperand::CreateImm(Shift));
817
Owen Anderson83e3f672011-08-17 17:44:15 +0000818 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000819}
820
Owen Anderson83e3f672011-08-17 17:44:15 +0000821static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000822 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000823 DecodeStatus S = Success;
824
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000825 // Empty register lists are not allowed.
Owen Anderson83e3f672011-08-17 17:44:15 +0000826 if (CountPopulation_32(Val) == 0) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000828 if (Val & (1 << i)) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000829 CHECK(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000830 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 }
832
Owen Anderson83e3f672011-08-17 17:44:15 +0000833 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000834}
835
Owen Anderson83e3f672011-08-17 17:44:15 +0000836static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000837 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000838 DecodeStatus S = Success;
839
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000840 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
841 unsigned regs = Val & 0xFF;
842
Owen Anderson83e3f672011-08-17 17:44:15 +0000843 CHECK(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000844 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000845 CHECK(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000846 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000847
Owen Anderson83e3f672011-08-17 17:44:15 +0000848 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000849}
850
Owen Anderson83e3f672011-08-17 17:44:15 +0000851static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000852 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000853 DecodeStatus S = Success;
854
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000855 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
856 unsigned regs = (Val & 0xFF) / 2;
857
Owen Anderson83e3f672011-08-17 17:44:15 +0000858 CHECK(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000859 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000860 CHECK(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000861 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000862
Owen Anderson83e3f672011-08-17 17:44:15 +0000863 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000864}
865
Owen Anderson83e3f672011-08-17 17:44:15 +0000866static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000867 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000868 // This operand encodes a mask of contiguous zeros between a specified MSB
869 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
870 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000871 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000872 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000873 unsigned msb = fieldFromInstruction32(Val, 5, 5);
874 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
875 uint32_t msb_mask = (1 << (msb+1)) - 1;
876 uint32_t lsb_mask = (1 << lsb) - 1;
877 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000878 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000879}
880
Owen Anderson83e3f672011-08-17 17:44:15 +0000881static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000882 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000883 DecodeStatus S = Success;
884
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000885 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
886 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
887 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
888 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
889 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
890 unsigned U = fieldFromInstruction32(Insn, 23, 1);
891
892 switch (Inst.getOpcode()) {
893 case ARM::LDC_OFFSET:
894 case ARM::LDC_PRE:
895 case ARM::LDC_POST:
896 case ARM::LDC_OPTION:
897 case ARM::LDCL_OFFSET:
898 case ARM::LDCL_PRE:
899 case ARM::LDCL_POST:
900 case ARM::LDCL_OPTION:
901 case ARM::STC_OFFSET:
902 case ARM::STC_PRE:
903 case ARM::STC_POST:
904 case ARM::STC_OPTION:
905 case ARM::STCL_OFFSET:
906 case ARM::STCL_PRE:
907 case ARM::STCL_POST:
908 case ARM::STCL_OPTION:
909 if (coproc == 0xA || coproc == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +0000910 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000911 break;
912 default:
913 break;
914 }
915
916 Inst.addOperand(MCOperand::CreateImm(coproc));
917 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Anderson83e3f672011-08-17 17:44:15 +0000918 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000919 switch (Inst.getOpcode()) {
920 case ARM::LDC_OPTION:
921 case ARM::LDCL_OPTION:
922 case ARM::LDC2_OPTION:
923 case ARM::LDC2L_OPTION:
924 case ARM::STC_OPTION:
925 case ARM::STCL_OPTION:
926 case ARM::STC2_OPTION:
927 case ARM::STC2L_OPTION:
928 case ARM::LDCL_POST:
929 case ARM::STCL_POST:
930 break;
931 default:
932 Inst.addOperand(MCOperand::CreateReg(0));
933 break;
934 }
935
936 unsigned P = fieldFromInstruction32(Insn, 24, 1);
937 unsigned W = fieldFromInstruction32(Insn, 21, 1);
938
939 bool writeback = (P == 0) || (W == 1);
940 unsigned idx_mode = 0;
941 if (P && writeback)
942 idx_mode = ARMII::IndexModePre;
943 else if (!P && writeback)
944 idx_mode = ARMII::IndexModePost;
945
946 switch (Inst.getOpcode()) {
947 case ARM::LDCL_POST:
948 case ARM::STCL_POST:
949 imm |= U << 8;
950 case ARM::LDC_OPTION:
951 case ARM::LDCL_OPTION:
952 case ARM::LDC2_OPTION:
953 case ARM::LDC2L_OPTION:
954 case ARM::STC_OPTION:
955 case ARM::STCL_OPTION:
956 case ARM::STC2_OPTION:
957 case ARM::STC2L_OPTION:
958 Inst.addOperand(MCOperand::CreateImm(imm));
959 break;
960 default:
961 if (U)
962 Inst.addOperand(MCOperand::CreateImm(
963 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
964 else
965 Inst.addOperand(MCOperand::CreateImm(
966 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
967 break;
968 }
969
970 switch (Inst.getOpcode()) {
971 case ARM::LDC_OFFSET:
972 case ARM::LDC_PRE:
973 case ARM::LDC_POST:
974 case ARM::LDC_OPTION:
975 case ARM::LDCL_OFFSET:
976 case ARM::LDCL_PRE:
977 case ARM::LDCL_POST:
978 case ARM::LDCL_OPTION:
979 case ARM::STC_OFFSET:
980 case ARM::STC_PRE:
981 case ARM::STC_POST:
982 case ARM::STC_OPTION:
983 case ARM::STCL_OFFSET:
984 case ARM::STCL_PRE:
985 case ARM::STCL_POST:
986 case ARM::STCL_OPTION:
Owen Anderson83e3f672011-08-17 17:44:15 +0000987 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000988 break;
989 default:
990 break;
991 }
992
Owen Anderson83e3f672011-08-17 17:44:15 +0000993 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000994}
995
Jim Grosbachc4057822011-08-17 21:58:18 +0000996static DecodeStatus
997DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
998 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000999 DecodeStatus S = Success;
1000
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001001 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1002 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1003 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1004 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1005 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1006 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1007 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1008 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1009
1010 // On stores, the writeback operand precedes Rt.
1011 switch (Inst.getOpcode()) {
1012 case ARM::STR_POST_IMM:
1013 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001014 case ARM::STRB_POST_IMM:
1015 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001016 case ARM::STRT_POST_REG:
1017 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001018 case ARM::STRBT_POST_REG:
1019 case ARM::STRBT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001020 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001021 break;
1022 default:
1023 break;
1024 }
1025
Owen Anderson83e3f672011-08-17 17:44:15 +00001026 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001027
1028 // On loads, the writeback operand comes after Rt.
1029 switch (Inst.getOpcode()) {
1030 case ARM::LDR_POST_IMM:
1031 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001032 case ARM::LDRB_POST_IMM:
1033 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001034 case ARM::LDR_PRE:
Owen Anderson0d094992011-08-12 20:36:11 +00001035 case ARM::LDRB_PRE:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001036 case ARM::LDRBT_POST_REG:
1037 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001038 case ARM::LDRT_POST_REG:
1039 case ARM::LDRT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001040 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001041 break;
1042 default:
1043 break;
1044 }
1045
Owen Anderson83e3f672011-08-17 17:44:15 +00001046 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001047
1048 ARM_AM::AddrOpc Op = ARM_AM::add;
1049 if (!fieldFromInstruction32(Insn, 23, 1))
1050 Op = ARM_AM::sub;
1051
1052 bool writeback = (P == 0) || (W == 1);
1053 unsigned idx_mode = 0;
1054 if (P && writeback)
1055 idx_mode = ARMII::IndexModePre;
1056 else if (!P && writeback)
1057 idx_mode = ARMII::IndexModePost;
1058
Owen Anderson83e3f672011-08-17 17:44:15 +00001059 if (writeback && (Rn == 15 || Rn == Rt)) S = Unpredictable; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001060
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001061 if (reg) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001062 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001063 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1064 switch( fieldFromInstruction32(Insn, 5, 2)) {
1065 case 0:
1066 Opc = ARM_AM::lsl;
1067 break;
1068 case 1:
1069 Opc = ARM_AM::lsr;
1070 break;
1071 case 2:
1072 Opc = ARM_AM::asr;
1073 break;
1074 case 3:
1075 Opc = ARM_AM::ror;
1076 break;
1077 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00001078 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001079 }
1080 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1081 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1082
1083 Inst.addOperand(MCOperand::CreateImm(imm));
1084 } else {
1085 Inst.addOperand(MCOperand::CreateReg(0));
1086 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1087 Inst.addOperand(MCOperand::CreateImm(tmp));
1088 }
1089
Owen Anderson83e3f672011-08-17 17:44:15 +00001090 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001091
Owen Anderson83e3f672011-08-17 17:44:15 +00001092 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001093}
1094
Owen Anderson83e3f672011-08-17 17:44:15 +00001095static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001096 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001097 DecodeStatus S = Success;
1098
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001099 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1100 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1101 unsigned type = fieldFromInstruction32(Val, 5, 2);
1102 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1103 unsigned U = fieldFromInstruction32(Val, 12, 1);
1104
Owen Anderson51157d22011-08-09 21:38:14 +00001105 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001106 switch (type) {
1107 case 0:
1108 ShOp = ARM_AM::lsl;
1109 break;
1110 case 1:
1111 ShOp = ARM_AM::lsr;
1112 break;
1113 case 2:
1114 ShOp = ARM_AM::asr;
1115 break;
1116 case 3:
1117 ShOp = ARM_AM::ror;
1118 break;
1119 }
1120
Owen Anderson83e3f672011-08-17 17:44:15 +00001121 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1122 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001123 unsigned shift;
1124 if (U)
1125 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1126 else
1127 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1128 Inst.addOperand(MCOperand::CreateImm(shift));
1129
Owen Anderson83e3f672011-08-17 17:44:15 +00001130 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001131}
1132
Jim Grosbachc4057822011-08-17 21:58:18 +00001133static DecodeStatus
1134DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1135 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001136 DecodeStatus S = Success;
1137
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001138 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1139 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1140 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1141 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1142 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1143 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1144 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1145 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1146 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1147
1148 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001149
1150 // For {LD,ST}RD, Rt must be even, else undefined.
1151 switch (Inst.getOpcode()) {
1152 case ARM::STRD:
1153 case ARM::STRD_PRE:
1154 case ARM::STRD_POST:
1155 case ARM::LDRD:
1156 case ARM::LDRD_PRE:
1157 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001158 if (Rt & 0x1) return Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001159 break;
1160 default:
1161 break;
1162 }
1163
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001164 if (writeback) { // Writeback
1165 if (P)
1166 U |= ARMII::IndexModePre << 9;
1167 else
1168 U |= ARMII::IndexModePost << 9;
1169
1170 // On stores, the writeback operand precedes Rt.
1171 switch (Inst.getOpcode()) {
1172 case ARM::STRD:
1173 case ARM::STRD_PRE:
1174 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001175 case ARM::STRH:
1176 case ARM::STRH_PRE:
1177 case ARM::STRH_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001178 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001179 break;
1180 default:
1181 break;
1182 }
1183 }
1184
Owen Anderson83e3f672011-08-17 17:44:15 +00001185 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001186 switch (Inst.getOpcode()) {
1187 case ARM::STRD:
1188 case ARM::STRD_PRE:
1189 case ARM::STRD_POST:
1190 case ARM::LDRD:
1191 case ARM::LDRD_PRE:
1192 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001193 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001194 break;
1195 default:
1196 break;
1197 }
1198
1199 if (writeback) {
1200 // On loads, the writeback operand comes after Rt.
1201 switch (Inst.getOpcode()) {
1202 case ARM::LDRD:
1203 case ARM::LDRD_PRE:
1204 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001205 case ARM::LDRH:
1206 case ARM::LDRH_PRE:
1207 case ARM::LDRH_POST:
1208 case ARM::LDRSH:
1209 case ARM::LDRSH_PRE:
1210 case ARM::LDRSH_POST:
1211 case ARM::LDRSB:
1212 case ARM::LDRSB_PRE:
1213 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001214 case ARM::LDRHTr:
1215 case ARM::LDRSBTr:
Owen Anderson83e3f672011-08-17 17:44:15 +00001216 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001217 break;
1218 default:
1219 break;
1220 }
1221 }
1222
Owen Anderson83e3f672011-08-17 17:44:15 +00001223 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001224
1225 if (type) {
1226 Inst.addOperand(MCOperand::CreateReg(0));
1227 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1228 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00001229 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001230 Inst.addOperand(MCOperand::CreateImm(U));
1231 }
1232
Owen Anderson83e3f672011-08-17 17:44:15 +00001233 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001234
Owen Anderson83e3f672011-08-17 17:44:15 +00001235 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001236}
1237
Owen Anderson83e3f672011-08-17 17:44:15 +00001238static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001239 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001240 DecodeStatus S = Success;
1241
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001242 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1243 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1244
1245 switch (mode) {
1246 case 0:
1247 mode = ARM_AM::da;
1248 break;
1249 case 1:
1250 mode = ARM_AM::ia;
1251 break;
1252 case 2:
1253 mode = ARM_AM::db;
1254 break;
1255 case 3:
1256 mode = ARM_AM::ib;
1257 break;
1258 }
1259
1260 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001261 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001262
Owen Anderson83e3f672011-08-17 17:44:15 +00001263 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001264}
1265
Owen Anderson83e3f672011-08-17 17:44:15 +00001266static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001267 unsigned Insn,
1268 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001269 DecodeStatus S = Success;
1270
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001271 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1272 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1273 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1274
1275 if (pred == 0xF) {
1276 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001277 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001278 Inst.setOpcode(ARM::RFEDA);
1279 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001280 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001281 Inst.setOpcode(ARM::RFEDA_UPD);
1282 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001283 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001284 Inst.setOpcode(ARM::RFEDB);
1285 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001286 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001287 Inst.setOpcode(ARM::RFEDB_UPD);
1288 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001289 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001290 Inst.setOpcode(ARM::RFEIA);
1291 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001292 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001293 Inst.setOpcode(ARM::RFEIA_UPD);
1294 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001295 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001296 Inst.setOpcode(ARM::RFEIB);
1297 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001298 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001299 Inst.setOpcode(ARM::RFEIB_UPD);
1300 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001301 case ARM::STMDA:
1302 Inst.setOpcode(ARM::SRSDA);
1303 break;
1304 case ARM::STMDA_UPD:
1305 Inst.setOpcode(ARM::SRSDA_UPD);
1306 break;
1307 case ARM::STMDB:
1308 Inst.setOpcode(ARM::SRSDB);
1309 break;
1310 case ARM::STMDB_UPD:
1311 Inst.setOpcode(ARM::SRSDB_UPD);
1312 break;
1313 case ARM::STMIA:
1314 Inst.setOpcode(ARM::SRSIA);
1315 break;
1316 case ARM::STMIA_UPD:
1317 Inst.setOpcode(ARM::SRSIA_UPD);
1318 break;
1319 case ARM::STMIB:
1320 Inst.setOpcode(ARM::SRSIB);
1321 break;
1322 case ARM::STMIB_UPD:
1323 Inst.setOpcode(ARM::SRSIB_UPD);
1324 break;
1325 default:
1326 CHECK(S, Fail);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001327 }
Owen Anderson846dd952011-08-18 22:31:17 +00001328
1329 // For stores (which become SRS's, the only operand is the mode.
1330 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1331 Inst.addOperand(
1332 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1333 return S;
1334 }
1335
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001336 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1337 }
1338
Owen Anderson83e3f672011-08-17 17:44:15 +00001339 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1340 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); // Tied
1341 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
1342 CHECK(S, DecodeRegListOperand(Inst, reglist, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001343
Owen Anderson83e3f672011-08-17 17:44:15 +00001344 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001345}
1346
Owen Anderson83e3f672011-08-17 17:44:15 +00001347static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001348 uint64_t Address, const void *Decoder) {
1349 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1350 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1351 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1352 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1353
Owen Anderson14090bf2011-08-18 22:11:02 +00001354 DecodeStatus S = Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001355
Owen Anderson14090bf2011-08-18 22:11:02 +00001356 // imod == '01' --> UNPREDICTABLE
1357 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1358 // return failure here. The '01' imod value is unprintable, so there's
1359 // nothing useful we could do even if we returned UNPREDICTABLE.
1360
1361 if (imod == 1) CHECK(S, Fail);
1362
1363 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001364 Inst.setOpcode(ARM::CPS3p);
1365 Inst.addOperand(MCOperand::CreateImm(imod));
1366 Inst.addOperand(MCOperand::CreateImm(iflags));
1367 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001368 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001369 Inst.setOpcode(ARM::CPS2p);
1370 Inst.addOperand(MCOperand::CreateImm(imod));
1371 Inst.addOperand(MCOperand::CreateImm(iflags));
Owen Anderson14090bf2011-08-18 22:11:02 +00001372 if (mode) CHECK(S, Unpredictable);
1373 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001374 Inst.setOpcode(ARM::CPS1p);
1375 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001376 if (iflags) CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001377 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001378 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001379 Inst.setOpcode(ARM::CPS1p);
1380 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001381 CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001382 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001383
Owen Anderson14090bf2011-08-18 22:11:02 +00001384 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001385}
1386
Owen Anderson83e3f672011-08-17 17:44:15 +00001387static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001388 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001389 DecodeStatus S = Success;
1390
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001391 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1392 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1393 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1394 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1395 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1396
1397 if (pred == 0xF)
1398 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1399
Owen Anderson83e3f672011-08-17 17:44:15 +00001400 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder));
1401 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder));
1402 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
1403 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001404
Owen Anderson83e3f672011-08-17 17:44:15 +00001405 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson1fb66732011-08-11 22:05:38 +00001406
Owen Anderson83e3f672011-08-17 17:44:15 +00001407 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001408}
1409
Owen Anderson83e3f672011-08-17 17:44:15 +00001410static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001411 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001412 DecodeStatus S = Success;
1413
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001414 unsigned add = fieldFromInstruction32(Val, 12, 1);
1415 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1416 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1417
Owen Anderson83e3f672011-08-17 17:44:15 +00001418 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001419
1420 if (!add) imm *= -1;
1421 if (imm == 0 && !add) imm = INT32_MIN;
1422 Inst.addOperand(MCOperand::CreateImm(imm));
1423
Owen Anderson83e3f672011-08-17 17:44:15 +00001424 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001425}
1426
Owen Anderson83e3f672011-08-17 17:44:15 +00001427static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001428 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001429 DecodeStatus S = Success;
1430
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001431 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1432 unsigned U = fieldFromInstruction32(Val, 8, 1);
1433 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1434
Owen Anderson83e3f672011-08-17 17:44:15 +00001435 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001436
1437 if (U)
1438 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1439 else
1440 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1441
Owen Anderson83e3f672011-08-17 17:44:15 +00001442 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001443}
1444
Owen Anderson83e3f672011-08-17 17:44:15 +00001445static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001446 uint64_t Address, const void *Decoder) {
1447 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1448}
1449
Jim Grosbachc4057822011-08-17 21:58:18 +00001450static DecodeStatus
1451DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1452 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001453 DecodeStatus S = Success;
1454
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001455 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1456 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1457
1458 if (pred == 0xF) {
1459 Inst.setOpcode(ARM::BLXi);
1460 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001461 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001462 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001463 }
1464
Benjamin Kramer793b8112011-08-09 22:02:50 +00001465 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001466 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001467
Owen Anderson83e3f672011-08-17 17:44:15 +00001468 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001469}
1470
1471
Owen Anderson83e3f672011-08-17 17:44:15 +00001472static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001473 uint64_t Address, const void *Decoder) {
1474 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00001475 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001476}
1477
Owen Anderson83e3f672011-08-17 17:44:15 +00001478static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001479 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001480 DecodeStatus S = Success;
1481
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001482 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1483 unsigned align = fieldFromInstruction32(Val, 4, 2);
1484
Owen Anderson83e3f672011-08-17 17:44:15 +00001485 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001486 if (!align)
1487 Inst.addOperand(MCOperand::CreateImm(0));
1488 else
1489 Inst.addOperand(MCOperand::CreateImm(4 << align));
1490
Owen Anderson83e3f672011-08-17 17:44:15 +00001491 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001492}
1493
Owen Anderson83e3f672011-08-17 17:44:15 +00001494static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001495 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001496 DecodeStatus S = Success;
1497
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001498 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1499 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1500 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1501 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1502 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1503 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1504
1505 // First output register
Owen Anderson83e3f672011-08-17 17:44:15 +00001506 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001507
1508 // Second output register
1509 switch (Inst.getOpcode()) {
1510 case ARM::VLD1q8:
1511 case ARM::VLD1q16:
1512 case ARM::VLD1q32:
1513 case ARM::VLD1q64:
1514 case ARM::VLD1q8_UPD:
1515 case ARM::VLD1q16_UPD:
1516 case ARM::VLD1q32_UPD:
1517 case ARM::VLD1q64_UPD:
1518 case ARM::VLD1d8T:
1519 case ARM::VLD1d16T:
1520 case ARM::VLD1d32T:
1521 case ARM::VLD1d64T:
1522 case ARM::VLD1d8T_UPD:
1523 case ARM::VLD1d16T_UPD:
1524 case ARM::VLD1d32T_UPD:
1525 case ARM::VLD1d64T_UPD:
1526 case ARM::VLD1d8Q:
1527 case ARM::VLD1d16Q:
1528 case ARM::VLD1d32Q:
1529 case ARM::VLD1d64Q:
1530 case ARM::VLD1d8Q_UPD:
1531 case ARM::VLD1d16Q_UPD:
1532 case ARM::VLD1d32Q_UPD:
1533 case ARM::VLD1d64Q_UPD:
1534 case ARM::VLD2d8:
1535 case ARM::VLD2d16:
1536 case ARM::VLD2d32:
1537 case ARM::VLD2d8_UPD:
1538 case ARM::VLD2d16_UPD:
1539 case ARM::VLD2d32_UPD:
1540 case ARM::VLD2q8:
1541 case ARM::VLD2q16:
1542 case ARM::VLD2q32:
1543 case ARM::VLD2q8_UPD:
1544 case ARM::VLD2q16_UPD:
1545 case ARM::VLD2q32_UPD:
1546 case ARM::VLD3d8:
1547 case ARM::VLD3d16:
1548 case ARM::VLD3d32:
1549 case ARM::VLD3d8_UPD:
1550 case ARM::VLD3d16_UPD:
1551 case ARM::VLD3d32_UPD:
1552 case ARM::VLD4d8:
1553 case ARM::VLD4d16:
1554 case ARM::VLD4d32:
1555 case ARM::VLD4d8_UPD:
1556 case ARM::VLD4d16_UPD:
1557 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001558 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001559 break;
1560 case ARM::VLD2b8:
1561 case ARM::VLD2b16:
1562 case ARM::VLD2b32:
1563 case ARM::VLD2b8_UPD:
1564 case ARM::VLD2b16_UPD:
1565 case ARM::VLD2b32_UPD:
1566 case ARM::VLD3q8:
1567 case ARM::VLD3q16:
1568 case ARM::VLD3q32:
1569 case ARM::VLD3q8_UPD:
1570 case ARM::VLD3q16_UPD:
1571 case ARM::VLD3q32_UPD:
1572 case ARM::VLD4q8:
1573 case ARM::VLD4q16:
1574 case ARM::VLD4q32:
1575 case ARM::VLD4q8_UPD:
1576 case ARM::VLD4q16_UPD:
1577 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001578 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001579 default:
1580 break;
1581 }
1582
1583 // Third output register
1584 switch(Inst.getOpcode()) {
1585 case ARM::VLD1d8T:
1586 case ARM::VLD1d16T:
1587 case ARM::VLD1d32T:
1588 case ARM::VLD1d64T:
1589 case ARM::VLD1d8T_UPD:
1590 case ARM::VLD1d16T_UPD:
1591 case ARM::VLD1d32T_UPD:
1592 case ARM::VLD1d64T_UPD:
1593 case ARM::VLD1d8Q:
1594 case ARM::VLD1d16Q:
1595 case ARM::VLD1d32Q:
1596 case ARM::VLD1d64Q:
1597 case ARM::VLD1d8Q_UPD:
1598 case ARM::VLD1d16Q_UPD:
1599 case ARM::VLD1d32Q_UPD:
1600 case ARM::VLD1d64Q_UPD:
1601 case ARM::VLD2q8:
1602 case ARM::VLD2q16:
1603 case ARM::VLD2q32:
1604 case ARM::VLD2q8_UPD:
1605 case ARM::VLD2q16_UPD:
1606 case ARM::VLD2q32_UPD:
1607 case ARM::VLD3d8:
1608 case ARM::VLD3d16:
1609 case ARM::VLD3d32:
1610 case ARM::VLD3d8_UPD:
1611 case ARM::VLD3d16_UPD:
1612 case ARM::VLD3d32_UPD:
1613 case ARM::VLD4d8:
1614 case ARM::VLD4d16:
1615 case ARM::VLD4d32:
1616 case ARM::VLD4d8_UPD:
1617 case ARM::VLD4d16_UPD:
1618 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001619 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001620 break;
1621 case ARM::VLD3q8:
1622 case ARM::VLD3q16:
1623 case ARM::VLD3q32:
1624 case ARM::VLD3q8_UPD:
1625 case ARM::VLD3q16_UPD:
1626 case ARM::VLD3q32_UPD:
1627 case ARM::VLD4q8:
1628 case ARM::VLD4q16:
1629 case ARM::VLD4q32:
1630 case ARM::VLD4q8_UPD:
1631 case ARM::VLD4q16_UPD:
1632 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001633 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001634 break;
1635 default:
1636 break;
1637 }
1638
1639 // Fourth output register
1640 switch (Inst.getOpcode()) {
1641 case ARM::VLD1d8Q:
1642 case ARM::VLD1d16Q:
1643 case ARM::VLD1d32Q:
1644 case ARM::VLD1d64Q:
1645 case ARM::VLD1d8Q_UPD:
1646 case ARM::VLD1d16Q_UPD:
1647 case ARM::VLD1d32Q_UPD:
1648 case ARM::VLD1d64Q_UPD:
1649 case ARM::VLD2q8:
1650 case ARM::VLD2q16:
1651 case ARM::VLD2q32:
1652 case ARM::VLD2q8_UPD:
1653 case ARM::VLD2q16_UPD:
1654 case ARM::VLD2q32_UPD:
1655 case ARM::VLD4d8:
1656 case ARM::VLD4d16:
1657 case ARM::VLD4d32:
1658 case ARM::VLD4d8_UPD:
1659 case ARM::VLD4d16_UPD:
1660 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001661 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001662 break;
1663 case ARM::VLD4q8:
1664 case ARM::VLD4q16:
1665 case ARM::VLD4q32:
1666 case ARM::VLD4q8_UPD:
1667 case ARM::VLD4q16_UPD:
1668 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001669 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001670 break;
1671 default:
1672 break;
1673 }
1674
1675 // Writeback operand
1676 switch (Inst.getOpcode()) {
1677 case ARM::VLD1d8_UPD:
1678 case ARM::VLD1d16_UPD:
1679 case ARM::VLD1d32_UPD:
1680 case ARM::VLD1d64_UPD:
1681 case ARM::VLD1q8_UPD:
1682 case ARM::VLD1q16_UPD:
1683 case ARM::VLD1q32_UPD:
1684 case ARM::VLD1q64_UPD:
1685 case ARM::VLD1d8T_UPD:
1686 case ARM::VLD1d16T_UPD:
1687 case ARM::VLD1d32T_UPD:
1688 case ARM::VLD1d64T_UPD:
1689 case ARM::VLD1d8Q_UPD:
1690 case ARM::VLD1d16Q_UPD:
1691 case ARM::VLD1d32Q_UPD:
1692 case ARM::VLD1d64Q_UPD:
1693 case ARM::VLD2d8_UPD:
1694 case ARM::VLD2d16_UPD:
1695 case ARM::VLD2d32_UPD:
1696 case ARM::VLD2q8_UPD:
1697 case ARM::VLD2q16_UPD:
1698 case ARM::VLD2q32_UPD:
1699 case ARM::VLD2b8_UPD:
1700 case ARM::VLD2b16_UPD:
1701 case ARM::VLD2b32_UPD:
1702 case ARM::VLD3d8_UPD:
1703 case ARM::VLD3d16_UPD:
1704 case ARM::VLD3d32_UPD:
1705 case ARM::VLD3q8_UPD:
1706 case ARM::VLD3q16_UPD:
1707 case ARM::VLD3q32_UPD:
1708 case ARM::VLD4d8_UPD:
1709 case ARM::VLD4d16_UPD:
1710 case ARM::VLD4d32_UPD:
1711 case ARM::VLD4q8_UPD:
1712 case ARM::VLD4q16_UPD:
1713 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001714 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001715 break;
1716 default:
1717 break;
1718 }
1719
1720 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001721 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001722
1723 // AddrMode6 Offset (register)
1724 if (Rm == 0xD)
1725 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001726 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001727 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001728 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001729
Owen Anderson83e3f672011-08-17 17:44:15 +00001730 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001731}
1732
Owen Anderson83e3f672011-08-17 17:44:15 +00001733static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001734 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001735 DecodeStatus S = Success;
1736
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001737 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1738 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1739 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1740 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1741 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1742 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1743
1744 // Writeback Operand
1745 switch (Inst.getOpcode()) {
1746 case ARM::VST1d8_UPD:
1747 case ARM::VST1d16_UPD:
1748 case ARM::VST1d32_UPD:
1749 case ARM::VST1d64_UPD:
1750 case ARM::VST1q8_UPD:
1751 case ARM::VST1q16_UPD:
1752 case ARM::VST1q32_UPD:
1753 case ARM::VST1q64_UPD:
1754 case ARM::VST1d8T_UPD:
1755 case ARM::VST1d16T_UPD:
1756 case ARM::VST1d32T_UPD:
1757 case ARM::VST1d64T_UPD:
1758 case ARM::VST1d8Q_UPD:
1759 case ARM::VST1d16Q_UPD:
1760 case ARM::VST1d32Q_UPD:
1761 case ARM::VST1d64Q_UPD:
1762 case ARM::VST2d8_UPD:
1763 case ARM::VST2d16_UPD:
1764 case ARM::VST2d32_UPD:
1765 case ARM::VST2q8_UPD:
1766 case ARM::VST2q16_UPD:
1767 case ARM::VST2q32_UPD:
1768 case ARM::VST2b8_UPD:
1769 case ARM::VST2b16_UPD:
1770 case ARM::VST2b32_UPD:
1771 case ARM::VST3d8_UPD:
1772 case ARM::VST3d16_UPD:
1773 case ARM::VST3d32_UPD:
1774 case ARM::VST3q8_UPD:
1775 case ARM::VST3q16_UPD:
1776 case ARM::VST3q32_UPD:
1777 case ARM::VST4d8_UPD:
1778 case ARM::VST4d16_UPD:
1779 case ARM::VST4d32_UPD:
1780 case ARM::VST4q8_UPD:
1781 case ARM::VST4q16_UPD:
1782 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001783 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001784 break;
1785 default:
1786 break;
1787 }
1788
1789 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001790 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001791
1792 // AddrMode6 Offset (register)
1793 if (Rm == 0xD)
1794 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001795 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001796 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001797 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001798
1799 // First input register
Owen Anderson83e3f672011-08-17 17:44:15 +00001800 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001801
1802 // Second input register
1803 switch (Inst.getOpcode()) {
1804 case ARM::VST1q8:
1805 case ARM::VST1q16:
1806 case ARM::VST1q32:
1807 case ARM::VST1q64:
1808 case ARM::VST1q8_UPD:
1809 case ARM::VST1q16_UPD:
1810 case ARM::VST1q32_UPD:
1811 case ARM::VST1q64_UPD:
1812 case ARM::VST1d8T:
1813 case ARM::VST1d16T:
1814 case ARM::VST1d32T:
1815 case ARM::VST1d64T:
1816 case ARM::VST1d8T_UPD:
1817 case ARM::VST1d16T_UPD:
1818 case ARM::VST1d32T_UPD:
1819 case ARM::VST1d64T_UPD:
1820 case ARM::VST1d8Q:
1821 case ARM::VST1d16Q:
1822 case ARM::VST1d32Q:
1823 case ARM::VST1d64Q:
1824 case ARM::VST1d8Q_UPD:
1825 case ARM::VST1d16Q_UPD:
1826 case ARM::VST1d32Q_UPD:
1827 case ARM::VST1d64Q_UPD:
1828 case ARM::VST2d8:
1829 case ARM::VST2d16:
1830 case ARM::VST2d32:
1831 case ARM::VST2d8_UPD:
1832 case ARM::VST2d16_UPD:
1833 case ARM::VST2d32_UPD:
1834 case ARM::VST2q8:
1835 case ARM::VST2q16:
1836 case ARM::VST2q32:
1837 case ARM::VST2q8_UPD:
1838 case ARM::VST2q16_UPD:
1839 case ARM::VST2q32_UPD:
1840 case ARM::VST3d8:
1841 case ARM::VST3d16:
1842 case ARM::VST3d32:
1843 case ARM::VST3d8_UPD:
1844 case ARM::VST3d16_UPD:
1845 case ARM::VST3d32_UPD:
1846 case ARM::VST4d8:
1847 case ARM::VST4d16:
1848 case ARM::VST4d32:
1849 case ARM::VST4d8_UPD:
1850 case ARM::VST4d16_UPD:
1851 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001852 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001853 break;
1854 case ARM::VST2b8:
1855 case ARM::VST2b16:
1856 case ARM::VST2b32:
1857 case ARM::VST2b8_UPD:
1858 case ARM::VST2b16_UPD:
1859 case ARM::VST2b32_UPD:
1860 case ARM::VST3q8:
1861 case ARM::VST3q16:
1862 case ARM::VST3q32:
1863 case ARM::VST3q8_UPD:
1864 case ARM::VST3q16_UPD:
1865 case ARM::VST3q32_UPD:
1866 case ARM::VST4q8:
1867 case ARM::VST4q16:
1868 case ARM::VST4q32:
1869 case ARM::VST4q8_UPD:
1870 case ARM::VST4q16_UPD:
1871 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001872 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001873 break;
1874 default:
1875 break;
1876 }
1877
1878 // Third input register
1879 switch (Inst.getOpcode()) {
1880 case ARM::VST1d8T:
1881 case ARM::VST1d16T:
1882 case ARM::VST1d32T:
1883 case ARM::VST1d64T:
1884 case ARM::VST1d8T_UPD:
1885 case ARM::VST1d16T_UPD:
1886 case ARM::VST1d32T_UPD:
1887 case ARM::VST1d64T_UPD:
1888 case ARM::VST1d8Q:
1889 case ARM::VST1d16Q:
1890 case ARM::VST1d32Q:
1891 case ARM::VST1d64Q:
1892 case ARM::VST1d8Q_UPD:
1893 case ARM::VST1d16Q_UPD:
1894 case ARM::VST1d32Q_UPD:
1895 case ARM::VST1d64Q_UPD:
1896 case ARM::VST2q8:
1897 case ARM::VST2q16:
1898 case ARM::VST2q32:
1899 case ARM::VST2q8_UPD:
1900 case ARM::VST2q16_UPD:
1901 case ARM::VST2q32_UPD:
1902 case ARM::VST3d8:
1903 case ARM::VST3d16:
1904 case ARM::VST3d32:
1905 case ARM::VST3d8_UPD:
1906 case ARM::VST3d16_UPD:
1907 case ARM::VST3d32_UPD:
1908 case ARM::VST4d8:
1909 case ARM::VST4d16:
1910 case ARM::VST4d32:
1911 case ARM::VST4d8_UPD:
1912 case ARM::VST4d16_UPD:
1913 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001914 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001915 break;
1916 case ARM::VST3q8:
1917 case ARM::VST3q16:
1918 case ARM::VST3q32:
1919 case ARM::VST3q8_UPD:
1920 case ARM::VST3q16_UPD:
1921 case ARM::VST3q32_UPD:
1922 case ARM::VST4q8:
1923 case ARM::VST4q16:
1924 case ARM::VST4q32:
1925 case ARM::VST4q8_UPD:
1926 case ARM::VST4q16_UPD:
1927 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001928 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001929 break;
1930 default:
1931 break;
1932 }
1933
1934 // Fourth input register
1935 switch (Inst.getOpcode()) {
1936 case ARM::VST1d8Q:
1937 case ARM::VST1d16Q:
1938 case ARM::VST1d32Q:
1939 case ARM::VST1d64Q:
1940 case ARM::VST1d8Q_UPD:
1941 case ARM::VST1d16Q_UPD:
1942 case ARM::VST1d32Q_UPD:
1943 case ARM::VST1d64Q_UPD:
1944 case ARM::VST2q8:
1945 case ARM::VST2q16:
1946 case ARM::VST2q32:
1947 case ARM::VST2q8_UPD:
1948 case ARM::VST2q16_UPD:
1949 case ARM::VST2q32_UPD:
1950 case ARM::VST4d8:
1951 case ARM::VST4d16:
1952 case ARM::VST4d32:
1953 case ARM::VST4d8_UPD:
1954 case ARM::VST4d16_UPD:
1955 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001956 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001957 break;
1958 case ARM::VST4q8:
1959 case ARM::VST4q16:
1960 case ARM::VST4q32:
1961 case ARM::VST4q8_UPD:
1962 case ARM::VST4q16_UPD:
1963 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001964 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001965 break;
1966 default:
1967 break;
1968 }
1969
Owen Anderson83e3f672011-08-17 17:44:15 +00001970 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001971}
1972
Owen Anderson83e3f672011-08-17 17:44:15 +00001973static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001974 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001975 DecodeStatus S = Success;
1976
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001977 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1978 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1979 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1980 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1981 unsigned align = fieldFromInstruction32(Insn, 4, 1);
1982 unsigned size = fieldFromInstruction32(Insn, 6, 2);
1983 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
1984
1985 align *= (1 << size);
1986
Owen Anderson83e3f672011-08-17 17:44:15 +00001987 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001988 if (regs == 2) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001989 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001990 }
1991 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001992 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001993 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001994
Owen Anderson83e3f672011-08-17 17:44:15 +00001995 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001996 Inst.addOperand(MCOperand::CreateImm(align));
1997
1998 if (Rm == 0xD)
1999 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002000 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002001 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002002 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002003
Owen Anderson83e3f672011-08-17 17:44:15 +00002004 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002005}
2006
Owen Anderson83e3f672011-08-17 17:44:15 +00002007static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002008 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002009 DecodeStatus S = Success;
2010
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002011 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2012 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2013 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2014 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2015 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2016 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2017 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2018 align *= 2*size;
2019
Owen Anderson83e3f672011-08-17 17:44:15 +00002020 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2021 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002022 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002023 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002024 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002025
Owen Anderson83e3f672011-08-17 17:44:15 +00002026 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002027 Inst.addOperand(MCOperand::CreateImm(align));
2028
2029 if (Rm == 0xD)
2030 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002031 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002032 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002033 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002034
Owen Anderson83e3f672011-08-17 17:44:15 +00002035 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002036}
2037
Owen Anderson83e3f672011-08-17 17:44:15 +00002038static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002039 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002040 DecodeStatus S = Success;
2041
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002042 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2043 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2044 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2045 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2046 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2047
Owen Anderson83e3f672011-08-17 17:44:15 +00002048 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2049 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2050 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002051 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002052 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002053 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002054
Owen Anderson83e3f672011-08-17 17:44:15 +00002055 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002056 Inst.addOperand(MCOperand::CreateImm(0));
2057
2058 if (Rm == 0xD)
2059 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002060 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002061 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002062 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002063
Owen Anderson83e3f672011-08-17 17:44:15 +00002064 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002065}
2066
Owen Anderson83e3f672011-08-17 17:44:15 +00002067static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002068 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002069 DecodeStatus S = Success;
2070
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002071 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2072 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2073 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2074 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2075 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2076 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2077 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2078
2079 if (size == 0x3) {
2080 size = 4;
2081 align = 16;
2082 } else {
2083 if (size == 2) {
2084 size = 1 << size;
2085 align *= 8;
2086 } else {
2087 size = 1 << size;
2088 align *= 4*size;
2089 }
2090 }
2091
Owen Anderson83e3f672011-08-17 17:44:15 +00002092 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2093 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2094 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
2095 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002096 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002097 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002098 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002099
Owen Anderson83e3f672011-08-17 17:44:15 +00002100 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002101 Inst.addOperand(MCOperand::CreateImm(align));
2102
2103 if (Rm == 0xD)
2104 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002105 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002106 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002107 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002108
Owen Anderson83e3f672011-08-17 17:44:15 +00002109 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002110}
2111
Jim Grosbachc4057822011-08-17 21:58:18 +00002112static DecodeStatus
2113DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2114 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002115 DecodeStatus S = Success;
2116
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002117 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2118 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2119 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2120 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2121 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2122 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2123 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2124 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2125
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002126 if (Q) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002127 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002128 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00002129 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002130 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002131
2132 Inst.addOperand(MCOperand::CreateImm(imm));
2133
2134 switch (Inst.getOpcode()) {
2135 case ARM::VORRiv4i16:
2136 case ARM::VORRiv2i32:
2137 case ARM::VBICiv4i16:
2138 case ARM::VBICiv2i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002139 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002140 break;
2141 case ARM::VORRiv8i16:
2142 case ARM::VORRiv4i32:
2143 case ARM::VBICiv8i16:
2144 case ARM::VBICiv4i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002145 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002146 break;
2147 default:
2148 break;
2149 }
2150
Owen Anderson83e3f672011-08-17 17:44:15 +00002151 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002152}
2153
Owen Anderson83e3f672011-08-17 17:44:15 +00002154static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002155 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002156 DecodeStatus S = Success;
2157
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002158 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2159 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2160 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2161 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2162 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2163
Owen Anderson83e3f672011-08-17 17:44:15 +00002164 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
2165 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002166 Inst.addOperand(MCOperand::CreateImm(8 << size));
2167
Owen Anderson83e3f672011-08-17 17:44:15 +00002168 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002169}
2170
Owen Anderson83e3f672011-08-17 17:44:15 +00002171static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002172 uint64_t Address, const void *Decoder) {
2173 Inst.addOperand(MCOperand::CreateImm(8 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002174 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002175}
2176
Owen Anderson83e3f672011-08-17 17:44:15 +00002177static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002178 uint64_t Address, const void *Decoder) {
2179 Inst.addOperand(MCOperand::CreateImm(16 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002180 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002181}
2182
Owen Anderson83e3f672011-08-17 17:44:15 +00002183static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002184 uint64_t Address, const void *Decoder) {
2185 Inst.addOperand(MCOperand::CreateImm(32 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002186 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002187}
2188
Owen Anderson83e3f672011-08-17 17:44:15 +00002189static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002190 uint64_t Address, const void *Decoder) {
2191 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002192 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002193}
2194
Owen Anderson83e3f672011-08-17 17:44:15 +00002195static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002196 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002197 DecodeStatus S = Success;
2198
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002199 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2200 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2201 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2202 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2203 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2204 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2205 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2206 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2207
Owen Anderson83e3f672011-08-17 17:44:15 +00002208 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002209 if (op) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002210 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002211 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002212
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002213 for (unsigned i = 0; i < length; ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002214 CHECK(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002215 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002216
Owen Anderson83e3f672011-08-17 17:44:15 +00002217 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002218
Owen Anderson83e3f672011-08-17 17:44:15 +00002219 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002220}
2221
Owen Anderson83e3f672011-08-17 17:44:15 +00002222static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002223 uint64_t Address, const void *Decoder) {
2224 // The immediate needs to be a fully instantiated float. However, the
2225 // auto-generated decoder is only able to fill in some of the bits
2226 // necessary. For instance, the 'b' bit is replicated multiple times,
2227 // and is even present in inverted form in one bit. We do a little
2228 // binary parsing here to fill in those missing bits, and then
2229 // reinterpret it all as a float.
2230 union {
2231 uint32_t integer;
2232 float fp;
2233 } fp_conv;
2234
2235 fp_conv.integer = Val;
2236 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2237 fp_conv.integer |= b << 26;
2238 fp_conv.integer |= b << 27;
2239 fp_conv.integer |= b << 28;
2240 fp_conv.integer |= b << 29;
2241 fp_conv.integer |= (~b & 0x1) << 30;
2242
2243 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
Owen Anderson83e3f672011-08-17 17:44:15 +00002244 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002245}
2246
Owen Anderson83e3f672011-08-17 17:44:15 +00002247static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002248 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002249 DecodeStatus S = Success;
2250
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002251 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2252 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2253
Owen Anderson83e3f672011-08-17 17:44:15 +00002254 CHECK(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002255
2256 if (Inst.getOpcode() == ARM::tADR)
2257 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2258 else if (Inst.getOpcode() == ARM::tADDrSPi)
2259 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2260 else
Owen Anderson83e3f672011-08-17 17:44:15 +00002261 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002262
2263 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002264 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002265}
2266
Owen Anderson83e3f672011-08-17 17:44:15 +00002267static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002268 uint64_t Address, const void *Decoder) {
2269 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002270 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002271}
2272
Owen Anderson83e3f672011-08-17 17:44:15 +00002273static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002274 uint64_t Address, const void *Decoder) {
2275 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002276 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002277}
2278
Owen Anderson83e3f672011-08-17 17:44:15 +00002279static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002280 uint64_t Address, const void *Decoder) {
2281 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002282 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002283}
2284
Owen Anderson83e3f672011-08-17 17:44:15 +00002285static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002286 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002287 DecodeStatus S = Success;
2288
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002289 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2290 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2291
Owen Anderson83e3f672011-08-17 17:44:15 +00002292 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
2293 CHECK(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002294
Owen Anderson83e3f672011-08-17 17:44:15 +00002295 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002296}
2297
Owen Anderson83e3f672011-08-17 17:44:15 +00002298static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002299 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002300 DecodeStatus S = Success;
2301
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002302 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2303 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2304
Owen Anderson83e3f672011-08-17 17:44:15 +00002305 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002306 Inst.addOperand(MCOperand::CreateImm(imm));
2307
Owen Anderson83e3f672011-08-17 17:44:15 +00002308 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002309}
2310
Owen Anderson83e3f672011-08-17 17:44:15 +00002311static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002312 uint64_t Address, const void *Decoder) {
2313 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2314
Owen Anderson83e3f672011-08-17 17:44:15 +00002315 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002316}
2317
Owen Anderson83e3f672011-08-17 17:44:15 +00002318static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002319 uint64_t Address, const void *Decoder) {
2320 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2321 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2322
Owen Anderson83e3f672011-08-17 17:44:15 +00002323 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002324}
2325
Owen Anderson83e3f672011-08-17 17:44:15 +00002326static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002327 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002328 DecodeStatus S = Success;
2329
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002330 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2331 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2332 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2333
Owen Anderson83e3f672011-08-17 17:44:15 +00002334 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2335 CHECK(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002336 Inst.addOperand(MCOperand::CreateImm(imm));
2337
Owen Anderson83e3f672011-08-17 17:44:15 +00002338 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002339}
2340
Owen Anderson83e3f672011-08-17 17:44:15 +00002341static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002342 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002343 DecodeStatus S = Success;
2344
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002345 if (Inst.getOpcode() != ARM::t2PLDs) {
2346 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Anderson83e3f672011-08-17 17:44:15 +00002347 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002348 }
2349
2350 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2351 if (Rn == 0xF) {
2352 switch (Inst.getOpcode()) {
2353 case ARM::t2LDRBs:
2354 Inst.setOpcode(ARM::t2LDRBpci);
2355 break;
2356 case ARM::t2LDRHs:
2357 Inst.setOpcode(ARM::t2LDRHpci);
2358 break;
2359 case ARM::t2LDRSHs:
2360 Inst.setOpcode(ARM::t2LDRSHpci);
2361 break;
2362 case ARM::t2LDRSBs:
2363 Inst.setOpcode(ARM::t2LDRSBpci);
2364 break;
2365 case ARM::t2PLDs:
2366 Inst.setOpcode(ARM::t2PLDi12);
2367 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2368 break;
2369 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002370 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002371 }
2372
2373 int imm = fieldFromInstruction32(Insn, 0, 12);
2374 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2375 Inst.addOperand(MCOperand::CreateImm(imm));
2376
Owen Anderson83e3f672011-08-17 17:44:15 +00002377 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002378 }
2379
2380 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2381 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2382 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Anderson83e3f672011-08-17 17:44:15 +00002383 CHECK(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002384
Owen Anderson83e3f672011-08-17 17:44:15 +00002385 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002386}
2387
Owen Anderson83e3f672011-08-17 17:44:15 +00002388static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002389 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002390 int imm = Val & 0xFF;
2391 if (!(Val & 0x100)) imm *= -1;
2392 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2393
Owen Anderson83e3f672011-08-17 17:44:15 +00002394 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002395}
2396
Owen Anderson83e3f672011-08-17 17:44:15 +00002397static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002398 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002399 DecodeStatus S = Success;
2400
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002401 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2402 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2403
Owen Anderson83e3f672011-08-17 17:44:15 +00002404 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2405 CHECK(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002406
Owen Anderson83e3f672011-08-17 17:44:15 +00002407 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002408}
2409
Owen Anderson83e3f672011-08-17 17:44:15 +00002410static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002411 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002412 int imm = Val & 0xFF;
2413 if (!(Val & 0x100)) imm *= -1;
2414 Inst.addOperand(MCOperand::CreateImm(imm));
2415
Owen Anderson83e3f672011-08-17 17:44:15 +00002416 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002417}
2418
2419
Owen Anderson83e3f672011-08-17 17:44:15 +00002420static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002421 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002422 DecodeStatus S = Success;
2423
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002424 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2425 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2426
2427 // Some instructions always use an additive offset.
2428 switch (Inst.getOpcode()) {
2429 case ARM::t2LDRT:
2430 case ARM::t2LDRBT:
2431 case ARM::t2LDRHT:
2432 case ARM::t2LDRSBT:
2433 case ARM::t2LDRSHT:
2434 imm |= 0x100;
2435 break;
2436 default:
2437 break;
2438 }
2439
Owen Anderson83e3f672011-08-17 17:44:15 +00002440 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2441 CHECK(S, DecodeT2Imm8(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002442
Owen Anderson83e3f672011-08-17 17:44:15 +00002443 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002444}
2445
2446
Owen Anderson83e3f672011-08-17 17:44:15 +00002447static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002448 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002449 DecodeStatus S = Success;
2450
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002451 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2452 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2453
Owen Anderson83e3f672011-08-17 17:44:15 +00002454 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002455 Inst.addOperand(MCOperand::CreateImm(imm));
2456
Owen Anderson83e3f672011-08-17 17:44:15 +00002457 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002458}
2459
2460
Owen Anderson83e3f672011-08-17 17:44:15 +00002461static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002462 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002463 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2464
2465 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2466 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2467 Inst.addOperand(MCOperand::CreateImm(imm));
2468
Owen Anderson83e3f672011-08-17 17:44:15 +00002469 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002470}
2471
Owen Anderson83e3f672011-08-17 17:44:15 +00002472static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002473 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002474 DecodeStatus S = Success;
2475
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002476 if (Inst.getOpcode() == ARM::tADDrSP) {
2477 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2478 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2479
Owen Anderson83e3f672011-08-17 17:44:15 +00002480 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002481 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002482 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002483 } else if (Inst.getOpcode() == ARM::tADDspr) {
2484 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2485
2486 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2487 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002488 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002489 }
2490
Owen Anderson83e3f672011-08-17 17:44:15 +00002491 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002492}
2493
Owen Anderson83e3f672011-08-17 17:44:15 +00002494static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002495 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002496 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2497 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2498
2499 Inst.addOperand(MCOperand::CreateImm(imod));
2500 Inst.addOperand(MCOperand::CreateImm(flags));
2501
Owen Anderson83e3f672011-08-17 17:44:15 +00002502 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002503}
2504
Owen Anderson83e3f672011-08-17 17:44:15 +00002505static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002506 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002507 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002508 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2509 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2510
Owen Anderson83e3f672011-08-17 17:44:15 +00002511 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)) ;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002512 Inst.addOperand(MCOperand::CreateImm(add));
2513
Owen Anderson83e3f672011-08-17 17:44:15 +00002514 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002515}
2516
Owen Anderson83e3f672011-08-17 17:44:15 +00002517static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002518 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002519 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002520 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002521}
2522
Owen Anderson83e3f672011-08-17 17:44:15 +00002523static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002524 uint64_t Address, const void *Decoder) {
2525 if (Val == 0xA || Val == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +00002526 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002527
2528 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002529 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002530}
2531
Jim Grosbachc4057822011-08-17 21:58:18 +00002532static DecodeStatus
2533DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2534 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002535 DecodeStatus S = Success;
2536
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002537 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2538 if (pred == 0xE || pred == 0xF) {
2539 unsigned opc = fieldFromInstruction32(Insn, 4, 2);
2540 switch (opc) {
2541 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002542 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002543 case 0:
2544 Inst.setOpcode(ARM::t2DSB);
2545 break;
2546 case 1:
2547 Inst.setOpcode(ARM::t2DMB);
2548 break;
2549 case 2:
2550 Inst.setOpcode(ARM::t2ISB);
Owen Anderson83e3f672011-08-17 17:44:15 +00002551 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002552 }
2553
2554 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002555 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002556 }
2557
2558 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2559 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2560 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2561 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2562 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2563
Owen Anderson83e3f672011-08-17 17:44:15 +00002564 CHECK(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder));
2565 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002566
Owen Anderson83e3f672011-08-17 17:44:15 +00002567 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002568}
2569
2570// Decode a shifted immediate operand. These basically consist
2571// of an 8-bit value, and a 4-bit directive that specifies either
2572// a splat operation or a rotation.
Owen Anderson83e3f672011-08-17 17:44:15 +00002573static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002574 uint64_t Address, const void *Decoder) {
2575 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2576 if (ctrl == 0) {
2577 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2578 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2579 switch (byte) {
2580 case 0:
2581 Inst.addOperand(MCOperand::CreateImm(imm));
2582 break;
2583 case 1:
2584 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2585 break;
2586 case 2:
2587 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2588 break;
2589 case 3:
2590 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2591 (imm << 8) | imm));
2592 break;
2593 }
2594 } else {
2595 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2596 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2597 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2598 Inst.addOperand(MCOperand::CreateImm(imm));
2599 }
2600
Owen Anderson83e3f672011-08-17 17:44:15 +00002601 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002602}
2603
Jim Grosbachc4057822011-08-17 21:58:18 +00002604static DecodeStatus
2605DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2606 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002607 Inst.addOperand(MCOperand::CreateImm(Val << 1));
Owen Anderson83e3f672011-08-17 17:44:15 +00002608 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002609}
2610
Owen Anderson83e3f672011-08-17 17:44:15 +00002611static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002612 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002613 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002614 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002615}
2616
Owen Anderson83e3f672011-08-17 17:44:15 +00002617static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002618 uint64_t Address, const void *Decoder) {
2619 switch (Val) {
2620 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002621 return Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002622 case 0xF: // SY
2623 case 0xE: // ST
2624 case 0xB: // ISH
2625 case 0xA: // ISHST
2626 case 0x7: // NSH
2627 case 0x6: // NSHST
2628 case 0x3: // OSH
2629 case 0x2: // OSHST
2630 break;
2631 }
2632
2633 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002634 return Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002635}
2636
Owen Anderson83e3f672011-08-17 17:44:15 +00002637static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002638 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002639 if (!Val) return Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002640 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002641 return Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002642}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002643
Owen Anderson83e3f672011-08-17 17:44:15 +00002644static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002645 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002646 DecodeStatus S = Success;
2647
Owen Anderson3f3570a2011-08-12 17:58:32 +00002648 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2649 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2650 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2651
Owen Anderson83e3f672011-08-17 17:44:15 +00002652 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002653
Owen Anderson83e3f672011-08-17 17:44:15 +00002654 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2655 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2656 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2657 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson3f3570a2011-08-12 17:58:32 +00002658
Owen Anderson83e3f672011-08-17 17:44:15 +00002659 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002660}
2661
2662
Owen Anderson83e3f672011-08-17 17:44:15 +00002663static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002664 uint64_t Address, const void *Decoder){
Owen Anderson83e3f672011-08-17 17:44:15 +00002665 DecodeStatus S = Success;
2666
Owen Andersoncbfc0442011-08-11 21:34:58 +00002667 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2668 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2669 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002670 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002671
Owen Anderson83e3f672011-08-17 17:44:15 +00002672 CHECK(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002673
Owen Anderson83e3f672011-08-17 17:44:15 +00002674 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
2675 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002676
Owen Anderson83e3f672011-08-17 17:44:15 +00002677 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2678 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2679 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2680 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002681
Owen Anderson83e3f672011-08-17 17:44:15 +00002682 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002683}
2684
Owen Anderson83e3f672011-08-17 17:44:15 +00002685static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002686 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002687 DecodeStatus S = Success;
2688
Owen Anderson7cdbf082011-08-12 18:12:39 +00002689 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2690 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2691 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2692 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2693 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2694 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002695
Owen Anderson14090bf2011-08-18 22:11:02 +00002696 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002697
Owen Anderson83e3f672011-08-17 17:44:15 +00002698 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2699 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2700 CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder));
2701 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002702
Owen Anderson83e3f672011-08-17 17:44:15 +00002703 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002704}
2705
Owen Anderson83e3f672011-08-17 17:44:15 +00002706static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002707 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002708 DecodeStatus S = Success;
2709
Owen Anderson7cdbf082011-08-12 18:12:39 +00002710 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2711 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2712 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2713 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2714 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2715 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2716
Owen Anderson14090bf2011-08-18 22:11:02 +00002717 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002718
Owen Anderson83e3f672011-08-17 17:44:15 +00002719 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2720 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2721 CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder));
2722 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002723
Owen Anderson83e3f672011-08-17 17:44:15 +00002724 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002725}
Owen Anderson7a2e1772011-08-15 18:44:44 +00002726
Owen Anderson83e3f672011-08-17 17:44:15 +00002727static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002728 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002729 DecodeStatus S = Success;
2730
Owen Anderson7a2e1772011-08-15 18:44:44 +00002731 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2732 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2733 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2734 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2735 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2736
2737 unsigned align = 0;
2738 unsigned index = 0;
2739 switch (size) {
2740 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002741 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002742 case 0:
2743 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002744 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002745 index = fieldFromInstruction32(Insn, 5, 3);
2746 break;
2747 case 1:
2748 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002749 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002750 index = fieldFromInstruction32(Insn, 6, 2);
2751 if (fieldFromInstruction32(Insn, 4, 1))
2752 align = 2;
2753 break;
2754 case 2:
2755 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002756 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002757 index = fieldFromInstruction32(Insn, 7, 1);
2758 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2759 align = 4;
2760 }
2761
Owen Anderson83e3f672011-08-17 17:44:15 +00002762 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002763 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002764 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002765 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002766 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002767 Inst.addOperand(MCOperand::CreateImm(align));
2768 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002769 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002770 }
2771
Owen Anderson83e3f672011-08-17 17:44:15 +00002772 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002773 Inst.addOperand(MCOperand::CreateImm(index));
2774
Owen Anderson83e3f672011-08-17 17:44:15 +00002775 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002776}
2777
Owen Anderson83e3f672011-08-17 17:44:15 +00002778static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002779 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002780 DecodeStatus S = Success;
2781
Owen Anderson7a2e1772011-08-15 18:44:44 +00002782 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2783 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2784 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2785 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2786 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2787
2788 unsigned align = 0;
2789 unsigned index = 0;
2790 switch (size) {
2791 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002792 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002793 case 0:
2794 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002795 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002796 index = fieldFromInstruction32(Insn, 5, 3);
2797 break;
2798 case 1:
2799 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002800 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002801 index = fieldFromInstruction32(Insn, 6, 2);
2802 if (fieldFromInstruction32(Insn, 4, 1))
2803 align = 2;
2804 break;
2805 case 2:
2806 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002807 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002808 index = fieldFromInstruction32(Insn, 7, 1);
2809 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2810 align = 4;
2811 }
2812
2813 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002814 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002815 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002816 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002817 Inst.addOperand(MCOperand::CreateImm(align));
2818 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002819 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002820 }
2821
Owen Anderson83e3f672011-08-17 17:44:15 +00002822 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002823 Inst.addOperand(MCOperand::CreateImm(index));
2824
Owen Anderson83e3f672011-08-17 17:44:15 +00002825 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002826}
2827
2828
Owen Anderson83e3f672011-08-17 17:44:15 +00002829static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002830 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002831 DecodeStatus S = Success;
2832
Owen Anderson7a2e1772011-08-15 18:44:44 +00002833 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2834 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2835 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2836 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2837 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2838
2839 unsigned align = 0;
2840 unsigned index = 0;
2841 unsigned inc = 1;
2842 switch (size) {
2843 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002844 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002845 case 0:
2846 index = fieldFromInstruction32(Insn, 5, 3);
2847 if (fieldFromInstruction32(Insn, 4, 1))
2848 align = 2;
2849 break;
2850 case 1:
2851 index = fieldFromInstruction32(Insn, 6, 2);
2852 if (fieldFromInstruction32(Insn, 4, 1))
2853 align = 4;
2854 if (fieldFromInstruction32(Insn, 5, 1))
2855 inc = 2;
2856 break;
2857 case 2:
2858 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002859 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002860 index = fieldFromInstruction32(Insn, 7, 1);
2861 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2862 align = 8;
2863 if (fieldFromInstruction32(Insn, 6, 1))
2864 inc = 2;
2865 break;
2866 }
2867
Owen Anderson83e3f672011-08-17 17:44:15 +00002868 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2869 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002870 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002871 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002872 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002873 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002874 Inst.addOperand(MCOperand::CreateImm(align));
2875 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002876 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002877 }
2878
Owen Anderson83e3f672011-08-17 17:44:15 +00002879 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2880 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002881 Inst.addOperand(MCOperand::CreateImm(index));
2882
Owen Anderson83e3f672011-08-17 17:44:15 +00002883 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002884}
2885
Owen Anderson83e3f672011-08-17 17:44:15 +00002886static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002887 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002888 DecodeStatus S = Success;
2889
Owen Anderson7a2e1772011-08-15 18:44:44 +00002890 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2891 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2892 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2893 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2894 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2895
2896 unsigned align = 0;
2897 unsigned index = 0;
2898 unsigned inc = 1;
2899 switch (size) {
2900 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002901 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002902 case 0:
2903 index = fieldFromInstruction32(Insn, 5, 3);
2904 if (fieldFromInstruction32(Insn, 4, 1))
2905 align = 2;
2906 break;
2907 case 1:
2908 index = fieldFromInstruction32(Insn, 6, 2);
2909 if (fieldFromInstruction32(Insn, 4, 1))
2910 align = 4;
2911 if (fieldFromInstruction32(Insn, 5, 1))
2912 inc = 2;
2913 break;
2914 case 2:
2915 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002916 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002917 index = fieldFromInstruction32(Insn, 7, 1);
2918 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2919 align = 8;
2920 if (fieldFromInstruction32(Insn, 6, 1))
2921 inc = 2;
2922 break;
2923 }
2924
2925 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002926 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002927 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002928 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002929 Inst.addOperand(MCOperand::CreateImm(align));
2930 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002931 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002932 }
2933
Owen Anderson83e3f672011-08-17 17:44:15 +00002934 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2935 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002936 Inst.addOperand(MCOperand::CreateImm(index));
2937
Owen Anderson83e3f672011-08-17 17:44:15 +00002938 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002939}
2940
2941
Owen Anderson83e3f672011-08-17 17:44:15 +00002942static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002943 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002944 DecodeStatus S = Success;
2945
Owen Anderson7a2e1772011-08-15 18:44:44 +00002946 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2947 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2948 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2949 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2950 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2951
2952 unsigned align = 0;
2953 unsigned index = 0;
2954 unsigned inc = 1;
2955 switch (size) {
2956 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002957 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002958 case 0:
2959 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002960 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002961 index = fieldFromInstruction32(Insn, 5, 3);
2962 break;
2963 case 1:
2964 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002965 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002966 index = fieldFromInstruction32(Insn, 6, 2);
2967 if (fieldFromInstruction32(Insn, 5, 1))
2968 inc = 2;
2969 break;
2970 case 2:
2971 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00002972 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002973 index = fieldFromInstruction32(Insn, 7, 1);
2974 if (fieldFromInstruction32(Insn, 6, 1))
2975 inc = 2;
2976 break;
2977 }
2978
Owen Anderson83e3f672011-08-17 17:44:15 +00002979 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2980 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
2981 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002982
2983 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002984 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002985 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002986 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002987 Inst.addOperand(MCOperand::CreateImm(align));
2988 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002989 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002990 }
2991
Owen Anderson83e3f672011-08-17 17:44:15 +00002992 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2993 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
2994 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002995 Inst.addOperand(MCOperand::CreateImm(index));
2996
Owen Anderson83e3f672011-08-17 17:44:15 +00002997 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002998}
2999
Owen Anderson83e3f672011-08-17 17:44:15 +00003000static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003001 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003002 DecodeStatus S = Success;
3003
Owen Anderson7a2e1772011-08-15 18:44:44 +00003004 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3005 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3006 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3007 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3008 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3009
3010 unsigned align = 0;
3011 unsigned index = 0;
3012 unsigned inc = 1;
3013 switch (size) {
3014 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003015 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003016 case 0:
3017 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003018 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003019 index = fieldFromInstruction32(Insn, 5, 3);
3020 break;
3021 case 1:
3022 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003023 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003024 index = fieldFromInstruction32(Insn, 6, 2);
3025 if (fieldFromInstruction32(Insn, 5, 1))
3026 inc = 2;
3027 break;
3028 case 2:
3029 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00003030 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003031 index = fieldFromInstruction32(Insn, 7, 1);
3032 if (fieldFromInstruction32(Insn, 6, 1))
3033 inc = 2;
3034 break;
3035 }
3036
3037 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003038 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003039 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003040 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003041 Inst.addOperand(MCOperand::CreateImm(align));
3042 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003043 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003044 }
3045
Owen Anderson83e3f672011-08-17 17:44:15 +00003046 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3047 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3048 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003049 Inst.addOperand(MCOperand::CreateImm(index));
3050
Owen Anderson83e3f672011-08-17 17:44:15 +00003051 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003052}
3053
3054
Owen Anderson83e3f672011-08-17 17:44:15 +00003055static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003056 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003057 DecodeStatus S = Success;
3058
Owen Anderson7a2e1772011-08-15 18:44:44 +00003059 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3060 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3061 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3062 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3063 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3064
3065 unsigned align = 0;
3066 unsigned index = 0;
3067 unsigned inc = 1;
3068 switch (size) {
3069 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003070 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003071 case 0:
3072 if (fieldFromInstruction32(Insn, 4, 1))
3073 align = 4;
3074 index = fieldFromInstruction32(Insn, 5, 3);
3075 break;
3076 case 1:
3077 if (fieldFromInstruction32(Insn, 4, 1))
3078 align = 8;
3079 index = fieldFromInstruction32(Insn, 6, 2);
3080 if (fieldFromInstruction32(Insn, 5, 1))
3081 inc = 2;
3082 break;
3083 case 2:
3084 if (fieldFromInstruction32(Insn, 4, 2))
3085 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3086 index = fieldFromInstruction32(Insn, 7, 1);
3087 if (fieldFromInstruction32(Insn, 6, 1))
3088 inc = 2;
3089 break;
3090 }
3091
Owen Anderson83e3f672011-08-17 17:44:15 +00003092 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3093 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3094 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3095 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003096
3097 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003098 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003099 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003100 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003101 Inst.addOperand(MCOperand::CreateImm(align));
3102 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003103 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003104 }
3105
Owen Anderson83e3f672011-08-17 17:44:15 +00003106 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3107 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3108 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3109 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003110 Inst.addOperand(MCOperand::CreateImm(index));
3111
Owen Anderson83e3f672011-08-17 17:44:15 +00003112 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003113}
3114
Owen Anderson83e3f672011-08-17 17:44:15 +00003115static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003116 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003117 DecodeStatus S = Success;
3118
Owen Anderson7a2e1772011-08-15 18:44:44 +00003119 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3120 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3121 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3122 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3123 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3124
3125 unsigned align = 0;
3126 unsigned index = 0;
3127 unsigned inc = 1;
3128 switch (size) {
3129 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003130 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003131 case 0:
3132 if (fieldFromInstruction32(Insn, 4, 1))
3133 align = 4;
3134 index = fieldFromInstruction32(Insn, 5, 3);
3135 break;
3136 case 1:
3137 if (fieldFromInstruction32(Insn, 4, 1))
3138 align = 8;
3139 index = fieldFromInstruction32(Insn, 6, 2);
3140 if (fieldFromInstruction32(Insn, 5, 1))
3141 inc = 2;
3142 break;
3143 case 2:
3144 if (fieldFromInstruction32(Insn, 4, 2))
3145 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3146 index = fieldFromInstruction32(Insn, 7, 1);
3147 if (fieldFromInstruction32(Insn, 6, 1))
3148 inc = 2;
3149 break;
3150 }
3151
3152 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003153 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003154 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003155 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003156 Inst.addOperand(MCOperand::CreateImm(align));
3157 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003158 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003159 }
3160
Owen Anderson83e3f672011-08-17 17:44:15 +00003161 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3162 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3163 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3164 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003165 Inst.addOperand(MCOperand::CreateImm(index));
3166
Owen Anderson83e3f672011-08-17 17:44:15 +00003167 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003168}
3169