blob: bc66321b4af3d941d058fc894591651636e7bdb4 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000026#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/CodeGen/Passes.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000030#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000033#include "llvm/Support/CommandLine.h"
34#include "llvm/Support/Debug.h"
35#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000037#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000038#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000039using namespace llvm;
40
Dan Gohman844731a2008-05-13 00:00:25 +000041// Hidden options for help debugging.
42static cl::opt<bool> DisableReMat("disable-rematerialization",
43 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000044
Dan Gohman844731a2008-05-13 00:00:25 +000045static cl::opt<bool> SplitAtBB("split-intervals-at-bb",
46 cl::init(true), cl::Hidden);
47static cl::opt<int> SplitLimit("split-limit",
48 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000049
Dan Gohman4c8f8702008-07-25 15:08:37 +000050static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden);
51
Owen Andersonae339ba2008-08-19 00:17:30 +000052static cl::opt<bool> EnableFastSpilling("fast-spill",
53 cl::init(false), cl::Hidden);
54
Chris Lattnercd3245a2006-12-19 22:41:21 +000055STATISTIC(numIntervals, "Number of original intervals");
56STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
Evan Cheng0cbb1162007-11-29 01:06:25 +000057STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman6d69ba82008-07-25 00:02:30 +000064 AU.addRequired<AliasAnalysis>();
65 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000066 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000067 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000068 AU.addPreservedID(MachineLoopInfoID);
69 AU.addPreservedID(MachineDominatorsID);
Owen Andersonaa111082008-08-06 20:58:38 +000070 AU.addPreservedID(PHIEliminationID);
71 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000072 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000073 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000074}
75
Chris Lattnerf7da2c72006-08-24 22:43:55 +000076void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000077 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000078 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000079 E = r2iMap_.end(); I != E; ++I)
80 delete I->second;
81
Evan Cheng3f32d652008-06-04 09:18:41 +000082 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000083 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000084 mi2iMap_.clear();
85 i2miMap_.clear();
86 r2iMap_.clear();
Evan Chengdd199d22007-09-06 01:07:24 +000087 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
88 VNInfoAllocator.Reset();
Evan Cheng1ed99222008-07-19 00:37:25 +000089 while (!ClonedMIs.empty()) {
90 MachineInstr *MI = ClonedMIs.back();
91 ClonedMIs.pop_back();
92 mf_->DeleteMachineInstr(MI);
93 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000094}
95
Owen Anderson80b3ce62008-05-28 20:54:50 +000096void LiveIntervals::computeNumbering() {
97 Index2MiMap OldI2MI = i2miMap_;
Owen Anderson7fbad272008-07-23 21:37:49 +000098 std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap;
Owen Anderson80b3ce62008-05-28 20:54:50 +000099
100 Idx2MBBMap.clear();
101 MBB2IdxMap.clear();
102 mi2iMap_.clear();
103 i2miMap_.clear();
104
Owen Andersona1566f22008-07-22 22:46:49 +0000105 FunctionSize = 0;
106
Chris Lattner428b92e2006-09-15 03:57:23 +0000107 // Number MachineInstrs and MachineBasicBlocks.
108 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +0000109 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +0000110
111 unsigned MIIndex = 0;
112 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
113 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000114 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000115
Owen Anderson7fbad272008-07-23 21:37:49 +0000116 // Insert an empty slot at the beginning of each block.
117 MIIndex += InstrSlots::NUM;
118 i2miMap_.push_back(0);
119
Chris Lattner428b92e2006-09-15 03:57:23 +0000120 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
121 I != E; ++I) {
122 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000123 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +0000124 i2miMap_.push_back(I);
125 MIIndex += InstrSlots::NUM;
Owen Andersona1566f22008-07-22 22:46:49 +0000126 FunctionSize++;
Owen Anderson7fbad272008-07-23 21:37:49 +0000127
128 // Insert an empty slot after every instruction.
Owen Anderson1fbb4542008-06-16 16:58:24 +0000129 MIIndex += InstrSlots::NUM;
130 i2miMap_.push_back(0);
Owen Anderson35578012008-06-16 07:10:49 +0000131 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000132
Owen Anderson1fbb4542008-06-16 16:58:24 +0000133 // Set the MBB2IdxMap entry for this MBB.
134 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
135 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000136 }
Evan Cheng4ca980e2007-10-17 02:10:22 +0000137 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000138
139 if (!OldI2MI.empty())
Owen Anderson788d0412008-08-06 18:35:45 +0000140 for (iterator OI = begin(), OE = end(); OI != OE; ++OI) {
Owen Anderson03857b22008-08-13 21:49:13 +0000141 for (LiveInterval::iterator LI = OI->second->begin(),
142 LE = OI->second->end(); LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000143
Owen Anderson7eec0c22008-05-29 23:01:22 +0000144 // Remap the start index of the live range to the corresponding new
145 // number, or our best guess at what it _should_ correspond to if the
146 // original instruction has been erased. This is either the following
147 // instruction or its predecessor.
Owen Anderson7fbad272008-07-23 21:37:49 +0000148 unsigned index = LI->start / InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000149 unsigned offset = LI->start % InstrSlots::NUM;
Owen Anderson0a7615a2008-07-25 23:06:59 +0000150 if (offset == InstrSlots::LOAD) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000151 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000152 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start);
Owen Anderson7fbad272008-07-23 21:37:49 +0000153 // Take the pair containing the index
154 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000155 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000156
Owen Anderson7fbad272008-07-23 21:37:49 +0000157 LI->start = getMBBStartIdx(J->second);
158 } else {
159 LI->start = mi2iMap_[OldI2MI[index]] + offset;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000160 }
161
162 // Remap the ending index in the same way that we remapped the start,
163 // except for the final step where we always map to the immediately
164 // following instruction.
Owen Andersond7dcbec2008-07-25 19:50:48 +0000165 index = (LI->end - 1) / InstrSlots::NUM;
Owen Anderson7fbad272008-07-23 21:37:49 +0000166 offset = LI->end % InstrSlots::NUM;
Owen Anderson9382b932008-07-30 00:22:56 +0000167 if (offset == InstrSlots::LOAD) {
168 // VReg dies at end of block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000169 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000170 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end);
Owen Anderson9382b932008-07-30 00:22:56 +0000171 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000172
Owen Anderson9382b932008-07-30 00:22:56 +0000173 LI->end = getMBBEndIdx(I->second) + 1;
Owen Anderson4b5b2092008-05-29 18:15:49 +0000174 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000175 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000176 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
177
178 if (index != OldI2MI.size())
179 LI->end = mi2iMap_[OldI2MI[index]] + (idx == index ? offset : 0);
180 else
181 LI->end = InstrSlots::NUM * i2miMap_.size();
Owen Anderson4b5b2092008-05-29 18:15:49 +0000182 }
Owen Anderson788d0412008-08-06 18:35:45 +0000183 }
184
Owen Anderson03857b22008-08-13 21:49:13 +0000185 for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(),
186 VNE = OI->second->vni_end(); VNI != VNE; ++VNI) {
Owen Anderson788d0412008-08-06 18:35:45 +0000187 VNInfo* vni = *VNI;
Owen Anderson745825f42008-05-28 22:40:08 +0000188
Owen Anderson7eec0c22008-05-29 23:01:22 +0000189 // Remap the VNInfo def index, which works the same as the
Owen Anderson788d0412008-08-06 18:35:45 +0000190 // start indices above. VN's with special sentinel defs
191 // don't need to be remapped.
Owen Anderson91292392008-07-30 17:42:47 +0000192 if (vni->def != ~0U && vni->def != ~1U) {
Owen Anderson788d0412008-08-06 18:35:45 +0000193 unsigned index = vni->def / InstrSlots::NUM;
194 unsigned offset = vni->def % InstrSlots::NUM;
Owen Anderson91292392008-07-30 17:42:47 +0000195 if (offset == InstrSlots::LOAD) {
196 std::vector<IdxMBBPair>::const_iterator I =
Owen Anderson0a7615a2008-07-25 23:06:59 +0000197 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def);
Owen Anderson91292392008-07-30 17:42:47 +0000198 // Take the pair containing the index
199 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000200 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000201
Owen Anderson91292392008-07-30 17:42:47 +0000202 vni->def = getMBBStartIdx(J->second);
203 } else {
204 vni->def = mi2iMap_[OldI2MI[index]] + offset;
205 }
Owen Anderson7eec0c22008-05-29 23:01:22 +0000206 }
Owen Anderson745825f42008-05-28 22:40:08 +0000207
Owen Anderson7eec0c22008-05-29 23:01:22 +0000208 // Remap the VNInfo kill indices, which works the same as
209 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000210 for (size_t i = 0; i < vni->kills.size(); ++i) {
Owen Anderson9382b932008-07-30 00:22:56 +0000211 // PHI kills don't need to be remapped.
212 if (!vni->kills[i]) continue;
213
Owen Anderson788d0412008-08-06 18:35:45 +0000214 unsigned index = (vni->kills[i]-1) / InstrSlots::NUM;
215 unsigned offset = vni->kills[i] % InstrSlots::NUM;
216 if (offset == InstrSlots::STORE) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000217 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000218 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Owen Anderson9382b932008-07-30 00:22:56 +0000219 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000220
Owen Anderson788d0412008-08-06 18:35:45 +0000221 vni->kills[i] = getMBBEndIdx(I->second);
Owen Anderson7fbad272008-07-23 21:37:49 +0000222 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000223 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000224 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
225
226 if (index != OldI2MI.size())
227 vni->kills[i] = mi2iMap_[OldI2MI[index]] +
228 (idx == index ? offset : 0);
229 else
230 vni->kills[i] = InstrSlots::NUM * i2miMap_.size();
Owen Anderson7eec0c22008-05-29 23:01:22 +0000231 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000232 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000233 }
Owen Anderson788d0412008-08-06 18:35:45 +0000234 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000235}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000236
Owen Anderson80b3ce62008-05-28 20:54:50 +0000237/// runOnMachineFunction - Register allocate the whole function
238///
239bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
240 mf_ = &fn;
241 mri_ = &mf_->getRegInfo();
242 tm_ = &fn.getTarget();
243 tri_ = tm_->getRegisterInfo();
244 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000245 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000246 lv_ = &getAnalysis<LiveVariables>();
247 allocatableRegs_ = tri_->getAllocatableSet(fn);
248
249 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000250 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000251
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000252 numIntervals += getNumIntervals();
253
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000254 DOUT << "********** INTERVALS **********\n";
255 for (iterator I = begin(), E = end(); I != E; ++I) {
Owen Anderson03857b22008-08-13 21:49:13 +0000256 I->second->print(DOUT, tri_);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000257 DOUT << "\n";
258 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000259
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000260 numIntervalsAfter += getNumIntervals();
Chris Lattner70ca3582004-09-30 15:59:17 +0000261 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000262 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000263}
264
Chris Lattner70ca3582004-09-30 15:59:17 +0000265/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000266void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000267 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000268 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Owen Anderson03857b22008-08-13 21:49:13 +0000269 I->second->print(O, tri_);
Evan Cheng3f32d652008-06-04 09:18:41 +0000270 O << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000271 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000272
273 O << "********** MACHINEINSTRS **********\n";
274 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
275 mbbi != mbbe; ++mbbi) {
276 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
277 for (MachineBasicBlock::iterator mii = mbbi->begin(),
278 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000279 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000280 }
281 }
282}
283
Evan Chengc92da382007-11-03 07:20:12 +0000284/// conflictsWithPhysRegDef - Returns true if the specified register
285/// is defined during the duration of the specified interval.
286bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
287 VirtRegMap &vrm, unsigned reg) {
288 for (LiveInterval::Ranges::const_iterator
289 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
290 for (unsigned index = getBaseIndex(I->start),
291 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
292 index += InstrSlots::NUM) {
293 // skip deleted instructions
294 while (index != end && !getInstructionFromIndex(index))
295 index += InstrSlots::NUM;
296 if (index == end) break;
297
298 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng5d446262007-11-15 08:13:29 +0000299 unsigned SrcReg, DstReg;
300 if (tii_->isMoveInstr(*MI, SrcReg, DstReg))
301 if (SrcReg == li.reg || DstReg == li.reg)
302 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000303 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
304 MachineOperand& mop = MI->getOperand(i);
Evan Cheng5d446262007-11-15 08:13:29 +0000305 if (!mop.isRegister())
Evan Chengc92da382007-11-03 07:20:12 +0000306 continue;
307 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000308 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000309 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000310 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000311 if (!vrm.hasPhys(PhysReg))
312 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000313 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000314 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000315 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000316 return true;
317 }
318 }
319 }
320
321 return false;
322}
323
Evan Cheng549f27d32007-08-13 23:45:17 +0000324void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000325 if (TargetRegisterInfo::isPhysicalRegister(reg))
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000326 cerr << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000327 else
328 cerr << "%reg" << reg;
329}
330
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000331void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000332 MachineBasicBlock::iterator mi,
Owen Anderson6b098de2008-06-25 23:39:39 +0000333 unsigned MIIdx, MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000334 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000335 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000336 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000337 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000338
Evan Cheng419852c2008-04-03 16:39:43 +0000339 if (mi->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
340 DOUT << "is a implicit_def\n";
341 return;
342 }
343
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000344 // Virtual registers may be defined multiple times (due to phi
345 // elimination and 2-addr elimination). Much of what we do only has to be
346 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000347 // time we see a vreg.
348 if (interval.empty()) {
349 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000350 unsigned defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000351 // Earlyclobbers move back one.
352 if (MO.isEarlyClobber())
353 defIndex = getUseIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000354 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000355 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000356 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000357 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000358 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000359 tii_->isMoveInstr(*mi, SrcReg, DstReg))
360 CopyMI = mi;
361 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000362
363 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000364
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000365 // Loop over all of the blocks that the vreg is defined in. There are
366 // two cases we have to handle here. The most common case is a vreg
367 // whose lifetime is contained within a basic block. In this case there
368 // will be a single kill, in MBB, which comes after the definition.
369 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
370 // FIXME: what about dead vars?
371 unsigned killIdx;
372 if (vi.Kills[0] != mi)
373 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
374 else
375 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000376
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000377 // If the kill happens after the definition, we have an intra-block
378 // live range.
379 if (killIdx > defIndex) {
Evan Cheng61de82d2007-02-15 05:59:24 +0000380 assert(vi.AliveBlocks.none() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000381 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000382 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000383 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000384 DOUT << " +" << LR << "\n";
Evan Chengf3bb2e62007-09-05 21:46:51 +0000385 interval.addKill(ValNo, killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 return;
387 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000388 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000389
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000390 // The other case we handle is when a virtual register lives to the end
391 // of the defining block, potentially live across some blocks, then is
392 // live into some number of blocks, but gets killed. Start by adding a
393 // range that goes from this definition to the end of the defining block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000394 LiveRange NewLR(defIndex, getMBBEndIdx(mbb)+1, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000395 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000396 interval.addRange(NewLR);
397
398 // Iterate over all of the blocks that the variable is completely
399 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
400 // live interval.
401 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
402 if (vi.AliveBlocks[i]) {
Owen Anderson31ec8412008-06-16 19:32:40 +0000403 LiveRange LR(getMBBStartIdx(i),
Evan Chengf26e8552008-06-17 20:13:36 +0000404 getMBBEndIdx(i)+1, // MBB ends at -1.
Owen Anderson31ec8412008-06-16 19:32:40 +0000405 ValNo);
406 interval.addRange(LR);
407 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000408 }
409 }
410
411 // Finally, this virtual register is live from the start of any killing
412 // block to the 'use' slot of the killing instruction.
413 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
414 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000415 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000416 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000417 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000418 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000419 interval.addKill(ValNo, killIdx);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000420 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000421 }
422
423 } else {
424 // If this is the second time we see a virtual register definition, it
425 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000426 // the result of two address elimination, then the vreg is one of the
427 // def-and-use register operand.
Evan Chengef0732d2008-07-10 07:35:43 +0000428 if (mi->isRegReDefinedByTwoAddr(interval.reg, MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000429 // If this is a two-address definition, then we have already processed
430 // the live range. The only problem is that we didn't realize there
431 // are actually two values in the live interval. Because of this we
432 // need to take the LiveRegion that defines this register and split it
433 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000434 assert(interval.containsOneValue());
435 unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
Chris Lattner6b128bd2006-09-03 08:07:11 +0000436 unsigned RedefIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000437 // Earlyclobbers move back one.
438 if (MO.isEarlyClobber())
439 RedefIndex = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000440
Evan Cheng4f8ff162007-08-11 00:59:19 +0000441 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000442 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000443
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000444 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000445 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000446 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000447
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000448 // Two-address vregs should always only be redefined once. This means
449 // that at this point, there should be exactly one value number in it.
450 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
451
Chris Lattner91725b72006-08-31 05:54:43 +0000452 // The new value number (#1) is defined by the instruction we claimed
453 // defined value #0.
Evan Chengc8d044e2008-02-15 18:24:29 +0000454 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->copy,
455 VNInfoAllocator);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000456
Chris Lattner91725b72006-08-31 05:54:43 +0000457 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000458 OldValNo->def = RedefIndex;
459 OldValNo->copy = 0;
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000460
461 // Add the new live interval which replaces the range for the input copy.
462 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000463 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000464 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000465 interval.addKill(ValNo, RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000466
467 // If this redefinition is dead, we need to add a dummy unit live
468 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000469 if (MO.isDead())
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000470 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000471
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000472 DOUT << " RESULT: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000473 interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000474
475 } else {
476 // Otherwise, this must be because of phi elimination. If this is the
477 // first redefinition of the vreg that we have seen, go back and change
478 // the live range in the PHI block to be a different value number.
479 if (interval.containsOneValue()) {
480 assert(vi.Kills.size() == 1 &&
481 "PHI elimination vreg should have one kill, the PHI itself!");
482
483 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000484 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000485 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000486 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000487 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000488 DOUT << " Removing [" << Start << "," << End << "] from: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000489 interval.print(DOUT, tri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000490 interval.removeRange(Start, End);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000491 VNI->hasPHIKill = true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000492 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000493
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000494 // Replace the interval with one of a NEW value number. Note that this
495 // value number isn't actually defined by an instruction, weird huh? :)
Evan Chengf3bb2e62007-09-05 21:46:51 +0000496 LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000497 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000498 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000499 interval.addKill(LR.valno, End);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000500 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000501 }
502
503 // In the case of PHI elimination, each variable definition is only
504 // live until the end of the block. We've already taken care of the
505 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000506 unsigned defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000507 // Earlyclobbers move back one.
508 if (MO.isEarlyClobber())
509 defIndex = getUseIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000510
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000511 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000512 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000513 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000514 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000515 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000516 tii_->isMoveInstr(*mi, SrcReg, DstReg))
517 CopyMI = mi;
518 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000519
Owen Anderson7fbad272008-07-23 21:37:49 +0000520 unsigned killIndex = getMBBEndIdx(mbb) + 1;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000521 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000522 interval.addRange(LR);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000523 interval.addKill(ValNo, killIndex);
524 ValNo->hasPHIKill = true;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000525 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000526 }
527 }
528
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000529 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000530}
531
Chris Lattnerf35fef72004-07-23 21:24:19 +0000532void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000533 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000534 unsigned MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000535 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000536 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000537 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000538 // A physical register cannot be live across basic block, so its
539 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000540 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000541
Chris Lattner6b128bd2006-09-03 08:07:11 +0000542 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000543 unsigned start = getDefIndex(baseIndex);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000544 // Earlyclobbers move back one.
545 if (MO.isEarlyClobber())
546 start = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000547 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000548
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000549 // If it is not used after definition, it is considered dead at
550 // the instruction defining it. Hence its interval is:
551 // [defSlot(def), defSlot(def)+1)
Owen Anderson6b098de2008-06-25 23:39:39 +0000552 if (MO.isDead()) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000553 DOUT << " dead";
Dale Johannesen86b49f82008-09-24 01:07:17 +0000554 end = start + 1;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000555 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000556 }
557
558 // If it is not dead on definition, it must be killed by a
559 // subsequent instruction. Hence its interval is:
560 // [defSlot(def), useSlot(kill)+1)
Owen Anderson7fbad272008-07-23 21:37:49 +0000561 baseIndex += InstrSlots::NUM;
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000562 while (++mi != MBB->end()) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000563 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
564 getInstructionFromIndex(baseIndex) == 0)
565 baseIndex += InstrSlots::NUM;
Evan Cheng6130f662008-03-05 00:59:57 +0000566 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000567 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000568 end = getUseIndex(baseIndex) + 1;
569 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000570 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Cheng9a1956a2006-11-15 20:54:11 +0000571 // Another instruction redefines the register before it is ever read.
572 // Then the register is essentially dead at the instruction that defines
573 // it. Hence its interval is:
574 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000575 DOUT << " dead";
Dale Johannesen86b49f82008-09-24 01:07:17 +0000576 end = start + 1;
Evan Cheng9a1956a2006-11-15 20:54:11 +0000577 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000578 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000579
580 baseIndex += InstrSlots::NUM;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000581 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000582
583 // The only case we should have a dead physreg here without a killing or
584 // instruction where we know it's dead is if it is live-in to the function
585 // and never used.
Evan Chengc8d044e2008-02-15 18:24:29 +0000586 assert(!CopyMI && "physreg was not killed in defining block!");
Dale Johannesen86b49f82008-09-24 01:07:17 +0000587 end = start + 1;
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000588
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000589exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000590 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000591
Evan Cheng24a3cc42007-04-25 07:30:23 +0000592 // Already exists? Extend old live interval.
593 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000594 VNInfo *ValNo = (OldLR != interval.end())
Evan Chengc8d044e2008-02-15 18:24:29 +0000595 ? OldLR->valno : interval.getNextValue(start, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000596 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000597 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000598 interval.addKill(LR.valno, end);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000599 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000600}
601
Chris Lattnerf35fef72004-07-23 21:24:19 +0000602void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
603 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000604 unsigned MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000605 MachineOperand& MO,
606 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000607 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000608 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000609 getOrCreateInterval(MO.getReg()));
610 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000611 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000612 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000613 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000614 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000615 tii_->isMoveInstr(*MI, SrcReg, DstReg))
616 CopyMI = MI;
Owen Anderson6b098de2008-06-25 23:39:39 +0000617 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
618 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000619 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000620 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000621 // If MI also modifies the sub-register explicitly, avoid processing it
622 // more than once. Do not pass in TRI here so it checks for exact match.
623 if (!MI->modifiesRegister(*AS))
Owen Anderson6b098de2008-06-25 23:39:39 +0000624 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
625 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000626 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000627}
628
Evan Chengb371f452007-02-19 21:49:54 +0000629void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000630 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000631 LiveInterval &interval, bool isAlias) {
Evan Chengb371f452007-02-19 21:49:54 +0000632 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
633
634 // Look for kills, if it reaches a def before it's killed, then it shouldn't
635 // be considered a livein.
636 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000637 unsigned baseIndex = MIIdx;
638 unsigned start = baseIndex;
Owen Anderson99500ae2008-09-15 22:00:38 +0000639 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
640 getInstructionFromIndex(baseIndex) == 0)
641 baseIndex += InstrSlots::NUM;
642 unsigned end = baseIndex;
643
Evan Chengb371f452007-02-19 21:49:54 +0000644 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000645 if (mi->killsRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000646 DOUT << " killed";
647 end = getUseIndex(baseIndex) + 1;
648 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000649 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000650 // Another instruction redefines the register before it is ever read.
651 // Then the register is essentially dead at the instruction that defines
652 // it. Hence its interval is:
653 // [defSlot(def), defSlot(def)+1)
654 DOUT << " dead";
655 end = getDefIndex(start) + 1;
656 goto exit;
657 }
658
659 baseIndex += InstrSlots::NUM;
Owen Anderson7fbad272008-07-23 21:37:49 +0000660 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
661 getInstructionFromIndex(baseIndex) == 0)
662 baseIndex += InstrSlots::NUM;
Evan Chengb371f452007-02-19 21:49:54 +0000663 ++mi;
664 }
665
666exit:
Evan Cheng75611fb2007-06-27 01:16:36 +0000667 // Live-in register might not be used at all.
668 if (end == MIIdx) {
Evan Cheng292da942007-06-27 18:47:28 +0000669 if (isAlias) {
670 DOUT << " dead";
Evan Cheng75611fb2007-06-27 01:16:36 +0000671 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +0000672 } else {
673 DOUT << " live through";
674 end = baseIndex;
675 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000676 }
677
Owen Anderson99500ae2008-09-15 22:00:38 +0000678 LiveRange LR(start, end, interval.getNextValue(~0U, 0, VNInfoAllocator));
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000679 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000680 interval.addKill(LR.valno, end);
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000681 DOUT << " +" << LR << '\n';
Evan Chengb371f452007-02-19 21:49:54 +0000682}
683
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000684/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000685/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000686/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000687/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000688void LiveIntervals::computeIntervals() {
Dale Johannesen91aac102008-09-17 21:13:11 +0000689
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000690 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
691 << "********** Function: "
692 << ((Value*)mf_->getFunction())->getName() << '\n';
Owen Anderson7fbad272008-07-23 21:37:49 +0000693
Chris Lattner428b92e2006-09-15 03:57:23 +0000694 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
695 MBBI != E; ++MBBI) {
696 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +0000697 // Track the index of the current machine instr.
698 unsigned MIIndex = getMBBStartIdx(MBB);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000699 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000700
Chris Lattner428b92e2006-09-15 03:57:23 +0000701 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000702
Dan Gohmancb406c22007-10-03 19:26:29 +0000703 // Create intervals for live-ins to this BB first.
704 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
705 LE = MBB->livein_end(); LI != LE; ++LI) {
706 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
707 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000708 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000709 if (!hasInterval(*AS))
710 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
711 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000712 }
713
Owen Anderson99500ae2008-09-15 22:00:38 +0000714 // Skip over empty initial indices.
715 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
716 getInstructionFromIndex(MIIndex) == 0)
717 MIIndex += InstrSlots::NUM;
718
Chris Lattner428b92e2006-09-15 03:57:23 +0000719 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000720 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000721
Evan Cheng438f7bc2006-11-10 08:43:01 +0000722 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000723 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
724 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000725 // handle register defs - build intervals
Dale Johannesen91aac102008-09-17 21:13:11 +0000726 if (MO.isRegister() && MO.getReg() && MO.isDef()) {
Evan Chengef0732d2008-07-10 07:35:43 +0000727 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Dale Johannesen91aac102008-09-17 21:13:11 +0000728 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000729 }
Chris Lattner6b128bd2006-09-03 08:07:11 +0000730
731 MIIndex += InstrSlots::NUM;
Owen Anderson7fbad272008-07-23 21:37:49 +0000732
733 // Skip over empty indices.
734 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
735 getInstructionFromIndex(MIIndex) == 0)
736 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000737 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000738 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000739}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000740
Evan Cheng4ca980e2007-10-17 02:10:22 +0000741bool LiveIntervals::findLiveInMBBs(const LiveRange &LR,
Evan Chenga5bfc972007-10-17 06:53:44 +0000742 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +0000743 std::vector<IdxMBBPair>::const_iterator I =
744 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), LR.start);
745
746 bool ResVal = false;
747 while (I != Idx2MBBMap.end()) {
748 if (LR.end <= I->first)
749 break;
750 MBBs.push_back(I->second);
751 ResVal = true;
752 ++I;
753 }
754 return ResVal;
755}
756
Owen Anderson03857b22008-08-13 21:49:13 +0000757LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000758 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ?
Jim Laskey7902c752006-11-07 12:25:45 +0000759 HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000760 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000761}
Evan Chengf2fbca62007-11-12 06:35:08 +0000762
Evan Chengc8d044e2008-02-15 18:24:29 +0000763/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
764/// copy field and returns the source register that defines it.
765unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
766 if (!VNI->copy)
767 return 0;
768
769 if (VNI->copy->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)
770 return VNI->copy->getOperand(1).getReg();
Evan Cheng7e073ba2008-04-09 20:57:25 +0000771 if (VNI->copy->getOpcode() == TargetInstrInfo::INSERT_SUBREG)
772 return VNI->copy->getOperand(2).getReg();
Evan Chengc8d044e2008-02-15 18:24:29 +0000773 unsigned SrcReg, DstReg;
774 if (tii_->isMoveInstr(*VNI->copy, SrcReg, DstReg))
775 return SrcReg;
776 assert(0 && "Unrecognized copy instruction!");
777 return 0;
778}
Evan Chengf2fbca62007-11-12 06:35:08 +0000779
780//===----------------------------------------------------------------------===//
781// Register allocator hooks.
782//
783
Evan Chengd70dbb52008-02-22 09:24:50 +0000784/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
785/// allow one) virtual register operand, then its uses are implicitly using
786/// the register. Returns the virtual register.
787unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
788 MachineInstr *MI) const {
789 unsigned RegOp = 0;
790 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
791 MachineOperand &MO = MI->getOperand(i);
792 if (!MO.isRegister() || !MO.isUse())
793 continue;
794 unsigned Reg = MO.getReg();
795 if (Reg == 0 || Reg == li.reg)
796 continue;
797 // FIXME: For now, only remat MI with at most one register operand.
798 assert(!RegOp &&
799 "Can't rematerialize instruction with multiple register operand!");
800 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000801#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000802 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000803#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000804 }
805 return RegOp;
806}
807
808/// isValNoAvailableAt - Return true if the val# of the specified interval
809/// which reaches the given instruction also reaches the specified use index.
810bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
811 unsigned UseIdx) const {
812 unsigned Index = getInstructionIndex(MI);
813 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
814 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
815 return UI != li.end() && UI->valno == ValNo;
816}
817
Evan Chengf2fbca62007-11-12 06:35:08 +0000818/// isReMaterializable - Returns true if the definition MI of the specified
819/// val# of the specified interval is re-materializable.
820bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000821 const VNInfo *ValNo, MachineInstr *MI,
822 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000823 if (DisableReMat)
824 return false;
825
Evan Cheng20ccded2008-03-15 00:19:36 +0000826 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +0000827 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000828
829 int FrameIdx = 0;
830 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +0000831 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000832 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
833 // this but remember this is not safe to fold into a two-address
834 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +0000835 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +0000836 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000837
Dan Gohman6d69ba82008-07-25 00:02:30 +0000838 // If the target-specific rules don't identify an instruction as
839 // being trivially rematerializable, use some target-independent
840 // rules.
841 if (!MI->getDesc().isRematerializable() ||
842 !tii_->isTriviallyReMaterializable(MI)) {
Dan Gohman4c8f8702008-07-25 15:08:37 +0000843 if (!EnableAggressiveRemat)
844 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000845
Dan Gohman0471a792008-07-28 18:43:51 +0000846 // If the instruction accesses memory but the memoperands have been lost,
Dan Gohman6d69ba82008-07-25 00:02:30 +0000847 // we can't analyze it.
848 const TargetInstrDesc &TID = MI->getDesc();
849 if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty())
850 return false;
851
852 // Avoid instructions obviously unsafe for remat.
853 if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable())
854 return false;
855
856 // If the instruction accesses memory and the memory could be non-constant,
857 // assume the instruction is not rematerializable.
Dan Gohmanfed90b62008-07-28 21:51:04 +0000858 for (std::list<MachineMemOperand>::const_iterator I = MI->memoperands_begin(),
Dan Gohman6d69ba82008-07-25 00:02:30 +0000859 E = MI->memoperands_end(); I != E; ++I) {
860 const MachineMemOperand &MMO = *I;
861 if (MMO.isVolatile() || MMO.isStore())
862 return false;
863 const Value *V = MMO.getValue();
864 if (!V)
865 return false;
866 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
867 if (!PSV->isConstant(mf_->getFrameInfo()))
Evan Chengd70dbb52008-02-22 09:24:50 +0000868 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000869 } else if (!aa_->pointsToConstantMemory(V))
870 return false;
871 }
872
873 // If any of the registers accessed are non-constant, conservatively assume
874 // the instruction is not rematerializable.
875 unsigned ImpUse = 0;
876 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
877 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman014278e2008-09-13 17:58:21 +0000878 if (MO.isRegister()) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000879 unsigned Reg = MO.getReg();
880 if (Reg == 0)
881 continue;
882 if (TargetRegisterInfo::isPhysicalRegister(Reg))
883 return false;
884
885 // Only allow one def, and that in the first operand.
886 if (MO.isDef() != (i == 0))
887 return false;
888
889 // Only allow constant-valued registers.
890 bool IsLiveIn = mri_->isLiveIn(Reg);
891 MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg),
892 E = mri_->def_end();
893
894 // For the def, it should be the only def.
895 if (MO.isDef() && (next(I) != E || IsLiveIn))
896 return false;
897
898 if (MO.isUse()) {
899 // Only allow one use other register use, as that's all the
900 // remat mechanisms support currently.
901 if (Reg != li.reg) {
902 if (ImpUse == 0)
903 ImpUse = Reg;
904 else if (Reg != ImpUse)
905 return false;
906 }
907 // For uses, there should be only one associate def.
908 if (I != E && (next(I) != E || IsLiveIn))
909 return false;
910 }
Evan Chengd70dbb52008-02-22 09:24:50 +0000911 }
912 }
Evan Cheng5ef3a042007-12-06 00:01:56 +0000913 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000914
Dan Gohman6d69ba82008-07-25 00:02:30 +0000915 unsigned ImpUse = getReMatImplicitUse(li, MI);
916 if (ImpUse) {
917 const LiveInterval &ImpLi = getInterval(ImpUse);
918 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
919 re = mri_->use_end(); ri != re; ++ri) {
920 MachineInstr *UseMI = &*ri;
921 unsigned UseIdx = getInstructionIndex(UseMI);
922 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
923 continue;
924 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
925 return false;
926 }
927 }
928 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000929}
930
931/// isReMaterializable - Returns true if every definition of MI of every
932/// val# of the specified interval is re-materializable.
933bool LiveIntervals::isReMaterializable(const LiveInterval &li, bool &isLoad) {
934 isLoad = false;
935 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
936 i != e; ++i) {
937 const VNInfo *VNI = *i;
938 unsigned DefIdx = VNI->def;
939 if (DefIdx == ~1U)
940 continue; // Dead val#.
941 // Is the def for the val# rematerializable?
942 if (DefIdx == ~0u)
943 return false;
944 MachineInstr *ReMatDefMI = getInstructionFromIndex(DefIdx);
945 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000946 if (!ReMatDefMI ||
947 !isReMaterializable(li, VNI, ReMatDefMI, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000948 return false;
949 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000950 }
951 return true;
952}
953
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000954/// FilterFoldedOps - Filter out two-address use operands. Return
955/// true if it finds any issue with the operands that ought to prevent
956/// folding.
957static bool FilterFoldedOps(MachineInstr *MI,
958 SmallVector<unsigned, 2> &Ops,
959 unsigned &MRInfo,
960 SmallVector<unsigned, 2> &FoldOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000961 const TargetInstrDesc &TID = MI->getDesc();
Evan Cheng6e141fd2007-12-12 23:12:09 +0000962
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000963 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000964 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
965 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000966 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000967 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000968 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000969 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000970 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000971 MRInfo |= (unsigned)VirtRegMap::isMod;
972 else {
973 // Filter out two-address use operand(s).
Evan Chengd70dbb52008-02-22 09:24:50 +0000974 if (!MO.isImplicit() &&
975 TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) {
Evan Chengaee4af62007-12-02 08:30:39 +0000976 MRInfo = VirtRegMap::isModRef;
977 continue;
978 }
979 MRInfo |= (unsigned)VirtRegMap::isRef;
980 }
981 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000982 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000983 return false;
984}
985
986
987/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
988/// slot / to reg or any rematerialized load into ith operand of specified
989/// MI. If it is successul, MI is updated with the newly created MI and
990/// returns true.
991bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
992 VirtRegMap &vrm, MachineInstr *DefMI,
993 unsigned InstrIdx,
994 SmallVector<unsigned, 2> &Ops,
995 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000996 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +0000997 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000998 RemoveMachineInstrFromMaps(MI);
999 vrm.RemoveMachineInstrFromMaps(MI);
1000 MI->eraseFromParent();
1001 ++numFolds;
1002 return true;
1003 }
1004
1005 // Filter the list of operand indexes that are to be folded. Abort if
1006 // any operand will prevent folding.
1007 unsigned MRInfo = 0;
1008 SmallVector<unsigned, 2> FoldOps;
1009 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1010 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001011
Evan Cheng427f4c12008-03-31 23:19:51 +00001012 // The only time it's safe to fold into a two address instruction is when
1013 // it's folding reload and spill from / into a spill stack slot.
1014 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001015 return false;
1016
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001017 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
1018 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001019 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001020 // Remember this instruction uses the spill slot.
1021 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1022
Evan Chengf2fbca62007-11-12 06:35:08 +00001023 // Attempt to fold the memory reference into the instruction. If
1024 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001025 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001026 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001027 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001028 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001029 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001030 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001031 mi2iMap_.erase(MI);
Evan Chengcddbb832007-11-30 21:23:43 +00001032 i2miMap_[InstrIdx /InstrSlots::NUM] = fmi;
1033 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +00001034 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001035 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001036 return true;
1037 }
1038 return false;
1039}
1040
Evan Cheng018f9b02007-12-05 03:22:34 +00001041/// canFoldMemoryOperand - Returns true if the specified load / store
1042/// folding is possible.
1043bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001044 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001045 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001046 // Filter the list of operand indexes that are to be folded. Abort if
1047 // any operand will prevent folding.
1048 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001049 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001050 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1051 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001052
Evan Cheng3c75ba82008-04-01 21:37:32 +00001053 // It's only legal to remat for a use, not a def.
1054 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001055 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001056
Evan Chengd70dbb52008-02-22 09:24:50 +00001057 return tii_->canFoldMemoryOperand(MI, FoldOps);
1058}
1059
Evan Cheng81a03822007-11-17 00:40:40 +00001060bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
1061 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
1062 for (LiveInterval::Ranges::const_iterator
1063 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1064 std::vector<IdxMBBPair>::const_iterator II =
1065 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
1066 if (II == Idx2MBBMap.end())
1067 continue;
1068 if (I->end > II->first) // crossing a MBB.
1069 return false;
1070 MBBs.insert(II->second);
1071 if (MBBs.size() > 1)
1072 return false;
1073 }
1074 return true;
1075}
1076
Evan Chengd70dbb52008-02-22 09:24:50 +00001077/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1078/// interval on to-be re-materialized operands of MI) with new register.
1079void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1080 MachineInstr *MI, unsigned NewVReg,
1081 VirtRegMap &vrm) {
1082 // There is an implicit use. That means one of the other operand is
1083 // being remat'ed and the remat'ed instruction has li.reg as an
1084 // use operand. Make sure we rewrite that as well.
1085 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1086 MachineOperand &MO = MI->getOperand(i);
1087 if (!MO.isRegister())
1088 continue;
1089 unsigned Reg = MO.getReg();
1090 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1091 continue;
1092 if (!vrm.isReMaterialized(Reg))
1093 continue;
1094 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001095 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1096 if (UseMO)
1097 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001098 }
1099}
1100
Evan Chengf2fbca62007-11-12 06:35:08 +00001101/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1102/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001103bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001104rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
1105 bool TrySplit, unsigned index, unsigned end, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001106 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001107 unsigned Slot, int LdSlot,
1108 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001109 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001110 const TargetRegisterClass* rc,
1111 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001112 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001113 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001114 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001115 std::vector<LiveInterval*> &NewLIs, float &SSWeight) {
1116 MachineBasicBlock *MBB = MI->getParent();
1117 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Cheng018f9b02007-12-05 03:22:34 +00001118 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001119 RestartInstruction:
1120 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1121 MachineOperand& mop = MI->getOperand(i);
1122 if (!mop.isRegister())
1123 continue;
1124 unsigned Reg = mop.getReg();
1125 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001126 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001127 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001128 if (Reg != li.reg)
1129 continue;
1130
1131 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001132 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001133 int FoldSlot = Slot;
1134 if (DefIsReMat) {
1135 // If this is the rematerializable definition MI itself and
1136 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001137 if (MI == ReMatOrigDefMI && CanDelete) {
Evan Chengcddbb832007-11-30 21:23:43 +00001138 DOUT << "\t\t\t\tErasing re-materlizable def: ";
1139 DOUT << MI << '\n';
Evan Chengf2fbca62007-11-12 06:35:08 +00001140 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001141 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001142 MI->eraseFromParent();
1143 break;
1144 }
1145
1146 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001147 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001148 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001149 if (isLoad) {
1150 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1151 FoldSS = isLoadSS;
1152 FoldSlot = LdSlot;
1153 }
1154 }
1155
Evan Chengf2fbca62007-11-12 06:35:08 +00001156 // Scan all of the operands of this instruction rewriting operands
1157 // to use NewVReg instead of li.reg as appropriate. We do this for
1158 // two reasons:
1159 //
1160 // 1. If the instr reads the same spilled vreg multiple times, we
1161 // want to reuse the NewVReg.
1162 // 2. If the instr is a two-addr instruction, we are required to
1163 // keep the src/dst regs pinned.
1164 //
1165 // Keep track of whether we replace a use and/or def so that we can
1166 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001167
Evan Cheng81a03822007-11-17 00:40:40 +00001168 HasUse = mop.isUse();
1169 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001170 SmallVector<unsigned, 2> Ops;
1171 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001172 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001173 const MachineOperand &MOj = MI->getOperand(j);
1174 if (!MOj.isRegister())
Evan Chengf2fbca62007-11-12 06:35:08 +00001175 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001176 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001177 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001178 continue;
1179 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001180 Ops.push_back(j);
1181 HasUse |= MOj.isUse();
1182 HasDef |= MOj.isDef();
Evan Chengf2fbca62007-11-12 06:35:08 +00001183 }
1184 }
1185
Evan Cheng79a796c2008-07-12 01:56:02 +00001186 if (HasUse && !li.liveAt(getUseIndex(index)))
1187 // Must be defined by an implicit def. It should not be spilled. Note,
1188 // this is for correctness reason. e.g.
1189 // 8 %reg1024<def> = IMPLICIT_DEF
1190 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1191 // The live range [12, 14) are not part of the r1024 live interval since
1192 // it's defined by an implicit def. It will not conflicts with live
1193 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001194 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001195 // the INSERT_SUBREG and both target registers that would overlap.
1196 HasUse = false;
1197
Evan Cheng9c3c2212008-06-06 07:54:39 +00001198 // Update stack slot spill weight if we are splitting.
Evan Chengc3417602008-06-21 06:45:54 +00001199 float Weight = getSpillWeight(HasDef, HasUse, loopDepth);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001200 if (!TrySplit)
1201 SSWeight += Weight;
1202
1203 if (!TryFold)
1204 CanFold = false;
1205 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001206 // Do not fold load / store here if we are splitting. We'll find an
1207 // optimal point to insert a load / store later.
1208 if (!TrySplit) {
1209 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1210 Ops, FoldSS, FoldSlot, Reg)) {
1211 // Folding the load/store can completely change the instruction in
1212 // unpredictable ways, rescan it from the beginning.
1213 HasUse = false;
1214 HasDef = false;
1215 CanFold = false;
Evan Cheng9c3c2212008-06-06 07:54:39 +00001216 if (isRemoved(MI)) {
1217 SSWeight -= Weight;
Evan Cheng7e073ba2008-04-09 20:57:25 +00001218 break;
Evan Cheng9c3c2212008-06-06 07:54:39 +00001219 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001220 goto RestartInstruction;
1221 }
1222 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001223 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001224 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001225 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001226 }
Evan Chengcddbb832007-11-30 21:23:43 +00001227
1228 // Create a new virtual register for the spill interval.
1229 bool CreatedNewVReg = false;
1230 if (NewVReg == 0) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001231 NewVReg = mri_->createVirtualRegister(rc);
Evan Chengcddbb832007-11-30 21:23:43 +00001232 vrm.grow();
1233 CreatedNewVReg = true;
1234 }
1235 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001236 if (mop.isImplicit())
1237 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001238
1239 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001240 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1241 MachineOperand &mopj = MI->getOperand(Ops[j]);
1242 mopj.setReg(NewVReg);
1243 if (mopj.isImplicit())
1244 rewriteImplicitOps(li, MI, NewVReg, vrm);
1245 }
Evan Chengcddbb832007-11-30 21:23:43 +00001246
Evan Cheng81a03822007-11-17 00:40:40 +00001247 if (CreatedNewVReg) {
1248 if (DefIsReMat) {
1249 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI/*, CanDelete*/);
Evan Chengd70dbb52008-02-22 09:24:50 +00001250 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001251 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001252 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001253 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001254 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001255 }
1256 if (!CanDelete || (HasUse && HasDef)) {
1257 // If this is a two-addr instruction then its use operands are
1258 // rematerializable but its def is not. It should be assigned a
1259 // stack slot.
1260 vrm.assignVirt2StackSlot(NewVReg, Slot);
1261 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001262 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001263 vrm.assignVirt2StackSlot(NewVReg, Slot);
1264 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001265 } else if (HasUse && HasDef &&
1266 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1267 // If this interval hasn't been assigned a stack slot (because earlier
1268 // def is a deleted remat def), do it now.
1269 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1270 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001271 }
1272
Evan Cheng313d4b82008-02-23 00:33:04 +00001273 // Re-matting an instruction with virtual register use. Add the
1274 // register as an implicit use on the use MI.
1275 if (DefIsReMat && ImpUse)
1276 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1277
Evan Chengf2fbca62007-11-12 06:35:08 +00001278 // create a new register interval for this spill / remat.
1279 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001280 if (CreatedNewVReg) {
1281 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001282 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001283 if (TrySplit)
1284 vrm.setIsSplitFromReg(NewVReg, li.reg);
1285 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001286
1287 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001288 if (CreatedNewVReg) {
1289 LiveRange LR(getLoadIndex(index), getUseIndex(index)+1,
1290 nI.getNextValue(~0U, 0, VNInfoAllocator));
1291 DOUT << " +" << LR;
1292 nI.addRange(LR);
1293 } else {
1294 // Extend the split live interval to this def / use.
1295 unsigned End = getUseIndex(index)+1;
1296 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1297 nI.getValNumInfo(nI.getNumValNums()-1));
1298 DOUT << " +" << LR;
1299 nI.addRange(LR);
1300 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001301 }
1302 if (HasDef) {
1303 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1304 nI.getNextValue(~0U, 0, VNInfoAllocator));
1305 DOUT << " +" << LR;
1306 nI.addRange(LR);
1307 }
Evan Cheng81a03822007-11-17 00:40:40 +00001308
Evan Chengf2fbca62007-11-12 06:35:08 +00001309 DOUT << "\t\t\t\tAdded new interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001310 nI.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001311 DOUT << '\n';
1312 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001313 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001314}
Evan Cheng81a03822007-11-17 00:40:40 +00001315bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001316 const VNInfo *VNI,
1317 MachineBasicBlock *MBB, unsigned Idx) const {
Evan Cheng81a03822007-11-17 00:40:40 +00001318 unsigned End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001319 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
1320 unsigned KillIdx = VNI->kills[j];
1321 if (KillIdx > Idx && KillIdx < End)
1322 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001323 }
1324 return false;
1325}
1326
Evan Cheng063284c2008-02-21 00:34:19 +00001327/// RewriteInfo - Keep track of machine instrs that will be rewritten
1328/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001329namespace {
1330 struct RewriteInfo {
1331 unsigned Index;
1332 MachineInstr *MI;
1333 bool HasUse;
1334 bool HasDef;
1335 RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d)
1336 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1337 };
Evan Cheng063284c2008-02-21 00:34:19 +00001338
Dan Gohman844731a2008-05-13 00:00:25 +00001339 struct RewriteInfoCompare {
1340 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1341 return LHS.Index < RHS.Index;
1342 }
1343 };
1344}
Evan Cheng063284c2008-02-21 00:34:19 +00001345
Evan Chengf2fbca62007-11-12 06:35:08 +00001346void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001347rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001348 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001349 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001350 unsigned Slot, int LdSlot,
1351 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001352 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001353 const TargetRegisterClass* rc,
1354 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001355 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001356 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001357 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001358 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001359 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1360 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001361 std::vector<LiveInterval*> &NewLIs, float &SSWeight) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001362 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001363 unsigned NewVReg = 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001364 unsigned start = getBaseIndex(I->start);
Evan Chengf2fbca62007-11-12 06:35:08 +00001365 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
Evan Chengf2fbca62007-11-12 06:35:08 +00001366
Evan Cheng063284c2008-02-21 00:34:19 +00001367 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001368 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001369 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001370 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1371 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001372 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001373 MachineOperand &O = ri.getOperand();
1374 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001375 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Evan Cheng063284c2008-02-21 00:34:19 +00001376 unsigned index = getInstructionIndex(MI);
1377 if (index < start || index >= end)
1378 continue;
Evan Cheng79a796c2008-07-12 01:56:02 +00001379 if (O.isUse() && !li.liveAt(getUseIndex(index)))
1380 // Must be defined by an implicit def. It should not be spilled. Note,
1381 // this is for correctness reason. e.g.
1382 // 8 %reg1024<def> = IMPLICIT_DEF
1383 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1384 // The live range [12, 14) are not part of the r1024 live interval since
1385 // it's defined by an implicit def. It will not conflicts with live
1386 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001387 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001388 // the INSERT_SUBREG and both target registers that would overlap.
1389 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001390 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1391 }
1392 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1393
Evan Cheng313d4b82008-02-23 00:33:04 +00001394 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001395 // Now rewrite the defs and uses.
1396 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1397 RewriteInfo &rwi = RewriteMIs[i];
1398 ++i;
1399 unsigned index = rwi.Index;
1400 bool MIHasUse = rwi.HasUse;
1401 bool MIHasDef = rwi.HasDef;
1402 MachineInstr *MI = rwi.MI;
1403 // If MI def and/or use the same register multiple times, then there
1404 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001405 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001406 while (i != e && RewriteMIs[i].MI == MI) {
1407 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001408 bool isUse = RewriteMIs[i].HasUse;
1409 if (isUse) ++NumUses;
1410 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001411 MIHasDef |= RewriteMIs[i].HasDef;
1412 ++i;
1413 }
Evan Cheng81a03822007-11-17 00:40:40 +00001414 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001415
Evan Cheng0a891ed2008-05-23 23:00:04 +00001416 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001417 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001418 // register interval's spill weight to HUGE_VALF to prevent it from
1419 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001420 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001421 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001422 }
1423
Evan Cheng063284c2008-02-21 00:34:19 +00001424 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001425 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001426 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001427 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001428 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001429 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001430 // One common case:
1431 // x = use
1432 // ...
1433 // ...
1434 // def = ...
1435 // = use
1436 // It's better to start a new interval to avoid artifically
1437 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001438 if (MIHasDef && !MIHasUse) {
1439 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001440 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001441 }
1442 }
Evan Chengcada2452007-11-28 01:28:46 +00001443 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001444
1445 bool IsNew = ThisVReg == 0;
1446 if (IsNew) {
1447 // This ends the previous live interval. If all of its def / use
1448 // can be folded, give it a low spill weight.
1449 if (NewVReg && TrySplit && AllCanFold) {
1450 LiveInterval &nI = getOrCreateInterval(NewVReg);
1451 nI.weight /= 10.0F;
1452 }
1453 AllCanFold = true;
1454 }
1455 NewVReg = ThisVReg;
1456
Evan Cheng81a03822007-11-17 00:40:40 +00001457 bool HasDef = false;
1458 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001459 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001460 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1461 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1462 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
1463 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001464 if (!HasDef && !HasUse)
1465 continue;
1466
Evan Cheng018f9b02007-12-05 03:22:34 +00001467 AllCanFold &= CanFold;
1468
Evan Cheng81a03822007-11-17 00:40:40 +00001469 // Update weight of spill interval.
1470 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001471 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001472 // The spill weight is now infinity as it cannot be spilled again.
1473 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001474 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001475 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001476
1477 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001478 if (HasDef) {
1479 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001480 bool HasKill = false;
1481 if (!HasUse)
1482 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1483 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001484 // If this is a two-address code, then this index starts a new VNInfo.
Evan Cheng3f32d652008-06-04 09:18:41 +00001485 const VNInfo *VNI = li.findDefinedVNInfo(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001486 if (VNI)
1487 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1488 }
Owen Anderson28998312008-08-13 22:28:50 +00001489 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001490 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001491 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001492 if (SII == SpillIdxes.end()) {
1493 std::vector<SRInfo> S;
1494 S.push_back(SRInfo(index, NewVReg, true));
1495 SpillIdxes.insert(std::make_pair(MBBId, S));
1496 } else if (SII->second.back().vreg != NewVReg) {
1497 SII->second.push_back(SRInfo(index, NewVReg, true));
1498 } else if ((int)index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001499 // If there is an earlier def and this is a two-address
1500 // instruction, then it's not possible to fold the store (which
1501 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001502 SRInfo &Info = SII->second.back();
1503 Info.index = index;
1504 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001505 }
1506 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001507 } else if (SII != SpillIdxes.end() &&
1508 SII->second.back().vreg == NewVReg &&
1509 (int)index > SII->second.back().index) {
1510 // There is an earlier def that's not killed (must be two-address).
1511 // The spill is no longer needed.
1512 SII->second.pop_back();
1513 if (SII->second.empty()) {
1514 SpillIdxes.erase(MBBId);
1515 SpillMBBs.reset(MBBId);
1516 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001517 }
1518 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001519 }
1520
1521 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001522 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001523 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001524 if (SII != SpillIdxes.end() &&
1525 SII->second.back().vreg == NewVReg &&
1526 (int)index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001527 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001528 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001529 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001530 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001531 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001532 // If we are splitting live intervals, only fold if it's the first
1533 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001534 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001535 else if (IsNew) {
1536 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001537 if (RII == RestoreIdxes.end()) {
1538 std::vector<SRInfo> Infos;
1539 Infos.push_back(SRInfo(index, NewVReg, true));
1540 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1541 } else {
1542 RII->second.push_back(SRInfo(index, NewVReg, true));
1543 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001544 RestoreMBBs.set(MBBId);
1545 }
1546 }
1547
1548 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001549 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001550 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001551 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001552
1553 if (NewVReg && TrySplit && AllCanFold) {
1554 // If all of its def / use can be folded, give it a low spill weight.
1555 LiveInterval &nI = getOrCreateInterval(NewVReg);
1556 nI.weight /= 10.0F;
1557 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001558}
1559
Evan Cheng1953d0c2007-11-29 10:12:14 +00001560bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr,
1561 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001562 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001563 if (!RestoreMBBs[Id])
1564 return false;
1565 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1566 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1567 if (Restores[i].index == index &&
1568 Restores[i].vreg == vr &&
1569 Restores[i].canFold)
1570 return true;
1571 return false;
1572}
1573
1574void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr,
1575 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001576 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001577 if (!RestoreMBBs[Id])
1578 return;
1579 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1580 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1581 if (Restores[i].index == index && Restores[i].vreg)
1582 Restores[i].index = -1;
1583}
Evan Cheng81a03822007-11-17 00:40:40 +00001584
Evan Cheng4cce6b42008-04-11 17:53:36 +00001585/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1586/// spilled and create empty intervals for their uses.
1587void
1588LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1589 const TargetRegisterClass* rc,
1590 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001591 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1592 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001593 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001594 MachineInstr *MI = &*ri;
1595 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001596 if (O.isDef()) {
1597 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1598 "Register def was not rewritten?");
1599 RemoveMachineInstrFromMaps(MI);
1600 vrm.RemoveMachineInstrFromMaps(MI);
1601 MI->eraseFromParent();
1602 } else {
1603 // This must be an use of an implicit_def so it's not part of the live
1604 // interval. Create a new empty live interval for it.
1605 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1606 unsigned NewVReg = mri_->createVirtualRegister(rc);
1607 vrm.grow();
1608 vrm.setIsImplicitlyDefined(NewVReg);
1609 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1610 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1611 MachineOperand &MO = MI->getOperand(i);
Dan Gohman014278e2008-09-13 17:58:21 +00001612 if (MO.isRegister() && MO.getReg() == li.reg)
Evan Cheng4cce6b42008-04-11 17:53:36 +00001613 MO.setReg(NewVReg);
1614 }
1615 }
Evan Cheng419852c2008-04-03 16:39:43 +00001616 }
1617}
1618
Owen Anderson133f10f2008-08-18 19:52:22 +00001619namespace {
1620 struct LISorter {
1621 bool operator()(LiveInterval* A, LiveInterval* B) {
1622 return A->beginNumber() < B->beginNumber();
1623 }
1624 };
1625}
Evan Cheng81a03822007-11-17 00:40:40 +00001626
Evan Chengf2fbca62007-11-12 06:35:08 +00001627std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001628addIntervalsForSpillsFast(const LiveInterval &li,
1629 const MachineLoopInfo *loopInfo,
1630 VirtRegMap &vrm, float& SSWeight) {
Owen Anderson17197312008-08-18 23:41:04 +00001631 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001632
1633 std::vector<LiveInterval*> added;
1634
1635 assert(li.weight != HUGE_VALF &&
1636 "attempt to spill already spilled interval!");
1637
1638 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
1639 DEBUG(li.dump());
1640 DOUT << '\n';
1641
1642 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1643
Owen Anderson9a032932008-08-18 21:20:32 +00001644 SSWeight = 0.0f;
1645
Owen Andersona41e47a2008-08-19 22:12:11 +00001646 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1647 while (RI != mri_->reg_end()) {
1648 MachineInstr* MI = &*RI;
1649
1650 SmallVector<unsigned, 2> Indices;
1651 bool HasUse = false;
1652 bool HasDef = false;
1653
1654 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1655 MachineOperand& mop = MI->getOperand(i);
Dan Gohman014278e2008-09-13 17:58:21 +00001656 if (!mop.isRegister() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001657
1658 HasUse |= MI->getOperand(i).isUse();
1659 HasDef |= MI->getOperand(i).isDef();
1660
1661 Indices.push_back(i);
1662 }
1663
1664 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1665 Indices, true, slot, li.reg)) {
1666 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001667 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001668 vrm.assignVirt2StackSlot(NewVReg, slot);
1669
Owen Andersona41e47a2008-08-19 22:12:11 +00001670 // create a new register for this spill
1671 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00001672
Owen Andersona41e47a2008-08-19 22:12:11 +00001673 // the spill weight is now infinity as it
1674 // cannot be spilled again
1675 nI.weight = HUGE_VALF;
1676
1677 // Rewrite register operands to use the new vreg.
1678 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1679 E = Indices.end(); I != E; ++I) {
1680 MI->getOperand(*I).setReg(NewVReg);
1681
1682 if (MI->getOperand(*I).isUse())
1683 MI->getOperand(*I).setIsKill(true);
1684 }
1685
1686 // Fill in the new live interval.
1687 unsigned index = getInstructionIndex(MI);
1688 if (HasUse) {
1689 LiveRange LR(getLoadIndex(index), getUseIndex(index),
1690 nI.getNextValue(~0U, 0, getVNInfoAllocator()));
1691 DOUT << " +" << LR;
1692 nI.addRange(LR);
1693 vrm.addRestorePoint(NewVReg, MI);
1694 }
1695 if (HasDef) {
1696 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1697 nI.getNextValue(~0U, 0, getVNInfoAllocator()));
1698 DOUT << " +" << LR;
1699 nI.addRange(LR);
1700 vrm.addSpillPoint(NewVReg, true, MI);
1701 }
1702
Owen Anderson17197312008-08-18 23:41:04 +00001703 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001704
Owen Andersona41e47a2008-08-19 22:12:11 +00001705 DOUT << "\t\t\t\tadded new interval: ";
1706 DEBUG(nI.dump());
1707 DOUT << '\n';
1708
1709 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
1710 if (HasUse) {
1711 if (HasDef)
1712 SSWeight += getSpillWeight(true, true, loopDepth);
1713 else
1714 SSWeight += getSpillWeight(false, true, loopDepth);
1715 } else
1716 SSWeight += getSpillWeight(true, false, loopDepth);
1717 }
Owen Anderson9a032932008-08-18 21:20:32 +00001718
Owen Anderson9a032932008-08-18 21:20:32 +00001719
Owen Andersona41e47a2008-08-19 22:12:11 +00001720 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001721 }
Owen Andersond6664312008-08-18 18:05:32 +00001722
Owen Andersona41e47a2008-08-19 22:12:11 +00001723 // Clients expect the new intervals to be returned in sorted order.
Owen Anderson133f10f2008-08-18 19:52:22 +00001724 std::sort(added.begin(), added.end(), LISorter());
1725
Owen Andersond6664312008-08-18 18:05:32 +00001726 return added;
1727}
1728
1729std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001730addIntervalsForSpills(const LiveInterval &li,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001731 const MachineLoopInfo *loopInfo, VirtRegMap &vrm,
1732 float &SSWeight) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001733
1734 if (EnableFastSpilling)
1735 return addIntervalsForSpillsFast(li, loopInfo, vrm, SSWeight);
1736
Evan Chengf2fbca62007-11-12 06:35:08 +00001737 assert(li.weight != HUGE_VALF &&
1738 "attempt to spill already spilled interval!");
1739
1740 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001741 li.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001742 DOUT << '\n';
1743
Evan Cheng9c3c2212008-06-06 07:54:39 +00001744 // Spill slot weight.
1745 SSWeight = 0.0f;
1746
Evan Cheng81a03822007-11-17 00:40:40 +00001747 // Each bit specify whether it a spill is required in the MBB.
1748 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001749 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001750 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001751 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1752 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001753 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001754 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001755
1756 unsigned NumValNums = li.getNumValNums();
1757 SmallVector<MachineInstr*, 4> ReMatDefs;
1758 ReMatDefs.resize(NumValNums, NULL);
1759 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1760 ReMatOrigDefs.resize(NumValNums, NULL);
1761 SmallVector<int, 4> ReMatIds;
1762 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1763 BitVector ReMatDelete(NumValNums);
1764 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1765
Evan Cheng81a03822007-11-17 00:40:40 +00001766 // Spilling a split live interval. It cannot be split any further. Also,
1767 // it's also guaranteed to be a single val# / range interval.
1768 if (vrm.getPreSplitReg(li.reg)) {
1769 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001770 // Unset the split kill marker on the last use.
1771 unsigned KillIdx = vrm.getKillPoint(li.reg);
1772 if (KillIdx) {
1773 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1774 assert(KillMI && "Last use disappeared?");
1775 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1776 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001777 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001778 }
Evan Chengadf85902007-12-05 09:51:10 +00001779 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001780 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1781 Slot = vrm.getStackSlot(li.reg);
1782 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1783 MachineInstr *ReMatDefMI = DefIsReMat ?
1784 vrm.getReMaterializedMI(li.reg) : NULL;
1785 int LdSlot = 0;
1786 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1787 bool isLoad = isLoadSS ||
Chris Lattner749c6f62008-01-07 07:27:27 +00001788 (DefIsReMat && (ReMatDefMI->getDesc().isSimpleLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001789 bool IsFirstRange = true;
1790 for (LiveInterval::Ranges::const_iterator
1791 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1792 // If this is a split live interval with multiple ranges, it means there
1793 // are two-address instructions that re-defined the value. Only the
1794 // first def can be rematerialized!
1795 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001796 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001797 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1798 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001799 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001800 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001801 MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001802 } else {
1803 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1804 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001805 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001806 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001807 MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001808 }
1809 IsFirstRange = false;
1810 }
Evan Cheng419852c2008-04-03 16:39:43 +00001811
Evan Cheng9c3c2212008-06-06 07:54:39 +00001812 SSWeight = 0.0f; // Already accounted for when split.
Evan Cheng4cce6b42008-04-11 17:53:36 +00001813 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001814 return NewLIs;
1815 }
1816
1817 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001818 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
1819 TrySplit = false;
1820 if (TrySplit)
1821 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001822 bool NeedStackSlot = false;
1823 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1824 i != e; ++i) {
1825 const VNInfo *VNI = *i;
1826 unsigned VN = VNI->id;
1827 unsigned DefIdx = VNI->def;
1828 if (DefIdx == ~1U)
1829 continue; // Dead val#.
1830 // Is the def for the val# rematerializable?
Evan Cheng81a03822007-11-17 00:40:40 +00001831 MachineInstr *ReMatDefMI = (DefIdx == ~0u)
1832 ? 0 : getInstructionFromIndex(DefIdx);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001833 bool dummy;
1834 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001835 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001836 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001837 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001838 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
1839 ClonedMIs.push_back(Clone);
1840 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001841
1842 bool CanDelete = true;
Evan Chengc3fc7d92007-11-29 09:49:23 +00001843 if (VNI->hasPHIKill) {
1844 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001845 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001846 CanDelete = false;
1847 // Need a stack slot if there is any live range where uses cannot be
1848 // rematerialized.
1849 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001850 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001851 if (CanDelete)
1852 ReMatDelete.set(VN);
1853 } else {
1854 // Need a stack slot if there is any live range where uses cannot be
1855 // rematerialized.
1856 NeedStackSlot = true;
1857 }
1858 }
1859
1860 // One stack slot per live interval.
Evan Cheng81a03822007-11-17 00:40:40 +00001861 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0)
Evan Chengf2fbca62007-11-12 06:35:08 +00001862 Slot = vrm.assignVirt2StackSlot(li.reg);
1863
1864 // Create new intervals and rewrite defs and uses.
1865 for (LiveInterval::Ranges::const_iterator
1866 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001867 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1868 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1869 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001870 bool CanDelete = ReMatDelete[I->valno->id];
1871 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001872 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001873 bool isLoad = isLoadSS ||
Chris Lattner749c6f62008-01-07 07:27:27 +00001874 (DefIsReMat && ReMatDefMI->getDesc().isSimpleLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001875 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001876 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001877 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001878 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001879 MBBVRegsMap, NewLIs, SSWeight);
Evan Chengf2fbca62007-11-12 06:35:08 +00001880 }
1881
Evan Cheng0cbb1162007-11-29 01:06:25 +00001882 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001883 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001884 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001885 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001886 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001887
Evan Chengb50bb8c2007-12-05 08:16:32 +00001888 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001889 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001890 if (NeedStackSlot) {
1891 int Id = SpillMBBs.find_first();
1892 while (Id != -1) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001893 MachineBasicBlock *MBB = mf_->getBlockNumbered(Id);
1894 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001895 std::vector<SRInfo> &spills = SpillIdxes[Id];
1896 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
1897 int index = spills[i].index;
1898 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001899 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001900 bool isReMat = vrm.isReMaterialized(VReg);
1901 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001902 bool CanFold = false;
1903 bool FoundUse = false;
1904 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001905 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001906 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001907 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1908 MachineOperand &MO = MI->getOperand(j);
1909 if (!MO.isRegister() || MO.getReg() != VReg)
1910 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001911
1912 Ops.push_back(j);
1913 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001914 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001915 if (isReMat ||
1916 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1917 RestoreMBBs, RestoreIdxes))) {
1918 // MI has two-address uses of the same register. If the use
1919 // isn't the first and only use in the BB, then we can't fold
1920 // it. FIXME: Move this to rewriteInstructionsForSpills.
1921 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001922 break;
1923 }
Evan Chengaee4af62007-12-02 08:30:39 +00001924 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001925 }
1926 }
1927 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001928 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001929 if (CanFold && !Ops.empty()) {
1930 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001931 Folded = true;
Evan Chengf38d14f2007-12-05 09:05:34 +00001932 if (FoundUse > 0) {
Evan Chengaee4af62007-12-02 08:30:39 +00001933 // Also folded uses, do not issue a load.
1934 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Evan Chengf38d14f2007-12-05 09:05:34 +00001935 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
1936 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001937 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00001938 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001939 }
1940
Evan Cheng7e073ba2008-04-09 20:57:25 +00001941 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001942 if (!Folded) {
1943 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
1944 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00001945 if (!MI->registerDefIsDead(nI.reg))
1946 // No need to spill a dead def.
1947 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001948 if (isKill)
1949 AddedKill.insert(&nI);
1950 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001951
1952 // Update spill slot weight.
1953 if (!isReMat)
Evan Chengc3417602008-06-21 06:45:54 +00001954 SSWeight += getSpillWeight(true, false, loopDepth);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001955 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001956 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001957 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001958 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001959
Evan Cheng1953d0c2007-11-29 10:12:14 +00001960 int Id = RestoreMBBs.find_first();
1961 while (Id != -1) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001962 MachineBasicBlock *MBB = mf_->getBlockNumbered(Id);
1963 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
1964
Evan Cheng1953d0c2007-11-29 10:12:14 +00001965 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1966 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
1967 int index = restores[i].index;
1968 if (index == -1)
1969 continue;
1970 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001971 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001972 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001973 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001974 bool CanFold = false;
1975 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001976 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001977 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001978 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1979 MachineOperand &MO = MI->getOperand(j);
1980 if (!MO.isRegister() || MO.getReg() != VReg)
1981 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001982
Evan Cheng0cbb1162007-11-29 01:06:25 +00001983 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001984 // If this restore were to be folded, it would have been folded
1985 // already.
1986 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001987 break;
1988 }
Evan Chengaee4af62007-12-02 08:30:39 +00001989 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001990 }
1991 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001992
1993 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001994 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001995 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001996 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001997 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1998 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001999 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2000 int LdSlot = 0;
2001 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2002 // If the rematerializable def is a load, also try to fold it.
Chris Lattner749c6f62008-01-07 07:27:27 +00002003 if (isLoadSS || ReMatDefMI->getDesc().isSimpleLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002004 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2005 Ops, isLoadSS, LdSlot, VReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00002006 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2007 if (ImpUse) {
2008 // Re-matting an instruction with virtual register use. Add the
2009 // register as an implicit use on the use MI and update the register
Evan Cheng24d2f8a2008-03-31 07:53:30 +00002010 // interval's spill weight to HUGE_VALF to prevent it from being
2011 // spilled.
Evan Chengd70dbb52008-02-22 09:24:50 +00002012 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00002013 ImpLi.weight = HUGE_VALF;
Evan Chengd70dbb52008-02-22 09:24:50 +00002014 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2015 }
Evan Chengaee4af62007-12-02 08:30:39 +00002016 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002017 }
2018 // If folding is not possible / failed, then tell the spiller to issue a
2019 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002020 if (Folded)
2021 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002022 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002023 vrm.addRestorePoint(VReg, MI);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002024
2025 // Update spill slot weight.
2026 if (!isReMat)
Evan Chengc3417602008-06-21 06:45:54 +00002027 SSWeight += getSpillWeight(false, true, loopDepth);
Evan Cheng81a03822007-11-17 00:40:40 +00002028 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002029 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002030 }
2031
Evan Chengb50bb8c2007-12-05 08:16:32 +00002032 // Finalize intervals: add kills, finalize spill weights, and filter out
2033 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002034 std::vector<LiveInterval*> RetNewLIs;
2035 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2036 LiveInterval *LI = NewLIs[i];
2037 if (!LI->empty()) {
Owen Anderson496bac52008-07-23 19:47:27 +00002038 LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002039 if (!AddedKill.count(LI)) {
2040 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Evan Chengd120ffd2007-12-05 10:24:35 +00002041 unsigned LastUseIdx = getBaseIndex(LR->end);
2042 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002043 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002044 assert(UseIdx != -1);
Evan Chengd70dbb52008-02-22 09:24:50 +00002045 if (LastUse->getOperand(UseIdx).isImplicit() ||
2046 LastUse->getDesc().getOperandConstraint(UseIdx,TOI::TIED_TO) == -1){
Evan Chengb50bb8c2007-12-05 08:16:32 +00002047 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002048 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002049 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002050 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002051 RetNewLIs.push_back(LI);
2052 }
2053 }
Evan Cheng81a03822007-11-17 00:40:40 +00002054
Evan Cheng4cce6b42008-04-11 17:53:36 +00002055 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002056 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002057}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002058
2059/// hasAllocatableSuperReg - Return true if the specified physical register has
2060/// any super register that's allocatable.
2061bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2062 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2063 if (allocatableRegs_[*AS] && hasInterval(*AS))
2064 return true;
2065 return false;
2066}
2067
2068/// getRepresentativeReg - Find the largest super register of the specified
2069/// physical register.
2070unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2071 // Find the largest super-register that is allocatable.
2072 unsigned BestReg = Reg;
2073 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2074 unsigned SuperReg = *AS;
2075 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2076 BestReg = SuperReg;
2077 break;
2078 }
2079 }
2080 return BestReg;
2081}
2082
2083/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2084/// specified interval that conflicts with the specified physical register.
2085unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2086 unsigned PhysReg) const {
2087 unsigned NumConflicts = 0;
2088 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2089 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2090 E = mri_->reg_end(); I != E; ++I) {
2091 MachineOperand &O = I.getOperand();
2092 MachineInstr *MI = O.getParent();
2093 unsigned Index = getInstructionIndex(MI);
2094 if (pli.liveAt(Index))
2095 ++NumConflicts;
2096 }
2097 return NumConflicts;
2098}
2099
2100/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
2101/// around all defs and uses of the specified interval.
2102void LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
2103 unsigned PhysReg, VirtRegMap &vrm) {
2104 unsigned SpillReg = getRepresentativeReg(PhysReg);
2105
2106 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2107 // If there are registers which alias PhysReg, but which are not a
2108 // sub-register of the chosen representative super register. Assert
2109 // since we can't handle it yet.
2110 assert(*AS == SpillReg || !allocatableRegs_[*AS] ||
2111 tri_->isSuperRegister(*AS, SpillReg));
2112
2113 LiveInterval &pli = getInterval(SpillReg);
2114 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2115 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2116 E = mri_->reg_end(); I != E; ++I) {
2117 MachineOperand &O = I.getOperand();
2118 MachineInstr *MI = O.getParent();
2119 if (SeenMIs.count(MI))
2120 continue;
2121 SeenMIs.insert(MI);
2122 unsigned Index = getInstructionIndex(MI);
2123 if (pli.liveAt(Index)) {
2124 vrm.addEmergencySpill(SpillReg, MI);
2125 pli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
2126 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
2127 if (!hasInterval(*AS))
2128 continue;
2129 LiveInterval &spli = getInterval(*AS);
2130 if (spli.liveAt(Index))
2131 spli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
2132 }
2133 }
2134 }
2135}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002136
2137LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
2138 MachineInstr* startInst) {
2139 LiveInterval& Interval = getOrCreateInterval(reg);
2140 VNInfo* VN = Interval.getNextValue(
2141 getInstructionIndex(startInst) + InstrSlots::DEF,
2142 startInst, getVNInfoAllocator());
2143 VN->hasPHIKill = true;
2144 VN->kills.push_back(getMBBEndIdx(startInst->getParent()));
2145 LiveRange LR(getInstructionIndex(startInst) + InstrSlots::DEF,
2146 getMBBEndIdx(startInst->getParent()) + 1, VN);
2147 Interval.addRange(LR);
2148
2149 return LR;
2150}