blob: ac6ab323416978f022cc9575b8c711727a6b4bfb [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "regalloc"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000015#include "VirtRegMap.h"
Lang Hames7cf0bfd2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hames8d4e3032009-05-18 19:03:16 +000017#include "Spiller.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "llvm/Function.h"
Evan Cheng14f8a502008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng26d17df2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/Passes.h"
26#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene1d80f1b2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Target/TargetMachine.h"
Owen Andersonbac9ae22008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc4c75f52007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/Support/Debug.h"
37#include "llvm/Support/Compiler.h"
38#include <algorithm>
39#include <set>
40#include <queue>
41#include <memory>
42#include <cmath>
43using namespace llvm;
44
45STATISTIC(NumIters , "Number of iterations performed");
46STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc4c75f52007-11-03 07:20:12 +000047STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng29b4cf62009-04-20 08:01:12 +000048STATISTIC(NumDowngrade, "Number of registers downgraded");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000049
Evan Chengc5952452008-06-20 21:45:16 +000050static cl::opt<bool>
51NewHeuristic("new-spilling-heuristic",
52 cl::desc("Use new spilling heuristic"),
53 cl::init(false), cl::Hidden);
54
Evan Cheng99dcc172008-10-23 20:43:13 +000055static cl::opt<bool>
56PreSplitIntervals("pre-alloc-split",
57 cl::desc("Pre-register allocation live interval splitting"),
58 cl::init(false), cl::Hidden);
59
Lang Hames8d4e3032009-05-18 19:03:16 +000060static cl::opt<bool>
61NewSpillFramework("new-spill-framework",
62 cl::desc("New spilling framework"),
63 cl::init(false), cl::Hidden);
64
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065static RegisterRegAlloc
Dan Gohman669b9bf2008-10-14 20:25:08 +000066linearscanRegAlloc("linearscan", "linear scan register allocator",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 createLinearScanRegisterAllocator);
68
69namespace {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
71 static char ID;
Dan Gohman26f8c272008-09-04 17:05:41 +000072 RALinScan() : MachineFunctionPass(&ID) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073
74 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersonba926a32008-08-15 18:49:41 +000075 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076 private:
77 /// RelatedRegClasses - This structure is built the first time a function is
78 /// compiled, and keeps track of which register classes have registers that
79 /// belong to multiple classes or have aliases that are in other classes.
80 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson4a472712008-08-13 23:36:23 +000081 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082
Evan Cheng29b4cf62009-04-20 08:01:12 +000083 // NextReloadMap - For each register in the map, it maps to the another
84 // register which is defined by a reload from the same stack slot and
85 // both reloads are in the same basic block.
86 DenseMap<unsigned, unsigned> NextReloadMap;
87
88 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
89 // un-favored for allocation.
90 SmallSet<unsigned, 8> DowngradedRegs;
91
92 // DowngradeMap - A map from virtual registers to physical registers being
93 // downgraded for the virtual registers.
94 DenseMap<unsigned, unsigned> DowngradeMap;
95
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 MachineFunction* mf_;
Evan Chengc5952452008-06-20 21:45:16 +000097 MachineRegisterInfo* mri_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098 const TargetMachine* tm_;
Dan Gohman1e57df32008-02-10 18:45:23 +000099 const TargetRegisterInfo* tri_;
Evan Chengc4c75f52007-11-03 07:20:12 +0000100 const TargetInstrInfo* tii_;
Evan Chengc4c75f52007-11-03 07:20:12 +0000101 BitVector allocatableRegs_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 LiveIntervals* li_;
Evan Cheng14f8a502008-06-04 09:18:41 +0000103 LiveStacks* ls_;
Evan Cheng26d17df2007-12-11 02:09:15 +0000104 const MachineLoopInfo *loopInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105
106 /// handled_ - Intervals are added to the handled_ set in the order of their
107 /// start value. This is uses for backtracking.
108 std::vector<LiveInterval*> handled_;
109
110 /// fixed_ - Intervals that correspond to machine registers.
111 ///
112 IntervalPtrs fixed_;
113
114 /// active_ - Intervals that are currently being processed, and which have a
115 /// live range active for the current point.
116 IntervalPtrs active_;
117
118 /// inactive_ - Intervals that are currently being processed, but which have
119 /// a hold at the current point.
120 IntervalPtrs inactive_;
121
122 typedef std::priority_queue<LiveInterval*,
Owen Andersonba926a32008-08-15 18:49:41 +0000123 SmallVector<LiveInterval*, 64>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 greater_ptr<LiveInterval> > IntervalHeap;
125 IntervalHeap unhandled_;
Evan Cheng99aece72009-05-01 01:03:49 +0000126
127 /// regUse_ - Tracks register usage.
128 SmallVector<unsigned, 32> regUse_;
129 SmallVector<unsigned, 32> regUseBackUp_;
130
131 /// vrm_ - Tracks register assignments.
Owen Andersondd56ab72009-03-13 05:55:11 +0000132 VirtRegMap* vrm_;
Evan Cheng99aece72009-05-01 01:03:49 +0000133
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000134 std::auto_ptr<VirtRegRewriter> rewriter_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135
Lang Hames8d4e3032009-05-18 19:03:16 +0000136 std::auto_ptr<Spiller> spiller_;
137
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 public:
139 virtual const char* getPassName() const {
140 return "Linear Scan Register Allocator";
141 }
142
143 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
144 AU.addRequired<LiveIntervals>();
Owen Andersonbac9ae22008-10-07 20:22:28 +0000145 if (StrongPHIElim)
146 AU.addRequiredID(StrongPHIEliminationID);
David Greene1d80f1b2007-09-06 16:18:45 +0000147 // Make sure PassManager knows which analyses to make available
148 // to coalescing and which analyses coalescing invalidates.
149 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Cheng99dcc172008-10-23 20:43:13 +0000150 if (PreSplitIntervals)
151 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng14f8a502008-06-04 09:18:41 +0000152 AU.addRequired<LiveStacks>();
153 AU.addPreserved<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000154 AU.addRequired<MachineLoopInfo>();
Bill Wendling62264362008-01-04 20:54:55 +0000155 AU.addPreserved<MachineLoopInfo>();
Owen Andersondd56ab72009-03-13 05:55:11 +0000156 AU.addRequired<VirtRegMap>();
157 AU.addPreserved<VirtRegMap>();
Bill Wendling62264362008-01-04 20:54:55 +0000158 AU.addPreservedID(MachineDominatorsID);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 MachineFunctionPass::getAnalysisUsage(AU);
160 }
161
162 /// runOnMachineFunction - register allocate the whole function
163 bool runOnMachineFunction(MachineFunction&);
164
165 private:
166 /// linearScan - the linear scan algorithm
167 void linearScan();
168
169 /// initIntervalSets - initialize the interval sets.
170 ///
171 void initIntervalSets();
172
173 /// processActiveIntervals - expire old intervals and move non-overlapping
174 /// ones to the inactive list.
175 void processActiveIntervals(unsigned CurPoint);
176
177 /// processInactiveIntervals - expire old intervals and move overlapping
178 /// ones to the active list.
179 void processInactiveIntervals(unsigned CurPoint);
180
Evan Cheng29b4cf62009-04-20 08:01:12 +0000181 /// hasNextReloadInterval - Return the next liveinterval that's being
182 /// defined by a reload from the same SS as the specified one.
183 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
184
185 /// DowngradeRegister - Downgrade a register for allocation.
186 void DowngradeRegister(LiveInterval *li, unsigned Reg);
187
188 /// UpgradeRegister - Upgrade a register for allocation.
189 void UpgradeRegister(unsigned Reg);
190
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 /// assignRegOrStackSlotAtInterval - assign a register if one
192 /// is available, or spill.
193 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
194
Evan Chengc8a4a882009-03-23 22:57:19 +0000195 void updateSpillWeights(std::vector<float> &Weights,
196 unsigned reg, float weight,
197 const TargetRegisterClass *RC);
198
Evan Chengc5952452008-06-20 21:45:16 +0000199 /// findIntervalsToSpill - Determine the intervals to spill for the
200 /// specified interval. It's passed the physical registers whose spill
201 /// weight is the lowest among all the registers whose live intervals
202 /// conflict with the interval.
203 void findIntervalsToSpill(LiveInterval *cur,
204 std::vector<std::pair<unsigned,float> > &Candidates,
205 unsigned NumCands,
206 SmallVector<LiveInterval*, 8> &SpillIntervals);
207
Evan Chengc4c75f52007-11-03 07:20:12 +0000208 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
209 /// try allocate the definition the same register as the source register
210 /// if the register is not defined during live time of the interval. This
211 /// eliminate a copy. This is used to coalesce copies which were not
212 /// coalesced away before allocation either due to dest and src being in
213 /// different register classes or because the coalescer was overly
214 /// conservative.
215 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
216
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 ///
Evan Cheng99aece72009-05-01 01:03:49 +0000218 /// Register usage / availability tracking helpers.
219 ///
220
221 void initRegUses() {
222 regUse_.resize(tri_->getNumRegs(), 0);
223 regUseBackUp_.resize(tri_->getNumRegs(), 0);
224 }
225
226 void finalizeRegUses() {
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000227#ifndef NDEBUG
228 // Verify all the registers are "freed".
229 bool Error = false;
230 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
231 if (regUse_[i] != 0) {
232 cerr << tri_->getName(i) << " is still in use!\n";
233 Error = true;
234 }
235 }
236 if (Error)
237 abort();
238#endif
Evan Cheng99aece72009-05-01 01:03:49 +0000239 regUse_.clear();
240 regUseBackUp_.clear();
241 }
242
243 void addRegUse(unsigned physReg) {
244 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
245 "should be physical register!");
246 ++regUse_[physReg];
247 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
248 ++regUse_[*as];
249 }
250
251 void delRegUse(unsigned physReg) {
252 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
253 "should be physical register!");
254 assert(regUse_[physReg] != 0);
255 --regUse_[physReg];
256 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
257 assert(regUse_[*as] != 0);
258 --regUse_[*as];
259 }
260 }
261
262 bool isRegAvail(unsigned physReg) const {
263 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
264 "should be physical register!");
265 return regUse_[physReg] == 0;
266 }
267
268 void backUpRegUses() {
269 regUseBackUp_ = regUse_;
270 }
271
272 void restoreRegUses() {
273 regUse_ = regUseBackUp_;
274 }
275
276 ///
277 /// Register handling helpers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 ///
279
280 /// getFreePhysReg - return a free physical register for this virtual
281 /// register interval if we have one, otherwise return 0.
282 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +0000283 unsigned getFreePhysReg(const TargetRegisterClass *RC,
284 unsigned MaxInactiveCount,
285 SmallVector<unsigned, 256> &inactiveCounts,
286 bool SkipDGRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287
288 /// assignVirt2StackSlot - assigns this virtual register to a
289 /// stack slot. returns the stack slot
290 int assignVirt2StackSlot(unsigned virtReg);
291
292 void ComputeRelatedRegClasses();
293
294 template <typename ItTy>
295 void printIntervals(const char* const str, ItTy i, ItTy e) const {
296 if (str) DOUT << str << " intervals:\n";
297 for (; i != e; ++i) {
298 DOUT << "\t" << *i->first << " -> ";
299 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000300 if (TargetRegisterInfo::isVirtualRegister(reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301 reg = vrm_->getPhys(reg);
302 }
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000303 DOUT << tri_->getName(reg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 }
305 }
306 };
307 char RALinScan::ID = 0;
308}
309
Evan Cheng14f8a502008-06-04 09:18:41 +0000310static RegisterPass<RALinScan>
311X("linearscan-regalloc", "Linear Scan Register Allocator");
312
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313void RALinScan::ComputeRelatedRegClasses() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 // First pass, add all reg classes to the union, and determine at least one
315 // reg class that each register is in.
316 bool HasAliases = false;
Evan Cheng29b4cf62009-04-20 08:01:12 +0000317 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
318 E = tri_->regclass_end(); RCI != E; ++RCI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 RelatedRegClasses.insert(*RCI);
320 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
321 I != E; ++I) {
Evan Cheng29b4cf62009-04-20 08:01:12 +0000322 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323
324 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
325 if (PRC) {
326 // Already processed this register. Just make sure we know that
327 // multiple register classes share a register.
328 RelatedRegClasses.unionSets(PRC, *RCI);
329 } else {
330 PRC = *RCI;
331 }
332 }
333 }
334
335 // Second pass, now that we know conservatively what register classes each reg
336 // belongs to, add info about aliases. We don't need to do this for targets
337 // without register aliases.
338 if (HasAliases)
Owen Anderson4a472712008-08-13 23:36:23 +0000339 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
341 I != E; ++I)
Evan Cheng29b4cf62009-04-20 08:01:12 +0000342 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
344}
345
Evan Chengc4c75f52007-11-03 07:20:12 +0000346/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
347/// try allocate the definition the same register as the source register
348/// if the register is not defined during live time of the interval. This
349/// eliminate a copy. This is used to coalesce copies which were not
350/// coalesced away before allocation either due to dest and src being in
351/// different register classes or because the coalescer was overly
352/// conservative.
353unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Chengb6aa6712007-11-04 08:32:21 +0000354 if ((cur.preference && cur.preference == Reg) || !cur.containsOneValue())
Evan Chengc4c75f52007-11-03 07:20:12 +0000355 return Reg;
356
Evan Chengdb4b2602009-01-20 00:16:18 +0000357 VNInfo *vni = cur.begin()->valno;
Evan Chengc4c75f52007-11-03 07:20:12 +0000358 if (!vni->def || vni->def == ~1U || vni->def == ~0U)
359 return Reg;
360 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng5f356942009-05-12 23:07:00 +0000361 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg, PhysReg;
Evan Chengf97496a2009-01-20 19:12:24 +0000362 if (!CopyMI ||
363 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000364 return Reg;
Evan Cheng5f356942009-05-12 23:07:00 +0000365 PhysReg = SrcReg;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000366 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000367 if (!vrm_->isAssignedReg(SrcReg))
368 return Reg;
Evan Cheng5f356942009-05-12 23:07:00 +0000369 PhysReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000370 }
Evan Cheng5f356942009-05-12 23:07:00 +0000371 if (Reg == PhysReg)
Evan Chengc4c75f52007-11-03 07:20:12 +0000372 return Reg;
373
Evan Cheng06b74c52008-09-18 22:38:47 +0000374 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Cheng5f356942009-05-12 23:07:00 +0000375 if (!RC->contains(PhysReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000376 return Reg;
377
378 // Try to coalesce.
Evan Cheng5f356942009-05-12 23:07:00 +0000379 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, PhysReg)) {
380 DOUT << "Coalescing: " << cur << " -> " << tri_->getName(PhysReg)
Bill Wendling8eeb9792008-02-26 21:11:01 +0000381 << '\n';
Evan Chengc4c75f52007-11-03 07:20:12 +0000382 vrm_->clearVirt(cur.reg);
Evan Cheng5f356942009-05-12 23:07:00 +0000383 vrm_->assignVirt2Phys(cur.reg, PhysReg);
384
385 // Remove unnecessary kills since a copy does not clobber the register.
386 if (li_->hasInterval(SrcReg)) {
387 LiveInterval &SrcLI = li_->getInterval(SrcReg);
388 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(cur.reg),
389 E = mri_->reg_end(); I != E; ++I) {
390 MachineOperand &O = I.getOperand();
391 if (!O.isUse() || !O.isKill())
392 continue;
393 MachineInstr *MI = &*I;
394 if (SrcLI.liveAt(li_->getDefIndex(li_->getInstructionIndex(MI))))
395 O.setIsKill(false);
396 }
397 }
398
Evan Chengc4c75f52007-11-03 07:20:12 +0000399 ++NumCoalesce;
400 return SrcReg;
401 }
402
403 return Reg;
404}
405
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
407 mf_ = &fn;
Evan Chengc5952452008-06-20 21:45:16 +0000408 mri_ = &fn.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 tm_ = &fn.getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +0000410 tri_ = tm_->getRegisterInfo();
Evan Chengc4c75f52007-11-03 07:20:12 +0000411 tii_ = tm_->getInstrInfo();
Dan Gohman1e57df32008-02-10 18:45:23 +0000412 allocatableRegs_ = tri_->getAllocatableSet(fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng14f8a502008-06-04 09:18:41 +0000414 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000415 loopInfo = &getAnalysis<MachineLoopInfo>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416
David Greene1d80f1b2007-09-06 16:18:45 +0000417 // We don't run the coalescer here because we have no reason to
418 // interact with it. If the coalescer requires interaction, it
419 // won't do anything. If it doesn't require interaction, we assume
420 // it was run as a separate pass.
421
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422 // If this is the first function compiled, compute the related reg classes.
423 if (RelatedRegClasses.empty())
424 ComputeRelatedRegClasses();
Evan Cheng99aece72009-05-01 01:03:49 +0000425
426 // Also resize register usage trackers.
427 initRegUses();
428
Owen Andersondd56ab72009-03-13 05:55:11 +0000429 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000430 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hames8d4e3032009-05-18 19:03:16 +0000431
432 if (NewSpillFramework) {
433 spiller_.reset(createSpiller(mf_, li_, vrm_));
434 }
435 else {
436 spiller_.reset(0);
437 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438
439 initIntervalSets();
440
441 linearScan();
442
443 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000444 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000445
Dan Gohman79a9f152008-06-23 23:51:16 +0000446 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng99aece72009-05-01 01:03:49 +0000447
448 finalizeRegUses();
449
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450 fixed_.clear();
451 active_.clear();
452 inactive_.clear();
453 handled_.clear();
Evan Cheng29b4cf62009-04-20 08:01:12 +0000454 NextReloadMap.clear();
455 DowngradedRegs.clear();
456 DowngradeMap.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457
458 return true;
459}
460
461/// initIntervalSets - initialize the interval sets.
462///
463void RALinScan::initIntervalSets()
464{
465 assert(unhandled_.empty() && fixed_.empty() &&
466 active_.empty() && inactive_.empty() &&
467 "interval sets should be empty on initialization");
468
Owen Andersonba926a32008-08-15 18:49:41 +0000469 handled_.reserve(li_->getNumIntervals());
470
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000472 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Evan Cheng06b74c52008-09-18 22:38:47 +0000473 mri_->setPhysRegUsed(i->second->reg);
Owen Anderson348d1d82008-08-13 21:49:13 +0000474 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 } else
Owen Anderson348d1d82008-08-13 21:49:13 +0000476 unhandled_.push(i->second);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 }
478}
479
480void RALinScan::linearScan()
481{
482 // linear scan algorithm
483 DOUT << "********** LINEAR SCAN **********\n";
484 DOUT << "********** Function: " << mf_->getFunction()->getName() << '\n';
485
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487
488 while (!unhandled_.empty()) {
489 // pick the interval with the earliest start point
490 LiveInterval* cur = unhandled_.top();
491 unhandled_.pop();
Evan Chengd48f2bc2007-10-16 21:09:14 +0000492 ++NumIters;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 DOUT << "\n*** CURRENT ***: " << *cur << '\n';
494
Evan Chenga3186992008-04-03 16:40:27 +0000495 if (!cur->empty()) {
496 processActiveIntervals(cur->beginNumber());
497 processInactiveIntervals(cur->beginNumber());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498
Evan Chenga3186992008-04-03 16:40:27 +0000499 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
500 "Can only allocate virtual registers!");
501 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502
503 // Allocating a virtual register. try to find a free
504 // physical register or spill an interval (possibly this one) in order to
505 // assign it one.
506 assignRegOrStackSlotAtInterval(cur);
507
508 DEBUG(printIntervals("active", active_.begin(), active_.end()));
509 DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
510 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511
Evan Cheng99aece72009-05-01 01:03:49 +0000512 // Expire any remaining active intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000513 while (!active_.empty()) {
514 IntervalPtr &IP = active_.back();
515 unsigned reg = IP.first->reg;
516 DOUT << "\tinterval " << *IP.first << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000517 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 "Can only allocate virtual registers!");
519 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000520 delRegUse(reg);
Evan Chengd48f2bc2007-10-16 21:09:14 +0000521 active_.pop_back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 }
523
Evan Cheng99aece72009-05-01 01:03:49 +0000524 // Expire any remaining inactive intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000525 DEBUG(for (IntervalPtrs::reverse_iterator
Bill Wendling1817ab82007-11-15 00:40:48 +0000526 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
Evan Chengd48f2bc2007-10-16 21:09:14 +0000527 DOUT << "\tinterval " << *i->first << " expired\n");
528 inactive_.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529
Evan Chengcecc8222007-11-17 00:40:40 +0000530 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Chengf5cdf122007-10-17 02:12:22 +0000531 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000532 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Chengf5cdf122007-10-17 02:12:22 +0000533 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000534 LiveInterval &cur = *i->second;
Evan Chengf5cdf122007-10-17 02:12:22 +0000535 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000536 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Chengcecc8222007-11-17 00:40:40 +0000537 if (isPhys)
Owen Anderson348d1d82008-08-13 21:49:13 +0000538 Reg = cur.reg;
Evan Chengf5cdf122007-10-17 02:12:22 +0000539 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000540 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Chengf5cdf122007-10-17 02:12:22 +0000541 if (!Reg)
542 continue;
Evan Chengcecc8222007-11-17 00:40:40 +0000543 // Ignore splited live intervals.
544 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
545 continue;
Evan Chengf5cdf122007-10-17 02:12:22 +0000546 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
547 I != E; ++I) {
548 const LiveRange &LR = *I;
Evan Cheng84f9fc22008-10-29 05:06:14 +0000549 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Chengf5cdf122007-10-17 02:12:22 +0000550 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
551 if (LiveInMBBs[i] != EntryMBB)
552 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000553 LiveInMBBs.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 }
555 }
556 }
557
558 DOUT << *vrm_;
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000559
560 // Look for physical registers that end up not being allocated even though
561 // register allocator had to spill other registers in its register class.
562 if (ls_->getNumIntervals() == 0)
563 return;
564 if (!vrm_->FindUnusedRegisters(tri_, li_))
565 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566}
567
568/// processActiveIntervals - expire old intervals and move non-overlapping ones
569/// to the inactive list.
570void RALinScan::processActiveIntervals(unsigned CurPoint)
571{
572 DOUT << "\tprocessing active intervals:\n";
573
574 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
575 LiveInterval *Interval = active_[i].first;
576 LiveInterval::iterator IntervalPos = active_[i].second;
577 unsigned reg = Interval->reg;
578
579 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
580
581 if (IntervalPos == Interval->end()) { // Remove expired intervals.
582 DOUT << "\t\tinterval " << *Interval << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000583 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 "Can only allocate virtual registers!");
585 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000586 delRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587
588 // Pop off the end of the list.
589 active_[i] = active_.back();
590 active_.pop_back();
591 --i; --e;
592
593 } else if (IntervalPos->start > CurPoint) {
594 // Move inactive intervals to inactive list.
595 DOUT << "\t\tinterval " << *Interval << " inactive\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000596 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 "Can only allocate virtual registers!");
598 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000599 delRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600 // add to inactive.
601 inactive_.push_back(std::make_pair(Interval, IntervalPos));
602
603 // Pop off the end of the list.
604 active_[i] = active_.back();
605 active_.pop_back();
606 --i; --e;
607 } else {
608 // Otherwise, just update the iterator position.
609 active_[i].second = IntervalPos;
610 }
611 }
612}
613
614/// processInactiveIntervals - expire old intervals and move overlapping
615/// ones to the active list.
616void RALinScan::processInactiveIntervals(unsigned CurPoint)
617{
618 DOUT << "\tprocessing inactive intervals:\n";
619
620 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
621 LiveInterval *Interval = inactive_[i].first;
622 LiveInterval::iterator IntervalPos = inactive_[i].second;
623 unsigned reg = Interval->reg;
624
625 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
626
627 if (IntervalPos == Interval->end()) { // remove expired intervals.
628 DOUT << "\t\tinterval " << *Interval << " expired\n";
629
630 // Pop off the end of the list.
631 inactive_[i] = inactive_.back();
632 inactive_.pop_back();
633 --i; --e;
634 } else if (IntervalPos->start <= CurPoint) {
635 // move re-activated intervals in active list
636 DOUT << "\t\tinterval " << *Interval << " active\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000637 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 "Can only allocate virtual registers!");
639 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000640 addRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641 // add to active
642 active_.push_back(std::make_pair(Interval, IntervalPos));
643
644 // Pop off the end of the list.
645 inactive_[i] = inactive_.back();
646 inactive_.pop_back();
647 --i; --e;
648 } else {
649 // Otherwise, just update the iterator position.
650 inactive_[i].second = IntervalPos;
651 }
652 }
653}
654
655/// updateSpillWeights - updates the spill weights of the specifed physical
656/// register and its weight.
Evan Chengc8a4a882009-03-23 22:57:19 +0000657void RALinScan::updateSpillWeights(std::vector<float> &Weights,
658 unsigned reg, float weight,
659 const TargetRegisterClass *RC) {
660 SmallSet<unsigned, 4> Processed;
661 SmallSet<unsigned, 4> SuperAdded;
662 SmallVector<unsigned, 4> Supers;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 Weights[reg] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000664 Processed.insert(reg);
665 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666 Weights[*as] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000667 Processed.insert(*as);
668 if (tri_->isSubRegister(*as, reg) &&
669 SuperAdded.insert(*as) &&
670 RC->contains(*as)) {
671 Supers.push_back(*as);
672 }
673 }
674
675 // If the alias is a super-register, and the super-register is in the
676 // register class we are trying to allocate. Then add the weight to all
677 // sub-registers of the super-register even if they are not aliases.
678 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
679 // bl should get the same spill weight otherwise it will be choosen
680 // as a spill candidate since spilling bh doesn't make ebx available.
681 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000682 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
683 if (!Processed.count(*sr))
684 Weights[*sr] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000685 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686}
687
688static
689RALinScan::IntervalPtrs::iterator
690FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
691 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
692 I != E; ++I)
693 if (I->first == LI) return I;
694 return IP.end();
695}
696
697static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
698 for (unsigned i = 0, e = V.size(); i != e; ++i) {
699 RALinScan::IntervalPtr &IP = V[i];
700 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
701 IP.second, Point);
702 if (I != IP.first->begin()) --I;
703 IP.second = I;
704 }
705}
706
Evan Cheng14f8a502008-06-04 09:18:41 +0000707/// addStackInterval - Create a LiveInterval for stack if the specified live
708/// interval has been spilled.
709static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000710 LiveIntervals *li_,
711 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng14f8a502008-06-04 09:18:41 +0000712 int SS = vrm_.getStackSlot(cur->reg);
713 if (SS == VirtRegMap::NO_STACK_SLOT)
714 return;
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000715
716 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
717 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Chengba221ca2008-06-06 07:54:39 +0000718
Evan Cheng14f8a502008-06-04 09:18:41 +0000719 VNInfo *VNI;
Evan Cheng29f36f52008-10-29 08:39:34 +0000720 if (SI.hasAtLeastOneValue())
Evan Cheng14f8a502008-06-04 09:18:41 +0000721 VNI = SI.getValNumInfo(0);
722 else
723 VNI = SI.getNextValue(~0U, 0, ls_->getVNInfoAllocator());
724
725 LiveInterval &RI = li_->getInterval(cur->reg);
726 // FIXME: This may be overly conservative.
727 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng14f8a502008-06-04 09:18:41 +0000728}
729
Evan Chengc5952452008-06-20 21:45:16 +0000730/// getConflictWeight - Return the number of conflicts between cur
731/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000732static
733float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
734 MachineRegisterInfo *mri_,
735 const MachineLoopInfo *loopInfo) {
Evan Chengc5952452008-06-20 21:45:16 +0000736 float Conflicts = 0;
737 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
738 E = mri_->reg_end(); I != E; ++I) {
739 MachineInstr *MI = &*I;
740 if (cur->liveAt(li_->getInstructionIndex(MI))) {
741 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
742 Conflicts += powf(10.0f, (float)loopDepth);
743 }
744 }
745 return Conflicts;
746}
747
748/// findIntervalsToSpill - Determine the intervals to spill for the
749/// specified interval. It's passed the physical registers whose spill
750/// weight is the lowest among all the registers whose live intervals
751/// conflict with the interval.
752void RALinScan::findIntervalsToSpill(LiveInterval *cur,
753 std::vector<std::pair<unsigned,float> > &Candidates,
754 unsigned NumCands,
755 SmallVector<LiveInterval*, 8> &SpillIntervals) {
756 // We have figured out the *best* register to spill. But there are other
757 // registers that are pretty good as well (spill weight within 3%). Spill
758 // the one that has fewest defs and uses that conflict with cur.
759 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
760 SmallVector<LiveInterval*, 8> SLIs[3];
761
762 DOUT << "\tConsidering " << NumCands << " candidates: ";
763 DEBUG(for (unsigned i = 0; i != NumCands; ++i)
764 DOUT << tri_->getName(Candidates[i].first) << " ";
765 DOUT << "\n";);
766
767 // Calculate the number of conflicts of each candidate.
768 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
769 unsigned Reg = i->first->reg;
770 unsigned PhysReg = vrm_->getPhys(Reg);
771 if (!cur->overlapsFrom(*i->first, i->second))
772 continue;
773 for (unsigned j = 0; j < NumCands; ++j) {
774 unsigned Candidate = Candidates[j].first;
775 if (tri_->regsOverlap(PhysReg, Candidate)) {
776 if (NumCands > 1)
777 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
778 SLIs[j].push_back(i->first);
779 }
780 }
781 }
782
783 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
784 unsigned Reg = i->first->reg;
785 unsigned PhysReg = vrm_->getPhys(Reg);
786 if (!cur->overlapsFrom(*i->first, i->second-1))
787 continue;
788 for (unsigned j = 0; j < NumCands; ++j) {
789 unsigned Candidate = Candidates[j].first;
790 if (tri_->regsOverlap(PhysReg, Candidate)) {
791 if (NumCands > 1)
792 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
793 SLIs[j].push_back(i->first);
794 }
795 }
796 }
797
798 // Which is the best candidate?
799 unsigned BestCandidate = 0;
800 float MinConflicts = Conflicts[0];
801 for (unsigned i = 1; i != NumCands; ++i) {
802 if (Conflicts[i] < MinConflicts) {
803 BestCandidate = i;
804 MinConflicts = Conflicts[i];
805 }
806 }
807
808 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
809 std::back_inserter(SpillIntervals));
810}
811
812namespace {
813 struct WeightCompare {
814 typedef std::pair<unsigned, float> RegWeightPair;
815 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
816 return LHS.second < RHS.second;
817 }
818 };
819}
820
821static bool weightsAreClose(float w1, float w2) {
822 if (!NewHeuristic)
823 return false;
824
825 float diff = w1 - w2;
826 if (diff <= 0.02f) // Within 0.02f
827 return true;
828 return (diff / w2) <= 0.05f; // Within 5%.
829}
830
Evan Cheng29b4cf62009-04-20 08:01:12 +0000831LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
832 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
833 if (I == NextReloadMap.end())
834 return 0;
835 return &li_->getInterval(I->second);
836}
837
838void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
839 bool isNew = DowngradedRegs.insert(Reg);
840 isNew = isNew; // Silence compiler warning.
841 assert(isNew && "Multiple reloads holding the same register?");
842 DowngradeMap.insert(std::make_pair(li->reg, Reg));
843 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
844 isNew = DowngradedRegs.insert(*AS);
845 isNew = isNew; // Silence compiler warning.
846 assert(isNew && "Multiple reloads holding the same register?");
847 DowngradeMap.insert(std::make_pair(li->reg, *AS));
848 }
849 ++NumDowngrade;
850}
851
852void RALinScan::UpgradeRegister(unsigned Reg) {
853 if (Reg) {
854 DowngradedRegs.erase(Reg);
855 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
856 DowngradedRegs.erase(*AS);
857 }
858}
859
860namespace {
861 struct LISorter {
862 bool operator()(LiveInterval* A, LiveInterval* B) {
863 return A->beginNumber() < B->beginNumber();
864 }
865 };
866}
867
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
869/// spill.
870void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur)
871{
872 DOUT << "\tallocating current interval: ";
873
Evan Chenga3186992008-04-03 16:40:27 +0000874 // This is an implicitly defined live interval, just assign any register.
Evan Cheng06b74c52008-09-18 22:38:47 +0000875 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chenga3186992008-04-03 16:40:27 +0000876 if (cur->empty()) {
877 unsigned physReg = cur->preference;
878 if (!physReg)
879 physReg = *RC->allocation_order_begin(*mf_);
880 DOUT << tri_->getName(physReg) << '\n';
881 // Note the register is not really in use.
882 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chenga3186992008-04-03 16:40:27 +0000883 return;
884 }
885
Evan Cheng99aece72009-05-01 01:03:49 +0000886 backUpRegUses();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887
888 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
889 unsigned StartPosition = cur->beginNumber();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc4c75f52007-11-03 07:20:12 +0000891
Evan Chengdb4b2602009-01-20 00:16:18 +0000892 // If start of this live interval is defined by a move instruction and its
893 // source is assigned a physical register that is compatible with the target
894 // register class, then we should try to assign it the same register.
Evan Chengc4c75f52007-11-03 07:20:12 +0000895 // This can happen when the move is from a larger register class to a smaller
896 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Chengdb4b2602009-01-20 00:16:18 +0000897 if (!cur->preference && cur->hasAtLeastOneValue()) {
898 VNInfo *vni = cur->begin()->valno;
Evan Chengc4c75f52007-11-03 07:20:12 +0000899 if (vni->def && vni->def != ~1U && vni->def != ~0U) {
900 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengf97496a2009-01-20 19:12:24 +0000901 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
902 if (CopyMI &&
903 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000904 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000905 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000906 Reg = SrcReg;
907 else if (vrm_->isAssignedReg(SrcReg))
908 Reg = vrm_->getPhys(SrcReg);
Evan Chengb10cd052009-04-29 00:42:27 +0000909 if (Reg) {
910 if (SrcSubReg)
911 Reg = tri_->getSubReg(Reg, SrcSubReg);
912 if (DstSubReg)
913 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
914 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
915 cur->preference = Reg;
916 }
Evan Chengc4c75f52007-11-03 07:20:12 +0000917 }
918 }
919 }
920
Evan Cheng99aece72009-05-01 01:03:49 +0000921 // For every interval in inactive we overlap with, mark the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 // register as not free and update spill weights.
923 for (IntervalPtrs::const_iterator i = inactive_.begin(),
924 e = inactive_.end(); i != e; ++i) {
925 unsigned Reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000926 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 "Can only allocate virtual registers!");
Evan Cheng06b74c52008-09-18 22:38:47 +0000928 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 // If this is not in a related reg class to the register we're allocating,
930 // don't check it.
931 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
932 cur->overlapsFrom(*i->first, i->second-1)) {
933 Reg = vrm_->getPhys(Reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000934 addRegUse(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
936 }
937 }
938
939 // Speculatively check to see if we can get a register right now. If not,
940 // we know we won't be able to by adding more constraints. If so, we can
941 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
942 // is very bad (it contains all callee clobbered registers for any functions
943 // with a call), so we want to avoid doing that if possible.
944 unsigned physReg = getFreePhysReg(cur);
Evan Cheng14cc83f2008-03-11 07:19:34 +0000945 unsigned BestPhysReg = physReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946 if (physReg) {
947 // We got a register. However, if it's in the fixed_ list, we might
948 // conflict with it. Check to see if we conflict with it or any of its
949 // aliases.
Evan Chengc4c75f52007-11-03 07:20:12 +0000950 SmallSet<unsigned, 8> RegAliases;
Dan Gohman1e57df32008-02-10 18:45:23 +0000951 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952 RegAliases.insert(*AS);
953
954 bool ConflictsWithFixed = false;
955 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
956 IntervalPtr &IP = fixed_[i];
957 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
958 // Okay, this reg is on the fixed list. Check to see if we actually
959 // conflict.
960 LiveInterval *I = IP.first;
961 if (I->endNumber() > StartPosition) {
962 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
963 IP.second = II;
964 if (II != I->begin() && II->start > StartPosition)
965 --II;
966 if (cur->overlapsFrom(*I, II)) {
967 ConflictsWithFixed = true;
968 break;
969 }
970 }
971 }
972 }
973
974 // Okay, the register picked by our speculative getFreePhysReg call turned
975 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng99aece72009-05-01 01:03:49 +0000976 // regUse_ so we can do an accurate query.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977 if (ConflictsWithFixed) {
978 // For every interval in fixed we overlap with, mark the register as not
979 // free and update spill weights.
980 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
981 IntervalPtr &IP = fixed_[i];
982 LiveInterval *I = IP.first;
983
984 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
985 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
986 I->endNumber() > StartPosition) {
987 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
988 IP.second = II;
989 if (II != I->begin() && II->start > StartPosition)
990 --II;
991 if (cur->overlapsFrom(*I, II)) {
992 unsigned reg = I->reg;
Evan Cheng99aece72009-05-01 01:03:49 +0000993 addRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
995 }
996 }
997 }
998
Evan Cheng99aece72009-05-01 01:03:49 +0000999 // Using the newly updated regUse_ object, which includes conflicts in the
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 // future, see if there are any registers available.
1001 physReg = getFreePhysReg(cur);
1002 }
1003 }
1004
1005 // Restore the physical register tracker, removing information about the
1006 // future.
Evan Cheng99aece72009-05-01 01:03:49 +00001007 restoreRegUses();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008
Evan Cheng99aece72009-05-01 01:03:49 +00001009 // If we find a free register, we are done: assign this virtual to
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 // the free physical register and add this interval to the active
1011 // list.
1012 if (physReg) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +00001013 DOUT << tri_->getName(physReg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng99aece72009-05-01 01:03:49 +00001015 addRegUse(physReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 active_.push_back(std::make_pair(cur, cur->begin()));
1017 handled_.push_back(cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001018
1019 // "Upgrade" the physical register since it has been allocated.
1020 UpgradeRegister(physReg);
1021 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1022 // "Downgrade" physReg to try to keep physReg from being allocated until
1023 // the next reload from the same SS is allocated.
1024 NextReloadLI->preference = physReg;
1025 DowngradeRegister(cur, physReg);
1026 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 return;
1028 }
1029 DOUT << "no free registers\n";
1030
1031 // Compile the spill weights into an array that is better for scanning.
Evan Chengc5952452008-06-20 21:45:16 +00001032 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001033 for (std::vector<std::pair<unsigned, float> >::iterator
1034 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Chengc8a4a882009-03-23 22:57:19 +00001035 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036
1037 // for each interval in active, update spill weights.
1038 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1039 i != e; ++i) {
1040 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001041 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 "Can only allocate virtual registers!");
1043 reg = vrm_->getPhys(reg);
Evan Chengc8a4a882009-03-23 22:57:19 +00001044 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 }
1046
1047 DOUT << "\tassigning stack slot at interval "<< *cur << ":\n";
1048
1049 // Find a register to spill.
1050 float minWeight = HUGE_VALF;
Evan Chengc8a4a882009-03-23 22:57:19 +00001051 unsigned minReg = 0; /*cur->preference*/; // Try the pref register first.
Evan Chengc5952452008-06-20 21:45:16 +00001052
1053 bool Found = false;
1054 std::vector<std::pair<unsigned,float> > RegsWeights;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1056 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1057 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1058 unsigned reg = *i;
Evan Chengc5952452008-06-20 21:45:16 +00001059 float regWeight = SpillWeights[reg];
1060 if (minWeight > regWeight)
1061 Found = true;
1062 RegsWeights.push_back(std::make_pair(reg, regWeight));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 }
1064
1065 // If we didn't find a register that is spillable, try aliases?
Evan Chengc5952452008-06-20 21:45:16 +00001066 if (!Found) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1068 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1069 unsigned reg = *i;
1070 // No need to worry about if the alias register size < regsize of RC.
1071 // We are going to spill all registers that alias it anyway.
Evan Chengc5952452008-06-20 21:45:16 +00001072 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1073 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng14cc83f2008-03-11 07:19:34 +00001074 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 }
Evan Chengc5952452008-06-20 21:45:16 +00001076
1077 // Sort all potential spill candidates by weight.
1078 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare());
1079 minReg = RegsWeights[0].first;
1080 minWeight = RegsWeights[0].second;
1081 if (minWeight == HUGE_VALF) {
1082 // All registers must have inf weight. Just grab one!
1083 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona0e65132008-07-22 22:46:49 +00001084 if (cur->weight == HUGE_VALF ||
Evan Chengaf3c4e32008-09-20 01:28:05 +00001085 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Chengc5952452008-06-20 21:45:16 +00001086 // Spill a physical register around defs and uses.
Evan Cheng29b4cf62009-04-20 08:01:12 +00001087 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng70c67fd2009-04-29 07:16:34 +00001088 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1089 // in fixed_. Reset them.
1090 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1091 IntervalPtr &IP = fixed_[i];
1092 LiveInterval *I = IP.first;
1093 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1094 IP.second = I->advanceTo(I->begin(), StartPosition);
1095 }
1096
Evan Cheng29b4cf62009-04-20 08:01:12 +00001097 DowngradedRegs.clear();
Evan Cheng973473b2009-03-23 18:24:37 +00001098 assignRegOrStackSlotAtInterval(cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001099 } else {
Evan Cheng973473b2009-03-23 18:24:37 +00001100 cerr << "Ran out of registers during register allocation!\n";
1101 exit(1);
1102 }
Evan Chengaf3c4e32008-09-20 01:28:05 +00001103 return;
1104 }
Evan Chengc5952452008-06-20 21:45:16 +00001105 }
1106
1107 // Find up to 3 registers to consider as spill candidates.
1108 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1109 while (LastCandidate > 1) {
1110 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1111 break;
1112 --LastCandidate;
1113 }
1114
1115 DOUT << "\t\tregister(s) with min weight(s): ";
1116 DEBUG(for (unsigned i = 0; i != LastCandidate; ++i)
1117 DOUT << tri_->getName(RegsWeights[i].first)
1118 << " (" << RegsWeights[i].second << ")\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119
Evan Cheng29b4cf62009-04-20 08:01:12 +00001120 // If the current has the minimum weight, we need to spill it and
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 // add any added intervals back to unhandled, and restart
1122 // linearscan.
1123 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
1124 DOUT << "\t\t\tspilling(c): " << *cur << '\n';
Evan Chengc84ea132008-09-30 15:44:16 +00001125 SmallVector<LiveInterval*, 8> spillIs;
Lang Hames8d4e3032009-05-18 19:03:16 +00001126 std::vector<LiveInterval*> added;
1127
1128 if (!NewSpillFramework) {
1129 added = li_->addIntervalsForSpills(*cur, spillIs, loopInfo, *vrm_);
1130 }
1131 else {
1132 added = spiller_->spill(cur);
1133 }
1134
Evan Cheng29b4cf62009-04-20 08:01:12 +00001135 std::sort(added.begin(), added.end(), LISorter());
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001136 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 if (added.empty())
1138 return; // Early exit if all spills were folded.
1139
Evan Cheng29b4cf62009-04-20 08:01:12 +00001140 // Merge added with unhandled. Note that we have already sorted
1141 // intervals returned by addIntervalsForSpills by their starting
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142 // point.
Evan Cheng355ac072009-04-20 17:23:48 +00001143 // This also update the NextReloadMap. That is, it adds mapping from a
1144 // register defined by a reload from SS to the next reload from SS in the
1145 // same basic block.
1146 MachineBasicBlock *LastReloadMBB = 0;
1147 LiveInterval *LastReload = 0;
1148 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1149 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1150 LiveInterval *ReloadLi = added[i];
1151 if (ReloadLi->weight == HUGE_VALF &&
1152 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1153 unsigned ReloadIdx = ReloadLi->beginNumber();
1154 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1155 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1156 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1157 // Last reload of same SS is in the same MBB. We want to try to
1158 // allocate both reloads the same register and make sure the reg
1159 // isn't clobbered in between if at all possible.
1160 assert(LastReload->beginNumber() < ReloadIdx);
1161 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1162 }
1163 LastReloadMBB = ReloadMBB;
1164 LastReload = ReloadLi;
1165 LastReloadSS = ReloadSS;
1166 }
1167 unhandled_.push(ReloadLi);
1168 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001169 return;
1170 }
1171
1172 ++NumBacktracks;
1173
Evan Cheng29b4cf62009-04-20 08:01:12 +00001174 // Push the current interval back to unhandled since we are going
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175 // to re-run at least this iteration. Since we didn't modify it it
1176 // should go back right in the front of the list
1177 unhandled_.push(cur);
1178
Dan Gohman1e57df32008-02-10 18:45:23 +00001179 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180 "did not choose a register to spill?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181
Evan Chengc5952452008-06-20 21:45:16 +00001182 // We spill all intervals aliasing the register with
1183 // minimum weight, rollback to the interval with the earliest
1184 // start point and let the linear scan algorithm run again
1185 SmallVector<LiveInterval*, 8> spillIs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186
Evan Chengc5952452008-06-20 21:45:16 +00001187 // Determine which intervals have to be spilled.
1188 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1189
1190 // Set of spilled vregs (used later to rollback properly)
1191 SmallSet<unsigned, 8> spilled;
1192
1193 // The earliest start of a Spilled interval indicates up to where
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001194 // in handled we need to roll back
1195 unsigned earliestStart = cur->beginNumber();
1196
Evan Chengc5952452008-06-20 21:45:16 +00001197 // Spill live intervals of virtual regs mapped to the physical register we
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001198 // want to clear (and its aliases). We only spill those that overlap with the
1199 // current interval as the rest do not affect its allocation. we also keep
1200 // track of the earliest start of all spilled live intervals since this will
1201 // mark our rollback point.
Evan Chengc5952452008-06-20 21:45:16 +00001202 std::vector<LiveInterval*> added;
1203 while (!spillIs.empty()) {
1204 LiveInterval *sli = spillIs.back();
1205 spillIs.pop_back();
1206 DOUT << "\t\t\tspilling(a): " << *sli << '\n';
1207 earliestStart = std::min(earliestStart, sli->beginNumber());
Evan Chengc5952452008-06-20 21:45:16 +00001208 std::vector<LiveInterval*> newIs =
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001209 li_->addIntervalsForSpills(*sli, spillIs, loopInfo, *vrm_);
1210 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Chengc5952452008-06-20 21:45:16 +00001211 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1212 spilled.insert(sli->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213 }
1214
1215 DOUT << "\t\trolling back to: " << earliestStart << '\n';
1216
1217 // Scan handled in reverse order up to the earliest start of a
1218 // spilled live interval and undo each one, restoring the state of
1219 // unhandled.
1220 while (!handled_.empty()) {
1221 LiveInterval* i = handled_.back();
1222 // If this interval starts before t we are done.
1223 if (i->beginNumber() < earliestStart)
1224 break;
1225 DOUT << "\t\t\tundo changes for: " << *i << '\n';
1226 handled_.pop_back();
1227
1228 // When undoing a live interval allocation we must know if it is active or
Evan Cheng99aece72009-05-01 01:03:49 +00001229 // inactive to properly update regUse_ and the VirtRegMap.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230 IntervalPtrs::iterator it;
1231 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
1232 active_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +00001233 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234 if (!spilled.count(i->reg))
1235 unhandled_.push(i);
Evan Cheng99aece72009-05-01 01:03:49 +00001236 delRegUse(vrm_->getPhys(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 vrm_->clearVirt(i->reg);
1238 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
1239 inactive_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +00001240 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241 if (!spilled.count(i->reg))
1242 unhandled_.push(i);
1243 vrm_->clearVirt(i->reg);
1244 } else {
Dan Gohman1e57df32008-02-10 18:45:23 +00001245 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246 "Can only allocate virtual registers!");
1247 vrm_->clearVirt(i->reg);
1248 unhandled_.push(i);
1249 }
Evan Chengb6aa6712007-11-04 08:32:21 +00001250
Evan Cheng29b4cf62009-04-20 08:01:12 +00001251 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1252 if (ii == DowngradeMap.end())
1253 // It interval has a preference, it must be defined by a copy. Clear the
1254 // preference now since the source interval allocation may have been
1255 // undone as well.
1256 i->preference = 0;
1257 else {
1258 UpgradeRegister(ii->second);
1259 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260 }
1261
1262 // Rewind the iterators in the active, inactive, and fixed lists back to the
1263 // point we reverted to.
1264 RevertVectorIteratorsTo(active_, earliestStart);
1265 RevertVectorIteratorsTo(inactive_, earliestStart);
1266 RevertVectorIteratorsTo(fixed_, earliestStart);
1267
Evan Cheng29b4cf62009-04-20 08:01:12 +00001268 // Scan the rest and undo each interval that expired after t and
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001269 // insert it in active (the next iteration of the algorithm will
1270 // put it in inactive if required)
1271 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1272 LiveInterval *HI = handled_[i];
1273 if (!HI->expiredAt(earliestStart) &&
1274 HI->expiredAt(cur->beginNumber())) {
1275 DOUT << "\t\t\tundo changes for: " << *HI << '\n';
1276 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman1e57df32008-02-10 18:45:23 +00001277 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng99aece72009-05-01 01:03:49 +00001278 addRegUse(vrm_->getPhys(HI->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001279 }
1280 }
1281
Evan Cheng29b4cf62009-04-20 08:01:12 +00001282 // Merge added with unhandled.
1283 // This also update the NextReloadMap. That is, it adds mapping from a
1284 // register defined by a reload from SS to the next reload from SS in the
1285 // same basic block.
1286 MachineBasicBlock *LastReloadMBB = 0;
1287 LiveInterval *LastReload = 0;
1288 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1289 std::sort(added.begin(), added.end(), LISorter());
1290 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1291 LiveInterval *ReloadLi = added[i];
1292 if (ReloadLi->weight == HUGE_VALF &&
1293 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1294 unsigned ReloadIdx = ReloadLi->beginNumber();
1295 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1296 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1297 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1298 // Last reload of same SS is in the same MBB. We want to try to
1299 // allocate both reloads the same register and make sure the reg
1300 // isn't clobbered in between if at all possible.
1301 assert(LastReload->beginNumber() < ReloadIdx);
1302 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1303 }
1304 LastReloadMBB = ReloadMBB;
1305 LastReload = ReloadLi;
1306 LastReloadSS = ReloadSS;
1307 }
1308 unhandled_.push(ReloadLi);
1309 }
1310}
1311
1312unsigned RALinScan::getFreePhysReg(const TargetRegisterClass *RC,
1313 unsigned MaxInactiveCount,
1314 SmallVector<unsigned, 256> &inactiveCounts,
1315 bool SkipDGRegs) {
1316 unsigned FreeReg = 0;
1317 unsigned FreeRegInactiveCount = 0;
1318
1319 TargetRegisterClass::iterator I = RC->allocation_order_begin(*mf_);
1320 TargetRegisterClass::iterator E = RC->allocation_order_end(*mf_);
1321 assert(I != E && "No allocatable register in this register class!");
1322
1323 // Scan for the first available register.
1324 for (; I != E; ++I) {
1325 unsigned Reg = *I;
1326 // Ignore "downgraded" registers.
1327 if (SkipDGRegs && DowngradedRegs.count(Reg))
1328 continue;
Evan Cheng99aece72009-05-01 01:03:49 +00001329 if (isRegAvail(Reg)) {
Evan Cheng29b4cf62009-04-20 08:01:12 +00001330 FreeReg = Reg;
1331 if (FreeReg < inactiveCounts.size())
1332 FreeRegInactiveCount = inactiveCounts[FreeReg];
1333 else
1334 FreeRegInactiveCount = 0;
1335 break;
1336 }
1337 }
1338
1339 // If there are no free regs, or if this reg has the max inactive count,
1340 // return this register.
1341 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount)
1342 return FreeReg;
1343
1344 // Continue scanning the registers, looking for the one with the highest
1345 // inactive count. Alkis found that this reduced register pressure very
1346 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1347 // reevaluated now.
1348 for (; I != E; ++I) {
1349 unsigned Reg = *I;
1350 // Ignore "downgraded" registers.
1351 if (SkipDGRegs && DowngradedRegs.count(Reg))
1352 continue;
Evan Cheng99aece72009-05-01 01:03:49 +00001353 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Evan Cheng29b4cf62009-04-20 08:01:12 +00001354 FreeRegInactiveCount < inactiveCounts[Reg]) {
1355 FreeReg = Reg;
1356 FreeRegInactiveCount = inactiveCounts[Reg];
1357 if (FreeRegInactiveCount == MaxInactiveCount)
1358 break; // We found the one with the max inactive count.
1359 }
1360 }
1361
1362 return FreeReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363}
1364
1365/// getFreePhysReg - return a free physical register for this virtual register
1366/// interval if we have one, otherwise return 0.
1367unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001368 SmallVector<unsigned, 256> inactiveCounts;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369 unsigned MaxInactiveCount = 0;
1370
Evan Cheng06b74c52008-09-18 22:38:47 +00001371 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1373
1374 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1375 i != e; ++i) {
1376 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001377 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378 "Can only allocate virtual registers!");
1379
1380 // If this is not in a related reg class to the register we're allocating,
1381 // don't check it.
Evan Cheng06b74c52008-09-18 22:38:47 +00001382 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001383 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1384 reg = vrm_->getPhys(reg);
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001385 if (inactiveCounts.size() <= reg)
1386 inactiveCounts.resize(reg+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387 ++inactiveCounts[reg];
1388 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1389 }
1390 }
1391
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen94464072008-09-24 01:07:17 +00001393 // available first.
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001394 if (cur->preference) {
Evan Chengb10cd052009-04-29 00:42:27 +00001395 DOUT << "(preferred: " << tri_->getName(cur->preference) << ") ";
Evan Cheng99aece72009-05-01 01:03:49 +00001396 if (isRegAvail(cur->preference) &&
Evan Chengb10cd052009-04-29 00:42:27 +00001397 RC->contains(cur->preference))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398 return cur->preference;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001399 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400
Evan Cheng29b4cf62009-04-20 08:01:12 +00001401 if (!DowngradedRegs.empty()) {
1402 unsigned FreeReg = getFreePhysReg(RC, MaxInactiveCount, inactiveCounts,
1403 true);
1404 if (FreeReg)
1405 return FreeReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406 }
Evan Cheng29b4cf62009-04-20 08:01:12 +00001407 return getFreePhysReg(RC, MaxInactiveCount, inactiveCounts, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408}
1409
1410FunctionPass* llvm::createLinearScanRegisterAllocator() {
1411 return new RALinScan();
1412}