blob: 0313ef4b71eded8c8d53f2b4c7d48efa92e28008 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000081 bool isThumbTwo() const {
82 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
83 }
Jim Grosbach194bd892011-08-16 22:20:01 +000084 bool hasV6Ops() const {
85 return STI.getFeatureBits() & ARM::HasV6Ops;
86 }
Evan Cheng32869202011-07-08 22:36:29 +000087 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000088 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
89 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000090 }
Evan Chengebdeeab2011-07-08 01:53:10 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// @name Auto-generated Match Functions
93 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000094
Chris Lattner0692ee62010-09-06 19:11:01 +000095#define GET_ASSEMBLER_HEADER
96#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000097
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000098 /// }
99
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000104 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000105 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000106 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000107 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000108 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000109 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000110 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
111 StringRef Op, int Low, int High);
112 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
113 return parsePKHImm(O, "lsl", 0, 31);
114 }
115 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
116 return parsePKHImm(O, "asr", 1, 32);
117 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000118 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000119 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000120 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000121 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000122 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000123 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000124
125 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000126 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000127 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000128 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
129 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000130 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000131 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000132 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000134 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
136 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
138 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
139 const SmallVectorImpl<MCParsedAsmOperand*> &);
140 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
141 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000142 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
143 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000144 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
145 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000146 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
147 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000148
149 bool validateInstruction(MCInst &Inst,
150 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000151 void processInstruction(MCInst &Inst,
152 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000153 bool shouldOmitCCOutOperand(StringRef Mnemonic,
154 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000155
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000156public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000157 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000158 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
159 Match_RequiresV6,
160 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000161 };
162
Evan Chengffc0e732011-07-09 05:47:46 +0000163 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000164 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000165 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000166
Evan Chengebdeeab2011-07-08 01:53:10 +0000167 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000168 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000169 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000170
Jim Grosbach1355cf12011-07-26 17:10:22 +0000171 // Implementation of the MCTargetAsmParser interface:
172 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
173 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000174 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000175 bool ParseDirective(AsmToken DirectiveID);
176
Jim Grosbach47a0d522011-08-16 20:45:50 +0000177 unsigned checkTargetMatchPredicate(MCInst &Inst);
178
Jim Grosbach1355cf12011-07-26 17:10:22 +0000179 bool MatchAndEmitInstruction(SMLoc IDLoc,
180 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
181 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000182};
Jim Grosbach16c74252010-10-29 14:46:02 +0000183} // end anonymous namespace
184
Chris Lattner3a697562010-10-28 17:20:03 +0000185namespace {
186
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000187/// ARMOperand - Instances of this class represent a parsed ARM machine
188/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000189class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000190 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000191 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000192 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000193 CoprocNum,
194 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000195 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000196 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000197 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000198 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000199 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000200 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000201 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000202 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000203 DPRRegisterList,
204 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000205 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000206 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000207 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000208 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000209 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000210 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000211 } Kind;
212
Sean Callanan76264762010-04-02 22:27:05 +0000213 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000214 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000215
216 union {
217 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000218 ARMCC::CondCodes Val;
219 } CC;
220
221 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000222 ARM_MB::MemBOpt Val;
223 } MBOpt;
224
225 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000226 unsigned Val;
227 } Cop;
228
229 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000230 ARM_PROC::IFlags Val;
231 } IFlags;
232
233 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000234 unsigned Val;
235 } MMask;
236
237 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000238 const char *Data;
239 unsigned Length;
240 } Tok;
241
242 struct {
243 unsigned RegNum;
244 } Reg;
245
Bill Wendling8155e5b2010-11-06 22:19:43 +0000246 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000247 const MCExpr *Val;
248 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000249
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000250 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000251 struct {
252 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000253 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
254 // was specified.
255 const MCConstantExpr *OffsetImm; // Offset immediate value
256 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
257 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000258 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000259 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000260 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000261
262 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000263 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000264 bool isAdd;
265 ARM_AM::ShiftOpc ShiftTy;
266 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000267 } PostIdxReg;
268
269 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000270 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000271 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000272 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000273 struct {
274 ARM_AM::ShiftOpc ShiftTy;
275 unsigned SrcReg;
276 unsigned ShiftReg;
277 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000278 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000279 struct {
280 ARM_AM::ShiftOpc ShiftTy;
281 unsigned SrcReg;
282 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000283 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000284 struct {
285 unsigned Imm;
286 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000287 struct {
288 unsigned LSB;
289 unsigned Width;
290 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000291 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000292
Bill Wendling146018f2010-11-06 21:42:12 +0000293 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
294public:
Sean Callanan76264762010-04-02 22:27:05 +0000295 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
296 Kind = o.Kind;
297 StartLoc = o.StartLoc;
298 EndLoc = o.EndLoc;
299 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000300 case CondCode:
301 CC = o.CC;
302 break;
Sean Callanan76264762010-04-02 22:27:05 +0000303 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000304 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000305 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000306 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000307 case Register:
308 Reg = o.Reg;
309 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000310 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000311 case DPRRegisterList:
312 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000313 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000314 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000315 case CoprocNum:
316 case CoprocReg:
317 Cop = o.Cop;
318 break;
Sean Callanan76264762010-04-02 22:27:05 +0000319 case Immediate:
320 Imm = o.Imm;
321 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000322 case MemBarrierOpt:
323 MBOpt = o.MBOpt;
324 break;
Sean Callanan76264762010-04-02 22:27:05 +0000325 case Memory:
326 Mem = o.Mem;
327 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000328 case PostIndexRegister:
329 PostIdxReg = o.PostIdxReg;
330 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000331 case MSRMask:
332 MMask = o.MMask;
333 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000334 case ProcIFlags:
335 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000336 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000337 case ShifterImmediate:
338 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000339 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000340 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000341 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000342 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000343 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000344 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000345 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000346 case RotateImmediate:
347 RotImm = o.RotImm;
348 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000349 case BitfieldDescriptor:
350 Bitfield = o.Bitfield;
351 break;
Sean Callanan76264762010-04-02 22:27:05 +0000352 }
353 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000354
Sean Callanan76264762010-04-02 22:27:05 +0000355 /// getStartLoc - Get the location of the first token of this operand.
356 SMLoc getStartLoc() const { return StartLoc; }
357 /// getEndLoc - Get the location of the last token of this operand.
358 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000359
Daniel Dunbar8462b302010-08-11 06:36:53 +0000360 ARMCC::CondCodes getCondCode() const {
361 assert(Kind == CondCode && "Invalid access!");
362 return CC.Val;
363 }
364
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000365 unsigned getCoproc() const {
366 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
367 return Cop.Val;
368 }
369
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000370 StringRef getToken() const {
371 assert(Kind == Token && "Invalid access!");
372 return StringRef(Tok.Data, Tok.Length);
373 }
374
375 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000376 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000377 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000378 }
379
Bill Wendling5fa22a12010-11-09 23:28:44 +0000380 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000381 assert((Kind == RegisterList || Kind == DPRRegisterList ||
382 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000383 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000384 }
385
Kevin Enderbycfe07242009-10-13 22:19:02 +0000386 const MCExpr *getImm() const {
387 assert(Kind == Immediate && "Invalid access!");
388 return Imm.Val;
389 }
390
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000391 ARM_MB::MemBOpt getMemBarrierOpt() const {
392 assert(Kind == MemBarrierOpt && "Invalid access!");
393 return MBOpt.Val;
394 }
395
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000396 ARM_PROC::IFlags getProcIFlags() const {
397 assert(Kind == ProcIFlags && "Invalid access!");
398 return IFlags.Val;
399 }
400
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000401 unsigned getMSRMask() const {
402 assert(Kind == MSRMask && "Invalid access!");
403 return MMask.Val;
404 }
405
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000406 bool isCoprocNum() const { return Kind == CoprocNum; }
407 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000408 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000409 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000410 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000411 bool isImm0_255() const {
412 if (Kind != Immediate)
413 return false;
414 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
415 if (!CE) return false;
416 int64_t Value = CE->getValue();
417 return Value >= 0 && Value < 256;
418 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000419 bool isImm0_7() const {
420 if (Kind != Immediate)
421 return false;
422 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
423 if (!CE) return false;
424 int64_t Value = CE->getValue();
425 return Value >= 0 && Value < 8;
426 }
427 bool isImm0_15() const {
428 if (Kind != Immediate)
429 return false;
430 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
431 if (!CE) return false;
432 int64_t Value = CE->getValue();
433 return Value >= 0 && Value < 16;
434 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000435 bool isImm0_31() const {
436 if (Kind != Immediate)
437 return false;
438 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
439 if (!CE) return false;
440 int64_t Value = CE->getValue();
441 return Value >= 0 && Value < 32;
442 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000443 bool isImm1_16() const {
444 if (Kind != Immediate)
445 return false;
446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
447 if (!CE) return false;
448 int64_t Value = CE->getValue();
449 return Value > 0 && Value < 17;
450 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000451 bool isImm1_32() const {
452 if (Kind != Immediate)
453 return false;
454 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
455 if (!CE) return false;
456 int64_t Value = CE->getValue();
457 return Value > 0 && Value < 33;
458 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000459 bool isImm0_65535() const {
460 if (Kind != Immediate)
461 return false;
462 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
463 if (!CE) return false;
464 int64_t Value = CE->getValue();
465 return Value >= 0 && Value < 65536;
466 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000467 bool isImm0_65535Expr() const {
468 if (Kind != Immediate)
469 return false;
470 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
471 // If it's not a constant expression, it'll generate a fixup and be
472 // handled later.
473 if (!CE) return true;
474 int64_t Value = CE->getValue();
475 return Value >= 0 && Value < 65536;
476 }
Jim Grosbached838482011-07-26 16:24:27 +0000477 bool isImm24bit() const {
478 if (Kind != Immediate)
479 return false;
480 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
481 if (!CE) return false;
482 int64_t Value = CE->getValue();
483 return Value >= 0 && Value <= 0xffffff;
484 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000485 bool isPKHLSLImm() const {
486 if (Kind != Immediate)
487 return false;
488 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
489 if (!CE) return false;
490 int64_t Value = CE->getValue();
491 return Value >= 0 && Value < 32;
492 }
493 bool isPKHASRImm() const {
494 if (Kind != Immediate)
495 return false;
496 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
497 if (!CE) return false;
498 int64_t Value = CE->getValue();
499 return Value > 0 && Value <= 32;
500 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000501 bool isARMSOImm() const {
502 if (Kind != Immediate)
503 return false;
504 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
505 if (!CE) return false;
506 int64_t Value = CE->getValue();
507 return ARM_AM::getSOImmVal(Value) != -1;
508 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000509 bool isT2SOImm() const {
510 if (Kind != Immediate)
511 return false;
512 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
513 if (!CE) return false;
514 int64_t Value = CE->getValue();
515 return ARM_AM::getT2SOImmVal(Value) != -1;
516 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000517 bool isSetEndImm() const {
518 if (Kind != Immediate)
519 return false;
520 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
521 if (!CE) return false;
522 int64_t Value = CE->getValue();
523 return Value == 1 || Value == 0;
524 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000525 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000526 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000527 bool isDPRRegList() const { return Kind == DPRRegisterList; }
528 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000529 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000530 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000531 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000532 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000533 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
534 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000535 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000536 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000537 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
538 bool isPostIdxReg() const {
539 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
540 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000541 bool isMemNoOffset() const {
542 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000543 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000544 // No offset of any kind.
545 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000546 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000547 bool isAddrMode2() const {
548 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000549 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000550 // Check for register offset.
551 if (Mem.OffsetRegNum) return true;
552 // Immediate offset in range [-4095, 4095].
553 if (!Mem.OffsetImm) return true;
554 int64_t Val = Mem.OffsetImm->getValue();
555 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000556 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000557 bool isAM2OffsetImm() const {
558 if (Kind != Immediate)
559 return false;
560 // Immediate offset in range [-4095, 4095].
561 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
562 if (!CE) return false;
563 int64_t Val = CE->getValue();
564 return Val > -4096 && Val < 4096;
565 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000566 bool isAddrMode3() const {
567 if (Kind != Memory)
568 return false;
569 // No shifts are legal for AM3.
570 if (Mem.ShiftType != ARM_AM::no_shift) return false;
571 // Check for register offset.
572 if (Mem.OffsetRegNum) return true;
573 // Immediate offset in range [-255, 255].
574 if (!Mem.OffsetImm) return true;
575 int64_t Val = Mem.OffsetImm->getValue();
576 return Val > -256 && Val < 256;
577 }
578 bool isAM3Offset() const {
579 if (Kind != Immediate && Kind != PostIndexRegister)
580 return false;
581 if (Kind == PostIndexRegister)
582 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
583 // Immediate offset in range [-255, 255].
584 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
585 if (!CE) return false;
586 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000587 // Special case, #-0 is INT32_MIN.
588 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000589 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000590 bool isAddrMode5() const {
591 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000592 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000593 // Check for register offset.
594 if (Mem.OffsetRegNum) return false;
595 // Immediate offset in range [-1020, 1020] and a multiple of 4.
596 if (!Mem.OffsetImm) return true;
597 int64_t Val = Mem.OffsetImm->getValue();
598 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000599 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000600 bool isMemRegOffset() const {
601 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000602 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000603 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000604 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000605 bool isMemThumbRR() const {
606 // Thumb reg+reg addressing is simple. Just two registers, a base and
607 // an offset. No shifts, negations or any other complicating factors.
608 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
609 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000610 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000611 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000612 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 bool isMemImm8Offset() const {
614 if (Kind != Memory || Mem.OffsetRegNum != 0)
615 return false;
616 // Immediate offset in range [-255, 255].
617 if (!Mem.OffsetImm) return true;
618 int64_t Val = Mem.OffsetImm->getValue();
619 return Val > -256 && Val < 256;
620 }
621 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000622 // If we have an immediate that's not a constant, treat it as a label
623 // reference needing a fixup. If it is a constant, it's something else
624 // and we reject it.
625 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
626 return true;
627
Jim Grosbach7ce05792011-08-03 23:50:40 +0000628 if (Kind != Memory || Mem.OffsetRegNum != 0)
629 return false;
630 // Immediate offset in range [-4095, 4095].
631 if (!Mem.OffsetImm) return true;
632 int64_t Val = Mem.OffsetImm->getValue();
633 return Val > -4096 && Val < 4096;
634 }
635 bool isPostIdxImm8() const {
636 if (Kind != Immediate)
637 return false;
638 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
639 if (!CE) return false;
640 int64_t Val = CE->getValue();
641 return Val > -256 && Val < 256;
642 }
643
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000644 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000645 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000646
647 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000648 // Add as immediates when possible. Null MCExpr = 0.
649 if (Expr == 0)
650 Inst.addOperand(MCOperand::CreateImm(0));
651 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000652 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
653 else
654 Inst.addOperand(MCOperand::CreateExpr(Expr));
655 }
656
Daniel Dunbar8462b302010-08-11 06:36:53 +0000657 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000658 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000659 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000660 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
661 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000662 }
663
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000664 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
665 assert(N == 1 && "Invalid number of operands!");
666 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
667 }
668
669 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
670 assert(N == 1 && "Invalid number of operands!");
671 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
672 }
673
Jim Grosbachd67641b2010-12-06 18:21:12 +0000674 void addCCOutOperands(MCInst &Inst, unsigned N) const {
675 assert(N == 1 && "Invalid number of operands!");
676 Inst.addOperand(MCOperand::CreateReg(getReg()));
677 }
678
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000679 void addRegOperands(MCInst &Inst, unsigned N) const {
680 assert(N == 1 && "Invalid number of operands!");
681 Inst.addOperand(MCOperand::CreateReg(getReg()));
682 }
683
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000684 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000685 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000686 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
687 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
688 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000689 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000690 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000691 }
692
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000693 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000694 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000695 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
696 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000697 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000698 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000699 }
700
701
Jim Grosbach580f4a92011-07-25 22:20:28 +0000702 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000703 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000704 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
705 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000706 }
707
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000708 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000709 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000710 const SmallVectorImpl<unsigned> &RegList = getRegList();
711 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000712 I = RegList.begin(), E = RegList.end(); I != E; ++I)
713 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000714 }
715
Bill Wendling0f630752010-11-17 04:32:08 +0000716 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
717 addRegListOperands(Inst, N);
718 }
719
720 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
721 addRegListOperands(Inst, N);
722 }
723
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000724 void addRotImmOperands(MCInst &Inst, unsigned N) const {
725 assert(N == 1 && "Invalid number of operands!");
726 // Encoded as val>>3. The printer handles display as 8, 16, 24.
727 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
728 }
729
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000730 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
731 assert(N == 1 && "Invalid number of operands!");
732 // Munge the lsb/width into a bitfield mask.
733 unsigned lsb = Bitfield.LSB;
734 unsigned width = Bitfield.Width;
735 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
736 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
737 (32 - (lsb + width)));
738 Inst.addOperand(MCOperand::CreateImm(Mask));
739 }
740
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000741 void addImmOperands(MCInst &Inst, unsigned N) const {
742 assert(N == 1 && "Invalid number of operands!");
743 addExpr(Inst, getImm());
744 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000745
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000746 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
747 assert(N == 1 && "Invalid number of operands!");
748 addExpr(Inst, getImm());
749 }
750
Jim Grosbach83ab0702011-07-13 22:01:08 +0000751 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
752 assert(N == 1 && "Invalid number of operands!");
753 addExpr(Inst, getImm());
754 }
755
756 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
757 assert(N == 1 && "Invalid number of operands!");
758 addExpr(Inst, getImm());
759 }
760
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000761 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
762 assert(N == 1 && "Invalid number of operands!");
763 addExpr(Inst, getImm());
764 }
765
Jim Grosbachf4943352011-07-25 23:09:14 +0000766 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
767 assert(N == 1 && "Invalid number of operands!");
768 // The constant encodes as the immediate-1, and we store in the instruction
769 // the bits as encoded, so subtract off one here.
770 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
771 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
772 }
773
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000774 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
775 assert(N == 1 && "Invalid number of operands!");
776 // The constant encodes as the immediate-1, and we store in the instruction
777 // the bits as encoded, so subtract off one here.
778 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
779 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
780 }
781
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000782 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
783 assert(N == 1 && "Invalid number of operands!");
784 addExpr(Inst, getImm());
785 }
786
Jim Grosbachffa32252011-07-19 19:13:28 +0000787 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
788 assert(N == 1 && "Invalid number of operands!");
789 addExpr(Inst, getImm());
790 }
791
Jim Grosbached838482011-07-26 16:24:27 +0000792 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
793 assert(N == 1 && "Invalid number of operands!");
794 addExpr(Inst, getImm());
795 }
796
Jim Grosbachf6c05252011-07-21 17:23:04 +0000797 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
798 assert(N == 1 && "Invalid number of operands!");
799 addExpr(Inst, getImm());
800 }
801
802 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
803 assert(N == 1 && "Invalid number of operands!");
804 // An ASR value of 32 encodes as 0, so that's how we want to add it to
805 // the instruction as well.
806 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
807 int Val = CE->getValue();
808 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
809 }
810
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000811 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
812 assert(N == 1 && "Invalid number of operands!");
813 addExpr(Inst, getImm());
814 }
815
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000816 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
817 assert(N == 1 && "Invalid number of operands!");
818 addExpr(Inst, getImm());
819 }
820
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000821 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
822 assert(N == 1 && "Invalid number of operands!");
823 addExpr(Inst, getImm());
824 }
825
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000826 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
827 assert(N == 1 && "Invalid number of operands!");
828 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
829 }
830
Jim Grosbach7ce05792011-08-03 23:50:40 +0000831 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
832 assert(N == 1 && "Invalid number of operands!");
833 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000834 }
835
Jim Grosbach7ce05792011-08-03 23:50:40 +0000836 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
837 assert(N == 3 && "Invalid number of operands!");
838 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
839 if (!Mem.OffsetRegNum) {
840 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
841 // Special case for #-0
842 if (Val == INT32_MIN) Val = 0;
843 if (Val < 0) Val = -Val;
844 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
845 } else {
846 // For register offset, we encode the shift type and negation flag
847 // here.
848 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000849 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000850 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000851 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
852 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
853 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000854 }
855
Jim Grosbach039c2e12011-08-04 23:01:30 +0000856 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
857 assert(N == 2 && "Invalid number of operands!");
858 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
859 assert(CE && "non-constant AM2OffsetImm operand!");
860 int32_t Val = CE->getValue();
861 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
862 // Special case for #-0
863 if (Val == INT32_MIN) Val = 0;
864 if (Val < 0) Val = -Val;
865 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
866 Inst.addOperand(MCOperand::CreateReg(0));
867 Inst.addOperand(MCOperand::CreateImm(Val));
868 }
869
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000870 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
871 assert(N == 3 && "Invalid number of operands!");
872 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
873 if (!Mem.OffsetRegNum) {
874 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
875 // Special case for #-0
876 if (Val == INT32_MIN) Val = 0;
877 if (Val < 0) Val = -Val;
878 Val = ARM_AM::getAM3Opc(AddSub, Val);
879 } else {
880 // For register offset, we encode the shift type and negation flag
881 // here.
882 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
883 }
884 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
885 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
886 Inst.addOperand(MCOperand::CreateImm(Val));
887 }
888
889 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
890 assert(N == 2 && "Invalid number of operands!");
891 if (Kind == PostIndexRegister) {
892 int32_t Val =
893 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
894 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
895 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000896 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000897 }
898
899 // Constant offset.
900 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
901 int32_t Val = CE->getValue();
902 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
903 // Special case for #-0
904 if (Val == INT32_MIN) Val = 0;
905 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000906 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000907 Inst.addOperand(MCOperand::CreateReg(0));
908 Inst.addOperand(MCOperand::CreateImm(Val));
909 }
910
Jim Grosbach7ce05792011-08-03 23:50:40 +0000911 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
912 assert(N == 2 && "Invalid number of operands!");
913 // The lower two bits are always zero and as such are not encoded.
914 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
915 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
916 // Special case for #-0
917 if (Val == INT32_MIN) Val = 0;
918 if (Val < 0) Val = -Val;
919 Val = ARM_AM::getAM5Opc(AddSub, Val);
920 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
921 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000922 }
923
Jim Grosbach7ce05792011-08-03 23:50:40 +0000924 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
925 assert(N == 2 && "Invalid number of operands!");
926 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
927 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
928 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000929 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000930
Jim Grosbach7ce05792011-08-03 23:50:40 +0000931 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
932 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000933 // If this is an immediate, it's a label reference.
934 if (Kind == Immediate) {
935 addExpr(Inst, getImm());
936 Inst.addOperand(MCOperand::CreateImm(0));
937 return;
938 }
939
940 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000941 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
942 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
943 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000944 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000945
Jim Grosbach7ce05792011-08-03 23:50:40 +0000946 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
947 assert(N == 3 && "Invalid number of operands!");
948 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000949 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000950 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
951 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
952 Inst.addOperand(MCOperand::CreateImm(Val));
953 }
954
955 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
956 assert(N == 2 && "Invalid number of operands!");
957 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
958 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
959 }
960
961 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
962 assert(N == 1 && "Invalid number of operands!");
963 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
964 assert(CE && "non-constant post-idx-imm8 operand!");
965 int Imm = CE->getValue();
966 bool isAdd = Imm >= 0;
967 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
968 Inst.addOperand(MCOperand::CreateImm(Imm));
969 }
970
971 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
972 assert(N == 2 && "Invalid number of operands!");
973 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000974 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
975 }
976
977 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
978 assert(N == 2 && "Invalid number of operands!");
979 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
980 // The sign, shift type, and shift amount are encoded in a single operand
981 // using the AM2 encoding helpers.
982 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
983 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
984 PostIdxReg.ShiftTy);
985 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000986 }
987
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000988 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
989 assert(N == 1 && "Invalid number of operands!");
990 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
991 }
992
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000993 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
994 assert(N == 1 && "Invalid number of operands!");
995 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
996 }
997
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000998 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000999
Chris Lattner3a697562010-10-28 17:20:03 +00001000 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1001 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001002 Op->CC.Val = CC;
1003 Op->StartLoc = S;
1004 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001005 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001006 }
1007
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001008 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1009 ARMOperand *Op = new ARMOperand(CoprocNum);
1010 Op->Cop.Val = CopVal;
1011 Op->StartLoc = S;
1012 Op->EndLoc = S;
1013 return Op;
1014 }
1015
1016 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1017 ARMOperand *Op = new ARMOperand(CoprocReg);
1018 Op->Cop.Val = CopVal;
1019 Op->StartLoc = S;
1020 Op->EndLoc = S;
1021 return Op;
1022 }
1023
Jim Grosbachd67641b2010-12-06 18:21:12 +00001024 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1025 ARMOperand *Op = new ARMOperand(CCOut);
1026 Op->Reg.RegNum = RegNum;
1027 Op->StartLoc = S;
1028 Op->EndLoc = S;
1029 return Op;
1030 }
1031
Chris Lattner3a697562010-10-28 17:20:03 +00001032 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1033 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001034 Op->Tok.Data = Str.data();
1035 Op->Tok.Length = Str.size();
1036 Op->StartLoc = S;
1037 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001038 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001039 }
1040
Bill Wendling50d0f582010-11-18 23:43:05 +00001041 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001042 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001043 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001044 Op->StartLoc = S;
1045 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001046 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001047 }
1048
Jim Grosbache8606dc2011-07-13 17:50:29 +00001049 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1050 unsigned SrcReg,
1051 unsigned ShiftReg,
1052 unsigned ShiftImm,
1053 SMLoc S, SMLoc E) {
1054 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001055 Op->RegShiftedReg.ShiftTy = ShTy;
1056 Op->RegShiftedReg.SrcReg = SrcReg;
1057 Op->RegShiftedReg.ShiftReg = ShiftReg;
1058 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001059 Op->StartLoc = S;
1060 Op->EndLoc = E;
1061 return Op;
1062 }
1063
Owen Anderson92a20222011-07-21 18:54:16 +00001064 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1065 unsigned SrcReg,
1066 unsigned ShiftImm,
1067 SMLoc S, SMLoc E) {
1068 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001069 Op->RegShiftedImm.ShiftTy = ShTy;
1070 Op->RegShiftedImm.SrcReg = SrcReg;
1071 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001072 Op->StartLoc = S;
1073 Op->EndLoc = E;
1074 return Op;
1075 }
1076
Jim Grosbach580f4a92011-07-25 22:20:28 +00001077 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001078 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001079 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1080 Op->ShifterImm.isASR = isASR;
1081 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001082 Op->StartLoc = S;
1083 Op->EndLoc = E;
1084 return Op;
1085 }
1086
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001087 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1088 ARMOperand *Op = new ARMOperand(RotateImmediate);
1089 Op->RotImm.Imm = Imm;
1090 Op->StartLoc = S;
1091 Op->EndLoc = E;
1092 return Op;
1093 }
1094
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001095 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1096 SMLoc S, SMLoc E) {
1097 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1098 Op->Bitfield.LSB = LSB;
1099 Op->Bitfield.Width = Width;
1100 Op->StartLoc = S;
1101 Op->EndLoc = E;
1102 return Op;
1103 }
1104
Bill Wendling7729e062010-11-09 22:44:22 +00001105 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001106 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001107 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001108 KindTy Kind = RegisterList;
1109
Evan Cheng275944a2011-07-25 21:32:49 +00001110 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1111 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001112 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001113 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1114 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001115 Kind = SPRRegisterList;
1116
1117 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001118 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001119 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001120 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001121 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001122 Op->StartLoc = StartLoc;
1123 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001124 return Op;
1125 }
1126
Chris Lattner3a697562010-10-28 17:20:03 +00001127 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1128 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001129 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001130 Op->StartLoc = S;
1131 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001132 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001133 }
1134
Jim Grosbach7ce05792011-08-03 23:50:40 +00001135 static ARMOperand *CreateMem(unsigned BaseRegNum,
1136 const MCConstantExpr *OffsetImm,
1137 unsigned OffsetRegNum,
1138 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001139 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001140 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001141 SMLoc S, SMLoc E) {
1142 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001143 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001144 Op->Mem.OffsetImm = OffsetImm;
1145 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001146 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001147 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001148 Op->Mem.isNegative = isNegative;
1149 Op->StartLoc = S;
1150 Op->EndLoc = E;
1151 return Op;
1152 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001153
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001154 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1155 ARM_AM::ShiftOpc ShiftTy,
1156 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001157 SMLoc S, SMLoc E) {
1158 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1159 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001160 Op->PostIdxReg.isAdd = isAdd;
1161 Op->PostIdxReg.ShiftTy = ShiftTy;
1162 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001163 Op->StartLoc = S;
1164 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001165 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001166 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001167
1168 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1169 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1170 Op->MBOpt.Val = Opt;
1171 Op->StartLoc = S;
1172 Op->EndLoc = S;
1173 return Op;
1174 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001175
1176 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1177 ARMOperand *Op = new ARMOperand(ProcIFlags);
1178 Op->IFlags.Val = IFlags;
1179 Op->StartLoc = S;
1180 Op->EndLoc = S;
1181 return Op;
1182 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001183
1184 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1185 ARMOperand *Op = new ARMOperand(MSRMask);
1186 Op->MMask.Val = MMask;
1187 Op->StartLoc = S;
1188 Op->EndLoc = S;
1189 return Op;
1190 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001191};
1192
1193} // end anonymous namespace.
1194
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001195void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001196 switch (Kind) {
1197 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001198 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001199 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001200 case CCOut:
1201 OS << "<ccout " << getReg() << ">";
1202 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001203 case CoprocNum:
1204 OS << "<coprocessor number: " << getCoproc() << ">";
1205 break;
1206 case CoprocReg:
1207 OS << "<coprocessor register: " << getCoproc() << ">";
1208 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001209 case MSRMask:
1210 OS << "<mask: " << getMSRMask() << ">";
1211 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001212 case Immediate:
1213 getImm()->print(OS);
1214 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001215 case MemBarrierOpt:
1216 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1217 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001218 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001219 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001220 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001221 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001222 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001223 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001224 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1225 << PostIdxReg.RegNum;
1226 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1227 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1228 << PostIdxReg.ShiftImm;
1229 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001230 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001231 case ProcIFlags: {
1232 OS << "<ARM_PROC::";
1233 unsigned IFlags = getProcIFlags();
1234 for (int i=2; i >= 0; --i)
1235 if (IFlags & (1 << i))
1236 OS << ARM_PROC::IFlagsToString(1 << i);
1237 OS << ">";
1238 break;
1239 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001240 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001241 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001242 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001243 case ShifterImmediate:
1244 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1245 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001246 break;
1247 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001248 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001249 << RegShiftedReg.SrcReg
1250 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1251 << ", " << RegShiftedReg.ShiftReg << ", "
1252 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001253 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001254 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001255 case ShiftedImmediate:
1256 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001257 << RegShiftedImm.SrcReg
1258 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1259 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001260 << ">";
1261 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001262 case RotateImmediate:
1263 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1264 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001265 case BitfieldDescriptor:
1266 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1267 << ", width: " << Bitfield.Width << ">";
1268 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001269 case RegisterList:
1270 case DPRRegisterList:
1271 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001272 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001273
Bill Wendling5fa22a12010-11-09 23:28:44 +00001274 const SmallVectorImpl<unsigned> &RegList = getRegList();
1275 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001276 I = RegList.begin(), E = RegList.end(); I != E; ) {
1277 OS << *I;
1278 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001279 }
1280
1281 OS << ">";
1282 break;
1283 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001284 case Token:
1285 OS << "'" << getToken() << "'";
1286 break;
1287 }
1288}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001289
1290/// @name Auto-generated Match Functions
1291/// {
1292
1293static unsigned MatchRegisterName(StringRef Name);
1294
1295/// }
1296
Bob Wilson69df7232011-02-03 21:46:10 +00001297bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1298 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001299 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001300
1301 return (RegNo == (unsigned)-1);
1302}
1303
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001304/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001305/// and if it is a register name the token is eaten and the register number is
1306/// returned. Otherwise return -1.
1307///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001308int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001309 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001310 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001311
Chris Lattnere5658fa2010-10-30 04:09:10 +00001312 // FIXME: Validate register for the current architecture; we have to do
1313 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001314 std::string upperCase = Tok.getString().str();
1315 std::string lowerCase = LowercaseString(upperCase);
1316 unsigned RegNum = MatchRegisterName(lowerCase);
1317 if (!RegNum) {
1318 RegNum = StringSwitch<unsigned>(lowerCase)
1319 .Case("r13", ARM::SP)
1320 .Case("r14", ARM::LR)
1321 .Case("r15", ARM::PC)
1322 .Case("ip", ARM::R12)
1323 .Default(0);
1324 }
1325 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001326
Chris Lattnere5658fa2010-10-30 04:09:10 +00001327 Parser.Lex(); // Eat identifier token.
1328 return RegNum;
1329}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001330
Jim Grosbach19906722011-07-13 18:49:30 +00001331// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1332// If a recoverable error occurs, return 1. If an irrecoverable error
1333// occurs, return -1. An irrecoverable error is one where tokens have been
1334// consumed in the process of trying to parse the shifter (i.e., when it is
1335// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001336int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001337 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1338 SMLoc S = Parser.getTok().getLoc();
1339 const AsmToken &Tok = Parser.getTok();
1340 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1341
1342 std::string upperCase = Tok.getString().str();
1343 std::string lowerCase = LowercaseString(upperCase);
1344 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1345 .Case("lsl", ARM_AM::lsl)
1346 .Case("lsr", ARM_AM::lsr)
1347 .Case("asr", ARM_AM::asr)
1348 .Case("ror", ARM_AM::ror)
1349 .Case("rrx", ARM_AM::rrx)
1350 .Default(ARM_AM::no_shift);
1351
1352 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001353 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001354
Jim Grosbache8606dc2011-07-13 17:50:29 +00001355 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001356
Jim Grosbache8606dc2011-07-13 17:50:29 +00001357 // The source register for the shift has already been added to the
1358 // operand list, so we need to pop it off and combine it into the shifted
1359 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001360 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001361 if (!PrevOp->isReg())
1362 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1363 int SrcReg = PrevOp->getReg();
1364 int64_t Imm = 0;
1365 int ShiftReg = 0;
1366 if (ShiftTy == ARM_AM::rrx) {
1367 // RRX Doesn't have an explicit shift amount. The encoder expects
1368 // the shift register to be the same as the source register. Seems odd,
1369 // but OK.
1370 ShiftReg = SrcReg;
1371 } else {
1372 // Figure out if this is shifted by a constant or a register (for non-RRX).
1373 if (Parser.getTok().is(AsmToken::Hash)) {
1374 Parser.Lex(); // Eat hash.
1375 SMLoc ImmLoc = Parser.getTok().getLoc();
1376 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001377 if (getParser().ParseExpression(ShiftExpr)) {
1378 Error(ImmLoc, "invalid immediate shift value");
1379 return -1;
1380 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001381 // The expression must be evaluatable as an immediate.
1382 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001383 if (!CE) {
1384 Error(ImmLoc, "invalid immediate shift value");
1385 return -1;
1386 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001387 // Range check the immediate.
1388 // lsl, ror: 0 <= imm <= 31
1389 // lsr, asr: 0 <= imm <= 32
1390 Imm = CE->getValue();
1391 if (Imm < 0 ||
1392 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1393 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001394 Error(ImmLoc, "immediate shift value out of range");
1395 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001396 }
1397 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001398 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001399 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001400 if (ShiftReg == -1) {
1401 Error (L, "expected immediate or register in shift operand");
1402 return -1;
1403 }
1404 } else {
1405 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001406 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001407 return -1;
1408 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001409 }
1410
Owen Anderson92a20222011-07-21 18:54:16 +00001411 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1412 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001413 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001414 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001415 else
1416 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1417 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001418
Jim Grosbach19906722011-07-13 18:49:30 +00001419 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001420}
1421
1422
Bill Wendling50d0f582010-11-18 23:43:05 +00001423/// Try to parse a register name. The token must be an Identifier when called.
1424/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1425/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001426///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001427/// TODO this is likely to change to allow different register types and or to
1428/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001429bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001430tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001431 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001432 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001433 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001434 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001435
Bill Wendling50d0f582010-11-18 23:43:05 +00001436 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001437
Chris Lattnere5658fa2010-10-30 04:09:10 +00001438 const AsmToken &ExclaimTok = Parser.getTok();
1439 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001440 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1441 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001442 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001443 }
1444
Bill Wendling50d0f582010-11-18 23:43:05 +00001445 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001446}
1447
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001448/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1449/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1450/// "c5", ...
1451static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001452 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1453 // but efficient.
1454 switch (Name.size()) {
1455 default: break;
1456 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001457 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001458 return -1;
1459 switch (Name[1]) {
1460 default: return -1;
1461 case '0': return 0;
1462 case '1': return 1;
1463 case '2': return 2;
1464 case '3': return 3;
1465 case '4': return 4;
1466 case '5': return 5;
1467 case '6': return 6;
1468 case '7': return 7;
1469 case '8': return 8;
1470 case '9': return 9;
1471 }
1472 break;
1473 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001474 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001475 return -1;
1476 switch (Name[2]) {
1477 default: return -1;
1478 case '0': return 10;
1479 case '1': return 11;
1480 case '2': return 12;
1481 case '3': return 13;
1482 case '4': return 14;
1483 case '5': return 15;
1484 }
1485 break;
1486 }
1487
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001488 return -1;
1489}
1490
Jim Grosbach43904292011-07-25 20:14:50 +00001491/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001492/// token must be an Identifier when called, and if it is a coprocessor
1493/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001494ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001495parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001496 SMLoc S = Parser.getTok().getLoc();
1497 const AsmToken &Tok = Parser.getTok();
1498 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1499
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001500 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001501 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001502 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001503
1504 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001505 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001506 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001507}
1508
Jim Grosbach43904292011-07-25 20:14:50 +00001509/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001510/// token must be an Identifier when called, and if it is a coprocessor
1511/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001512ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001513parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001514 SMLoc S = Parser.getTok().getLoc();
1515 const AsmToken &Tok = Parser.getTok();
1516 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1517
1518 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1519 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001520 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001521
1522 Parser.Lex(); // Eat identifier token.
1523 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001524 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001525}
1526
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001527/// Parse a register list, return it if successful else return null. The first
1528/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001529bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001530parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001531 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001532 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001533 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001534
Bill Wendling7729e062010-11-09 22:44:22 +00001535 // Read the rest of the registers in the list.
1536 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001537 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001538
Bill Wendling7729e062010-11-09 22:44:22 +00001539 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001540 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001541 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001542
Sean Callanan18b83232010-01-19 21:44:56 +00001543 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001544 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001545 if (RegTok.isNot(AsmToken::Identifier)) {
1546 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001547 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001548 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001549
Jim Grosbach1355cf12011-07-26 17:10:22 +00001550 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001551 if (RegNum == -1) {
1552 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001553 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001554 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001555
Bill Wendlinge7176102010-11-06 22:36:58 +00001556 if (IsRange) {
1557 int Reg = PrevRegNum;
1558 do {
1559 ++Reg;
1560 Registers.push_back(std::make_pair(Reg, RegLoc));
1561 } while (Reg != RegNum);
1562 } else {
1563 Registers.push_back(std::make_pair(RegNum, RegLoc));
1564 }
1565
1566 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001567 } while (Parser.getTok().is(AsmToken::Comma) ||
1568 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001569
1570 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001571 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001572 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1573 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001574 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001575 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001576
Bill Wendlinge7176102010-11-06 22:36:58 +00001577 SMLoc E = RCurlyTok.getLoc();
1578 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001579
Bill Wendlinge7176102010-11-06 22:36:58 +00001580 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001581 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001582 RI = Registers.begin(), RE = Registers.end();
1583
Bill Wendling7caebff2011-01-12 21:20:59 +00001584 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001585 bool EmittedWarning = false;
1586
Bill Wendling7caebff2011-01-12 21:20:59 +00001587 DenseMap<unsigned, bool> RegMap;
1588 RegMap[HighRegNum] = true;
1589
Bill Wendlinge7176102010-11-06 22:36:58 +00001590 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001591 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001592 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001593
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001594 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001595 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001596 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001597 }
1598
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001599 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001600 Warning(RegInfo.second,
1601 "register not in ascending order in register list");
1602
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001603 RegMap[Reg] = true;
1604 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001605 }
1606
Bill Wendling50d0f582010-11-18 23:43:05 +00001607 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1608 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001609}
1610
Jim Grosbach43904292011-07-25 20:14:50 +00001611/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001612ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001613parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001614 SMLoc S = Parser.getTok().getLoc();
1615 const AsmToken &Tok = Parser.getTok();
1616 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1617 StringRef OptStr = Tok.getString();
1618
1619 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1620 .Case("sy", ARM_MB::SY)
1621 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001622 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001623 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001624 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001625 .Case("ishst", ARM_MB::ISHST)
1626 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001627 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001628 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001629 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001630 .Case("osh", ARM_MB::OSH)
1631 .Case("oshst", ARM_MB::OSHST)
1632 .Default(~0U);
1633
1634 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001635 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001636
1637 Parser.Lex(); // Eat identifier token.
1638 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001639 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001640}
1641
Jim Grosbach43904292011-07-25 20:14:50 +00001642/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001643ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001644parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001645 SMLoc S = Parser.getTok().getLoc();
1646 const AsmToken &Tok = Parser.getTok();
1647 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1648 StringRef IFlagsStr = Tok.getString();
1649
1650 unsigned IFlags = 0;
1651 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1652 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1653 .Case("a", ARM_PROC::A)
1654 .Case("i", ARM_PROC::I)
1655 .Case("f", ARM_PROC::F)
1656 .Default(~0U);
1657
1658 // If some specific iflag is already set, it means that some letter is
1659 // present more than once, this is not acceptable.
1660 if (Flag == ~0U || (IFlags & Flag))
1661 return MatchOperand_NoMatch;
1662
1663 IFlags |= Flag;
1664 }
1665
1666 Parser.Lex(); // Eat identifier token.
1667 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1668 return MatchOperand_Success;
1669}
1670
Jim Grosbach43904292011-07-25 20:14:50 +00001671/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001672ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001673parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001674 SMLoc S = Parser.getTok().getLoc();
1675 const AsmToken &Tok = Parser.getTok();
1676 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1677 StringRef Mask = Tok.getString();
1678
1679 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1680 size_t Start = 0, Next = Mask.find('_');
1681 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001682 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001683 if (Next != StringRef::npos)
1684 Flags = Mask.slice(Next+1, Mask.size());
1685
1686 // FlagsVal contains the complete mask:
1687 // 3-0: Mask
1688 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1689 unsigned FlagsVal = 0;
1690
1691 if (SpecReg == "apsr") {
1692 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001693 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001694 .Case("g", 0x4) // same as CPSR_s
1695 .Case("nzcvqg", 0xc) // same as CPSR_fs
1696 .Default(~0U);
1697
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001698 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001699 if (!Flags.empty())
1700 return MatchOperand_NoMatch;
1701 else
1702 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001703 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001704 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001705 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1706 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001707 for (int i = 0, e = Flags.size(); i != e; ++i) {
1708 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1709 .Case("c", 1)
1710 .Case("x", 2)
1711 .Case("s", 4)
1712 .Case("f", 8)
1713 .Default(~0U);
1714
1715 // If some specific flag is already set, it means that some letter is
1716 // present more than once, this is not acceptable.
1717 if (FlagsVal == ~0U || (FlagsVal & Flag))
1718 return MatchOperand_NoMatch;
1719 FlagsVal |= Flag;
1720 }
1721 } else // No match for special register.
1722 return MatchOperand_NoMatch;
1723
1724 // Special register without flags are equivalent to "fc" flags.
1725 if (!FlagsVal)
1726 FlagsVal = 0x9;
1727
1728 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1729 if (SpecReg == "spsr")
1730 FlagsVal |= 16;
1731
1732 Parser.Lex(); // Eat identifier token.
1733 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1734 return MatchOperand_Success;
1735}
1736
Jim Grosbachf6c05252011-07-21 17:23:04 +00001737ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1738parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1739 int Low, int High) {
1740 const AsmToken &Tok = Parser.getTok();
1741 if (Tok.isNot(AsmToken::Identifier)) {
1742 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1743 return MatchOperand_ParseFail;
1744 }
1745 StringRef ShiftName = Tok.getString();
1746 std::string LowerOp = LowercaseString(Op);
1747 std::string UpperOp = UppercaseString(Op);
1748 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1749 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1750 return MatchOperand_ParseFail;
1751 }
1752 Parser.Lex(); // Eat shift type token.
1753
1754 // There must be a '#' and a shift amount.
1755 if (Parser.getTok().isNot(AsmToken::Hash)) {
1756 Error(Parser.getTok().getLoc(), "'#' expected");
1757 return MatchOperand_ParseFail;
1758 }
1759 Parser.Lex(); // Eat hash token.
1760
1761 const MCExpr *ShiftAmount;
1762 SMLoc Loc = Parser.getTok().getLoc();
1763 if (getParser().ParseExpression(ShiftAmount)) {
1764 Error(Loc, "illegal expression");
1765 return MatchOperand_ParseFail;
1766 }
1767 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1768 if (!CE) {
1769 Error(Loc, "constant expression expected");
1770 return MatchOperand_ParseFail;
1771 }
1772 int Val = CE->getValue();
1773 if (Val < Low || Val > High) {
1774 Error(Loc, "immediate value out of range");
1775 return MatchOperand_ParseFail;
1776 }
1777
1778 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1779
1780 return MatchOperand_Success;
1781}
1782
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001783ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1784parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1785 const AsmToken &Tok = Parser.getTok();
1786 SMLoc S = Tok.getLoc();
1787 if (Tok.isNot(AsmToken::Identifier)) {
1788 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1789 return MatchOperand_ParseFail;
1790 }
1791 int Val = StringSwitch<int>(Tok.getString())
1792 .Case("be", 1)
1793 .Case("le", 0)
1794 .Default(-1);
1795 Parser.Lex(); // Eat the token.
1796
1797 if (Val == -1) {
1798 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1799 return MatchOperand_ParseFail;
1800 }
1801 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1802 getContext()),
1803 S, Parser.getTok().getLoc()));
1804 return MatchOperand_Success;
1805}
1806
Jim Grosbach580f4a92011-07-25 22:20:28 +00001807/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1808/// instructions. Legal values are:
1809/// lsl #n 'n' in [0,31]
1810/// asr #n 'n' in [1,32]
1811/// n == 32 encoded as n == 0.
1812ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1813parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1814 const AsmToken &Tok = Parser.getTok();
1815 SMLoc S = Tok.getLoc();
1816 if (Tok.isNot(AsmToken::Identifier)) {
1817 Error(S, "shift operator 'asr' or 'lsl' expected");
1818 return MatchOperand_ParseFail;
1819 }
1820 StringRef ShiftName = Tok.getString();
1821 bool isASR;
1822 if (ShiftName == "lsl" || ShiftName == "LSL")
1823 isASR = false;
1824 else if (ShiftName == "asr" || ShiftName == "ASR")
1825 isASR = true;
1826 else {
1827 Error(S, "shift operator 'asr' or 'lsl' expected");
1828 return MatchOperand_ParseFail;
1829 }
1830 Parser.Lex(); // Eat the operator.
1831
1832 // A '#' and a shift amount.
1833 if (Parser.getTok().isNot(AsmToken::Hash)) {
1834 Error(Parser.getTok().getLoc(), "'#' expected");
1835 return MatchOperand_ParseFail;
1836 }
1837 Parser.Lex(); // Eat hash token.
1838
1839 const MCExpr *ShiftAmount;
1840 SMLoc E = Parser.getTok().getLoc();
1841 if (getParser().ParseExpression(ShiftAmount)) {
1842 Error(E, "malformed shift expression");
1843 return MatchOperand_ParseFail;
1844 }
1845 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1846 if (!CE) {
1847 Error(E, "shift amount must be an immediate");
1848 return MatchOperand_ParseFail;
1849 }
1850
1851 int64_t Val = CE->getValue();
1852 if (isASR) {
1853 // Shift amount must be in [1,32]
1854 if (Val < 1 || Val > 32) {
1855 Error(E, "'asr' shift amount must be in range [1,32]");
1856 return MatchOperand_ParseFail;
1857 }
1858 // asr #32 encoded as asr #0.
1859 if (Val == 32) Val = 0;
1860 } else {
1861 // Shift amount must be in [1,32]
1862 if (Val < 0 || Val > 31) {
1863 Error(E, "'lsr' shift amount must be in range [0,31]");
1864 return MatchOperand_ParseFail;
1865 }
1866 }
1867
1868 E = Parser.getTok().getLoc();
1869 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1870
1871 return MatchOperand_Success;
1872}
1873
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001874/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1875/// of instructions. Legal values are:
1876/// ror #n 'n' in {0, 8, 16, 24}
1877ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1878parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1879 const AsmToken &Tok = Parser.getTok();
1880 SMLoc S = Tok.getLoc();
1881 if (Tok.isNot(AsmToken::Identifier)) {
1882 Error(S, "rotate operator 'ror' expected");
1883 return MatchOperand_ParseFail;
1884 }
1885 StringRef ShiftName = Tok.getString();
1886 if (ShiftName != "ror" && ShiftName != "ROR") {
1887 Error(S, "rotate operator 'ror' expected");
1888 return MatchOperand_ParseFail;
1889 }
1890 Parser.Lex(); // Eat the operator.
1891
1892 // A '#' and a rotate amount.
1893 if (Parser.getTok().isNot(AsmToken::Hash)) {
1894 Error(Parser.getTok().getLoc(), "'#' expected");
1895 return MatchOperand_ParseFail;
1896 }
1897 Parser.Lex(); // Eat hash token.
1898
1899 const MCExpr *ShiftAmount;
1900 SMLoc E = Parser.getTok().getLoc();
1901 if (getParser().ParseExpression(ShiftAmount)) {
1902 Error(E, "malformed rotate expression");
1903 return MatchOperand_ParseFail;
1904 }
1905 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1906 if (!CE) {
1907 Error(E, "rotate amount must be an immediate");
1908 return MatchOperand_ParseFail;
1909 }
1910
1911 int64_t Val = CE->getValue();
1912 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1913 // normally, zero is represented in asm by omitting the rotate operand
1914 // entirely.
1915 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1916 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1917 return MatchOperand_ParseFail;
1918 }
1919
1920 E = Parser.getTok().getLoc();
1921 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1922
1923 return MatchOperand_Success;
1924}
1925
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001926ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1927parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1928 SMLoc S = Parser.getTok().getLoc();
1929 // The bitfield descriptor is really two operands, the LSB and the width.
1930 if (Parser.getTok().isNot(AsmToken::Hash)) {
1931 Error(Parser.getTok().getLoc(), "'#' expected");
1932 return MatchOperand_ParseFail;
1933 }
1934 Parser.Lex(); // Eat hash token.
1935
1936 const MCExpr *LSBExpr;
1937 SMLoc E = Parser.getTok().getLoc();
1938 if (getParser().ParseExpression(LSBExpr)) {
1939 Error(E, "malformed immediate expression");
1940 return MatchOperand_ParseFail;
1941 }
1942 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1943 if (!CE) {
1944 Error(E, "'lsb' operand must be an immediate");
1945 return MatchOperand_ParseFail;
1946 }
1947
1948 int64_t LSB = CE->getValue();
1949 // The LSB must be in the range [0,31]
1950 if (LSB < 0 || LSB > 31) {
1951 Error(E, "'lsb' operand must be in the range [0,31]");
1952 return MatchOperand_ParseFail;
1953 }
1954 E = Parser.getTok().getLoc();
1955
1956 // Expect another immediate operand.
1957 if (Parser.getTok().isNot(AsmToken::Comma)) {
1958 Error(Parser.getTok().getLoc(), "too few operands");
1959 return MatchOperand_ParseFail;
1960 }
1961 Parser.Lex(); // Eat hash token.
1962 if (Parser.getTok().isNot(AsmToken::Hash)) {
1963 Error(Parser.getTok().getLoc(), "'#' expected");
1964 return MatchOperand_ParseFail;
1965 }
1966 Parser.Lex(); // Eat hash token.
1967
1968 const MCExpr *WidthExpr;
1969 if (getParser().ParseExpression(WidthExpr)) {
1970 Error(E, "malformed immediate expression");
1971 return MatchOperand_ParseFail;
1972 }
1973 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1974 if (!CE) {
1975 Error(E, "'width' operand must be an immediate");
1976 return MatchOperand_ParseFail;
1977 }
1978
1979 int64_t Width = CE->getValue();
1980 // The LSB must be in the range [1,32-lsb]
1981 if (Width < 1 || Width > 32 - LSB) {
1982 Error(E, "'width' operand must be in the range [1,32-lsb]");
1983 return MatchOperand_ParseFail;
1984 }
1985 E = Parser.getTok().getLoc();
1986
1987 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1988
1989 return MatchOperand_Success;
1990}
1991
Jim Grosbach7ce05792011-08-03 23:50:40 +00001992ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1993parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1994 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001995 // postidx_reg := '+' register {, shift}
1996 // | '-' register {, shift}
1997 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00001998
1999 // This method must return MatchOperand_NoMatch without consuming any tokens
2000 // in the case where there is no match, as other alternatives take other
2001 // parse methods.
2002 AsmToken Tok = Parser.getTok();
2003 SMLoc S = Tok.getLoc();
2004 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002005 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002006 int Reg = -1;
2007 if (Tok.is(AsmToken::Plus)) {
2008 Parser.Lex(); // Eat the '+' token.
2009 haveEaten = true;
2010 } else if (Tok.is(AsmToken::Minus)) {
2011 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002012 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002013 haveEaten = true;
2014 }
2015 if (Parser.getTok().is(AsmToken::Identifier))
2016 Reg = tryParseRegister();
2017 if (Reg == -1) {
2018 if (!haveEaten)
2019 return MatchOperand_NoMatch;
2020 Error(Parser.getTok().getLoc(), "register expected");
2021 return MatchOperand_ParseFail;
2022 }
2023 SMLoc E = Parser.getTok().getLoc();
2024
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002025 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2026 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002027 if (Parser.getTok().is(AsmToken::Comma)) {
2028 Parser.Lex(); // Eat the ','.
2029 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2030 return MatchOperand_ParseFail;
2031 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002032
2033 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2034 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002035
2036 return MatchOperand_Success;
2037}
2038
Jim Grosbach251bf252011-08-10 21:56:18 +00002039ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2040parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2041 // Check for a post-index addressing register operand. Specifically:
2042 // am3offset := '+' register
2043 // | '-' register
2044 // | register
2045 // | # imm
2046 // | # + imm
2047 // | # - imm
2048
2049 // This method must return MatchOperand_NoMatch without consuming any tokens
2050 // in the case where there is no match, as other alternatives take other
2051 // parse methods.
2052 AsmToken Tok = Parser.getTok();
2053 SMLoc S = Tok.getLoc();
2054
2055 // Do immediates first, as we always parse those if we have a '#'.
2056 if (Parser.getTok().is(AsmToken::Hash)) {
2057 Parser.Lex(); // Eat the '#'.
2058 // Explicitly look for a '-', as we need to encode negative zero
2059 // differently.
2060 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2061 const MCExpr *Offset;
2062 if (getParser().ParseExpression(Offset))
2063 return MatchOperand_ParseFail;
2064 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2065 if (!CE) {
2066 Error(S, "constant expression expected");
2067 return MatchOperand_ParseFail;
2068 }
2069 SMLoc E = Tok.getLoc();
2070 // Negative zero is encoded as the flag value INT32_MIN.
2071 int32_t Val = CE->getValue();
2072 if (isNegative && Val == 0)
2073 Val = INT32_MIN;
2074
2075 Operands.push_back(
2076 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2077
2078 return MatchOperand_Success;
2079 }
2080
2081
2082 bool haveEaten = false;
2083 bool isAdd = true;
2084 int Reg = -1;
2085 if (Tok.is(AsmToken::Plus)) {
2086 Parser.Lex(); // Eat the '+' token.
2087 haveEaten = true;
2088 } else if (Tok.is(AsmToken::Minus)) {
2089 Parser.Lex(); // Eat the '-' token.
2090 isAdd = false;
2091 haveEaten = true;
2092 }
2093 if (Parser.getTok().is(AsmToken::Identifier))
2094 Reg = tryParseRegister();
2095 if (Reg == -1) {
2096 if (!haveEaten)
2097 return MatchOperand_NoMatch;
2098 Error(Parser.getTok().getLoc(), "register expected");
2099 return MatchOperand_ParseFail;
2100 }
2101 SMLoc E = Parser.getTok().getLoc();
2102
2103 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2104 0, S, E));
2105
2106 return MatchOperand_Success;
2107}
2108
Jim Grosbach1355cf12011-07-26 17:10:22 +00002109/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002110/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2111/// when they refer multiple MIOperands inside a single one.
2112bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002113cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002114 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2115 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2116
2117 // Create a writeback register dummy placeholder.
2118 Inst.addOperand(MCOperand::CreateImm(0));
2119
Jim Grosbach7ce05792011-08-03 23:50:40 +00002120 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002121 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2122 return true;
2123}
2124
Jim Grosbach548340c2011-08-11 19:22:40 +00002125/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2126/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2127/// when they refer multiple MIOperands inside a single one.
2128bool ARMAsmParser::
2129cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2130 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2131 // Create a writeback register dummy placeholder.
2132 Inst.addOperand(MCOperand::CreateImm(0));
2133 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2134 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2135 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2136 return true;
2137}
2138
Jim Grosbach1355cf12011-07-26 17:10:22 +00002139/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002140/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2141/// when they refer multiple MIOperands inside a single one.
2142bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002143cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002144 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2145 // Create a writeback register dummy placeholder.
2146 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002147 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2148 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2149 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002150 return true;
2151}
2152
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002153/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2154/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2155/// when they refer multiple MIOperands inside a single one.
2156bool ARMAsmParser::
2157cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2158 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2159 // Create a writeback register dummy placeholder.
2160 Inst.addOperand(MCOperand::CreateImm(0));
2161 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2162 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2163 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2164 return true;
2165}
2166
Jim Grosbach7ce05792011-08-03 23:50:40 +00002167/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2168/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2169/// when they refer multiple MIOperands inside a single one.
2170bool ARMAsmParser::
2171cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2172 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2173 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002174 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002175 // Create a writeback register dummy placeholder.
2176 Inst.addOperand(MCOperand::CreateImm(0));
2177 // addr
2178 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2179 // offset
2180 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2181 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002182 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2183 return true;
2184}
2185
Jim Grosbach7ce05792011-08-03 23:50:40 +00002186/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002187/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2188/// when they refer multiple MIOperands inside a single one.
2189bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002190cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2191 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2192 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002193 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002194 // Create a writeback register dummy placeholder.
2195 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002196 // addr
2197 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2198 // offset
2199 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2200 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002201 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2202 return true;
2203}
2204
Jim Grosbach7ce05792011-08-03 23:50:40 +00002205/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002206/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2207/// when they refer multiple MIOperands inside a single one.
2208bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002209cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2210 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002211 // Create a writeback register dummy placeholder.
2212 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002213 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002214 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002215 // addr
2216 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2217 // offset
2218 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2219 // pred
2220 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2221 return true;
2222}
2223
2224/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2225/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2226/// when they refer multiple MIOperands inside a single one.
2227bool ARMAsmParser::
2228cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2229 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2230 // Create a writeback register dummy placeholder.
2231 Inst.addOperand(MCOperand::CreateImm(0));
2232 // Rt
2233 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2234 // addr
2235 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2236 // offset
2237 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2238 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002239 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2240 return true;
2241}
2242
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002243/// cvtLdrdPre - Convert parsed operands to MCInst.
2244/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2245/// when they refer multiple MIOperands inside a single one.
2246bool ARMAsmParser::
2247cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2248 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2249 // Rt, Rt2
2250 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2251 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2252 // Create a writeback register dummy placeholder.
2253 Inst.addOperand(MCOperand::CreateImm(0));
2254 // addr
2255 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2256 // pred
2257 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2258 return true;
2259}
2260
Jim Grosbach14605d12011-08-11 20:28:23 +00002261/// cvtStrdPre - Convert parsed operands to MCInst.
2262/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2263/// when they refer multiple MIOperands inside a single one.
2264bool ARMAsmParser::
2265cvtStrdPre(MCInst &Inst, unsigned Opcode,
2266 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2267 // Create a writeback register dummy placeholder.
2268 Inst.addOperand(MCOperand::CreateImm(0));
2269 // Rt, Rt2
2270 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2271 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2272 // addr
2273 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2274 // pred
2275 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2276 return true;
2277}
2278
Jim Grosbach623a4542011-08-10 22:42:16 +00002279/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2280/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2281/// when they refer multiple MIOperands inside a single one.
2282bool ARMAsmParser::
2283cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2284 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2285 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2286 // Create a writeback register dummy placeholder.
2287 Inst.addOperand(MCOperand::CreateImm(0));
2288 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2289 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2290 return true;
2291}
2292
2293
Bill Wendlinge7176102010-11-06 22:36:58 +00002294/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002295/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002296bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002297parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002298 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002299 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002300 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002301 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002302 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002303
Sean Callanan18b83232010-01-19 21:44:56 +00002304 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002305 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002306 if (BaseRegNum == -1)
2307 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002308
Daniel Dunbar05710932011-01-18 05:34:17 +00002309 // The next token must either be a comma or a closing bracket.
2310 const AsmToken &Tok = Parser.getTok();
2311 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002312 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002313
Jim Grosbach7ce05792011-08-03 23:50:40 +00002314 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002315 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002316 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002317
Jim Grosbach7ce05792011-08-03 23:50:40 +00002318 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2319 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002320
Jim Grosbach7ce05792011-08-03 23:50:40 +00002321 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002322 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002323
Jim Grosbach7ce05792011-08-03 23:50:40 +00002324 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2325 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002326
Jim Grosbach7ce05792011-08-03 23:50:40 +00002327 // If we have a '#' it's an immediate offset, else assume it's a register
2328 // offset.
2329 if (Parser.getTok().is(AsmToken::Hash)) {
2330 Parser.Lex(); // Eat the '#'.
2331 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002332
Jim Grosbach7ce05792011-08-03 23:50:40 +00002333 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002334
Jim Grosbach7ce05792011-08-03 23:50:40 +00002335 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002336 if (getParser().ParseExpression(Offset))
2337 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002338
2339 // The expression has to be a constant. Memory references with relocations
2340 // don't come through here, as they use the <label> forms of the relevant
2341 // instructions.
2342 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2343 if (!CE)
2344 return Error (E, "constant expression expected");
2345
2346 // Now we should have the closing ']'
2347 E = Parser.getTok().getLoc();
2348 if (Parser.getTok().isNot(AsmToken::RBrac))
2349 return Error(E, "']' expected");
2350 Parser.Lex(); // Eat right bracket token.
2351
2352 // Don't worry about range checking the value here. That's handled by
2353 // the is*() predicates.
2354 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2355 ARM_AM::no_shift, 0, false, S,E));
2356
2357 // If there's a pre-indexing writeback marker, '!', just add it as a token
2358 // operand.
2359 if (Parser.getTok().is(AsmToken::Exclaim)) {
2360 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2361 Parser.Lex(); // Eat the '!'.
2362 }
2363
2364 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002365 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002366
2367 // The register offset is optionally preceded by a '+' or '-'
2368 bool isNegative = false;
2369 if (Parser.getTok().is(AsmToken::Minus)) {
2370 isNegative = true;
2371 Parser.Lex(); // Eat the '-'.
2372 } else if (Parser.getTok().is(AsmToken::Plus)) {
2373 // Nothing to do.
2374 Parser.Lex(); // Eat the '+'.
2375 }
2376
2377 E = Parser.getTok().getLoc();
2378 int OffsetRegNum = tryParseRegister();
2379 if (OffsetRegNum == -1)
2380 return Error(E, "register expected");
2381
2382 // If there's a shift operator, handle it.
2383 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002384 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002385 if (Parser.getTok().is(AsmToken::Comma)) {
2386 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002387 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002388 return true;
2389 }
2390
2391 // Now we should have the closing ']'
2392 E = Parser.getTok().getLoc();
2393 if (Parser.getTok().isNot(AsmToken::RBrac))
2394 return Error(E, "']' expected");
2395 Parser.Lex(); // Eat right bracket token.
2396
2397 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002398 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002399 S, E));
2400
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002401 // If there's a pre-indexing writeback marker, '!', just add it as a token
2402 // operand.
2403 if (Parser.getTok().is(AsmToken::Exclaim)) {
2404 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2405 Parser.Lex(); // Eat the '!'.
2406 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002407
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002408 return false;
2409}
2410
Jim Grosbach7ce05792011-08-03 23:50:40 +00002411/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002412/// ( lsl | lsr | asr | ror ) , # shift_amount
2413/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002414/// return true if it parses a shift otherwise it returns false.
2415bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2416 unsigned &Amount) {
2417 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002418 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002419 if (Tok.isNot(AsmToken::Identifier))
2420 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002421 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002422 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002423 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002424 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002425 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002426 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002427 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002428 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002429 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002430 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002431 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002432 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002433 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002434 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002435
Jim Grosbach7ce05792011-08-03 23:50:40 +00002436 // rrx stands alone.
2437 Amount = 0;
2438 if (St != ARM_AM::rrx) {
2439 Loc = Parser.getTok().getLoc();
2440 // A '#' and a shift amount.
2441 const AsmToken &HashTok = Parser.getTok();
2442 if (HashTok.isNot(AsmToken::Hash))
2443 return Error(HashTok.getLoc(), "'#' expected");
2444 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002445
Jim Grosbach7ce05792011-08-03 23:50:40 +00002446 const MCExpr *Expr;
2447 if (getParser().ParseExpression(Expr))
2448 return true;
2449 // Range check the immediate.
2450 // lsl, ror: 0 <= imm <= 31
2451 // lsr, asr: 0 <= imm <= 32
2452 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2453 if (!CE)
2454 return Error(Loc, "shift amount must be an immediate");
2455 int64_t Imm = CE->getValue();
2456 if (Imm < 0 ||
2457 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2458 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2459 return Error(Loc, "immediate shift value out of range");
2460 Amount = Imm;
2461 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002462
2463 return false;
2464}
2465
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002466/// Parse a arm instruction operand. For now this parses the operand regardless
2467/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002468bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002469 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002470 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002471
2472 // Check if the current operand has a custom associated parser, if so, try to
2473 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002474 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2475 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002476 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002477 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2478 // there was a match, but an error occurred, in which case, just return that
2479 // the operand parsing failed.
2480 if (ResTy == MatchOperand_ParseFail)
2481 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002482
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002483 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002484 default:
2485 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002486 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002487 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002488 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002489 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002490 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002491 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002492 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002493 else if (Res == -1) // irrecoverable error
2494 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002495
2496 // Fall though for the Identifier case that is not a register or a
2497 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002498 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002499 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2500 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002501 // This was not a register so parse other operands that start with an
2502 // identifier (like labels) as expressions and create them as immediates.
2503 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002504 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002505 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002506 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002507 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002508 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2509 return false;
2510 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002511 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002512 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002513 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002514 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002515 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002516 // #42 -> immediate.
2517 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002518 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002519 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002520 const MCExpr *ImmVal;
2521 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002522 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002523 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002524 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2525 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002526 case AsmToken::Colon: {
2527 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002528 // FIXME: Check it's an expression prefix,
2529 // e.g. (FOO - :lower16:BAR) isn't legal.
2530 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002531 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002532 return true;
2533
Evan Cheng75972122011-01-13 07:58:56 +00002534 const MCExpr *SubExprVal;
2535 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002536 return true;
2537
Evan Cheng75972122011-01-13 07:58:56 +00002538 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2539 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002540 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002541 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002542 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002543 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002544 }
2545}
2546
Jim Grosbach1355cf12011-07-26 17:10:22 +00002547// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002548// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002549bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002550 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002551
2552 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002553 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002554 Parser.Lex(); // Eat ':'
2555
2556 if (getLexer().isNot(AsmToken::Identifier)) {
2557 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2558 return true;
2559 }
2560
2561 StringRef IDVal = Parser.getTok().getIdentifier();
2562 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002563 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002564 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002565 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002566 } else {
2567 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2568 return true;
2569 }
2570 Parser.Lex();
2571
2572 if (getLexer().isNot(AsmToken::Colon)) {
2573 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2574 return true;
2575 }
2576 Parser.Lex(); // Eat the last ':'
2577 return false;
2578}
2579
2580const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002581ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002582 MCSymbolRefExpr::VariantKind Variant) {
2583 // Recurse over the given expression, rebuilding it to apply the given variant
2584 // to the leftmost symbol.
2585 if (Variant == MCSymbolRefExpr::VK_None)
2586 return E;
2587
2588 switch (E->getKind()) {
2589 case MCExpr::Target:
2590 llvm_unreachable("Can't handle target expr yet");
2591 case MCExpr::Constant:
2592 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2593
2594 case MCExpr::SymbolRef: {
2595 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2596
2597 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2598 return 0;
2599
2600 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2601 }
2602
2603 case MCExpr::Unary:
2604 llvm_unreachable("Can't handle unary expressions yet");
2605
2606 case MCExpr::Binary: {
2607 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002608 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002609 const MCExpr *RHS = BE->getRHS();
2610 if (!LHS)
2611 return 0;
2612
2613 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2614 }
2615 }
2616
2617 assert(0 && "Invalid expression kind!");
2618 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002619}
2620
Daniel Dunbar352e1482011-01-11 15:59:50 +00002621/// \brief Given a mnemonic, split out possible predication code and carry
2622/// setting letters to form a canonical mnemonic and flags.
2623//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002624// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002625StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002626 unsigned &PredicationCode,
2627 bool &CarrySetting,
2628 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002629 PredicationCode = ARMCC::AL;
2630 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002631 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002632
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002633 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002634 //
2635 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002636 if ((Mnemonic == "movs" && isThumb()) ||
2637 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2638 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2639 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2640 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2641 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2642 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2643 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002644 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002645
Jim Grosbach3f00e312011-07-11 17:09:57 +00002646 // First, split out any predication code. Ignore mnemonics we know aren't
2647 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002648 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002649 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002650 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002651 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2652 .Case("eq", ARMCC::EQ)
2653 .Case("ne", ARMCC::NE)
2654 .Case("hs", ARMCC::HS)
2655 .Case("cs", ARMCC::HS)
2656 .Case("lo", ARMCC::LO)
2657 .Case("cc", ARMCC::LO)
2658 .Case("mi", ARMCC::MI)
2659 .Case("pl", ARMCC::PL)
2660 .Case("vs", ARMCC::VS)
2661 .Case("vc", ARMCC::VC)
2662 .Case("hi", ARMCC::HI)
2663 .Case("ls", ARMCC::LS)
2664 .Case("ge", ARMCC::GE)
2665 .Case("lt", ARMCC::LT)
2666 .Case("gt", ARMCC::GT)
2667 .Case("le", ARMCC::LE)
2668 .Case("al", ARMCC::AL)
2669 .Default(~0U);
2670 if (CC != ~0U) {
2671 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2672 PredicationCode = CC;
2673 }
Bill Wendling52925b62010-10-29 23:50:21 +00002674 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002675
Daniel Dunbar352e1482011-01-11 15:59:50 +00002676 // Next, determine if we have a carry setting bit. We explicitly ignore all
2677 // the instructions we know end in 's'.
2678 if (Mnemonic.endswith("s") &&
2679 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002680 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2681 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2682 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002683 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2684 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002685 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2686 CarrySetting = true;
2687 }
2688
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002689 // The "cps" instruction can have a interrupt mode operand which is glued into
2690 // the mnemonic. Check if this is the case, split it and parse the imod op
2691 if (Mnemonic.startswith("cps")) {
2692 // Split out any imod code.
2693 unsigned IMod =
2694 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2695 .Case("ie", ARM_PROC::IE)
2696 .Case("id", ARM_PROC::ID)
2697 .Default(~0U);
2698 if (IMod != ~0U) {
2699 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2700 ProcessorIMod = IMod;
2701 }
2702 }
2703
Daniel Dunbar352e1482011-01-11 15:59:50 +00002704 return Mnemonic;
2705}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002706
2707/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2708/// inclusion of carry set or predication code operands.
2709//
2710// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002711void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002712getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002713 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002714 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2715 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2716 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2717 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002718 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002719 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2720 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002721 Mnemonic == "eor" || Mnemonic == "smlal" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00002722 // FIXME: We need a better way. This really confused Thumb2
2723 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00002724 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002725 CanAcceptCarrySet = true;
2726 } else {
2727 CanAcceptCarrySet = false;
2728 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002729
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002730 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2731 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2732 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2733 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002734 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002735 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002736 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002737 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2738 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002739 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002740 CanAcceptPredicationCode = false;
2741 } else {
2742 CanAcceptPredicationCode = true;
2743 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002744
Evan Chengebdeeab2011-07-08 01:53:10 +00002745 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002746 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002747 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002748 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002749}
2750
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002751bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
2752 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2753
2754 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2755 // another does not. Specifically, the MOVW instruction does not. So we
2756 // special case it here and remove the defaulted (non-setting) cc_out
2757 // operand if that's the instruction we're trying to match.
2758 //
2759 // We do this as post-processing of the explicit operands rather than just
2760 // conditionally adding the cc_out in the first place because we need
2761 // to check the type of the parsed immediate operand.
2762 if (Mnemonic == "mov" && Operands.size() > 4 &&
2763 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
2764 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2765 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2766 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00002767
2768 // Register-register 'add' for thumb does not have a cc_out operand
2769 // when there are only two register operands.
2770 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
2771 static_cast<ARMOperand*>(Operands[3])->isReg() &&
2772 static_cast<ARMOperand*>(Operands[4])->isReg() &&
2773 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2774 return true;
2775
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002776 return false;
2777}
2778
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002779/// Parse an arm instruction mnemonic followed by its operands.
2780bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2781 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2782 // Create the leading tokens for the mnemonic, split by '.' characters.
2783 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002784 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002785
Daniel Dunbar352e1482011-01-11 15:59:50 +00002786 // Split out the predication code and carry setting flag from the mnemonic.
2787 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002788 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002789 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002790 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002791 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002792
Jim Grosbachffa32252011-07-19 19:13:28 +00002793 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2794
2795 // FIXME: This is all a pretty gross hack. We should automatically handle
2796 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002797
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002798 // Next, add the CCOut and ConditionCode operands, if needed.
2799 //
2800 // For mnemonics which can ever incorporate a carry setting bit or predication
2801 // code, our matching model involves us always generating CCOut and
2802 // ConditionCode operands to match the mnemonic "as written" and then we let
2803 // the matcher deal with finding the right instruction or generating an
2804 // appropriate error.
2805 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002806 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002807
Jim Grosbach33c16a22011-07-14 22:04:21 +00002808 // If we had a carry-set on an instruction that can't do that, issue an
2809 // error.
2810 if (!CanAcceptCarrySet && CarrySetting) {
2811 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002812 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002813 "' can not set flags, but 's' suffix specified");
2814 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002815 // If we had a predication code on an instruction that can't do that, issue an
2816 // error.
2817 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2818 Parser.EatToEndOfStatement();
2819 return Error(NameLoc, "instruction '" + Mnemonic +
2820 "' is not predicable, but condition code specified");
2821 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002822
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002823 // Add the carry setting operand, if necessary.
2824 //
2825 // FIXME: It would be awesome if we could somehow invent a location such that
2826 // match errors on this operand would print a nice diagnostic about how the
2827 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002828 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002829 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2830 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002831
2832 // Add the predication code operand, if necessary.
2833 if (CanAcceptPredicationCode) {
2834 Operands.push_back(ARMOperand::CreateCondCode(
2835 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002836 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002837
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002838 // Add the processor imod operand, if necessary.
2839 if (ProcessorIMod) {
2840 Operands.push_back(ARMOperand::CreateImm(
2841 MCConstantExpr::Create(ProcessorIMod, getContext()),
2842 NameLoc, NameLoc));
2843 } else {
2844 // This mnemonic can't ever accept a imod, but the user wrote
2845 // one (or misspelled another mnemonic).
2846
2847 // FIXME: Issue a nice error.
2848 }
2849
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002850 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002851 while (Next != StringRef::npos) {
2852 Start = Next;
2853 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002854 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002855
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002856 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002857 }
2858
2859 // Read the remaining operands.
2860 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002861 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002862 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002863 Parser.EatToEndOfStatement();
2864 return true;
2865 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002866
2867 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002868 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002869
2870 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002871 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002872 Parser.EatToEndOfStatement();
2873 return true;
2874 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002875 }
2876 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002877
Chris Lattnercbf8a982010-09-11 16:18:25 +00002878 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2879 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002880 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002881 }
Bill Wendling146018f2010-11-06 21:42:12 +00002882
Chris Lattner34e53142010-09-08 05:10:46 +00002883 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002884
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002885 // Some instructions, mostly Thumb, have forms for the same mnemonic that
2886 // do and don't have a cc_out optional-def operand. With some spot-checks
2887 // of the operand list, we can figure out which variant we're trying to
2888 // parse and adjust accordingly before actually matching. Reason number
2889 // #317 the table driven matcher doesn't fit well with the ARM instruction
2890 // set.
2891 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002892 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2893 Operands.erase(Operands.begin() + 1);
2894 delete Op;
2895 }
2896
Jim Grosbachcf121c32011-07-28 21:57:55 +00002897 // ARM mode 'blx' need special handling, as the register operand version
2898 // is predicable, but the label operand version is not. So, we can't rely
2899 // on the Mnemonic based checking to correctly figure out when to put
2900 // a CondCode operand in the list. If we're trying to match the label
2901 // version, remove the CondCode operand here.
2902 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2903 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2904 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2905 Operands.erase(Operands.begin() + 1);
2906 delete Op;
2907 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00002908
2909 // The vector-compare-to-zero instructions have a literal token "#0" at
2910 // the end that comes to here as an immediate operand. Convert it to a
2911 // token to play nicely with the matcher.
2912 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
2913 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
2914 static_cast<ARMOperand*>(Operands[5])->isImm()) {
2915 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
2916 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
2917 if (CE && CE->getValue() == 0) {
2918 Operands.erase(Operands.begin() + 5);
2919 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
2920 delete Op;
2921 }
2922 }
Chris Lattner98986712010-01-14 22:21:20 +00002923 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002924}
2925
Jim Grosbach189610f2011-07-26 18:25:39 +00002926// Validate context-sensitive operand constraints.
2927// FIXME: We would really like to be able to tablegen'erate this.
2928bool ARMAsmParser::
2929validateInstruction(MCInst &Inst,
2930 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2931 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002932 case ARM::LDRD:
2933 case ARM::LDRD_PRE:
2934 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002935 case ARM::LDREXD: {
2936 // Rt2 must be Rt + 1.
2937 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2938 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2939 if (Rt2 != Rt + 1)
2940 return Error(Operands[3]->getStartLoc(),
2941 "destination operands must be sequential");
2942 return false;
2943 }
Jim Grosbach14605d12011-08-11 20:28:23 +00002944 case ARM::STRD: {
2945 // Rt2 must be Rt + 1.
2946 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2947 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2948 if (Rt2 != Rt + 1)
2949 return Error(Operands[3]->getStartLoc(),
2950 "source operands must be sequential");
2951 return false;
2952 }
Jim Grosbach53642c52011-08-10 20:49:18 +00002953 case ARM::STRD_PRE:
2954 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002955 case ARM::STREXD: {
2956 // Rt2 must be Rt + 1.
2957 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2958 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2959 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00002960 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00002961 "source operands must be sequential");
2962 return false;
2963 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002964 case ARM::SBFX:
2965 case ARM::UBFX: {
2966 // width must be in range [1, 32-lsb]
2967 unsigned lsb = Inst.getOperand(2).getImm();
2968 unsigned widthm1 = Inst.getOperand(3).getImm();
2969 if (widthm1 >= 32 - lsb)
2970 return Error(Operands[5]->getStartLoc(),
2971 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00002972 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002973 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002974 }
2975
2976 return false;
2977}
2978
Jim Grosbachf8fce712011-08-11 17:35:48 +00002979void ARMAsmParser::
2980processInstruction(MCInst &Inst,
2981 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2982 switch (Inst.getOpcode()) {
2983 case ARM::LDMIA_UPD:
2984 // If this is a load of a single register via a 'pop', then we should use
2985 // a post-indexed LDR instruction instead, per the ARM ARM.
2986 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
2987 Inst.getNumOperands() == 5) {
2988 MCInst TmpInst;
2989 TmpInst.setOpcode(ARM::LDR_POST_IMM);
2990 TmpInst.addOperand(Inst.getOperand(4)); // Rt
2991 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
2992 TmpInst.addOperand(Inst.getOperand(1)); // Rn
2993 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
2994 TmpInst.addOperand(MCOperand::CreateImm(4));
2995 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
2996 TmpInst.addOperand(Inst.getOperand(3));
2997 Inst = TmpInst;
2998 }
2999 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003000 case ARM::STMDB_UPD:
3001 // If this is a store of a single register via a 'push', then we should use
3002 // a pre-indexed STR instruction instead, per the ARM ARM.
3003 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3004 Inst.getNumOperands() == 5) {
3005 MCInst TmpInst;
3006 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3007 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3008 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3009 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3010 TmpInst.addOperand(MCOperand::CreateImm(-4));
3011 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3012 TmpInst.addOperand(Inst.getOperand(3));
3013 Inst = TmpInst;
3014 }
3015 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003016 case ARM::tADDi8:
3017 // If the immediate is in the range 0-7, we really wanted tADDi3.
3018 if (Inst.getOperand(3).getImm() < 8)
3019 Inst.setOpcode(ARM::tADDi3);
3020 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00003021 }
3022}
3023
Jim Grosbach47a0d522011-08-16 20:45:50 +00003024// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3025// the ARMInsts array) instead. Getting that here requires awkward
3026// API changes, though. Better way?
3027namespace llvm {
3028extern MCInstrDesc ARMInsts[];
3029}
3030static MCInstrDesc &getInstDesc(unsigned Opcode) {
3031 return ARMInsts[Opcode];
3032}
3033
3034unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3035 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3036 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003037 unsigned Opc = Inst.getOpcode();
3038 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003039 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3040 assert(MCID.hasOptionalDef() &&
3041 "optionally flag setting instruction missing optional def operand");
3042 assert(MCID.NumOperands == Inst.getNumOperands() &&
3043 "operand count mismatch!");
3044 // Find the optional-def operand (cc_out).
3045 unsigned OpNo;
3046 for (OpNo = 0;
3047 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3048 ++OpNo)
3049 ;
3050 // If we're parsing Thumb1, reject it completely.
3051 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3052 return Match_MnemonicFail;
3053 // If we're parsing Thumb2, which form is legal depends on whether we're
3054 // in an IT block.
3055 // FIXME: We don't yet do IT blocks, so just always consider it to be
3056 // that we aren't in one until we do.
3057 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3058 return Match_RequiresITBlock;
3059 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003060 // Some high-register supporting Thumb1 encodings only allow both registers
3061 // to be from r0-r7 when in Thumb2.
3062 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3063 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3064 isARMLowRegister(Inst.getOperand(2).getReg()))
3065 return Match_RequiresThumb2;
3066 // Others only require ARMv6 or later.
3067 else if (Opc == ARM::tMOVr && isThumbOne() &&
3068 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3069 isARMLowRegister(Inst.getOperand(1).getReg()))
3070 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003071 return Match_Success;
3072}
3073
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003074bool ARMAsmParser::
3075MatchAndEmitInstruction(SMLoc IDLoc,
3076 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3077 MCStreamer &Out) {
3078 MCInst Inst;
3079 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003080 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003081 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003082 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003083 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003084 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003085 // Context sensitive operand constraints aren't handled by the matcher,
3086 // so check them here.
3087 if (validateInstruction(Inst, Operands))
3088 return true;
3089
Jim Grosbachf8fce712011-08-11 17:35:48 +00003090 // Some instructions need post-processing to, for example, tweak which
3091 // encoding is selected.
3092 processInstruction(Inst, Operands);
3093
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003094 Out.EmitInstruction(Inst);
3095 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003096 case Match_MissingFeature:
3097 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3098 return true;
3099 case Match_InvalidOperand: {
3100 SMLoc ErrorLoc = IDLoc;
3101 if (ErrorInfo != ~0U) {
3102 if (ErrorInfo >= Operands.size())
3103 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003104
Chris Lattnere73d4f82010-10-28 21:41:58 +00003105 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3106 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3107 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003108
Chris Lattnere73d4f82010-10-28 21:41:58 +00003109 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003110 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003111 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003112 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003113 case Match_ConversionFail:
3114 return Error(IDLoc, "unable to convert operands to instruction");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003115 case Match_RequiresITBlock:
3116 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003117 case Match_RequiresV6:
3118 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3119 case Match_RequiresThumb2:
3120 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003121 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003122
Eric Christopherc223e2b2010-10-29 09:26:59 +00003123 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003124 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003125}
3126
Jim Grosbach1355cf12011-07-26 17:10:22 +00003127/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003128bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3129 StringRef IDVal = DirectiveID.getIdentifier();
3130 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003131 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003132 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003133 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003134 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003135 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003136 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003137 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003138 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003139 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003140 return true;
3141}
3142
Jim Grosbach1355cf12011-07-26 17:10:22 +00003143/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003144/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003145bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003146 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3147 for (;;) {
3148 const MCExpr *Value;
3149 if (getParser().ParseExpression(Value))
3150 return true;
3151
Chris Lattneraaec2052010-01-19 19:46:13 +00003152 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003153
3154 if (getLexer().is(AsmToken::EndOfStatement))
3155 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003156
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003157 // FIXME: Improve diagnostic.
3158 if (getLexer().isNot(AsmToken::Comma))
3159 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003160 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003161 }
3162 }
3163
Sean Callananb9a25b72010-01-19 20:27:46 +00003164 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003165 return false;
3166}
3167
Jim Grosbach1355cf12011-07-26 17:10:22 +00003168/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003169/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003170bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003171 if (getLexer().isNot(AsmToken::EndOfStatement))
3172 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003173 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003174
3175 // TODO: set thumb mode
3176 // TODO: tell the MC streamer the mode
3177 // getParser().getStreamer().Emit???();
3178 return false;
3179}
3180
Jim Grosbach1355cf12011-07-26 17:10:22 +00003181/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003182/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003183bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003184 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3185 bool isMachO = MAI.hasSubsectionsViaSymbols();
3186 StringRef Name;
3187
3188 // Darwin asm has function name after .thumb_func direction
3189 // ELF doesn't
3190 if (isMachO) {
3191 const AsmToken &Tok = Parser.getTok();
3192 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3193 return Error(L, "unexpected token in .thumb_func directive");
3194 Name = Tok.getString();
3195 Parser.Lex(); // Consume the identifier token.
3196 }
3197
Kevin Enderby515d5092009-10-15 20:48:48 +00003198 if (getLexer().isNot(AsmToken::EndOfStatement))
3199 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003200 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003201
Rafael Espindola64695402011-05-16 16:17:21 +00003202 // FIXME: assuming function name will be the line following .thumb_func
3203 if (!isMachO) {
3204 Name = Parser.getTok().getString();
3205 }
3206
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003207 // Mark symbol as a thumb symbol.
3208 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3209 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003210 return false;
3211}
3212
Jim Grosbach1355cf12011-07-26 17:10:22 +00003213/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003214/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003215bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003216 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003217 if (Tok.isNot(AsmToken::Identifier))
3218 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003219 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003220 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003221 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003222 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003223 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003224 else
3225 return Error(L, "unrecognized syntax mode in .syntax directive");
3226
3227 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003228 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003229 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003230
3231 // TODO tell the MC streamer the mode
3232 // getParser().getStreamer().Emit???();
3233 return false;
3234}
3235
Jim Grosbach1355cf12011-07-26 17:10:22 +00003236/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003237/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003238bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003239 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003240 if (Tok.isNot(AsmToken::Integer))
3241 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003242 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003243 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003244 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003245 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003246 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003247 else
3248 return Error(L, "invalid operand to .code directive");
3249
3250 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003251 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003252 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003253
Evan Cheng32869202011-07-08 22:36:29 +00003254 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003255 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003256 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003257 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3258 }
Evan Cheng32869202011-07-08 22:36:29 +00003259 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003260 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003261 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003262 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3263 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003264 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003265
Kevin Enderby515d5092009-10-15 20:48:48 +00003266 return false;
3267}
3268
Sean Callanan90b70972010-04-07 20:29:34 +00003269extern "C" void LLVMInitializeARMAsmLexer();
3270
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003271/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003272extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003273 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3274 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003275 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003276}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003277
Chris Lattner0692ee62010-09-06 19:11:01 +00003278#define GET_REGISTER_MATCHER
3279#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003280#include "ARMGenAsmMatcher.inc"