blob: 3e8b753dcc6d1ea7fb7570b9c0f80da04e101e6f [file] [log] [blame]
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001//===-- SelectionDAGBuild.cpp - Selection-DAG building --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
15#include "SelectionDAGBuild.h"
16#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000017#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/Analysis/AliasAnalysis.h"
19#include "llvm/Constants.h"
20#include "llvm/CallingConv.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/InlineAsm.h"
25#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
27#include "llvm/IntrinsicInst.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000028#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000029#include "llvm/CodeGen/FastISel.h"
30#include "llvm/CodeGen/GCStrategy.h"
31#include "llvm/CodeGen/GCMetadata.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineJumpTableInfo.h"
36#include "llvm/CodeGen/MachineModuleInfo.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000039#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000040#include "llvm/CodeGen/DwarfWriter.h"
41#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000042#include "llvm/Target/TargetRegisterInfo.h"
43#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetFrameInfo.h"
45#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000046#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetLowering.h"
48#include "llvm/Target/TargetMachine.h"
49#include "llvm/Target/TargetOptions.h"
50#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000051#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Support/Debug.h"
53#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000054#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include <algorithm>
56using namespace llvm;
57
Dale Johannesen601d3c02008-09-05 01:48:15 +000058/// LimitFloatPrecision - Generate low-precision inline sequences for
59/// some float libcalls (6, 8 or 12 bits).
60static unsigned LimitFloatPrecision;
61
62static cl::opt<unsigned, true>
63LimitFPPrecision("limit-float-precision",
64 cl::desc("Generate low-precision inline sequences "
65 "for some float libcalls"),
66 cl::location(LimitFloatPrecision),
67 cl::init(0));
68
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000069/// ComputeLinearIndex - Given an LLVM IR aggregate type and a sequence
Dan Gohman2c91d102009-01-06 22:53:52 +000070/// of insertvalue or extractvalue indices that identify a member, return
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000071/// the linearized index of the start of the member.
72///
73static unsigned ComputeLinearIndex(const TargetLowering &TLI, const Type *Ty,
74 const unsigned *Indices,
75 const unsigned *IndicesEnd,
76 unsigned CurIndex = 0) {
77 // Base case: We're done.
78 if (Indices && Indices == IndicesEnd)
79 return CurIndex;
80
81 // Given a struct type, recursively traverse the elements.
82 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
83 for (StructType::element_iterator EB = STy->element_begin(),
84 EI = EB,
85 EE = STy->element_end();
86 EI != EE; ++EI) {
87 if (Indices && *Indices == unsigned(EI - EB))
88 return ComputeLinearIndex(TLI, *EI, Indices+1, IndicesEnd, CurIndex);
89 CurIndex = ComputeLinearIndex(TLI, *EI, 0, 0, CurIndex);
90 }
Dan Gohman2c91d102009-01-06 22:53:52 +000091 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092 }
93 // Given an array type, recursively traverse the elements.
94 else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
95 const Type *EltTy = ATy->getElementType();
96 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i) {
97 if (Indices && *Indices == i)
98 return ComputeLinearIndex(TLI, EltTy, Indices+1, IndicesEnd, CurIndex);
99 CurIndex = ComputeLinearIndex(TLI, EltTy, 0, 0, CurIndex);
100 }
Dan Gohman2c91d102009-01-06 22:53:52 +0000101 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 }
103 // We haven't found the type we're looking for, so keep searching.
104 return CurIndex + 1;
105}
106
107/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
108/// MVTs that represent all the individual underlying
109/// non-aggregate types that comprise it.
110///
111/// If Offsets is non-null, it points to a vector to be filled in
112/// with the in-memory offsets of each of the individual values.
113///
114static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
115 SmallVectorImpl<MVT> &ValueVTs,
116 SmallVectorImpl<uint64_t> *Offsets = 0,
117 uint64_t StartingOffset = 0) {
118 // Given a struct type, recursively traverse the elements.
119 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
120 const StructLayout *SL = TLI.getTargetData()->getStructLayout(STy);
121 for (StructType::element_iterator EB = STy->element_begin(),
122 EI = EB,
123 EE = STy->element_end();
124 EI != EE; ++EI)
125 ComputeValueVTs(TLI, *EI, ValueVTs, Offsets,
126 StartingOffset + SL->getElementOffset(EI - EB));
127 return;
128 }
129 // Given an array type, recursively traverse the elements.
130 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
131 const Type *EltTy = ATy->getElementType();
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000132 uint64_t EltSize = TLI.getTargetData()->getTypePaddedSize(EltTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
134 ComputeValueVTs(TLI, EltTy, ValueVTs, Offsets,
135 StartingOffset + i * EltSize);
136 return;
137 }
138 // Base case: we can get an MVT for this LLVM IR type.
139 ValueVTs.push_back(TLI.getValueType(Ty));
140 if (Offsets)
141 Offsets->push_back(StartingOffset);
142}
143
Dan Gohman2a7c6712008-09-03 23:18:39 +0000144namespace llvm {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 /// RegsForValue - This struct represents the registers (physical or virtual)
146 /// that a particular set of values is assigned, and the type information about
147 /// the value. The most common situation is to represent one value at a time,
148 /// but struct or array values are handled element-wise as multiple values.
149 /// The splitting of aggregates is performed recursively, so that we never
150 /// have aggregate-typed registers. The values at this point do not necessarily
151 /// have legal types, so each value may require one or more registers of some
152 /// legal type.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000153 ///
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 struct VISIBILITY_HIDDEN RegsForValue {
155 /// TLI - The TargetLowering object.
156 ///
157 const TargetLowering *TLI;
158
159 /// ValueVTs - The value types of the values, which may not be legal, and
160 /// may need be promoted or synthesized from one or more registers.
161 ///
162 SmallVector<MVT, 4> ValueVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000163
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000164 /// RegVTs - The value types of the registers. This is the same size as
165 /// ValueVTs and it records, for each value, what the type of the assigned
166 /// register or registers are. (Individual values are never synthesized
167 /// from more than one type of register.)
168 ///
169 /// With virtual registers, the contents of RegVTs is redundant with TLI's
170 /// getRegisterType member function, however when with physical registers
171 /// it is necessary to have a separate record of the types.
172 ///
173 SmallVector<MVT, 4> RegVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 /// Regs - This list holds the registers assigned to the values.
176 /// Each legal or promoted value requires one register, and each
177 /// expanded value requires multiple registers.
178 ///
179 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000180
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000181 RegsForValue() : TLI(0) {}
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000183 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000184 const SmallVector<unsigned, 4> &regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 MVT regvt, MVT valuevt)
186 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
187 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000188 const SmallVector<unsigned, 4> &regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000189 const SmallVector<MVT, 4> &regvts,
190 const SmallVector<MVT, 4> &valuevts)
191 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
192 RegsForValue(const TargetLowering &tli,
193 unsigned Reg, const Type *Ty) : TLI(&tli) {
194 ComputeValueVTs(tli, Ty, ValueVTs);
195
196 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
197 MVT ValueVT = ValueVTs[Value];
198 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
199 MVT RegisterVT = TLI->getRegisterType(ValueVT);
200 for (unsigned i = 0; i != NumRegs; ++i)
201 Regs.push_back(Reg + i);
202 RegVTs.push_back(RegisterVT);
203 Reg += NumRegs;
204 }
205 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000206
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 /// append - Add the specified values to this one.
208 void append(const RegsForValue &RHS) {
209 TLI = RHS.TLI;
210 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
211 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
212 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
213 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000214
215
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000216 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000217 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000218 /// Chain/Flag as the input and updates them for the output Chain/Flag.
219 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000220 SDValue getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000221 SDValue &Chain, SDValue *Flag) const;
222
223 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000224 /// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000225 /// Chain/Flag as the input and updates them for the output Chain/Flag.
226 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000227 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000228 SDValue &Chain, SDValue *Flag) const;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000229
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000230 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000231 /// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000232 /// values added into it.
233 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
234 std::vector<SDValue> &Ops) const;
235 };
236}
237
238/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000239/// PHI nodes or outside of the basic block that defines it, or used by a
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000240/// switch or atomic instruction, which may expand to multiple basic blocks.
241static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
242 if (isa<PHINode>(I)) return true;
243 BasicBlock *BB = I->getParent();
244 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
245 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
246 // FIXME: Remove switchinst special case.
247 isa<SwitchInst>(*UI))
248 return true;
249 return false;
250}
251
252/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
253/// entry block, return true. This includes arguments used by switches, since
254/// the switch may expand into multiple basic blocks.
255static bool isOnlyUsedInEntryBlock(Argument *A, bool EnableFastISel) {
256 // With FastISel active, we may be splitting blocks, so force creation
257 // of virtual registers for all non-dead arguments.
Dan Gohman33134c42008-09-25 17:05:24 +0000258 // Don't force virtual registers for byval arguments though, because
259 // fast-isel can't handle those in all cases.
260 if (EnableFastISel && !A->hasByValAttr())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000261 return A->use_empty();
262
263 BasicBlock *Entry = A->getParent()->begin();
264 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
265 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
266 return false; // Use not in entry block.
267 return true;
268}
269
270FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli)
271 : TLI(tli) {
272}
273
274void FunctionLoweringInfo::set(Function &fn, MachineFunction &mf,
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000275 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000276 bool EnableFastISel) {
277 Fn = &fn;
278 MF = &mf;
279 RegInfo = &MF->getRegInfo();
280
281 // Create a vreg for each argument register that is not dead and is used
282 // outside of the entry block for the function.
283 for (Function::arg_iterator AI = Fn->arg_begin(), E = Fn->arg_end();
284 AI != E; ++AI)
285 if (!isOnlyUsedInEntryBlock(AI, EnableFastISel))
286 InitializeRegForValue(AI);
287
288 // Initialize the mapping of values to registers. This is only set up for
289 // instruction values that are used outside of the block that defines
290 // them.
291 Function::iterator BB = Fn->begin(), EB = Fn->end();
292 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
293 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
294 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
295 const Type *Ty = AI->getAllocatedType();
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000296 uint64_t TySize = TLI.getTargetData()->getTypePaddedSize(Ty);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000297 unsigned Align =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000298 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
299 AI->getAlignment());
300
301 TySize *= CUI->getZExtValue(); // Get total allocated size.
302 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
303 StaticAllocaMap[AI] =
304 MF->getFrameInfo()->CreateStackObject(TySize, Align);
305 }
306
307 for (; BB != EB; ++BB)
308 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
309 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
310 if (!isa<AllocaInst>(I) ||
311 !StaticAllocaMap.count(cast<AllocaInst>(I)))
312 InitializeRegForValue(I);
313
314 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
315 // also creates the initial PHI MachineInstrs, though none of the input
316 // operands are populated.
317 for (BB = Fn->begin(), EB = Fn->end(); BB != EB; ++BB) {
318 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
319 MBBMap[BB] = MBB;
320 MF->push_back(MBB);
321
322 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
323 // appropriate.
324 PHINode *PN;
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000325 DebugLoc DL;
326 for (BasicBlock::iterator
327 I = BB->begin(), E = BB->end(); I != E; ++I) {
328 if (CallInst *CI = dyn_cast<CallInst>(I)) {
329 if (Function *F = CI->getCalledFunction()) {
330 switch (F->getIntrinsicID()) {
331 default: break;
332 case Intrinsic::dbg_stoppoint: {
333 DwarfWriter *DW = DAG.getDwarfWriter();
334 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
335
336 if (DW && DW->ValidDebugInfo(SPI->getContext())) {
337 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
Evan Chenge3d42322009-02-25 07:04:34 +0000338 unsigned SrcFile = DW->getOrCreateSourceID(CU.getDirectory(),
339 CU.getFilename());
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000340 unsigned idx = MF->getOrCreateDebugLocID(SrcFile,
Scott Michelfdc40a02009-02-17 22:15:04 +0000341 SPI->getLine(),
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000342 SPI->getColumn());
343 DL = DebugLoc::get(idx);
344 }
345
346 break;
347 }
348 case Intrinsic::dbg_func_start: {
349 DwarfWriter *DW = DAG.getDwarfWriter();
350 if (DW) {
351 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
352 Value *SP = FSI->getSubprogram();
353
354 if (DW->ValidDebugInfo(SP)) {
355 DISubprogram Subprogram(cast<GlobalVariable>(SP));
356 DICompileUnit CU(Subprogram.getCompileUnit());
Evan Chenge3d42322009-02-25 07:04:34 +0000357 unsigned SrcFile = DW->getOrCreateSourceID(CU.getDirectory(),
358 CU.getFilename());
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000359 unsigned Line = Subprogram.getLineNumber();
360 DL = DebugLoc::get(MF->getOrCreateDebugLocID(SrcFile, Line, 0));
361 }
362 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000363
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000364 break;
365 }
366 }
367 }
368 }
369
370 PN = dyn_cast<PHINode>(I);
371 if (!PN || PN->use_empty()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000372
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000373 unsigned PHIReg = ValueMap[PN];
374 assert(PHIReg && "PHI node does not have an assigned virtual register!");
375
376 SmallVector<MVT, 4> ValueVTs;
377 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
378 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
379 MVT VT = ValueVTs[vti];
380 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohman6448d912008-09-04 15:39:15 +0000381 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000382 for (unsigned i = 0; i != NumRegisters; ++i)
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000383 BuildMI(MBB, DL, TII->get(TargetInstrInfo::PHI), PHIReg + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 PHIReg += NumRegisters;
385 }
386 }
387 }
388}
389
390unsigned FunctionLoweringInfo::MakeReg(MVT VT) {
391 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
392}
393
394/// CreateRegForValue - Allocate the appropriate number of virtual registers of
395/// the correctly promoted or expanded types. Assign these registers
396/// consecutive vreg numbers and return the first assigned number.
397///
398/// In the case that the given value has struct or array type, this function
399/// will assign registers for each member or element.
400///
401unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
402 SmallVector<MVT, 4> ValueVTs;
403 ComputeValueVTs(TLI, V->getType(), ValueVTs);
404
405 unsigned FirstReg = 0;
406 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
407 MVT ValueVT = ValueVTs[Value];
408 MVT RegisterVT = TLI.getRegisterType(ValueVT);
409
410 unsigned NumRegs = TLI.getNumRegisters(ValueVT);
411 for (unsigned i = 0; i != NumRegs; ++i) {
412 unsigned R = MakeReg(RegisterVT);
413 if (!FirstReg) FirstReg = R;
414 }
415 }
416 return FirstReg;
417}
418
419/// getCopyFromParts - Create a value that contains the specified legal parts
420/// combined into the value they represent. If the parts combine to a type
421/// larger then ValueVT then AssertOp can be used to specify whether the extra
422/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
423/// (ISD::AssertSext).
Dale Johannesen66978ee2009-01-31 02:22:37 +0000424static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
425 const SDValue *Parts,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000426 unsigned NumParts, MVT PartVT, MVT ValueVT,
427 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000428 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000429 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000430 SDValue Val = Parts[0];
431
432 if (NumParts > 1) {
433 // Assemble the value from multiple parts.
434 if (!ValueVT.isVector()) {
435 unsigned PartBits = PartVT.getSizeInBits();
436 unsigned ValueBits = ValueVT.getSizeInBits();
437
438 // Assemble the power of 2 part.
439 unsigned RoundParts = NumParts & (NumParts - 1) ?
440 1 << Log2_32(NumParts) : NumParts;
441 unsigned RoundBits = PartBits * RoundParts;
442 MVT RoundVT = RoundBits == ValueBits ?
443 ValueVT : MVT::getIntegerVT(RoundBits);
444 SDValue Lo, Hi;
445
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000446 MVT HalfVT = ValueVT.isInteger() ?
447 MVT::getIntegerVT(RoundBits/2) :
448 MVT::getFloatingPointVT(RoundBits/2);
449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000450 if (RoundParts > 2) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000451 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts/2, PartVT, HalfVT);
452 Hi = getCopyFromParts(DAG, dl, Parts+RoundParts/2, RoundParts/2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000453 PartVT, HalfVT);
454 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000455 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
456 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000457 }
458 if (TLI.isBigEndian())
459 std::swap(Lo, Hi);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000460 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000461
462 if (RoundParts < NumParts) {
463 // Assemble the trailing non-power-of-2 part.
464 unsigned OddParts = NumParts - RoundParts;
465 MVT OddVT = MVT::getIntegerVT(OddParts * PartBits);
Scott Michelfdc40a02009-02-17 22:15:04 +0000466 Hi = getCopyFromParts(DAG, dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000467 Parts+RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000468
469 // Combine the round and odd parts.
470 Lo = Val;
471 if (TLI.isBigEndian())
472 std::swap(Lo, Hi);
473 MVT TotalVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000474 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
475 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000476 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000477 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000478 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
479 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 }
481 } else {
482 // Handle a multi-element vector.
483 MVT IntermediateVT, RegisterVT;
484 unsigned NumIntermediates;
485 unsigned NumRegs =
486 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
487 RegisterVT);
488 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
489 NumParts = NumRegs; // Silence a compiler warning.
490 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
491 assert(RegisterVT == Parts[0].getValueType() &&
492 "Part type doesn't match part!");
493
494 // Assemble the parts into intermediate operands.
495 SmallVector<SDValue, 8> Ops(NumIntermediates);
496 if (NumIntermediates == NumParts) {
497 // If the register was not expanded, truncate or copy the value,
498 // as appropriate.
499 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000500 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000501 PartVT, IntermediateVT);
502 } else if (NumParts > 0) {
503 // If the intermediate type was expanded, build the intermediate operands
504 // from the parts.
505 assert(NumParts % NumIntermediates == 0 &&
506 "Must expand into a divisible number of parts!");
507 unsigned Factor = NumParts / NumIntermediates;
508 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000509 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000510 PartVT, IntermediateVT);
511 }
512
513 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
514 // operands.
515 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000516 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000517 ValueVT, &Ops[0], NumIntermediates);
518 }
519 }
520
521 // There is now one part, held in Val. Correct it to match ValueVT.
522 PartVT = Val.getValueType();
523
524 if (PartVT == ValueVT)
525 return Val;
526
527 if (PartVT.isVector()) {
528 assert(ValueVT.isVector() && "Unknown vector conversion!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000529 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000530 }
531
532 if (ValueVT.isVector()) {
533 assert(ValueVT.getVectorElementType() == PartVT &&
534 ValueVT.getVectorNumElements() == 1 &&
535 "Only trivial scalar-to-vector conversions should get here!");
Scott Michel4214a552009-02-22 23:36:09 +0000536 return DAG.getBUILD_VECTOR(ValueVT, dl, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000537 }
538
539 if (PartVT.isInteger() &&
540 ValueVT.isInteger()) {
541 if (ValueVT.bitsLT(PartVT)) {
542 // For a truncate, see if we have any information to
543 // indicate whether the truncated bits will always be
544 // zero or sign-extension.
545 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000546 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000547 DAG.getValueType(ValueVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000548 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000549 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000550 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000551 }
552 }
553
554 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
555 if (ValueVT.bitsLT(Val.getValueType()))
556 // FP_ROUND's are always exact here.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000557 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000558 DAG.getIntPtrConstant(1));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000559 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000560 }
561
562 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Dale Johannesen66978ee2009-01-31 02:22:37 +0000563 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000564
565 assert(0 && "Unknown mismatch!");
566 return SDValue();
567}
568
569/// getCopyToParts - Create a series of nodes that contain the specified value
570/// split into legal parts. If the parts contain more bits than Val, then, for
571/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000572static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl, SDValue Val,
Chris Lattner01426e12008-10-21 00:45:36 +0000573 SDValue *Parts, unsigned NumParts, MVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000574 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000575 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000576 MVT PtrVT = TLI.getPointerTy();
577 MVT ValueVT = Val.getValueType();
578 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000579 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000580 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
581
582 if (!NumParts)
583 return;
584
585 if (!ValueVT.isVector()) {
586 if (PartVT == ValueVT) {
587 assert(NumParts == 1 && "No-op copy with multiple parts!");
588 Parts[0] = Val;
589 return;
590 }
591
592 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
593 // If the parts cover more bits than the value has, promote the value.
594 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
595 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000596 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000597 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
598 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000599 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000600 } else {
601 assert(0 && "Unknown mismatch!");
602 }
603 } else if (PartBits == ValueVT.getSizeInBits()) {
604 // Different types of the same size.
605 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000606 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000607 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
608 // If the parts cover less bits than value has, truncate the value.
609 if (PartVT.isInteger() && ValueVT.isInteger()) {
610 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000611 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000612 } else {
613 assert(0 && "Unknown mismatch!");
614 }
615 }
616
617 // The value may have changed - recompute ValueVT.
618 ValueVT = Val.getValueType();
619 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
620 "Failed to tile the value with PartVT!");
621
622 if (NumParts == 1) {
623 assert(PartVT == ValueVT && "Type conversion failed!");
624 Parts[0] = Val;
625 return;
626 }
627
628 // Expand the value into multiple parts.
629 if (NumParts & (NumParts - 1)) {
630 // The number of parts is not a power of 2. Split off and copy the tail.
631 assert(PartVT.isInteger() && ValueVT.isInteger() &&
632 "Do not know what to expand to!");
633 unsigned RoundParts = 1 << Log2_32(NumParts);
634 unsigned RoundBits = RoundParts * PartBits;
635 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000636 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000637 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000638 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000639 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts, OddParts, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000640 if (TLI.isBigEndian())
641 // The odd parts were reversed by getCopyToParts - unreverse them.
642 std::reverse(Parts + RoundParts, Parts + NumParts);
643 NumParts = RoundParts;
644 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000645 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000646 }
647
648 // The number of parts is a power of 2. Repeatedly bisect the value using
649 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000650 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000651 MVT::getIntegerVT(ValueVT.getSizeInBits()),
652 Val);
653 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
654 for (unsigned i = 0; i < NumParts; i += StepSize) {
655 unsigned ThisBits = StepSize * PartBits / 2;
656 MVT ThisVT = MVT::getIntegerVT (ThisBits);
657 SDValue &Part0 = Parts[i];
658 SDValue &Part1 = Parts[i+StepSize/2];
659
Scott Michelfdc40a02009-02-17 22:15:04 +0000660 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000661 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000662 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000663 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000664 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000665 DAG.getConstant(0, PtrVT));
666
667 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000668 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000669 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000670 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000671 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000672 }
673 }
674 }
675
676 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000677 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000678
679 return;
680 }
681
682 // Vector ValueVT.
683 if (NumParts == 1) {
684 if (PartVT != ValueVT) {
685 if (PartVT.isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000686 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000687 } else {
688 assert(ValueVT.getVectorElementType() == PartVT &&
689 ValueVT.getVectorNumElements() == 1 &&
690 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000691 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000692 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000693 DAG.getConstant(0, PtrVT));
694 }
695 }
696
697 Parts[0] = Val;
698 return;
699 }
700
701 // Handle a multi-element vector.
702 MVT IntermediateVT, RegisterVT;
703 unsigned NumIntermediates;
Dan Gohmane9530ec2009-01-15 16:58:17 +0000704 unsigned NumRegs = TLI
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000705 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
706 RegisterVT);
707 unsigned NumElements = ValueVT.getVectorNumElements();
708
709 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
710 NumParts = NumRegs; // Silence a compiler warning.
711 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
712
713 // Split the vector into intermediate operands.
714 SmallVector<SDValue, 8> Ops(NumIntermediates);
715 for (unsigned i = 0; i != NumIntermediates; ++i)
716 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000717 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000718 IntermediateVT, Val,
719 DAG.getConstant(i * (NumElements / NumIntermediates),
720 PtrVT));
721 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000722 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000723 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000724 DAG.getConstant(i, PtrVT));
725
726 // Split the intermediate operands into legal parts.
727 if (NumParts == NumIntermediates) {
728 // If the register was not expanded, promote or copy the value,
729 // as appropriate.
730 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000731 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000732 } else if (NumParts > 0) {
733 // If the intermediate type was expanded, split each the value into
734 // legal parts.
735 assert(NumParts % NumIntermediates == 0 &&
736 "Must expand into a divisible number of parts!");
737 unsigned Factor = NumParts / NumIntermediates;
738 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000739 getCopyToParts(DAG, dl, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000740 }
741}
742
743
744void SelectionDAGLowering::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
745 AA = &aa;
746 GFI = gfi;
747 TD = DAG.getTarget().getTargetData();
748}
749
750/// clear - Clear out the curret SelectionDAG and the associated
751/// state and prepare this SelectionDAGLowering object to be used
752/// for a new block. This doesn't clear out information about
753/// additional blocks that are needed to complete switch lowering
754/// or PHI node updating; that information is cleared out as it is
755/// consumed.
756void SelectionDAGLowering::clear() {
757 NodeMap.clear();
758 PendingLoads.clear();
759 PendingExports.clear();
760 DAG.clear();
Bill Wendling8fcf1702009-02-06 21:36:23 +0000761 CurDebugLoc = DebugLoc::getUnknownLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000762}
763
764/// getRoot - Return the current virtual root of the Selection DAG,
765/// flushing any PendingLoad items. This must be done before emitting
766/// a store or any other node that may need to be ordered after any
767/// prior load instructions.
768///
769SDValue SelectionDAGLowering::getRoot() {
770 if (PendingLoads.empty())
771 return DAG.getRoot();
772
773 if (PendingLoads.size() == 1) {
774 SDValue Root = PendingLoads[0];
775 DAG.setRoot(Root);
776 PendingLoads.clear();
777 return Root;
778 }
779
780 // Otherwise, we have to make a token factor node.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000781 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000782 &PendingLoads[0], PendingLoads.size());
783 PendingLoads.clear();
784 DAG.setRoot(Root);
785 return Root;
786}
787
788/// getControlRoot - Similar to getRoot, but instead of flushing all the
789/// PendingLoad items, flush all the PendingExports items. It is necessary
790/// to do this before emitting a terminator instruction.
791///
792SDValue SelectionDAGLowering::getControlRoot() {
793 SDValue Root = DAG.getRoot();
794
795 if (PendingExports.empty())
796 return Root;
797
798 // Turn all of the CopyToReg chains into one factored node.
799 if (Root.getOpcode() != ISD::EntryToken) {
800 unsigned i = 0, e = PendingExports.size();
801 for (; i != e; ++i) {
802 assert(PendingExports[i].getNode()->getNumOperands() > 1);
803 if (PendingExports[i].getNode()->getOperand(0) == Root)
804 break; // Don't add the root if we already indirectly depend on it.
805 }
806
807 if (i == e)
808 PendingExports.push_back(Root);
809 }
810
Dale Johannesen66978ee2009-01-31 02:22:37 +0000811 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000812 &PendingExports[0],
813 PendingExports.size());
814 PendingExports.clear();
815 DAG.setRoot(Root);
816 return Root;
817}
818
819void SelectionDAGLowering::visit(Instruction &I) {
820 visit(I.getOpcode(), I);
821}
822
823void SelectionDAGLowering::visit(unsigned Opcode, User &I) {
824 // Note: this doesn't use InstVisitor, because it has to work with
825 // ConstantExpr's in addition to instructions.
826 switch (Opcode) {
827 default: assert(0 && "Unknown instruction type encountered!");
828 abort();
829 // Build the switch statement using the Instruction.def file.
830#define HANDLE_INST(NUM, OPCODE, CLASS) \
831 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
832#include "llvm/Instruction.def"
833 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000834}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835
836void SelectionDAGLowering::visitAdd(User &I) {
837 if (I.getType()->isFPOrFPVector())
838 visitBinary(I, ISD::FADD);
839 else
840 visitBinary(I, ISD::ADD);
841}
842
843void SelectionDAGLowering::visitMul(User &I) {
844 if (I.getType()->isFPOrFPVector())
845 visitBinary(I, ISD::FMUL);
846 else
847 visitBinary(I, ISD::MUL);
848}
849
850SDValue SelectionDAGLowering::getValue(const Value *V) {
851 SDValue &N = NodeMap[V];
852 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000853
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000854 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
855 MVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000857 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000858 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859
860 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
861 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863 if (isa<ConstantPointerNull>(C))
864 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000865
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000867 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000869 if (isa<UndefValue>(C) && !isa<VectorType>(V->getType()) &&
870 !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000871 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000872
873 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
874 visit(CE->getOpcode(), *CE);
875 SDValue N1 = NodeMap[V];
876 assert(N1.getNode() && "visit didn't populate the ValueMap!");
877 return N1;
878 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000880 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
881 SmallVector<SDValue, 4> Constants;
882 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
883 OI != OE; ++OI) {
884 SDNode *Val = getValue(*OI).getNode();
885 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
886 Constants.push_back(SDValue(Val, i));
887 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000888 return DAG.getMergeValues(&Constants[0], Constants.size(),
889 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000890 }
891
892 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
893 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
894 "Unknown struct or array constant!");
895
896 SmallVector<MVT, 4> ValueVTs;
897 ComputeValueVTs(TLI, C->getType(), ValueVTs);
898 unsigned NumElts = ValueVTs.size();
899 if (NumElts == 0)
900 return SDValue(); // empty struct
901 SmallVector<SDValue, 4> Constants(NumElts);
902 for (unsigned i = 0; i != NumElts; ++i) {
903 MVT EltVT = ValueVTs[i];
904 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000905 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000906 else if (EltVT.isFloatingPoint())
907 Constants[i] = DAG.getConstantFP(0, EltVT);
908 else
909 Constants[i] = DAG.getConstant(0, EltVT);
910 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000911 return DAG.getMergeValues(&Constants[0], NumElts, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000912 }
913
914 const VectorType *VecTy = cast<VectorType>(V->getType());
915 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917 // Now that we know the number and type of the elements, get that number of
918 // elements into the Ops array based on what kind of constant it is.
919 SmallVector<SDValue, 16> Ops;
920 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
921 for (unsigned i = 0; i != NumElements; ++i)
922 Ops.push_back(getValue(CP->getOperand(i)));
923 } else {
924 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
925 "Unknown vector constant!");
926 MVT EltVT = TLI.getValueType(VecTy->getElementType());
927
928 SDValue Op;
929 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000930 Op = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000931 else if (EltVT.isFloatingPoint())
932 Op = DAG.getConstantFP(0, EltVT);
933 else
934 Op = DAG.getConstant(0, EltVT);
935 Ops.assign(NumElements, Op);
936 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000938 // Create a BUILD_VECTOR node.
Scott Michel4214a552009-02-22 23:36:09 +0000939 return NodeMap[V] = DAG.getBUILD_VECTOR(VT, getCurDebugLoc(),
940 &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000941 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000943 // If this is a static alloca, generate it as the frameindex instead of
944 // computation.
945 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
946 DenseMap<const AllocaInst*, int>::iterator SI =
947 FuncInfo.StaticAllocaMap.find(AI);
948 if (SI != FuncInfo.StaticAllocaMap.end())
949 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
950 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000952 unsigned InReg = FuncInfo.ValueMap[V];
953 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000955 RegsForValue RFV(TLI, InReg, V->getType());
956 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +0000957 return RFV.getCopyFromRegs(DAG, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000958}
959
960
961void SelectionDAGLowering::visitRet(ReturnInst &I) {
962 if (I.getNumOperands() == 0) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000963 DAG.setRoot(DAG.getNode(ISD::RET, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000964 MVT::Other, getControlRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000965 return;
966 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000968 SmallVector<SDValue, 8> NewValues;
969 NewValues.push_back(getControlRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000971 SmallVector<MVT, 4> ValueVTs;
972 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000973 unsigned NumValues = ValueVTs.size();
974 if (NumValues == 0) continue;
975
976 SDValue RetOp = getValue(I.getOperand(i));
977 for (unsigned j = 0, f = NumValues; j != f; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000978 MVT VT = ValueVTs[j];
979
980 // FIXME: C calling convention requires the return type to be promoted to
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000981 // at least 32-bit. But this is not necessary for non-C calling
982 // conventions.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000983 if (VT.isInteger()) {
984 MVT MinVT = TLI.getRegisterType(MVT::i32);
985 if (VT.bitsLT(MinVT))
986 VT = MinVT;
987 }
988
989 unsigned NumParts = TLI.getNumRegisters(VT);
990 MVT PartVT = TLI.getRegisterType(VT);
991 SmallVector<SDValue, 4> Parts(NumParts);
992 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000994 const Function *F = I.getParent()->getParent();
Devang Patel05988662008-09-25 21:00:45 +0000995 if (F->paramHasAttr(0, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000996 ExtendKind = ISD::SIGN_EXTEND;
Devang Patel05988662008-09-25 21:00:45 +0000997 else if (F->paramHasAttr(0, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000998 ExtendKind = ISD::ZERO_EXTEND;
999
Dale Johannesen66978ee2009-01-31 02:22:37 +00001000 getCopyToParts(DAG, getCurDebugLoc(),
1001 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 &Parts[0], NumParts, PartVT, ExtendKind);
1003
Dale Johannesenc9c6da62008-09-25 20:47:45 +00001004 // 'inreg' on function refers to return value
1005 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Devang Patel05988662008-09-25 21:00:45 +00001006 if (F->paramHasAttr(0, Attribute::InReg))
Dale Johannesenc9c6da62008-09-25 20:47:45 +00001007 Flags.setInReg();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008 for (unsigned i = 0; i < NumParts; ++i) {
1009 NewValues.push_back(Parts[i]);
Dale Johannesenc9c6da62008-09-25 20:47:45 +00001010 NewValues.push_back(DAG.getArgFlags(Flags));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001011 }
1012 }
1013 }
Dale Johannesen66978ee2009-01-31 02:22:37 +00001014 DAG.setRoot(DAG.getNode(ISD::RET, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 &NewValues[0], NewValues.size()));
1016}
1017
1018/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1019/// the current basic block, add it to ValueMap now so that we'll get a
1020/// CopyTo/FromReg.
1021void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1022 // No need to export constants.
1023 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001025 // Already exported?
1026 if (FuncInfo.isExportedInst(V)) return;
1027
1028 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1029 CopyValueToVirtualRegister(V, Reg);
1030}
1031
1032bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1033 const BasicBlock *FromBB) {
1034 // The operands of the setcc have to be in this block. We don't know
1035 // how to export them from some other block.
1036 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1037 // Can export from current BB.
1038 if (VI->getParent() == FromBB)
1039 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001040
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001041 // Is already exported, noop.
1042 return FuncInfo.isExportedInst(V);
1043 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001045 // If this is an argument, we can export it if the BB is the entry block or
1046 // if it is already exported.
1047 if (isa<Argument>(V)) {
1048 if (FromBB == &FromBB->getParent()->getEntryBlock())
1049 return true;
1050
1051 // Otherwise, can only export this if it is already exported.
1052 return FuncInfo.isExportedInst(V);
1053 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 // Otherwise, constants can always be exported.
1056 return true;
1057}
1058
1059static bool InBlock(const Value *V, const BasicBlock *BB) {
1060 if (const Instruction *I = dyn_cast<Instruction>(V))
1061 return I->getParent() == BB;
1062 return true;
1063}
1064
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001065/// getFCmpCondCode - Return the ISD condition code corresponding to
1066/// the given LLVM IR floating-point condition code. This includes
1067/// consideration of global floating-point math flags.
1068///
1069static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
1070 ISD::CondCode FPC, FOC;
1071 switch (Pred) {
1072 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1073 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1074 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1075 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1076 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1077 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1078 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1079 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
1080 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
1081 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1082 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1083 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1084 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1085 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1086 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1087 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1088 default:
1089 assert(0 && "Invalid FCmp predicate opcode!");
1090 FOC = FPC = ISD::SETFALSE;
1091 break;
1092 }
1093 if (FiniteOnlyFPMath())
1094 return FOC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001095 else
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001096 return FPC;
1097}
1098
1099/// getICmpCondCode - Return the ISD condition code corresponding to
1100/// the given LLVM IR integer condition code.
1101///
1102static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
1103 switch (Pred) {
1104 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
1105 case ICmpInst::ICMP_NE: return ISD::SETNE;
1106 case ICmpInst::ICMP_SLE: return ISD::SETLE;
1107 case ICmpInst::ICMP_ULE: return ISD::SETULE;
1108 case ICmpInst::ICMP_SGE: return ISD::SETGE;
1109 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
1110 case ICmpInst::ICMP_SLT: return ISD::SETLT;
1111 case ICmpInst::ICMP_ULT: return ISD::SETULT;
1112 case ICmpInst::ICMP_SGT: return ISD::SETGT;
1113 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
1114 default:
1115 assert(0 && "Invalid ICmp predicate opcode!");
1116 return ISD::SETNE;
1117 }
1118}
1119
Dan Gohmanc2277342008-10-17 21:16:08 +00001120/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1121/// This function emits a branch and is used at the leaves of an OR or an
1122/// AND operator tree.
1123///
1124void
1125SelectionDAGLowering::EmitBranchForMergedCondition(Value *Cond,
1126 MachineBasicBlock *TBB,
1127 MachineBasicBlock *FBB,
1128 MachineBasicBlock *CurBB) {
1129 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001130
Dan Gohmanc2277342008-10-17 21:16:08 +00001131 // If the leaf of the tree is a comparison, merge the condition into
1132 // the caseblock.
1133 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1134 // The operands of the cmp have to be in this block. We don't know
1135 // how to export them from some other block. If this is the first block
1136 // of the sequence, no exporting is needed.
1137 if (CurBB == CurMBB ||
1138 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1139 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001140 ISD::CondCode Condition;
1141 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001142 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001144 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001145 } else {
1146 Condition = ISD::SETEQ; // silence warning.
1147 assert(0 && "Unknown compare instruction");
1148 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001149
1150 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001151 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1152 SwitchCases.push_back(CB);
1153 return;
1154 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001155 }
1156
1157 // Create a CaseBlock record representing this branch.
1158 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
1159 NULL, TBB, FBB, CurBB);
1160 SwitchCases.push_back(CB);
1161}
1162
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001163/// FindMergedConditions - If Cond is an expression like
Dan Gohmanc2277342008-10-17 21:16:08 +00001164void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1165 MachineBasicBlock *TBB,
1166 MachineBasicBlock *FBB,
1167 MachineBasicBlock *CurBB,
1168 unsigned Opc) {
1169 // If this node is not part of the or/and tree, emit it as a branch.
1170 Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001171 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001172 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1173 BOp->getParent() != CurBB->getBasicBlock() ||
1174 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1175 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1176 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001177 return;
1178 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180 // Create TmpBB after CurBB.
1181 MachineFunction::iterator BBI = CurBB;
1182 MachineFunction &MF = DAG.getMachineFunction();
1183 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1184 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001185
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001186 if (Opc == Instruction::Or) {
1187 // Codegen X | Y as:
1188 // jmp_if_X TBB
1189 // jmp TmpBB
1190 // TmpBB:
1191 // jmp_if_Y TBB
1192 // jmp FBB
1193 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195 // Emit the LHS condition.
1196 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001198 // Emit the RHS condition into TmpBB.
1199 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1200 } else {
1201 assert(Opc == Instruction::And && "Unknown merge op!");
1202 // Codegen X & Y as:
1203 // jmp_if_X TmpBB
1204 // jmp FBB
1205 // TmpBB:
1206 // jmp_if_Y TBB
1207 // jmp FBB
1208 //
1209 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // Emit the LHS condition.
1212 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001213
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // Emit the RHS condition into TmpBB.
1215 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1216 }
1217}
1218
1219/// If the set of cases should be emitted as a series of branches, return true.
1220/// If we should emit this as a bunch of and/or'd together conditions, return
1221/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001222bool
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001223SelectionDAGLowering::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
1224 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001226 // If this is two comparisons of the same values or'd or and'd together, they
1227 // will get folded into a single comparison, so don't emit two blocks.
1228 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1229 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1230 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1231 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1232 return false;
1233 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001234
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001235 return true;
1236}
1237
1238void SelectionDAGLowering::visitBr(BranchInst &I) {
1239 // Update machine-CFG edges.
1240 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1241
1242 // Figure out which block is immediately after the current one.
1243 MachineBasicBlock *NextBlock = 0;
1244 MachineFunction::iterator BBI = CurMBB;
1245 if (++BBI != CurMBB->getParent()->end())
1246 NextBlock = BBI;
1247
1248 if (I.isUnconditional()) {
1249 // Update machine-CFG edges.
1250 CurMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // If this is not a fall-through branch, emit the branch.
1253 if (Succ0MBB != NextBlock)
Scott Michelfdc40a02009-02-17 22:15:04 +00001254 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001255 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 DAG.getBasicBlock(Succ0MBB)));
1257 return;
1258 }
1259
1260 // If this condition is one of the special cases we handle, do special stuff
1261 // now.
1262 Value *CondVal = I.getCondition();
1263 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1264
1265 // If this is a series of conditions that are or'd or and'd together, emit
1266 // this as a sequence of branches instead of setcc's with and/or operations.
1267 // For example, instead of something like:
1268 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001271 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001272 // or C, F
1273 // jnz foo
1274 // Emit:
1275 // cmp A, B
1276 // je foo
1277 // cmp D, E
1278 // jle foo
1279 //
1280 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001281 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001282 (BOp->getOpcode() == Instruction::And ||
1283 BOp->getOpcode() == Instruction::Or)) {
1284 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1285 // If the compares in later blocks need to use values not currently
1286 // exported from this block, export them now. This block should always
1287 // be the first entry.
1288 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001289
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001290 // Allow some cases to be rejected.
1291 if (ShouldEmitAsBranches(SwitchCases)) {
1292 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1293 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1294 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1295 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001297 // Emit the branch for this block.
1298 visitSwitchCase(SwitchCases[0]);
1299 SwitchCases.erase(SwitchCases.begin());
1300 return;
1301 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303 // Okay, we decided not to do this, remove any inserted MBB's and clear
1304 // SwitchCases.
1305 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1306 CurMBB->getParent()->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001307
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001308 SwitchCases.clear();
1309 }
1310 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001311
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001312 // Create a CaseBlock record representing this branch.
1313 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
1314 NULL, Succ0MBB, Succ1MBB, CurMBB);
1315 // Use visitSwitchCase to actually insert the fast branch sequence for this
1316 // cond branch.
1317 visitSwitchCase(CB);
1318}
1319
1320/// visitSwitchCase - Emits the necessary code to represent a single node in
1321/// the binary search tree resulting from lowering a switch instruction.
1322void SelectionDAGLowering::visitSwitchCase(CaseBlock &CB) {
1323 SDValue Cond;
1324 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001325 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001326
1327 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001328 if (CB.CmpMHS == NULL) {
1329 // Fold "(X == true)" to X and "(X == false)" to !X to
1330 // handle common cases produced by branch lowering.
1331 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1332 Cond = CondLHS;
1333 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1334 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001335 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001336 } else
Dale Johannesenf5d97892009-02-04 01:48:28 +00001337 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 } else {
1339 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1340
Anton Korobeynikov23218582008-12-23 22:25:27 +00001341 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1342 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343
1344 SDValue CmpOp = getValue(CB.CmpMHS);
1345 MVT VT = CmpOp.getValueType();
1346
1347 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001348 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001349 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001351 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001352 VT, CmpOp, DAG.getConstant(Low, VT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001353 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001354 DAG.getConstant(High-Low, VT), ISD::SETULE);
1355 }
1356 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 // Update successor info
1359 CurMBB->addSuccessor(CB.TrueBB);
1360 CurMBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362 // Set NextBlock to be the MBB immediately after the current one, if any.
1363 // This is used to avoid emitting unnecessary branches to the next block.
1364 MachineBasicBlock *NextBlock = 0;
1365 MachineFunction::iterator BBI = CurMBB;
1366 if (++BBI != CurMBB->getParent()->end())
1367 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001369 // If the lhs block is the next block, invert the condition so that we can
1370 // fall through to the lhs instead of the rhs block.
1371 if (CB.TrueBB == NextBlock) {
1372 std::swap(CB.TrueBB, CB.FalseBB);
1373 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001374 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 }
Dale Johannesenf5d97892009-02-04 01:48:28 +00001376 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001377 MVT::Other, getControlRoot(), Cond,
1378 DAG.getBasicBlock(CB.TrueBB));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 // If the branch was constant folded, fix up the CFG.
1381 if (BrCond.getOpcode() == ISD::BR) {
1382 CurMBB->removeSuccessor(CB.FalseBB);
1383 DAG.setRoot(BrCond);
1384 } else {
1385 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001386 if (BrCond == getControlRoot())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387 CurMBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389 if (CB.FalseBB == NextBlock)
1390 DAG.setRoot(BrCond);
1391 else
Dale Johannesenf5d97892009-02-04 01:48:28 +00001392 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 DAG.getBasicBlock(CB.FalseBB)));
1394 }
1395}
1396
1397/// visitJumpTable - Emit JumpTable node in the current MBB
1398void SelectionDAGLowering::visitJumpTable(JumpTable &JT) {
1399 // Emit the code for the jump table
1400 assert(JT.Reg != -1U && "Should lower JT Header first!");
1401 MVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001402 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1403 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Scott Michelfdc40a02009-02-17 22:15:04 +00001405 DAG.setRoot(DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001406 MVT::Other, Index.getValue(1),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 Table, Index));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408}
1409
1410/// visitJumpTableHeader - This function emits necessary code to produce index
1411/// in the JumpTable from switch case.
1412void SelectionDAGLowering::visitJumpTableHeader(JumpTable &JT,
1413 JumpTableHeader &JTH) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001414 // Subtract the lowest switch case value from the value being switched on and
1415 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001416 // difference between smallest and largest cases.
1417 SDValue SwitchOp = getValue(JTH.SValue);
1418 MVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001419 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001420 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001421
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001422 // The SDNode we just created, which holds the value being switched on minus
1423 // the the smallest case value, needs to be copied to a virtual register so it
1424 // can be used as an index into the jump table in a subsequent basic block.
1425 // This value may be smaller or larger than the target's pointer type, and
1426 // therefore require extension or truncating.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 if (VT.bitsGT(TLI.getPointerTy()))
Scott Michelfdc40a02009-02-17 22:15:04 +00001428 SwitchOp = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001429 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 else
Scott Michelfdc40a02009-02-17 22:15:04 +00001431 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001432 TLI.getPointerTy(), SUB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001435 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1436 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 JT.Reg = JumpTableReg;
1438
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001439 // Emit the range check for the jump table, and branch to the default block
1440 // for the switch statement if the value being switched on exceeds the largest
1441 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001442 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
1443 TLI.getSetCCResultType(SUB.getValueType()), SUB,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001444 DAG.getConstant(JTH.Last-JTH.First,VT),
1445 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446
1447 // Set NextBlock to be the MBB immediately after the current one, if any.
1448 // This is used to avoid emitting unnecessary branches to the next block.
1449 MachineBasicBlock *NextBlock = 0;
1450 MachineFunction::iterator BBI = CurMBB;
1451 if (++BBI != CurMBB->getParent()->end())
1452 NextBlock = BBI;
1453
Dale Johannesen66978ee2009-01-31 02:22:37 +00001454 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001455 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001456 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457
1458 if (JT.MBB == NextBlock)
1459 DAG.setRoot(BrCond);
1460 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00001461 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 DAG.getBasicBlock(JT.MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463}
1464
1465/// visitBitTestHeader - This function emits necessary code to produce value
1466/// suitable for "bit tests"
1467void SelectionDAGLowering::visitBitTestHeader(BitTestBlock &B) {
1468 // Subtract the minimum value
1469 SDValue SwitchOp = getValue(B.SValue);
1470 MVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001471 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001472 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473
1474 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001475 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
1476 TLI.getSetCCResultType(SUB.getValueType()),
1477 SUB, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001478 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479
1480 SDValue ShiftOp;
Duncan Sands92abc622009-01-31 15:50:11 +00001481 if (VT.bitsGT(TLI.getPointerTy()))
Scott Michelfdc40a02009-02-17 22:15:04 +00001482 ShiftOp = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00001483 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 else
Scott Michelfdc40a02009-02-17 22:15:04 +00001485 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00001486 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487
Duncan Sands92abc622009-01-31 15:50:11 +00001488 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001489 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1490 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491
1492 // Set NextBlock to be the MBB immediately after the current one, if any.
1493 // This is used to avoid emitting unnecessary branches to the next block.
1494 MachineBasicBlock *NextBlock = 0;
1495 MachineFunction::iterator BBI = CurMBB;
1496 if (++BBI != CurMBB->getParent()->end())
1497 NextBlock = BBI;
1498
1499 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1500
1501 CurMBB->addSuccessor(B.Default);
1502 CurMBB->addSuccessor(MBB);
1503
Dale Johannesen66978ee2009-01-31 02:22:37 +00001504 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001505 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001506 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 if (MBB == NextBlock)
1509 DAG.setRoot(BrRange);
1510 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00001511 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 DAG.getBasicBlock(MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513}
1514
1515/// visitBitTestCase - this function produces one "bit test"
1516void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1517 unsigned Reg,
1518 BitTestCase &B) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001519 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001520 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001521 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001522 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001523 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001524 DAG.getConstant(1, TLI.getPointerTy()),
1525 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001526
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001527 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001528 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001529 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001530 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001531 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1532 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001533 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001534 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535
1536 CurMBB->addSuccessor(B.TargetBB);
1537 CurMBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001538
Dale Johannesen66978ee2009-01-31 02:22:37 +00001539 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001540 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001541 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542
1543 // Set NextBlock to be the MBB immediately after the current one, if any.
1544 // This is used to avoid emitting unnecessary branches to the next block.
1545 MachineBasicBlock *NextBlock = 0;
1546 MachineFunction::iterator BBI = CurMBB;
1547 if (++BBI != CurMBB->getParent()->end())
1548 NextBlock = BBI;
1549
1550 if (NextMBB == NextBlock)
1551 DAG.setRoot(BrAnd);
1552 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00001553 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 DAG.getBasicBlock(NextMBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555}
1556
1557void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1558 // Retrieve successors.
1559 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1560 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1561
Gabor Greifb67e6b32009-01-15 11:10:44 +00001562 const Value *Callee(I.getCalledValue());
1563 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 visitInlineAsm(&I);
1565 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001566 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001567
1568 // If the value of the invoke is used outside of its defining block, make it
1569 // available as a virtual register.
1570 if (!I.use_empty()) {
1571 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1572 if (VMI != FuncInfo.ValueMap.end())
1573 CopyValueToVirtualRegister(&I, VMI->second);
1574 }
1575
1576 // Update successor info
1577 CurMBB->addSuccessor(Return);
1578 CurMBB->addSuccessor(LandingPad);
1579
1580 // Drop into normal successor.
Scott Michelfdc40a02009-02-17 22:15:04 +00001581 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001582 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001583 DAG.getBasicBlock(Return)));
1584}
1585
1586void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1587}
1588
1589/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1590/// small case ranges).
1591bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
1592 CaseRecVector& WorkList,
1593 Value* SV,
1594 MachineBasicBlock* Default) {
1595 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001596
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001598 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001599 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001600 return false;
1601
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602 // Get the MachineFunction which holds the current MBB. This is used when
1603 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001604 MachineFunction *CurMF = CurMBB->getParent();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001605
1606 // Figure out which block is immediately after the current one.
1607 MachineBasicBlock *NextBlock = 0;
1608 MachineFunction::iterator BBI = CR.CaseBB;
1609
1610 if (++BBI != CurMBB->getParent()->end())
1611 NextBlock = BBI;
1612
1613 // TODO: If any two of the cases has the same destination, and if one value
1614 // is the same as the other, but has one bit unset that the other has set,
1615 // use bit manipulation to do two compares at once. For example:
1616 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001617
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618 // Rearrange the case blocks so that the last one falls through if possible.
1619 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1620 // The last case block won't fall through into 'NextBlock' if we emit the
1621 // branches in this order. See if rearranging a case value would help.
1622 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1623 if (I->BB == NextBlock) {
1624 std::swap(*I, BackCase);
1625 break;
1626 }
1627 }
1628 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001629
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630 // Create a CaseBlock record representing a conditional branch to
1631 // the Case's target mbb if the value being switched on SV is equal
1632 // to C.
1633 MachineBasicBlock *CurBlock = CR.CaseBB;
1634 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1635 MachineBasicBlock *FallThrough;
1636 if (I != E-1) {
1637 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1638 CurMF->insert(BBI, FallThrough);
1639 } else {
1640 // If the last case doesn't match, go to the default block.
1641 FallThrough = Default;
1642 }
1643
1644 Value *RHS, *LHS, *MHS;
1645 ISD::CondCode CC;
1646 if (I->High == I->Low) {
1647 // This is just small small case range :) containing exactly 1 case
1648 CC = ISD::SETEQ;
1649 LHS = SV; RHS = I->High; MHS = NULL;
1650 } else {
1651 CC = ISD::SETLE;
1652 LHS = I->Low; MHS = SV; RHS = I->High;
1653 }
1654 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001655
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001656 // If emitting the first comparison, just call visitSwitchCase to emit the
1657 // code into the current block. Otherwise, push the CaseBlock onto the
1658 // vector to be later processed by SDISel, and insert the node's MBB
1659 // before the next MBB.
1660 if (CurBlock == CurMBB)
1661 visitSwitchCase(CB);
1662 else
1663 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001664
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001665 CurBlock = FallThrough;
1666 }
1667
1668 return true;
1669}
1670
1671static inline bool areJTsAllowed(const TargetLowering &TLI) {
1672 return !DisableJumpTables &&
Dan Gohmanf560ffa2009-01-28 17:46:25 +00001673 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1674 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001676
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001677static APInt ComputeRange(const APInt &First, const APInt &Last) {
1678 APInt LastExt(Last), FirstExt(First);
1679 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1680 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1681 return (LastExt - FirstExt + 1ULL);
1682}
1683
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001684/// handleJTSwitchCase - Emit jumptable for current switch case range
1685bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
1686 CaseRecVector& WorkList,
1687 Value* SV,
1688 MachineBasicBlock* Default) {
1689 Case& FrontCase = *CR.Range.first;
1690 Case& BackCase = *(CR.Range.second-1);
1691
Anton Korobeynikov23218582008-12-23 22:25:27 +00001692 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1693 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001694
Anton Korobeynikov23218582008-12-23 22:25:27 +00001695 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1697 I!=E; ++I)
1698 TSize += I->size();
1699
1700 if (!areJTsAllowed(TLI) || TSize <= 3)
1701 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001702
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001703 APInt Range = ComputeRange(First, Last);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001704 double Density = (double)TSize / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705 if (Density < 0.4)
1706 return false;
1707
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001708 DEBUG(errs() << "Lowering jump table\n"
1709 << "First entry: " << First << ". Last entry: " << Last << '\n'
1710 << "Range: " << Range
1711 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001712
1713 // Get the MachineFunction which holds the current MBB. This is used when
1714 // inserting any additional MBBs necessary to represent the switch.
1715 MachineFunction *CurMF = CurMBB->getParent();
1716
1717 // Figure out which block is immediately after the current one.
1718 MachineBasicBlock *NextBlock = 0;
1719 MachineFunction::iterator BBI = CR.CaseBB;
1720
1721 if (++BBI != CurMBB->getParent()->end())
1722 NextBlock = BBI;
1723
1724 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1725
1726 // Create a new basic block to hold the code for loading the address
1727 // of the jump table, and jumping to it. Update successor information;
1728 // we will either branch to the default case for the switch, or the jump
1729 // table.
1730 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1731 CurMF->insert(BBI, JumpTableBB);
1732 CR.CaseBB->addSuccessor(Default);
1733 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001734
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735 // Build a vector of destination BBs, corresponding to each target
1736 // of the jump table. If the value of the jump table slot corresponds to
1737 // a case statement, push the case's BB onto the vector, otherwise, push
1738 // the default BB.
1739 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001740 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001741 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001742 const APInt& Low = cast<ConstantInt>(I->Low)->getValue();
1743 const APInt& High = cast<ConstantInt>(I->High)->getValue();
1744
1745 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001746 DestBBs.push_back(I->BB);
1747 if (TEI==High)
1748 ++I;
1749 } else {
1750 DestBBs.push_back(Default);
1751 }
1752 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001753
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001755 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1756 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001757 E = DestBBs.end(); I != E; ++I) {
1758 if (!SuccsHandled[(*I)->getNumber()]) {
1759 SuccsHandled[(*I)->getNumber()] = true;
1760 JumpTableBB->addSuccessor(*I);
1761 }
1762 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001763
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764 // Create a jump table index for this jump table, or return an existing
1765 // one.
1766 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001767
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001768 // Set the jump table information so that we can codegen it as a second
1769 // MachineBasicBlock
1770 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1771 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1772 if (CR.CaseBB == CurMBB)
1773 visitJumpTableHeader(JT, JTH);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001774
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001775 JTCases.push_back(JumpTableBlock(JTH, JT));
1776
1777 return true;
1778}
1779
1780/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1781/// 2 subtrees.
1782bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
1783 CaseRecVector& WorkList,
1784 Value* SV,
1785 MachineBasicBlock* Default) {
1786 // Get the MachineFunction which holds the current MBB. This is used when
1787 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001788 MachineFunction *CurMF = CurMBB->getParent();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001789
1790 // Figure out which block is immediately after the current one.
1791 MachineBasicBlock *NextBlock = 0;
1792 MachineFunction::iterator BBI = CR.CaseBB;
1793
1794 if (++BBI != CurMBB->getParent()->end())
1795 NextBlock = BBI;
1796
1797 Case& FrontCase = *CR.Range.first;
1798 Case& BackCase = *(CR.Range.second-1);
1799 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1800
1801 // Size is the number of Cases represented by this range.
1802 unsigned Size = CR.Range.second - CR.Range.first;
1803
Anton Korobeynikov23218582008-12-23 22:25:27 +00001804 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1805 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001806 double FMetric = 0;
1807 CaseItr Pivot = CR.Range.first + Size/2;
1808
1809 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1810 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001811 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1813 I!=E; ++I)
1814 TSize += I->size();
1815
Anton Korobeynikov23218582008-12-23 22:25:27 +00001816 size_t LSize = FrontCase.size();
1817 size_t RSize = TSize-LSize;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001818 DEBUG(errs() << "Selecting best pivot: \n"
1819 << "First: " << First << ", Last: " << Last <<'\n'
1820 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1822 J!=E; ++I, ++J) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001823 const APInt& LEnd = cast<ConstantInt>(I->High)->getValue();
1824 const APInt& RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001825 APInt Range = ComputeRange(LEnd, RBegin);
1826 assert((Range - 2ULL).isNonNegative() &&
1827 "Invalid case distance");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001828 double LDensity = (double)LSize / (LEnd - First + 1ULL).roundToDouble();
1829 double RDensity = (double)RSize / (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001830 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001831 // Should always split in some non-trivial place
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001832 DEBUG(errs() <<"=>Step\n"
1833 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1834 << "LDensity: " << LDensity
1835 << ", RDensity: " << RDensity << '\n'
1836 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001837 if (FMetric < Metric) {
1838 Pivot = J;
1839 FMetric = Metric;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001840 DEBUG(errs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841 }
1842
1843 LSize += J->size();
1844 RSize -= J->size();
1845 }
1846 if (areJTsAllowed(TLI)) {
1847 // If our case is dense we *really* should handle it earlier!
1848 assert((FMetric > 0) && "Should handle dense range earlier!");
1849 } else {
1850 Pivot = CR.Range.first + Size/2;
1851 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001852
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853 CaseRange LHSR(CR.Range.first, Pivot);
1854 CaseRange RHSR(Pivot, CR.Range.second);
1855 Constant *C = Pivot->Low;
1856 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001857
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001858 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001859 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001860 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001861 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001862 // Pivot's Value, then we can branch directly to the LHS's Target,
1863 // rather than creating a leaf node for it.
1864 if ((LHSR.second - LHSR.first) == 1 &&
1865 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001866 cast<ConstantInt>(C)->getValue() ==
1867 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001868 TrueBB = LHSR.first->BB;
1869 } else {
1870 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1871 CurMF->insert(BBI, TrueBB);
1872 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1873 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001874
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875 // Similar to the optimization above, if the Value being switched on is
1876 // known to be less than the Constant CR.LT, and the current Case Value
1877 // is CR.LT - 1, then we can branch directly to the target block for
1878 // the current Case Value, rather than emitting a RHS leaf node for it.
1879 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001880 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1881 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 FalseBB = RHSR.first->BB;
1883 } else {
1884 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1885 CurMF->insert(BBI, FalseBB);
1886 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1887 }
1888
1889 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001890 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891 // Otherwise, branch to LHS.
1892 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1893
1894 if (CR.CaseBB == CurMBB)
1895 visitSwitchCase(CB);
1896 else
1897 SwitchCases.push_back(CB);
1898
1899 return true;
1900}
1901
1902/// handleBitTestsSwitchCase - if current case range has few destination and
1903/// range span less, than machine word bitwidth, encode case range into series
1904/// of masks and emit bit tests with these masks.
1905bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1906 CaseRecVector& WorkList,
1907 Value* SV,
1908 MachineBasicBlock* Default){
1909 unsigned IntPtrBits = TLI.getPointerTy().getSizeInBits();
1910
1911 Case& FrontCase = *CR.Range.first;
1912 Case& BackCase = *(CR.Range.second-1);
1913
1914 // Get the MachineFunction which holds the current MBB. This is used when
1915 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001916 MachineFunction *CurMF = CurMBB->getParent();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917
Anton Korobeynikov23218582008-12-23 22:25:27 +00001918 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001919 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1920 I!=E; ++I) {
1921 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001922 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001924
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001925 // Count unique destinations
1926 SmallSet<MachineBasicBlock*, 4> Dests;
1927 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1928 Dests.insert(I->BB);
1929 if (Dests.size() > 3)
1930 // Don't bother the code below, if there are too much unique destinations
1931 return false;
1932 }
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001933 DEBUG(errs() << "Total number of unique destinations: " << Dests.size() << '\n'
1934 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001935
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001936 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001937 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1938 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001939 APInt cmpRange = maxValue - minValue;
1940
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001941 DEBUG(errs() << "Compare range: " << cmpRange << '\n'
1942 << "Low bound: " << minValue << '\n'
1943 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001944
1945 if (cmpRange.uge(APInt(cmpRange.getBitWidth(), IntPtrBits)) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 (!(Dests.size() == 1 && numCmps >= 3) &&
1947 !(Dests.size() == 2 && numCmps >= 5) &&
1948 !(Dests.size() >= 3 && numCmps >= 6)))
1949 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001950
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001951 DEBUG(errs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001952 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1953
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001954 // Optimize the case where all the case values fit in a
1955 // word without having to subtract minValue. In this case,
1956 // we can optimize away the subtraction.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001957 if (minValue.isNonNegative() &&
1958 maxValue.slt(APInt(maxValue.getBitWidth(), IntPtrBits))) {
1959 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001961 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001962 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001964 CaseBitsVector CasesBits;
1965 unsigned i, count = 0;
1966
1967 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1968 MachineBasicBlock* Dest = I->BB;
1969 for (i = 0; i < count; ++i)
1970 if (Dest == CasesBits[i].BB)
1971 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 if (i == count) {
1974 assert((count < 3) && "Too much destinations to test!");
1975 CasesBits.push_back(CaseBits(0, Dest, 0));
1976 count++;
1977 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001978
1979 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
1980 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
1981
1982 uint64_t lo = (lowValue - lowBound).getZExtValue();
1983 uint64_t hi = (highValue - lowBound).getZExtValue();
1984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985 for (uint64_t j = lo; j <= hi; j++) {
1986 CasesBits[i].Mask |= 1ULL << j;
1987 CasesBits[i].Bits++;
1988 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990 }
1991 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001993 BitTestInfo BTC;
1994
1995 // Figure out which block is immediately after the current one.
1996 MachineFunction::iterator BBI = CR.CaseBB;
1997 ++BBI;
1998
1999 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2000
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002001 DEBUG(errs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002003 DEBUG(errs() << "Mask: " << CasesBits[i].Mask
2004 << ", Bits: " << CasesBits[i].Bits
2005 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002006
2007 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2008 CurMF->insert(BBI, CaseBB);
2009 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2010 CaseBB,
2011 CasesBits[i].BB));
2012 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002013
2014 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002015 -1U, (CR.CaseBB == CurMBB),
2016 CR.CaseBB, Default, BTC);
2017
2018 if (CR.CaseBB == CurMBB)
2019 visitBitTestHeader(BTB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 BitTestCases.push_back(BTB);
2022
2023 return true;
2024}
2025
2026
2027/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov23218582008-12-23 22:25:27 +00002028size_t SelectionDAGLowering::Clusterify(CaseVector& Cases,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002029 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002030 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031
2032 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002033 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2035 Cases.push_back(Case(SI.getSuccessorValue(i),
2036 SI.getSuccessorValue(i),
2037 SMBB));
2038 }
2039 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2040
2041 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002042 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002043 // Must recompute end() each iteration because it may be
2044 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002045 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2046 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2047 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002048 MachineBasicBlock* nextBB = J->BB;
2049 MachineBasicBlock* currentBB = I->BB;
2050
2051 // If the two neighboring cases go to the same destination, merge them
2052 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002053 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 I->High = J->High;
2055 J = Cases.erase(J);
2056 } else {
2057 I = J++;
2058 }
2059 }
2060
2061 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2062 if (I->Low != I->High)
2063 // A range counts double, since it requires two compares.
2064 ++numCmps;
2065 }
2066
2067 return numCmps;
2068}
2069
Anton Korobeynikov23218582008-12-23 22:25:27 +00002070void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 // Figure out which block is immediately after the current one.
2072 MachineBasicBlock *NextBlock = 0;
2073 MachineFunction::iterator BBI = CurMBB;
2074
2075 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2076
2077 // If there is only the default destination, branch to it if it is not the
2078 // next basic block. Otherwise, just fall through.
2079 if (SI.getNumOperands() == 2) {
2080 // Update machine-CFG edges.
2081
2082 // If this is not a fall-through branch, emit the branch.
2083 CurMBB->addSuccessor(Default);
2084 if (Default != NextBlock)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002085 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002086 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 DAG.getBasicBlock(Default)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002088 return;
2089 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 // If there are any non-default case statements, create a vector of Cases
2092 // representing each one, and sort the vector so that we can efficiently
2093 // create a binary search tree from them.
2094 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002095 size_t numCmps = Clusterify(Cases, SI);
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002096 DEBUG(errs() << "Clusterify finished. Total clusters: " << Cases.size()
2097 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002098 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099
2100 // Get the Value to be switched on and default basic blocks, which will be
2101 // inserted into CaseBlock records, representing basic blocks in the binary
2102 // search tree.
2103 Value *SV = SI.getOperand(0);
2104
2105 // Push the initial CaseRec onto the worklist
2106 CaseRecVector WorkList;
2107 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2108
2109 while (!WorkList.empty()) {
2110 // Grab a record representing a case range to process off the worklist
2111 CaseRec CR = WorkList.back();
2112 WorkList.pop_back();
2113
2114 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2115 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002116
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002117 // If the range has few cases (two or less) emit a series of specific
2118 // tests.
2119 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2120 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002121
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002122 // If the switch has more than 5 blocks, and at least 40% dense, and the
2123 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124 // lowering the switch to a binary tree of conditional branches.
2125 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2126 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2129 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2130 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2131 }
2132}
2133
2134
2135void SelectionDAGLowering::visitSub(User &I) {
2136 // -0.0 - X --> fneg
2137 const Type *Ty = I.getType();
2138 if (isa<VectorType>(Ty)) {
2139 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2140 const VectorType *DestTy = cast<VectorType>(I.getType());
2141 const Type *ElTy = DestTy->getElementType();
2142 if (ElTy->isFloatingPoint()) {
2143 unsigned VL = DestTy->getNumElements();
2144 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
2145 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2146 if (CV == CNZ) {
2147 SDValue Op2 = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002148 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002149 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 return;
2151 }
2152 }
2153 }
2154 }
2155 if (Ty->isFloatingPoint()) {
2156 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
2157 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
2158 SDValue Op2 = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002159 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002160 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161 return;
2162 }
2163 }
2164
2165 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
2166}
2167
2168void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
2169 SDValue Op1 = getValue(I.getOperand(0));
2170 SDValue Op2 = getValue(I.getOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002171
Scott Michelfdc40a02009-02-17 22:15:04 +00002172 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002173 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174}
2175
2176void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2177 SDValue Op1 = getValue(I.getOperand(0));
2178 SDValue Op2 = getValue(I.getOperand(1));
2179 if (!isa<VectorType>(I.getType())) {
Duncan Sands92abc622009-01-31 15:50:11 +00002180 if (TLI.getPointerTy().bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002181 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002182 TLI.getPointerTy(), Op2);
2183 else if (TLI.getPointerTy().bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002184 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002185 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002186 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002187
Scott Michelfdc40a02009-02-17 22:15:04 +00002188 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002189 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190}
2191
2192void SelectionDAGLowering::visitICmp(User &I) {
2193 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2194 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2195 predicate = IC->getPredicate();
2196 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2197 predicate = ICmpInst::Predicate(IC->getPredicate());
2198 SDValue Op1 = getValue(I.getOperand(0));
2199 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002200 ISD::CondCode Opcode = getICmpCondCode(predicate);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002201 setValue(&I, DAG.getSetCC(getCurDebugLoc(),MVT::i1, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202}
2203
2204void SelectionDAGLowering::visitFCmp(User &I) {
2205 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2206 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2207 predicate = FC->getPredicate();
2208 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2209 predicate = FCmpInst::Predicate(FC->getPredicate());
2210 SDValue Op1 = getValue(I.getOperand(0));
2211 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002212 ISD::CondCode Condition = getFCmpCondCode(predicate);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002213 setValue(&I, DAG.getSetCC(getCurDebugLoc(), MVT::i1, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002214}
2215
2216void SelectionDAGLowering::visitVICmp(User &I) {
2217 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2218 if (VICmpInst *IC = dyn_cast<VICmpInst>(&I))
2219 predicate = IC->getPredicate();
2220 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2221 predicate = ICmpInst::Predicate(IC->getPredicate());
2222 SDValue Op1 = getValue(I.getOperand(0));
2223 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002224 ISD::CondCode Opcode = getICmpCondCode(predicate);
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 setValue(&I, DAG.getVSetCC(getCurDebugLoc(), Op1.getValueType(),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002226 Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227}
2228
2229void SelectionDAGLowering::visitVFCmp(User &I) {
2230 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2231 if (VFCmpInst *FC = dyn_cast<VFCmpInst>(&I))
2232 predicate = FC->getPredicate();
2233 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2234 predicate = FCmpInst::Predicate(FC->getPredicate());
2235 SDValue Op1 = getValue(I.getOperand(0));
2236 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002237 ISD::CondCode Condition = getFCmpCondCode(predicate);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238 MVT DestVT = TLI.getValueType(I.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002239
Dale Johannesenf5d97892009-02-04 01:48:28 +00002240 setValue(&I, DAG.getVSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241}
2242
2243void SelectionDAGLowering::visitSelect(User &I) {
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002244 SmallVector<MVT, 4> ValueVTs;
2245 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2246 unsigned NumValues = ValueVTs.size();
2247 if (NumValues != 0) {
2248 SmallVector<SDValue, 4> Values(NumValues);
2249 SDValue Cond = getValue(I.getOperand(0));
2250 SDValue TrueVal = getValue(I.getOperand(1));
2251 SDValue FalseVal = getValue(I.getOperand(2));
2252
2253 for (unsigned i = 0; i != NumValues; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002254 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002255 TrueVal.getValueType(), Cond,
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002256 SDValue(TrueVal.getNode(), TrueVal.getResNo() + i),
2257 SDValue(FalseVal.getNode(), FalseVal.getResNo() + i));
2258
Scott Michelfdc40a02009-02-17 22:15:04 +00002259 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002260 DAG.getVTList(&ValueVTs[0], NumValues),
2261 &Values[0], NumValues));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002262 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263}
2264
2265
2266void SelectionDAGLowering::visitTrunc(User &I) {
2267 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2268 SDValue N = getValue(I.getOperand(0));
2269 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002270 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271}
2272
2273void SelectionDAGLowering::visitZExt(User &I) {
2274 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2275 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2276 SDValue N = getValue(I.getOperand(0));
2277 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002278 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279}
2280
2281void SelectionDAGLowering::visitSExt(User &I) {
2282 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2283 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2284 SDValue N = getValue(I.getOperand(0));
2285 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002286 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287}
2288
2289void SelectionDAGLowering::visitFPTrunc(User &I) {
2290 // FPTrunc is never a no-op cast, no need to check
2291 SDValue N = getValue(I.getOperand(0));
2292 MVT DestVT = TLI.getValueType(I.getType());
Scott Michelfdc40a02009-02-17 22:15:04 +00002293 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002294 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295}
2296
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002297void SelectionDAGLowering::visitFPExt(User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 // FPTrunc is never a no-op cast, no need to check
2299 SDValue N = getValue(I.getOperand(0));
2300 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002301 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302}
2303
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002304void SelectionDAGLowering::visitFPToUI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305 // FPToUI is never a no-op cast, no need to check
2306 SDValue N = getValue(I.getOperand(0));
2307 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002308 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309}
2310
2311void SelectionDAGLowering::visitFPToSI(User &I) {
2312 // FPToSI is never a no-op cast, no need to check
2313 SDValue N = getValue(I.getOperand(0));
2314 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002315 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316}
2317
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002318void SelectionDAGLowering::visitUIToFP(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319 // UIToFP is never a no-op cast, no need to check
2320 SDValue N = getValue(I.getOperand(0));
2321 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002322 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323}
2324
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002325void SelectionDAGLowering::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002326 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327 SDValue N = getValue(I.getOperand(0));
2328 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002329 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330}
2331
2332void SelectionDAGLowering::visitPtrToInt(User &I) {
2333 // What to do depends on the size of the integer and the size of the pointer.
2334 // We can either truncate, zero extend, or no-op, accordingly.
2335 SDValue N = getValue(I.getOperand(0));
2336 MVT SrcVT = N.getValueType();
2337 MVT DestVT = TLI.getValueType(I.getType());
2338 SDValue Result;
2339 if (DestVT.bitsLT(SrcVT))
Dale Johannesen66978ee2009-01-31 02:22:37 +00002340 Result = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002341 else
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
Dale Johannesen66978ee2009-01-31 02:22:37 +00002343 Result = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344 setValue(&I, Result);
2345}
2346
2347void SelectionDAGLowering::visitIntToPtr(User &I) {
2348 // What to do depends on the size of the integer and the size of the pointer.
2349 // We can either truncate, zero extend, or no-op, accordingly.
2350 SDValue N = getValue(I.getOperand(0));
2351 MVT SrcVT = N.getValueType();
2352 MVT DestVT = TLI.getValueType(I.getType());
2353 if (DestVT.bitsLT(SrcVT))
Dale Johannesen66978ee2009-01-31 02:22:37 +00002354 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002355 else
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
Scott Michelfdc40a02009-02-17 22:15:04 +00002357 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002358 DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002359}
2360
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002361void SelectionDAGLowering::visitBitCast(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362 SDValue N = getValue(I.getOperand(0));
2363 MVT DestVT = TLI.getValueType(I.getType());
2364
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002365 // BitCast assures us that source and destination are the same size so this
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 // is either a BIT_CONVERT or a no-op.
2367 if (DestVT != N.getValueType())
Scott Michelfdc40a02009-02-17 22:15:04 +00002368 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002369 DestVT, N)); // convert types
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002370 else
2371 setValue(&I, N); // noop cast.
2372}
2373
2374void SelectionDAGLowering::visitInsertElement(User &I) {
2375 SDValue InVec = getValue(I.getOperand(0));
2376 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002377 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002378 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379 getValue(I.getOperand(2)));
2380
Scott Michelfdc40a02009-02-17 22:15:04 +00002381 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382 TLI.getValueType(I.getType()),
2383 InVec, InVal, InIdx));
2384}
2385
2386void SelectionDAGLowering::visitExtractElement(User &I) {
2387 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002388 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002389 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002390 getValue(I.getOperand(1)));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002391 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 TLI.getValueType(I.getType()), InVec, InIdx));
2393}
2394
Mon P Wangaeb06d22008-11-10 04:46:22 +00002395
2396// Utility for visitShuffleVector - Returns true if the mask is mask starting
2397// from SIndx and increasing to the element length (undefs are allowed).
2398static bool SequentialMask(SDValue Mask, unsigned SIndx) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002399 unsigned MaskNumElts = Mask.getNumOperands();
2400 for (unsigned i = 0; i != MaskNumElts; ++i) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002401 if (Mask.getOperand(i).getOpcode() != ISD::UNDEF) {
2402 unsigned Idx = cast<ConstantSDNode>(Mask.getOperand(i))->getZExtValue();
2403 if (Idx != i + SIndx)
2404 return false;
2405 }
2406 }
2407 return true;
2408}
2409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410void SelectionDAGLowering::visitShuffleVector(User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002411 SDValue Src1 = getValue(I.getOperand(0));
2412 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413 SDValue Mask = getValue(I.getOperand(2));
2414
Mon P Wangaeb06d22008-11-10 04:46:22 +00002415 MVT VT = TLI.getValueType(I.getType());
Mon P Wang230e4fa2008-11-21 04:25:21 +00002416 MVT SrcVT = Src1.getValueType();
Mon P Wangc7849c22008-11-16 05:06:27 +00002417 int MaskNumElts = Mask.getNumOperands();
2418 int SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002419
Mon P Wangc7849c22008-11-16 05:06:27 +00002420 if (SrcNumElts == MaskNumElts) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002421 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002422 VT, Src1, Src2, Mask));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002423 return;
2424 }
2425
2426 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002427 MVT MaskEltVT = Mask.getValueType().getVectorElementType();
2428
2429 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2430 // Mask is longer than the source vectors and is a multiple of the source
2431 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002432 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002433 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2434 // The shuffle is concatenating two vectors together.
Scott Michelfdc40a02009-02-17 22:15:04 +00002435 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002436 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002437 return;
2438 }
2439
Mon P Wangc7849c22008-11-16 05:06:27 +00002440 // Pad both vectors with undefs to make them the same length as the mask.
2441 unsigned NumConcat = MaskNumElts / SrcNumElts;
Dale Johannesene8d72302009-02-06 23:05:02 +00002442 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002443
Mon P Wang230e4fa2008-11-21 04:25:21 +00002444 SDValue* MOps1 = new SDValue[NumConcat];
2445 SDValue* MOps2 = new SDValue[NumConcat];
2446 MOps1[0] = Src1;
2447 MOps2[0] = Src2;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002448 for (unsigned i = 1; i != NumConcat; ++i) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002449 MOps1[i] = UndefVal;
2450 MOps2[i] = UndefVal;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002451 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002452 Src1 = DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002453 VT, MOps1, NumConcat);
Scott Michelfdc40a02009-02-17 22:15:04 +00002454 Src2 = DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002455 VT, MOps2, NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002456
2457 delete [] MOps1;
2458 delete [] MOps2;
2459
Mon P Wangaeb06d22008-11-10 04:46:22 +00002460 // Readjust mask for new input vector length.
2461 SmallVector<SDValue, 8> MappedOps;
Mon P Wangc7849c22008-11-16 05:06:27 +00002462 for (int i = 0; i != MaskNumElts; ++i) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002463 if (Mask.getOperand(i).getOpcode() == ISD::UNDEF) {
2464 MappedOps.push_back(Mask.getOperand(i));
2465 } else {
Mon P Wangc7849c22008-11-16 05:06:27 +00002466 int Idx = cast<ConstantSDNode>(Mask.getOperand(i))->getZExtValue();
2467 if (Idx < SrcNumElts)
2468 MappedOps.push_back(DAG.getConstant(Idx, MaskEltVT));
2469 else
2470 MappedOps.push_back(DAG.getConstant(Idx + MaskNumElts - SrcNumElts,
2471 MaskEltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002472 }
2473 }
Scott Michel4214a552009-02-22 23:36:09 +00002474 Mask = DAG.getBUILD_VECTOR(Mask.getValueType(), getCurDebugLoc(),
2475 &MappedOps[0], MappedOps.size());
Mon P Wangaeb06d22008-11-10 04:46:22 +00002476
Scott Michelfdc40a02009-02-17 22:15:04 +00002477 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002478 VT, Src1, Src2, Mask));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002479 return;
2480 }
2481
Mon P Wangc7849c22008-11-16 05:06:27 +00002482 if (SrcNumElts > MaskNumElts) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002483 // Resulting vector is shorter than the incoming vector.
Mon P Wangc7849c22008-11-16 05:06:27 +00002484 if (SrcNumElts == MaskNumElts && SequentialMask(Mask,0)) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002485 // Shuffle extracts 1st vector.
Mon P Wang230e4fa2008-11-21 04:25:21 +00002486 setValue(&I, Src1);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002487 return;
2488 }
2489
Mon P Wangc7849c22008-11-16 05:06:27 +00002490 if (SrcNumElts == MaskNumElts && SequentialMask(Mask,MaskNumElts)) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002491 // Shuffle extracts 2nd vector.
Mon P Wang230e4fa2008-11-21 04:25:21 +00002492 setValue(&I, Src2);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002493 return;
2494 }
2495
Mon P Wangc7849c22008-11-16 05:06:27 +00002496 // Analyze the access pattern of the vector to see if we can extract
2497 // two subvectors and do the shuffle. The analysis is done by calculating
2498 // the range of elements the mask access on both vectors.
2499 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2500 int MaxRange[2] = {-1, -1};
2501
2502 for (int i = 0; i != MaskNumElts; ++i) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002503 SDValue Arg = Mask.getOperand(i);
2504 if (Arg.getOpcode() != ISD::UNDEF) {
2505 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Mon P Wangc7849c22008-11-16 05:06:27 +00002506 int Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
2507 int Input = 0;
2508 if (Idx >= SrcNumElts) {
2509 Input = 1;
2510 Idx -= SrcNumElts;
2511 }
2512 if (Idx > MaxRange[Input])
2513 MaxRange[Input] = Idx;
2514 if (Idx < MinRange[Input])
2515 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002516 }
2517 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002518
Mon P Wangc7849c22008-11-16 05:06:27 +00002519 // Check if the access is smaller than the vector size and can we find
2520 // a reasonable extract index.
Mon P Wang230e4fa2008-11-21 04:25:21 +00002521 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002522 int StartIdx[2]; // StartIdx to extract from
2523 for (int Input=0; Input < 2; ++Input) {
2524 if (MinRange[Input] == SrcNumElts+1 && MaxRange[Input] == -1) {
2525 RangeUse[Input] = 0; // Unused
2526 StartIdx[Input] = 0;
2527 } else if (MaxRange[Input] - MinRange[Input] < MaskNumElts) {
2528 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002529 // start index that is a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002530 if (MaxRange[Input] < MaskNumElts) {
2531 RangeUse[Input] = 1; // Extract from beginning of the vector
2532 StartIdx[Input] = 0;
2533 } else {
2534 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Mon P Wang6cce3da2008-11-23 04:35:05 +00002535 if (MaxRange[Input] - StartIdx[Input] < MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002536 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002537 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002538 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002539 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002540 }
2541
2542 if (RangeUse[0] == 0 && RangeUse[0] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002543 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002544 return;
2545 }
2546 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2547 // Extract appropriate subvector and generate a vector shuffle
2548 for (int Input=0; Input < 2; ++Input) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002549 SDValue& Src = Input == 0 ? Src1 : Src2;
Mon P Wangc7849c22008-11-16 05:06:27 +00002550 if (RangeUse[Input] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002551 Src = DAG.getUNDEF(VT);
Mon P Wangc7849c22008-11-16 05:06:27 +00002552 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002553 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002554 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002555 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002556 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002557 // Calculate new mask.
2558 SmallVector<SDValue, 8> MappedOps;
2559 for (int i = 0; i != MaskNumElts; ++i) {
2560 SDValue Arg = Mask.getOperand(i);
2561 if (Arg.getOpcode() == ISD::UNDEF) {
2562 MappedOps.push_back(Arg);
2563 } else {
2564 int Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
2565 if (Idx < SrcNumElts)
2566 MappedOps.push_back(DAG.getConstant(Idx - StartIdx[0], MaskEltVT));
2567 else {
2568 Idx = Idx - SrcNumElts - StartIdx[1] + MaskNumElts;
2569 MappedOps.push_back(DAG.getConstant(Idx, MaskEltVT));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002570 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002571 }
2572 }
Scott Michel4214a552009-02-22 23:36:09 +00002573 Mask = DAG.getBUILD_VECTOR(Mask.getValueType(), getCurDebugLoc(),
2574 &MappedOps[0], MappedOps.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002575 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002576 VT, Src1, Src2, Mask));
Mon P Wangc7849c22008-11-16 05:06:27 +00002577 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002578 }
2579 }
2580
Mon P Wangc7849c22008-11-16 05:06:27 +00002581 // We can't use either concat vectors or extract subvectors so fall back to
2582 // replacing the shuffle with extract and build vector.
2583 // to insert and build vector.
Mon P Wangaeb06d22008-11-10 04:46:22 +00002584 MVT EltVT = VT.getVectorElementType();
2585 MVT PtrVT = TLI.getPointerTy();
2586 SmallVector<SDValue,8> Ops;
Mon P Wangc7849c22008-11-16 05:06:27 +00002587 for (int i = 0; i != MaskNumElts; ++i) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002588 SDValue Arg = Mask.getOperand(i);
2589 if (Arg.getOpcode() == ISD::UNDEF) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002590 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002591 } else {
2592 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Mon P Wangc7849c22008-11-16 05:06:27 +00002593 int Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
2594 if (Idx < SrcNumElts)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002595 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002596 EltVT, Src1, DAG.getConstant(Idx, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002597 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002598 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Scott Michelfdc40a02009-02-17 22:15:04 +00002599 EltVT, Src2,
Mon P Wangc7849c22008-11-16 05:06:27 +00002600 DAG.getConstant(Idx - SrcNumElts, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002601 }
2602 }
Scott Michel4214a552009-02-22 23:36:09 +00002603 setValue(&I, DAG.getBUILD_VECTOR(VT, getCurDebugLoc(), &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604}
2605
2606void SelectionDAGLowering::visitInsertValue(InsertValueInst &I) {
2607 const Value *Op0 = I.getOperand(0);
2608 const Value *Op1 = I.getOperand(1);
2609 const Type *AggTy = I.getType();
2610 const Type *ValTy = Op1->getType();
2611 bool IntoUndef = isa<UndefValue>(Op0);
2612 bool FromUndef = isa<UndefValue>(Op1);
2613
2614 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2615 I.idx_begin(), I.idx_end());
2616
2617 SmallVector<MVT, 4> AggValueVTs;
2618 ComputeValueVTs(TLI, AggTy, AggValueVTs);
2619 SmallVector<MVT, 4> ValValueVTs;
2620 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2621
2622 unsigned NumAggValues = AggValueVTs.size();
2623 unsigned NumValValues = ValValueVTs.size();
2624 SmallVector<SDValue, 4> Values(NumAggValues);
2625
2626 SDValue Agg = getValue(Op0);
2627 SDValue Val = getValue(Op1);
2628 unsigned i = 0;
2629 // Copy the beginning value(s) from the original aggregate.
2630 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002631 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002632 SDValue(Agg.getNode(), Agg.getResNo() + i);
2633 // Copy values from the inserted value(s).
2634 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002635 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002636 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2637 // Copy remaining value(s) from the original aggregate.
2638 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002639 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640 SDValue(Agg.getNode(), Agg.getResNo() + i);
2641
Scott Michelfdc40a02009-02-17 22:15:04 +00002642 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002643 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2644 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645}
2646
2647void SelectionDAGLowering::visitExtractValue(ExtractValueInst &I) {
2648 const Value *Op0 = I.getOperand(0);
2649 const Type *AggTy = Op0->getType();
2650 const Type *ValTy = I.getType();
2651 bool OutOfUndef = isa<UndefValue>(Op0);
2652
2653 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2654 I.idx_begin(), I.idx_end());
2655
2656 SmallVector<MVT, 4> ValValueVTs;
2657 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2658
2659 unsigned NumValValues = ValValueVTs.size();
2660 SmallVector<SDValue, 4> Values(NumValValues);
2661
2662 SDValue Agg = getValue(Op0);
2663 // Copy out the selected value(s).
2664 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2665 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002666 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002667 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002668 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002669
Scott Michelfdc40a02009-02-17 22:15:04 +00002670 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002671 DAG.getVTList(&ValValueVTs[0], NumValValues),
2672 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002673}
2674
2675
2676void SelectionDAGLowering::visitGetElementPtr(User &I) {
2677 SDValue N = getValue(I.getOperand(0));
2678 const Type *Ty = I.getOperand(0)->getType();
2679
2680 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2681 OI != E; ++OI) {
2682 Value *Idx = *OI;
2683 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2684 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2685 if (Field) {
2686 // N = N + Offset
2687 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002688 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002689 DAG.getIntPtrConstant(Offset));
2690 }
2691 Ty = StTy->getElementType(Field);
2692 } else {
2693 Ty = cast<SequentialType>(Ty)->getElementType();
2694
2695 // If this is a constant subscript, handle it quickly.
2696 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2697 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002698 uint64_t Offs =
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00002699 TD->getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002700 SDValue OffsVal;
Evan Chengb1032a82009-02-09 20:54:38 +00002701 unsigned PtrBits = TLI.getPointerTy().getSizeInBits();
Evan Cheng65b52df2009-02-09 21:01:06 +00002702 if (PtrBits < 64) {
2703 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2704 TLI.getPointerTy(),
2705 DAG.getConstant(Offs, MVT::i64));
2706 } else
Evan Chengb1032a82009-02-09 20:54:38 +00002707 OffsVal = DAG.getIntPtrConstant(Offs);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002708 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002709 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002710 continue;
2711 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002712
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713 // N = N + Idx * ElementSize;
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00002714 uint64_t ElementSize = TD->getTypePaddedSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002715 SDValue IdxN = getValue(Idx);
2716
2717 // If the index is smaller or larger than intptr_t, truncate or extend
2718 // it.
2719 if (IdxN.getValueType().bitsLT(N.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002720 IdxN = DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002721 N.getValueType(), IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002722 else if (IdxN.getValueType().bitsGT(N.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002723 IdxN = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002724 N.getValueType(), IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002725
2726 // If this is a multiply by a power of two, turn it into a shl
2727 // immediately. This is a very common case.
2728 if (ElementSize != 1) {
2729 if (isPowerOf2_64(ElementSize)) {
2730 unsigned Amt = Log2_64(ElementSize);
Scott Michelfdc40a02009-02-17 22:15:04 +00002731 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002732 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002733 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734 } else {
2735 SDValue Scale = DAG.getIntPtrConstant(ElementSize);
Scott Michelfdc40a02009-02-17 22:15:04 +00002736 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002737 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738 }
2739 }
2740
Scott Michelfdc40a02009-02-17 22:15:04 +00002741 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002742 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002743 }
2744 }
2745 setValue(&I, N);
2746}
2747
2748void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2749 // If this is a fixed sized alloca in the entry block of the function,
2750 // allocate it statically on the stack.
2751 if (FuncInfo.StaticAllocaMap.count(&I))
2752 return; // getValue will auto-populate this.
2753
2754 const Type *Ty = I.getAllocatedType();
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00002755 uint64_t TySize = TLI.getTargetData()->getTypePaddedSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002756 unsigned Align =
2757 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2758 I.getAlignment());
2759
2760 SDValue AllocSize = getValue(I.getArraySize());
2761 MVT IntPtr = TLI.getPointerTy();
2762 if (IntPtr.bitsLT(AllocSize.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002763 AllocSize = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002764 IntPtr, AllocSize);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765 else if (IntPtr.bitsGT(AllocSize.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002766 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002767 IntPtr, AllocSize);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768
Dale Johannesen66978ee2009-01-31 02:22:37 +00002769 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr, AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770 DAG.getIntPtrConstant(TySize));
2771
2772 // Handle alignment. If the requested alignment is less than or equal to
2773 // the stack alignment, ignore it. If the size is greater than or equal to
2774 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2775 unsigned StackAlign =
2776 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2777 if (Align <= StackAlign)
2778 Align = 0;
2779
2780 // Round the size of the allocation up to the stack alignment size
2781 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002782 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002783 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784 DAG.getIntPtrConstant(StackAlign-1));
2785 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002786 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002787 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2789
2790 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
2791 const MVT *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2792 MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002793 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002794 VTs, 2, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795 setValue(&I, DSA);
2796 DAG.setRoot(DSA.getValue(1));
2797
2798 // Inform the Frame Information that we have just allocated a variable-sized
2799 // object.
2800 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2801}
2802
2803void SelectionDAGLowering::visitLoad(LoadInst &I) {
2804 const Value *SV = I.getOperand(0);
2805 SDValue Ptr = getValue(SV);
2806
2807 const Type *Ty = I.getType();
2808 bool isVolatile = I.isVolatile();
2809 unsigned Alignment = I.getAlignment();
2810
2811 SmallVector<MVT, 4> ValueVTs;
2812 SmallVector<uint64_t, 4> Offsets;
2813 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2814 unsigned NumValues = ValueVTs.size();
2815 if (NumValues == 0)
2816 return;
2817
2818 SDValue Root;
2819 bool ConstantMemory = false;
2820 if (I.isVolatile())
2821 // Serialize volatile loads with other side effects.
2822 Root = getRoot();
2823 else if (AA->pointsToConstantMemory(SV)) {
2824 // Do not serialize (non-volatile) loads of constant memory with anything.
2825 Root = DAG.getEntryNode();
2826 ConstantMemory = true;
2827 } else {
2828 // Do not serialize non-volatile loads against each other.
2829 Root = DAG.getRoot();
2830 }
2831
2832 SmallVector<SDValue, 4> Values(NumValues);
2833 SmallVector<SDValue, 4> Chains(NumValues);
2834 MVT PtrVT = Ptr.getValueType();
2835 for (unsigned i = 0; i != NumValues; ++i) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002836 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Scott Michelfdc40a02009-02-17 22:15:04 +00002837 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002838 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002839 DAG.getConstant(Offsets[i], PtrVT)),
2840 SV, Offsets[i],
2841 isVolatile, Alignment);
2842 Values[i] = L;
2843 Chains[i] = L.getValue(1);
2844 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002847 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002848 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849 &Chains[0], NumValues);
2850 if (isVolatile)
2851 DAG.setRoot(Chain);
2852 else
2853 PendingLoads.push_back(Chain);
2854 }
2855
Scott Michelfdc40a02009-02-17 22:15:04 +00002856 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002857 DAG.getVTList(&ValueVTs[0], NumValues),
2858 &Values[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002859}
2860
2861
2862void SelectionDAGLowering::visitStore(StoreInst &I) {
2863 Value *SrcV = I.getOperand(0);
2864 Value *PtrV = I.getOperand(1);
2865
2866 SmallVector<MVT, 4> ValueVTs;
2867 SmallVector<uint64_t, 4> Offsets;
2868 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2869 unsigned NumValues = ValueVTs.size();
2870 if (NumValues == 0)
2871 return;
2872
2873 // Get the lowered operands. Note that we do this after
2874 // checking if NumResults is zero, because with zero results
2875 // the operands won't have values in the map.
2876 SDValue Src = getValue(SrcV);
2877 SDValue Ptr = getValue(PtrV);
2878
2879 SDValue Root = getRoot();
2880 SmallVector<SDValue, 4> Chains(NumValues);
2881 MVT PtrVT = Ptr.getValueType();
2882 bool isVolatile = I.isVolatile();
2883 unsigned Alignment = I.getAlignment();
2884 for (unsigned i = 0; i != NumValues; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002885 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002886 SDValue(Src.getNode(), Src.getResNo() + i),
Scott Michelfdc40a02009-02-17 22:15:04 +00002887 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002888 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002889 DAG.getConstant(Offsets[i], PtrVT)),
2890 PtrV, Offsets[i],
2891 isVolatile, Alignment);
2892
Scott Michelfdc40a02009-02-17 22:15:04 +00002893 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002894 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002895}
2896
2897/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2898/// node.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002899void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002900 unsigned Intrinsic) {
2901 bool HasChain = !I.doesNotAccessMemory();
2902 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2903
2904 // Build the operand list.
2905 SmallVector<SDValue, 8> Ops;
2906 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2907 if (OnlyLoad) {
2908 // We don't need to serialize loads against other loads.
2909 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002910 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002911 Ops.push_back(getRoot());
2912 }
2913 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002914
2915 // Info is set by getTgtMemInstrinsic
2916 TargetLowering::IntrinsicInfo Info;
2917 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2918
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002919 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002920 if (!IsTgtIntrinsic)
2921 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002922
2923 // Add all operands of the call to the operand list.
2924 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2925 SDValue Op = getValue(I.getOperand(i));
2926 assert(TLI.isTypeLegal(Op.getValueType()) &&
2927 "Intrinsic uses a non-legal type?");
2928 Ops.push_back(Op);
2929 }
2930
2931 std::vector<MVT> VTs;
2932 if (I.getType() != Type::VoidTy) {
2933 MVT VT = TLI.getValueType(I.getType());
2934 if (VT.isVector()) {
2935 const VectorType *DestTy = cast<VectorType>(I.getType());
2936 MVT EltVT = TLI.getValueType(DestTy->getElementType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002938 VT = MVT::getVectorVT(EltVT, DestTy->getNumElements());
2939 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2940 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002941
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002942 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2943 VTs.push_back(VT);
2944 }
2945 if (HasChain)
2946 VTs.push_back(MVT::Other);
2947
2948 const MVT *VTList = DAG.getNodeValueTypes(VTs);
2949
2950 // Create the node.
2951 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002952 if (IsTgtIntrinsic) {
2953 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002954 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002955 VTList, VTs.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002956 &Ops[0], Ops.size(),
2957 Info.memVT, Info.ptrVal, Info.offset,
2958 Info.align, Info.vol,
2959 Info.readMem, Info.writeMem);
2960 }
2961 else if (!HasChain)
Scott Michelfdc40a02009-02-17 22:15:04 +00002962 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002963 VTList, VTs.size(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 &Ops[0], Ops.size());
2965 else if (I.getType() != Type::VoidTy)
Scott Michelfdc40a02009-02-17 22:15:04 +00002966 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002967 VTList, VTs.size(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002968 &Ops[0], Ops.size());
2969 else
Scott Michelfdc40a02009-02-17 22:15:04 +00002970 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002971 VTList, VTs.size(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002972 &Ops[0], Ops.size());
2973
2974 if (HasChain) {
2975 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2976 if (OnlyLoad)
2977 PendingLoads.push_back(Chain);
2978 else
2979 DAG.setRoot(Chain);
2980 }
2981 if (I.getType() != Type::VoidTy) {
2982 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
2983 MVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002984 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002985 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 setValue(&I, Result);
2987 }
2988}
2989
2990/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
2991static GlobalVariable *ExtractTypeInfo(Value *V) {
2992 V = V->stripPointerCasts();
2993 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
2994 assert ((GV || isa<ConstantPointerNull>(V)) &&
2995 "TypeInfo must be a global variable or NULL");
2996 return GV;
2997}
2998
2999namespace llvm {
3000
3001/// AddCatchInfo - Extract the personality and type infos from an eh.selector
3002/// call, and add them to the specified machine basic block.
3003void AddCatchInfo(CallInst &I, MachineModuleInfo *MMI,
3004 MachineBasicBlock *MBB) {
3005 // Inform the MachineModuleInfo of the personality for this landing pad.
3006 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
3007 assert(CE->getOpcode() == Instruction::BitCast &&
3008 isa<Function>(CE->getOperand(0)) &&
3009 "Personality should be a function");
3010 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
3011
3012 // Gather all the type infos for this landing pad and pass them along to
3013 // MachineModuleInfo.
3014 std::vector<GlobalVariable *> TyInfo;
3015 unsigned N = I.getNumOperands();
3016
3017 for (unsigned i = N - 1; i > 2; --i) {
3018 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
3019 unsigned FilterLength = CI->getZExtValue();
3020 unsigned FirstCatch = i + FilterLength + !FilterLength;
3021 assert (FirstCatch <= N && "Invalid filter length");
3022
3023 if (FirstCatch < N) {
3024 TyInfo.reserve(N - FirstCatch);
3025 for (unsigned j = FirstCatch; j < N; ++j)
3026 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3027 MMI->addCatchTypeInfo(MBB, TyInfo);
3028 TyInfo.clear();
3029 }
3030
3031 if (!FilterLength) {
3032 // Cleanup.
3033 MMI->addCleanup(MBB);
3034 } else {
3035 // Filter.
3036 TyInfo.reserve(FilterLength - 1);
3037 for (unsigned j = i + 1; j < FirstCatch; ++j)
3038 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3039 MMI->addFilterTypeInfo(MBB, TyInfo);
3040 TyInfo.clear();
3041 }
3042
3043 N = i;
3044 }
3045 }
3046
3047 if (N > 3) {
3048 TyInfo.reserve(N - 3);
3049 for (unsigned j = 3; j < N; ++j)
3050 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3051 MMI->addCatchTypeInfo(MBB, TyInfo);
3052 }
3053}
3054
3055}
3056
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003057/// GetSignificand - Get the significand and build it into a floating-point
3058/// number with exponent of 1:
3059///
3060/// Op = (Op & 0x007fffff) | 0x3f800000;
3061///
3062/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003063static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003064GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
3065 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003066 DAG.getConstant(0x007fffff, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003067 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003068 DAG.getConstant(0x3f800000, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003069 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003070}
3071
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003072/// GetExponent - Get the exponent:
3073///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003074/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003075///
3076/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003077static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003078GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
3079 DebugLoc dl) {
3080 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003081 DAG.getConstant(0x7f800000, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003082 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003083 DAG.getConstant(23, TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003084 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003085 DAG.getConstant(127, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003086 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003087}
3088
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003089/// getF32Constant - Get 32-bit floating point constant.
3090static SDValue
3091getF32Constant(SelectionDAG &DAG, unsigned Flt) {
3092 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
3093}
3094
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003095/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003096/// visitIntrinsicCall: I is a call instruction
3097/// Op is the associated NodeType for I
3098const char *
3099SelectionDAGLowering::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003100 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003101 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003102 DAG.getAtomic(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003103 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003104 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003105 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003106 getValue(I.getOperand(2)),
3107 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003108 setValue(&I, L);
3109 DAG.setRoot(L.getValue(1));
3110 return 0;
3111}
3112
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003113// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003114const char *
3115SelectionDAGLowering::implVisitAluOverflow(CallInst &I, ISD::NodeType Op) {
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003116 SDValue Op1 = getValue(I.getOperand(1));
3117 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00003118
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003119 MVT ValueVTs[] = { Op1.getValueType(), MVT::i1 };
3120 SDValue Ops[] = { Op1, Op2 };
Bill Wendling74c37652008-12-09 22:08:41 +00003121
Scott Michelfdc40a02009-02-17 22:15:04 +00003122 SDValue Result = DAG.getNode(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003123 DAG.getVTList(&ValueVTs[0], 2), &Ops[0], 2);
Bill Wendling74c37652008-12-09 22:08:41 +00003124
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003125 setValue(&I, Result);
3126 return 0;
3127}
Bill Wendling74c37652008-12-09 22:08:41 +00003128
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003129/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3130/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003131void
3132SelectionDAGLowering::visitExp(CallInst &I) {
3133 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003134 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003135
3136 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
3137 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3138 SDValue Op = getValue(I.getOperand(1));
3139
3140 // Put the exponent in the right bit position for later addition to the
3141 // final result:
3142 //
3143 // #define LOG2OFe 1.4426950f
3144 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003145 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003146 getF32Constant(DAG, 0x3fb8aa3b));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003147 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003148
3149 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003150 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3151 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003152
3153 // IntegerPartOfX <<= 23;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003154 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003155 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003156
3157 if (LimitFloatPrecision <= 6) {
3158 // For floating-point precision of 6:
3159 //
3160 // TwoToFractionalPartOfX =
3161 // 0.997535578f +
3162 // (0.735607626f + 0.252464424f * x) * x;
3163 //
3164 // error 0.0144103317, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003165 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003166 getF32Constant(DAG, 0x3e814304));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003167 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003168 getF32Constant(DAG, 0x3f3c50c8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003169 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3170 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003171 getF32Constant(DAG, 0x3f7f5e7e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003172 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003173
3174 // Add the exponent into the result in integer domain.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003175 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003176 TwoToFracPartOfX, IntegerPartOfX);
3177
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003178 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003179 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3180 // For floating-point precision of 12:
3181 //
3182 // TwoToFractionalPartOfX =
3183 // 0.999892986f +
3184 // (0.696457318f +
3185 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3186 //
3187 // 0.000107046256 error, which is 13 to 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003188 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003189 getF32Constant(DAG, 0x3da235e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003190 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003191 getF32Constant(DAG, 0x3e65b8f3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003192 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3193 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003194 getF32Constant(DAG, 0x3f324b07));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003195 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3196 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003197 getF32Constant(DAG, 0x3f7ff8fd));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003198 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003199
3200 // Add the exponent into the result in integer domain.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003201 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003202 TwoToFracPartOfX, IntegerPartOfX);
3203
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003204 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003205 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3206 // For floating-point precision of 18:
3207 //
3208 // TwoToFractionalPartOfX =
3209 // 0.999999982f +
3210 // (0.693148872f +
3211 // (0.240227044f +
3212 // (0.554906021e-1f +
3213 // (0.961591928e-2f +
3214 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3215 //
3216 // error 2.47208000*10^(-7), which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003217 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003218 getF32Constant(DAG, 0x3924b03e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003219 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003220 getF32Constant(DAG, 0x3ab24b87));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003221 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3222 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003223 getF32Constant(DAG, 0x3c1d8c17));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003224 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3225 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003226 getF32Constant(DAG, 0x3d634a1d));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003227 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3228 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003229 getF32Constant(DAG, 0x3e75fe14));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003230 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3231 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003232 getF32Constant(DAG, 0x3f317234));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003233 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3234 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003235 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003236 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003237 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003238
3239 // Add the exponent into the result in integer domain.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003240 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003241 TwoToFracPartOfX, IntegerPartOfX);
3242
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003243 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003244 }
3245 } else {
3246 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003247 result = DAG.getNode(ISD::FEXP, dl,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003248 getValue(I.getOperand(1)).getValueType(),
3249 getValue(I.getOperand(1)));
3250 }
3251
Dale Johannesen59e577f2008-09-05 18:38:42 +00003252 setValue(&I, result);
3253}
3254
Bill Wendling39150252008-09-09 20:39:27 +00003255/// visitLog - Lower a log intrinsic. Handles the special sequences for
3256/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003257void
3258SelectionDAGLowering::visitLog(CallInst &I) {
3259 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003260 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003261
3262 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
3263 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3264 SDValue Op = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003265 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003266
3267 // Scale the exponent by log(2) [0.69314718f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003268 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003269 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003270 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003271
3272 // Get the significand and build it into a floating-point number with
3273 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003274 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003275
3276 if (LimitFloatPrecision <= 6) {
3277 // For floating-point precision of 6:
3278 //
3279 // LogofMantissa =
3280 // -1.1609546f +
3281 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003282 //
Bill Wendling39150252008-09-09 20:39:27 +00003283 // error 0.0034276066, which is better than 8 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003284 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003285 getF32Constant(DAG, 0xbe74c456));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003286 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003287 getF32Constant(DAG, 0x3fb3a2b1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003288 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3289 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003290 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003291
Scott Michelfdc40a02009-02-17 22:15:04 +00003292 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003293 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003294 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3295 // For floating-point precision of 12:
3296 //
3297 // LogOfMantissa =
3298 // -1.7417939f +
3299 // (2.8212026f +
3300 // (-1.4699568f +
3301 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3302 //
3303 // error 0.000061011436, which is 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003304 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003305 getF32Constant(DAG, 0xbd67b6d6));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003306 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003307 getF32Constant(DAG, 0x3ee4f4b8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003308 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3309 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003310 getF32Constant(DAG, 0x3fbc278b));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003311 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3312 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003313 getF32Constant(DAG, 0x40348e95));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003314 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3315 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003316 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003317
Scott Michelfdc40a02009-02-17 22:15:04 +00003318 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003319 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003320 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3321 // For floating-point precision of 18:
3322 //
3323 // LogOfMantissa =
3324 // -2.1072184f +
3325 // (4.2372794f +
3326 // (-3.7029485f +
3327 // (2.2781945f +
3328 // (-0.87823314f +
3329 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3330 //
3331 // error 0.0000023660568, which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003332 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003333 getF32Constant(DAG, 0xbc91e5ac));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003334 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003335 getF32Constant(DAG, 0x3e4350aa));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003336 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3337 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003338 getF32Constant(DAG, 0x3f60d3e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003339 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3340 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003341 getF32Constant(DAG, 0x4011cdf0));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003342 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3343 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003344 getF32Constant(DAG, 0x406cfd1c));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003345 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3346 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003347 getF32Constant(DAG, 0x408797cb));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003348 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3349 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003350 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003351
Scott Michelfdc40a02009-02-17 22:15:04 +00003352 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003353 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003354 }
3355 } else {
3356 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003357 result = DAG.getNode(ISD::FLOG, dl,
Bill Wendling39150252008-09-09 20:39:27 +00003358 getValue(I.getOperand(1)).getValueType(),
3359 getValue(I.getOperand(1)));
3360 }
3361
Dale Johannesen59e577f2008-09-05 18:38:42 +00003362 setValue(&I, result);
3363}
3364
Bill Wendling3eb59402008-09-09 00:28:24 +00003365/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3366/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003367void
3368SelectionDAGLowering::visitLog2(CallInst &I) {
3369 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003370 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003371
Dale Johannesen853244f2008-09-05 23:49:37 +00003372 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003373 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3374 SDValue Op = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003375 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003376
Bill Wendling39150252008-09-09 20:39:27 +00003377 // Get the exponent.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003378 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003379
3380 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003381 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003382 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003383
Bill Wendling3eb59402008-09-09 00:28:24 +00003384 // Different possible minimax approximations of significand in
3385 // floating-point for various degrees of accuracy over [1,2].
3386 if (LimitFloatPrecision <= 6) {
3387 // For floating-point precision of 6:
3388 //
3389 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3390 //
3391 // error 0.0049451742, which is more than 7 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003392 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003393 getF32Constant(DAG, 0xbeb08fe0));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003394 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003395 getF32Constant(DAG, 0x40019463));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003396 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3397 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003398 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003399
Scott Michelfdc40a02009-02-17 22:15:04 +00003400 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003401 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003402 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3403 // For floating-point precision of 12:
3404 //
3405 // Log2ofMantissa =
3406 // -2.51285454f +
3407 // (4.07009056f +
3408 // (-2.12067489f +
3409 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003410 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003411 // error 0.0000876136000, which is better than 13 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003412 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003413 getF32Constant(DAG, 0xbda7262e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003414 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003415 getF32Constant(DAG, 0x3f25280b));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003416 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3417 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003418 getF32Constant(DAG, 0x4007b923));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003419 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3420 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003421 getF32Constant(DAG, 0x40823e2f));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003422 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3423 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003424 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003425
Scott Michelfdc40a02009-02-17 22:15:04 +00003426 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003427 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003428 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3429 // For floating-point precision of 18:
3430 //
3431 // Log2ofMantissa =
3432 // -3.0400495f +
3433 // (6.1129976f +
3434 // (-5.3420409f +
3435 // (3.2865683f +
3436 // (-1.2669343f +
3437 // (0.27515199f -
3438 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3439 //
3440 // error 0.0000018516, which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003441 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003442 getF32Constant(DAG, 0xbcd2769e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003443 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003444 getF32Constant(DAG, 0x3e8ce0b9));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003445 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3446 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003447 getF32Constant(DAG, 0x3fa22ae7));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003448 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3449 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003450 getF32Constant(DAG, 0x40525723));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003451 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3452 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003453 getF32Constant(DAG, 0x40aaf200));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003454 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3455 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456 getF32Constant(DAG, 0x40c39dad));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003457 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3458 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003459 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003460
Scott Michelfdc40a02009-02-17 22:15:04 +00003461 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003462 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003463 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003464 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003465 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003466 result = DAG.getNode(ISD::FLOG2, dl,
Dale Johannesen853244f2008-09-05 23:49:37 +00003467 getValue(I.getOperand(1)).getValueType(),
3468 getValue(I.getOperand(1)));
3469 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003470
Dale Johannesen59e577f2008-09-05 18:38:42 +00003471 setValue(&I, result);
3472}
3473
Bill Wendling3eb59402008-09-09 00:28:24 +00003474/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3475/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003476void
3477SelectionDAGLowering::visitLog10(CallInst &I) {
3478 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003479 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003480
Dale Johannesen852680a2008-09-05 21:27:19 +00003481 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003482 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3483 SDValue Op = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003484 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003485
Bill Wendling39150252008-09-09 20:39:27 +00003486 // Scale the exponent by log10(2) [0.30102999f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003487 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003488 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003489 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003490
3491 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003492 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003493 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003494
3495 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003496 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003497 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003498 // Log10ofMantissa =
3499 // -0.50419619f +
3500 // (0.60948995f - 0.10380950f * x) * x;
3501 //
3502 // error 0.0014886165, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003503 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003504 getF32Constant(DAG, 0xbdd49a13));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003505 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003506 getF32Constant(DAG, 0x3f1c0789));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003507 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3508 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003509 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003510
Scott Michelfdc40a02009-02-17 22:15:04 +00003511 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003512 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003513 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3514 // For floating-point precision of 12:
3515 //
3516 // Log10ofMantissa =
3517 // -0.64831180f +
3518 // (0.91751397f +
3519 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3520 //
3521 // error 0.00019228036, which is better than 12 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003522 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003523 getF32Constant(DAG, 0x3d431f31));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003524 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003525 getF32Constant(DAG, 0x3ea21fb2));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003526 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3527 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003528 getF32Constant(DAG, 0x3f6ae232));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003529 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3530 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003531 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003532
Scott Michelfdc40a02009-02-17 22:15:04 +00003533 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003534 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003535 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003536 // For floating-point precision of 18:
3537 //
3538 // Log10ofMantissa =
3539 // -0.84299375f +
3540 // (1.5327582f +
3541 // (-1.0688956f +
3542 // (0.49102474f +
3543 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3544 //
3545 // error 0.0000037995730, which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003546 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003547 getF32Constant(DAG, 0x3c5d51ce));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003548 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003549 getF32Constant(DAG, 0x3e00685a));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003550 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3551 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003552 getF32Constant(DAG, 0x3efb6798));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003553 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3554 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003555 getF32Constant(DAG, 0x3f88d192));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003556 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3557 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003558 getF32Constant(DAG, 0x3fc4316c));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003559 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3560 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003562
Scott Michelfdc40a02009-02-17 22:15:04 +00003563 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003564 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003565 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003566 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003567 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003568 result = DAG.getNode(ISD::FLOG10, dl,
Dale Johannesen852680a2008-09-05 21:27:19 +00003569 getValue(I.getOperand(1)).getValueType(),
3570 getValue(I.getOperand(1)));
3571 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003572
Dale Johannesen59e577f2008-09-05 18:38:42 +00003573 setValue(&I, result);
3574}
3575
Bill Wendlinge10c8142008-09-09 22:39:21 +00003576/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3577/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003578void
3579SelectionDAGLowering::visitExp2(CallInst &I) {
3580 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003581 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003582
Dale Johannesen601d3c02008-09-05 01:48:15 +00003583 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003584 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3585 SDValue Op = getValue(I.getOperand(1));
3586
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003587 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003588
3589 // FractionalPartOfX = x - (float)IntegerPartOfX;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003590 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3591 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003592
3593 // IntegerPartOfX <<= 23;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003594 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003595 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003596
3597 if (LimitFloatPrecision <= 6) {
3598 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003599 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003600 // TwoToFractionalPartOfX =
3601 // 0.997535578f +
3602 // (0.735607626f + 0.252464424f * x) * x;
3603 //
3604 // error 0.0144103317, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003605 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x3e814304));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003607 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003608 getF32Constant(DAG, 0x3f3c50c8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003609 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3610 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003611 getF32Constant(DAG, 0x3f7f5e7e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003612 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003613 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003614 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003615
Scott Michelfdc40a02009-02-17 22:15:04 +00003616 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003617 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003618 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3619 // For floating-point precision of 12:
3620 //
3621 // TwoToFractionalPartOfX =
3622 // 0.999892986f +
3623 // (0.696457318f +
3624 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3625 //
3626 // error 0.000107046256, which is 13 to 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003627 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003628 getF32Constant(DAG, 0x3da235e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003629 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003630 getF32Constant(DAG, 0x3e65b8f3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003631 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3632 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003633 getF32Constant(DAG, 0x3f324b07));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003634 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3635 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003636 getF32Constant(DAG, 0x3f7ff8fd));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003637 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003638 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003639 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003640
Scott Michelfdc40a02009-02-17 22:15:04 +00003641 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003642 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003643 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3644 // For floating-point precision of 18:
3645 //
3646 // TwoToFractionalPartOfX =
3647 // 0.999999982f +
3648 // (0.693148872f +
3649 // (0.240227044f +
3650 // (0.554906021e-1f +
3651 // (0.961591928e-2f +
3652 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3653 // error 2.47208000*10^(-7), which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003654 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003655 getF32Constant(DAG, 0x3924b03e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003656 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003657 getF32Constant(DAG, 0x3ab24b87));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003658 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3659 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003660 getF32Constant(DAG, 0x3c1d8c17));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003661 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3662 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003663 getF32Constant(DAG, 0x3d634a1d));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003664 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3665 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003666 getF32Constant(DAG, 0x3e75fe14));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003667 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3668 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003669 getF32Constant(DAG, 0x3f317234));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003670 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3671 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0x3f800000));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003673 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003674 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003675 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003676
Scott Michelfdc40a02009-02-17 22:15:04 +00003677 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003678 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003679 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003680 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003681 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003682 result = DAG.getNode(ISD::FEXP2, dl,
Dale Johannesen601d3c02008-09-05 01:48:15 +00003683 getValue(I.getOperand(1)).getValueType(),
3684 getValue(I.getOperand(1)));
3685 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003686
Dale Johannesen601d3c02008-09-05 01:48:15 +00003687 setValue(&I, result);
3688}
3689
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003690/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3691/// limited-precision mode with x == 10.0f.
3692void
3693SelectionDAGLowering::visitPow(CallInst &I) {
3694 SDValue result;
3695 Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003696 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003697 bool IsExp10 = false;
3698
3699 if (getValue(Val).getValueType() == MVT::f32 &&
Bill Wendling277fc242008-09-10 00:24:59 +00003700 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003701 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3702 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3703 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3704 APFloat Ten(10.0f);
3705 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3706 }
3707 }
3708 }
3709
3710 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3711 SDValue Op = getValue(I.getOperand(2));
3712
3713 // Put the exponent in the right bit position for later addition to the
3714 // final result:
3715 //
3716 // #define LOG2OF10 3.3219281f
3717 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003718 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003719 getF32Constant(DAG, 0x40549a78));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003720 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003721
3722 // FractionalPartOfX = x - (float)IntegerPartOfX;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003723 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3724 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003725
3726 // IntegerPartOfX <<= 23;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003727 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003728 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003729
3730 if (LimitFloatPrecision <= 6) {
3731 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003732 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003733 // twoToFractionalPartOfX =
3734 // 0.997535578f +
3735 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003736 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003737 // error 0.0144103317, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003738 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003739 getF32Constant(DAG, 0x3e814304));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003740 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003741 getF32Constant(DAG, 0x3f3c50c8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003742 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3743 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003744 getF32Constant(DAG, 0x3f7f5e7e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003745 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003746 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003747 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003748
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003749 result = DAG.getNode(ISD::BIT_CONVERT, dl,
3750 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003751 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3752 // For floating-point precision of 12:
3753 //
3754 // TwoToFractionalPartOfX =
3755 // 0.999892986f +
3756 // (0.696457318f +
3757 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3758 //
3759 // error 0.000107046256, which is 13 to 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003760 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003761 getF32Constant(DAG, 0x3da235e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003762 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003763 getF32Constant(DAG, 0x3e65b8f3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003764 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3765 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003766 getF32Constant(DAG, 0x3f324b07));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003767 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3768 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3f7ff8fd));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003770 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003771 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003772 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003773
Scott Michelfdc40a02009-02-17 22:15:04 +00003774 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003775 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003776 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3777 // For floating-point precision of 18:
3778 //
3779 // TwoToFractionalPartOfX =
3780 // 0.999999982f +
3781 // (0.693148872f +
3782 // (0.240227044f +
3783 // (0.554906021e-1f +
3784 // (0.961591928e-2f +
3785 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3786 // error 2.47208000*10^(-7), which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003787 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003788 getF32Constant(DAG, 0x3924b03e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003789 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003790 getF32Constant(DAG, 0x3ab24b87));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003791 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3792 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003793 getF32Constant(DAG, 0x3c1d8c17));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003794 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3795 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003796 getF32Constant(DAG, 0x3d634a1d));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003797 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3798 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0x3e75fe14));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003800 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3801 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x3f317234));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003803 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3804 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x3f800000));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003806 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003807 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003808 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003809
Scott Michelfdc40a02009-02-17 22:15:04 +00003810 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003811 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003812 }
3813 } else {
3814 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003815 result = DAG.getNode(ISD::FPOW, dl,
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003816 getValue(I.getOperand(1)).getValueType(),
3817 getValue(I.getOperand(1)),
3818 getValue(I.getOperand(2)));
3819 }
3820
3821 setValue(&I, result);
3822}
3823
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003824/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3825/// we want to emit this as a call to a named external function, return the name
3826/// otherwise lower it and return null.
3827const char *
3828SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003829 DebugLoc dl = getCurDebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003830 switch (Intrinsic) {
3831 default:
3832 // By default, turn this into a target intrinsic node.
3833 visitTargetIntrinsic(I, Intrinsic);
3834 return 0;
3835 case Intrinsic::vastart: visitVAStart(I); return 0;
3836 case Intrinsic::vaend: visitVAEnd(I); return 0;
3837 case Intrinsic::vacopy: visitVACopy(I); return 0;
3838 case Intrinsic::returnaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003839 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003840 getValue(I.getOperand(1))));
3841 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003842 case Intrinsic::frameaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003843 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003844 getValue(I.getOperand(1))));
3845 return 0;
3846 case Intrinsic::setjmp:
3847 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
3848 break;
3849 case Intrinsic::longjmp:
3850 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
3851 break;
Chris Lattner824b9582008-11-21 16:42:48 +00003852 case Intrinsic::memcpy: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003853 SDValue Op1 = getValue(I.getOperand(1));
3854 SDValue Op2 = getValue(I.getOperand(2));
3855 SDValue Op3 = getValue(I.getOperand(3));
3856 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003857 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003858 I.getOperand(1), 0, I.getOperand(2), 0));
3859 return 0;
3860 }
Chris Lattner824b9582008-11-21 16:42:48 +00003861 case Intrinsic::memset: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003862 SDValue Op1 = getValue(I.getOperand(1));
3863 SDValue Op2 = getValue(I.getOperand(2));
3864 SDValue Op3 = getValue(I.getOperand(3));
3865 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003866 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003867 I.getOperand(1), 0));
3868 return 0;
3869 }
Chris Lattner824b9582008-11-21 16:42:48 +00003870 case Intrinsic::memmove: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003871 SDValue Op1 = getValue(I.getOperand(1));
3872 SDValue Op2 = getValue(I.getOperand(2));
3873 SDValue Op3 = getValue(I.getOperand(3));
3874 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3875
3876 // If the source and destination are known to not be aliases, we can
3877 // lower memmove as memcpy.
3878 uint64_t Size = -1ULL;
3879 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003880 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003881 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3882 AliasAnalysis::NoAlias) {
Dale Johannesena04b7572009-02-03 23:04:43 +00003883 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003884 I.getOperand(1), 0, I.getOperand(2), 0));
3885 return 0;
3886 }
3887
Dale Johannesena04b7572009-02-03 23:04:43 +00003888 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003889 I.getOperand(1), 0, I.getOperand(2), 0));
3890 return 0;
3891 }
3892 case Intrinsic::dbg_stoppoint: {
Devang Patel83489bb2009-01-13 00:35:13 +00003893 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003894 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003895 if (DW && DW->ValidDebugInfo(SPI.getContext())) {
Evan Chenge3d42322009-02-25 07:04:34 +00003896 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003897 DAG.setRoot(DAG.getDbgStopPoint(getRoot(),
3898 SPI.getLine(),
3899 SPI.getColumn(),
Devang Patel83489bb2009-01-13 00:35:13 +00003900 SPI.getContext()));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003901 DICompileUnit CU(cast<GlobalVariable>(SPI.getContext()));
Evan Chenge3d42322009-02-25 07:04:34 +00003902 unsigned SrcFile = DW->getOrCreateSourceID(CU.getDirectory(),
3903 CU.getFilename());
3904 unsigned idx = MF.getOrCreateDebugLocID(SrcFile,
3905 SPI.getLine(), SPI.getColumn());
Dale Johannesen66978ee2009-01-31 02:22:37 +00003906 setCurDebugLoc(DebugLoc::get(idx));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003907 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003908 return 0;
3909 }
3910 case Intrinsic::dbg_region_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003911 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003912 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Bill Wendling92c1e122009-02-13 02:16:35 +00003913 if (DW && DW->ValidDebugInfo(RSI.getContext())) {
3914 unsigned LabelID =
3915 DW->RecordRegionStart(cast<GlobalVariable>(RSI.getContext()));
Bill Wendlingdfdacee2009-02-19 21:12:54 +00003916 if (Fast)
Bill Wendling86e6cb92009-02-17 01:04:54 +00003917 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3918 getRoot(), LabelID));
Bill Wendling92c1e122009-02-13 02:16:35 +00003919 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003920
3921 return 0;
3922 }
3923 case Intrinsic::dbg_region_end: {
Devang Patel83489bb2009-01-13 00:35:13 +00003924 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003925 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Bill Wendling92c1e122009-02-13 02:16:35 +00003926 if (DW && DW->ValidDebugInfo(REI.getContext())) {
3927 unsigned LabelID =
3928 DW->RecordRegionEnd(cast<GlobalVariable>(REI.getContext()));
Bill Wendlingdfdacee2009-02-19 21:12:54 +00003929 if (Fast)
Bill Wendling86e6cb92009-02-17 01:04:54 +00003930 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3931 getRoot(), LabelID));
Bill Wendling92c1e122009-02-13 02:16:35 +00003932 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003933
3934 return 0;
3935 }
3936 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003937 DwarfWriter *DW = DAG.getDwarfWriter();
3938 if (!DW) return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003939 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
3940 Value *SP = FSI.getSubprogram();
Devang Patelcf3a4482009-01-15 23:41:32 +00003941 if (SP && DW->ValidDebugInfo(SP)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003942 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
3943 // what (most?) gdb expects.
Evan Chenge3d42322009-02-25 07:04:34 +00003944 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel83489bb2009-01-13 00:35:13 +00003945 DISubprogram Subprogram(cast<GlobalVariable>(SP));
3946 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
Evan Chenge3d42322009-02-25 07:04:34 +00003947 unsigned SrcFile = DW->getOrCreateSourceID(CompileUnit.getDirectory(),
3948 CompileUnit.getFilename());
Bill Wendling9bc96a52009-02-03 00:55:04 +00003949
Devang Patel20dd0462008-11-06 00:30:09 +00003950 // Record the source line but does not create a label for the normal
3951 // function start. It will be emitted at asm emission time. However,
3952 // create a label if this is a beginning of inlined function.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003953 unsigned Line = Subprogram.getLineNumber();
Bill Wendling92c1e122009-02-13 02:16:35 +00003954
Bill Wendling5aa49772009-02-24 02:35:30 +00003955 if (Fast) {
Bill Wendling86e6cb92009-02-17 01:04:54 +00003956 unsigned LabelID = DW->RecordSourceLine(Line, 0, SrcFile);
3957 if (DW->getRecordSourceLineCount() != 1)
3958 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3959 getRoot(), LabelID));
3960 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003961
Evan Chenge3d42322009-02-25 07:04:34 +00003962 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(SrcFile, Line, 0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003963 }
3964
3965 return 0;
3966 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003967 case Intrinsic::dbg_declare: {
Bill Wendling5aa49772009-02-24 02:35:30 +00003968 if (Fast) {
Bill Wendling86e6cb92009-02-17 01:04:54 +00003969 DwarfWriter *DW = DAG.getDwarfWriter();
3970 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
3971 Value *Variable = DI.getVariable();
3972 if (DW && DW->ValidDebugInfo(Variable))
3973 DAG.setRoot(DAG.getNode(ISD::DECLARE, dl, MVT::Other, getRoot(),
3974 getValue(DI.getAddress()), getValue(Variable)));
3975 } else {
3976 // FIXME: Do something sensible here when we support debug declare.
3977 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003978 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003979 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003980 case Intrinsic::eh_exception: {
3981 if (!CurMBB->isLandingPad()) {
3982 // FIXME: Mark exception register as live in. Hack for PR1508.
3983 unsigned Reg = TLI.getExceptionAddressRegister();
3984 if (Reg) CurMBB->addLiveIn(Reg);
3985 }
3986 // Insert the EXCEPTIONADDR instruction.
3987 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
3988 SDValue Ops[1];
3989 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003990 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003991 setValue(&I, Op);
3992 DAG.setRoot(Op.getValue(1));
3993 return 0;
3994 }
3995
3996 case Intrinsic::eh_selector_i32:
3997 case Intrinsic::eh_selector_i64: {
3998 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3999 MVT VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
4000 MVT::i32 : MVT::i64);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004001
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004002 if (MMI) {
4003 if (CurMBB->isLandingPad())
4004 AddCatchInfo(I, MMI, CurMBB);
4005 else {
4006#ifndef NDEBUG
4007 FuncInfo.CatchInfoLost.insert(&I);
4008#endif
4009 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4010 unsigned Reg = TLI.getExceptionSelectorRegister();
4011 if (Reg) CurMBB->addLiveIn(Reg);
4012 }
4013
4014 // Insert the EHSELECTION instruction.
4015 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
4016 SDValue Ops[2];
4017 Ops[0] = getValue(I.getOperand(1));
4018 Ops[1] = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004019 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004020 setValue(&I, Op);
4021 DAG.setRoot(Op.getValue(1));
4022 } else {
4023 setValue(&I, DAG.getConstant(0, VT));
4024 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004025
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004026 return 0;
4027 }
4028
4029 case Intrinsic::eh_typeid_for_i32:
4030 case Intrinsic::eh_typeid_for_i64: {
4031 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4032 MVT VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
4033 MVT::i32 : MVT::i64);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004034
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004035 if (MMI) {
4036 // Find the type id for the given typeinfo.
4037 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
4038
4039 unsigned TypeID = MMI->getTypeIDFor(GV);
4040 setValue(&I, DAG.getConstant(TypeID, VT));
4041 } else {
4042 // Return something different to eh_selector.
4043 setValue(&I, DAG.getConstant(1, VT));
4044 }
4045
4046 return 0;
4047 }
4048
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004049 case Intrinsic::eh_return_i32:
4050 case Intrinsic::eh_return_i64:
4051 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004052 MMI->setCallsEHReturn(true);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004053 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004054 MVT::Other,
4055 getControlRoot(),
4056 getValue(I.getOperand(1)),
4057 getValue(I.getOperand(2))));
4058 } else {
4059 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
4060 }
4061
4062 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004063 case Intrinsic::eh_unwind_init:
4064 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
4065 MMI->setCallsUnwindInit(true);
4066 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004067
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004068 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004069
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004070 case Intrinsic::eh_dwarf_cfa: {
4071 MVT VT = getValue(I.getOperand(1)).getValueType();
4072 SDValue CfaArg;
4073 if (VT.bitsGT(TLI.getPointerTy()))
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004074 CfaArg = DAG.getNode(ISD::TRUNCATE, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004075 TLI.getPointerTy(), getValue(I.getOperand(1)));
4076 else
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004077 CfaArg = DAG.getNode(ISD::SIGN_EXTEND, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004078 TLI.getPointerTy(), getValue(I.getOperand(1)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004079
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004080 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004081 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004082 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004083 TLI.getPointerTy()),
4084 CfaArg);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004085 setValue(&I, DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004086 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004087 DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004088 TLI.getPointerTy(),
4089 DAG.getConstant(0,
4090 TLI.getPointerTy())),
4091 Offset));
4092 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004093 }
4094
Mon P Wang77cdf302008-11-10 20:54:11 +00004095 case Intrinsic::convertff:
4096 case Intrinsic::convertfsi:
4097 case Intrinsic::convertfui:
4098 case Intrinsic::convertsif:
4099 case Intrinsic::convertuif:
4100 case Intrinsic::convertss:
4101 case Intrinsic::convertsu:
4102 case Intrinsic::convertus:
4103 case Intrinsic::convertuu: {
4104 ISD::CvtCode Code = ISD::CVT_INVALID;
4105 switch (Intrinsic) {
4106 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4107 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4108 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4109 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4110 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4111 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4112 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4113 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4114 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4115 }
4116 MVT DestVT = TLI.getValueType(I.getType());
4117 Value* Op1 = I.getOperand(1);
Dale Johannesena04b7572009-02-03 23:04:43 +00004118 setValue(&I, DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
Mon P Wang77cdf302008-11-10 20:54:11 +00004119 DAG.getValueType(DestVT),
4120 DAG.getValueType(getValue(Op1).getValueType()),
4121 getValue(I.getOperand(2)),
4122 getValue(I.getOperand(3)),
4123 Code));
4124 return 0;
4125 }
4126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004127 case Intrinsic::sqrt:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004128 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004129 getValue(I.getOperand(1)).getValueType(),
4130 getValue(I.getOperand(1))));
4131 return 0;
4132 case Intrinsic::powi:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004133 setValue(&I, DAG.getNode(ISD::FPOWI, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004134 getValue(I.getOperand(1)).getValueType(),
4135 getValue(I.getOperand(1)),
4136 getValue(I.getOperand(2))));
4137 return 0;
4138 case Intrinsic::sin:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004139 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004140 getValue(I.getOperand(1)).getValueType(),
4141 getValue(I.getOperand(1))));
4142 return 0;
4143 case Intrinsic::cos:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004144 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004145 getValue(I.getOperand(1)).getValueType(),
4146 getValue(I.getOperand(1))));
4147 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004148 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004149 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004150 return 0;
4151 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004152 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004153 return 0;
4154 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004155 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004156 return 0;
4157 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004158 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004159 return 0;
4160 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004161 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004162 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004163 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004164 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004165 return 0;
4166 case Intrinsic::pcmarker: {
4167 SDValue Tmp = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004168 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004169 return 0;
4170 }
4171 case Intrinsic::readcyclecounter: {
4172 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004173 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004174 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
4175 &Op, 1);
4176 setValue(&I, Tmp);
4177 DAG.setRoot(Tmp.getValue(1));
4178 return 0;
4179 }
4180 case Intrinsic::part_select: {
4181 // Currently not implemented: just abort
4182 assert(0 && "part_select intrinsic not implemented");
4183 abort();
4184 }
4185 case Intrinsic::part_set: {
4186 // Currently not implemented: just abort
4187 assert(0 && "part_set intrinsic not implemented");
4188 abort();
4189 }
4190 case Intrinsic::bswap:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004191 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004192 getValue(I.getOperand(1)).getValueType(),
4193 getValue(I.getOperand(1))));
4194 return 0;
4195 case Intrinsic::cttz: {
4196 SDValue Arg = getValue(I.getOperand(1));
4197 MVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004198 SDValue result = DAG.getNode(ISD::CTTZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004199 setValue(&I, result);
4200 return 0;
4201 }
4202 case Intrinsic::ctlz: {
4203 SDValue Arg = getValue(I.getOperand(1));
4204 MVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004205 SDValue result = DAG.getNode(ISD::CTLZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004206 setValue(&I, result);
4207 return 0;
4208 }
4209 case Intrinsic::ctpop: {
4210 SDValue Arg = getValue(I.getOperand(1));
4211 MVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004212 SDValue result = DAG.getNode(ISD::CTPOP, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004213 setValue(&I, result);
4214 return 0;
4215 }
4216 case Intrinsic::stacksave: {
4217 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004218 SDValue Tmp = DAG.getNode(ISD::STACKSAVE, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004219 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
4220 setValue(&I, Tmp);
4221 DAG.setRoot(Tmp.getValue(1));
4222 return 0;
4223 }
4224 case Intrinsic::stackrestore: {
4225 SDValue Tmp = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004226 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004227 return 0;
4228 }
Bill Wendling57344502008-11-18 11:01:33 +00004229 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004230 // Emit code into the DAG to store the stack guard onto the stack.
4231 MachineFunction &MF = DAG.getMachineFunction();
4232 MachineFrameInfo *MFI = MF.getFrameInfo();
4233 MVT PtrTy = TLI.getPointerTy();
4234
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004235 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4236 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004237
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004238 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004239 MFI->setStackProtectorIndex(FI);
4240
4241 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4242
4243 // Store the stack protector onto the stack.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004244 SDValue Result = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Bill Wendlingb2a42982008-11-06 02:29:10 +00004245 PseudoSourceValue::getFixedStack(FI),
4246 0, true);
4247 setValue(&I, Result);
4248 DAG.setRoot(Result);
4249 return 0;
4250 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004251 case Intrinsic::var_annotation:
4252 // Discard annotate attributes
4253 return 0;
4254
4255 case Intrinsic::init_trampoline: {
4256 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
4257
4258 SDValue Ops[6];
4259 Ops[0] = getRoot();
4260 Ops[1] = getValue(I.getOperand(1));
4261 Ops[2] = getValue(I.getOperand(2));
4262 Ops[3] = getValue(I.getOperand(3));
4263 Ops[4] = DAG.getSrcValue(I.getOperand(1));
4264 Ops[5] = DAG.getSrcValue(F);
4265
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004266 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004267 DAG.getNodeValueTypes(TLI.getPointerTy(),
4268 MVT::Other), 2,
4269 Ops, 6);
4270
4271 setValue(&I, Tmp);
4272 DAG.setRoot(Tmp.getValue(1));
4273 return 0;
4274 }
4275
4276 case Intrinsic::gcroot:
4277 if (GFI) {
4278 Value *Alloca = I.getOperand(1);
4279 Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004280
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004281 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4282 GFI->addStackRoot(FI->getIndex(), TypeMap);
4283 }
4284 return 0;
4285
4286 case Intrinsic::gcread:
4287 case Intrinsic::gcwrite:
4288 assert(0 && "GC failed to lower gcread/gcwrite intrinsics!");
4289 return 0;
4290
4291 case Intrinsic::flt_rounds: {
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004292 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004293 return 0;
4294 }
4295
4296 case Intrinsic::trap: {
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004297 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004298 return 0;
4299 }
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004300
Bill Wendlingef375462008-11-21 02:38:44 +00004301 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004302 return implVisitAluOverflow(I, ISD::UADDO);
4303 case Intrinsic::sadd_with_overflow:
4304 return implVisitAluOverflow(I, ISD::SADDO);
4305 case Intrinsic::usub_with_overflow:
4306 return implVisitAluOverflow(I, ISD::USUBO);
4307 case Intrinsic::ssub_with_overflow:
4308 return implVisitAluOverflow(I, ISD::SSUBO);
4309 case Intrinsic::umul_with_overflow:
4310 return implVisitAluOverflow(I, ISD::UMULO);
4311 case Intrinsic::smul_with_overflow:
4312 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004314 case Intrinsic::prefetch: {
4315 SDValue Ops[4];
4316 Ops[0] = getRoot();
4317 Ops[1] = getValue(I.getOperand(1));
4318 Ops[2] = getValue(I.getOperand(2));
4319 Ops[3] = getValue(I.getOperand(3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004320 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004321 return 0;
4322 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004324 case Intrinsic::memory_barrier: {
4325 SDValue Ops[6];
4326 Ops[0] = getRoot();
4327 for (int x = 1; x < 6; ++x)
4328 Ops[x] = getValue(I.getOperand(x));
4329
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004330 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004331 return 0;
4332 }
4333 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004334 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004335 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004336 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004337 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
4338 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004339 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004340 getValue(I.getOperand(2)),
4341 getValue(I.getOperand(3)),
4342 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004343 setValue(&I, L);
4344 DAG.setRoot(L.getValue(1));
4345 return 0;
4346 }
4347 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004348 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004349 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004350 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004351 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004352 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004353 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004354 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004355 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004356 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004357 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004358 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004359 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004360 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004361 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004362 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004363 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004364 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004365 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004366 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004367 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004368 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004369 }
4370}
4371
4372
4373void SelectionDAGLowering::LowerCallTo(CallSite CS, SDValue Callee,
4374 bool IsTailCall,
4375 MachineBasicBlock *LandingPad) {
4376 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4377 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
4378 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4379 unsigned BeginLabel = 0, EndLabel = 0;
4380
4381 TargetLowering::ArgListTy Args;
4382 TargetLowering::ArgListEntry Entry;
4383 Args.reserve(CS.arg_size());
4384 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
4385 i != e; ++i) {
4386 SDValue ArgNode = getValue(*i);
4387 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4388
4389 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004390 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4391 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4392 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4393 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4394 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4395 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004396 Entry.Alignment = CS.getParamAlignment(attrInd);
4397 Args.push_back(Entry);
4398 }
4399
4400 if (LandingPad && MMI) {
4401 // Insert a label before the invoke call to mark the try range. This can be
4402 // used to detect deletion of the invoke via the MachineModuleInfo.
4403 BeginLabel = MMI->NextLabelID();
4404 // Both PendingLoads and PendingExports must be flushed here;
4405 // this call might not return.
4406 (void)getRoot();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004407 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4408 getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004409 }
4410
4411 std::pair<SDValue,SDValue> Result =
4412 TLI.LowerCallTo(getRoot(), CS.getType(),
Devang Patel05988662008-09-25 21:00:45 +00004413 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004414 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
4415 CS.paramHasAttr(0, Attribute::InReg),
4416 CS.getCallingConv(),
Dan Gohman1937e2f2008-09-16 01:42:28 +00004417 IsTailCall && PerformTailCallOpt,
Dale Johannesen66978ee2009-01-31 02:22:37 +00004418 Callee, Args, DAG, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004419 if (CS.getType() != Type::VoidTy)
4420 setValue(CS.getInstruction(), Result.first);
4421 DAG.setRoot(Result.second);
4422
4423 if (LandingPad && MMI) {
4424 // Insert a label at the end of the invoke call to mark the try range. This
4425 // can be used to detect deletion of the invoke via the MachineModuleInfo.
4426 EndLabel = MMI->NextLabelID();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004427 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4428 getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004429
4430 // Inform MachineModuleInfo of range.
4431 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4432 }
4433}
4434
4435
4436void SelectionDAGLowering::visitCall(CallInst &I) {
4437 const char *RenameFn = 0;
4438 if (Function *F = I.getCalledFunction()) {
4439 if (F->isDeclaration()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004440 const TargetIntrinsicInfo *II = TLI.getTargetMachine().getIntrinsicInfo();
4441 if (II) {
4442 if (unsigned IID = II->getIntrinsicID(F)) {
4443 RenameFn = visitIntrinsicCall(I, IID);
4444 if (!RenameFn)
4445 return;
4446 }
4447 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004448 if (unsigned IID = F->getIntrinsicID()) {
4449 RenameFn = visitIntrinsicCall(I, IID);
4450 if (!RenameFn)
4451 return;
4452 }
4453 }
4454
4455 // Check for well-known libc/libm calls. If the function is internal, it
4456 // can't be a library call.
4457 unsigned NameLen = F->getNameLen();
Rafael Espindolabb46f522009-01-15 20:18:42 +00004458 if (!F->hasLocalLinkage() && NameLen) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004459 const char *NameStr = F->getNameStart();
4460 if (NameStr[0] == 'c' &&
4461 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
4462 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
4463 if (I.getNumOperands() == 3 && // Basic sanity checks.
4464 I.getOperand(1)->getType()->isFloatingPoint() &&
4465 I.getType() == I.getOperand(1)->getType() &&
4466 I.getType() == I.getOperand(2)->getType()) {
4467 SDValue LHS = getValue(I.getOperand(1));
4468 SDValue RHS = getValue(I.getOperand(2));
Scott Michelfdc40a02009-02-17 22:15:04 +00004469 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004470 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004471 return;
4472 }
4473 } else if (NameStr[0] == 'f' &&
4474 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
4475 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
4476 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
4477 if (I.getNumOperands() == 2 && // Basic sanity checks.
4478 I.getOperand(1)->getType()->isFloatingPoint() &&
4479 I.getType() == I.getOperand(1)->getType()) {
4480 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004481 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004482 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004483 return;
4484 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004485 } else if (NameStr[0] == 's' &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004486 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
4487 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
4488 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
4489 if (I.getNumOperands() == 2 && // Basic sanity checks.
4490 I.getOperand(1)->getType()->isFloatingPoint() &&
4491 I.getType() == I.getOperand(1)->getType()) {
4492 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004493 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004494 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004495 return;
4496 }
4497 } else if (NameStr[0] == 'c' &&
4498 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
4499 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
4500 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
4501 if (I.getNumOperands() == 2 && // Basic sanity checks.
4502 I.getOperand(1)->getType()->isFloatingPoint() &&
4503 I.getType() == I.getOperand(1)->getType()) {
4504 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004505 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004506 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004507 return;
4508 }
4509 }
4510 }
4511 } else if (isa<InlineAsm>(I.getOperand(0))) {
4512 visitInlineAsm(&I);
4513 return;
4514 }
4515
4516 SDValue Callee;
4517 if (!RenameFn)
4518 Callee = getValue(I.getOperand(0));
4519 else
Bill Wendling056292f2008-09-16 21:48:12 +00004520 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004521
4522 LowerCallTo(&I, Callee, I.isTailCall());
4523}
4524
4525
4526/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004527/// this value and returns the result as a ValueVT value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004528/// Chain/Flag as the input and updates them for the output Chain/Flag.
4529/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004530SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004531 SDValue &Chain,
4532 SDValue *Flag) const {
4533 // Assemble the legal parts into the final values.
4534 SmallVector<SDValue, 4> Values(ValueVTs.size());
4535 SmallVector<SDValue, 8> Parts;
4536 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4537 // Copy the legal parts from the registers.
4538 MVT ValueVT = ValueVTs[Value];
4539 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
4540 MVT RegisterVT = RegVTs[Value];
4541
4542 Parts.resize(NumRegs);
4543 for (unsigned i = 0; i != NumRegs; ++i) {
4544 SDValue P;
4545 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004546 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004547 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004548 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004549 *Flag = P.getValue(2);
4550 }
4551 Chain = P.getValue(1);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004552
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004553 // If the source register was virtual and if we know something about it,
4554 // add an assert node.
4555 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4556 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4557 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4558 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4559 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4560 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004562 unsigned RegSize = RegisterVT.getSizeInBits();
4563 unsigned NumSignBits = LOI.NumSignBits;
4564 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004565
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004566 // FIXME: We capture more information than the dag can represent. For
4567 // now, just use the tightest assertzext/assertsext possible.
4568 bool isSExt = true;
4569 MVT FromVT(MVT::Other);
4570 if (NumSignBits == RegSize)
4571 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
4572 else if (NumZeroBits >= RegSize-1)
4573 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
4574 else if (NumSignBits > RegSize-8)
4575 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
4576 else if (NumZeroBits >= RegSize-9)
4577 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
4578 else if (NumSignBits > RegSize-16)
Bill Wendling181b6272008-10-19 20:34:04 +00004579 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004580 else if (NumZeroBits >= RegSize-17)
Bill Wendling181b6272008-10-19 20:34:04 +00004581 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004582 else if (NumSignBits > RegSize-32)
Bill Wendling181b6272008-10-19 20:34:04 +00004583 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004584 else if (NumZeroBits >= RegSize-33)
Bill Wendling181b6272008-10-19 20:34:04 +00004585 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004586
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004587 if (FromVT != MVT::Other) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004588 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004589 RegisterVT, P, DAG.getValueType(FromVT));
4590
4591 }
4592 }
4593 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004594
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004595 Parts[i] = P;
4596 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004597
Scott Michelfdc40a02009-02-17 22:15:04 +00004598 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004599 NumRegs, RegisterVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004600 Part += NumRegs;
4601 Parts.clear();
4602 }
4603
Dale Johannesen66978ee2009-01-31 02:22:37 +00004604 return DAG.getNode(ISD::MERGE_VALUES, dl,
Duncan Sandsaaffa052008-12-01 11:41:29 +00004605 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4606 &Values[0], ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004607}
4608
4609/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004610/// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004611/// Chain/Flag as the input and updates them for the output Chain/Flag.
4612/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004613void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004614 SDValue &Chain, SDValue *Flag) const {
4615 // Get the list of the values's legal parts.
4616 unsigned NumRegs = Regs.size();
4617 SmallVector<SDValue, 8> Parts(NumRegs);
4618 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4619 MVT ValueVT = ValueVTs[Value];
4620 unsigned NumParts = TLI->getNumRegisters(ValueVT);
4621 MVT RegisterVT = RegVTs[Value];
4622
Dale Johannesen66978ee2009-01-31 02:22:37 +00004623 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004624 &Parts[Part], NumParts, RegisterVT);
4625 Part += NumParts;
4626 }
4627
4628 // Copy the parts into the registers.
4629 SmallVector<SDValue, 8> Chains(NumRegs);
4630 for (unsigned i = 0; i != NumRegs; ++i) {
4631 SDValue Part;
4632 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004633 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004634 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004635 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004636 *Flag = Part.getValue(1);
4637 }
4638 Chains[i] = Part.getValue(0);
4639 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004641 if (NumRegs == 1 || Flag)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004642 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004643 // flagged to it. That is the CopyToReg nodes and the user are considered
4644 // a single scheduling unit. If we create a TokenFactor and return it as
4645 // chain, then the TokenFactor is both a predecessor (operand) of the
4646 // user as well as a successor (the TF operands are flagged to the user).
4647 // c1, f1 = CopyToReg
4648 // c2, f2 = CopyToReg
4649 // c3 = TokenFactor c1, c2
4650 // ...
4651 // = op c3, ..., f2
4652 Chain = Chains[NumRegs-1];
4653 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00004654 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004655}
4656
4657/// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004658/// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004659/// values added into it.
4660void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
4661 std::vector<SDValue> &Ops) const {
4662 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
4663 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
4664 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
4665 unsigned NumRegs = TLI->getNumRegisters(ValueVTs[Value]);
4666 MVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004667 for (unsigned i = 0; i != NumRegs; ++i) {
4668 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004670 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004671 }
4672}
4673
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004674/// isAllocatableRegister - If the specified register is safe to allocate,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675/// i.e. it isn't a stack pointer or some other special register, return the
4676/// register class for the register. Otherwise, return null.
4677static const TargetRegisterClass *
4678isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4679 const TargetLowering &TLI,
4680 const TargetRegisterInfo *TRI) {
4681 MVT FoundVT = MVT::Other;
4682 const TargetRegisterClass *FoundRC = 0;
4683 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4684 E = TRI->regclass_end(); RCI != E; ++RCI) {
4685 MVT ThisVT = MVT::Other;
4686
4687 const TargetRegisterClass *RC = *RCI;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004688 // If none of the the value types for this register class are valid, we
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004689 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4690 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4691 I != E; ++I) {
4692 if (TLI.isTypeLegal(*I)) {
4693 // If we have already found this register in a different register class,
4694 // choose the one with the largest VT specified. For example, on
4695 // PowerPC, we favor f64 register classes over f32.
4696 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
4697 ThisVT = *I;
4698 break;
4699 }
4700 }
4701 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004702
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004703 if (ThisVT == MVT::Other) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004704
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004705 // NOTE: This isn't ideal. In particular, this might allocate the
4706 // frame pointer in functions that need it (due to them not being taken
4707 // out of allocation, because a variable sized allocation hasn't been seen
4708 // yet). This is a slight code pessimization, but should still work.
4709 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4710 E = RC->allocation_order_end(MF); I != E; ++I)
4711 if (*I == Reg) {
4712 // We found a matching register class. Keep looking at others in case
4713 // we find one with larger registers that this physreg is also in.
4714 FoundRC = RC;
4715 FoundVT = ThisVT;
4716 break;
4717 }
4718 }
4719 return FoundRC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004720}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004721
4722
4723namespace llvm {
4724/// AsmOperandInfo - This contains information for each constraint that we are
4725/// lowering.
Cedric Venetaff9c272009-02-14 16:06:42 +00004726class VISIBILITY_HIDDEN SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004727 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004728public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004729 /// CallOperand - If this is the result output operand or a clobber
4730 /// this is null, otherwise it is the incoming operand to the CallInst.
4731 /// This gets modified as the asm is processed.
4732 SDValue CallOperand;
4733
4734 /// AssignedRegs - If this is a register or register class operand, this
4735 /// contains the set of register corresponding to the operand.
4736 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004737
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004738 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4739 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4740 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004742 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4743 /// busy in OutputRegs/InputRegs.
4744 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004745 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 std::set<unsigned> &InputRegs,
4747 const TargetRegisterInfo &TRI) const {
4748 if (isOutReg) {
4749 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4750 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4751 }
4752 if (isInReg) {
4753 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4754 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4755 }
4756 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004757
Chris Lattner81249c92008-10-17 17:05:25 +00004758 /// getCallOperandValMVT - Return the MVT of the Value* that this operand
4759 /// corresponds to. If there is no Value* for this operand, it returns
4760 /// MVT::Other.
4761 MVT getCallOperandValMVT(const TargetLowering &TLI,
4762 const TargetData *TD) const {
4763 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004764
Chris Lattner81249c92008-10-17 17:05:25 +00004765 if (isa<BasicBlock>(CallOperandVal))
4766 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004767
Chris Lattner81249c92008-10-17 17:05:25 +00004768 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004769
Chris Lattner81249c92008-10-17 17:05:25 +00004770 // If this is an indirect operand, the operand is a pointer to the
4771 // accessed type.
4772 if (isIndirect)
4773 OpTy = cast<PointerType>(OpTy)->getElementType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004774
Chris Lattner81249c92008-10-17 17:05:25 +00004775 // If OpTy is not a single value, it may be a struct/union that we
4776 // can tile with integers.
4777 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4778 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4779 switch (BitSize) {
4780 default: break;
4781 case 1:
4782 case 8:
4783 case 16:
4784 case 32:
4785 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004786 case 128:
Chris Lattner81249c92008-10-17 17:05:25 +00004787 OpTy = IntegerType::get(BitSize);
4788 break;
4789 }
4790 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004791
Chris Lattner81249c92008-10-17 17:05:25 +00004792 return TLI.getValueType(OpTy, true);
4793 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004795private:
4796 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4797 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004798 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004799 const TargetRegisterInfo &TRI) {
4800 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4801 Regs.insert(Reg);
4802 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4803 for (; *Aliases; ++Aliases)
4804 Regs.insert(*Aliases);
4805 }
4806};
4807} // end llvm namespace.
4808
4809
4810/// GetRegistersForValue - Assign registers (virtual or physical) for the
4811/// specified operand. We prefer to assign virtual registers, to allow the
4812/// register allocator handle the assignment process. However, if the asm uses
4813/// features that we can't model on machineinstrs, we have SDISel do the
4814/// allocation. This produces generally horrible, but correct, code.
4815///
4816/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004817/// Input and OutputRegs are the set of already allocated physical registers.
4818///
4819void SelectionDAGLowering::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004820GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004821 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004822 std::set<unsigned> &InputRegs) {
4823 // Compute whether this value requires an input register, an output register,
4824 // or both.
4825 bool isOutReg = false;
4826 bool isInReg = false;
4827 switch (OpInfo.Type) {
4828 case InlineAsm::isOutput:
4829 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004830
4831 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004832 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00004833 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004834 break;
4835 case InlineAsm::isInput:
4836 isInReg = true;
4837 isOutReg = false;
4838 break;
4839 case InlineAsm::isClobber:
4840 isOutReg = true;
4841 isInReg = true;
4842 break;
4843 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004844
4845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004846 MachineFunction &MF = DAG.getMachineFunction();
4847 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004849 // If this is a constraint for a single physreg, or a constraint for a
4850 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004851 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004852 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4853 OpInfo.ConstraintVT);
4854
4855 unsigned NumRegs = 1;
Chris Lattner01426e12008-10-21 00:45:36 +00004856 if (OpInfo.ConstraintVT != MVT::Other) {
4857 // If this is a FP input in an integer register (or visa versa) insert a bit
4858 // cast of the input value. More generally, handle any case where the input
4859 // value disagrees with the register class we plan to stick this in.
4860 if (OpInfo.Type == InlineAsm::isInput &&
4861 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
4862 // Try to convert to the first MVT that the reg class contains. If the
4863 // types are identical size, use a bitcast to convert (e.g. two differing
4864 // vector types).
4865 MVT RegVT = *PhysReg.second->vt_begin();
4866 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004867 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004868 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004869 OpInfo.ConstraintVT = RegVT;
4870 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
4871 // If the input is a FP value and we want it in FP registers, do a
4872 // bitcast to the corresponding integer type. This turns an f64 value
4873 // into i64, which can be passed with two i32 values on a 32-bit
4874 // machine.
4875 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00004876 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004877 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004878 OpInfo.ConstraintVT = RegVT;
4879 }
4880 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004882 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00004883 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 MVT RegVT;
4886 MVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004887
4888 // If this is a constraint for a specific physical register, like {r17},
4889 // assign it now.
4890 if (PhysReg.first) {
4891 if (OpInfo.ConstraintVT == MVT::Other)
4892 ValueVT = *PhysReg.second->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004894 // Get the actual register value type. This is important, because the user
4895 // may have asked for (e.g.) the AX register in i32 type. We need to
4896 // remember that AX is actually i16 to get the right extension.
4897 RegVT = *PhysReg.second->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004898
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004899 // This is a explicit reference to a physical register.
4900 Regs.push_back(PhysReg.first);
4901
4902 // If this is an expanded reference, add the rest of the regs to Regs.
4903 if (NumRegs != 1) {
4904 TargetRegisterClass::iterator I = PhysReg.second->begin();
4905 for (; *I != PhysReg.first; ++I)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004906 assert(I != PhysReg.second->end() && "Didn't find reg!");
4907
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004908 // Already added the first reg.
4909 --NumRegs; ++I;
4910 for (; NumRegs; --NumRegs, ++I) {
4911 assert(I != PhysReg.second->end() && "Ran out of registers to allocate!");
4912 Regs.push_back(*I);
4913 }
4914 }
4915 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4916 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4917 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
4918 return;
4919 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004920
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004921 // Otherwise, if this was a reference to an LLVM register class, create vregs
4922 // for this reference.
4923 std::vector<unsigned> RegClassRegs;
4924 const TargetRegisterClass *RC = PhysReg.second;
4925 if (RC) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004926 // If this is a tied register, our regalloc doesn't know how to maintain
Chris Lattner58f15c42008-10-17 16:21:11 +00004927 // the constraint, so we have to pick a register to pin the input/output to.
4928 // If it isn't a matched constraint, go ahead and create vreg and let the
4929 // regalloc do its thing.
Chris Lattner6bdcda32008-10-17 16:47:46 +00004930 if (!OpInfo.hasMatchingInput()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004931 RegVT = *PhysReg.second->vt_begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004932 if (OpInfo.ConstraintVT == MVT::Other)
4933 ValueVT = RegVT;
4934
4935 // Create the appropriate number of virtual registers.
4936 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4937 for (; NumRegs; --NumRegs)
4938 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004939
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004940 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4941 return;
4942 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004943
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004944 // Otherwise, we can't allocate it. Let the code below figure out how to
4945 // maintain these constraints.
4946 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004947
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948 } else {
4949 // This is a reference to a register class that doesn't directly correspond
4950 // to an LLVM register class. Allocate NumRegs consecutive, available,
4951 // registers from the class.
4952 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
4953 OpInfo.ConstraintVT);
4954 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004956 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4957 unsigned NumAllocated = 0;
4958 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
4959 unsigned Reg = RegClassRegs[i];
4960 // See if this register is available.
4961 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
4962 (isInReg && InputRegs.count(Reg))) { // Already used.
4963 // Make sure we find consecutive registers.
4964 NumAllocated = 0;
4965 continue;
4966 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004968 // Check to see if this register is allocatable (i.e. don't give out the
4969 // stack pointer).
4970 if (RC == 0) {
4971 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
4972 if (!RC) { // Couldn't allocate this register.
4973 // Reset NumAllocated to make sure we return consecutive registers.
4974 NumAllocated = 0;
4975 continue;
4976 }
4977 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004979 // Okay, this register is good, we can use it.
4980 ++NumAllocated;
4981
4982 // If we allocated enough consecutive registers, succeed.
4983 if (NumAllocated == NumRegs) {
4984 unsigned RegStart = (i-NumAllocated)+1;
4985 unsigned RegEnd = i+1;
4986 // Mark all of the allocated registers used.
4987 for (unsigned i = RegStart; i != RegEnd; ++i)
4988 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004989
4990 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004991 OpInfo.ConstraintVT);
4992 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
4993 return;
4994 }
4995 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004997 // Otherwise, we couldn't allocate enough registers for this.
4998}
4999
Evan Chengda43bcf2008-09-24 00:05:32 +00005000/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
5001/// processed uses a memory 'm' constraint.
5002static bool
5003hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
Dan Gohmane9530ec2009-01-15 16:58:17 +00005004 const TargetLowering &TLI) {
Evan Chengda43bcf2008-09-24 00:05:32 +00005005 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
5006 InlineAsm::ConstraintInfo &CI = CInfos[i];
5007 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
5008 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
5009 if (CType == TargetLowering::C_Memory)
5010 return true;
5011 }
5012 }
5013
5014 return false;
5015}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005016
5017/// visitInlineAsm - Handle a call to an InlineAsm object.
5018///
5019void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
5020 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
5021
5022 /// ConstraintOperands - Information about all of the constraints.
5023 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005025 SDValue Chain = getRoot();
5026 SDValue Flag;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005028 std::set<unsigned> OutputRegs, InputRegs;
5029
5030 // Do a prepass over the constraints, canonicalizing them, and building up the
5031 // ConstraintOperands list.
5032 std::vector<InlineAsm::ConstraintInfo>
5033 ConstraintInfos = IA->ParseConstraints();
5034
Evan Chengda43bcf2008-09-24 00:05:32 +00005035 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005036
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005037 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5038 unsigned ResNo = 0; // ResNo - The result number of the next output.
5039 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5040 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5041 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005043 MVT OpVT = MVT::Other;
5044
5045 // Compute the value type for each operand.
5046 switch (OpInfo.Type) {
5047 case InlineAsm::isOutput:
5048 // Indirect outputs just consume an argument.
5049 if (OpInfo.isIndirect) {
5050 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5051 break;
5052 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054 // The return value of the call is this value. As such, there is no
5055 // corresponding argument.
5056 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
5057 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5058 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5059 } else {
5060 assert(ResNo == 0 && "Asm only has one result!");
5061 OpVT = TLI.getValueType(CS.getType());
5062 }
5063 ++ResNo;
5064 break;
5065 case InlineAsm::isInput:
5066 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5067 break;
5068 case InlineAsm::isClobber:
5069 // Nothing to do.
5070 break;
5071 }
5072
5073 // If this is an input or an indirect output, process the call argument.
5074 // BasicBlocks are labels, currently appearing only in asm's.
5075 if (OpInfo.CallOperandVal) {
Chris Lattner81249c92008-10-17 17:05:25 +00005076 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005077 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005078 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005079 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005080 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005081
Chris Lattner81249c92008-10-17 17:05:25 +00005082 OpVT = OpInfo.getCallOperandValMVT(TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005083 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005084
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005085 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005086 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005087
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005088 // Second pass over the constraints: compute which constraint option to use
5089 // and assign registers to constraints that want a specific physreg.
5090 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5091 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005092
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005093 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005094 // matching input. If their types mismatch, e.g. one is an integer, the
5095 // other is floating point, or their sizes are different, flag it as an
5096 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005097 if (OpInfo.hasMatchingInput()) {
5098 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5099 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005100 if ((OpInfo.ConstraintVT.isInteger() !=
5101 Input.ConstraintVT.isInteger()) ||
5102 (OpInfo.ConstraintVT.getSizeInBits() !=
5103 Input.ConstraintVT.getSizeInBits())) {
5104 cerr << "Unsupported asm: input constraint with a matching output "
5105 << "constraint of incompatible type!\n";
5106 exit(1);
5107 }
5108 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005109 }
5110 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005113 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005114
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005115 // If this is a memory input, and if the operand is not indirect, do what we
5116 // need to to provide an address for the memory input.
5117 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5118 !OpInfo.isIndirect) {
5119 assert(OpInfo.Type == InlineAsm::isInput &&
5120 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005121
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005122 // Memory operands really want the address of the value. If we don't have
5123 // an indirect input, put it in the constpool if we can, otherwise spill
5124 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005125
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005126 // If the operand is a float, integer, or vector constant, spill to a
5127 // constant pool entry to get its address.
5128 Value *OpVal = OpInfo.CallOperandVal;
5129 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5130 isa<ConstantVector>(OpVal)) {
5131 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5132 TLI.getPointerTy());
5133 } else {
5134 // Otherwise, create a stack slot and emit a store to it before the
5135 // asm.
5136 const Type *Ty = OpVal->getType();
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00005137 uint64_t TySize = TLI.getTargetData()->getTypePaddedSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005138 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5139 MachineFunction &MF = DAG.getMachineFunction();
5140 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
5141 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005142 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005143 OpInfo.CallOperand, StackSlot, NULL, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005144 OpInfo.CallOperand = StackSlot;
5145 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005147 // There is no longer a Value* corresponding to this operand.
5148 OpInfo.CallOperandVal = 0;
5149 // It is now an indirect operand.
5150 OpInfo.isIndirect = true;
5151 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005152
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005153 // If this constraint is for a specific register, allocate it before
5154 // anything else.
5155 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005156 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005157 }
5158 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005159
5160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005161 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005162 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005163 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5164 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005166 // C_Register operands have already been allocated, Other/Memory don't need
5167 // to be.
5168 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005169 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005170 }
5171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005172 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5173 std::vector<SDValue> AsmNodeOperands;
5174 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5175 AsmNodeOperands.push_back(
Bill Wendling056292f2008-09-16 21:48:12 +00005176 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005177
5178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005179 // Loop over all of the inputs, copying the operand values into the
5180 // appropriate registers and processing the output regs.
5181 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005183 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5184 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005185
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005186 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5187 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5188
5189 switch (OpInfo.Type) {
5190 case InlineAsm::isOutput: {
5191 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5192 OpInfo.ConstraintType != TargetLowering::C_Register) {
5193 // Memory output, or 'other' output (e.g. 'X' constraint).
5194 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5195
5196 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005197 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5198 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005199 TLI.getPointerTy()));
5200 AsmNodeOperands.push_back(OpInfo.CallOperand);
5201 break;
5202 }
5203
5204 // Otherwise, this is a register or register class output.
5205
5206 // Copy the output from the appropriate register. Find a register that
5207 // we can use.
5208 if (OpInfo.AssignedRegs.Regs.empty()) {
5209 cerr << "Couldn't allocate output reg for constraint '"
5210 << OpInfo.ConstraintCode << "'!\n";
5211 exit(1);
5212 }
5213
5214 // If this is an indirect operand, store through the pointer after the
5215 // asm.
5216 if (OpInfo.isIndirect) {
5217 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5218 OpInfo.CallOperandVal));
5219 } else {
5220 // This is the result value of the call.
5221 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
5222 // Concatenate this output onto the outputs list.
5223 RetValRegs.append(OpInfo.AssignedRegs);
5224 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005226 // Add information to the INLINEASM node to know that this register is
5227 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005228 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5229 6 /* EARLYCLOBBER REGDEF */ :
5230 2 /* REGDEF */ ,
5231 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005232 break;
5233 }
5234 case InlineAsm::isInput: {
5235 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005236
Chris Lattner6bdcda32008-10-17 16:47:46 +00005237 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005238 // If this is required to match an output register we have already set,
5239 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005240 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242 // Scan until we find the definition we already emitted of this operand.
5243 // When we find it, create a RegsForValue operand.
5244 unsigned CurOp = 2; // The first operand.
5245 for (; OperandNo; --OperandNo) {
5246 // Advance to the next operand.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005247 unsigned NumOps =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005248 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005249 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
Dale Johannesen913d3df2008-09-12 17:49:03 +00005250 (NumOps & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
Dale Johannesen86b49f82008-09-24 01:07:17 +00005251 (NumOps & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005252 "Skipped past definitions?");
5253 CurOp += (NumOps>>3)+1;
5254 }
5255
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005256 unsigned NumOps =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005257 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005258 if ((NumOps & 7) == 2 /*REGDEF*/
Dale Johannesen913d3df2008-09-12 17:49:03 +00005259 || (NumOps & 7) == 6 /* EARLYCLOBBER REGDEF */) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005260 // Add NumOps>>3 registers to MatchedRegs.
5261 RegsForValue MatchedRegs;
5262 MatchedRegs.TLI = &TLI;
5263 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
5264 MatchedRegs.RegVTs.push_back(AsmNodeOperands[CurOp+1].getValueType());
5265 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
5266 unsigned Reg =
5267 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
5268 MatchedRegs.Regs.push_back(Reg);
5269 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005270
5271 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005272 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5273 Chain, &Flag);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005274 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005275 break;
5276 } else {
Dale Johannesen86b49f82008-09-24 01:07:17 +00005277 assert(((NumOps & 7) == 4) && "Unknown matching constraint!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005278 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005279 // Add information to the INLINEASM node to know about this input.
Dale Johannesen91aac102008-09-17 21:13:11 +00005280 AsmNodeOperands.push_back(DAG.getTargetConstant(NumOps,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005281 TLI.getPointerTy()));
5282 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5283 break;
5284 }
5285 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005286
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005287 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005288 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005289 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005291 std::vector<SDValue> Ops;
5292 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005293 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005294 if (Ops.empty()) {
5295 cerr << "Invalid operand for inline asm constraint '"
5296 << OpInfo.ConstraintCode << "'!\n";
5297 exit(1);
5298 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005300 // Add information to the INLINEASM node to know about this input.
5301 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005302 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005303 TLI.getPointerTy()));
5304 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5305 break;
5306 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5307 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5308 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5309 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005311 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005312 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5313 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005314 TLI.getPointerTy()));
5315 AsmNodeOperands.push_back(InOperandVal);
5316 break;
5317 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005319 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5320 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5321 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005322 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005323 "Don't know how to handle indirect register inputs yet!");
5324
5325 // Copy the input into the appropriate registers.
Evan Chengaa765b82008-09-25 00:14:04 +00005326 if (OpInfo.AssignedRegs.Regs.empty()) {
5327 cerr << "Couldn't allocate output reg for constraint '"
5328 << OpInfo.ConstraintCode << "'!\n";
5329 exit(1);
5330 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005331
Dale Johannesen66978ee2009-01-31 02:22:37 +00005332 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5333 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005334
Dale Johannesen86b49f82008-09-24 01:07:17 +00005335 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/,
5336 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005337 break;
5338 }
5339 case InlineAsm::isClobber: {
5340 // Add the clobbered value to the operand list, so that the register
5341 // allocator is aware that the physreg got clobbered.
5342 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005343 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
5344 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005345 break;
5346 }
5347 }
5348 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005350 // Finish up input operands.
5351 AsmNodeOperands[0] = Chain;
5352 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005353
Dale Johannesen66978ee2009-01-31 02:22:37 +00005354 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005355 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
5356 &AsmNodeOperands[0], AsmNodeOperands.size());
5357 Flag = Chain.getValue(1);
5358
5359 // If this asm returns a register value, copy the result from that register
5360 // and set it as the value of the call.
5361 if (!RetValRegs.Regs.empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005362 SDValue Val = RetValRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005363 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005364
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005365 // FIXME: Why don't we do this for inline asms with MRVs?
5366 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
5367 MVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005368
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005369 // If any of the results of the inline asm is a vector, it may have the
5370 // wrong width/num elts. This can happen for register classes that can
5371 // contain multiple different value types. The preg or vreg allocated may
5372 // not have the same VT as was expected. Convert it to the right type
5373 // with bit_convert.
5374 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005375 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005376 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005377
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005378 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005379 ResultType.isInteger() && Val.getValueType().isInteger()) {
5380 // If a result value was tied to an input value, the computed result may
5381 // have a wider width than the expected result. Extract the relevant
5382 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005383 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005384 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005385
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005386 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005387 }
Dan Gohman95915732008-10-18 01:03:45 +00005388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005389 setValue(CS.getInstruction(), Val);
5390 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005392 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005394 // Process indirect outputs, first output all of the flagged copies out of
5395 // physregs.
5396 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5397 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5398 Value *Ptr = IndirectStoresToEmit[i].second;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005399 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
5400 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005401 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5402 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005403
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005404 // Emit the non-flagged stores from the physregs.
5405 SmallVector<SDValue, 8> OutChains;
5406 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00005407 OutChains.push_back(DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005408 StoresToEmit[i].first,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005409 getValue(StoresToEmit[i].second),
5410 StoresToEmit[i].second, 0));
5411 if (!OutChains.empty())
Dale Johannesen66978ee2009-01-31 02:22:37 +00005412 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005413 &OutChains[0], OutChains.size());
5414 DAG.setRoot(Chain);
5415}
5416
5417
5418void SelectionDAGLowering::visitMalloc(MallocInst &I) {
5419 SDValue Src = getValue(I.getOperand(0));
5420
5421 MVT IntPtr = TLI.getPointerTy();
5422
5423 if (IntPtr.bitsLT(Src.getValueType()))
Dale Johannesen66978ee2009-01-31 02:22:37 +00005424 Src = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), IntPtr, Src);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005425 else if (IntPtr.bitsGT(Src.getValueType()))
Dale Johannesen66978ee2009-01-31 02:22:37 +00005426 Src = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), IntPtr, Src);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005427
5428 // Scale the source by the type size.
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00005429 uint64_t ElementSize = TD->getTypePaddedSize(I.getType()->getElementType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005430 Src = DAG.getNode(ISD::MUL, getCurDebugLoc(), Src.getValueType(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005431 Src, DAG.getIntPtrConstant(ElementSize));
5432
5433 TargetLowering::ArgListTy Args;
5434 TargetLowering::ArgListEntry Entry;
5435 Entry.Node = Src;
5436 Entry.Ty = TLI.getTargetData()->getIntPtrType();
5437 Args.push_back(Entry);
5438
5439 std::pair<SDValue,SDValue> Result =
Dale Johannesen86098bd2008-09-26 19:31:26 +00005440 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, false,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005441 CallingConv::C, PerformTailCallOpt,
Dale Johannesen86098bd2008-09-26 19:31:26 +00005442 DAG.getExternalSymbol("malloc", IntPtr),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005443 Args, DAG, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005444 setValue(&I, Result.first); // Pointers always fit in registers
5445 DAG.setRoot(Result.second);
5446}
5447
5448void SelectionDAGLowering::visitFree(FreeInst &I) {
5449 TargetLowering::ArgListTy Args;
5450 TargetLowering::ArgListEntry Entry;
5451 Entry.Node = getValue(I.getOperand(0));
5452 Entry.Ty = TLI.getTargetData()->getIntPtrType();
5453 Args.push_back(Entry);
5454 MVT IntPtr = TLI.getPointerTy();
5455 std::pair<SDValue,SDValue> Result =
Dale Johannesen86098bd2008-09-26 19:31:26 +00005456 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false, false,
Dan Gohman1937e2f2008-09-16 01:42:28 +00005457 CallingConv::C, PerformTailCallOpt,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005458 DAG.getExternalSymbol("free", IntPtr), Args, DAG,
Dale Johannesen66978ee2009-01-31 02:22:37 +00005459 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005460 DAG.setRoot(Result.second);
5461}
5462
5463void SelectionDAGLowering::visitVAStart(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005464 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005465 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005466 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005467 DAG.getSrcValue(I.getOperand(1))));
5468}
5469
5470void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005471 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5472 getRoot(), getValue(I.getOperand(0)),
5473 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 setValue(&I, V);
5475 DAG.setRoot(V.getValue(1));
5476}
5477
5478void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005479 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005480 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005481 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005482 DAG.getSrcValue(I.getOperand(1))));
5483}
5484
5485void SelectionDAGLowering::visitVACopy(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005486 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005487 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005488 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005489 getValue(I.getOperand(2)),
5490 DAG.getSrcValue(I.getOperand(1)),
5491 DAG.getSrcValue(I.getOperand(2))));
5492}
5493
5494/// TargetLowering::LowerArguments - This is the default LowerArguments
5495/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005496/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005497/// integrated into SDISel.
5498void TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005499 SmallVectorImpl<SDValue> &ArgValues,
5500 DebugLoc dl) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005501 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
5502 SmallVector<SDValue, 3+16> Ops;
5503 Ops.push_back(DAG.getRoot());
5504 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
5505 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
5506
5507 // Add one result value for each formal argument.
5508 SmallVector<MVT, 16> RetVals;
5509 unsigned j = 1;
5510 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5511 I != E; ++I, ++j) {
5512 SmallVector<MVT, 4> ValueVTs;
5513 ComputeValueVTs(*this, I->getType(), ValueVTs);
5514 for (unsigned Value = 0, NumValues = ValueVTs.size();
5515 Value != NumValues; ++Value) {
5516 MVT VT = ValueVTs[Value];
5517 const Type *ArgTy = VT.getTypeForMVT();
5518 ISD::ArgFlagsTy Flags;
5519 unsigned OriginalAlignment =
5520 getTargetData()->getABITypeAlignment(ArgTy);
5521
Devang Patel05988662008-09-25 21:00:45 +00005522 if (F.paramHasAttr(j, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005523 Flags.setZExt();
Devang Patel05988662008-09-25 21:00:45 +00005524 if (F.paramHasAttr(j, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00005526 if (F.paramHasAttr(j, Attribute::InReg))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 Flags.setInReg();
Devang Patel05988662008-09-25 21:00:45 +00005528 if (F.paramHasAttr(j, Attribute::StructRet))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005529 Flags.setSRet();
Devang Patel05988662008-09-25 21:00:45 +00005530 if (F.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 Flags.setByVal();
5532 const PointerType *Ty = cast<PointerType>(I->getType());
5533 const Type *ElementTy = Ty->getElementType();
5534 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00005535 unsigned FrameSize = getTargetData()->getTypePaddedSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005536 // For ByVal, alignment should be passed from FE. BE will guess if
5537 // this info is not there but there are cases it cannot get right.
5538 if (F.getParamAlignment(j))
5539 FrameAlign = F.getParamAlignment(j);
5540 Flags.setByValAlign(FrameAlign);
5541 Flags.setByValSize(FrameSize);
5542 }
Devang Patel05988662008-09-25 21:00:45 +00005543 if (F.paramHasAttr(j, Attribute::Nest))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544 Flags.setNest();
5545 Flags.setOrigAlign(OriginalAlignment);
5546
5547 MVT RegisterVT = getRegisterType(VT);
5548 unsigned NumRegs = getNumRegisters(VT);
5549 for (unsigned i = 0; i != NumRegs; ++i) {
5550 RetVals.push_back(RegisterVT);
5551 ISD::ArgFlagsTy MyFlags = Flags;
5552 if (NumRegs > 1 && i == 0)
5553 MyFlags.setSplit();
5554 // if it isn't first piece, alignment must be 1
5555 else if (i > 0)
5556 MyFlags.setOrigAlign(1);
5557 Ops.push_back(DAG.getArgFlags(MyFlags));
5558 }
5559 }
5560 }
5561
5562 RetVals.push_back(MVT::Other);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005563
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005564 // Create the node.
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005565 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566 DAG.getVTList(&RetVals[0], RetVals.size()),
5567 &Ops[0], Ops.size()).getNode();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
5570 // allows exposing the loads that may be part of the argument access to the
5571 // first DAGCombiner pass.
5572 SDValue TmpRes = LowerOperation(SDValue(Result, 0), DAG);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005573
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005574 // The number of results should match up, except that the lowered one may have
5575 // an extra flag result.
5576 assert((Result->getNumValues() == TmpRes.getNode()->getNumValues() ||
5577 (Result->getNumValues()+1 == TmpRes.getNode()->getNumValues() &&
5578 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
5579 && "Lowering produced unexpected number of results!");
5580
5581 // The FORMAL_ARGUMENTS node itself is likely no longer needed.
5582 if (Result != TmpRes.getNode() && Result->use_empty()) {
5583 HandleSDNode Dummy(DAG.getRoot());
5584 DAG.RemoveDeadNode(Result);
5585 }
5586
5587 Result = TmpRes.getNode();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005588
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005589 unsigned NumArgRegs = Result->getNumValues() - 1;
5590 DAG.setRoot(SDValue(Result, NumArgRegs));
5591
5592 // Set up the return result vector.
5593 unsigned i = 0;
5594 unsigned Idx = 1;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005595 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596 ++I, ++Idx) {
5597 SmallVector<MVT, 4> ValueVTs;
5598 ComputeValueVTs(*this, I->getType(), ValueVTs);
5599 for (unsigned Value = 0, NumValues = ValueVTs.size();
5600 Value != NumValues; ++Value) {
5601 MVT VT = ValueVTs[Value];
5602 MVT PartVT = getRegisterType(VT);
5603
5604 unsigned NumParts = getNumRegisters(VT);
5605 SmallVector<SDValue, 4> Parts(NumParts);
5606 for (unsigned j = 0; j != NumParts; ++j)
5607 Parts[j] = SDValue(Result, i++);
5608
5609 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Devang Patel05988662008-09-25 21:00:45 +00005610 if (F.paramHasAttr(Idx, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 AssertOp = ISD::AssertSext;
Devang Patel05988662008-09-25 21:00:45 +00005612 else if (F.paramHasAttr(Idx, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005613 AssertOp = ISD::AssertZext;
5614
Dale Johannesen66978ee2009-01-31 02:22:37 +00005615 ArgValues.push_back(getCopyFromParts(DAG, dl, &Parts[0], NumParts,
5616 PartVT, VT, AssertOp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005617 }
5618 }
5619 assert(i == NumArgRegs && "Argument register count mismatch!");
5620}
5621
5622
5623/// TargetLowering::LowerCallTo - This is the default LowerCallTo
5624/// implementation, which just inserts an ISD::CALL node, which is later custom
5625/// lowered by the target to something concrete. FIXME: When all targets are
5626/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
5627std::pair<SDValue, SDValue>
5628TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5629 bool RetSExt, bool RetZExt, bool isVarArg,
Dale Johannesen86098bd2008-09-26 19:31:26 +00005630 bool isInreg,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005631 unsigned CallingConv, bool isTailCall,
5632 SDValue Callee,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005633 ArgListTy &Args, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohman1937e2f2008-09-16 01:42:28 +00005634 assert((!isTailCall || PerformTailCallOpt) &&
5635 "isTailCall set when tail-call optimizations are disabled!");
5636
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005637 SmallVector<SDValue, 32> Ops;
5638 Ops.push_back(Chain); // Op#0 - Chain
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 Ops.push_back(Callee);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005641 // Handle all of the outgoing arguments.
5642 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
5643 SmallVector<MVT, 4> ValueVTs;
5644 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5645 for (unsigned Value = 0, NumValues = ValueVTs.size();
5646 Value != NumValues; ++Value) {
5647 MVT VT = ValueVTs[Value];
5648 const Type *ArgTy = VT.getTypeForMVT();
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005649 SDValue Op = SDValue(Args[i].Node.getNode(),
5650 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005651 ISD::ArgFlagsTy Flags;
5652 unsigned OriginalAlignment =
5653 getTargetData()->getABITypeAlignment(ArgTy);
5654
5655 if (Args[i].isZExt)
5656 Flags.setZExt();
5657 if (Args[i].isSExt)
5658 Flags.setSExt();
5659 if (Args[i].isInReg)
5660 Flags.setInReg();
5661 if (Args[i].isSRet)
5662 Flags.setSRet();
5663 if (Args[i].isByVal) {
5664 Flags.setByVal();
5665 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5666 const Type *ElementTy = Ty->getElementType();
5667 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00005668 unsigned FrameSize = getTargetData()->getTypePaddedSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669 // For ByVal, alignment should come from FE. BE will guess if this
5670 // info is not there but there are cases it cannot get right.
5671 if (Args[i].Alignment)
5672 FrameAlign = Args[i].Alignment;
5673 Flags.setByValAlign(FrameAlign);
5674 Flags.setByValSize(FrameSize);
5675 }
5676 if (Args[i].isNest)
5677 Flags.setNest();
5678 Flags.setOrigAlign(OriginalAlignment);
5679
5680 MVT PartVT = getRegisterType(VT);
5681 unsigned NumParts = getNumRegisters(VT);
5682 SmallVector<SDValue, 4> Parts(NumParts);
5683 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5684
5685 if (Args[i].isSExt)
5686 ExtendKind = ISD::SIGN_EXTEND;
5687 else if (Args[i].isZExt)
5688 ExtendKind = ISD::ZERO_EXTEND;
5689
Dale Johannesen66978ee2009-01-31 02:22:37 +00005690 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005691
5692 for (unsigned i = 0; i != NumParts; ++i) {
5693 // if it isn't first piece, alignment must be 1
5694 ISD::ArgFlagsTy MyFlags = Flags;
5695 if (NumParts > 1 && i == 0)
5696 MyFlags.setSplit();
5697 else if (i != 0)
5698 MyFlags.setOrigAlign(1);
5699
5700 Ops.push_back(Parts[i]);
5701 Ops.push_back(DAG.getArgFlags(MyFlags));
5702 }
5703 }
5704 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005705
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005706 // Figure out the result value types. We start by making a list of
5707 // the potentially illegal return value types.
5708 SmallVector<MVT, 4> LoweredRetTys;
5709 SmallVector<MVT, 4> RetTys;
5710 ComputeValueVTs(*this, RetTy, RetTys);
5711
5712 // Then we translate that to a list of legal types.
5713 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5714 MVT VT = RetTys[I];
5715 MVT RegisterVT = getRegisterType(VT);
5716 unsigned NumRegs = getNumRegisters(VT);
5717 for (unsigned i = 0; i != NumRegs; ++i)
5718 LoweredRetTys.push_back(RegisterVT);
5719 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005720
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721 LoweredRetTys.push_back(MVT::Other); // Always has a chain.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005722
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 // Create the CALL node.
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005724 SDValue Res = DAG.getCall(CallingConv, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005725 isVarArg, isTailCall, isInreg,
Dan Gohman095cc292008-09-13 01:54:27 +00005726 DAG.getVTList(&LoweredRetTys[0],
5727 LoweredRetTys.size()),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005728 &Ops[0], Ops.size()
5729 );
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005730 Chain = Res.getValue(LoweredRetTys.size() - 1);
5731
5732 // Gather up the call result into a single value.
Dan Gohmanb5cc34d2008-10-07 00:12:37 +00005733 if (RetTy != Type::VoidTy && !RetTys.empty()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005734 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5735
5736 if (RetSExt)
5737 AssertOp = ISD::AssertSext;
5738 else if (RetZExt)
5739 AssertOp = ISD::AssertZext;
5740
5741 SmallVector<SDValue, 4> ReturnValues;
5742 unsigned RegNo = 0;
5743 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5744 MVT VT = RetTys[I];
5745 MVT RegisterVT = getRegisterType(VT);
5746 unsigned NumRegs = getNumRegisters(VT);
5747 unsigned RegNoEnd = NumRegs + RegNo;
5748 SmallVector<SDValue, 4> Results;
5749 for (; RegNo != RegNoEnd; ++RegNo)
5750 Results.push_back(Res.getValue(RegNo));
5751 SDValue ReturnValue =
Dale Johannesen66978ee2009-01-31 02:22:37 +00005752 getCopyFromParts(DAG, dl, &Results[0], NumRegs, RegisterVT, VT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005753 AssertOp);
5754 ReturnValues.push_back(ReturnValue);
5755 }
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005756 Res = DAG.getNode(ISD::MERGE_VALUES, dl,
Duncan Sandsaaffa052008-12-01 11:41:29 +00005757 DAG.getVTList(&RetTys[0], RetTys.size()),
5758 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005759 }
5760
5761 return std::make_pair(Res, Chain);
5762}
5763
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005764void TargetLowering::LowerOperationWrapper(SDNode *N,
5765 SmallVectorImpl<SDValue> &Results,
5766 SelectionDAG &DAG) {
5767 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005768 if (Res.getNode())
5769 Results.push_back(Res);
5770}
5771
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
5773 assert(0 && "LowerOperation not implemented for this target!");
5774 abort();
5775 return SDValue();
5776}
5777
5778
5779void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
5780 SDValue Op = getValue(V);
5781 assert((Op.getOpcode() != ISD::CopyFromReg ||
5782 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5783 "Copy from a reg to the same reg!");
5784 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5785
5786 RegsForValue RFV(TLI, Reg, V->getType());
5787 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +00005788 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789 PendingExports.push_back(Chain);
5790}
5791
5792#include "llvm/CodeGen/SelectionDAGISel.h"
5793
5794void SelectionDAGISel::
5795LowerArguments(BasicBlock *LLVMBB) {
5796 // If this is the entry block, emit arguments.
5797 Function &F = *LLVMBB->getParent();
5798 SDValue OldRoot = SDL->DAG.getRoot();
5799 SmallVector<SDValue, 16> Args;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005800 TLI.LowerArguments(F, SDL->DAG, Args, SDL->getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801
5802 unsigned a = 0;
5803 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
5804 AI != E; ++AI) {
5805 SmallVector<MVT, 4> ValueVTs;
5806 ComputeValueVTs(TLI, AI->getType(), ValueVTs);
5807 unsigned NumValues = ValueVTs.size();
5808 if (!AI->use_empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005809 SDL->setValue(AI, SDL->DAG.getMergeValues(&Args[a], NumValues,
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005810 SDL->getCurDebugLoc()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005811 // If this argument is live outside of the entry block, insert a copy from
5812 // whereever we got it to the vreg that other BB's will reference it as.
5813 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo->ValueMap.find(AI);
5814 if (VMI != FuncInfo->ValueMap.end()) {
5815 SDL->CopyValueToVirtualRegister(AI, VMI->second);
5816 }
5817 }
5818 a += NumValues;
5819 }
5820
5821 // Finally, if the target has anything special to do, allow it to do so.
5822 // FIXME: this should insert code into the DAG!
5823 EmitFunctionEntryCode(F, SDL->DAG.getMachineFunction());
5824}
5825
5826/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5827/// ensure constants are generated when needed. Remember the virtual registers
5828/// that need to be added to the Machine PHI nodes as input. We cannot just
5829/// directly add them, because expansion might result in multiple MBB's for one
5830/// BB. As such, the start of the BB might correspond to a different MBB than
5831/// the end.
5832///
5833void
5834SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
5835 TerminatorInst *TI = LLVMBB->getTerminator();
5836
5837 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5838
5839 // Check successor nodes' PHI nodes that expect a constant to be available
5840 // from this block.
5841 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5842 BasicBlock *SuccBB = TI->getSuccessor(succ);
5843 if (!isa<PHINode>(SuccBB->begin())) continue;
5844 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846 // If this terminator has multiple identical successors (common for
5847 // switches), only handle each succ once.
5848 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005849
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005850 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5851 PHINode *PN;
5852
5853 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5854 // nodes and Machine PHI nodes, but the incoming operands have not been
5855 // emitted yet.
5856 for (BasicBlock::iterator I = SuccBB->begin();
5857 (PN = dyn_cast<PHINode>(I)); ++I) {
5858 // Ignore dead phi's.
5859 if (PN->use_empty()) continue;
5860
5861 unsigned Reg;
5862 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5863
5864 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
5865 unsigned &RegOut = SDL->ConstantsOut[C];
5866 if (RegOut == 0) {
5867 RegOut = FuncInfo->CreateRegForValue(C);
5868 SDL->CopyValueToVirtualRegister(C, RegOut);
5869 }
5870 Reg = RegOut;
5871 } else {
5872 Reg = FuncInfo->ValueMap[PHIOp];
5873 if (Reg == 0) {
5874 assert(isa<AllocaInst>(PHIOp) &&
5875 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5876 "Didn't codegen value into a register!??");
5877 Reg = FuncInfo->CreateRegForValue(PHIOp);
5878 SDL->CopyValueToVirtualRegister(PHIOp, Reg);
5879 }
5880 }
5881
5882 // Remember that this register needs to added to the machine PHI node as
5883 // the input for this MBB.
5884 SmallVector<MVT, 4> ValueVTs;
5885 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
5886 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
5887 MVT VT = ValueVTs[vti];
5888 unsigned NumRegisters = TLI.getNumRegisters(VT);
5889 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
5890 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
5891 Reg += NumRegisters;
5892 }
5893 }
5894 }
5895 SDL->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896}
5897
Dan Gohman3df24e62008-09-03 23:12:08 +00005898/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
5899/// supports legal types, and it emits MachineInstrs directly instead of
5900/// creating SelectionDAG nodes.
5901///
5902bool
5903SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
5904 FastISel *F) {
5905 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005906
Dan Gohman3df24e62008-09-03 23:12:08 +00005907 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5908 unsigned OrigNumPHINodesToUpdate = SDL->PHINodesToUpdate.size();
5909
5910 // Check successor nodes' PHI nodes that expect a constant to be available
5911 // from this block.
5912 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5913 BasicBlock *SuccBB = TI->getSuccessor(succ);
5914 if (!isa<PHINode>(SuccBB->begin())) continue;
5915 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005916
Dan Gohman3df24e62008-09-03 23:12:08 +00005917 // If this terminator has multiple identical successors (common for
5918 // switches), only handle each succ once.
5919 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005920
Dan Gohman3df24e62008-09-03 23:12:08 +00005921 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5922 PHINode *PN;
5923
5924 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5925 // nodes and Machine PHI nodes, but the incoming operands have not been
5926 // emitted yet.
5927 for (BasicBlock::iterator I = SuccBB->begin();
5928 (PN = dyn_cast<PHINode>(I)); ++I) {
5929 // Ignore dead phi's.
5930 if (PN->use_empty()) continue;
5931
5932 // Only handle legal types. Two interesting things to note here. First,
5933 // by bailing out early, we may leave behind some dead instructions,
5934 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
5935 // own moves. Second, this check is necessary becuase FastISel doesn't
5936 // use CreateRegForValue to create registers, so it always creates
5937 // exactly one register for each non-void instruction.
5938 MVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
5939 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
Dan Gohman74321ab2008-09-10 21:01:31 +00005940 // Promote MVT::i1.
5941 if (VT == MVT::i1)
5942 VT = TLI.getTypeToTransformTo(VT);
5943 else {
5944 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
5945 return false;
5946 }
Dan Gohman3df24e62008-09-03 23:12:08 +00005947 }
5948
5949 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5950
5951 unsigned Reg = F->getRegForValue(PHIOp);
5952 if (Reg == 0) {
5953 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
5954 return false;
5955 }
5956 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
5957 }
5958 }
5959
5960 return true;
5961}