blob: 13e410c139e0ae5ac311507cf35348cc076778b4 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
Owen Anderson8d7d2e12011-08-09 20:55:18 +000012#include "ARM.h"
13#include "ARMRegisterInfo.h"
James Molloyb9505852011-09-07 17:24:38 +000014#include "ARMSubtarget.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000015#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Owen Andersona1c11002011-09-01 23:35:51 +000021#include "llvm/MC/MCDisassembler.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000022#include "llvm/Support/Debug.h"
23#include "llvm/Support/MemoryObject.h"
24#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000026#include "llvm/Support/raw_ostream.h"
27
James Molloyc047dca2011-09-01 18:02:14 +000028using namespace llvm;
Owen Anderson83e3f672011-08-17 17:44:15 +000029
Owen Andersona6804442011-09-01 23:23:50 +000030typedef MCDisassembler::DecodeStatus DecodeStatus;
31
Owen Andersona1c11002011-09-01 23:35:51 +000032namespace {
33/// ARMDisassembler - ARM disassembler for all ARM platforms.
34class ARMDisassembler : public MCDisassembler {
35public:
36 /// Constructor - Initializes the disassembler.
37 ///
James Molloyb9505852011-09-07 17:24:38 +000038 ARMDisassembler(const MCSubtargetInfo &STI) :
39 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000040 }
41
42 ~ARMDisassembler() {
43 }
44
45 /// getInstruction - See MCDisassembler.
46 DecodeStatus getInstruction(MCInst &instr,
47 uint64_t &size,
48 const MemoryObject &region,
49 uint64_t address,
50 raw_ostream &vStream) const;
51
52 /// getEDInfo - See MCDisassembler.
53 EDInstInfo *getEDInfo() const;
54private:
55};
56
57/// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
58class ThumbDisassembler : public MCDisassembler {
59public:
60 /// Constructor - Initializes the disassembler.
61 ///
James Molloyb9505852011-09-07 17:24:38 +000062 ThumbDisassembler(const MCSubtargetInfo &STI) :
63 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000064 }
65
66 ~ThumbDisassembler() {
67 }
68
69 /// getInstruction - See MCDisassembler.
70 DecodeStatus getInstruction(MCInst &instr,
71 uint64_t &size,
72 const MemoryObject &region,
73 uint64_t address,
74 raw_ostream &vStream) const;
75
76 /// getEDInfo - See MCDisassembler.
77 EDInstInfo *getEDInfo() const;
78private:
79 mutable std::vector<unsigned> ITBlock;
80 void AddThumbPredicate(MCInst&) const;
81 void UpdateThumbVFPPredicate(MCInst&) const;
82};
83}
84
Owen Andersona6804442011-09-01 23:23:50 +000085static bool Check(DecodeStatus &Out, DecodeStatus In) {
James Molloyc047dca2011-09-01 18:02:14 +000086 switch (In) {
87 case MCDisassembler::Success:
88 // Out stays the same.
89 return true;
90 case MCDisassembler::SoftFail:
91 Out = In;
92 return true;
93 case MCDisassembler::Fail:
94 Out = In;
95 return false;
96 }
97 return false;
98}
Owen Anderson83e3f672011-08-17 17:44:15 +000099
James Molloya5d58562011-09-07 19:42:28 +0000100
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000101// Forward declare these because the autogenerated code will reference them.
102// Definitions are further down.
Owen Andersona6804442011-09-01 23:23:50 +0000103static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000104 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000105static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000106 unsigned RegNo, uint64_t Address,
107 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000108static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000110static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000112static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000114static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000116static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000118static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000120static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000121 unsigned RegNo,
122 uint64_t Address,
123 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000124static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +0000126
Owen Andersona6804442011-09-01 23:23:50 +0000127static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000128 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000129static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000130 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000131static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000132 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000133static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000134 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000135static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000136 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000137static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000138 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000139
Owen Andersona6804442011-09-01 23:23:50 +0000140static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000142static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000144static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000145 unsigned Insn,
146 uint64_t Address,
147 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000148static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000150static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000151 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000152static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000154static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000155 uint64_t Address, const void *Decoder);
156
Owen Andersona6804442011-09-01 23:23:50 +0000157static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000158 unsigned Insn,
159 uint64_t Adddress,
160 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000161static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000162 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000163static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000164 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000165static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +0000166 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000167static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000168 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000169static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000170 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000171static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000172 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000173static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000174 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000175static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000176 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000177static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000178 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000179static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000180 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000181static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000182 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000183static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000184 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000185static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000186 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000187static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000188 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000189static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000190 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000191static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000192 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000193static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000194 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000195static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000196 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000197static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000198 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000199static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000200 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000201static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000203static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000205static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000207static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000208 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000209static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000210 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000211static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000212 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000213static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000214 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000215static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000216 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000217static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000218 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000219static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000220 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000221static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000222 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000223static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000224 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000225static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000226 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000227static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000228 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000229static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000230 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000231static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000232 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000233static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000234 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000235static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000236 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000237static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000238 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000239static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000240 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000241static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000242 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000243static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000244 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000245static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000246 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000247
Owen Andersona6804442011-09-01 23:23:50 +0000248static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000249 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000250static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000251 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000252static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000254static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000255 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000256static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000257 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000258static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000259 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000260static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000261 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000262static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000263 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000264static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000265 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000266static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000267 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000268static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000269 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000270static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000271 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000272static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000273 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000274static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000275 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000276static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000277 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000278static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000279 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000280static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000281 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000282static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000283 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000284static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000285 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000286static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000287 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000288static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000289 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000290static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000291 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000292static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000294static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Val,
Owen Andersonf4408202011-08-24 22:40:22 +0000295 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000296
297#include "ARMGenDisassemblerTables.inc"
298#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000299#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000300
James Molloyb9505852011-09-07 17:24:38 +0000301static MCDisassembler *createARMDisassembler(const Target &T, const MCSubtargetInfo &STI) {
302 return new ARMDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000303}
304
James Molloyb9505852011-09-07 17:24:38 +0000305static MCDisassembler *createThumbDisassembler(const Target &T, const MCSubtargetInfo &STI) {
306 return new ThumbDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000307}
308
Sean Callanan9899f702010-04-13 21:21:57 +0000309EDInstInfo *ARMDisassembler::getEDInfo() const {
310 return instInfoARM;
311}
312
313EDInstInfo *ThumbDisassembler::getEDInfo() const {
314 return instInfoARM;
315}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000316
Owen Andersona6804442011-09-01 23:23:50 +0000317DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000318 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000319 uint64_t Address,
320 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000321 uint8_t bytes[4];
322
James Molloya5d58562011-09-07 19:42:28 +0000323 assert(!(STI.getFeatureBits() & ARM::ModeThumb) &&
324 "Asked to disassemble an ARM instruction but Subtarget is in Thumb mode!");
325
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000326 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000327 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
328 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000329 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000330 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000331
332 // Encoded as a small-endian 32-bit word in the stream.
333 uint32_t insn = (bytes[3] << 24) |
334 (bytes[2] << 16) |
335 (bytes[1] << 8) |
336 (bytes[0] << 0);
337
338 // Calling the auto-generated decoder function.
James Molloya5d58562011-09-07 19:42:28 +0000339 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000340 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000341 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000342 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000343 }
344
345 // Instructions that are shared between ARM and Thumb modes.
346 // FIXME: This shouldn't really exist. It's an artifact of the
347 // fact that we fail to encode a few instructions properly for Thumb.
348 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000349 result = decodeCommonInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000350 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000351 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000352 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000353 }
354
355 // VFP and NEON instructions, similarly, are shared between ARM
356 // and Thumb modes.
357 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000358 result = decodeVFPInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000359 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000360 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000361 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000362 }
363
364 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000365 result = decodeNEONDataInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000366 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000367 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000368 // Add a fake predicate operand, because we share these instruction
369 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000370 if (!DecodePredicateOperand(MI, 0xE, Address, this))
371 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000372 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000373 }
374
375 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000376 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000377 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000378 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000379 // Add a fake predicate operand, because we share these instruction
380 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000381 if (!DecodePredicateOperand(MI, 0xE, Address, this))
382 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000383 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000384 }
385
386 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000387 result = decodeNEONDupInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000388 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000389 Size = 4;
390 // Add a fake predicate operand, because we share these instruction
391 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000392 if (!DecodePredicateOperand(MI, 0xE, Address, this))
393 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000394 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000395 }
396
397 MI.clear();
398
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000399 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000400 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000401}
402
403namespace llvm {
404extern MCInstrDesc ARMInsts[];
405}
406
407// Thumb1 instructions don't have explicit S bits. Rather, they
408// implicitly set CPSR. Since it's not represented in the encoding, the
409// auto-generated decoder won't inject the CPSR operand. We need to fix
410// that as a post-pass.
411static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
412 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000413 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000414 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000415 for (unsigned i = 0; i < NumOps; ++i, ++I) {
416 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000417 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000418 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000419 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
420 return;
421 }
422 }
423
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000424 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425}
426
427// Most Thumb instructions don't have explicit predicates in the
428// encoding, but rather get their predicates from IT context. We need
429// to fix up the predicate operands using this context information as a
430// post-pass.
431void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
432 // A few instructions actually have predicates encoded in them. Don't
433 // try to overwrite it if we're seeing one of those.
434 switch (MI.getOpcode()) {
435 case ARM::tBcc:
436 case ARM::t2Bcc:
437 return;
438 default:
439 break;
440 }
441
442 // If we're in an IT block, base the predicate on that. Otherwise,
443 // assume a predicate of AL.
444 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000445 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000446 CC = ITBlock.back();
Owen Anderson9bd655d2011-08-26 06:19:51 +0000447 if (CC == 0xF)
448 CC = ARMCC::AL;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000449 ITBlock.pop_back();
450 } else
451 CC = ARMCC::AL;
452
453 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000454 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000456 for (unsigned i = 0; i < NumOps; ++i, ++I) {
457 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000458 if (OpInfo[i].isPredicate()) {
459 I = MI.insert(I, MCOperand::CreateImm(CC));
460 ++I;
461 if (CC == ARMCC::AL)
462 MI.insert(I, MCOperand::CreateReg(0));
463 else
464 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
465 return;
466 }
467 }
468
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000469 I = MI.insert(I, MCOperand::CreateImm(CC));
470 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000471 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000472 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000473 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000474 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000475}
476
477// Thumb VFP instructions are a special case. Because we share their
478// encodings between ARM and Thumb modes, and they are predicable in ARM
479// mode, the auto-generated decoder will give them an (incorrect)
480// predicate operand. We need to rewrite these operands based on the IT
481// context as a post-pass.
482void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
483 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000484 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000485 CC = ITBlock.back();
486 ITBlock.pop_back();
487 } else
488 CC = ARMCC::AL;
489
490 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
491 MCInst::iterator I = MI.begin();
Owen Anderson12a1e3b2011-08-24 21:35:46 +0000492 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
493 for (unsigned i = 0; i < NumOps; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000494 if (OpInfo[i].isPredicate() ) {
495 I->setImm(CC);
496 ++I;
497 if (CC == ARMCC::AL)
498 I->setReg(0);
499 else
500 I->setReg(ARM::CPSR);
501 return;
502 }
503 }
504}
505
Owen Andersona6804442011-09-01 23:23:50 +0000506DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000507 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000508 uint64_t Address,
509 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000510 uint8_t bytes[4];
511
James Molloya5d58562011-09-07 19:42:28 +0000512 assert((STI.getFeatureBits() & ARM::ModeThumb) &&
513 "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
514
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000515 // We want to read exactly 2 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000516 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) {
517 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000518 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000519 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000520
521 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
James Molloya5d58562011-09-07 19:42:28 +0000522 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000523 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000524 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000525 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000526 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000527 }
528
529 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000530 result = decodeThumbSBitInstruction16(MI, insn16, Address, this, STI);
Owen Anderson16280302011-08-16 23:45:44 +0000531 if (result) {
532 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000533 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000534 AddThumbPredicate(MI);
535 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000536 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000537 }
538
539 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000540 result = decodeThumb2Instruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000541 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000542 Size = 2;
543 AddThumbPredicate(MI);
544
545 // If we find an IT instruction, we need to parse its condition
546 // code and mask operands so that we can apply them correctly
547 // to the subsequent instructions.
548 if (MI.getOpcode() == ARM::t2IT) {
Owen Andersoneaca9282011-08-30 22:58:27 +0000549 // (3 - the number of trailing zeros) is the number of then / else.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000550 unsigned firstcond = MI.getOperand(0).getImm();
Owen Andersoneaca9282011-08-30 22:58:27 +0000551 unsigned Mask = MI.getOperand(1).getImm();
552 unsigned CondBit0 = Mask >> 4 & 1;
553 unsigned NumTZ = CountTrailingZeros_32(Mask);
554 assert(NumTZ <= 3 && "Invalid IT mask!");
555 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
556 bool T = ((Mask >> Pos) & 1) == CondBit0;
557 if (T)
558 ITBlock.insert(ITBlock.begin(), firstcond);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000559 else
Owen Andersoneaca9282011-08-30 22:58:27 +0000560 ITBlock.insert(ITBlock.begin(), firstcond ^ 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000561 }
Owen Andersoneaca9282011-08-30 22:58:27 +0000562
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000563 ITBlock.push_back(firstcond);
564 }
565
Owen Anderson83e3f672011-08-17 17:44:15 +0000566 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000567 }
568
569 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000570 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
571 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000572 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000573 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000574
575 uint32_t insn32 = (bytes[3] << 8) |
576 (bytes[2] << 0) |
577 (bytes[1] << 24) |
578 (bytes[0] << 16);
579 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000580 result = decodeThumbInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000581 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000582 Size = 4;
583 bool InITBlock = ITBlock.size();
584 AddThumbPredicate(MI);
585 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000586 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000587 }
588
589 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000590 result = decodeThumb2Instruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000591 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000592 Size = 4;
593 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000594 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000595 }
596
597 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000598 result = decodeCommonInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000599 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000600 Size = 4;
601 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000602 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000603 }
604
605 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000606 result = decodeVFPInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000607 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000608 Size = 4;
609 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000610 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000611 }
612
613 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000614 result = decodeNEONDupInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000615 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000616 Size = 4;
617 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000618 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000619 }
620
621 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
622 MI.clear();
623 uint32_t NEONLdStInsn = insn32;
624 NEONLdStInsn &= 0xF0FFFFFF;
625 NEONLdStInsn |= 0x04000000;
James Molloya5d58562011-09-07 19:42:28 +0000626 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000627 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000628 Size = 4;
629 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000630 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000631 }
632 }
633
Owen Anderson8533eba2011-08-10 19:01:10 +0000634 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000635 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000636 uint32_t NEONDataInsn = insn32;
637 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
638 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
639 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
James Molloya5d58562011-09-07 19:42:28 +0000640 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000641 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000642 Size = 4;
643 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000644 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000645 }
646 }
647
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000648 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000649 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000650}
651
652
653extern "C" void LLVMInitializeARMDisassembler() {
654 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
655 createARMDisassembler);
656 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
657 createThumbDisassembler);
658}
659
660static const unsigned GPRDecoderTable[] = {
661 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
662 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
663 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
664 ARM::R12, ARM::SP, ARM::LR, ARM::PC
665};
666
Owen Andersona6804442011-09-01 23:23:50 +0000667static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000668 uint64_t Address, const void *Decoder) {
669 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000670 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000671
672 unsigned Register = GPRDecoderTable[RegNo];
673 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000674 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000675}
676
Owen Andersona6804442011-09-01 23:23:50 +0000677static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000678DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
679 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000680 if (RegNo == 15) return MCDisassembler::Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000681 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
682}
683
Owen Andersona6804442011-09-01 23:23:50 +0000684static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000685 uint64_t Address, const void *Decoder) {
686 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000687 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000688 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
689}
690
Owen Andersona6804442011-09-01 23:23:50 +0000691static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000692 uint64_t Address, const void *Decoder) {
693 unsigned Register = 0;
694 switch (RegNo) {
695 case 0:
696 Register = ARM::R0;
697 break;
698 case 1:
699 Register = ARM::R1;
700 break;
701 case 2:
702 Register = ARM::R2;
703 break;
704 case 3:
705 Register = ARM::R3;
706 break;
707 case 9:
708 Register = ARM::R9;
709 break;
710 case 12:
711 Register = ARM::R12;
712 break;
713 default:
James Molloyc047dca2011-09-01 18:02:14 +0000714 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000715 }
716
717 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000718 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000719}
720
Owen Andersona6804442011-09-01 23:23:50 +0000721static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000722 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000723 if (RegNo == 13 || RegNo == 15) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000724 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
725}
726
Jim Grosbachc4057822011-08-17 21:58:18 +0000727static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000728 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
729 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
730 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
731 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
732 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
733 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
734 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
735 ARM::S28, ARM::S29, ARM::S30, ARM::S31
736};
737
Owen Andersona6804442011-09-01 23:23:50 +0000738static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000739 uint64_t Address, const void *Decoder) {
740 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000741 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000742
743 unsigned Register = SPRDecoderTable[RegNo];
744 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000745 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000746}
747
Jim Grosbachc4057822011-08-17 21:58:18 +0000748static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000749 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
750 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
751 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
752 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
753 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
754 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
755 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
756 ARM::D28, ARM::D29, ARM::D30, ARM::D31
757};
758
Owen Andersona6804442011-09-01 23:23:50 +0000759static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000760 uint64_t Address, const void *Decoder) {
761 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000762 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000763
764 unsigned Register = DPRDecoderTable[RegNo];
765 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000766 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000767}
768
Owen Andersona6804442011-09-01 23:23:50 +0000769static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000770 uint64_t Address, const void *Decoder) {
771 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000772 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000773 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
774}
775
Owen Andersona6804442011-09-01 23:23:50 +0000776static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000777DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
778 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000779 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000780 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000781 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
782}
783
Jim Grosbachc4057822011-08-17 21:58:18 +0000784static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000785 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
786 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
787 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
788 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
789};
790
791
Owen Andersona6804442011-09-01 23:23:50 +0000792static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000793 uint64_t Address, const void *Decoder) {
794 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000795 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000796 RegNo >>= 1;
797
798 unsigned Register = QPRDecoderTable[RegNo];
799 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000800 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000801}
802
Owen Andersona6804442011-09-01 23:23:50 +0000803static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000804 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000805 if (Val == 0xF) return MCDisassembler::Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000806 // AL predicate is not allowed on Thumb1 branches.
807 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
James Molloyc047dca2011-09-01 18:02:14 +0000808 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000809 Inst.addOperand(MCOperand::CreateImm(Val));
810 if (Val == ARMCC::AL) {
811 Inst.addOperand(MCOperand::CreateReg(0));
812 } else
813 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
James Molloyc047dca2011-09-01 18:02:14 +0000814 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000815}
816
Owen Andersona6804442011-09-01 23:23:50 +0000817static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000818 uint64_t Address, const void *Decoder) {
819 if (Val)
820 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
821 else
822 Inst.addOperand(MCOperand::CreateReg(0));
James Molloyc047dca2011-09-01 18:02:14 +0000823 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000824}
825
Owen Andersona6804442011-09-01 23:23:50 +0000826static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827 uint64_t Address, const void *Decoder) {
828 uint32_t imm = Val & 0xFF;
829 uint32_t rot = (Val & 0xF00) >> 7;
830 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
831 Inst.addOperand(MCOperand::CreateImm(rot_imm));
James Molloyc047dca2011-09-01 18:02:14 +0000832 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000833}
834
Owen Andersona6804442011-09-01 23:23:50 +0000835static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000836 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000837 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000838
839 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
840 unsigned type = fieldFromInstruction32(Val, 5, 2);
841 unsigned imm = fieldFromInstruction32(Val, 7, 5);
842
843 // Register-immediate
Owen Andersona6804442011-09-01 23:23:50 +0000844 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
845 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000846
847 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
848 switch (type) {
849 case 0:
850 Shift = ARM_AM::lsl;
851 break;
852 case 1:
853 Shift = ARM_AM::lsr;
854 break;
855 case 2:
856 Shift = ARM_AM::asr;
857 break;
858 case 3:
859 Shift = ARM_AM::ror;
860 break;
861 }
862
863 if (Shift == ARM_AM::ror && imm == 0)
864 Shift = ARM_AM::rrx;
865
866 unsigned Op = Shift | (imm << 3);
867 Inst.addOperand(MCOperand::CreateImm(Op));
868
Owen Anderson83e3f672011-08-17 17:44:15 +0000869 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000870}
871
Owen Andersona6804442011-09-01 23:23:50 +0000872static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000873 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000874 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000875
876 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
877 unsigned type = fieldFromInstruction32(Val, 5, 2);
878 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
879
880 // Register-register
Owen Andersona6804442011-09-01 23:23:50 +0000881 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
882 return MCDisassembler::Fail;
883 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
884 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000885
886 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
887 switch (type) {
888 case 0:
889 Shift = ARM_AM::lsl;
890 break;
891 case 1:
892 Shift = ARM_AM::lsr;
893 break;
894 case 2:
895 Shift = ARM_AM::asr;
896 break;
897 case 3:
898 Shift = ARM_AM::ror;
899 break;
900 }
901
902 Inst.addOperand(MCOperand::CreateImm(Shift));
903
Owen Anderson83e3f672011-08-17 17:44:15 +0000904 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000905}
906
Owen Andersona6804442011-09-01 23:23:50 +0000907static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000908 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000909 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000910
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000911 // Empty register lists are not allowed.
James Molloyc047dca2011-09-01 18:02:14 +0000912 if (CountPopulation_32(Val) == 0) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000913 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000914 if (Val & (1 << i)) {
Owen Andersona6804442011-09-01 23:23:50 +0000915 if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
916 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000917 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000918 }
919
Owen Anderson83e3f672011-08-17 17:44:15 +0000920 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000921}
922
Owen Andersona6804442011-09-01 23:23:50 +0000923static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000924 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000925 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000926
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000927 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
928 unsigned regs = Val & 0xFF;
929
Owen Andersona6804442011-09-01 23:23:50 +0000930 if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
931 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000932 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +0000933 if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
934 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000935 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000936
Owen Anderson83e3f672011-08-17 17:44:15 +0000937 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000938}
939
Owen Andersona6804442011-09-01 23:23:50 +0000940static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000941 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000942 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000943
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000944 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
945 unsigned regs = (Val & 0xFF) / 2;
946
Owen Andersona6804442011-09-01 23:23:50 +0000947 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
948 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000949 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +0000950 if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
951 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000952 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000953
Owen Anderson83e3f672011-08-17 17:44:15 +0000954 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000955}
956
Owen Andersona6804442011-09-01 23:23:50 +0000957static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000958 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000959 // This operand encodes a mask of contiguous zeros between a specified MSB
960 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
961 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000962 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000963 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000964 unsigned msb = fieldFromInstruction32(Val, 5, 5);
965 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
966 uint32_t msb_mask = (1 << (msb+1)) - 1;
967 uint32_t lsb_mask = (1 << lsb) - 1;
968 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
James Molloyc047dca2011-09-01 18:02:14 +0000969 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000970}
971
Owen Andersona6804442011-09-01 23:23:50 +0000972static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000973 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000974 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000975
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000976 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
977 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
978 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
979 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
980 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
981 unsigned U = fieldFromInstruction32(Insn, 23, 1);
982
983 switch (Inst.getOpcode()) {
984 case ARM::LDC_OFFSET:
985 case ARM::LDC_PRE:
986 case ARM::LDC_POST:
987 case ARM::LDC_OPTION:
988 case ARM::LDCL_OFFSET:
989 case ARM::LDCL_PRE:
990 case ARM::LDCL_POST:
991 case ARM::LDCL_OPTION:
992 case ARM::STC_OFFSET:
993 case ARM::STC_PRE:
994 case ARM::STC_POST:
995 case ARM::STC_OPTION:
996 case ARM::STCL_OFFSET:
997 case ARM::STCL_PRE:
998 case ARM::STCL_POST:
999 case ARM::STCL_OPTION:
Owen Anderson8a83f712011-09-07 21:10:42 +00001000 case ARM::t2LDC_OFFSET:
1001 case ARM::t2LDC_PRE:
1002 case ARM::t2LDC_POST:
1003 case ARM::t2LDC_OPTION:
1004 case ARM::t2LDCL_OFFSET:
1005 case ARM::t2LDCL_PRE:
1006 case ARM::t2LDCL_POST:
1007 case ARM::t2LDCL_OPTION:
1008 case ARM::t2STC_OFFSET:
1009 case ARM::t2STC_PRE:
1010 case ARM::t2STC_POST:
1011 case ARM::t2STC_OPTION:
1012 case ARM::t2STCL_OFFSET:
1013 case ARM::t2STCL_PRE:
1014 case ARM::t2STCL_POST:
1015 case ARM::t2STCL_OPTION:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001016 if (coproc == 0xA || coproc == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00001017 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001018 break;
1019 default:
1020 break;
1021 }
1022
1023 Inst.addOperand(MCOperand::CreateImm(coproc));
1024 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Andersona6804442011-09-01 23:23:50 +00001025 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1026 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001027 switch (Inst.getOpcode()) {
1028 case ARM::LDC_OPTION:
1029 case ARM::LDCL_OPTION:
1030 case ARM::LDC2_OPTION:
1031 case ARM::LDC2L_OPTION:
1032 case ARM::STC_OPTION:
1033 case ARM::STCL_OPTION:
1034 case ARM::STC2_OPTION:
1035 case ARM::STC2L_OPTION:
1036 case ARM::LDCL_POST:
1037 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +00001038 case ARM::LDC2L_POST:
1039 case ARM::STC2L_POST:
Owen Anderson8a83f712011-09-07 21:10:42 +00001040 case ARM::t2LDC_OPTION:
1041 case ARM::t2LDCL_OPTION:
1042 case ARM::t2STC_OPTION:
1043 case ARM::t2STCL_OPTION:
1044 case ARM::t2LDCL_POST:
1045 case ARM::t2STCL_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001046 break;
1047 default:
1048 Inst.addOperand(MCOperand::CreateReg(0));
1049 break;
1050 }
1051
1052 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1053 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1054
1055 bool writeback = (P == 0) || (W == 1);
1056 unsigned idx_mode = 0;
1057 if (P && writeback)
1058 idx_mode = ARMII::IndexModePre;
1059 else if (!P && writeback)
1060 idx_mode = ARMII::IndexModePost;
1061
1062 switch (Inst.getOpcode()) {
1063 case ARM::LDCL_POST:
1064 case ARM::STCL_POST:
Owen Anderson8a83f712011-09-07 21:10:42 +00001065 case ARM::t2LDCL_POST:
1066 case ARM::t2STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +00001067 case ARM::LDC2L_POST:
1068 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001069 imm |= U << 8;
1070 case ARM::LDC_OPTION:
1071 case ARM::LDCL_OPTION:
1072 case ARM::LDC2_OPTION:
1073 case ARM::LDC2L_OPTION:
1074 case ARM::STC_OPTION:
1075 case ARM::STCL_OPTION:
1076 case ARM::STC2_OPTION:
1077 case ARM::STC2L_OPTION:
Owen Anderson8a83f712011-09-07 21:10:42 +00001078 case ARM::t2LDC_OPTION:
1079 case ARM::t2LDCL_OPTION:
1080 case ARM::t2STC_OPTION:
1081 case ARM::t2STCL_OPTION:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001082 Inst.addOperand(MCOperand::CreateImm(imm));
1083 break;
1084 default:
1085 if (U)
1086 Inst.addOperand(MCOperand::CreateImm(
1087 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
1088 else
1089 Inst.addOperand(MCOperand::CreateImm(
1090 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
1091 break;
1092 }
1093
1094 switch (Inst.getOpcode()) {
1095 case ARM::LDC_OFFSET:
1096 case ARM::LDC_PRE:
1097 case ARM::LDC_POST:
1098 case ARM::LDC_OPTION:
1099 case ARM::LDCL_OFFSET:
1100 case ARM::LDCL_PRE:
1101 case ARM::LDCL_POST:
1102 case ARM::LDCL_OPTION:
1103 case ARM::STC_OFFSET:
1104 case ARM::STC_PRE:
1105 case ARM::STC_POST:
1106 case ARM::STC_OPTION:
1107 case ARM::STCL_OFFSET:
1108 case ARM::STCL_PRE:
1109 case ARM::STCL_POST:
1110 case ARM::STCL_OPTION:
Owen Andersona6804442011-09-01 23:23:50 +00001111 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1112 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001113 break;
1114 default:
1115 break;
1116 }
1117
Owen Anderson83e3f672011-08-17 17:44:15 +00001118 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001119}
1120
Owen Andersona6804442011-09-01 23:23:50 +00001121static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001122DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1123 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001124 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001125
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001126 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1127 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1128 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1129 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1130 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1131 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1132 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1133 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1134
1135 // On stores, the writeback operand precedes Rt.
1136 switch (Inst.getOpcode()) {
1137 case ARM::STR_POST_IMM:
1138 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001139 case ARM::STRB_POST_IMM:
1140 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001141 case ARM::STRT_POST_REG:
1142 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001143 case ARM::STRBT_POST_REG:
1144 case ARM::STRBT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001145 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1146 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001147 break;
1148 default:
1149 break;
1150 }
1151
Owen Andersona6804442011-09-01 23:23:50 +00001152 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1153 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001154
1155 // On loads, the writeback operand comes after Rt.
1156 switch (Inst.getOpcode()) {
1157 case ARM::LDR_POST_IMM:
1158 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001159 case ARM::LDRB_POST_IMM:
1160 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001161 case ARM::LDRBT_POST_REG:
1162 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001163 case ARM::LDRT_POST_REG:
1164 case ARM::LDRT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001165 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1166 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001167 break;
1168 default:
1169 break;
1170 }
1171
Owen Andersona6804442011-09-01 23:23:50 +00001172 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1173 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001174
1175 ARM_AM::AddrOpc Op = ARM_AM::add;
1176 if (!fieldFromInstruction32(Insn, 23, 1))
1177 Op = ARM_AM::sub;
1178
1179 bool writeback = (P == 0) || (W == 1);
1180 unsigned idx_mode = 0;
1181 if (P && writeback)
1182 idx_mode = ARMII::IndexModePre;
1183 else if (!P && writeback)
1184 idx_mode = ARMII::IndexModePost;
1185
Owen Andersona6804442011-09-01 23:23:50 +00001186 if (writeback && (Rn == 15 || Rn == Rt))
1187 S = MCDisassembler::SoftFail; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001188
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001189 if (reg) {
Owen Andersona6804442011-09-01 23:23:50 +00001190 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1191 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001192 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1193 switch( fieldFromInstruction32(Insn, 5, 2)) {
1194 case 0:
1195 Opc = ARM_AM::lsl;
1196 break;
1197 case 1:
1198 Opc = ARM_AM::lsr;
1199 break;
1200 case 2:
1201 Opc = ARM_AM::asr;
1202 break;
1203 case 3:
1204 Opc = ARM_AM::ror;
1205 break;
1206 default:
James Molloyc047dca2011-09-01 18:02:14 +00001207 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001208 }
1209 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1210 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1211
1212 Inst.addOperand(MCOperand::CreateImm(imm));
1213 } else {
1214 Inst.addOperand(MCOperand::CreateReg(0));
1215 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1216 Inst.addOperand(MCOperand::CreateImm(tmp));
1217 }
1218
Owen Andersona6804442011-09-01 23:23:50 +00001219 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1220 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001221
Owen Anderson83e3f672011-08-17 17:44:15 +00001222 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001223}
1224
Owen Andersona6804442011-09-01 23:23:50 +00001225static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001226 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001227 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001228
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001229 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1230 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1231 unsigned type = fieldFromInstruction32(Val, 5, 2);
1232 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1233 unsigned U = fieldFromInstruction32(Val, 12, 1);
1234
Owen Anderson51157d22011-08-09 21:38:14 +00001235 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001236 switch (type) {
1237 case 0:
1238 ShOp = ARM_AM::lsl;
1239 break;
1240 case 1:
1241 ShOp = ARM_AM::lsr;
1242 break;
1243 case 2:
1244 ShOp = ARM_AM::asr;
1245 break;
1246 case 3:
1247 ShOp = ARM_AM::ror;
1248 break;
1249 }
1250
Owen Andersona6804442011-09-01 23:23:50 +00001251 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1252 return MCDisassembler::Fail;
1253 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1254 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001255 unsigned shift;
1256 if (U)
1257 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1258 else
1259 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1260 Inst.addOperand(MCOperand::CreateImm(shift));
1261
Owen Anderson83e3f672011-08-17 17:44:15 +00001262 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001263}
1264
Owen Andersona6804442011-09-01 23:23:50 +00001265static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001266DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1267 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001268 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001269
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001270 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1271 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1272 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1273 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1274 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1275 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1276 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1277 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1278 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1279
1280 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001281
1282 // For {LD,ST}RD, Rt must be even, else undefined.
1283 switch (Inst.getOpcode()) {
1284 case ARM::STRD:
1285 case ARM::STRD_PRE:
1286 case ARM::STRD_POST:
1287 case ARM::LDRD:
1288 case ARM::LDRD_PRE:
1289 case ARM::LDRD_POST:
James Molloyc047dca2011-09-01 18:02:14 +00001290 if (Rt & 0x1) return MCDisassembler::Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001291 break;
Owen Andersona6804442011-09-01 23:23:50 +00001292 default:
1293 break;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001294 }
1295
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001296 if (writeback) { // Writeback
1297 if (P)
1298 U |= ARMII::IndexModePre << 9;
1299 else
1300 U |= ARMII::IndexModePost << 9;
1301
1302 // On stores, the writeback operand precedes Rt.
1303 switch (Inst.getOpcode()) {
1304 case ARM::STRD:
1305 case ARM::STRD_PRE:
1306 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001307 case ARM::STRH:
1308 case ARM::STRH_PRE:
1309 case ARM::STRH_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001310 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1311 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001312 break;
1313 default:
1314 break;
1315 }
1316 }
1317
Owen Andersona6804442011-09-01 23:23:50 +00001318 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1319 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001320 switch (Inst.getOpcode()) {
1321 case ARM::STRD:
1322 case ARM::STRD_PRE:
1323 case ARM::STRD_POST:
1324 case ARM::LDRD:
1325 case ARM::LDRD_PRE:
1326 case ARM::LDRD_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001327 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
1328 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001329 break;
1330 default:
1331 break;
1332 }
1333
1334 if (writeback) {
1335 // On loads, the writeback operand comes after Rt.
1336 switch (Inst.getOpcode()) {
1337 case ARM::LDRD:
1338 case ARM::LDRD_PRE:
1339 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001340 case ARM::LDRH:
1341 case ARM::LDRH_PRE:
1342 case ARM::LDRH_POST:
1343 case ARM::LDRSH:
1344 case ARM::LDRSH_PRE:
1345 case ARM::LDRSH_POST:
1346 case ARM::LDRSB:
1347 case ARM::LDRSB_PRE:
1348 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001349 case ARM::LDRHTr:
1350 case ARM::LDRSBTr:
Owen Andersona6804442011-09-01 23:23:50 +00001351 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1352 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001353 break;
1354 default:
1355 break;
1356 }
1357 }
1358
Owen Andersona6804442011-09-01 23:23:50 +00001359 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1360 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001361
1362 if (type) {
1363 Inst.addOperand(MCOperand::CreateReg(0));
1364 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1365 } else {
Owen Andersona6804442011-09-01 23:23:50 +00001366 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1367 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001368 Inst.addOperand(MCOperand::CreateImm(U));
1369 }
1370
Owen Andersona6804442011-09-01 23:23:50 +00001371 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1372 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001373
Owen Anderson83e3f672011-08-17 17:44:15 +00001374 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001375}
1376
Owen Andersona6804442011-09-01 23:23:50 +00001377static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001378 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001379 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001380
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001381 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1382 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1383
1384 switch (mode) {
1385 case 0:
1386 mode = ARM_AM::da;
1387 break;
1388 case 1:
1389 mode = ARM_AM::ia;
1390 break;
1391 case 2:
1392 mode = ARM_AM::db;
1393 break;
1394 case 3:
1395 mode = ARM_AM::ib;
1396 break;
1397 }
1398
1399 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Andersona6804442011-09-01 23:23:50 +00001400 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1401 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001402
Owen Anderson83e3f672011-08-17 17:44:15 +00001403 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001404}
1405
Owen Andersona6804442011-09-01 23:23:50 +00001406static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001407 unsigned Insn,
1408 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001409 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001410
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001411 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1412 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1413 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1414
1415 if (pred == 0xF) {
1416 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001417 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001418 Inst.setOpcode(ARM::RFEDA);
1419 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001420 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001421 Inst.setOpcode(ARM::RFEDA_UPD);
1422 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001423 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001424 Inst.setOpcode(ARM::RFEDB);
1425 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001426 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001427 Inst.setOpcode(ARM::RFEDB_UPD);
1428 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001429 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001430 Inst.setOpcode(ARM::RFEIA);
1431 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001432 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001433 Inst.setOpcode(ARM::RFEIA_UPD);
1434 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001435 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001436 Inst.setOpcode(ARM::RFEIB);
1437 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001438 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001439 Inst.setOpcode(ARM::RFEIB_UPD);
1440 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001441 case ARM::STMDA:
1442 Inst.setOpcode(ARM::SRSDA);
1443 break;
1444 case ARM::STMDA_UPD:
1445 Inst.setOpcode(ARM::SRSDA_UPD);
1446 break;
1447 case ARM::STMDB:
1448 Inst.setOpcode(ARM::SRSDB);
1449 break;
1450 case ARM::STMDB_UPD:
1451 Inst.setOpcode(ARM::SRSDB_UPD);
1452 break;
1453 case ARM::STMIA:
1454 Inst.setOpcode(ARM::SRSIA);
1455 break;
1456 case ARM::STMIA_UPD:
1457 Inst.setOpcode(ARM::SRSIA_UPD);
1458 break;
1459 case ARM::STMIB:
1460 Inst.setOpcode(ARM::SRSIB);
1461 break;
1462 case ARM::STMIB_UPD:
1463 Inst.setOpcode(ARM::SRSIB_UPD);
1464 break;
1465 default:
James Molloyc047dca2011-09-01 18:02:14 +00001466 if (!Check(S, MCDisassembler::Fail)) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001467 }
Owen Anderson846dd952011-08-18 22:31:17 +00001468
1469 // For stores (which become SRS's, the only operand is the mode.
1470 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1471 Inst.addOperand(
1472 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1473 return S;
1474 }
1475
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001476 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1477 }
1478
Owen Andersona6804442011-09-01 23:23:50 +00001479 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1480 return MCDisassembler::Fail;
1481 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1482 return MCDisassembler::Fail; // Tied
1483 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1484 return MCDisassembler::Fail;
1485 if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
1486 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001487
Owen Anderson83e3f672011-08-17 17:44:15 +00001488 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001489}
1490
Owen Andersona6804442011-09-01 23:23:50 +00001491static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001492 uint64_t Address, const void *Decoder) {
1493 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1494 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1495 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1496 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1497
Owen Andersona6804442011-09-01 23:23:50 +00001498 DecodeStatus S = MCDisassembler::Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001499
Owen Anderson14090bf2011-08-18 22:11:02 +00001500 // imod == '01' --> UNPREDICTABLE
1501 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1502 // return failure here. The '01' imod value is unprintable, so there's
1503 // nothing useful we could do even if we returned UNPREDICTABLE.
1504
James Molloyc047dca2011-09-01 18:02:14 +00001505 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001506
1507 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001508 Inst.setOpcode(ARM::CPS3p);
1509 Inst.addOperand(MCOperand::CreateImm(imod));
1510 Inst.addOperand(MCOperand::CreateImm(iflags));
1511 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001512 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001513 Inst.setOpcode(ARM::CPS2p);
1514 Inst.addOperand(MCOperand::CreateImm(imod));
1515 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001516 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001517 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001518 Inst.setOpcode(ARM::CPS1p);
1519 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001520 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001521 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001522 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001523 Inst.setOpcode(ARM::CPS1p);
1524 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001525 S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001526 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001527
Owen Anderson14090bf2011-08-18 22:11:02 +00001528 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001529}
1530
Owen Andersona6804442011-09-01 23:23:50 +00001531static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +00001532 uint64_t Address, const void *Decoder) {
1533 unsigned imod = fieldFromInstruction32(Insn, 9, 2);
1534 unsigned M = fieldFromInstruction32(Insn, 8, 1);
1535 unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
1536 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1537
Owen Andersona6804442011-09-01 23:23:50 +00001538 DecodeStatus S = MCDisassembler::Success;
Owen Anderson6153a032011-08-23 17:45:18 +00001539
1540 // imod == '01' --> UNPREDICTABLE
1541 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1542 // return failure here. The '01' imod value is unprintable, so there's
1543 // nothing useful we could do even if we returned UNPREDICTABLE.
1544
James Molloyc047dca2011-09-01 18:02:14 +00001545 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson6153a032011-08-23 17:45:18 +00001546
1547 if (imod && M) {
1548 Inst.setOpcode(ARM::t2CPS3p);
1549 Inst.addOperand(MCOperand::CreateImm(imod));
1550 Inst.addOperand(MCOperand::CreateImm(iflags));
1551 Inst.addOperand(MCOperand::CreateImm(mode));
1552 } else if (imod && !M) {
1553 Inst.setOpcode(ARM::t2CPS2p);
1554 Inst.addOperand(MCOperand::CreateImm(imod));
1555 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001556 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001557 } else if (!imod && M) {
1558 Inst.setOpcode(ARM::t2CPS1p);
1559 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001560 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001561 } else {
1562 // imod == '00' && M == '0' --> UNPREDICTABLE
1563 Inst.setOpcode(ARM::t2CPS1p);
1564 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001565 S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001566 }
1567
1568 return S;
1569}
1570
1571
Owen Andersona6804442011-09-01 23:23:50 +00001572static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001573 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001574 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001575
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001576 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1577 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1578 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1579 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1580 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1581
1582 if (pred == 0xF)
1583 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1584
Owen Andersona6804442011-09-01 23:23:50 +00001585 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1586 return MCDisassembler::Fail;
1587 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
1588 return MCDisassembler::Fail;
1589 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1590 return MCDisassembler::Fail;
1591 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
1592 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001593
Owen Andersona6804442011-09-01 23:23:50 +00001594 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1595 return MCDisassembler::Fail;
Owen Anderson1fb66732011-08-11 22:05:38 +00001596
Owen Anderson83e3f672011-08-17 17:44:15 +00001597 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001598}
1599
Owen Andersona6804442011-09-01 23:23:50 +00001600static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001601 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001602 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001603
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001604 unsigned add = fieldFromInstruction32(Val, 12, 1);
1605 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1606 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1607
Owen Andersona6804442011-09-01 23:23:50 +00001608 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1609 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001610
1611 if (!add) imm *= -1;
1612 if (imm == 0 && !add) imm = INT32_MIN;
1613 Inst.addOperand(MCOperand::CreateImm(imm));
1614
Owen Anderson83e3f672011-08-17 17:44:15 +00001615 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001616}
1617
Owen Andersona6804442011-09-01 23:23:50 +00001618static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001619 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001620 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001621
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001622 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1623 unsigned U = fieldFromInstruction32(Val, 8, 1);
1624 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1625
Owen Andersona6804442011-09-01 23:23:50 +00001626 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1627 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001628
1629 if (U)
1630 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1631 else
1632 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1633
Owen Anderson83e3f672011-08-17 17:44:15 +00001634 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001635}
1636
Owen Andersona6804442011-09-01 23:23:50 +00001637static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001638 uint64_t Address, const void *Decoder) {
1639 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1640}
1641
Owen Andersona6804442011-09-01 23:23:50 +00001642static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001643DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1644 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001645 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001646
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001647 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1648 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1649
1650 if (pred == 0xF) {
1651 Inst.setOpcode(ARM::BLXi);
1652 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001653 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001654 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001655 }
1656
Benjamin Kramer793b8112011-08-09 22:02:50 +00001657 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Andersona6804442011-09-01 23:23:50 +00001658 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1659 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001660
Owen Anderson83e3f672011-08-17 17:44:15 +00001661 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001662}
1663
1664
Owen Andersona6804442011-09-01 23:23:50 +00001665static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001666 uint64_t Address, const void *Decoder) {
1667 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00001668 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001669}
1670
Owen Andersona6804442011-09-01 23:23:50 +00001671static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001672 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001673 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001674
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001675 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1676 unsigned align = fieldFromInstruction32(Val, 4, 2);
1677
Owen Andersona6804442011-09-01 23:23:50 +00001678 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1679 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001680 if (!align)
1681 Inst.addOperand(MCOperand::CreateImm(0));
1682 else
1683 Inst.addOperand(MCOperand::CreateImm(4 << align));
1684
Owen Anderson83e3f672011-08-17 17:44:15 +00001685 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001686}
1687
Owen Andersona6804442011-09-01 23:23:50 +00001688static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001689 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001690 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001691
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001692 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1693 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1694 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1695 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1696 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1697 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1698
1699 // First output register
Owen Andersona6804442011-09-01 23:23:50 +00001700 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
1701 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001702
1703 // Second output register
1704 switch (Inst.getOpcode()) {
1705 case ARM::VLD1q8:
1706 case ARM::VLD1q16:
1707 case ARM::VLD1q32:
1708 case ARM::VLD1q64:
1709 case ARM::VLD1q8_UPD:
1710 case ARM::VLD1q16_UPD:
1711 case ARM::VLD1q32_UPD:
1712 case ARM::VLD1q64_UPD:
1713 case ARM::VLD1d8T:
1714 case ARM::VLD1d16T:
1715 case ARM::VLD1d32T:
1716 case ARM::VLD1d64T:
1717 case ARM::VLD1d8T_UPD:
1718 case ARM::VLD1d16T_UPD:
1719 case ARM::VLD1d32T_UPD:
1720 case ARM::VLD1d64T_UPD:
1721 case ARM::VLD1d8Q:
1722 case ARM::VLD1d16Q:
1723 case ARM::VLD1d32Q:
1724 case ARM::VLD1d64Q:
1725 case ARM::VLD1d8Q_UPD:
1726 case ARM::VLD1d16Q_UPD:
1727 case ARM::VLD1d32Q_UPD:
1728 case ARM::VLD1d64Q_UPD:
1729 case ARM::VLD2d8:
1730 case ARM::VLD2d16:
1731 case ARM::VLD2d32:
1732 case ARM::VLD2d8_UPD:
1733 case ARM::VLD2d16_UPD:
1734 case ARM::VLD2d32_UPD:
1735 case ARM::VLD2q8:
1736 case ARM::VLD2q16:
1737 case ARM::VLD2q32:
1738 case ARM::VLD2q8_UPD:
1739 case ARM::VLD2q16_UPD:
1740 case ARM::VLD2q32_UPD:
1741 case ARM::VLD3d8:
1742 case ARM::VLD3d16:
1743 case ARM::VLD3d32:
1744 case ARM::VLD3d8_UPD:
1745 case ARM::VLD3d16_UPD:
1746 case ARM::VLD3d32_UPD:
1747 case ARM::VLD4d8:
1748 case ARM::VLD4d16:
1749 case ARM::VLD4d32:
1750 case ARM::VLD4d8_UPD:
1751 case ARM::VLD4d16_UPD:
1752 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001753 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
1754 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001755 break;
1756 case ARM::VLD2b8:
1757 case ARM::VLD2b16:
1758 case ARM::VLD2b32:
1759 case ARM::VLD2b8_UPD:
1760 case ARM::VLD2b16_UPD:
1761 case ARM::VLD2b32_UPD:
1762 case ARM::VLD3q8:
1763 case ARM::VLD3q16:
1764 case ARM::VLD3q32:
1765 case ARM::VLD3q8_UPD:
1766 case ARM::VLD3q16_UPD:
1767 case ARM::VLD3q32_UPD:
1768 case ARM::VLD4q8:
1769 case ARM::VLD4q16:
1770 case ARM::VLD4q32:
1771 case ARM::VLD4q8_UPD:
1772 case ARM::VLD4q16_UPD:
1773 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001774 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
1775 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001776 default:
1777 break;
1778 }
1779
1780 // Third output register
1781 switch(Inst.getOpcode()) {
1782 case ARM::VLD1d8T:
1783 case ARM::VLD1d16T:
1784 case ARM::VLD1d32T:
1785 case ARM::VLD1d64T:
1786 case ARM::VLD1d8T_UPD:
1787 case ARM::VLD1d16T_UPD:
1788 case ARM::VLD1d32T_UPD:
1789 case ARM::VLD1d64T_UPD:
1790 case ARM::VLD1d8Q:
1791 case ARM::VLD1d16Q:
1792 case ARM::VLD1d32Q:
1793 case ARM::VLD1d64Q:
1794 case ARM::VLD1d8Q_UPD:
1795 case ARM::VLD1d16Q_UPD:
1796 case ARM::VLD1d32Q_UPD:
1797 case ARM::VLD1d64Q_UPD:
1798 case ARM::VLD2q8:
1799 case ARM::VLD2q16:
1800 case ARM::VLD2q32:
1801 case ARM::VLD2q8_UPD:
1802 case ARM::VLD2q16_UPD:
1803 case ARM::VLD2q32_UPD:
1804 case ARM::VLD3d8:
1805 case ARM::VLD3d16:
1806 case ARM::VLD3d32:
1807 case ARM::VLD3d8_UPD:
1808 case ARM::VLD3d16_UPD:
1809 case ARM::VLD3d32_UPD:
1810 case ARM::VLD4d8:
1811 case ARM::VLD4d16:
1812 case ARM::VLD4d32:
1813 case ARM::VLD4d8_UPD:
1814 case ARM::VLD4d16_UPD:
1815 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001816 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
1817 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001818 break;
1819 case ARM::VLD3q8:
1820 case ARM::VLD3q16:
1821 case ARM::VLD3q32:
1822 case ARM::VLD3q8_UPD:
1823 case ARM::VLD3q16_UPD:
1824 case ARM::VLD3q32_UPD:
1825 case ARM::VLD4q8:
1826 case ARM::VLD4q16:
1827 case ARM::VLD4q32:
1828 case ARM::VLD4q8_UPD:
1829 case ARM::VLD4q16_UPD:
1830 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001831 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
1832 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001833 break;
1834 default:
1835 break;
1836 }
1837
1838 // Fourth output register
1839 switch (Inst.getOpcode()) {
1840 case ARM::VLD1d8Q:
1841 case ARM::VLD1d16Q:
1842 case ARM::VLD1d32Q:
1843 case ARM::VLD1d64Q:
1844 case ARM::VLD1d8Q_UPD:
1845 case ARM::VLD1d16Q_UPD:
1846 case ARM::VLD1d32Q_UPD:
1847 case ARM::VLD1d64Q_UPD:
1848 case ARM::VLD2q8:
1849 case ARM::VLD2q16:
1850 case ARM::VLD2q32:
1851 case ARM::VLD2q8_UPD:
1852 case ARM::VLD2q16_UPD:
1853 case ARM::VLD2q32_UPD:
1854 case ARM::VLD4d8:
1855 case ARM::VLD4d16:
1856 case ARM::VLD4d32:
1857 case ARM::VLD4d8_UPD:
1858 case ARM::VLD4d16_UPD:
1859 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001860 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
1861 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001862 break;
1863 case ARM::VLD4q8:
1864 case ARM::VLD4q16:
1865 case ARM::VLD4q32:
1866 case ARM::VLD4q8_UPD:
1867 case ARM::VLD4q16_UPD:
1868 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001869 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
1870 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001871 break;
1872 default:
1873 break;
1874 }
1875
1876 // Writeback operand
1877 switch (Inst.getOpcode()) {
1878 case ARM::VLD1d8_UPD:
1879 case ARM::VLD1d16_UPD:
1880 case ARM::VLD1d32_UPD:
1881 case ARM::VLD1d64_UPD:
1882 case ARM::VLD1q8_UPD:
1883 case ARM::VLD1q16_UPD:
1884 case ARM::VLD1q32_UPD:
1885 case ARM::VLD1q64_UPD:
1886 case ARM::VLD1d8T_UPD:
1887 case ARM::VLD1d16T_UPD:
1888 case ARM::VLD1d32T_UPD:
1889 case ARM::VLD1d64T_UPD:
1890 case ARM::VLD1d8Q_UPD:
1891 case ARM::VLD1d16Q_UPD:
1892 case ARM::VLD1d32Q_UPD:
1893 case ARM::VLD1d64Q_UPD:
1894 case ARM::VLD2d8_UPD:
1895 case ARM::VLD2d16_UPD:
1896 case ARM::VLD2d32_UPD:
1897 case ARM::VLD2q8_UPD:
1898 case ARM::VLD2q16_UPD:
1899 case ARM::VLD2q32_UPD:
1900 case ARM::VLD2b8_UPD:
1901 case ARM::VLD2b16_UPD:
1902 case ARM::VLD2b32_UPD:
1903 case ARM::VLD3d8_UPD:
1904 case ARM::VLD3d16_UPD:
1905 case ARM::VLD3d32_UPD:
1906 case ARM::VLD3q8_UPD:
1907 case ARM::VLD3q16_UPD:
1908 case ARM::VLD3q32_UPD:
1909 case ARM::VLD4d8_UPD:
1910 case ARM::VLD4d16_UPD:
1911 case ARM::VLD4d32_UPD:
1912 case ARM::VLD4q8_UPD:
1913 case ARM::VLD4q16_UPD:
1914 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001915 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
1916 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001917 break;
1918 default:
1919 break;
1920 }
1921
1922 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00001923 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
1924 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001925
1926 // AddrMode6 Offset (register)
1927 if (Rm == 0xD)
1928 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001929 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00001930 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1931 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001932 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001933
Owen Anderson83e3f672011-08-17 17:44:15 +00001934 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001935}
1936
Owen Andersona6804442011-09-01 23:23:50 +00001937static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001938 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001939 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001940
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001941 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1942 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1943 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1944 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1945 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1946 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1947
1948 // Writeback Operand
1949 switch (Inst.getOpcode()) {
1950 case ARM::VST1d8_UPD:
1951 case ARM::VST1d16_UPD:
1952 case ARM::VST1d32_UPD:
1953 case ARM::VST1d64_UPD:
1954 case ARM::VST1q8_UPD:
1955 case ARM::VST1q16_UPD:
1956 case ARM::VST1q32_UPD:
1957 case ARM::VST1q64_UPD:
1958 case ARM::VST1d8T_UPD:
1959 case ARM::VST1d16T_UPD:
1960 case ARM::VST1d32T_UPD:
1961 case ARM::VST1d64T_UPD:
1962 case ARM::VST1d8Q_UPD:
1963 case ARM::VST1d16Q_UPD:
1964 case ARM::VST1d32Q_UPD:
1965 case ARM::VST1d64Q_UPD:
1966 case ARM::VST2d8_UPD:
1967 case ARM::VST2d16_UPD:
1968 case ARM::VST2d32_UPD:
1969 case ARM::VST2q8_UPD:
1970 case ARM::VST2q16_UPD:
1971 case ARM::VST2q32_UPD:
1972 case ARM::VST2b8_UPD:
1973 case ARM::VST2b16_UPD:
1974 case ARM::VST2b32_UPD:
1975 case ARM::VST3d8_UPD:
1976 case ARM::VST3d16_UPD:
1977 case ARM::VST3d32_UPD:
1978 case ARM::VST3q8_UPD:
1979 case ARM::VST3q16_UPD:
1980 case ARM::VST3q32_UPD:
1981 case ARM::VST4d8_UPD:
1982 case ARM::VST4d16_UPD:
1983 case ARM::VST4d32_UPD:
1984 case ARM::VST4q8_UPD:
1985 case ARM::VST4q16_UPD:
1986 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001987 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
1988 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001989 break;
1990 default:
1991 break;
1992 }
1993
1994 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00001995 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
1996 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001997
1998 // AddrMode6 Offset (register)
1999 if (Rm == 0xD)
2000 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002001 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002002 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2003 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002004 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002005
2006 // First input register
Owen Andersona6804442011-09-01 23:23:50 +00002007 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2008 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002009
2010 // Second input register
2011 switch (Inst.getOpcode()) {
2012 case ARM::VST1q8:
2013 case ARM::VST1q16:
2014 case ARM::VST1q32:
2015 case ARM::VST1q64:
2016 case ARM::VST1q8_UPD:
2017 case ARM::VST1q16_UPD:
2018 case ARM::VST1q32_UPD:
2019 case ARM::VST1q64_UPD:
2020 case ARM::VST1d8T:
2021 case ARM::VST1d16T:
2022 case ARM::VST1d32T:
2023 case ARM::VST1d64T:
2024 case ARM::VST1d8T_UPD:
2025 case ARM::VST1d16T_UPD:
2026 case ARM::VST1d32T_UPD:
2027 case ARM::VST1d64T_UPD:
2028 case ARM::VST1d8Q:
2029 case ARM::VST1d16Q:
2030 case ARM::VST1d32Q:
2031 case ARM::VST1d64Q:
2032 case ARM::VST1d8Q_UPD:
2033 case ARM::VST1d16Q_UPD:
2034 case ARM::VST1d32Q_UPD:
2035 case ARM::VST1d64Q_UPD:
2036 case ARM::VST2d8:
2037 case ARM::VST2d16:
2038 case ARM::VST2d32:
2039 case ARM::VST2d8_UPD:
2040 case ARM::VST2d16_UPD:
2041 case ARM::VST2d32_UPD:
2042 case ARM::VST2q8:
2043 case ARM::VST2q16:
2044 case ARM::VST2q32:
2045 case ARM::VST2q8_UPD:
2046 case ARM::VST2q16_UPD:
2047 case ARM::VST2q32_UPD:
2048 case ARM::VST3d8:
2049 case ARM::VST3d16:
2050 case ARM::VST3d32:
2051 case ARM::VST3d8_UPD:
2052 case ARM::VST3d16_UPD:
2053 case ARM::VST3d32_UPD:
2054 case ARM::VST4d8:
2055 case ARM::VST4d16:
2056 case ARM::VST4d32:
2057 case ARM::VST4d8_UPD:
2058 case ARM::VST4d16_UPD:
2059 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002060 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2061 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002062 break;
2063 case ARM::VST2b8:
2064 case ARM::VST2b16:
2065 case ARM::VST2b32:
2066 case ARM::VST2b8_UPD:
2067 case ARM::VST2b16_UPD:
2068 case ARM::VST2b32_UPD:
2069 case ARM::VST3q8:
2070 case ARM::VST3q16:
2071 case ARM::VST3q32:
2072 case ARM::VST3q8_UPD:
2073 case ARM::VST3q16_UPD:
2074 case ARM::VST3q32_UPD:
2075 case ARM::VST4q8:
2076 case ARM::VST4q16:
2077 case ARM::VST4q32:
2078 case ARM::VST4q8_UPD:
2079 case ARM::VST4q16_UPD:
2080 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002081 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2082 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002083 break;
2084 default:
2085 break;
2086 }
2087
2088 // Third input register
2089 switch (Inst.getOpcode()) {
2090 case ARM::VST1d8T:
2091 case ARM::VST1d16T:
2092 case ARM::VST1d32T:
2093 case ARM::VST1d64T:
2094 case ARM::VST1d8T_UPD:
2095 case ARM::VST1d16T_UPD:
2096 case ARM::VST1d32T_UPD:
2097 case ARM::VST1d64T_UPD:
2098 case ARM::VST1d8Q:
2099 case ARM::VST1d16Q:
2100 case ARM::VST1d32Q:
2101 case ARM::VST1d64Q:
2102 case ARM::VST1d8Q_UPD:
2103 case ARM::VST1d16Q_UPD:
2104 case ARM::VST1d32Q_UPD:
2105 case ARM::VST1d64Q_UPD:
2106 case ARM::VST2q8:
2107 case ARM::VST2q16:
2108 case ARM::VST2q32:
2109 case ARM::VST2q8_UPD:
2110 case ARM::VST2q16_UPD:
2111 case ARM::VST2q32_UPD:
2112 case ARM::VST3d8:
2113 case ARM::VST3d16:
2114 case ARM::VST3d32:
2115 case ARM::VST3d8_UPD:
2116 case ARM::VST3d16_UPD:
2117 case ARM::VST3d32_UPD:
2118 case ARM::VST4d8:
2119 case ARM::VST4d16:
2120 case ARM::VST4d32:
2121 case ARM::VST4d8_UPD:
2122 case ARM::VST4d16_UPD:
2123 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002124 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2125 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002126 break;
2127 case ARM::VST3q8:
2128 case ARM::VST3q16:
2129 case ARM::VST3q32:
2130 case ARM::VST3q8_UPD:
2131 case ARM::VST3q16_UPD:
2132 case ARM::VST3q32_UPD:
2133 case ARM::VST4q8:
2134 case ARM::VST4q16:
2135 case ARM::VST4q32:
2136 case ARM::VST4q8_UPD:
2137 case ARM::VST4q16_UPD:
2138 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002139 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2140 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002141 break;
2142 default:
2143 break;
2144 }
2145
2146 // Fourth input register
2147 switch (Inst.getOpcode()) {
2148 case ARM::VST1d8Q:
2149 case ARM::VST1d16Q:
2150 case ARM::VST1d32Q:
2151 case ARM::VST1d64Q:
2152 case ARM::VST1d8Q_UPD:
2153 case ARM::VST1d16Q_UPD:
2154 case ARM::VST1d32Q_UPD:
2155 case ARM::VST1d64Q_UPD:
2156 case ARM::VST2q8:
2157 case ARM::VST2q16:
2158 case ARM::VST2q32:
2159 case ARM::VST2q8_UPD:
2160 case ARM::VST2q16_UPD:
2161 case ARM::VST2q32_UPD:
2162 case ARM::VST4d8:
2163 case ARM::VST4d16:
2164 case ARM::VST4d32:
2165 case ARM::VST4d8_UPD:
2166 case ARM::VST4d16_UPD:
2167 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002168 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2169 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002170 break;
2171 case ARM::VST4q8:
2172 case ARM::VST4q16:
2173 case ARM::VST4q32:
2174 case ARM::VST4q8_UPD:
2175 case ARM::VST4q16_UPD:
2176 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002177 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2178 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002179 break;
2180 default:
2181 break;
2182 }
2183
Owen Anderson83e3f672011-08-17 17:44:15 +00002184 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002185}
2186
Owen Andersona6804442011-09-01 23:23:50 +00002187static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002188 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002189 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002190
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002191 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2192 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2193 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2194 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2195 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2196 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2197 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
2198
2199 align *= (1 << size);
2200
Owen Andersona6804442011-09-01 23:23:50 +00002201 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2202 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002203 if (regs == 2) {
Owen Andersona6804442011-09-01 23:23:50 +00002204 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2205 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002206 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002207 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002208 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2209 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002210 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002211
Owen Andersona6804442011-09-01 23:23:50 +00002212 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2213 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002214 Inst.addOperand(MCOperand::CreateImm(align));
2215
2216 if (Rm == 0xD)
2217 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002218 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002219 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2220 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002221 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002222
Owen Anderson83e3f672011-08-17 17:44:15 +00002223 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002224}
2225
Owen Andersona6804442011-09-01 23:23:50 +00002226static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002227 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002228 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002229
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002230 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2231 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2232 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2233 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2234 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2235 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2236 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2237 align *= 2*size;
2238
Owen Andersona6804442011-09-01 23:23:50 +00002239 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2240 return MCDisassembler::Fail;
2241 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2242 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002243 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002244 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2245 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002246 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002247
Owen Andersona6804442011-09-01 23:23:50 +00002248 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2249 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002250 Inst.addOperand(MCOperand::CreateImm(align));
2251
2252 if (Rm == 0xD)
2253 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002254 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002255 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2256 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002257 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002258
Owen Anderson83e3f672011-08-17 17:44:15 +00002259 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002260}
2261
Owen Andersona6804442011-09-01 23:23:50 +00002262static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002263 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002264 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002265
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002266 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2267 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2268 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2269 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2270 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2271
Owen Andersona6804442011-09-01 23:23:50 +00002272 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2273 return MCDisassembler::Fail;
2274 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2275 return MCDisassembler::Fail;
2276 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2277 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002278 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002279 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2280 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002281 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002282
Owen Andersona6804442011-09-01 23:23:50 +00002283 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2284 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002285 Inst.addOperand(MCOperand::CreateImm(0));
2286
2287 if (Rm == 0xD)
2288 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002289 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002290 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2291 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002292 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002293
Owen Anderson83e3f672011-08-17 17:44:15 +00002294 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002295}
2296
Owen Andersona6804442011-09-01 23:23:50 +00002297static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002298 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002299 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002300
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002301 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2302 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2303 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2304 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2305 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2306 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2307 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2308
2309 if (size == 0x3) {
2310 size = 4;
2311 align = 16;
2312 } else {
2313 if (size == 2) {
2314 size = 1 << size;
2315 align *= 8;
2316 } else {
2317 size = 1 << size;
2318 align *= 4*size;
2319 }
2320 }
2321
Owen Andersona6804442011-09-01 23:23:50 +00002322 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2323 return MCDisassembler::Fail;
2324 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2325 return MCDisassembler::Fail;
2326 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2327 return MCDisassembler::Fail;
2328 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
2329 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002330 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002331 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2332 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002333 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002334
Owen Andersona6804442011-09-01 23:23:50 +00002335 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2336 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002337 Inst.addOperand(MCOperand::CreateImm(align));
2338
2339 if (Rm == 0xD)
2340 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002341 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002342 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2343 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002344 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002345
Owen Anderson83e3f672011-08-17 17:44:15 +00002346 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002347}
2348
Owen Andersona6804442011-09-01 23:23:50 +00002349static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002350DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2351 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002352 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002353
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002354 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2355 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2356 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2357 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2358 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2359 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2360 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2361 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2362
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002363 if (Q) {
Owen Andersona6804442011-09-01 23:23:50 +00002364 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2365 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002366 } else {
Owen Andersona6804442011-09-01 23:23:50 +00002367 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2368 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002369 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002370
2371 Inst.addOperand(MCOperand::CreateImm(imm));
2372
2373 switch (Inst.getOpcode()) {
2374 case ARM::VORRiv4i16:
2375 case ARM::VORRiv2i32:
2376 case ARM::VBICiv4i16:
2377 case ARM::VBICiv2i32:
Owen Andersona6804442011-09-01 23:23:50 +00002378 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2379 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002380 break;
2381 case ARM::VORRiv8i16:
2382 case ARM::VORRiv4i32:
2383 case ARM::VBICiv8i16:
2384 case ARM::VBICiv4i32:
Owen Andersona6804442011-09-01 23:23:50 +00002385 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2386 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002387 break;
2388 default:
2389 break;
2390 }
2391
Owen Anderson83e3f672011-08-17 17:44:15 +00002392 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002393}
2394
Owen Andersona6804442011-09-01 23:23:50 +00002395static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002396 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002397 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002398
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002399 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2400 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2401 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2402 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2403 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2404
Owen Andersona6804442011-09-01 23:23:50 +00002405 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2406 return MCDisassembler::Fail;
2407 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2408 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002409 Inst.addOperand(MCOperand::CreateImm(8 << size));
2410
Owen Anderson83e3f672011-08-17 17:44:15 +00002411 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002412}
2413
Owen Andersona6804442011-09-01 23:23:50 +00002414static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002415 uint64_t Address, const void *Decoder) {
2416 Inst.addOperand(MCOperand::CreateImm(8 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002417 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002418}
2419
Owen Andersona6804442011-09-01 23:23:50 +00002420static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002421 uint64_t Address, const void *Decoder) {
2422 Inst.addOperand(MCOperand::CreateImm(16 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002423 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002424}
2425
Owen Andersona6804442011-09-01 23:23:50 +00002426static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002427 uint64_t Address, const void *Decoder) {
2428 Inst.addOperand(MCOperand::CreateImm(32 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002429 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002430}
2431
Owen Andersona6804442011-09-01 23:23:50 +00002432static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002433 uint64_t Address, const void *Decoder) {
2434 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002435 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002436}
2437
Owen Andersona6804442011-09-01 23:23:50 +00002438static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002439 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002440 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002441
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002442 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2443 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2444 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2445 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2446 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2447 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2448 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2449 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2450
Owen Andersona6804442011-09-01 23:23:50 +00002451 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2452 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002453 if (op) {
Owen Andersona6804442011-09-01 23:23:50 +00002454 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2455 return MCDisassembler::Fail; // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002456 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002457
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002458 for (unsigned i = 0; i < length; ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00002459 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder)))
2460 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002461 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002462
Owen Andersona6804442011-09-01 23:23:50 +00002463 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2464 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002465
Owen Anderson83e3f672011-08-17 17:44:15 +00002466 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002467}
2468
Owen Andersona6804442011-09-01 23:23:50 +00002469static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002470 uint64_t Address, const void *Decoder) {
2471 // The immediate needs to be a fully instantiated float. However, the
2472 // auto-generated decoder is only able to fill in some of the bits
2473 // necessary. For instance, the 'b' bit is replicated multiple times,
2474 // and is even present in inverted form in one bit. We do a little
2475 // binary parsing here to fill in those missing bits, and then
2476 // reinterpret it all as a float.
2477 union {
2478 uint32_t integer;
2479 float fp;
2480 } fp_conv;
2481
2482 fp_conv.integer = Val;
2483 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2484 fp_conv.integer |= b << 26;
2485 fp_conv.integer |= b << 27;
2486 fp_conv.integer |= b << 28;
2487 fp_conv.integer |= b << 29;
2488 fp_conv.integer |= (~b & 0x1) << 30;
2489
2490 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
James Molloyc047dca2011-09-01 18:02:14 +00002491 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002492}
2493
Owen Andersona6804442011-09-01 23:23:50 +00002494static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002495 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002496 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002497
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002498 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2499 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2500
Owen Andersona6804442011-09-01 23:23:50 +00002501 if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
2502 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002503
Owen Anderson96425c82011-08-26 18:09:22 +00002504 switch(Inst.getOpcode()) {
Owen Anderson1af7f722011-08-26 19:39:26 +00002505 default:
James Molloyc047dca2011-09-01 18:02:14 +00002506 return MCDisassembler::Fail;
Owen Anderson96425c82011-08-26 18:09:22 +00002507 case ARM::tADR:
Owen Anderson9f7e8312011-08-26 21:47:57 +00002508 break; // tADR does not explicitly represent the PC as an operand.
Owen Anderson96425c82011-08-26 18:09:22 +00002509 case ARM::tADDrSPi:
2510 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2511 break;
Owen Anderson96425c82011-08-26 18:09:22 +00002512 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002513
2514 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002515 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002516}
2517
Owen Andersona6804442011-09-01 23:23:50 +00002518static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002519 uint64_t Address, const void *Decoder) {
2520 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002521 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002522}
2523
Owen Andersona6804442011-09-01 23:23:50 +00002524static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002525 uint64_t Address, const void *Decoder) {
2526 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
James Molloyc047dca2011-09-01 18:02:14 +00002527 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002528}
2529
Owen Andersona6804442011-09-01 23:23:50 +00002530static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002531 uint64_t Address, const void *Decoder) {
2532 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002533 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002534}
2535
Owen Andersona6804442011-09-01 23:23:50 +00002536static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002537 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002538 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002539
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002540 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2541 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2542
Owen Andersona6804442011-09-01 23:23:50 +00002543 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2544 return MCDisassembler::Fail;
2545 if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
2546 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002547
Owen Anderson83e3f672011-08-17 17:44:15 +00002548 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002549}
2550
Owen Andersona6804442011-09-01 23:23:50 +00002551static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002552 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002553 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002554
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002555 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2556 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2557
Owen Andersona6804442011-09-01 23:23:50 +00002558 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2559 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002560 Inst.addOperand(MCOperand::CreateImm(imm));
2561
Owen Anderson83e3f672011-08-17 17:44:15 +00002562 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002563}
2564
Owen Andersona6804442011-09-01 23:23:50 +00002565static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002566 uint64_t Address, const void *Decoder) {
2567 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2568
James Molloyc047dca2011-09-01 18:02:14 +00002569 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002570}
2571
Owen Andersona6804442011-09-01 23:23:50 +00002572static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002573 uint64_t Address, const void *Decoder) {
2574 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002575 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002576
James Molloyc047dca2011-09-01 18:02:14 +00002577 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002578}
2579
Owen Andersona6804442011-09-01 23:23:50 +00002580static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002581 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002582 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002583
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002584 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2585 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2586 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2587
Owen Andersona6804442011-09-01 23:23:50 +00002588 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2589 return MCDisassembler::Fail;
2590 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
2591 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002592 Inst.addOperand(MCOperand::CreateImm(imm));
2593
Owen Anderson83e3f672011-08-17 17:44:15 +00002594 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002595}
2596
Owen Andersona6804442011-09-01 23:23:50 +00002597static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002598 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002599 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002600
Owen Anderson82265a22011-08-23 17:51:38 +00002601 switch (Inst.getOpcode()) {
2602 case ARM::t2PLDs:
2603 case ARM::t2PLDWs:
2604 case ARM::t2PLIs:
2605 break;
2606 default: {
2607 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Andersona6804442011-09-01 23:23:50 +00002608 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2609 return MCDisassembler::Fail;
Owen Anderson82265a22011-08-23 17:51:38 +00002610 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002611 }
2612
2613 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2614 if (Rn == 0xF) {
2615 switch (Inst.getOpcode()) {
2616 case ARM::t2LDRBs:
2617 Inst.setOpcode(ARM::t2LDRBpci);
2618 break;
2619 case ARM::t2LDRHs:
2620 Inst.setOpcode(ARM::t2LDRHpci);
2621 break;
2622 case ARM::t2LDRSHs:
2623 Inst.setOpcode(ARM::t2LDRSHpci);
2624 break;
2625 case ARM::t2LDRSBs:
2626 Inst.setOpcode(ARM::t2LDRSBpci);
2627 break;
2628 case ARM::t2PLDs:
2629 Inst.setOpcode(ARM::t2PLDi12);
2630 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2631 break;
2632 default:
James Molloyc047dca2011-09-01 18:02:14 +00002633 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002634 }
2635
2636 int imm = fieldFromInstruction32(Insn, 0, 12);
2637 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2638 Inst.addOperand(MCOperand::CreateImm(imm));
2639
Owen Anderson83e3f672011-08-17 17:44:15 +00002640 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002641 }
2642
2643 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2644 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2645 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Andersona6804442011-09-01 23:23:50 +00002646 if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
2647 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002648
Owen Anderson83e3f672011-08-17 17:44:15 +00002649 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002650}
2651
Owen Andersona6804442011-09-01 23:23:50 +00002652static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002653 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002654 int imm = Val & 0xFF;
2655 if (!(Val & 0x100)) imm *= -1;
2656 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2657
James Molloyc047dca2011-09-01 18:02:14 +00002658 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002659}
2660
Owen Andersona6804442011-09-01 23:23:50 +00002661static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002662 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002663 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002664
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002665 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2666 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2667
Owen Andersona6804442011-09-01 23:23:50 +00002668 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2669 return MCDisassembler::Fail;
2670 if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
2671 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002672
Owen Anderson83e3f672011-08-17 17:44:15 +00002673 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002674}
2675
Owen Andersona6804442011-09-01 23:23:50 +00002676static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002677 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002678 int imm = Val & 0xFF;
2679 if (!(Val & 0x100)) imm *= -1;
2680 Inst.addOperand(MCOperand::CreateImm(imm));
2681
James Molloyc047dca2011-09-01 18:02:14 +00002682 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002683}
2684
2685
Owen Andersona6804442011-09-01 23:23:50 +00002686static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002687 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002688 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002689
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002690 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2691 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2692
2693 // Some instructions always use an additive offset.
2694 switch (Inst.getOpcode()) {
2695 case ARM::t2LDRT:
2696 case ARM::t2LDRBT:
2697 case ARM::t2LDRHT:
2698 case ARM::t2LDRSBT:
2699 case ARM::t2LDRSHT:
2700 imm |= 0x100;
2701 break;
2702 default:
2703 break;
2704 }
2705
Owen Andersona6804442011-09-01 23:23:50 +00002706 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2707 return MCDisassembler::Fail;
2708 if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
2709 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002710
Owen Anderson83e3f672011-08-17 17:44:15 +00002711 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002712}
2713
2714
Owen Andersona6804442011-09-01 23:23:50 +00002715static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002716 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002717 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002718
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002719 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2720 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2721
Owen Andersona6804442011-09-01 23:23:50 +00002722 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2723 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002724 Inst.addOperand(MCOperand::CreateImm(imm));
2725
Owen Anderson83e3f672011-08-17 17:44:15 +00002726 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002727}
2728
2729
Owen Andersona6804442011-09-01 23:23:50 +00002730static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002731 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002732 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2733
2734 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2735 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2736 Inst.addOperand(MCOperand::CreateImm(imm));
2737
James Molloyc047dca2011-09-01 18:02:14 +00002738 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002739}
2740
Owen Andersona6804442011-09-01 23:23:50 +00002741static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002742 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002743 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002744
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002745 if (Inst.getOpcode() == ARM::tADDrSP) {
2746 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2747 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2748
Owen Andersona6804442011-09-01 23:23:50 +00002749 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
2750 return MCDisassembler::Fail;
2751 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
2752 return MCDisassembler::Fail;
Owen Anderson99906832011-08-25 18:30:18 +00002753 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002754 } else if (Inst.getOpcode() == ARM::tADDspr) {
2755 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2756
2757 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2758 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersona6804442011-09-01 23:23:50 +00002759 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2760 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002761 }
2762
Owen Anderson83e3f672011-08-17 17:44:15 +00002763 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002764}
2765
Owen Andersona6804442011-09-01 23:23:50 +00002766static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002767 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002768 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2769 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2770
2771 Inst.addOperand(MCOperand::CreateImm(imod));
2772 Inst.addOperand(MCOperand::CreateImm(flags));
2773
James Molloyc047dca2011-09-01 18:02:14 +00002774 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002775}
2776
Owen Andersona6804442011-09-01 23:23:50 +00002777static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002778 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002779 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002780 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2781 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2782
Owen Andersona6804442011-09-01 23:23:50 +00002783 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2784 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002785 Inst.addOperand(MCOperand::CreateImm(add));
2786
Owen Anderson83e3f672011-08-17 17:44:15 +00002787 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002788}
2789
Owen Andersona6804442011-09-01 23:23:50 +00002790static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002791 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002792 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002793 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002794}
2795
Owen Andersona6804442011-09-01 23:23:50 +00002796static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002797 uint64_t Address, const void *Decoder) {
2798 if (Val == 0xA || Val == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00002799 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002800
2801 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002802 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002803}
2804
Owen Andersona6804442011-09-01 23:23:50 +00002805static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002806DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2807 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002808 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002809
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002810 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2811 if (pred == 0xE || pred == 0xF) {
Owen Andersonb45b11b2011-08-31 22:00:41 +00002812 unsigned opc = fieldFromInstruction32(Insn, 4, 28);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002813 switch (opc) {
2814 default:
James Molloyc047dca2011-09-01 18:02:14 +00002815 return MCDisassembler::Fail;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002816 case 0xf3bf8f4:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002817 Inst.setOpcode(ARM::t2DSB);
2818 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002819 case 0xf3bf8f5:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002820 Inst.setOpcode(ARM::t2DMB);
2821 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002822 case 0xf3bf8f6:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002823 Inst.setOpcode(ARM::t2ISB);
Owen Anderson6de3c6f2011-09-07 17:55:19 +00002824 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002825 }
2826
2827 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002828 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002829 }
2830
2831 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2832 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2833 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2834 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2835 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2836
Owen Andersona6804442011-09-01 23:23:50 +00002837 if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
2838 return MCDisassembler::Fail;
2839 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2840 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002841
Owen Anderson83e3f672011-08-17 17:44:15 +00002842 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002843}
2844
2845// Decode a shifted immediate operand. These basically consist
2846// of an 8-bit value, and a 4-bit directive that specifies either
2847// a splat operation or a rotation.
Owen Andersona6804442011-09-01 23:23:50 +00002848static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002849 uint64_t Address, const void *Decoder) {
2850 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2851 if (ctrl == 0) {
2852 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2853 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2854 switch (byte) {
2855 case 0:
2856 Inst.addOperand(MCOperand::CreateImm(imm));
2857 break;
2858 case 1:
2859 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2860 break;
2861 case 2:
2862 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2863 break;
2864 case 3:
2865 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2866 (imm << 8) | imm));
2867 break;
2868 }
2869 } else {
2870 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2871 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2872 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2873 Inst.addOperand(MCOperand::CreateImm(imm));
2874 }
2875
James Molloyc047dca2011-09-01 18:02:14 +00002876 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002877}
2878
Owen Andersona6804442011-09-01 23:23:50 +00002879static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002880DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2881 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002882 Inst.addOperand(MCOperand::CreateImm(Val << 1));
James Molloyc047dca2011-09-01 18:02:14 +00002883 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002884}
2885
Owen Andersona6804442011-09-01 23:23:50 +00002886static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002887 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002888 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002889 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002890}
2891
Owen Andersona6804442011-09-01 23:23:50 +00002892static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002893 uint64_t Address, const void *Decoder) {
2894 switch (Val) {
2895 default:
James Molloyc047dca2011-09-01 18:02:14 +00002896 return MCDisassembler::Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002897 case 0xF: // SY
2898 case 0xE: // ST
2899 case 0xB: // ISH
2900 case 0xA: // ISHST
2901 case 0x7: // NSH
2902 case 0x6: // NSHST
2903 case 0x3: // OSH
2904 case 0x2: // OSHST
2905 break;
2906 }
2907
2908 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002909 return MCDisassembler::Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002910}
2911
Owen Andersona6804442011-09-01 23:23:50 +00002912static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002913 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +00002914 if (!Val) return MCDisassembler::Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002915 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002916 return MCDisassembler::Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002917}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002918
Owen Andersona6804442011-09-01 23:23:50 +00002919static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002920 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002921 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002922
Owen Anderson3f3570a2011-08-12 17:58:32 +00002923 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2924 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2925 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2926
James Molloyc047dca2011-09-01 18:02:14 +00002927 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002928
Owen Andersona6804442011-09-01 23:23:50 +00002929 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2930 return MCDisassembler::Fail;
2931 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
2932 return MCDisassembler::Fail;
2933 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2934 return MCDisassembler::Fail;
2935 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2936 return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002937
Owen Anderson83e3f672011-08-17 17:44:15 +00002938 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002939}
2940
2941
Owen Andersona6804442011-09-01 23:23:50 +00002942static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002943 uint64_t Address, const void *Decoder){
Owen Andersona6804442011-09-01 23:23:50 +00002944 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002945
Owen Andersoncbfc0442011-08-11 21:34:58 +00002946 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2947 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2948 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002949 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002950
Owen Andersona6804442011-09-01 23:23:50 +00002951 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2952 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002953
James Molloyc047dca2011-09-01 18:02:14 +00002954 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
2955 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002956
Owen Andersona6804442011-09-01 23:23:50 +00002957 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2958 return MCDisassembler::Fail;
2959 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
2960 return MCDisassembler::Fail;
2961 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2962 return MCDisassembler::Fail;
2963 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2964 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002965
Owen Anderson83e3f672011-08-17 17:44:15 +00002966 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002967}
2968
Owen Andersona6804442011-09-01 23:23:50 +00002969static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002970 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002971 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002972
2973 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2974 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2975 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2976 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2977 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2978 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2979
James Molloyc047dca2011-09-01 18:02:14 +00002980 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002981
Owen Andersona6804442011-09-01 23:23:50 +00002982 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2983 return MCDisassembler::Fail;
2984 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2985 return MCDisassembler::Fail;
2986 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
2987 return MCDisassembler::Fail;
2988 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2989 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002990
2991 return S;
2992}
2993
Owen Andersona6804442011-09-01 23:23:50 +00002994static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002995 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002996 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002997
2998 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2999 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3000 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3001 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3002 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3003 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3004 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3005
James Molloyc047dca2011-09-01 18:02:14 +00003006 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
3007 if (Rm == 0xF) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003008
Owen Andersona6804442011-09-01 23:23:50 +00003009 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3010 return MCDisassembler::Fail;
3011 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3012 return MCDisassembler::Fail;
3013 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3014 return MCDisassembler::Fail;
3015 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3016 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003017
3018 return S;
3019}
3020
3021
Owen Andersona6804442011-09-01 23:23:50 +00003022static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003023 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003024 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003025
Owen Anderson7cdbf082011-08-12 18:12:39 +00003026 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3027 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3028 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3029 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3030 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3031 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00003032
James Molloyc047dca2011-09-01 18:02:14 +00003033 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003034
Owen Andersona6804442011-09-01 23:23:50 +00003035 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3036 return MCDisassembler::Fail;
3037 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3038 return MCDisassembler::Fail;
3039 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
3040 return MCDisassembler::Fail;
3041 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3042 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003043
Owen Anderson83e3f672011-08-17 17:44:15 +00003044 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003045}
3046
Owen Andersona6804442011-09-01 23:23:50 +00003047static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003048 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003049 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003050
Owen Anderson7cdbf082011-08-12 18:12:39 +00003051 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3052 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3053 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3054 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3055 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3056 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3057
James Molloyc047dca2011-09-01 18:02:14 +00003058 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003059
Owen Andersona6804442011-09-01 23:23:50 +00003060 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3061 return MCDisassembler::Fail;
3062 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3063 return MCDisassembler::Fail;
3064 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3065 return MCDisassembler::Fail;
3066 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3067 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003068
Owen Anderson83e3f672011-08-17 17:44:15 +00003069 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003070}
Owen Anderson7a2e1772011-08-15 18:44:44 +00003071
Owen Andersona6804442011-09-01 23:23:50 +00003072static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003073 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003074 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003075
Owen Anderson7a2e1772011-08-15 18:44:44 +00003076 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3077 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3078 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3079 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3080 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3081
3082 unsigned align = 0;
3083 unsigned index = 0;
3084 switch (size) {
3085 default:
James Molloyc047dca2011-09-01 18:02:14 +00003086 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003087 case 0:
3088 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003089 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003090 index = fieldFromInstruction32(Insn, 5, 3);
3091 break;
3092 case 1:
3093 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003094 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003095 index = fieldFromInstruction32(Insn, 6, 2);
3096 if (fieldFromInstruction32(Insn, 4, 1))
3097 align = 2;
3098 break;
3099 case 2:
3100 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003101 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003102 index = fieldFromInstruction32(Insn, 7, 1);
3103 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3104 align = 4;
3105 }
3106
Owen Andersona6804442011-09-01 23:23:50 +00003107 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3108 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003109 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003110 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3111 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003112 }
Owen Andersona6804442011-09-01 23:23:50 +00003113 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3114 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003115 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003116 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003117 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003118 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3119 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003120 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003121 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003122 }
3123
Owen Andersona6804442011-09-01 23:23:50 +00003124 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3125 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003126 Inst.addOperand(MCOperand::CreateImm(index));
3127
Owen Anderson83e3f672011-08-17 17:44:15 +00003128 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003129}
3130
Owen Andersona6804442011-09-01 23:23:50 +00003131static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003132 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003133 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003134
Owen Anderson7a2e1772011-08-15 18:44:44 +00003135 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3136 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3137 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3138 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3139 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3140
3141 unsigned align = 0;
3142 unsigned index = 0;
3143 switch (size) {
3144 default:
James Molloyc047dca2011-09-01 18:02:14 +00003145 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003146 case 0:
3147 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003148 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003149 index = fieldFromInstruction32(Insn, 5, 3);
3150 break;
3151 case 1:
3152 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003153 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003154 index = fieldFromInstruction32(Insn, 6, 2);
3155 if (fieldFromInstruction32(Insn, 4, 1))
3156 align = 2;
3157 break;
3158 case 2:
3159 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003160 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003161 index = fieldFromInstruction32(Insn, 7, 1);
3162 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3163 align = 4;
3164 }
3165
3166 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003167 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3168 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003169 }
Owen Andersona6804442011-09-01 23:23:50 +00003170 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3171 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003172 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003173 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003174 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003175 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3176 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003177 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003178 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003179 }
3180
Owen Andersona6804442011-09-01 23:23:50 +00003181 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3182 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003183 Inst.addOperand(MCOperand::CreateImm(index));
3184
Owen Anderson83e3f672011-08-17 17:44:15 +00003185 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003186}
3187
3188
Owen Andersona6804442011-09-01 23:23:50 +00003189static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003190 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003191 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003192
Owen Anderson7a2e1772011-08-15 18:44:44 +00003193 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3194 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3195 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3196 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3197 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3198
3199 unsigned align = 0;
3200 unsigned index = 0;
3201 unsigned inc = 1;
3202 switch (size) {
3203 default:
James Molloyc047dca2011-09-01 18:02:14 +00003204 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003205 case 0:
3206 index = fieldFromInstruction32(Insn, 5, 3);
3207 if (fieldFromInstruction32(Insn, 4, 1))
3208 align = 2;
3209 break;
3210 case 1:
3211 index = fieldFromInstruction32(Insn, 6, 2);
3212 if (fieldFromInstruction32(Insn, 4, 1))
3213 align = 4;
3214 if (fieldFromInstruction32(Insn, 5, 1))
3215 inc = 2;
3216 break;
3217 case 2:
3218 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003219 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003220 index = fieldFromInstruction32(Insn, 7, 1);
3221 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3222 align = 8;
3223 if (fieldFromInstruction32(Insn, 6, 1))
3224 inc = 2;
3225 break;
3226 }
3227
Owen Andersona6804442011-09-01 23:23:50 +00003228 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3229 return MCDisassembler::Fail;
3230 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3231 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003232 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003233 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3234 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003235 }
Owen Andersona6804442011-09-01 23:23:50 +00003236 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3237 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003238 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003239 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003240 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003241 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3242 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003243 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003244 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003245 }
3246
Owen Andersona6804442011-09-01 23:23:50 +00003247 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3248 return MCDisassembler::Fail;
3249 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3250 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003251 Inst.addOperand(MCOperand::CreateImm(index));
3252
Owen Anderson83e3f672011-08-17 17:44:15 +00003253 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003254}
3255
Owen Andersona6804442011-09-01 23:23:50 +00003256static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003257 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003258 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003259
Owen Anderson7a2e1772011-08-15 18:44:44 +00003260 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3261 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3262 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3263 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3264 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3265
3266 unsigned align = 0;
3267 unsigned index = 0;
3268 unsigned inc = 1;
3269 switch (size) {
3270 default:
James Molloyc047dca2011-09-01 18:02:14 +00003271 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003272 case 0:
3273 index = fieldFromInstruction32(Insn, 5, 3);
3274 if (fieldFromInstruction32(Insn, 4, 1))
3275 align = 2;
3276 break;
3277 case 1:
3278 index = fieldFromInstruction32(Insn, 6, 2);
3279 if (fieldFromInstruction32(Insn, 4, 1))
3280 align = 4;
3281 if (fieldFromInstruction32(Insn, 5, 1))
3282 inc = 2;
3283 break;
3284 case 2:
3285 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003286 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003287 index = fieldFromInstruction32(Insn, 7, 1);
3288 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3289 align = 8;
3290 if (fieldFromInstruction32(Insn, 6, 1))
3291 inc = 2;
3292 break;
3293 }
3294
3295 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003296 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3297 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003298 }
Owen Andersona6804442011-09-01 23:23:50 +00003299 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3300 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003301 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003302 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003303 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003304 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3305 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003306 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003307 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003308 }
3309
Owen Andersona6804442011-09-01 23:23:50 +00003310 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3311 return MCDisassembler::Fail;
3312 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3313 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003314 Inst.addOperand(MCOperand::CreateImm(index));
3315
Owen Anderson83e3f672011-08-17 17:44:15 +00003316 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003317}
3318
3319
Owen Andersona6804442011-09-01 23:23:50 +00003320static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003321 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003322 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003323
Owen Anderson7a2e1772011-08-15 18:44:44 +00003324 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3325 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3326 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3327 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3328 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3329
3330 unsigned align = 0;
3331 unsigned index = 0;
3332 unsigned inc = 1;
3333 switch (size) {
3334 default:
James Molloyc047dca2011-09-01 18:02:14 +00003335 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003336 case 0:
3337 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003338 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003339 index = fieldFromInstruction32(Insn, 5, 3);
3340 break;
3341 case 1:
3342 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003343 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003344 index = fieldFromInstruction32(Insn, 6, 2);
3345 if (fieldFromInstruction32(Insn, 5, 1))
3346 inc = 2;
3347 break;
3348 case 2:
3349 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003350 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003351 index = fieldFromInstruction32(Insn, 7, 1);
3352 if (fieldFromInstruction32(Insn, 6, 1))
3353 inc = 2;
3354 break;
3355 }
3356
Owen Andersona6804442011-09-01 23:23:50 +00003357 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3358 return MCDisassembler::Fail;
3359 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3360 return MCDisassembler::Fail;
3361 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3362 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003363
3364 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003365 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3366 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003367 }
Owen Andersona6804442011-09-01 23:23:50 +00003368 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3369 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003370 Inst.addOperand(MCOperand::CreateImm(align));
Owen Andersoneaca9282011-08-30 22:58:27 +00003371 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003372 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003373 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3374 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003375 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003376 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003377 }
3378
Owen Andersona6804442011-09-01 23:23:50 +00003379 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3380 return MCDisassembler::Fail;
3381 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3382 return MCDisassembler::Fail;
3383 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3384 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003385 Inst.addOperand(MCOperand::CreateImm(index));
3386
Owen Anderson83e3f672011-08-17 17:44:15 +00003387 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003388}
3389
Owen Andersona6804442011-09-01 23:23:50 +00003390static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003391 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003392 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003393
Owen Anderson7a2e1772011-08-15 18:44:44 +00003394 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3395 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3396 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3397 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3398 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3399
3400 unsigned align = 0;
3401 unsigned index = 0;
3402 unsigned inc = 1;
3403 switch (size) {
3404 default:
James Molloyc047dca2011-09-01 18:02:14 +00003405 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003406 case 0:
3407 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003408 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003409 index = fieldFromInstruction32(Insn, 5, 3);
3410 break;
3411 case 1:
3412 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003413 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003414 index = fieldFromInstruction32(Insn, 6, 2);
3415 if (fieldFromInstruction32(Insn, 5, 1))
3416 inc = 2;
3417 break;
3418 case 2:
3419 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003420 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003421 index = fieldFromInstruction32(Insn, 7, 1);
3422 if (fieldFromInstruction32(Insn, 6, 1))
3423 inc = 2;
3424 break;
3425 }
3426
3427 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003428 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3429 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003430 }
Owen Andersona6804442011-09-01 23:23:50 +00003431 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3432 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003433 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003434 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003435 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003436 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3437 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003438 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003439 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003440 }
3441
Owen Andersona6804442011-09-01 23:23:50 +00003442 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3443 return MCDisassembler::Fail;
3444 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3445 return MCDisassembler::Fail;
3446 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3447 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003448 Inst.addOperand(MCOperand::CreateImm(index));
3449
Owen Anderson83e3f672011-08-17 17:44:15 +00003450 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003451}
3452
3453
Owen Andersona6804442011-09-01 23:23:50 +00003454static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003455 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003456 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003457
Owen Anderson7a2e1772011-08-15 18:44:44 +00003458 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3459 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3460 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3461 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3462 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3463
3464 unsigned align = 0;
3465 unsigned index = 0;
3466 unsigned inc = 1;
3467 switch (size) {
3468 default:
James Molloyc047dca2011-09-01 18:02:14 +00003469 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003470 case 0:
3471 if (fieldFromInstruction32(Insn, 4, 1))
3472 align = 4;
3473 index = fieldFromInstruction32(Insn, 5, 3);
3474 break;
3475 case 1:
3476 if (fieldFromInstruction32(Insn, 4, 1))
3477 align = 8;
3478 index = fieldFromInstruction32(Insn, 6, 2);
3479 if (fieldFromInstruction32(Insn, 5, 1))
3480 inc = 2;
3481 break;
3482 case 2:
3483 if (fieldFromInstruction32(Insn, 4, 2))
3484 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3485 index = fieldFromInstruction32(Insn, 7, 1);
3486 if (fieldFromInstruction32(Insn, 6, 1))
3487 inc = 2;
3488 break;
3489 }
3490
Owen Andersona6804442011-09-01 23:23:50 +00003491 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3492 return MCDisassembler::Fail;
3493 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3494 return MCDisassembler::Fail;
3495 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3496 return MCDisassembler::Fail;
3497 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3498 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003499
3500 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003501 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3502 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003503 }
Owen Andersona6804442011-09-01 23:23:50 +00003504 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3505 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003506 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003507 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003508 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003509 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3510 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003511 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003512 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003513 }
3514
Owen Andersona6804442011-09-01 23:23:50 +00003515 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3516 return MCDisassembler::Fail;
3517 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3518 return MCDisassembler::Fail;
3519 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3520 return MCDisassembler::Fail;
3521 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3522 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003523 Inst.addOperand(MCOperand::CreateImm(index));
3524
Owen Anderson83e3f672011-08-17 17:44:15 +00003525 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003526}
3527
Owen Andersona6804442011-09-01 23:23:50 +00003528static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003529 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003530 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003531
Owen Anderson7a2e1772011-08-15 18:44:44 +00003532 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3533 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3534 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3535 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3536 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3537
3538 unsigned align = 0;
3539 unsigned index = 0;
3540 unsigned inc = 1;
3541 switch (size) {
3542 default:
James Molloyc047dca2011-09-01 18:02:14 +00003543 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003544 case 0:
3545 if (fieldFromInstruction32(Insn, 4, 1))
3546 align = 4;
3547 index = fieldFromInstruction32(Insn, 5, 3);
3548 break;
3549 case 1:
3550 if (fieldFromInstruction32(Insn, 4, 1))
3551 align = 8;
3552 index = fieldFromInstruction32(Insn, 6, 2);
3553 if (fieldFromInstruction32(Insn, 5, 1))
3554 inc = 2;
3555 break;
3556 case 2:
3557 if (fieldFromInstruction32(Insn, 4, 2))
3558 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3559 index = fieldFromInstruction32(Insn, 7, 1);
3560 if (fieldFromInstruction32(Insn, 6, 1))
3561 inc = 2;
3562 break;
3563 }
3564
3565 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003566 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3567 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003568 }
Owen Andersona6804442011-09-01 23:23:50 +00003569 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3570 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003571 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003572 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003573 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003574 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3575 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003576 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003577 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003578 }
3579
Owen Andersona6804442011-09-01 23:23:50 +00003580 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3581 return MCDisassembler::Fail;
3582 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3583 return MCDisassembler::Fail;
3584 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3585 return MCDisassembler::Fail;
3586 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3587 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003588 Inst.addOperand(MCOperand::CreateImm(index));
3589
Owen Anderson83e3f672011-08-17 17:44:15 +00003590 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003591}
3592
Owen Andersona6804442011-09-01 23:23:50 +00003593static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003594 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003595 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003596 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3597 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3598 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3599 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3600 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3601
3602 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003603 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003604
Owen Andersona6804442011-09-01 23:23:50 +00003605 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3606 return MCDisassembler::Fail;
3607 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3608 return MCDisassembler::Fail;
3609 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3610 return MCDisassembler::Fail;
3611 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3612 return MCDisassembler::Fail;
3613 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3614 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003615
3616 return S;
3617}
3618
Owen Andersona6804442011-09-01 23:23:50 +00003619static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003620 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003621 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003622 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3623 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3624 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3625 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3626 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3627
3628 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003629 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003630
Owen Andersona6804442011-09-01 23:23:50 +00003631 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3632 return MCDisassembler::Fail;
3633 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3634 return MCDisassembler::Fail;
3635 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3636 return MCDisassembler::Fail;
3637 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3638 return MCDisassembler::Fail;
3639 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3640 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003641
3642 return S;
3643}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00003644
Owen Andersona6804442011-09-01 23:23:50 +00003645static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoneaca9282011-08-30 22:58:27 +00003646 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003647 DecodeStatus S = MCDisassembler::Success;
Owen Andersoneaca9282011-08-30 22:58:27 +00003648 unsigned pred = fieldFromInstruction16(Insn, 4, 4);
3649 // The InstPrinter needs to have the low bit of the predicate in
3650 // the mask operand to be able to print it properly.
3651 unsigned mask = fieldFromInstruction16(Insn, 0, 5);
3652
3653 if (pred == 0xF) {
3654 pred = 0xE;
James Molloyc047dca2011-09-01 18:02:14 +00003655 S = MCDisassembler::SoftFail;
Owen Andersone234d022011-08-24 17:21:43 +00003656 }
3657
Owen Andersoneaca9282011-08-30 22:58:27 +00003658 if ((mask & 0xF) == 0) {
3659 // Preserve the high bit of the mask, which is the low bit of
3660 // the predicate.
3661 mask &= 0x10;
3662 mask |= 0x8;
James Molloyc047dca2011-09-01 18:02:14 +00003663 S = MCDisassembler::SoftFail;
Owen Andersonf4408202011-08-24 22:40:22 +00003664 }
Owen Andersoneaca9282011-08-30 22:58:27 +00003665
3666 Inst.addOperand(MCOperand::CreateImm(pred));
3667 Inst.addOperand(MCOperand::CreateImm(mask));
Owen Andersonf4408202011-08-24 22:40:22 +00003668 return S;
3669}