blob: 06499db10d0cfa0ea2abda1c5b93c2cc23778c0d [file] [log] [blame]
Chris Lattner85093632008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// Methods common to all machine instructions.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2682ea02009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman91057512009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Cheng2682ea02009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Chris Lattner40918f92010-03-13 08:14:18 +000018#include "llvm/Metadata.h"
Chris Lattner03fe75d2009-12-28 08:30:43 +000019#include "llvm/Type.h"
Chris Lattner1b989192007-12-31 04:13:23 +000020#include "llvm/Value.h"
Dan Gohman915d8722009-09-23 01:33:16 +000021#include "llvm/Assembly/Writer.h"
Evan Cheng11fd5492010-03-03 01:44:33 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman4e3bb1b2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattnere45742f2008-01-01 01:12:31 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner40918f92010-03-13 08:14:18 +000027#include "llvm/MC/MCSymbol.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/Target/TargetMachine.h"
Evan Cheng13d1c292008-01-31 09:59:15 +000029#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner8eaa5a92008-01-07 07:42:25 +000030#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmaneef78172009-10-07 17:38:06 +000032#include "llvm/Analysis/AliasAnalysis.h"
Argiris Kirtzidis5b02f4c2009-04-30 23:22:31 +000033#include "llvm/Analysis/DebugInfo.h"
David Greene8f4f4912010-01-04 23:48:20 +000034#include "llvm/Support/Debug.h"
Edwin Török675d5622009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Dan Gohman8b3b5172008-07-17 23:49:46 +000036#include "llvm/Support/LeakDetector.h"
Dan Gohmanac6f8922008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattner24ae2a92008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Dan Gohman98beebe2008-08-20 15:58:01 +000039#include "llvm/ADT/FoldingSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040using namespace llvm;
41
Chris Lattner7f2d3b82007-12-30 21:56:09 +000042//===----------------------------------------------------------------------===//
43// MachineOperand Implementation
44//===----------------------------------------------------------------------===//
45
Chris Lattnere45742f2008-01-01 01:12:31 +000046/// AddRegOperandToRegInfo - Add this register operand to the specified
47/// MachineRegisterInfo. If it is null, then the next/prev fields should be
48/// explicitly nulled out.
49void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000050 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattnere45742f2008-01-01 01:12:31 +000051
52 // If the reginfo pointer is null, just explicitly null out or next/prev
53 // pointers, to ensure they are not garbage.
54 if (RegInfo == 0) {
55 Contents.Reg.Prev = 0;
56 Contents.Reg.Next = 0;
57 return;
58 }
59
60 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner6fc812d2008-01-01 21:08:22 +000061 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattnere45742f2008-01-01 01:12:31 +000062
Chris Lattner6fc812d2008-01-01 21:08:22 +000063 // For SSA values, we prefer to keep the definition at the start of the list.
64 // we do this by skipping over the definition if it is at the head of the
65 // list.
66 if (*Head && (*Head)->isDef())
67 Head = &(*Head)->Contents.Reg.Next;
68
69 Contents.Reg.Next = *Head;
Chris Lattnere45742f2008-01-01 01:12:31 +000070 if (Contents.Reg.Next) {
71 assert(getReg() == Contents.Reg.Next->getReg() &&
72 "Different regs on the same list!");
73 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
74 }
75
Chris Lattner6fc812d2008-01-01 21:08:22 +000076 Contents.Reg.Prev = Head;
77 *Head = this;
Chris Lattnere45742f2008-01-01 01:12:31 +000078}
79
Dan Gohman8ff914c2009-04-15 01:17:37 +000080/// RemoveRegOperandFromRegInfo - Remove this register operand from the
81/// MachineRegisterInfo it is linked with.
82void MachineOperand::RemoveRegOperandFromRegInfo() {
83 assert(isOnRegUseList() && "Reg operand is not on a use list");
84 // Unlink this from the doubly linked list of operands.
85 MachineOperand *NextOp = Contents.Reg.Next;
86 *Contents.Reg.Prev = NextOp;
87 if (NextOp) {
88 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
89 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
90 }
91 Contents.Reg.Prev = 0;
92 Contents.Reg.Next = 0;
93}
94
Chris Lattnere45742f2008-01-01 01:12:31 +000095void MachineOperand::setReg(unsigned Reg) {
96 if (getReg() == Reg) return; // No change.
97
98 // Otherwise, we have to change the register. If this operand is embedded
99 // into a machine function, we need to update the old and new register's
100 // use/def lists.
101 if (MachineInstr *MI = getParent())
102 if (MachineBasicBlock *MBB = MI->getParent())
103 if (MachineFunction *MF = MBB->getParent()) {
104 RemoveRegOperandFromRegInfo();
105 Contents.Reg.RegNo = Reg;
106 AddRegOperandToRegInfo(&MF->getRegInfo());
107 return;
108 }
109
110 // Otherwise, just change the register, no problem. :)
111 Contents.Reg.RegNo = Reg;
112}
113
114/// ChangeToImmediate - Replace this operand with a new immediate operand of
115/// the specified value. If an operand is known to be an immediate already,
116/// the setImm method should be used.
117void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
118 // If this operand is currently a register operand, and if this is in a
119 // function, deregister the operand from the register's use/def list.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000120 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattnere45742f2008-01-01 01:12:31 +0000121 getParent()->getParent()->getParent())
122 RemoveRegOperandFromRegInfo();
123
124 OpKind = MO_Immediate;
125 Contents.ImmVal = ImmVal;
126}
127
128/// ChangeToRegister - Replace this operand with a new register operand of
129/// the specified value. If an operand is known to be an register already,
130/// the setReg method should be used.
131void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesendb9d33b2010-02-10 00:41:49 +0000132 bool isKill, bool isDead, bool isUndef,
133 bool isDebug) {
Chris Lattnere45742f2008-01-01 01:12:31 +0000134 // If this operand is already a register operand, use setReg to update the
135 // register's use/def lists.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000136 if (isReg()) {
Dale Johannesen1b0c5782008-09-14 01:44:36 +0000137 assert(!isEarlyClobber());
Chris Lattnere45742f2008-01-01 01:12:31 +0000138 setReg(Reg);
139 } else {
140 // Otherwise, change this to a register and set the reg#.
141 OpKind = MO_Register;
142 Contents.Reg.RegNo = Reg;
143
144 // If this operand is embedded in a function, add the operand to the
145 // register's use/def list.
146 if (MachineInstr *MI = getParent())
147 if (MachineBasicBlock *MBB = MI->getParent())
148 if (MachineFunction *MF = MBB->getParent())
149 AddRegOperandToRegInfo(&MF->getRegInfo());
150 }
151
152 IsDef = isDef;
153 IsImp = isImp;
154 IsKill = isKill;
155 IsDead = isDead;
Evan Cheng9c73db12009-06-30 08:49:04 +0000156 IsUndef = isUndef;
Dale Johannesen1b0c5782008-09-14 01:44:36 +0000157 IsEarlyClobber = false;
Dale Johannesendb9d33b2010-02-10 00:41:49 +0000158 IsDebug = isDebug;
Chris Lattnere45742f2008-01-01 01:12:31 +0000159 SubReg = 0;
160}
161
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000162/// isIdenticalTo - Return true if this operand is identical to the specified
163/// operand.
164bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000165 if (getType() != Other.getType() ||
166 getTargetFlags() != Other.getTargetFlags())
167 return false;
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000168
169 switch (getType()) {
Edwin Törökbd448e32009-07-14 16:55:14 +0000170 default: llvm_unreachable("Unrecognized operand type");
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000171 case MachineOperand::MO_Register:
172 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
173 getSubReg() == Other.getSubReg();
174 case MachineOperand::MO_Immediate:
175 return getImm() == Other.getImm();
Nate Begeman6a38ec32008-02-14 07:39:30 +0000176 case MachineOperand::MO_FPImmediate:
177 return getFPImm() == Other.getFPImm();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000178 case MachineOperand::MO_MachineBasicBlock:
179 return getMBB() == Other.getMBB();
180 case MachineOperand::MO_FrameIndex:
Chris Lattner6017d482007-12-30 23:10:15 +0000181 return getIndex() == Other.getIndex();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000182 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner6017d482007-12-30 23:10:15 +0000183 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000184 case MachineOperand::MO_JumpTableIndex:
Chris Lattner6017d482007-12-30 23:10:15 +0000185 return getIndex() == Other.getIndex();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000186 case MachineOperand::MO_GlobalAddress:
187 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
188 case MachineOperand::MO_ExternalSymbol:
189 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
190 getOffset() == Other.getOffset();
Dan Gohman91057512009-10-30 01:27:03 +0000191 case MachineOperand::MO_BlockAddress:
192 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner40918f92010-03-13 08:14:18 +0000193 case MachineOperand::MO_MCSymbol:
194 return getMCSymbol() == Other.getMCSymbol();
Chris Lattnereb237b42010-04-07 18:03:19 +0000195 case MachineOperand::MO_Metadata:
196 return getMetadata() == Other.getMetadata();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000197 }
198}
199
200/// print - Print the specified machine operand.
201///
Mon P Wang2f2cd302008-10-10 01:43:55 +0000202void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80164f22009-11-09 19:38:45 +0000203 // If the instruction is embedded into a basic block, we can find the
204 // target info for the instruction.
205 if (!TM)
206 if (const MachineInstr *MI = getParent())
207 if (const MachineBasicBlock *MBB = MI->getParent())
208 if (const MachineFunction *MF = MBB->getParent())
209 TM = &MF->getTarget();
210
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000211 switch (getType()) {
212 case MachineOperand::MO_Register:
Dan Gohman1e57df32008-02-10 18:45:23 +0000213 if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000214 OS << "%reg" << getReg();
215 } else {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000216 if (TM)
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000217 OS << "%" << TM->getRegisterInfo()->get(getReg()).Name;
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000218 else
Dan Gohman57b31652009-10-31 20:19:03 +0000219 OS << "%physreg" << getReg();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000220 }
Dan Gohman4849d102008-12-18 21:51:27 +0000221
Evan Cheng9c73db12009-06-30 08:49:04 +0000222 if (getSubReg() != 0)
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000223 OS << ':' << getSubReg();
Dan Gohman4849d102008-12-18 21:51:27 +0000224
Evan Cheng9c73db12009-06-30 08:49:04 +0000225 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
226 isEarlyClobber()) {
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000227 OS << '<';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000228 bool NeedComma = false;
Evan Chengb71c46c2009-10-14 23:37:31 +0000229 if (isDef()) {
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000230 if (NeedComma) OS << ',';
Dale Johannesen38438f72008-09-12 17:49:03 +0000231 if (isEarlyClobber())
232 OS << "earlyclobber,";
Evan Chengb71c46c2009-10-14 23:37:31 +0000233 if (isImplicit())
234 OS << "imp-";
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000235 OS << "def";
236 NeedComma = true;
Evan Cheng8c56cfc2009-10-21 07:56:02 +0000237 } else if (isImplicit()) {
Evan Chengb71c46c2009-10-14 23:37:31 +0000238 OS << "imp-use";
Evan Cheng8c56cfc2009-10-21 07:56:02 +0000239 NeedComma = true;
240 }
Evan Chengb71c46c2009-10-14 23:37:31 +0000241
Evan Cheng9c73db12009-06-30 08:49:04 +0000242 if (isKill() || isDead() || isUndef()) {
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000243 if (NeedComma) OS << ',';
Bill Wendling733f0fd2008-02-24 00:56:13 +0000244 if (isKill()) OS << "kill";
245 if (isDead()) OS << "dead";
Evan Cheng9c73db12009-06-30 08:49:04 +0000246 if (isUndef()) {
247 if (isKill() || isDead())
248 OS << ',';
249 OS << "undef";
250 }
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000251 }
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000252 OS << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000253 }
254 break;
255 case MachineOperand::MO_Immediate:
256 OS << getImm();
257 break;
Nate Begeman6a38ec32008-02-14 07:39:30 +0000258 case MachineOperand::MO_FPImmediate:
Chris Lattner82cdc062009-10-05 05:54:46 +0000259 if (getFPImm()->getType()->isFloatTy())
Nate Begeman6a38ec32008-02-14 07:39:30 +0000260 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000261 else
Nate Begeman6a38ec32008-02-14 07:39:30 +0000262 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman6a38ec32008-02-14 07:39:30 +0000263 break;
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000264 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman57b31652009-10-31 20:19:03 +0000265 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000266 break;
267 case MachineOperand::MO_FrameIndex:
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000268 OS << "<fi#" << getIndex() << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000269 break;
270 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner6017d482007-12-30 23:10:15 +0000271 OS << "<cp#" << getIndex();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000272 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000273 OS << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000274 break;
275 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000276 OS << "<jt#" << getIndex() << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000277 break;
278 case MachineOperand::MO_GlobalAddress:
Dan Gohman40071872009-11-06 18:03:10 +0000279 OS << "<ga:";
280 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000281 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000282 OS << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000283 break;
284 case MachineOperand::MO_ExternalSymbol:
285 OS << "<es:" << getSymbolName();
286 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000287 OS << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000288 break;
Dan Gohman91057512009-10-30 01:27:03 +0000289 case MachineOperand::MO_BlockAddress:
Dale Johannesen698aa7a2010-01-13 00:00:24 +0000290 OS << '<';
Dan Gohman57b31652009-10-31 20:19:03 +0000291 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman91057512009-10-30 01:27:03 +0000292 OS << '>';
293 break;
Dale Johannesen698aa7a2010-01-13 00:00:24 +0000294 case MachineOperand::MO_Metadata:
295 OS << '<';
296 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
297 OS << '>';
298 break;
Chris Lattner40918f92010-03-13 08:14:18 +0000299 case MachineOperand::MO_MCSymbol:
300 OS << "<MCSym=" << *getMCSymbol() << '>';
301 break;
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000302 default:
Edwin Törökbd448e32009-07-14 16:55:14 +0000303 llvm_unreachable("Unrecognized operand type");
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000304 }
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000305
306 if (unsigned TF = getTargetFlags())
307 OS << "[TF=" << TF << ']';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000308}
309
310//===----------------------------------------------------------------------===//
Dan Gohmanac6f8922008-07-07 20:32:02 +0000311// MachineMemOperand Implementation
312//===----------------------------------------------------------------------===//
313
314MachineMemOperand::MachineMemOperand(const Value *v, unsigned int f,
315 int64_t o, uint64_t s, unsigned int a)
316 : Offset(o), Size(s), V(v),
David Greene5e4774d2010-02-15 16:48:31 +0000317 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)) {
Dan Gohman169948d2009-09-21 19:47:04 +0000318 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohman78f9a462008-07-16 15:56:42 +0000319 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanac6f8922008-07-07 20:32:02 +0000320}
321
Dan Gohman98beebe2008-08-20 15:58:01 +0000322/// Profile - Gather unique data for the object.
323///
324void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
325 ID.AddInteger(Offset);
326 ID.AddInteger(Size);
327 ID.AddPointer(V);
328 ID.AddInteger(Flags);
329}
330
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000331void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
332 // The Value and Offset may differ due to CSE. But the flags and size
333 // should be the same.
334 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
335 assert(MMO->getSize() == getSize() && "Size mismatch!");
336
337 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
338 // Update the alignment value.
David Greene5e4774d2010-02-15 16:48:31 +0000339 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
340 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000341 // Also update the base and offset, because the new alignment may
342 // not be applicable with the old ones.
343 V = MMO->getValue();
344 Offset = MMO->getOffset();
345 }
346}
347
Dan Gohman232e4442009-09-25 23:33:20 +0000348/// getAlignment - Return the minimum known alignment in bytes of the
349/// actual memory reference.
350uint64_t MachineMemOperand::getAlignment() const {
351 return MinAlign(getBaseAlignment(), getOffset());
352}
353
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000354raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
355 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohman915d8722009-09-23 01:33:16 +0000356 "SV has to be a load, store or both.");
357
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000358 if (MMO.isVolatile())
Dan Gohman915d8722009-09-23 01:33:16 +0000359 OS << "Volatile ";
360
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000361 if (MMO.isLoad())
Dan Gohman915d8722009-09-23 01:33:16 +0000362 OS << "LD";
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000363 if (MMO.isStore())
Dan Gohman915d8722009-09-23 01:33:16 +0000364 OS << "ST";
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000365 OS << MMO.getSize();
Dan Gohman915d8722009-09-23 01:33:16 +0000366
367 // Print the address information.
368 OS << "[";
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000369 if (!MMO.getValue())
Dan Gohman915d8722009-09-23 01:33:16 +0000370 OS << "<unknown>";
371 else
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000372 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohman915d8722009-09-23 01:33:16 +0000373
374 // If the alignment of the memory reference itself differs from the alignment
375 // of the base pointer, print the base alignment explicitly, next to the base
376 // pointer.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000377 if (MMO.getBaseAlignment() != MMO.getAlignment())
378 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohman915d8722009-09-23 01:33:16 +0000379
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000380 if (MMO.getOffset() != 0)
381 OS << "+" << MMO.getOffset();
Dan Gohman915d8722009-09-23 01:33:16 +0000382 OS << "]";
383
384 // Print the alignment of the reference.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000385 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
386 MMO.getBaseAlignment() != MMO.getSize())
387 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohman915d8722009-09-23 01:33:16 +0000388
389 return OS;
390}
391
Dan Gohmanac6f8922008-07-07 20:32:02 +0000392//===----------------------------------------------------------------------===//
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000393// MachineInstr Implementation
394//===----------------------------------------------------------------------===//
395
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
397/// TID NULL and no operands.
398MachineInstr::MachineInstr()
Dan Gohman16330ea2009-11-16 22:49:38 +0000399 : TID(0), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Chris Lattner65657ae2010-04-02 20:17:23 +0000400 Parent(0) {
Dan Gohman8b3b5172008-07-17 23:49:46 +0000401 // Make sure that we get added to a machine basicblock
402 LeakDetector::addGarbageObject(this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403}
404
405void MachineInstr::addImplicitDefUseOperands() {
406 if (TID->ImplicitDefs)
Chris Lattner720b6cf2007-12-30 00:12:25 +0000407 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner63ab1f22007-12-30 00:41:17 +0000408 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 if (TID->ImplicitUses)
Chris Lattner720b6cf2007-12-30 00:12:25 +0000410 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner63ab1f22007-12-30 00:41:17 +0000411 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412}
413
Bob Wilson40f908e2010-04-09 04:34:03 +0000414/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
415/// implicit operands. It reserves space for the number of operands specified by
416/// the TargetInstrDesc.
Chris Lattner5b930372008-01-07 07:27:27 +0000417MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Dan Gohman16330ea2009-11-16 22:49:38 +0000418 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattner65657ae2010-04-02 20:17:23 +0000419 MemRefs(0), MemRefsEnd(0), Parent(0) {
Bob Wilson00042cf2010-04-09 04:46:43 +0000420 if (!NoImp)
421 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000422 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengbdf72b42007-10-13 02:23:01 +0000423 if (!NoImp)
424 addImplicitDefUseOperands();
Dan Gohman8b3b5172008-07-17 23:49:46 +0000425 // Make sure that we get added to a machine basicblock
426 LeakDetector::addGarbageObject(this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427}
428
Dale Johannesen7899a6d2009-01-27 23:20:29 +0000429/// MachineInstr ctor - As above, but with a DebugLoc.
430MachineInstr::MachineInstr(const TargetInstrDesc &tid, const DebugLoc dl,
431 bool NoImp)
Dan Gohman16330ea2009-11-16 22:49:38 +0000432 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000433 Parent(0), debugLoc(dl) {
Bob Wilson00042cf2010-04-09 04:46:43 +0000434 if (!NoImp)
435 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen7899a6d2009-01-27 23:20:29 +0000436 Operands.reserve(NumImplicitOps + TID->getNumOperands());
437 if (!NoImp)
438 addImplicitDefUseOperands();
439 // Make sure that we get added to a machine basicblock
440 LeakDetector::addGarbageObject(this);
441}
442
443/// MachineInstr ctor - Work exactly the same as the ctor two above, except
444/// that the MachineInstr is created and added to the end of the specified
445/// basic block.
Dale Johannesen7899a6d2009-01-27 23:20:29 +0000446MachineInstr::MachineInstr(MachineBasicBlock *MBB, const TargetInstrDesc &tid)
Dan Gohman16330ea2009-11-16 22:49:38 +0000447 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattner65657ae2010-04-02 20:17:23 +0000448 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen7899a6d2009-01-27 23:20:29 +0000449 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson00042cf2010-04-09 04:46:43 +0000450 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen7899a6d2009-01-27 23:20:29 +0000451 Operands.reserve(NumImplicitOps + TID->getNumOperands());
452 addImplicitDefUseOperands();
453 // Make sure that we get added to a machine basicblock
454 LeakDetector::addGarbageObject(this);
455 MBB->push_back(this); // Add instruction to end of basic block!
456}
457
458/// MachineInstr ctor - As above, but with a DebugLoc.
459///
460MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Chris Lattner5b930372008-01-07 07:27:27 +0000461 const TargetInstrDesc &tid)
Dan Gohman16330ea2009-11-16 22:49:38 +0000462 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000463 Parent(0), debugLoc(dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000464 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson00042cf2010-04-09 04:46:43 +0000465 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000466 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467 addImplicitDefUseOperands();
Dan Gohman8b3b5172008-07-17 23:49:46 +0000468 // Make sure that we get added to a machine basicblock
469 LeakDetector::addGarbageObject(this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 MBB->push_back(this); // Add instruction to end of basic block!
471}
472
473/// MachineInstr ctor - Copies MachineInstr arg exactly
474///
Evan Cheng4ce1a522008-07-19 00:37:25 +0000475MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Dan Gohman16330ea2009-11-16 22:49:38 +0000476 : TID(&MI.getDesc()), NumImplicitOps(0), AsmPrinterFlags(0),
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000477 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
478 Parent(0), debugLoc(MI.getDebugLoc()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 Operands.reserve(MI.getNumOperands());
480
481 // Add operands
Evan Cheng4ce1a522008-07-19 00:37:25 +0000482 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
483 addOperand(MI.getOperand(i));
484 NumImplicitOps = MI.NumImplicitOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485
Dan Gohman221a4372008-07-07 23:14:23 +0000486 // Set parent to null.
Chris Lattner7ce487f2007-12-31 04:56:33 +0000487 Parent = 0;
Dan Gohmance232952008-07-21 18:47:29 +0000488
489 LeakDetector::addGarbageObject(this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490}
491
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492MachineInstr::~MachineInstr() {
Dan Gohman8b3b5172008-07-17 23:49:46 +0000493 LeakDetector::removeGarbageObject(this);
Chris Lattnere722c3f2007-12-30 06:11:04 +0000494#ifndef NDEBUG
Chris Lattnere45742f2008-01-01 01:12:31 +0000495 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere722c3f2007-12-30 06:11:04 +0000496 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000497 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattnere45742f2008-01-01 01:12:31 +0000498 "Reg operand def/use list corrupted");
499 }
Chris Lattnere722c3f2007-12-30 06:11:04 +0000500#endif
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501}
502
Chris Lattnere45742f2008-01-01 01:12:31 +0000503/// getRegInfo - If this instruction is embedded into a MachineFunction,
504/// return the MachineRegisterInfo object for the current function, otherwise
505/// return null.
506MachineRegisterInfo *MachineInstr::getRegInfo() {
507 if (MachineBasicBlock *MBB = getParent())
Dan Gohman07368822008-07-08 23:59:09 +0000508 return &MBB->getParent()->getRegInfo();
Chris Lattnere45742f2008-01-01 01:12:31 +0000509 return 0;
510}
511
512/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
513/// this instruction from their respective use lists. This requires that the
514/// operands already be on their use lists.
515void MachineInstr::RemoveRegOperandsFromUseLists() {
516 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000517 if (Operands[i].isReg())
Chris Lattnere45742f2008-01-01 01:12:31 +0000518 Operands[i].RemoveRegOperandFromRegInfo();
519 }
520}
521
522/// AddRegOperandsToUseLists - Add all of the register operands in
523/// this instruction from their respective use lists. This requires that the
524/// operands not be on their use lists yet.
525void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
526 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000527 if (Operands[i].isReg())
Chris Lattnere45742f2008-01-01 01:12:31 +0000528 Operands[i].AddRegOperandToRegInfo(&RegInfo);
529 }
530}
531
532
533/// addOperand - Add the specified operand to the instruction. If it is an
534/// implicit operand, it is added to the end of the operand list. If it is
535/// an explicit operand it is added at the end of the explicit operand list
536/// (before the first implicit operand).
537void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000538 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattnere45742f2008-01-01 01:12:31 +0000539 assert((isImpReg || !OperandsComplete()) &&
540 "Trying to add an operand to a machine instr that is already done!");
541
Dan Gohmana0dff432008-12-09 22:45:08 +0000542 MachineRegisterInfo *RegInfo = getRegInfo();
543
Chris Lattnere45742f2008-01-01 01:12:31 +0000544 // If we are adding the operand to the end of the list, our job is simpler.
545 // This is true most of the time, so this is a reasonable optimization.
546 if (isImpReg || NumImplicitOps == 0) {
547 // We can only do this optimization if we know that the operand list won't
548 // reallocate.
549 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
550 Operands.push_back(Op);
551
552 // Set the parent of the operand.
553 Operands.back().ParentMI = this;
554
555 // If the operand is a register, update the operand's use list.
Jim Grosbachef786f22009-12-16 19:43:02 +0000556 if (Op.isReg()) {
Dan Gohmana0dff432008-12-09 22:45:08 +0000557 Operands.back().AddRegOperandToRegInfo(RegInfo);
Jim Grosbachef786f22009-12-16 19:43:02 +0000558 // If the register operand is flagged as early, mark the operand as such
559 unsigned OpNo = Operands.size() - 1;
560 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
561 Operands[OpNo].setIsEarlyClobber(true);
562 }
Chris Lattnere45742f2008-01-01 01:12:31 +0000563 return;
564 }
565 }
566
567 // Otherwise, we have to insert a real operand before any implicit ones.
568 unsigned OpNo = Operands.size()-NumImplicitOps;
569
Chris Lattnere45742f2008-01-01 01:12:31 +0000570 // If this instruction isn't embedded into a function, then we don't need to
571 // update any operand lists.
572 if (RegInfo == 0) {
573 // Simple insertion, no reginfo update needed for other register operands.
574 Operands.insert(Operands.begin()+OpNo, Op);
575 Operands[OpNo].ParentMI = this;
576
577 // Do explicitly set the reginfo for this operand though, to ensure the
578 // next/prev fields are properly nulled out.
Jim Grosbachef786f22009-12-16 19:43:02 +0000579 if (Operands[OpNo].isReg()) {
Chris Lattnere45742f2008-01-01 01:12:31 +0000580 Operands[OpNo].AddRegOperandToRegInfo(0);
Jim Grosbachef786f22009-12-16 19:43:02 +0000581 // If the register operand is flagged as early, mark the operand as such
582 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
583 Operands[OpNo].setIsEarlyClobber(true);
584 }
Chris Lattnere45742f2008-01-01 01:12:31 +0000585
586 } else if (Operands.size()+1 <= Operands.capacity()) {
587 // Otherwise, we have to remove register operands from their register use
588 // list, add the operand, then add the register operands back to their use
589 // list. This also must handle the case when the operand list reallocates
590 // to somewhere else.
591
592 // If insertion of this operand won't cause reallocation of the operand
593 // list, just remove the implicit operands, add the operand, then re-add all
594 // the rest of the operands.
595 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000596 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattnere45742f2008-01-01 01:12:31 +0000597 Operands[i].RemoveRegOperandFromRegInfo();
598 }
599
600 // Add the operand. If it is a register, add it to the reg list.
601 Operands.insert(Operands.begin()+OpNo, Op);
602 Operands[OpNo].ParentMI = this;
603
Jim Grosbachef786f22009-12-16 19:43:02 +0000604 if (Operands[OpNo].isReg()) {
Chris Lattnere45742f2008-01-01 01:12:31 +0000605 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachef786f22009-12-16 19:43:02 +0000606 // If the register operand is flagged as early, mark the operand as such
607 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
608 Operands[OpNo].setIsEarlyClobber(true);
609 }
Chris Lattnere45742f2008-01-01 01:12:31 +0000610
611 // Re-add all the implicit ops.
612 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000613 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattnere45742f2008-01-01 01:12:31 +0000614 Operands[i].AddRegOperandToRegInfo(RegInfo);
615 }
616 } else {
617 // Otherwise, we will be reallocating the operand list. Remove all reg
618 // operands from their list, then readd them after the operand list is
619 // reallocated.
620 RemoveRegOperandsFromUseLists();
621
622 Operands.insert(Operands.begin()+OpNo, Op);
623 Operands[OpNo].ParentMI = this;
624
625 // Re-add all the operands.
626 AddRegOperandsToUseLists(*RegInfo);
Jim Grosbachef786f22009-12-16 19:43:02 +0000627
628 // If the register operand is flagged as early, mark the operand as such
629 if (Operands[OpNo].isReg()
630 && TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
631 Operands[OpNo].setIsEarlyClobber(true);
Chris Lattnere45742f2008-01-01 01:12:31 +0000632 }
633}
634
635/// RemoveOperand - Erase an operand from an instruction, leaving it with one
636/// fewer operand than it started with.
637///
638void MachineInstr::RemoveOperand(unsigned OpNo) {
639 assert(OpNo < Operands.size() && "Invalid operand number");
640
641 // Special case removing the last one.
642 if (OpNo == Operands.size()-1) {
643 // If needed, remove from the reg def/use list.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000644 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattnere45742f2008-01-01 01:12:31 +0000645 Operands.back().RemoveRegOperandFromRegInfo();
646
647 Operands.pop_back();
648 return;
649 }
650
651 // Otherwise, we are removing an interior operand. If we have reginfo to
652 // update, remove all operands that will be shifted down from their reg lists,
653 // move everything down, then re-add them.
654 MachineRegisterInfo *RegInfo = getRegInfo();
655 if (RegInfo) {
656 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000657 if (Operands[i].isReg())
Chris Lattnere45742f2008-01-01 01:12:31 +0000658 Operands[i].RemoveRegOperandFromRegInfo();
659 }
660 }
661
662 Operands.erase(Operands.begin()+OpNo);
663
664 if (RegInfo) {
665 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000666 if (Operands[i].isReg())
Chris Lattnere45742f2008-01-01 01:12:31 +0000667 Operands[i].AddRegOperandToRegInfo(RegInfo);
668 }
669 }
670}
671
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000672/// addMemOperand - Add a MachineMemOperand to the machine instruction.
673/// This function should be used only occasionally. The setMemRefs function
674/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman221a4372008-07-07 23:14:23 +0000675void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000676 MachineMemOperand *MO) {
677 mmo_iterator OldMemRefs = MemRefs;
678 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman221a4372008-07-07 23:14:23 +0000679
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000680 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
681 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
682 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman221a4372008-07-07 23:14:23 +0000683
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000684 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
685 NewMemRefs[NewNum - 1] = MO;
686
687 MemRefs = NewMemRefs;
688 MemRefsEnd = NewMemRefsEnd;
689}
Chris Lattnere45742f2008-01-01 01:12:31 +0000690
Evan Cheng11fd5492010-03-03 01:44:33 +0000691bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
692 MICheckType Check) const {
Evan Cheng4a568a52010-03-03 21:54:14 +0000693 // If opcodes or number of operands are not the same then the two
694 // instructions are obviously not identical.
695 if (Other->getOpcode() != getOpcode() ||
696 Other->getNumOperands() != getNumOperands())
697 return false;
698
699 // Check operands to make sure they match.
700 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
701 const MachineOperand &MO = getOperand(i);
702 const MachineOperand &OMO = Other->getOperand(i);
703 // Clients may or may not want to ignore defs when testing for equality.
704 // For example, machine CSE pass only cares about finding common
705 // subexpressions, so it's safe to ignore virtual register defs.
706 if (Check != CheckDefs && MO.isReg() && MO.isDef()) {
707 if (Check == IgnoreDefs)
708 continue;
709 // Check == IgnoreVRegDefs
710 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
711 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
712 if (MO.getReg() != OMO.getReg())
713 return false;
714 } else if (!MO.isIdenticalTo(OMO))
Evan Cheng11fd5492010-03-03 01:44:33 +0000715 return false;
Evan Cheng4a568a52010-03-03 21:54:14 +0000716 }
717 return true;
Evan Cheng11fd5492010-03-03 01:44:33 +0000718}
719
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720/// removeFromParent - This method unlinks 'this' from the containing basic
721/// block, and returns it, but does not delete it.
722MachineInstr *MachineInstr::removeFromParent() {
723 assert(getParent() && "Not embedded in a basic block!");
724 getParent()->remove(this);
725 return this;
726}
727
728
Dan Gohman221a4372008-07-07 23:14:23 +0000729/// eraseFromParent - This method unlinks 'this' from the containing basic
730/// block, and deletes it.
731void MachineInstr::eraseFromParent() {
732 assert(getParent() && "Not embedded in a basic block!");
733 getParent()->erase(this);
734}
735
736
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737/// OperandComplete - Return true if it's illegal to add a new operand
738///
739bool MachineInstr::OperandsComplete() const {
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000740 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner2fb37c02008-01-07 05:19:29 +0000741 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 return true; // Broken: we have all the operands of this instruction!
743 return false;
744}
745
746/// getNumExplicitOperands - Returns the number of non-implicit operands.
747///
748unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000749 unsigned NumOperands = TID->getNumOperands();
Chris Lattner2fb37c02008-01-07 05:19:29 +0000750 if (!TID->isVariadic())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 return NumOperands;
752
Dan Gohman3d880012009-04-15 17:59:11 +0000753 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
754 const MachineOperand &MO = getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000755 if (!MO.isReg() || !MO.isImplicit())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756 NumOperands++;
757 }
758 return NumOperands;
759}
760
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761
762/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach47472be2009-09-17 17:57:26 +0000763/// the specific register or -1 if it is not found. It further tightens
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764/// the search criteria to a use that kills the register if isKill is true.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000765int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
766 const TargetRegisterInfo *TRI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
768 const MachineOperand &MO = getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000769 if (!MO.isReg() || !MO.isUse())
Evan Chengc7daf1f2008-03-05 00:59:57 +0000770 continue;
771 unsigned MOReg = MO.getReg();
772 if (!MOReg)
773 continue;
774 if (MOReg == Reg ||
775 (TRI &&
776 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
777 TargetRegisterInfo::isPhysicalRegister(Reg) &&
778 TRI->isSubRegister(MOReg, Reg)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 if (!isKill || MO.isKill())
780 return i;
781 }
782 return -1;
783}
Jakob Stoklund Olesenc019e222010-05-19 20:36:22 +0000784
Jakob Stoklund Olesen939210a2010-05-21 20:02:01 +0000785/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
786/// indicating if this instruction reads or writes Reg. This also considers
787/// partial defines.
788std::pair<bool,bool>
789MachineInstr::readsWritesVirtualRegister(unsigned Reg,
790 SmallVectorImpl<unsigned> *Ops) const {
791 bool PartDef = false; // Partial redefine.
792 bool FullDef = false; // Full define.
793 bool Use = false;
Jakob Stoklund Olesenc019e222010-05-19 20:36:22 +0000794
795 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
796 const MachineOperand &MO = getOperand(i);
797 if (!MO.isReg() || MO.getReg() != Reg)
798 continue;
Jakob Stoklund Olesen939210a2010-05-21 20:02:01 +0000799 if (Ops)
800 Ops->push_back(i);
Jakob Stoklund Olesenc019e222010-05-19 20:36:22 +0000801 if (MO.isUse())
Jakob Stoklund Olesen939210a2010-05-21 20:02:01 +0000802 Use |= !MO.isUndef();
803 else if (MO.getSubReg())
Jakob Stoklund Olesenc019e222010-05-19 20:36:22 +0000804 PartDef = true;
805 else
806 FullDef = true;
807 }
Jakob Stoklund Olesen939210a2010-05-21 20:02:01 +0000808 // A partial redefine uses Reg unless there is also a full define.
809 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesenc019e222010-05-19 20:36:22 +0000810}
811
Evan Chengc7daf1f2008-03-05 00:59:57 +0000812/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman2f51e1f2008-05-06 00:20:10 +0000813/// the specified register or -1 if it is not found. If isDead is true, defs
814/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
815/// also checks if there is a def of a super-register.
Evan Cheng4f6dae32010-05-21 20:53:24 +0000816int
817MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
818 const TargetRegisterInfo *TRI) const {
819 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengc7daf1f2008-03-05 00:59:57 +0000821 const MachineOperand &MO = getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000822 if (!MO.isReg() || !MO.isDef())
Evan Chengc7daf1f2008-03-05 00:59:57 +0000823 continue;
824 unsigned MOReg = MO.getReg();
Evan Cheng4f6dae32010-05-21 20:53:24 +0000825 bool Found = (MOReg == Reg);
826 if (!Found && TRI && isPhys &&
827 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
828 if (Overlap)
829 Found = TRI->regsOverlap(MOReg, Reg);
830 else
831 Found = TRI->isSubRegister(MOReg, Reg);
832 }
833 if (Found && (!isDead || MO.isDead()))
834 return i;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 }
Evan Chengc7daf1f2008-03-05 00:59:57 +0000836 return -1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837}
838
839/// findFirstPredOperandIdx() - Find the index of the first operand in the
840/// operand list that is used to represent the predicate. It returns -1 if
841/// none is found.
842int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner5b930372008-01-07 07:27:27 +0000843 const TargetInstrDesc &TID = getDesc();
844 if (TID.isPredicable()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner5b930372008-01-07 07:27:27 +0000846 if (TID.OpInfo[i].isPredicate())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 return i;
848 }
849
850 return -1;
851}
852
Bob Wilsonaded9952009-04-09 17:16:43 +0000853/// isRegTiedToUseOperand - Given the index of a register def operand,
854/// check if the register def is tied to a source operand, due to either
855/// two-address elimination or inline assembly constraints. Returns the
856/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesencb9f5b52009-04-29 20:57:16 +0000857bool MachineInstr::
858isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner4052b292010-02-09 19:54:29 +0000859 if (isInlineAsm()) {
Bob Wilsonaded9952009-04-09 17:16:43 +0000860 assert(DefOpIdx >= 2);
861 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerb1e84232009-04-09 23:33:34 +0000862 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Cheng2682ea02009-03-23 08:01:15 +0000863 return false;
Evan Cheng3df52f72009-06-24 02:05:51 +0000864 // Determine the actual operand index that corresponds to this index.
Evan Cheng2682ea02009-03-23 08:01:15 +0000865 unsigned DefNo = 0;
Evan Cheng3df52f72009-06-24 02:05:51 +0000866 unsigned DefPart = 0;
Evan Cheng2682ea02009-03-23 08:01:15 +0000867 for (unsigned i = 1, e = getNumOperands(); i < e; ) {
868 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen458bbfb2009-07-19 19:09:59 +0000869 // After the normal asm operands there may be additional imp-def regs.
870 if (!FMO.isImm())
871 return false;
Evan Cheng2682ea02009-03-23 08:01:15 +0000872 // Skip over this def.
Evan Cheng3df52f72009-06-24 02:05:51 +0000873 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
874 unsigned PrevDef = i + 1;
875 i = PrevDef + NumOps;
876 if (i > DefOpIdx) {
877 DefPart = DefOpIdx - PrevDef;
Evan Cheng2682ea02009-03-23 08:01:15 +0000878 break;
Evan Cheng3df52f72009-06-24 02:05:51 +0000879 }
Evan Cheng2682ea02009-03-23 08:01:15 +0000880 ++DefNo;
881 }
Evan Cheng3df52f72009-06-24 02:05:51 +0000882 for (unsigned i = 1, e = getNumOperands(); i != e; ++i) {
Evan Cheng2682ea02009-03-23 08:01:15 +0000883 const MachineOperand &FMO = getOperand(i);
884 if (!FMO.isImm())
885 continue;
886 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
887 continue;
888 unsigned Idx;
Evan Cheng3df52f72009-06-24 02:05:51 +0000889 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsonaded9952009-04-09 17:16:43 +0000890 Idx == DefNo) {
891 if (UseOpIdx)
Evan Cheng3df52f72009-06-24 02:05:51 +0000892 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Cheng2682ea02009-03-23 08:01:15 +0000893 return true;
Bob Wilsonaded9952009-04-09 17:16:43 +0000894 }
Evan Cheng2682ea02009-03-23 08:01:15 +0000895 }
Evan Cheng3df52f72009-06-24 02:05:51 +0000896 return false;
Evan Cheng2682ea02009-03-23 08:01:15 +0000897 }
898
Bob Wilsonaded9952009-04-09 17:16:43 +0000899 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Chris Lattner5b930372008-01-07 07:27:27 +0000900 const TargetInstrDesc &TID = getDesc();
Evan Chengf1107fd2008-07-10 07:35:43 +0000901 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
902 const MachineOperand &MO = getOperand(i);
Dan Gohman4dbf8792008-12-05 05:45:42 +0000903 if (MO.isReg() && MO.isUse() &&
Bob Wilsonaded9952009-04-09 17:16:43 +0000904 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefOpIdx) {
905 if (UseOpIdx)
906 *UseOpIdx = (unsigned)i;
Evan Chengf1107fd2008-07-10 07:35:43 +0000907 return true;
Bob Wilsonaded9952009-04-09 17:16:43 +0000908 }
Evan Cheng687d1082007-10-12 08:50:34 +0000909 }
910 return false;
911}
912
Evan Cheng48555e82009-03-19 20:30:06 +0000913/// isRegTiedToDefOperand - Return true if the operand of the specified index
914/// is a register use and it is tied to an def operand. It also returns the def
915/// operand index by reference.
Jakob Stoklund Olesencb9f5b52009-04-29 20:57:16 +0000916bool MachineInstr::
917isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner4052b292010-02-09 19:54:29 +0000918 if (isInlineAsm()) {
Evan Cheng2682ea02009-03-23 08:01:15 +0000919 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0d0e8a92009-04-09 16:50:43 +0000920 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Cheng2682ea02009-03-23 08:01:15 +0000921 return false;
Jakob Stoklund Olesen4c769c32009-07-16 20:58:34 +0000922
923 // Find the flag operand corresponding to UseOpIdx
924 unsigned FlagIdx, NumOps=0;
925 for (FlagIdx = 1; FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
926 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen458bbfb2009-07-19 19:09:59 +0000927 // After the normal asm operands there may be additional imp-def regs.
928 if (!UFMO.isImm())
929 return false;
Jakob Stoklund Olesen4c769c32009-07-16 20:58:34 +0000930 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
931 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
932 if (UseOpIdx < FlagIdx+NumOps+1)
933 break;
Evan Cheng3df52f72009-06-24 02:05:51 +0000934 }
Jakob Stoklund Olesen4c769c32009-07-16 20:58:34 +0000935 if (FlagIdx >= UseOpIdx)
Evan Cheng3df52f72009-06-24 02:05:51 +0000936 return false;
Jakob Stoklund Olesen4c769c32009-07-16 20:58:34 +0000937 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Cheng2682ea02009-03-23 08:01:15 +0000938 unsigned DefNo;
939 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
940 if (!DefOpIdx)
941 return true;
942
943 unsigned DefIdx = 1;
944 // Remember to adjust the index. First operand is asm string, then there
945 // is a flag for each.
946 while (DefNo) {
947 const MachineOperand &FMO = getOperand(DefIdx);
948 assert(FMO.isImm());
949 // Skip over this def.
950 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
951 --DefNo;
952 }
Evan Cheng3df52f72009-06-24 02:05:51 +0000953 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Cheng2682ea02009-03-23 08:01:15 +0000954 return true;
955 }
956 return false;
957 }
958
Evan Cheng48555e82009-03-19 20:30:06 +0000959 const TargetInstrDesc &TID = getDesc();
960 if (UseOpIdx >= TID.getNumOperands())
961 return false;
962 const MachineOperand &MO = getOperand(UseOpIdx);
963 if (!MO.isReg() || !MO.isUse())
964 return false;
965 int DefIdx = TID.getOperandConstraint(UseOpIdx, TOI::TIED_TO);
966 if (DefIdx == -1)
967 return false;
968 if (DefOpIdx)
969 *DefOpIdx = (unsigned)DefIdx;
970 return true;
971}
972
Dan Gohmana858f3e2010-05-13 20:34:42 +0000973/// clearKillInfo - Clears kill flags on all operands.
974///
975void MachineInstr::clearKillInfo() {
976 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
977 MachineOperand &MO = getOperand(i);
978 if (MO.isReg() && MO.isUse())
979 MO.setIsKill(false);
980 }
981}
982
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
984///
985void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
986 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
987 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000988 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989 continue;
990 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
991 MachineOperand &MOp = getOperand(j);
992 if (!MOp.isIdenticalTo(MO))
993 continue;
994 if (MO.isKill())
995 MOp.setIsKill();
996 else
997 MOp.setIsDead();
998 break;
999 }
1000 }
1001}
1002
1003/// copyPredicates - Copies predicate operand(s) from MI.
1004void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner5b930372008-01-07 07:27:27 +00001005 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengbe856622008-03-13 00:44:09 +00001006 if (!TID.isPredicable())
1007 return;
1008 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1009 if (TID.OpInfo[i].isPredicate()) {
1010 // Predicated operands must be last operands.
1011 addOperand(MI->getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012 }
1013 }
1014}
1015
Evan Chenge52c1912008-07-03 09:09:37 +00001016/// isSafeToMove - Return true if it is safe to move this instruction. If
1017/// SawStore is set to true, it means that there is a store (or call) between
1018/// the instruction's location and its intended destination.
Dan Gohman9ca19a32008-11-18 19:04:29 +00001019bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Cheng6ef8bb42010-03-02 19:03:01 +00001020 AliasAnalysis *AA,
1021 bool &SawStore) const {
Evan Chengbe856622008-03-13 00:44:09 +00001022 // Ignore stuff that we obviously can't move.
1023 if (TID->mayStore() || TID->isCall()) {
1024 SawStore = true;
1025 return false;
1026 }
Dan Gohman64709cd2008-12-23 17:28:50 +00001027 if (TID->isTerminator() || TID->hasUnmodeledSideEffects())
Evan Chengbe856622008-03-13 00:44:09 +00001028 return false;
1029
1030 // See if this instruction does a load. If so, we have to guarantee that the
1031 // loaded value doesn't change between the load and the its intended
1032 // destination. The check for isInvariantLoad gives the targe the chance to
1033 // classify the load as always returning a constant, e.g. a constant pool
1034 // load.
Dan Gohman0a4c09e2009-10-09 23:27:56 +00001035 if (TID->mayLoad() && !isInvariantLoad(AA))
Evan Chengbe856622008-03-13 00:44:09 +00001036 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng79d87ec2009-07-28 21:49:18 +00001037 // end of block, or if the load is volatile, we can't move it.
Dan Gohman0ce00b82008-10-02 15:04:30 +00001038 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman9ffbed82008-09-24 00:06:15 +00001039
Evan Chengbe856622008-03-13 00:44:09 +00001040 return true;
1041}
1042
Evan Cheng75e2cee2008-08-27 20:33:50 +00001043/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1044/// instruction which defined the specified register instead of copying it.
Dan Gohman9ca19a32008-11-18 19:04:29 +00001045bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Cheng6ef8bb42010-03-02 19:03:01 +00001046 AliasAnalysis *AA,
1047 unsigned DstReg) const {
Evan Cheng75e2cee2008-08-27 20:33:50 +00001048 bool SawStore = false;
Dan Gohman0a4c09e2009-10-09 23:27:56 +00001049 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Cheng6ef8bb42010-03-02 19:03:01 +00001050 !isSafeToMove(TII, AA, SawStore))
Evan Cheng75e2cee2008-08-27 20:33:50 +00001051 return false;
1052 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohman90feee22008-11-18 19:49:32 +00001053 const MachineOperand &MO = getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001054 if (!MO.isReg())
Evan Cheng75e2cee2008-08-27 20:33:50 +00001055 continue;
1056 // FIXME: For now, do not remat any instruction with register operands.
1057 // Later on, we can loosen the restriction is the register operands have
1058 // not been modified between the def and use. Note, this is different from
Evan Chenga02c6692008-08-27 20:58:54 +00001059 // MachineSink because the code is no longer in two-address form (at least
Evan Cheng75e2cee2008-08-27 20:33:50 +00001060 // partially).
1061 if (MO.isUse())
1062 return false;
1063 else if (!MO.isDead() && MO.getReg() != DstReg)
1064 return false;
1065 }
1066 return true;
1067}
1068
Dan Gohman9ffbed82008-09-24 00:06:15 +00001069/// hasVolatileMemoryRef - Return true if this instruction may have a
1070/// volatile memory reference, or if the information describing the
1071/// memory reference is not available. Return false if it is known to
1072/// have no volatile memory references.
1073bool MachineInstr::hasVolatileMemoryRef() const {
1074 // An instruction known never to access memory won't have a volatile access.
1075 if (!TID->mayStore() &&
1076 !TID->mayLoad() &&
1077 !TID->isCall() &&
1078 !TID->hasUnmodeledSideEffects())
1079 return false;
1080
1081 // Otherwise, if the instruction has no memory reference information,
1082 // conservatively assume it wasn't preserved.
1083 if (memoperands_empty())
1084 return true;
1085
1086 // Check the memory reference information for volatile references.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00001087 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1088 if ((*I)->isVolatile())
Dan Gohman9ffbed82008-09-24 00:06:15 +00001089 return true;
1090
1091 return false;
1092}
1093
Dan Gohmaneef78172009-10-07 17:38:06 +00001094/// isInvariantLoad - Return true if this instruction is loading from a
1095/// location whose value is invariant across the function. For example,
Dan Gohmandf1a7ff2010-02-10 16:03:48 +00001096/// loading a value from the constant pool or from the argument area
Dan Gohmaneef78172009-10-07 17:38:06 +00001097/// of a function if it does not change. This should only return true of
1098/// *all* loads the instruction does are invariant (if it does multiple loads).
1099bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1100 // If the instruction doesn't load at all, it isn't an invariant load.
1101 if (!TID->mayLoad())
1102 return false;
1103
1104 // If the instruction has lost its memoperands, conservatively assume that
1105 // it may not be an invariant load.
1106 if (memoperands_empty())
1107 return false;
1108
1109 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1110
1111 for (mmo_iterator I = memoperands_begin(),
1112 E = memoperands_end(); I != E; ++I) {
1113 if ((*I)->isVolatile()) return false;
1114 if ((*I)->isStore()) return false;
1115
1116 if (const Value *V = (*I)->getValue()) {
1117 // A load from a constant PseudoSourceValue is invariant.
1118 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1119 if (PSV->isConstant(MFI))
1120 continue;
1121 // If we have an AliasAnalysis, ask it whether the memory is constant.
1122 if (AA && AA->pointsToConstantMemory(V))
1123 continue;
1124 }
1125
1126 // Otherwise assume conservatively.
1127 return false;
1128 }
1129
1130 // Everything checks out.
1131 return true;
1132}
1133
Evan Cheng615cc872009-12-03 02:31:43 +00001134/// isConstantValuePHI - If the specified instruction is a PHI that always
1135/// merges together the same virtual register, return the register, otherwise
1136/// return 0.
1137unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner4052b292010-02-09 19:54:29 +00001138 if (!isPHI())
Evan Cheng615cc872009-12-03 02:31:43 +00001139 return 0;
Evan Chengcb900da2009-12-07 23:10:34 +00001140 assert(getNumOperands() >= 3 &&
1141 "It's illegal to have a PHI without source operands");
Evan Cheng615cc872009-12-03 02:31:43 +00001142
1143 unsigned Reg = getOperand(1).getReg();
1144 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1145 if (getOperand(i).getReg() != Reg)
1146 return 0;
1147 return Reg;
1148}
1149
Evan Chengff89ca62010-04-08 20:02:37 +00001150/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1151///
1152bool MachineInstr::allDefsAreDead() const {
1153 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1154 const MachineOperand &MO = getOperand(i);
1155 if (!MO.isReg() || MO.isUse())
1156 continue;
1157 if (!MO.isDead())
1158 return false;
1159 }
1160 return true;
1161}
1162
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163void MachineInstr::dump() const {
David Greene8f4f4912010-01-04 23:48:20 +00001164 dbgs() << " " << *this;
Mon P Wang2f2cd302008-10-10 01:43:55 +00001165}
1166
1167void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80164f22009-11-09 19:38:45 +00001168 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1169 const MachineFunction *MF = 0;
1170 if (const MachineBasicBlock *MBB = getParent()) {
1171 MF = MBB->getParent();
1172 if (!TM && MF)
1173 TM = &MF->getTarget();
1174 }
Dan Gohman57b31652009-10-31 20:19:03 +00001175
1176 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80164f22009-11-09 19:38:45 +00001177 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman57b31652009-10-31 20:19:03 +00001178 for (; StartOp < e && getOperand(StartOp).isReg() &&
1179 getOperand(StartOp).isDef() &&
1180 !getOperand(StartOp).isImplicit();
1181 ++StartOp) {
1182 if (StartOp != 0) OS << ", ";
1183 getOperand(StartOp).print(OS, TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184 }
1185
Dan Gohman57b31652009-10-31 20:19:03 +00001186 if (StartOp != 0)
1187 OS << " = ";
1188
1189 // Print the opcode name.
Chris Lattner5b930372008-01-07 07:27:27 +00001190 OS << getDesc().getName();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191
Dan Gohman57b31652009-10-31 20:19:03 +00001192 // Print the rest of the operands.
Dan Gohman80164f22009-11-09 19:38:45 +00001193 bool OmittedAnyCallClobbers = false;
1194 bool FirstOp = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80164f22009-11-09 19:38:45 +00001196 const MachineOperand &MO = getOperand(i);
1197
1198 // Omit call-clobbered registers which aren't used anywhere. This makes
1199 // call instructions much less noisy on targets where calls clobber lots
1200 // of registers. Don't rely on MO.isDead() because we may be called before
1201 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1202 if (MF && getDesc().isCall() &&
1203 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1204 unsigned Reg = MO.getReg();
1205 if (Reg != 0 && TargetRegisterInfo::isPhysicalRegister(Reg)) {
1206 const MachineRegisterInfo &MRI = MF->getRegInfo();
1207 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1208 bool HasAliasLive = false;
1209 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1210 unsigned AliasReg = *Alias; ++Alias)
1211 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1212 HasAliasLive = true;
1213 break;
1214 }
1215 if (!HasAliasLive) {
1216 OmittedAnyCallClobbers = true;
1217 continue;
1218 }
1219 }
1220 }
1221 }
1222
1223 if (FirstOp) FirstOp = false; else OS << ",";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224 OS << " ";
Jakob Stoklund Olesenb2ddf242010-01-19 22:08:34 +00001225 if (i < getDesc().NumOperands) {
1226 const TargetOperandInfo &TOI = getDesc().OpInfo[i];
1227 if (TOI.isPredicate())
1228 OS << "pred:";
1229 if (TOI.isOptionalDef())
1230 OS << "opt:";
1231 }
Evan Cheng6a6ebc22010-04-28 20:03:13 +00001232 if (isDebugValue() && MO.isMetadata()) {
1233 // Pretty print DBG_VALUE instructions.
1234 const MDNode *MD = MO.getMetadata();
1235 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1236 OS << "!\"" << MDS->getString() << '\"';
1237 else
1238 MO.print(OS, TM);
1239 } else
1240 MO.print(OS, TM);
Dan Gohman80164f22009-11-09 19:38:45 +00001241 }
1242
1243 // Briefly indicate whether any call clobbers were omitted.
1244 if (OmittedAnyCallClobbers) {
Bill Wendling17c68ea2009-12-25 13:45:50 +00001245 if (!FirstOp) OS << ",";
Dan Gohman80164f22009-11-09 19:38:45 +00001246 OS << " ...";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 }
1248
Dan Gohman57b31652009-10-31 20:19:03 +00001249 bool HaveSemi = false;
Dan Gohman221a4372008-07-07 23:14:23 +00001250 if (!memoperands_empty()) {
Dan Gohman57b31652009-10-31 20:19:03 +00001251 if (!HaveSemi) OS << ";"; HaveSemi = true;
1252
1253 OS << " mem:";
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00001254 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1255 i != e; ++i) {
1256 OS << **i;
Dan Gohman915d8722009-09-23 01:33:16 +00001257 if (next(i) != e)
1258 OS << " ";
Dan Gohman12a9c082008-02-06 22:27:42 +00001259 }
1260 }
1261
Dan Gohman80164f22009-11-09 19:38:45 +00001262 if (!debugLoc.isUnknown() && MF) {
Bill Wendlingceebbcd2009-12-25 13:44:36 +00001263 if (!HaveSemi) OS << ";";
Dan Gohman57b31652009-10-31 20:19:03 +00001264
1265 // TODO: print InlinedAtLoc information
1266
Chris Lattnerb9692a72010-04-02 19:42:39 +00001267 DIScope Scope(debugLoc.getScope(MF->getFunction()->getContext()));
Dan Gohman3a271d82009-11-23 21:29:08 +00001268 OS << " dbg:";
Dan Gohmanef92a642009-12-05 00:20:51 +00001269 // Omit the directory, since it's usually long and uninteresting.
Devang Patel9e592492010-03-08 20:52:55 +00001270 if (Scope.Verify())
Dan Gohmanef92a642009-12-05 00:20:51 +00001271 OS << Scope.getFilename();
1272 else
1273 OS << "<unknown>";
Chris Lattnerb9692a72010-04-02 19:42:39 +00001274 OS << ':' << debugLoc.getLine();
1275 if (debugLoc.getCol() != 0)
1276 OS << ':' << debugLoc.getCol();
Bill Wendlingb7596d22009-02-19 21:44:55 +00001277 }
1278
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001279 OS << "\n";
1280}
1281
Owen Anderson58060792008-01-24 01:10:07 +00001282bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman1e57df32008-02-10 18:45:23 +00001283 const TargetRegisterInfo *RegInfo,
Owen Anderson58060792008-01-24 01:10:07 +00001284 bool AddIfNotFound) {
Evan Cheng794d0f72008-04-16 09:41:59 +00001285 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman9d90c632008-07-03 01:18:51 +00001286 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman244b86a2008-09-03 15:56:16 +00001287 bool Found = false;
Evan Cheng794d0f72008-04-16 09:41:59 +00001288 SmallVector<unsigned,4> DeadOps;
Bill Wendlingd0b7dfc2008-03-03 22:14:33 +00001289 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1290 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenb409fff2009-08-04 20:09:25 +00001291 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng794d0f72008-04-16 09:41:59 +00001292 continue;
1293 unsigned Reg = MO.getReg();
1294 if (!Reg)
1295 continue;
Bill Wendlingd0b7dfc2008-03-03 22:14:33 +00001296
Evan Cheng794d0f72008-04-16 09:41:59 +00001297 if (Reg == IncomingReg) {
Dan Gohman244b86a2008-09-03 15:56:16 +00001298 if (!Found) {
1299 if (MO.isKill())
1300 // The register is already marked kill.
1301 return true;
Jakob Stoklund Olesen7b8fe132009-08-02 19:13:03 +00001302 if (isPhysReg && isRegTiedToDefOperand(i))
1303 // Two-address uses of physregs must not be marked kill.
1304 return true;
Dan Gohman244b86a2008-09-03 15:56:16 +00001305 MO.setIsKill();
1306 Found = true;
1307 }
1308 } else if (hasAliases && MO.isKill() &&
1309 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng794d0f72008-04-16 09:41:59 +00001310 // A super-register kill already exists.
1311 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman9d90c632008-07-03 01:18:51 +00001312 return true;
1313 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng794d0f72008-04-16 09:41:59 +00001314 DeadOps.push_back(i);
Bill Wendlingd0b7dfc2008-03-03 22:14:33 +00001315 }
1316 }
1317
Evan Cheng794d0f72008-04-16 09:41:59 +00001318 // Trim unneeded kill operands.
1319 while (!DeadOps.empty()) {
1320 unsigned OpIdx = DeadOps.back();
1321 if (getOperand(OpIdx).isImplicit())
1322 RemoveOperand(OpIdx);
1323 else
1324 getOperand(OpIdx).setIsKill(false);
1325 DeadOps.pop_back();
1326 }
1327
Bill Wendlingd0b7dfc2008-03-03 22:14:33 +00001328 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson58060792008-01-24 01:10:07 +00001329 // new implicit operand if required.
Dan Gohman244b86a2008-09-03 15:56:16 +00001330 if (!Found && AddIfNotFound) {
Bill Wendlingd0b7dfc2008-03-03 22:14:33 +00001331 addOperand(MachineOperand::CreateReg(IncomingReg,
1332 false /*IsDef*/,
1333 true /*IsImp*/,
1334 true /*IsKill*/));
Owen Anderson58060792008-01-24 01:10:07 +00001335 return true;
1336 }
Dan Gohman244b86a2008-09-03 15:56:16 +00001337 return Found;
Owen Anderson58060792008-01-24 01:10:07 +00001338}
1339
1340bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman1e57df32008-02-10 18:45:23 +00001341 const TargetRegisterInfo *RegInfo,
Owen Anderson58060792008-01-24 01:10:07 +00001342 bool AddIfNotFound) {
Evan Cheng794d0f72008-04-16 09:41:59 +00001343 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Chengdd562a02008-06-27 22:11:49 +00001344 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman244b86a2008-09-03 15:56:16 +00001345 bool Found = false;
Evan Cheng794d0f72008-04-16 09:41:59 +00001346 SmallVector<unsigned,4> DeadOps;
Owen Anderson58060792008-01-24 01:10:07 +00001347 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1348 MachineOperand &MO = getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001349 if (!MO.isReg() || !MO.isDef())
Evan Cheng794d0f72008-04-16 09:41:59 +00001350 continue;
1351 unsigned Reg = MO.getReg();
Dan Gohman244b86a2008-09-03 15:56:16 +00001352 if (!Reg)
1353 continue;
1354
Evan Cheng794d0f72008-04-16 09:41:59 +00001355 if (Reg == IncomingReg) {
Dan Gohman244b86a2008-09-03 15:56:16 +00001356 if (!Found) {
1357 if (MO.isDead())
1358 // The register is already marked dead.
1359 return true;
1360 MO.setIsDead();
1361 Found = true;
1362 }
1363 } else if (hasAliases && MO.isDead() &&
1364 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng794d0f72008-04-16 09:41:59 +00001365 // There exists a super-register that's marked dead.
1366 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman9d90c632008-07-03 01:18:51 +00001367 return true;
Owen Andersonc11fa052008-08-14 18:34:18 +00001368 if (RegInfo->getSubRegisters(IncomingReg) &&
1369 RegInfo->getSuperRegisters(Reg) &&
1370 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng794d0f72008-04-16 09:41:59 +00001371 DeadOps.push_back(i);
Owen Anderson58060792008-01-24 01:10:07 +00001372 }
1373 }
1374
Evan Cheng794d0f72008-04-16 09:41:59 +00001375 // Trim unneeded dead operands.
1376 while (!DeadOps.empty()) {
1377 unsigned OpIdx = DeadOps.back();
1378 if (getOperand(OpIdx).isImplicit())
1379 RemoveOperand(OpIdx);
1380 else
1381 getOperand(OpIdx).setIsDead(false);
1382 DeadOps.pop_back();
1383 }
1384
Dan Gohman244b86a2008-09-03 15:56:16 +00001385 // If not found, this means an alias of one of the operands is dead. Add a
1386 // new implicit operand if required.
Chris Lattnerf29b6dc2009-06-24 17:54:48 +00001387 if (Found || !AddIfNotFound)
1388 return Found;
1389
1390 addOperand(MachineOperand::CreateReg(IncomingReg,
1391 true /*IsDef*/,
1392 true /*IsImp*/,
1393 false /*IsKill*/,
1394 true /*IsDead*/));
1395 return true;
Owen Anderson58060792008-01-24 01:10:07 +00001396}
Jakob Stoklund Olesen00cca852010-01-06 00:29:28 +00001397
1398void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1399 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen1734eb02010-05-21 16:32:16 +00001400 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1401 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1402 if (MO)
1403 return;
1404 } else {
1405 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1406 const MachineOperand &MO = getOperand(i);
1407 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1408 MO.getSubReg() == 0)
1409 return;
1410 }
1411 }
1412 addOperand(MachineOperand::CreateReg(IncomingReg,
1413 true /*IsDef*/,
1414 true /*IsImp*/));
Jakob Stoklund Olesen00cca852010-01-06 00:29:28 +00001415}
Evan Chenga967def2010-03-03 23:37:30 +00001416
1417unsigned
1418MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1419 unsigned Hash = MI->getOpcode() * 37;
1420 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1421 const MachineOperand &MO = MI->getOperand(i);
1422 uint64_t Key = (uint64_t)MO.getType() << 32;
1423 switch (MO.getType()) {
Chris Lattner40918f92010-03-13 08:14:18 +00001424 default: break;
1425 case MachineOperand::MO_Register:
1426 if (MO.isDef() && MO.getReg() &&
1427 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1428 continue; // Skip virtual register defs.
1429 Key |= MO.getReg();
1430 break;
1431 case MachineOperand::MO_Immediate:
1432 Key |= MO.getImm();
1433 break;
1434 case MachineOperand::MO_FrameIndex:
1435 case MachineOperand::MO_ConstantPoolIndex:
1436 case MachineOperand::MO_JumpTableIndex:
1437 Key |= MO.getIndex();
1438 break;
1439 case MachineOperand::MO_MachineBasicBlock:
1440 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1441 break;
1442 case MachineOperand::MO_GlobalAddress:
1443 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1444 break;
1445 case MachineOperand::MO_BlockAddress:
1446 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1447 break;
1448 case MachineOperand::MO_MCSymbol:
1449 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1450 break;
Evan Chenga967def2010-03-03 23:37:30 +00001451 }
1452 Key += ~(Key << 32);
1453 Key ^= (Key >> 22);
1454 Key += ~(Key << 13);
1455 Key ^= (Key >> 8);
1456 Key += (Key << 3);
1457 Key ^= (Key >> 15);
1458 Key += ~(Key << 27);
1459 Key ^= (Key >> 31);
1460 Hash = (unsigned)Key + Hash * 37;
1461 }
1462 return Hash;
1463}