blob: aa819eeb30a2de3c874e8894ed8c3cd61940a643 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000109 // We do not currently implment this libm ops for PowerPC.
110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Craig Topperc9099502012-04-20 06:31:50 +0000377 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
378 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
379 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
380 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000383 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
385 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
386 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000387
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
389 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
392 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
393 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
394 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000395 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000396
Hal Finkel8cc34742012-08-04 14:10:46 +0000397 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000398 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000399 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
400 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000401
Eli Friedman4db5aca2011-08-29 18:23:02 +0000402 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
403 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
404
Duncan Sands03228082008-11-23 15:47:28 +0000405 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000406 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000407
Evan Cheng769951f2012-07-02 22:39:56 +0000408 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000409 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000410 setExceptionPointerRegister(PPC::X3);
411 setExceptionSelectorRegister(PPC::X4);
412 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000413 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000414 setExceptionPointerRegister(PPC::R3);
415 setExceptionSelectorRegister(PPC::R4);
416 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000417
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000418 // We have target-specific dag combine patterns for the following nodes:
419 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000420 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000421 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000422 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000424 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000425 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000426 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000427 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
428 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000429 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
430 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000431 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
432 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
433 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
434 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
435 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000436 }
437
Hal Finkelc6129162011-10-17 18:53:03 +0000438 setMinFunctionAlignment(2);
439 if (PPCSubTarget.isDarwin())
440 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000441
Evan Cheng769951f2012-07-02 22:39:56 +0000442 if (isPPC64 && Subtarget->isJITCodeModel())
443 // Temporary workaround for the inability of PPC64 JIT to handle jump
444 // tables.
445 setSupportJumpTables(false);
446
Eli Friedman26689ac2011-08-03 21:06:02 +0000447 setInsertFencesForAtomic(true);
448
Hal Finkel768c65f2011-11-22 16:21:04 +0000449 setSchedulingPreference(Sched::Hybrid);
450
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000451 computeRegisterProperties();
452}
453
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000454/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
455/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000456unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000457 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000458 // Darwin passes everything on 4 byte boundary.
459 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
460 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000461
462 // 16byte and wider vectors are passed on 16byte boundary.
463 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
464 if (VTy->getBitWidth() >= 128)
465 return 16;
466
467 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
468 if (PPCSubTarget.isPPC64())
469 return 8;
470
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000471 return 4;
472}
473
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000474const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
475 switch (Opcode) {
476 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000477 case PPCISD::FSEL: return "PPCISD::FSEL";
478 case PPCISD::FCFID: return "PPCISD::FCFID";
479 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
480 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
481 case PPCISD::STFIWX: return "PPCISD::STFIWX";
482 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
483 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
484 case PPCISD::VPERM: return "PPCISD::VPERM";
485 case PPCISD::Hi: return "PPCISD::Hi";
486 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000487 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000488 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
489 case PPCISD::LOAD: return "PPCISD::LOAD";
490 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000491 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
492 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
493 case PPCISD::SRL: return "PPCISD::SRL";
494 case PPCISD::SRA: return "PPCISD::SRA";
495 case PPCISD::SHL: return "PPCISD::SHL";
496 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
497 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000498 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000499 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000500 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000501 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000502 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000503 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
504 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000505 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
506 case PPCISD::MFCR: return "PPCISD::MFCR";
507 case PPCISD::VCMP: return "PPCISD::VCMP";
508 case PPCISD::VCMPo: return "PPCISD::VCMPo";
509 case PPCISD::LBRX: return "PPCISD::LBRX";
510 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000511 case PPCISD::LARX: return "PPCISD::LARX";
512 case PPCISD::STCX: return "PPCISD::STCX";
513 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
514 case PPCISD::MFFS: return "PPCISD::MFFS";
515 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
516 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
517 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
518 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000519 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000520 }
521}
522
Duncan Sands28b77e92011-09-06 19:07:46 +0000523EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000525}
526
Chris Lattner1a635d62006-04-14 06:01:58 +0000527//===----------------------------------------------------------------------===//
528// Node matching predicates, for use by the tblgen matching code.
529//===----------------------------------------------------------------------===//
530
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000531/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000532static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000533 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000534 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000535 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000536 // Maybe this has already been legalized into the constant pool?
537 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000538 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000539 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000540 }
541 return false;
542}
543
Chris Lattnerddb739e2006-04-06 17:23:16 +0000544/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
545/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000546static bool isConstantOrUndef(int Op, int Val) {
547 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000548}
549
550/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
551/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000552bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000553 if (!isUnary) {
554 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000555 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000556 return false;
557 } else {
558 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000559 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
560 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000561 return false;
562 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000563 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000564}
565
566/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
567/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000568bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000569 if (!isUnary) {
570 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000571 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
572 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000573 return false;
574 } else {
575 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000576 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
577 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
578 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
579 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000580 return false;
581 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000583}
584
Chris Lattnercaad1632006-04-06 22:02:42 +0000585/// isVMerge - Common function, used to match vmrg* shuffles.
586///
Nate Begeman9008ca62009-04-27 18:41:29 +0000587static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000588 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000591 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
592 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000593
Chris Lattner116cc482006-04-06 21:11:54 +0000594 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
595 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000597 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000599 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000600 return false;
601 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000602 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000603}
604
605/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
606/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000607bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000608 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000609 if (!isUnary)
610 return isVMerge(N, UnitSize, 8, 24);
611 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000612}
613
614/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
615/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000616bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000617 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000618 if (!isUnary)
619 return isVMerge(N, UnitSize, 0, 16);
620 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000621}
622
623
Chris Lattnerd0608e12006-04-06 18:26:28 +0000624/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
625/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000626int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 "PPC only supports shuffles by bytes!");
629
630 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000631
Chris Lattnerd0608e12006-04-06 18:26:28 +0000632 // Find the first non-undef value in the shuffle mask.
633 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000635 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Chris Lattnerd0608e12006-04-06 18:26:28 +0000637 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000638
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000640 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000642 if (ShiftAmt < i) return -1;
643 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000644
Chris Lattnerf24380e2006-04-06 22:28:36 +0000645 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000646 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000647 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000648 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000649 return -1;
650 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000651 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000652 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000654 return -1;
655 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000656 return ShiftAmt;
657}
Chris Lattneref819f82006-03-20 06:33:01 +0000658
659/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
660/// specifies a splat of a single element that is suitable for input to
661/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000662bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000664 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000665
Chris Lattner88a99ef2006-03-20 06:37:44 +0000666 // This is a splat operation if each element of the permute is the same, and
667 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000668 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000669
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 // FIXME: Handle UNDEF elements too!
671 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000672 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000673
Nate Begeman9008ca62009-04-27 18:41:29 +0000674 // Check that the indices are consecutive, in the case of a multi-byte element
675 // splatted with a v16i8 mask.
676 for (unsigned i = 1; i != EltSize; ++i)
677 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000678 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000679
Chris Lattner7ff7e672006-04-04 17:25:31 +0000680 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000681 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000682 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000683 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000684 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000685 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000686 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000687}
688
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000689/// isAllNegativeZeroVector - Returns true if all elements of build_vector
690/// are -0.0.
691bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000692 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
693
694 APInt APVal, APUndef;
695 unsigned BitSize;
696 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000697
Dale Johannesen1e608812009-11-13 01:45:18 +0000698 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000699 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000700 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000701
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000702 return false;
703}
704
Chris Lattneref819f82006-03-20 06:33:01 +0000705/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
706/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000707unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000708 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
709 assert(isSplatShuffleMask(SVOp, EltSize));
710 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000711}
712
Chris Lattnere87192a2006-04-12 17:37:20 +0000713/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000714/// by using a vspltis[bhw] instruction of the specified element size, return
715/// the constant being splatted. The ByteSize field indicates the number of
716/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000717SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
718 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000719
720 // If ByteSize of the splat is bigger than the element size of the
721 // build_vector, then we have a case where we are checking for a splat where
722 // multiple elements of the buildvector are folded together into a single
723 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
724 unsigned EltSize = 16/N->getNumOperands();
725 if (EltSize < ByteSize) {
726 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000727 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000728 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Chris Lattner79d9a882006-04-08 07:14:26 +0000730 // See if all of the elements in the buildvector agree across.
731 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
732 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
733 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000734 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000735
Scott Michelfdc40a02009-02-17 22:15:04 +0000736
Gabor Greifba36cb52008-08-28 21:40:38 +0000737 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000738 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
739 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000740 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000741 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000742
Chris Lattner79d9a882006-04-08 07:14:26 +0000743 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
744 // either constant or undef values that are identical for each chunk. See
745 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000746
Chris Lattner79d9a882006-04-08 07:14:26 +0000747 // Check to see if all of the leading entries are either 0 or -1. If
748 // neither, then this won't fit into the immediate field.
749 bool LeadingZero = true;
750 bool LeadingOnes = true;
751 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000752 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000753
Chris Lattner79d9a882006-04-08 07:14:26 +0000754 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
755 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
756 }
757 // Finally, check the least significant entry.
758 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000759 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000761 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000762 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 }
765 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000766 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000768 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000769 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000771 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Dan Gohman475871a2008-07-27 21:46:04 +0000773 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000774 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000775
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000776 // Check to see if this buildvec has a single non-undef value in its elements.
777 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
778 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000779 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000780 OpVal = N->getOperand(i);
781 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000782 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000783 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000784
Gabor Greifba36cb52008-08-28 21:40:38 +0000785 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000786
Eli Friedman1a8229b2009-05-24 02:03:36 +0000787 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000788 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000789 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000790 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000791 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000793 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000794 }
795
796 // If the splat value is larger than the element value, then we can never do
797 // this splat. The only case that we could fit the replicated bits into our
798 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000799 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000800
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000801 // If the element value is larger than the splat value, cut it in half and
802 // check to see if the two halves are equal. Continue doing this until we
803 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
804 while (ValSizeInBytes > ByteSize) {
805 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000807 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000808 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
809 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000810 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000811 }
812
813 // Properly sign extend the value.
814 int ShAmt = (4-ByteSize)*8;
815 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000817 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000818 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000819
Chris Lattner140a58f2006-04-08 06:46:53 +0000820 // Finally, if this value fits in a 5 bit sext field, return it
821 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000823 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000824}
825
Chris Lattner1a635d62006-04-14 06:01:58 +0000826//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000827// Addressing Mode Selection
828//===----------------------------------------------------------------------===//
829
830/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
831/// or 64-bit immediate, and if the value can be accurately represented as a
832/// sign extension from a 16-bit value. If so, this returns true and the
833/// immediate.
834static bool isIntS16Immediate(SDNode *N, short &Imm) {
835 if (N->getOpcode() != ISD::Constant)
836 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000838 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000840 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000841 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000842 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000843}
Dan Gohman475871a2008-07-27 21:46:04 +0000844static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000845 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000846}
847
848
849/// SelectAddressRegReg - Given the specified addressed, check to see if it
850/// can be represented as an indexed [r+r] operation. Returns false if it
851/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000852bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
853 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000854 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000855 short imm = 0;
856 if (N.getOpcode() == ISD::ADD) {
857 if (isIntS16Immediate(N.getOperand(1), imm))
858 return false; // r+i
859 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
860 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000861
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000862 Base = N.getOperand(0);
863 Index = N.getOperand(1);
864 return true;
865 } else if (N.getOpcode() == ISD::OR) {
866 if (isIntS16Immediate(N.getOperand(1), imm))
867 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000869 // If this is an or of disjoint bitfields, we can codegen this as an add
870 // (for better address arithmetic) if the LHS and RHS of the OR are provably
871 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000872 APInt LHSKnownZero, LHSKnownOne;
873 APInt RHSKnownZero, RHSKnownOne;
874 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000875 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000876
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000877 if (LHSKnownZero.getBoolValue()) {
878 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000879 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000880 // If all of the bits are known zero on the LHS or RHS, the add won't
881 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000882 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000883 Base = N.getOperand(0);
884 Index = N.getOperand(1);
885 return true;
886 }
887 }
888 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000889
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000890 return false;
891}
892
893/// Returns true if the address N can be represented by a base register plus
894/// a signed 16-bit displacement [r+imm], and if it is not better
895/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000896bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000897 SDValue &Base,
898 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000899 // FIXME dl should come from parent load or store, not from address
900 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901 // If this can be more profitably realized as r+r, fail.
902 if (SelectAddressRegReg(N, Disp, Base, DAG))
903 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000904
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 if (N.getOpcode() == ISD::ADD) {
906 short imm = 0;
907 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
910 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
911 } else {
912 Base = N.getOperand(0);
913 }
914 return true; // [r+i]
915 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
916 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000917 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 && "Cannot handle constant offsets yet!");
919 Disp = N.getOperand(1).getOperand(0); // The global address.
920 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000921 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922 Disp.getOpcode() == ISD::TargetConstantPool ||
923 Disp.getOpcode() == ISD::TargetJumpTable);
924 Base = N.getOperand(0);
925 return true; // [&g+r]
926 }
927 } else if (N.getOpcode() == ISD::OR) {
928 short imm = 0;
929 if (isIntS16Immediate(N.getOperand(1), imm)) {
930 // If this is an or of disjoint bitfields, we can codegen this as an add
931 // (for better address arithmetic) if the LHS and RHS of the OR are
932 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000933 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000934 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000935
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000936 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 // If all of the bits are known zero on the LHS or RHS, the add won't
938 // carry.
939 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 return true;
942 }
943 }
944 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
945 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // If this address fits entirely in a 16-bit sext immediate field, codegen
948 // this as "d, 0"
949 short Imm;
950 if (isIntS16Immediate(CN, Imm)) {
951 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000952 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
953 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 return true;
955 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000956
957 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000959 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
960 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000964
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
966 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000967 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 return true;
969 }
970 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000971
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 Disp = DAG.getTargetConstant(0, getPointerTy());
973 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
974 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
975 else
976 Base = N;
977 return true; // [r+0]
978}
979
980/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
981/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000982bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
983 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000984 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985 // Check to see if we can easily represent this as an [r+r] address. This
986 // will fail if it thinks that the address is more profitably represented as
987 // reg+imm, e.g. where imm = 0.
988 if (SelectAddressRegReg(N, Base, Index, DAG))
989 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000990
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991 // If the operand is an addition, always emit this as [r+r], since this is
992 // better (for code size, and execution, as the memop does the add for free)
993 // than emitting an explicit add.
994 if (N.getOpcode() == ISD::ADD) {
995 Base = N.getOperand(0);
996 Index = N.getOperand(1);
997 return true;
998 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000999
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001001 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1002 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003 Index = N;
1004 return true;
1005}
1006
1007/// SelectAddressRegImmShift - Returns true if the address N can be
1008/// represented by a base register plus a signed 14-bit displacement
1009/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001010bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1011 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001012 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001013 // FIXME dl should come from the parent load or store, not the address
1014 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 // If this can be more profitably realized as r+r, fail.
1016 if (SelectAddressRegReg(N, Disp, Base, DAG))
1017 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 if (N.getOpcode() == ISD::ADD) {
1020 short imm = 0;
1021 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001022 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1024 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1025 } else {
1026 Base = N.getOperand(0);
1027 }
1028 return true; // [r+i]
1029 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1030 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001031 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 && "Cannot handle constant offsets yet!");
1033 Disp = N.getOperand(1).getOperand(0); // The global address.
1034 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1035 Disp.getOpcode() == ISD::TargetConstantPool ||
1036 Disp.getOpcode() == ISD::TargetJumpTable);
1037 Base = N.getOperand(0);
1038 return true; // [&g+r]
1039 }
1040 } else if (N.getOpcode() == ISD::OR) {
1041 short imm = 0;
1042 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1043 // If this is an or of disjoint bitfields, we can codegen this as an add
1044 // (for better address arithmetic) if the LHS and RHS of the OR are
1045 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001046 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001047 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001048 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001049 // If all of the bits are known zero on the LHS or RHS, the add won't
1050 // carry.
1051 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001053 return true;
1054 }
1055 }
1056 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001057 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001058 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001059 // If this address fits entirely in a 14-bit sext immediate field, codegen
1060 // this as "d, 0"
1061 short Imm;
1062 if (isIntS16Immediate(CN, Imm)) {
1063 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001064 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1065 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001066 return true;
1067 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001068
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001069 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001070 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001071 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1072 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001074 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1076 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1077 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001078 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001079 return true;
1080 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 }
1082 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001083
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001084 Disp = DAG.getTargetConstant(0, getPointerTy());
1085 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1086 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1087 else
1088 Base = N;
1089 return true; // [r+0]
1090}
1091
1092
1093/// getPreIndexedAddressParts - returns true by value, base pointer and
1094/// offset pointer and addressing mode by reference if the node's address
1095/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001096bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1097 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001098 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001099 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001100 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001101
Dan Gohman475871a2008-07-27 21:46:04 +00001102 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001103 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001104 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1105 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001106 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001107
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001108 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001109 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001110 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001111 } else
1112 return false;
1113
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001114 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001115 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001116 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001117
Hal Finkelac81cc32012-06-19 02:34:32 +00001118 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001119 AM = ISD::PRE_INC;
1120 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001122
Chris Lattner0851b4f2006-11-15 19:55:13 +00001123 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001125 // reg + imm
1126 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1127 return false;
1128 } else {
1129 // reg + imm * 4.
1130 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1131 return false;
1132 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001133
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001134 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001135 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1136 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001138 LD->getExtensionType() == ISD::SEXTLOAD &&
1139 isa<ConstantSDNode>(Offset))
1140 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001141 }
1142
Chris Lattner4eab7142006-11-10 02:08:47 +00001143 AM = ISD::PRE_INC;
1144 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001145}
1146
1147//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001148// LowerOperation implementation
1149//===----------------------------------------------------------------------===//
1150
Chris Lattner1e61e692010-11-15 02:46:57 +00001151/// GetLabelAccessInfo - Return true if we should reference labels using a
1152/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1153static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001154 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1155 HiOpFlags = PPCII::MO_HA16;
1156 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001157
Chris Lattner1e61e692010-11-15 02:46:57 +00001158 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1159 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001160 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001161 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001162 if (isPIC) {
1163 HiOpFlags |= PPCII::MO_PIC_FLAG;
1164 LoOpFlags |= PPCII::MO_PIC_FLAG;
1165 }
1166
1167 // If this is a reference to a global value that requires a non-lazy-ptr, make
1168 // sure that instruction lowering adds it.
1169 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1170 HiOpFlags |= PPCII::MO_NLP_FLAG;
1171 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001172
Chris Lattner6d2ff122010-11-15 03:13:19 +00001173 if (GV->hasHiddenVisibility()) {
1174 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1175 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1176 }
1177 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001178
Chris Lattner1e61e692010-11-15 02:46:57 +00001179 return isPIC;
1180}
1181
1182static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1183 SelectionDAG &DAG) {
1184 EVT PtrVT = HiPart.getValueType();
1185 SDValue Zero = DAG.getConstant(0, PtrVT);
1186 DebugLoc DL = HiPart.getDebugLoc();
1187
1188 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1189 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001190
Chris Lattner1e61e692010-11-15 02:46:57 +00001191 // With PIC, the first instruction is actually "GR+hi(&G)".
1192 if (isPIC)
1193 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1194 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001195
Chris Lattner1e61e692010-11-15 02:46:57 +00001196 // Generate non-pic code that has direct accesses to the constant pool.
1197 // The address of the global is just (hi(&g)+lo(&g)).
1198 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1199}
1200
Scott Michelfdc40a02009-02-17 22:15:04 +00001201SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001202 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001203 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001204 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001205 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001206
Chris Lattner1e61e692010-11-15 02:46:57 +00001207 unsigned MOHiFlag, MOLoFlag;
1208 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1209 SDValue CPIHi =
1210 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1211 SDValue CPILo =
1212 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1213 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001214}
1215
Dan Gohmand858e902010-04-17 15:26:15 +00001216SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001217 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001218 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001219
Chris Lattner1e61e692010-11-15 02:46:57 +00001220 unsigned MOHiFlag, MOLoFlag;
1221 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1222 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1223 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1224 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001225}
1226
Dan Gohmand858e902010-04-17 15:26:15 +00001227SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1228 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001229 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001230
Dan Gohman46510a72010-04-15 01:51:59 +00001231 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001232
Chris Lattner1e61e692010-11-15 02:46:57 +00001233 unsigned MOHiFlag, MOLoFlag;
1234 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1235 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1236 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1237 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1238}
1239
Roman Divackyfd42ed62012-06-04 17:36:38 +00001240SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1241 SelectionDAG &DAG) const {
1242
1243 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1244 DebugLoc dl = GA->getDebugLoc();
1245 const GlobalValue *GV = GA->getGlobal();
1246 EVT PtrVT = getPointerTy();
1247 bool is64bit = PPCSubTarget.isPPC64();
1248
1249 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1250
1251 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1252 PPCII::MO_TPREL16_HA);
1253 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1254 PPCII::MO_TPREL16_LO);
1255
1256 if (model != TLSModel::LocalExec)
1257 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001258 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1259 is64bit ? MVT::i64 : MVT::i32);
1260 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001261 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1262}
1263
Chris Lattner1e61e692010-11-15 02:46:57 +00001264SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1265 SelectionDAG &DAG) const {
1266 EVT PtrVT = Op.getValueType();
1267 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1268 DebugLoc DL = GSDN->getDebugLoc();
1269 const GlobalValue *GV = GSDN->getGlobal();
1270
Chris Lattner1e61e692010-11-15 02:46:57 +00001271 // 64-bit SVR4 ABI code is always position-independent.
1272 // The actual address of the GlobalValue is stored in the TOC.
1273 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1274 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1275 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1276 DAG.getRegister(PPC::X2, MVT::i64));
1277 }
1278
Chris Lattner6d2ff122010-11-15 03:13:19 +00001279 unsigned MOHiFlag, MOLoFlag;
1280 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001281
Chris Lattner6d2ff122010-11-15 03:13:19 +00001282 SDValue GAHi =
1283 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1284 SDValue GALo =
1285 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001286
Chris Lattner6d2ff122010-11-15 03:13:19 +00001287 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001288
Chris Lattner6d2ff122010-11-15 03:13:19 +00001289 // If the global reference is actually to a non-lazy-pointer, we have to do an
1290 // extra load to get the address of the global.
1291 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1292 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001293 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001294 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001295}
1296
Dan Gohmand858e902010-04-17 15:26:15 +00001297SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001298 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001299 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Chris Lattner1a635d62006-04-14 06:01:58 +00001301 // If we're comparing for equality to zero, expose the fact that this is
1302 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1303 // fold the new nodes.
1304 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1305 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001306 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001307 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 if (VT.bitsLT(MVT::i32)) {
1309 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001310 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001311 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001312 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001313 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1314 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 DAG.getConstant(Log2b, MVT::i32));
1316 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001317 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001318 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001319 // optimized. FIXME: revisit this when we can custom lower all setcc
1320 // optimizations.
1321 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001322 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001324
Chris Lattner1a635d62006-04-14 06:01:58 +00001325 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001326 // by xor'ing the rhs with the lhs, which is faster than setting a
1327 // condition register, reading it back out, and masking the correct bit. The
1328 // normal approach here uses sub to do this instead of xor. Using xor exposes
1329 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001330 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001331 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001332 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001333 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001334 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001335 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001336 }
Dan Gohman475871a2008-07-27 21:46:04 +00001337 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001338}
1339
Dan Gohman475871a2008-07-27 21:46:04 +00001340SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001341 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001342 SDNode *Node = Op.getNode();
1343 EVT VT = Node->getValueType(0);
1344 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1345 SDValue InChain = Node->getOperand(0);
1346 SDValue VAListPtr = Node->getOperand(1);
1347 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1348 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001349
Roman Divackybdb226e2011-06-28 15:30:42 +00001350 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1351
1352 // gpr_index
1353 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1354 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1355 false, false, 0);
1356 InChain = GprIndex.getValue(1);
1357
1358 if (VT == MVT::i64) {
1359 // Check if GprIndex is even
1360 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1361 DAG.getConstant(1, MVT::i32));
1362 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1363 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1364 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1365 DAG.getConstant(1, MVT::i32));
1366 // Align GprIndex to be even if it isn't
1367 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1368 GprIndex);
1369 }
1370
1371 // fpr index is 1 byte after gpr
1372 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1373 DAG.getConstant(1, MVT::i32));
1374
1375 // fpr
1376 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1377 FprPtr, MachinePointerInfo(SV), MVT::i8,
1378 false, false, 0);
1379 InChain = FprIndex.getValue(1);
1380
1381 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1382 DAG.getConstant(8, MVT::i32));
1383
1384 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1385 DAG.getConstant(4, MVT::i32));
1386
1387 // areas
1388 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001389 MachinePointerInfo(), false, false,
1390 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001391 InChain = OverflowArea.getValue(1);
1392
1393 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001394 MachinePointerInfo(), false, false,
1395 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001396 InChain = RegSaveArea.getValue(1);
1397
1398 // select overflow_area if index > 8
1399 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1400 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1401
Roman Divackybdb226e2011-06-28 15:30:42 +00001402 // adjustment constant gpr_index * 4/8
1403 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1404 VT.isInteger() ? GprIndex : FprIndex,
1405 DAG.getConstant(VT.isInteger() ? 4 : 8,
1406 MVT::i32));
1407
1408 // OurReg = RegSaveArea + RegConstant
1409 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1410 RegConstant);
1411
1412 // Floating types are 32 bytes into RegSaveArea
1413 if (VT.isFloatingPoint())
1414 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1415 DAG.getConstant(32, MVT::i32));
1416
1417 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1418 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1419 VT.isInteger() ? GprIndex : FprIndex,
1420 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1421 MVT::i32));
1422
1423 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1424 VT.isInteger() ? VAListPtr : FprPtr,
1425 MachinePointerInfo(SV),
1426 MVT::i8, false, false, 0);
1427
1428 // determine if we should load from reg_save_area or overflow_area
1429 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1430
1431 // increase overflow_area by 4/8 if gpr/fpr > 8
1432 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1433 DAG.getConstant(VT.isInteger() ? 4 : 8,
1434 MVT::i32));
1435
1436 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1437 OverflowAreaPlusN);
1438
1439 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1440 OverflowAreaPtr,
1441 MachinePointerInfo(),
1442 MVT::i32, false, false, 0);
1443
Pete Cooperd752e0f2011-11-08 18:42:53 +00001444 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1445 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001446}
1447
Duncan Sands4a544a72011-09-06 13:37:06 +00001448SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1449 SelectionDAG &DAG) const {
1450 return Op.getOperand(0);
1451}
1452
1453SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1454 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001455 SDValue Chain = Op.getOperand(0);
1456 SDValue Trmp = Op.getOperand(1); // trampoline
1457 SDValue FPtr = Op.getOperand(2); // nested function
1458 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001459 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001460
Owen Andersone50ed302009-08-10 22:56:29 +00001461 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001463 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001464 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1465 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001466
Scott Michelfdc40a02009-02-17 22:15:04 +00001467 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001468 TargetLowering::ArgListEntry Entry;
1469
1470 Entry.Ty = IntPtrTy;
1471 Entry.Node = Trmp; Args.push_back(Entry);
1472
1473 // TrampSize == (isPPC64 ? 48 : 40);
1474 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001475 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001476 Args.push_back(Entry);
1477
1478 Entry.Node = FPtr; Args.push_back(Entry);
1479 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Bill Wendling77959322008-09-17 00:30:57 +00001481 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001482 TargetLowering::CallLoweringInfo CLI(Chain,
1483 Type::getVoidTy(*DAG.getContext()),
1484 false, false, false, false, 0,
1485 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001486 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001487 /*doesNotRet=*/false,
1488 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001489 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001490 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001491 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001492
Duncan Sands4a544a72011-09-06 13:37:06 +00001493 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001494}
1495
Dan Gohman475871a2008-07-27 21:46:04 +00001496SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001497 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001498 MachineFunction &MF = DAG.getMachineFunction();
1499 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1500
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001501 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001502
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001503 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001504 // vastart just stores the address of the VarArgsFrameIndex slot into the
1505 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001506 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001507 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001508 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001509 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1510 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001511 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001512 }
1513
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001514 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001515 // We suppose the given va_list is already allocated.
1516 //
1517 // typedef struct {
1518 // char gpr; /* index into the array of 8 GPRs
1519 // * stored in the register save area
1520 // * gpr=0 corresponds to r3,
1521 // * gpr=1 to r4, etc.
1522 // */
1523 // char fpr; /* index into the array of 8 FPRs
1524 // * stored in the register save area
1525 // * fpr=0 corresponds to f1,
1526 // * fpr=1 to f2, etc.
1527 // */
1528 // char *overflow_arg_area;
1529 // /* location on stack that holds
1530 // * the next overflow argument
1531 // */
1532 // char *reg_save_area;
1533 // /* where r3:r10 and f1:f8 (if saved)
1534 // * are stored
1535 // */
1536 // } va_list[1];
1537
1538
Dan Gohman1e93df62010-04-17 14:41:14 +00001539 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1540 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001541
Nicolas Geoffray01119992007-04-03 13:59:52 +00001542
Owen Andersone50ed302009-08-10 22:56:29 +00001543 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
Dan Gohman1e93df62010-04-17 14:41:14 +00001545 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1546 PtrVT);
1547 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1548 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001549
Duncan Sands83ec4b62008-06-06 12:08:01 +00001550 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001551 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001552
Duncan Sands83ec4b62008-06-06 12:08:01 +00001553 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001554 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001555
1556 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001557 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001558
Dan Gohman69de1932008-02-06 22:27:42 +00001559 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001560
Nicolas Geoffray01119992007-04-03 13:59:52 +00001561 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001562 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001563 Op.getOperand(1),
1564 MachinePointerInfo(SV),
1565 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001566 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001567 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001568 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001569
Nicolas Geoffray01119992007-04-03 13:59:52 +00001570 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001571 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001572 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1573 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001574 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001575 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001576 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001577
Nicolas Geoffray01119992007-04-03 13:59:52 +00001578 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001579 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001580 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1581 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001582 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001583 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001584 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001585
1586 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001587 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1588 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001589 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001590
Chris Lattner1a635d62006-04-14 06:01:58 +00001591}
1592
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001593#include "PPCGenCallingConv.inc"
1594
Duncan Sands1e96bab2010-11-04 10:49:57 +00001595static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001596 CCValAssign::LocInfo &LocInfo,
1597 ISD::ArgFlagsTy &ArgFlags,
1598 CCState &State) {
1599 return true;
1600}
1601
Duncan Sands1e96bab2010-11-04 10:49:57 +00001602static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001603 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001604 CCValAssign::LocInfo &LocInfo,
1605 ISD::ArgFlagsTy &ArgFlags,
1606 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001607 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001608 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1609 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1610 };
1611 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001612
Tilmann Schellerffd02002009-07-03 06:45:56 +00001613 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1614
1615 // Skip one register if the first unallocated register has an even register
1616 // number and there are still argument registers available which have not been
1617 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1618 // need to skip a register if RegNum is odd.
1619 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1620 State.AllocateReg(ArgRegs[RegNum]);
1621 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001622
Tilmann Schellerffd02002009-07-03 06:45:56 +00001623 // Always return false here, as this function only makes sure that the first
1624 // unallocated register has an odd register number and does not actually
1625 // allocate a register for the current argument.
1626 return false;
1627}
1628
Duncan Sands1e96bab2010-11-04 10:49:57 +00001629static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001630 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001631 CCValAssign::LocInfo &LocInfo,
1632 ISD::ArgFlagsTy &ArgFlags,
1633 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001634 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001635 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1636 PPC::F8
1637 };
1638
1639 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001640
Tilmann Schellerffd02002009-07-03 06:45:56 +00001641 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1642
1643 // If there is only one Floating-point register left we need to put both f64
1644 // values of a split ppc_fp128 value on the stack.
1645 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1646 State.AllocateReg(ArgRegs[RegNum]);
1647 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001648
Tilmann Schellerffd02002009-07-03 06:45:56 +00001649 // Always return false here, as this function only makes sure that the two f64
1650 // values a ppc_fp128 value is split into are both passed in registers or both
1651 // passed on the stack and does not actually allocate a register for the
1652 // current argument.
1653 return false;
1654}
1655
Chris Lattner9f0bc652007-02-25 05:34:32 +00001656/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001657/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001658static const uint16_t *GetFPR() {
1659 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001660 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001661 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001662 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001663
Chris Lattner9f0bc652007-02-25 05:34:32 +00001664 return FPR;
1665}
1666
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001667/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1668/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001669static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001670 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001671 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001672 if (Flags.isByVal())
1673 ArgSize = Flags.getByValSize();
1674 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1675
1676 return ArgSize;
1677}
1678
Dan Gohman475871a2008-07-27 21:46:04 +00001679SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001681 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001682 const SmallVectorImpl<ISD::InputArg>
1683 &Ins,
1684 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001685 SmallVectorImpl<SDValue> &InVals)
1686 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001687 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1689 dl, DAG, InVals);
1690 } else {
1691 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1692 dl, DAG, InVals);
1693 }
1694}
1695
1696SDValue
1697PPCTargetLowering::LowerFormalArguments_SVR4(
1698 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001699 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 const SmallVectorImpl<ISD::InputArg>
1701 &Ins,
1702 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001703 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001705 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706 // +-----------------------------------+
1707 // +--> | Back chain |
1708 // | +-----------------------------------+
1709 // | | Floating-point register save area |
1710 // | +-----------------------------------+
1711 // | | General register save area |
1712 // | +-----------------------------------+
1713 // | | CR save word |
1714 // | +-----------------------------------+
1715 // | | VRSAVE save word |
1716 // | +-----------------------------------+
1717 // | | Alignment padding |
1718 // | +-----------------------------------+
1719 // | | Vector register save area |
1720 // | +-----------------------------------+
1721 // | | Local variable space |
1722 // | +-----------------------------------+
1723 // | | Parameter list area |
1724 // | +-----------------------------------+
1725 // | | LR save word |
1726 // | +-----------------------------------+
1727 // SP--> +--- | Back chain |
1728 // +-----------------------------------+
1729 //
1730 // Specifications:
1731 // System V Application Binary Interface PowerPC Processor Supplement
1732 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001733
Tilmann Schellerffd02002009-07-03 06:45:56 +00001734 MachineFunction &MF = DAG.getMachineFunction();
1735 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001736 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001737
Owen Andersone50ed302009-08-10 22:56:29 +00001738 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001739 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001740 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1741 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001742 unsigned PtrByteSize = 4;
1743
1744 // Assign locations to all of the incoming arguments.
1745 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001746 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001747 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001748
1749 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001750 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001751
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001753
Tilmann Schellerffd02002009-07-03 06:45:56 +00001754 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1755 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001756
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757 // Arguments stored in registers.
1758 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001759 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001760 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001761
Owen Anderson825b72b2009-08-11 20:47:22 +00001762 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001763 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001766 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001767 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001769 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001770 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001772 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001773 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 case MVT::v16i8:
1775 case MVT::v8i16:
1776 case MVT::v4i32:
1777 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001778 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001779 break;
1780 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001781
Tilmann Schellerffd02002009-07-03 06:45:56 +00001782 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001783 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001787 } else {
1788 // Argument stored in memory.
1789 assert(VA.isMemLoc());
1790
1791 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1792 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001793 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001794
1795 // Create load nodes to retrieve arguments from the stack.
1796 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001797 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1798 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001799 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800 }
1801 }
1802
1803 // Assign locations to all of the incoming aggregate by value arguments.
1804 // Aggregates passed by value are stored in the local variable space of the
1805 // caller's stack frame, right above the parameter list area.
1806 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001807 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001808 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809
1810 // Reserve stack space for the allocations in CCInfo.
1811 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1812
Dan Gohman98ca4f22009-08-05 01:29:28 +00001813 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001814
1815 // Area that is at least reserved in the caller of this function.
1816 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001817
Tilmann Schellerffd02002009-07-03 06:45:56 +00001818 // Set the size that is at least reserved in caller of this function. Tail
1819 // call optimized function's reserved stack space needs to be aligned so that
1820 // taking the difference between two stack areas will result in an aligned
1821 // stack.
1822 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1823
1824 MinReservedArea =
1825 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001826 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001827
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001828 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001829 getStackAlignment();
1830 unsigned AlignMask = TargetAlign-1;
1831 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001832
Tilmann Schellerffd02002009-07-03 06:45:56 +00001833 FI->setMinReservedArea(MinReservedArea);
1834
1835 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001836
Tilmann Schellerffd02002009-07-03 06:45:56 +00001837 // If the function takes variable number of arguments, make a frame index for
1838 // the start of the first vararg value... for expansion of llvm.va_start.
1839 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001840 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001841 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1842 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1843 };
1844 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1845
Craig Topperc5eaae42012-03-11 07:57:25 +00001846 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001847 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1848 PPC::F8
1849 };
1850 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1851
Dan Gohman1e93df62010-04-17 14:41:14 +00001852 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1853 NumGPArgRegs));
1854 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1855 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001856
1857 // Make room for NumGPArgRegs and NumFPArgRegs.
1858 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001860
Dan Gohman1e93df62010-04-17 14:41:14 +00001861 FuncInfo->setVarArgsStackOffset(
1862 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001863 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001864
Dan Gohman1e93df62010-04-17 14:41:14 +00001865 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1866 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001867
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001868 // The fixed integer arguments of a variadic function are stored to the
1869 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1870 // the result of va_next.
1871 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1872 // Get an existing live-in vreg, or add a new one.
1873 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1874 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001875 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001876
Dan Gohman98ca4f22009-08-05 01:29:28 +00001877 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001878 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1879 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001880 MemOps.push_back(Store);
1881 // Increment the address by four for the next argument to store
1882 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1883 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1884 }
1885
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001886 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1887 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001888 // The double arguments are stored to the VarArgsFrameIndex
1889 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001890 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1891 // Get an existing live-in vreg, or add a new one.
1892 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1893 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001894 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001895
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001897 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1898 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001899 MemOps.push_back(Store);
1900 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001902 PtrVT);
1903 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1904 }
1905 }
1906
1907 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001908 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001910
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912}
1913
1914SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915PPCTargetLowering::LowerFormalArguments_Darwin(
1916 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001917 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 const SmallVectorImpl<ISD::InputArg>
1919 &Ins,
1920 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001921 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001922 // TODO: add description of PPC stack frame format, or at least some docs.
1923 //
1924 MachineFunction &MF = DAG.getMachineFunction();
1925 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001926 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001927
Owen Andersone50ed302009-08-10 22:56:29 +00001928 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001930 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001931 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1932 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001933 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001934
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001935 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001936 // Area that is at least reserved in caller of this function.
1937 unsigned MinReservedArea = ArgOffset;
1938
Craig Topperb78ca422012-03-11 07:16:55 +00001939 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001940 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1941 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1942 };
Craig Topperb78ca422012-03-11 07:16:55 +00001943 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001944 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1945 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1946 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001947
Craig Topperb78ca422012-03-11 07:16:55 +00001948 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001949
Craig Topperb78ca422012-03-11 07:16:55 +00001950 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001951 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1952 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1953 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001954
Owen Anderson718cb662007-09-07 04:06:50 +00001955 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001956 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001957 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001958
1959 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001960
Craig Topperb78ca422012-03-11 07:16:55 +00001961 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001962
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001963 // In 32-bit non-varargs functions, the stack space for vectors is after the
1964 // stack space for non-vectors. We do not use this space unless we have
1965 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001966 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001967 // that out...for the pathological case, compute VecArgOffset as the
1968 // start of the vector parameter area. Computing VecArgOffset is the
1969 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001970 unsigned VecArgOffset = ArgOffset;
1971 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001973 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001974 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001976
Duncan Sands276dcbd2008-03-21 09:14:45 +00001977 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001978 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001979 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001980 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001981 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1982 VecArgOffset += ArgSize;
1983 continue;
1984 }
1985
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001987 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 case MVT::i32:
1989 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001990 VecArgOffset += isPPC64 ? 8 : 4;
1991 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 case MVT::i64: // PPC64
1993 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001994 VecArgOffset += 8;
1995 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 case MVT::v4f32:
1997 case MVT::v4i32:
1998 case MVT::v8i16:
1999 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002000 // Nothing to do, we're only looking at Nonvector args here.
2001 break;
2002 }
2003 }
2004 }
2005 // We've found where the vector parameter area in memory is. Skip the
2006 // first 12 parameters; these don't use that memory.
2007 VecArgOffset = ((VecArgOffset+15)/16)*16;
2008 VecArgOffset += 12*16;
2009
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002010 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002011 // entry to a function on PPC, the arguments start after the linkage area,
2012 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002013
Dan Gohman475871a2008-07-27 21:46:04 +00002014 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002015 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002017 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002018 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002019 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002020 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002021 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002022 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002023
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002024 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002025
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002026 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2028 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002029 if (isVarArg || isPPC64) {
2030 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002032 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002033 PtrByteSize);
2034 } else nAltivecParamsAtEnd++;
2035 } else
2036 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002037 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002038 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002039 PtrByteSize);
2040
Dale Johannesen8419dd62008-03-07 20:27:40 +00002041 // FIXME the codegen can be much improved in some cases.
2042 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002043 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002044 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002045 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002046 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002047 // Objects of size 1 and 2 are right justified, everything else is
2048 // left justified. This means the memory address is adjusted forwards.
2049 if (ObjSize==1 || ObjSize==2) {
2050 CurArgOffset = CurArgOffset + (4 - ObjSize);
2051 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002052 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002053 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002054 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002055 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002056 if (ObjSize==1 || ObjSize==2) {
2057 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002058 unsigned VReg;
2059 if (isPPC64)
2060 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2061 else
2062 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002063 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002064 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002065 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002066 ObjSize==1 ? MVT::i8 : MVT::i16,
2067 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002068 MemOps.push_back(Store);
2069 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002070 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002071
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002072 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002073
Dale Johannesen7f96f392008-03-08 01:41:42 +00002074 continue;
2075 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002076 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2077 // Store whatever pieces of the object are in registers
2078 // to memory. ArgVal will be address of the beginning of
2079 // the object.
2080 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002081 unsigned VReg;
2082 if (isPPC64)
2083 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2084 else
2085 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002086 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002087 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002088 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002089 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2090 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002091 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002092 MemOps.push_back(Store);
2093 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002094 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002095 } else {
2096 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2097 break;
2098 }
2099 }
2100 continue;
2101 }
2102
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002104 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002106 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002107 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002108 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002110 ++GPR_idx;
2111 } else {
2112 needsLoad = true;
2113 ArgSize = PtrByteSize;
2114 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002115 // All int arguments reserve stack space in the Darwin ABI.
2116 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002117 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002118 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002119 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002121 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002122 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002124
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002126 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002128 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002129 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002130 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002131 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002132 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002133 DAG.getValueType(ObjectVT));
2134
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002136 }
2137
Chris Lattnerc91a4752006-06-26 22:48:35 +00002138 ++GPR_idx;
2139 } else {
2140 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002141 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002142 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002143 // All int arguments reserve stack space in the Darwin ABI.
2144 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002145 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002146
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 case MVT::f32:
2148 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002149 // Every 4 bytes of argument space consumes one of the GPRs available for
2150 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002151 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002152 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002153 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002154 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002155 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002156 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002157 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002158
Owen Anderson825b72b2009-08-11 20:47:22 +00002159 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002160 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002161 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002162 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002163
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002165 ++FPR_idx;
2166 } else {
2167 needsLoad = true;
2168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002169
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002170 // All FP arguments reserve stack space in the Darwin ABI.
2171 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002172 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002173 case MVT::v4f32:
2174 case MVT::v4i32:
2175 case MVT::v8i16:
2176 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002177 // Note that vector arguments in registers don't reserve stack space,
2178 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002179 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002180 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002182 if (isVarArg) {
2183 while ((ArgOffset % 16) != 0) {
2184 ArgOffset += PtrByteSize;
2185 if (GPR_idx != Num_GPR_Regs)
2186 GPR_idx++;
2187 }
2188 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002189 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002190 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002191 ++VR_idx;
2192 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002193 if (!isVarArg && !isPPC64) {
2194 // Vectors go after all the nonvectors.
2195 CurArgOffset = VecArgOffset;
2196 VecArgOffset += 16;
2197 } else {
2198 // Vectors are aligned.
2199 ArgOffset = ((ArgOffset+15)/16)*16;
2200 CurArgOffset = ArgOffset;
2201 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002202 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002203 needsLoad = true;
2204 }
2205 break;
2206 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002207
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002208 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002209 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002210 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002211 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002212 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002213 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002214 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002215 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002216 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002218
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002220 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002221
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002222 // Set the size that is at least reserved in caller of this function. Tail
2223 // call optimized function's reserved stack space needs to be aligned so that
2224 // taking the difference between two stack areas will result in an aligned
2225 // stack.
2226 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2227 // Add the Altivec parameters at the end, if needed.
2228 if (nAltivecParamsAtEnd) {
2229 MinReservedArea = ((MinReservedArea+15)/16)*16;
2230 MinReservedArea += 16*nAltivecParamsAtEnd;
2231 }
2232 MinReservedArea =
2233 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002234 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2235 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002236 getStackAlignment();
2237 unsigned AlignMask = TargetAlign-1;
2238 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2239 FI->setMinReservedArea(MinReservedArea);
2240
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002241 // If the function takes variable number of arguments, make a frame index for
2242 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002243 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002244 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002245
Dan Gohman1e93df62010-04-17 14:41:14 +00002246 FuncInfo->setVarArgsFrameIndex(
2247 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002248 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002249 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002251 // If this function is vararg, store any remaining integer argument regs
2252 // to their spots on the stack so that they may be loaded by deferencing the
2253 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002254 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002255 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002256
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002257 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002258 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002259 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002260 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002261
Dan Gohman98ca4f22009-08-05 01:29:28 +00002262 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002263 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2264 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002265 MemOps.push_back(Store);
2266 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002267 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002268 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002269 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002271
Dale Johannesen8419dd62008-03-07 20:27:40 +00002272 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002273 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002275
Dan Gohman98ca4f22009-08-05 01:29:28 +00002276 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002277}
2278
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002280/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002281static unsigned
2282CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2283 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002284 bool isVarArg,
2285 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002286 const SmallVectorImpl<ISD::OutputArg>
2287 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002288 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002289 unsigned &nAltivecParamsAtEnd) {
2290 // Count how many bytes are to be pushed on the stack, including the linkage
2291 // area, and parameter passing area. We start with 24/48 bytes, which is
2292 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002293 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002295 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2296
2297 // Add up all the space actually used.
2298 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2299 // they all go in registers, but we must reserve stack space for them for
2300 // possible use by the caller. In varargs or 64-bit calls, parameters are
2301 // assigned stack space in order, with padding so Altivec parameters are
2302 // 16-byte aligned.
2303 nAltivecParamsAtEnd = 0;
2304 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002305 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002306 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002307 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002308 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2309 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002310 if (!isVarArg && !isPPC64) {
2311 // Non-varargs Altivec parameters go after all the non-Altivec
2312 // parameters; handle those later so we know how much padding we need.
2313 nAltivecParamsAtEnd++;
2314 continue;
2315 }
2316 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2317 NumBytes = ((NumBytes+15)/16)*16;
2318 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002319 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002320 }
2321
2322 // Allow for Altivec parameters at the end, if needed.
2323 if (nAltivecParamsAtEnd) {
2324 NumBytes = ((NumBytes+15)/16)*16;
2325 NumBytes += 16*nAltivecParamsAtEnd;
2326 }
2327
2328 // The prolog code of the callee may store up to 8 GPR argument registers to
2329 // the stack, allowing va_start to index over them in memory if its varargs.
2330 // Because we cannot tell if this is needed on the caller side, we have to
2331 // conservatively assume that it is needed. As such, make sure we have at
2332 // least enough stack space for the caller to store the 8 GPRs.
2333 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002334 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002335
2336 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002337 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2338 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2339 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002340 unsigned AlignMask = TargetAlign-1;
2341 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2342 }
2343
2344 return NumBytes;
2345}
2346
2347/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002348/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002349static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002350 unsigned ParamSize) {
2351
Dale Johannesenb60d5192009-11-24 01:09:07 +00002352 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002353
2354 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2355 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2356 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2357 // Remember only if the new adjustement is bigger.
2358 if (SPDiff < FI->getTailCallSPDelta())
2359 FI->setTailCallSPDelta(SPDiff);
2360
2361 return SPDiff;
2362}
2363
Dan Gohman98ca4f22009-08-05 01:29:28 +00002364/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2365/// for tail call optimization. Targets which want to do tail call
2366/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002369 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002370 bool isVarArg,
2371 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002372 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002373 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002374 return false;
2375
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002376 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002377 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002378 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002379
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002381 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002382 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2383 // Functions containing by val parameters are not supported.
2384 for (unsigned i = 0; i != Ins.size(); i++) {
2385 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2386 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002387 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002388
2389 // Non PIC/GOT tail calls are supported.
2390 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2391 return true;
2392
2393 // At the moment we can only do local tail calls (in same module, hidden
2394 // or protected) if we are generating PIC.
2395 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2396 return G->getGlobal()->hasHiddenVisibility()
2397 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002398 }
2399
2400 return false;
2401}
2402
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002403/// isCallCompatibleAddress - Return the immediate to use if the specified
2404/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002405static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002406 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2407 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002408
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002409 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002410 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2411 (Addr << 6 >> 6) != Addr)
2412 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002413
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002414 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002415 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002416}
2417
Dan Gohman844731a2008-05-13 00:00:25 +00002418namespace {
2419
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002420struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002421 SDValue Arg;
2422 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002423 int FrameIdx;
2424
2425 TailCallArgumentInfo() : FrameIdx(0) {}
2426};
2427
Dan Gohman844731a2008-05-13 00:00:25 +00002428}
2429
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002430/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2431static void
2432StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002433 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002434 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002435 SmallVector<SDValue, 8> &MemOpChains,
2436 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002437 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002438 SDValue Arg = TailCallArgs[i].Arg;
2439 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002440 int FI = TailCallArgs[i].FrameIdx;
2441 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002442 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002443 MachinePointerInfo::getFixedStack(FI),
2444 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002445 }
2446}
2447
2448/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2449/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002450static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002451 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002452 SDValue Chain,
2453 SDValue OldRetAddr,
2454 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002455 int SPDiff,
2456 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002457 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002458 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002459 if (SPDiff) {
2460 // Calculate the new stack slot for the return address.
2461 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002462 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002463 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002464 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002465 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002466 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002467 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002468 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002469 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002470 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002471
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002472 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2473 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002474 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002475 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002476 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002477 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002478 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002479 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2480 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002481 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002482 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002483 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002484 }
2485 return Chain;
2486}
2487
2488/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2489/// the position of the argument.
2490static void
2491CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002492 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002493 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2494 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002495 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002496 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002498 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002499 TailCallArgumentInfo Info;
2500 Info.Arg = Arg;
2501 Info.FrameIdxOp = FIN;
2502 Info.FrameIdx = FI;
2503 TailCallArguments.push_back(Info);
2504}
2505
2506/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2507/// stack slot. Returns the chain as result and the loaded frame pointers in
2508/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002509SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002510 int SPDiff,
2511 SDValue Chain,
2512 SDValue &LROpOut,
2513 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002514 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002515 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002516 if (SPDiff) {
2517 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002519 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002520 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002521 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002522 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002523
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002524 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2525 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002526 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002527 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002528 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002529 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002530 Chain = SDValue(FPOpOut.getNode(), 1);
2531 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002532 }
2533 return Chain;
2534}
2535
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002536/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002537/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002538/// specified by the specific parameter attribute. The copy will be passed as
2539/// a byval function parameter.
2540/// Sometimes what we are copying is the end of a larger object, the part that
2541/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002542static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002543CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002544 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002545 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002547 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002548 false, false, MachinePointerInfo(0),
2549 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002550}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002551
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002552/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2553/// tail calls.
2554static void
Dan Gohman475871a2008-07-27 21:46:04 +00002555LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2556 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002557 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002558 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002559 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002560 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002561 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002562 if (!isTailCall) {
2563 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002564 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002565 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002566 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002567 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002568 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002569 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002570 DAG.getConstant(ArgOffset, PtrVT));
2571 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002572 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2573 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002574 // Calculate and remember argument location.
2575 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2576 TailCallArguments);
2577}
2578
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002579static
2580void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2581 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2582 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2583 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2584 MachineFunction &MF = DAG.getMachineFunction();
2585
2586 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2587 // might overwrite each other in case of tail call optimization.
2588 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002589 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002590 InFlag = SDValue();
2591 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2592 MemOpChains2, dl);
2593 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002595 &MemOpChains2[0], MemOpChains2.size());
2596
2597 // Store the return address to the appropriate stack slot.
2598 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2599 isPPC64, isDarwinABI, dl);
2600
2601 // Emit callseq_end just before tailcall node.
2602 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2603 DAG.getIntPtrConstant(0, true), InFlag);
2604 InFlag = Chain.getValue(1);
2605}
2606
2607static
2608unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2609 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2610 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002611 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002612 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002613
Chris Lattnerb9082582010-11-14 23:42:06 +00002614 bool isPPC64 = PPCSubTarget.isPPC64();
2615 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2616
Owen Andersone50ed302009-08-10 22:56:29 +00002617 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002618 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002619 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002620
2621 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2622
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002623 bool needIndirectCall = true;
2624 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002625 // If this is an absolute destination address, use the munged value.
2626 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002627 needIndirectCall = false;
2628 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002629
Chris Lattnerb9082582010-11-14 23:42:06 +00002630 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2631 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2632 // Use indirect calls for ALL functions calls in JIT mode, since the
2633 // far-call stubs may be outside relocation limits for a BL instruction.
2634 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2635 unsigned OpFlags = 0;
2636 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002637 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002638 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002639 (G->getGlobal()->isDeclaration() ||
2640 G->getGlobal()->isWeakForLinker())) {
2641 // PC-relative references to external symbols should go through $stub,
2642 // unless we're building with the leopard linker or later, which
2643 // automatically synthesizes these stubs.
2644 OpFlags = PPCII::MO_DARWIN_STUB;
2645 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002646
Chris Lattnerb9082582010-11-14 23:42:06 +00002647 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2648 // every direct call is) turn it into a TargetGlobalAddress /
2649 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002650 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002651 Callee.getValueType(),
2652 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002653 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002654 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002655 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002656
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002657 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002658 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002659
Chris Lattnerb9082582010-11-14 23:42:06 +00002660 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002661 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002662 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002663 // PC-relative references to external symbols should go through $stub,
2664 // unless we're building with the leopard linker or later, which
2665 // automatically synthesizes these stubs.
2666 OpFlags = PPCII::MO_DARWIN_STUB;
2667 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002668
Chris Lattnerb9082582010-11-14 23:42:06 +00002669 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2670 OpFlags);
2671 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002672 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002673
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002674 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002675 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2676 // to do the call, we can't use PPCISD::CALL.
2677 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002678
2679 if (isSVR4ABI && isPPC64) {
2680 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2681 // entry point, but to the function descriptor (the function entry point
2682 // address is part of the function descriptor though).
2683 // The function descriptor is a three doubleword structure with the
2684 // following fields: function entry point, TOC base address and
2685 // environment pointer.
2686 // Thus for a call through a function pointer, the following actions need
2687 // to be performed:
2688 // 1. Save the TOC of the caller in the TOC save area of its stack
2689 // frame (this is done in LowerCall_Darwin()).
2690 // 2. Load the address of the function entry point from the function
2691 // descriptor.
2692 // 3. Load the TOC of the callee from the function descriptor into r2.
2693 // 4. Load the environment pointer from the function descriptor into
2694 // r11.
2695 // 5. Branch to the function entry point address.
2696 // 6. On return of the callee, the TOC of the caller needs to be
2697 // restored (this is done in FinishCall()).
2698 //
2699 // All those operations are flagged together to ensure that no other
2700 // operations can be scheduled in between. E.g. without flagging the
2701 // operations together, a TOC access in the caller could be scheduled
2702 // between the load of the callee TOC and the branch to the callee, which
2703 // results in the TOC access going through the TOC of the callee instead
2704 // of going through the TOC of the caller, which leads to incorrect code.
2705
2706 // Load the address of the function entry point from the function
2707 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002708 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002709 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2710 InFlag.getNode() ? 3 : 2);
2711 Chain = LoadFuncPtr.getValue(1);
2712 InFlag = LoadFuncPtr.getValue(2);
2713
2714 // Load environment pointer into r11.
2715 // Offset of the environment pointer within the function descriptor.
2716 SDValue PtrOff = DAG.getIntPtrConstant(16);
2717
2718 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2719 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2720 InFlag);
2721 Chain = LoadEnvPtr.getValue(1);
2722 InFlag = LoadEnvPtr.getValue(2);
2723
2724 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2725 InFlag);
2726 Chain = EnvVal.getValue(0);
2727 InFlag = EnvVal.getValue(1);
2728
2729 // Load TOC of the callee into r2. We are using a target-specific load
2730 // with r2 hard coded, because the result of a target-independent load
2731 // would never go directly into r2, since r2 is a reserved register (which
2732 // prevents the register allocator from allocating it), resulting in an
2733 // additional register being allocated and an unnecessary move instruction
2734 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002735 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002736 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2737 Callee, InFlag);
2738 Chain = LoadTOCPtr.getValue(0);
2739 InFlag = LoadTOCPtr.getValue(1);
2740
2741 MTCTROps[0] = Chain;
2742 MTCTROps[1] = LoadFuncPtr;
2743 MTCTROps[2] = InFlag;
2744 }
2745
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002746 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2747 2 + (InFlag.getNode() != 0));
2748 InFlag = Chain.getValue(1);
2749
2750 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002751 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002752 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002753 Ops.push_back(Chain);
2754 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2755 Callee.setNode(0);
2756 // Add CTR register as callee so a bctr can be emitted later.
2757 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002758 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002759 }
2760
2761 // If this is a direct call, pass the chain and the callee.
2762 if (Callee.getNode()) {
2763 Ops.push_back(Chain);
2764 Ops.push_back(Callee);
2765 }
2766 // If this is a tail call add stack pointer delta.
2767 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002768 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002769
2770 // Add argument registers to the end of the list so that they are known live
2771 // into the call.
2772 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2773 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2774 RegsToPass[i].second.getValueType()));
2775
2776 return CallOpc;
2777}
2778
Dan Gohman98ca4f22009-08-05 01:29:28 +00002779SDValue
2780PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002781 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002782 const SmallVectorImpl<ISD::InputArg> &Ins,
2783 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002784 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002785
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002786 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002787 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002788 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002789 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002790
2791 // Copy all of the result registers out of their specified physreg.
2792 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2793 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002794 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002795 assert(VA.isRegLoc() && "Can only return in registers!");
2796 Chain = DAG.getCopyFromReg(Chain, dl,
2797 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002798 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002799 InFlag = Chain.getValue(2);
2800 }
2801
Dan Gohman98ca4f22009-08-05 01:29:28 +00002802 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002803}
2804
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002806PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2807 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002808 SelectionDAG &DAG,
2809 SmallVector<std::pair<unsigned, SDValue>, 8>
2810 &RegsToPass,
2811 SDValue InFlag, SDValue Chain,
2812 SDValue &Callee,
2813 int SPDiff, unsigned NumBytes,
2814 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002815 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002816 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002817 SmallVector<SDValue, 8> Ops;
2818 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2819 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002820 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002821
2822 // When performing tail call optimization the callee pops its arguments off
2823 // the stack. Account for this here so these bytes can be pushed back on in
2824 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2825 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002826 (CallConv == CallingConv::Fast &&
2827 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002828
Roman Divackye46137f2012-03-06 16:41:49 +00002829 // Add a register mask operand representing the call-preserved registers.
2830 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2831 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2832 assert(Mask && "Missing call preserved mask for calling convention");
2833 Ops.push_back(DAG.getRegisterMask(Mask));
2834
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002835 if (InFlag.getNode())
2836 Ops.push_back(InFlag);
2837
2838 // Emit tail call.
2839 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002840 // If this is the first return lowered for this function, add the regs
2841 // to the liveout set for the function.
2842 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2843 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002844 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002845 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002846 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2847 for (unsigned i = 0; i != RVLocs.size(); ++i)
2848 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2849 }
2850
2851 assert(((Callee.getOpcode() == ISD::Register &&
2852 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2853 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2854 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2855 isa<ConstantSDNode>(Callee)) &&
2856 "Expecting an global address, external symbol, absolute value or register");
2857
Owen Anderson825b72b2009-08-11 20:47:22 +00002858 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002859 }
2860
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002861 // Add a NOP immediately after the branch instruction when using the 64-bit
2862 // SVR4 ABI. At link time, if caller and callee are in a different module and
2863 // thus have a different TOC, the call will be replaced with a call to a stub
2864 // function which saves the current TOC, loads the TOC of the callee and
2865 // branches to the callee. The NOP will be replaced with a load instruction
2866 // which restores the TOC of the caller from the TOC save slot of the current
2867 // stack frame. If caller and callee belong to the same module (and have the
2868 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002869
2870 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002871 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002872 if (CallOpc == PPCISD::BCTRL_SVR4) {
2873 // This is a call through a function pointer.
2874 // Restore the caller TOC from the save area into R2.
2875 // See PrepareCall() for more information about calls through function
2876 // pointers in the 64-bit SVR4 ABI.
2877 // We are using a target-specific load with r2 hard coded, because the
2878 // result of a target-independent load would never go directly into r2,
2879 // since r2 is a reserved register (which prevents the register allocator
2880 // from allocating it), resulting in an additional register being
2881 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002882 needsTOCRestore = true;
2883 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002884 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002885 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002886 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002887 }
2888
Hal Finkel5b00cea2012-03-31 14:45:15 +00002889 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2890 InFlag = Chain.getValue(1);
2891
2892 if (needsTOCRestore) {
2893 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2894 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2895 InFlag = Chain.getValue(1);
2896 }
2897
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002898 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2899 DAG.getIntPtrConstant(BytesCalleePops, true),
2900 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002901 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002902 InFlag = Chain.getValue(1);
2903
Dan Gohman98ca4f22009-08-05 01:29:28 +00002904 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2905 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002906}
2907
Dan Gohman98ca4f22009-08-05 01:29:28 +00002908SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002909PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002910 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002911 SelectionDAG &DAG = CLI.DAG;
2912 DebugLoc &dl = CLI.DL;
2913 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2914 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2915 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2916 SDValue Chain = CLI.Chain;
2917 SDValue Callee = CLI.Callee;
2918 bool &isTailCall = CLI.IsTailCall;
2919 CallingConv::ID CallConv = CLI.CallConv;
2920 bool isVarArg = CLI.IsVarArg;
2921
Evan Cheng0c439eb2010-01-27 00:07:07 +00002922 if (isTailCall)
2923 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2924 Ins, DAG);
2925
Chris Lattnerb9082582010-11-14 23:42:06 +00002926 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002927 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002928 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002929 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002930
2931 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2932 isTailCall, Outs, OutVals, Ins,
2933 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002934}
2935
2936SDValue
2937PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002938 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002939 bool isTailCall,
2940 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002941 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002942 const SmallVectorImpl<ISD::InputArg> &Ins,
2943 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002944 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002945 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002946 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002947
Dan Gohman98ca4f22009-08-05 01:29:28 +00002948 assert((CallConv == CallingConv::C ||
2949 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002950
Tilmann Schellerffd02002009-07-03 06:45:56 +00002951 unsigned PtrByteSize = 4;
2952
2953 MachineFunction &MF = DAG.getMachineFunction();
2954
2955 // Mark this function as potentially containing a function that contains a
2956 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2957 // and restoring the callers stack pointer in this functions epilog. This is
2958 // done because by tail calling the called function might overwrite the value
2959 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002960 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2961 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002962 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002963
Tilmann Schellerffd02002009-07-03 06:45:56 +00002964 // Count how many bytes are to be pushed on the stack, including the linkage
2965 // area, parameter list area and the part of the local variable space which
2966 // contains copies of aggregates which are passed by value.
2967
2968 // Assign locations to all of the outgoing arguments.
2969 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002970 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002971 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002972
2973 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002974 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002975
2976 if (isVarArg) {
2977 // Handle fixed and variable vector arguments differently.
2978 // Fixed vector arguments go into registers as long as registers are
2979 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002980 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002981
Tilmann Schellerffd02002009-07-03 06:45:56 +00002982 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002983 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002984 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002985 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002986
Dan Gohman98ca4f22009-08-05 01:29:28 +00002987 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002988 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2989 CCInfo);
2990 } else {
2991 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2992 ArgFlags, CCInfo);
2993 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002994
Tilmann Schellerffd02002009-07-03 06:45:56 +00002995 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002996#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002997 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002998 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002999#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003000 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003001 }
3002 }
3003 } else {
3004 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003005 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003006 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003007
Tilmann Schellerffd02002009-07-03 06:45:56 +00003008 // Assign locations to all of the outgoing aggregate by value arguments.
3009 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003010 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003011 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003012
3013 // Reserve stack space for the allocations in CCInfo.
3014 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3015
Dan Gohman98ca4f22009-08-05 01:29:28 +00003016 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003017
3018 // Size of the linkage area, parameter list area and the part of the local
3019 // space variable where copies of aggregates which are passed by value are
3020 // stored.
3021 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003022
Tilmann Schellerffd02002009-07-03 06:45:56 +00003023 // Calculate by how many bytes the stack has to be adjusted in case of tail
3024 // call optimization.
3025 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3026
3027 // Adjust the stack pointer for the new arguments...
3028 // These operations are automatically eliminated by the prolog/epilog pass
3029 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3030 SDValue CallSeqStart = Chain;
3031
3032 // Load the return address and frame pointer so it can be moved somewhere else
3033 // later.
3034 SDValue LROp, FPOp;
3035 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3036 dl);
3037
3038 // Set up a copy of the stack pointer for use loading and storing any
3039 // arguments that may not fit in the registers available for argument
3040 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003041 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003042
Tilmann Schellerffd02002009-07-03 06:45:56 +00003043 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3044 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3045 SmallVector<SDValue, 8> MemOpChains;
3046
Roman Divacky0aaa9192011-08-30 17:04:16 +00003047 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003048 // Walk the register/memloc assignments, inserting copies/loads.
3049 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3050 i != e;
3051 ++i) {
3052 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003053 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003054 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003055
Tilmann Schellerffd02002009-07-03 06:45:56 +00003056 if (Flags.isByVal()) {
3057 // Argument is an aggregate which is passed by value, thus we need to
3058 // create a copy of it in the local variable space of the current stack
3059 // frame (which is the stack frame of the caller) and pass the address of
3060 // this copy to the callee.
3061 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3062 CCValAssign &ByValVA = ByValArgLocs[j++];
3063 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003064
Tilmann Schellerffd02002009-07-03 06:45:56 +00003065 // Memory reserved in the local variable space of the callers stack frame.
3066 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003067
Tilmann Schellerffd02002009-07-03 06:45:56 +00003068 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3069 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003070
Tilmann Schellerffd02002009-07-03 06:45:56 +00003071 // Create a copy of the argument in the local area of the current
3072 // stack frame.
3073 SDValue MemcpyCall =
3074 CreateCopyOfByValArgument(Arg, PtrOff,
3075 CallSeqStart.getNode()->getOperand(0),
3076 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003077
Tilmann Schellerffd02002009-07-03 06:45:56 +00003078 // This must go outside the CALLSEQ_START..END.
3079 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3080 CallSeqStart.getNode()->getOperand(1));
3081 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3082 NewCallSeqStart.getNode());
3083 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003084
Tilmann Schellerffd02002009-07-03 06:45:56 +00003085 // Pass the address of the aggregate copy on the stack either in a
3086 // physical register or in the parameter list area of the current stack
3087 // frame to the callee.
3088 Arg = PtrOff;
3089 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003090
Tilmann Schellerffd02002009-07-03 06:45:56 +00003091 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003092 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003093 // Put argument in a physical register.
3094 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3095 } else {
3096 // Put argument in the parameter list area of the current stack frame.
3097 assert(VA.isMemLoc());
3098 unsigned LocMemOffset = VA.getLocMemOffset();
3099
3100 if (!isTailCall) {
3101 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3102 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3103
3104 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003105 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003106 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003107 } else {
3108 // Calculate and remember argument location.
3109 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3110 TailCallArguments);
3111 }
3112 }
3113 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003114
Tilmann Schellerffd02002009-07-03 06:45:56 +00003115 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003116 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003117 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003118
Roman Divacky0aaa9192011-08-30 17:04:16 +00003119 // Set CR6 to true if this is a vararg call with floating args passed in
3120 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003121 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003122 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3123 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003124 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3125 }
3126
Tilmann Schellerffd02002009-07-03 06:45:56 +00003127 // Build a sequence of copy-to-reg nodes chained together with token chain
3128 // and flag operands which copy the outgoing args into the appropriate regs.
3129 SDValue InFlag;
3130 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3131 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3132 RegsToPass[i].second, InFlag);
3133 InFlag = Chain.getValue(1);
3134 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003135
Chris Lattnerb9082582010-11-14 23:42:06 +00003136 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3138 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003139
Dan Gohman98ca4f22009-08-05 01:29:28 +00003140 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3141 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3142 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003143}
3144
Dan Gohman98ca4f22009-08-05 01:29:28 +00003145SDValue
3146PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003147 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003148 bool isTailCall,
3149 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003150 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003151 const SmallVectorImpl<ISD::InputArg> &Ins,
3152 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003153 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003154
3155 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003156
Owen Andersone50ed302009-08-10 22:56:29 +00003157 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003159 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003160
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003161 MachineFunction &MF = DAG.getMachineFunction();
3162
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003163 // Mark this function as potentially containing a function that contains a
3164 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3165 // and restoring the callers stack pointer in this functions epilog. This is
3166 // done because by tail calling the called function might overwrite the value
3167 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003168 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3169 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003170 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3171
3172 unsigned nAltivecParamsAtEnd = 0;
3173
Chris Lattnerabde4602006-05-16 22:56:08 +00003174 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003175 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003176 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003177 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003178 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003179 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003180 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003181
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003182 // Calculate by how many bytes the stack has to be adjusted in case of tail
3183 // call optimization.
3184 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003185
Dan Gohman98ca4f22009-08-05 01:29:28 +00003186 // To protect arguments on the stack from being clobbered in a tail call,
3187 // force all the loads to happen before doing any other lowering.
3188 if (isTailCall)
3189 Chain = DAG.getStackArgumentTokenFactor(Chain);
3190
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003191 // Adjust the stack pointer for the new arguments...
3192 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003193 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003194 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003195
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003196 // Load the return address and frame pointer so it can be move somewhere else
3197 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003198 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003199 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3200 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003201
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003202 // Set up a copy of the stack pointer for use loading and storing any
3203 // arguments that may not fit in the registers available for argument
3204 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003205 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003206 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003208 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003210
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003211 // Figure out which arguments are going to go in registers, and which in
3212 // memory. Also, if this is a vararg function, floating point operations
3213 // must be stored to our stack, and loaded into integer regs as well, if
3214 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003215 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003216 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003217
Craig Topperb78ca422012-03-11 07:16:55 +00003218 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003219 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3220 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3221 };
Craig Topperb78ca422012-03-11 07:16:55 +00003222 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003223 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3224 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3225 };
Craig Topperb78ca422012-03-11 07:16:55 +00003226 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003227
Craig Topperb78ca422012-03-11 07:16:55 +00003228 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003229 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3230 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3231 };
Owen Anderson718cb662007-09-07 04:06:50 +00003232 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003233 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003234 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003235
Craig Topperb78ca422012-03-11 07:16:55 +00003236 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003237
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003238 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003239 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3240
Dan Gohman475871a2008-07-27 21:46:04 +00003241 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003242 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003243 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003244 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003245
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003246 // PtrOff will be used to store the current argument to the stack if a
3247 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003248 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003249
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003250 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003251
Dale Johannesen39355f92009-02-04 02:34:38 +00003252 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003253
3254 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003255 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003256 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3257 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003259 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003260
Dale Johannesen8419dd62008-03-07 20:27:40 +00003261 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003262 if (Flags.isByVal()) {
3263 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003264 if (Size==1 || Size==2) {
3265 // Very small objects are passed right-justified.
3266 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003268 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003269 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003270 MachinePointerInfo(), VT,
3271 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003272 MemOpChains.push_back(Load.getValue(1));
3273 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003274
3275 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003276 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003277 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003278 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003279 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003280 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003281 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003282 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003283 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003284 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003285 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3286 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003287 Chain = CallSeqStart = NewCallSeqStart;
3288 ArgOffset += PtrByteSize;
3289 }
3290 continue;
3291 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003292 // Copy entire object into memory. There are cases where gcc-generated
3293 // code assumes it is there, even if it could be put entirely into
3294 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003295 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003296 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003297 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003298 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003299 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003300 CallSeqStart.getNode()->getOperand(1));
3301 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003302 Chain = CallSeqStart = NewCallSeqStart;
3303 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003304 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003305 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003306 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003307 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003308 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3309 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003310 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003311 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003312 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003313 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003314 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003315 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003316 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003317 }
3318 }
3319 continue;
3320 }
3321
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003323 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 case MVT::i32:
3325 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003326 if (GPR_idx != NumGPRs) {
3327 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003328 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003329 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3330 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003331 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003332 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003333 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003334 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 case MVT::f32:
3336 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003337 if (FPR_idx != NumFPRs) {
3338 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3339
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003340 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003341 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3342 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003343 MemOpChains.push_back(Store);
3344
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003345 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003346 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003347 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003348 MachinePointerInfo(), false, false,
3349 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003350 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003351 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003352 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003354 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003355 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003356 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3357 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003358 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003359 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003360 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003361 }
3362 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003363 // If we have any FPRs remaining, we may also have GPRs remaining.
3364 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3365 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003366 if (GPR_idx != NumGPRs)
3367 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003369 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3370 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003371 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003372 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003373 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3374 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003375 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003376 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003377 if (isPPC64)
3378 ArgOffset += 8;
3379 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003381 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003382 case MVT::v4f32:
3383 case MVT::v4i32:
3384 case MVT::v8i16:
3385 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003386 if (isVarArg) {
3387 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003388 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003389 // V registers; in fact gcc does this only for arguments that are
3390 // prototyped, not for those that match the ... We do it for all
3391 // arguments, seems to work.
3392 while (ArgOffset % 16 !=0) {
3393 ArgOffset += PtrByteSize;
3394 if (GPR_idx != NumGPRs)
3395 GPR_idx++;
3396 }
3397 // We could elide this store in the case where the object fits
3398 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003399 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003400 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003401 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3402 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003403 MemOpChains.push_back(Store);
3404 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003405 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003406 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003407 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003408 MemOpChains.push_back(Load.getValue(1));
3409 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3410 }
3411 ArgOffset += 16;
3412 for (unsigned i=0; i<16; i+=PtrByteSize) {
3413 if (GPR_idx == NumGPRs)
3414 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003415 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003416 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003417 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003418 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003419 MemOpChains.push_back(Load.getValue(1));
3420 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3421 }
3422 break;
3423 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003424
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003425 // Non-varargs Altivec params generally go in registers, but have
3426 // stack space allocated at the end.
3427 if (VR_idx != NumVRs) {
3428 // Doesn't have GPR space allocated.
3429 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3430 } else if (nAltivecParamsAtEnd==0) {
3431 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003432 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3433 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003434 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003435 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003436 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003437 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003438 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003439 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003440 // If all Altivec parameters fit in registers, as they usually do,
3441 // they get stack space following the non-Altivec parameters. We
3442 // don't track this here because nobody below needs it.
3443 // If there are more Altivec parameters than fit in registers emit
3444 // the stores here.
3445 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3446 unsigned j = 0;
3447 // Offset is aligned; skip 1st 12 params which go in V registers.
3448 ArgOffset = ((ArgOffset+15)/16)*16;
3449 ArgOffset += 12*16;
3450 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003451 SDValue Arg = OutVals[i];
3452 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3454 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003455 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003456 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003457 // We are emitting Altivec params in order.
3458 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3459 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003460 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003461 ArgOffset += 16;
3462 }
3463 }
3464 }
3465 }
3466
Chris Lattner9a2a4972006-05-17 06:01:33 +00003467 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003469 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003470
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003471 // Check if this is an indirect call (MTCTR/BCTRL).
3472 // See PrepareCall() for more information about calls through function
3473 // pointers in the 64-bit SVR4 ABI.
3474 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3475 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3476 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3477 !isBLACompatibleAddress(Callee, DAG)) {
3478 // Load r2 into a virtual register and store it to the TOC save area.
3479 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3480 // TOC save area offset.
3481 SDValue PtrOff = DAG.getIntPtrConstant(40);
3482 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003483 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003484 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003485 }
3486
Dale Johannesenf7b73042010-03-09 20:15:42 +00003487 // On Darwin, R12 must contain the address of an indirect callee. This does
3488 // not mean the MTCTR instruction must use R12; it's easier to model this as
3489 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003490 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003491 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3492 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3493 !isBLACompatibleAddress(Callee, DAG))
3494 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3495 PPC::R12), Callee));
3496
Chris Lattner9a2a4972006-05-17 06:01:33 +00003497 // Build a sequence of copy-to-reg nodes chained together with token chain
3498 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003499 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003500 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003501 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003502 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003503 InFlag = Chain.getValue(1);
3504 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003505
Chris Lattnerb9082582010-11-14 23:42:06 +00003506 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003507 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3508 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003509
Dan Gohman98ca4f22009-08-05 01:29:28 +00003510 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3511 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3512 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003513}
3514
Hal Finkeld712f932011-10-14 19:51:36 +00003515bool
3516PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3517 MachineFunction &MF, bool isVarArg,
3518 const SmallVectorImpl<ISD::OutputArg> &Outs,
3519 LLVMContext &Context) const {
3520 SmallVector<CCValAssign, 16> RVLocs;
3521 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3522 RVLocs, Context);
3523 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3524}
3525
Dan Gohman98ca4f22009-08-05 01:29:28 +00003526SDValue
3527PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003528 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003529 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003530 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003531 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003532
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003533 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003534 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003535 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003536 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003537
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003538 // If this is the first return lowered for this function, add the regs to the
3539 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003540 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003541 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003542 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003543 }
3544
Dan Gohman475871a2008-07-27 21:46:04 +00003545 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003546
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003547 // Copy the result values into the output registers.
3548 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3549 CCValAssign &VA = RVLocs[i];
3550 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003551 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003552 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003553 Flag = Chain.getValue(1);
3554 }
3555
Gabor Greifba36cb52008-08-28 21:40:38 +00003556 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003558 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003560}
3561
Dan Gohman475871a2008-07-27 21:46:04 +00003562SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003563 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003564 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003565 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003566
Jim Laskeyefc7e522006-12-04 22:04:42 +00003567 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003568 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003569
3570 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003571 bool isPPC64 = Subtarget.isPPC64();
3572 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003573 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003574
3575 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003576 SDValue Chain = Op.getOperand(0);
3577 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003578
Jim Laskeyefc7e522006-12-04 22:04:42 +00003579 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003580 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3581 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003582 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003583
Jim Laskeyefc7e522006-12-04 22:04:42 +00003584 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003585 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003586
Jim Laskeyefc7e522006-12-04 22:04:42 +00003587 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003588 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003589 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003590}
3591
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003592
3593
Dan Gohman475871a2008-07-27 21:46:04 +00003594SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003595PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003596 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003597 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003598 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003599 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003600
3601 // Get current frame pointer save index. The users of this index will be
3602 // primarily DYNALLOC instructions.
3603 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3604 int RASI = FI->getReturnAddrSaveIndex();
3605
3606 // If the frame pointer save index hasn't been defined yet.
3607 if (!RASI) {
3608 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003609 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003610 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003611 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003612 // Save the result.
3613 FI->setReturnAddrSaveIndex(RASI);
3614 }
3615 return DAG.getFrameIndex(RASI, PtrVT);
3616}
3617
Dan Gohman475871a2008-07-27 21:46:04 +00003618SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003619PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3620 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003621 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003622 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003623 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003624
3625 // Get current frame pointer save index. The users of this index will be
3626 // primarily DYNALLOC instructions.
3627 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3628 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003629
Jim Laskey2f616bf2006-11-16 22:43:37 +00003630 // If the frame pointer save index hasn't been defined yet.
3631 if (!FPSI) {
3632 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003633 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003634 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003635
Jim Laskey2f616bf2006-11-16 22:43:37 +00003636 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003637 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003638 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003639 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003640 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003641 return DAG.getFrameIndex(FPSI, PtrVT);
3642}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003643
Dan Gohman475871a2008-07-27 21:46:04 +00003644SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003645 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003646 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003647 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003648 SDValue Chain = Op.getOperand(0);
3649 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003650 DebugLoc dl = Op.getDebugLoc();
3651
Jim Laskey2f616bf2006-11-16 22:43:37 +00003652 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003653 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003654 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003655 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003656 DAG.getConstant(0, PtrVT), Size);
3657 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003658 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003659 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003660 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003662 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003663}
3664
Chris Lattner1a635d62006-04-14 06:01:58 +00003665/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3666/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003667SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003668 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003669 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3670 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003671 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003672
Chris Lattner1a635d62006-04-14 06:01:58 +00003673 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003674
Chris Lattner1a635d62006-04-14 06:01:58 +00003675 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003676 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003677
Owen Andersone50ed302009-08-10 22:56:29 +00003678 EVT ResVT = Op.getValueType();
3679 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003680 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3681 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003682 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003683
Chris Lattner1a635d62006-04-14 06:01:58 +00003684 // If the RHS of the comparison is a 0.0, we don't need to do the
3685 // subtraction at all.
3686 if (isFloatingPointZero(RHS))
3687 switch (CC) {
3688 default: break; // SETUO etc aren't handled by fsel.
3689 case ISD::SETULT:
3690 case ISD::SETLT:
3691 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003692 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003693 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3695 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003696 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003697 case ISD::SETUGT:
3698 case ISD::SETGT:
3699 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003700 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003701 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3703 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003704 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003706 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003707
Dan Gohman475871a2008-07-27 21:46:04 +00003708 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003709 switch (CC) {
3710 default: break; // SETUO etc aren't handled by fsel.
3711 case ISD::SETULT:
3712 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003713 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3715 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003716 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003717 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003718 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003719 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3721 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003722 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003723 case ISD::SETUGT:
3724 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003725 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3727 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003728 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003729 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003730 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003731 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3733 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003734 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003735 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003736 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003737}
3738
Chris Lattner1f873002007-11-28 18:44:47 +00003739// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003740SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003741 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003742 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003743 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 if (Src.getValueType() == MVT::f32)
3745 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003746
Dan Gohman475871a2008-07-27 21:46:04 +00003747 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003749 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003751 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003752 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003754 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 case MVT::i64:
3756 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003757 break;
3758 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003759
Chris Lattner1a635d62006-04-14 06:01:58 +00003760 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003762
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003763 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003764 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3765 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003766
3767 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3768 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003770 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003771 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003772 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003773 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003774}
3775
Dan Gohmand858e902010-04-17 15:26:15 +00003776SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3777 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003778 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003779 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003781 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003782
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003784 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3786 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003787 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003789 return FP;
3790 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003791
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003793 "Unhandled SINT_TO_FP type in custom expander!");
3794 // Since we only generate this in 64-bit mode, we can take advantage of
3795 // 64-bit registers. In particular, sign extend the input value into the
3796 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3797 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003798 MachineFunction &MF = DAG.getMachineFunction();
3799 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003800 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003801 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003802 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003803
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003805 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003806
Chris Lattner1a635d62006-04-14 06:01:58 +00003807 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003808 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003809 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003810 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003811 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3812 SDValue Store =
3813 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3814 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003815 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003816 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003817 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003818
Chris Lattner1a635d62006-04-14 06:01:58 +00003819 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3821 if (Op.getValueType() == MVT::f32)
3822 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003823 return FP;
3824}
3825
Dan Gohmand858e902010-04-17 15:26:15 +00003826SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3827 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003828 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003829 /*
3830 The rounding mode is in bits 30:31 of FPSR, and has the following
3831 settings:
3832 00 Round to nearest
3833 01 Round to 0
3834 10 Round to +inf
3835 11 Round to -inf
3836
3837 FLT_ROUNDS, on the other hand, expects the following:
3838 -1 Undefined
3839 0 Round to 0
3840 1 Round to nearest
3841 2 Round to +inf
3842 3 Round to -inf
3843
3844 To perform the conversion, we do:
3845 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3846 */
3847
3848 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003849 EVT VT = Op.getValueType();
3850 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3851 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003852 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003853
3854 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003856 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003857 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003858
3859 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003860 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003861 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003862 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003863 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003864
3865 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003866 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003867 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003868 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003869 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003870
3871 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003872 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 DAG.getNode(ISD::AND, dl, MVT::i32,
3874 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003875 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 DAG.getNode(ISD::SRL, dl, MVT::i32,
3877 DAG.getNode(ISD::AND, dl, MVT::i32,
3878 DAG.getNode(ISD::XOR, dl, MVT::i32,
3879 CWD, DAG.getConstant(3, MVT::i32)),
3880 DAG.getConstant(3, MVT::i32)),
3881 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003882
Dan Gohman475871a2008-07-27 21:46:04 +00003883 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003885
Duncan Sands83ec4b62008-06-06 12:08:01 +00003886 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003887 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003888}
3889
Dan Gohmand858e902010-04-17 15:26:15 +00003890SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003891 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003892 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003893 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003894 assert(Op.getNumOperands() == 3 &&
3895 VT == Op.getOperand(1).getValueType() &&
3896 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003897
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003898 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003899 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003900 SDValue Lo = Op.getOperand(0);
3901 SDValue Hi = Op.getOperand(1);
3902 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003903 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003904
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003905 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003906 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003907 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3908 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3909 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3910 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003911 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003912 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3913 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3914 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003915 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003916 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003917}
3918
Dan Gohmand858e902010-04-17 15:26:15 +00003919SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003920 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003921 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003922 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003923 assert(Op.getNumOperands() == 3 &&
3924 VT == Op.getOperand(1).getValueType() &&
3925 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003926
Dan Gohman9ed06db2008-03-07 20:36:53 +00003927 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003928 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003929 SDValue Lo = Op.getOperand(0);
3930 SDValue Hi = Op.getOperand(1);
3931 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003932 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003933
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003934 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003935 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003936 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3937 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3938 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3939 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003940 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003941 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3942 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3943 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003944 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003945 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003946}
3947
Dan Gohmand858e902010-04-17 15:26:15 +00003948SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003949 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003950 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003951 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003952 assert(Op.getNumOperands() == 3 &&
3953 VT == Op.getOperand(1).getValueType() &&
3954 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003955
Dan Gohman9ed06db2008-03-07 20:36:53 +00003956 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003957 SDValue Lo = Op.getOperand(0);
3958 SDValue Hi = Op.getOperand(1);
3959 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003960 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003961
Dale Johannesenf5d97892009-02-04 01:48:28 +00003962 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003963 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003964 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3965 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3966 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3967 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003968 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003969 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3970 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3971 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003972 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003973 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003974 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003975}
3976
3977//===----------------------------------------------------------------------===//
3978// Vector related lowering.
3979//
3980
Chris Lattner4a998b92006-04-17 06:00:21 +00003981/// BuildSplatI - Build a canonical splati of Val with an element size of
3982/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003983static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003984 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003985 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003986
Owen Andersone50ed302009-08-10 22:56:29 +00003987 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003988 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003989 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003990
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003992
Chris Lattner70fa4932006-12-01 01:45:39 +00003993 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3994 if (Val == -1)
3995 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003996
Owen Andersone50ed302009-08-10 22:56:29 +00003997 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003998
Chris Lattner4a998b92006-04-17 06:00:21 +00003999 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004001 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004002 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004003 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4004 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004005 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004006}
4007
Chris Lattnere7c768e2006-04-18 03:24:30 +00004008/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004009/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004010static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004011 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 EVT DestVT = MVT::Other) {
4013 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004014 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004016}
4017
Chris Lattnere7c768e2006-04-18 03:24:30 +00004018/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4019/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004020static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004021 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 DebugLoc dl, EVT DestVT = MVT::Other) {
4023 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004024 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004026}
4027
4028
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004029/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4030/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004031static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004032 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004033 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004034 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4035 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004036
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004038 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004039 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004041 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004042}
4043
Chris Lattnerf1b47082006-04-14 05:19:18 +00004044// If this is a case we can't handle, return null and let the default
4045// expansion code take care of it. If we CAN select this case, and if it
4046// selects to a single instruction, return Op. Otherwise, if we can codegen
4047// this case more efficiently than a constant pool load, lower it to the
4048// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004049SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4050 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004051 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004052 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4053 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004054
Bob Wilson24e338e2009-03-02 23:24:16 +00004055 // Check if this is a splat of a constant value.
4056 APInt APSplatBits, APSplatUndef;
4057 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004058 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004059 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004060 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004061 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004062
Bob Wilsonf2950b02009-03-03 19:26:27 +00004063 unsigned SplatBits = APSplatBits.getZExtValue();
4064 unsigned SplatUndef = APSplatUndef.getZExtValue();
4065 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004066
Bob Wilsonf2950b02009-03-03 19:26:27 +00004067 // First, handle single instruction cases.
4068
4069 // All zeros?
4070 if (SplatBits == 0) {
4071 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4073 SDValue Z = DAG.getConstant(0, MVT::i32);
4074 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004075 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004076 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004077 return Op;
4078 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004079
Bob Wilsonf2950b02009-03-03 19:26:27 +00004080 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4081 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4082 (32-SplatBitSize));
4083 if (SextVal >= -16 && SextVal <= 15)
4084 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004085
4086
Bob Wilsonf2950b02009-03-03 19:26:27 +00004087 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004088
Bob Wilsonf2950b02009-03-03 19:26:27 +00004089 // If this value is in the range [-32,30] and is even, use:
4090 // tmp = VSPLTI[bhw], result = add tmp, tmp
4091 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004092 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004093 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004094 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004095 }
4096
4097 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4098 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4099 // for fneg/fabs.
4100 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4101 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004102 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004103
4104 // Make the VSLW intrinsic, computing 0x8000_0000.
4105 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4106 OnesV, DAG, dl);
4107
4108 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004110 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004111 }
4112
4113 // Check to see if this is a wide variety of vsplti*, binop self cases.
4114 static const signed char SplatCsts[] = {
4115 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4116 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4117 };
4118
4119 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4120 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4121 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4122 int i = SplatCsts[idx];
4123
4124 // Figure out what shift amount will be used by altivec if shifted by i in
4125 // this splat size.
4126 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4127
4128 // vsplti + shl self.
4129 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004131 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4132 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4133 Intrinsic::ppc_altivec_vslw
4134 };
4135 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004136 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004138
Bob Wilsonf2950b02009-03-03 19:26:27 +00004139 // vsplti + srl self.
4140 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004142 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4143 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4144 Intrinsic::ppc_altivec_vsrw
4145 };
4146 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004147 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004148 }
4149
Bob Wilsonf2950b02009-03-03 19:26:27 +00004150 // vsplti + sra self.
4151 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004153 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4154 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4155 Intrinsic::ppc_altivec_vsraw
4156 };
4157 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004158 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004160
Bob Wilsonf2950b02009-03-03 19:26:27 +00004161 // vsplti + rol self.
4162 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4163 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004165 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4166 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4167 Intrinsic::ppc_altivec_vrlw
4168 };
4169 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004170 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004171 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004172
Bob Wilsonf2950b02009-03-03 19:26:27 +00004173 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004174 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004176 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004177 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004178 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004179 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004181 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004182 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004183 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004184 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004186 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4187 }
4188 }
4189
4190 // Three instruction sequences.
4191
4192 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4193 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4195 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004196 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004197 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004198 }
4199 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4200 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4202 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004203 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004204 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004205 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004206
Dan Gohman475871a2008-07-27 21:46:04 +00004207 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004208}
4209
Chris Lattner59138102006-04-17 05:28:54 +00004210/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4211/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004212static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004213 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004214 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004215 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004216 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004217 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004218
Chris Lattner59138102006-04-17 05:28:54 +00004219 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004220 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004221 OP_VMRGHW,
4222 OP_VMRGLW,
4223 OP_VSPLTISW0,
4224 OP_VSPLTISW1,
4225 OP_VSPLTISW2,
4226 OP_VSPLTISW3,
4227 OP_VSLDOI4,
4228 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004229 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004230 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004231
Chris Lattner59138102006-04-17 05:28:54 +00004232 if (OpNum == OP_COPY) {
4233 if (LHSID == (1*9+2)*9+3) return LHS;
4234 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4235 return RHS;
4236 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004237
Dan Gohman475871a2008-07-27 21:46:04 +00004238 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004239 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4240 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004241
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004243 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004244 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004245 case OP_VMRGHW:
4246 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4247 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4248 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4249 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4250 break;
4251 case OP_VMRGLW:
4252 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4253 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4254 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4255 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4256 break;
4257 case OP_VSPLTISW0:
4258 for (unsigned i = 0; i != 16; ++i)
4259 ShufIdxs[i] = (i&3)+0;
4260 break;
4261 case OP_VSPLTISW1:
4262 for (unsigned i = 0; i != 16; ++i)
4263 ShufIdxs[i] = (i&3)+4;
4264 break;
4265 case OP_VSPLTISW2:
4266 for (unsigned i = 0; i != 16; ++i)
4267 ShufIdxs[i] = (i&3)+8;
4268 break;
4269 case OP_VSPLTISW3:
4270 for (unsigned i = 0; i != 16; ++i)
4271 ShufIdxs[i] = (i&3)+12;
4272 break;
4273 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004274 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004275 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004276 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004277 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004278 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004279 }
Owen Andersone50ed302009-08-10 22:56:29 +00004280 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004281 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4282 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004284 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004285}
4286
Chris Lattnerf1b47082006-04-14 05:19:18 +00004287/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4288/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4289/// return the code it can be lowered into. Worst case, it can always be
4290/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004291SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004292 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004293 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004294 SDValue V1 = Op.getOperand(0);
4295 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004297 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004298
Chris Lattnerf1b47082006-04-14 05:19:18 +00004299 // Cases that are handled by instructions that take permute immediates
4300 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4301 // selected by the instruction selector.
4302 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4304 PPC::isSplatShuffleMask(SVOp, 2) ||
4305 PPC::isSplatShuffleMask(SVOp, 4) ||
4306 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4307 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4308 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4309 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4310 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4311 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4312 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4313 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4314 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004315 return Op;
4316 }
4317 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004318
Chris Lattnerf1b47082006-04-14 05:19:18 +00004319 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4320 // and produce a fixed permutation. If any of these match, do not lower to
4321 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4323 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4324 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4325 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4326 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4327 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4328 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4329 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4330 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004331 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004332
Chris Lattner59138102006-04-17 05:28:54 +00004333 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4334 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004335 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004336
Chris Lattner59138102006-04-17 05:28:54 +00004337 unsigned PFIndexes[4];
4338 bool isFourElementShuffle = true;
4339 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4340 unsigned EltNo = 8; // Start out undef.
4341 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004343 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004344
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004346 if ((ByteSource & 3) != j) {
4347 isFourElementShuffle = false;
4348 break;
4349 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004350
Chris Lattner59138102006-04-17 05:28:54 +00004351 if (EltNo == 8) {
4352 EltNo = ByteSource/4;
4353 } else if (EltNo != ByteSource/4) {
4354 isFourElementShuffle = false;
4355 break;
4356 }
4357 }
4358 PFIndexes[i] = EltNo;
4359 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004360
4361 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004362 // perfect shuffle vector to determine if it is cost effective to do this as
4363 // discrete instructions, or whether we should use a vperm.
4364 if (isFourElementShuffle) {
4365 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004366 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004367 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004368
Chris Lattner59138102006-04-17 05:28:54 +00004369 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4370 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004371
Chris Lattner59138102006-04-17 05:28:54 +00004372 // Determining when to avoid vperm is tricky. Many things affect the cost
4373 // of vperm, particularly how many times the perm mask needs to be computed.
4374 // For example, if the perm mask can be hoisted out of a loop or is already
4375 // used (perhaps because there are multiple permutes with the same shuffle
4376 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4377 // the loop requires an extra register.
4378 //
4379 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004380 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004381 // available, if this block is within a loop, we should avoid using vperm
4382 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004383 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004384 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004385 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004386
Chris Lattnerf1b47082006-04-14 05:19:18 +00004387 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4388 // vector that will get spilled to the constant pool.
4389 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004390
Chris Lattnerf1b47082006-04-14 05:19:18 +00004391 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4392 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004393 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004394 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004395
Dan Gohman475871a2008-07-27 21:46:04 +00004396 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004397 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4398 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004399
Chris Lattnerf1b47082006-04-14 05:19:18 +00004400 for (unsigned j = 0; j != BytesPerElement; ++j)
4401 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004403 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004404
Owen Anderson825b72b2009-08-11 20:47:22 +00004405 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004406 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004407 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004408}
4409
Chris Lattner90564f22006-04-18 17:59:36 +00004410/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4411/// altivec comparison. If it is, return true and fill in Opc/isDot with
4412/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004413static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004414 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004415 unsigned IntrinsicID =
4416 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004417 CompareOpc = -1;
4418 isDot = false;
4419 switch (IntrinsicID) {
4420 default: return false;
4421 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004422 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4423 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4424 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4425 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4426 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4427 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4428 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4429 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4430 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4431 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4432 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4433 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4434 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004435
Chris Lattner1a635d62006-04-14 06:01:58 +00004436 // Normal Comparisons.
4437 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4438 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4439 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4440 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4441 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4442 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4443 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4444 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4445 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4446 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4447 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4448 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4449 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4450 }
Chris Lattner90564f22006-04-18 17:59:36 +00004451 return true;
4452}
4453
4454/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4455/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004456SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004457 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004458 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4459 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004460 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004461 int CompareOpc;
4462 bool isDot;
4463 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004464 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004465
Chris Lattner90564f22006-04-18 17:59:36 +00004466 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004467 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004468 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004469 Op.getOperand(1), Op.getOperand(2),
4470 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004471 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004472 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004473
Chris Lattner1a635d62006-04-14 06:01:58 +00004474 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004475 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004476 Op.getOperand(2), // LHS
4477 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004479 };
Owen Andersone50ed302009-08-10 22:56:29 +00004480 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004481 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004482 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004483 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004484
Chris Lattner1a635d62006-04-14 06:01:58 +00004485 // Now that we have the comparison, emit a copy from the CR to a GPR.
4486 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004487 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4488 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004489 CompNode.getValue(1));
4490
Chris Lattner1a635d62006-04-14 06:01:58 +00004491 // Unpack the result based on how the target uses it.
4492 unsigned BitNo; // Bit # of CR6.
4493 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004494 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004495 default: // Can't happen, don't crash on invalid number though.
4496 case 0: // Return the value of the EQ bit of CR6.
4497 BitNo = 0; InvertBit = false;
4498 break;
4499 case 1: // Return the inverted value of the EQ bit of CR6.
4500 BitNo = 0; InvertBit = true;
4501 break;
4502 case 2: // Return the value of the LT bit of CR6.
4503 BitNo = 2; InvertBit = false;
4504 break;
4505 case 3: // Return the inverted value of the LT bit of CR6.
4506 BitNo = 2; InvertBit = true;
4507 break;
4508 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004509
Chris Lattner1a635d62006-04-14 06:01:58 +00004510 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004511 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4512 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004513 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4515 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004516
Chris Lattner1a635d62006-04-14 06:01:58 +00004517 // If we are supposed to, toggle the bit.
4518 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4520 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004521 return Flags;
4522}
4523
Scott Michelfdc40a02009-02-17 22:15:04 +00004524SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004525 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004526 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004527 // Create a stack slot that is 16-byte aligned.
4528 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004529 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004530 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004531 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004532
Chris Lattner1a635d62006-04-14 06:01:58 +00004533 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004534 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004535 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004536 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004537 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004538 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004539 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004540}
4541
Dan Gohmand858e902010-04-17 15:26:15 +00004542SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004543 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004544 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004545 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004546
Owen Anderson825b72b2009-08-11 20:47:22 +00004547 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4548 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004549
Dan Gohman475871a2008-07-27 21:46:04 +00004550 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004551 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004552
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004553 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004554 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4555 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4556 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004557
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004558 // Low parts multiplied together, generating 32-bit results (we ignore the
4559 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004560 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004561 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004562
Dan Gohman475871a2008-07-27 21:46:04 +00004563 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004564 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004565 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004566 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004567 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004568 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4569 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004570 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004571
Owen Anderson825b72b2009-08-11 20:47:22 +00004572 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004573
Chris Lattnercea2aa72006-04-18 04:28:57 +00004574 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004575 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004576 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004577 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004578
Chris Lattner19a81522006-04-18 03:57:35 +00004579 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004580 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004581 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004582 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004583
Chris Lattner19a81522006-04-18 03:57:35 +00004584 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004585 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004587 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004588
Chris Lattner19a81522006-04-18 03:57:35 +00004589 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004591 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004592 Ops[i*2 ] = 2*i+1;
4593 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004594 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004595 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004596 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004597 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004598 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004599}
4600
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004601/// LowerOperation - Provide custom lowering hooks for some operations.
4602///
Dan Gohmand858e902010-04-17 15:26:15 +00004603SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004604 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004605 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004606 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004607 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004608 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00004609 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004610 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004611 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004612 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4613 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004614 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004615 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004616
4617 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004618 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004619
Jim Laskeyefc7e522006-12-04 22:04:42 +00004620 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004621 case ISD::DYNAMIC_STACKALLOC:
4622 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004623
Chris Lattner1a635d62006-04-14 06:01:58 +00004624 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004625 case ISD::FP_TO_UINT:
4626 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004627 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004628 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004629 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004630
Chris Lattner1a635d62006-04-14 06:01:58 +00004631 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004632 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4633 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4634 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004635
Chris Lattner1a635d62006-04-14 06:01:58 +00004636 // Vector-related lowering.
4637 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4638 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4639 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4640 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004641 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004642
Chris Lattner3fc027d2007-12-08 06:59:59 +00004643 // Frame & Return address.
4644 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004645 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004646 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004647}
4648
Duncan Sands1607f052008-12-01 11:39:25 +00004649void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4650 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004651 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004652 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004653 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004654 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004655 default:
Craig Topperbc219812012-02-07 02:50:20 +00004656 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004657 case ISD::VAARG: {
4658 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4659 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4660 return;
4661
4662 EVT VT = N->getValueType(0);
4663
4664 if (VT == MVT::i64) {
4665 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4666
4667 Results.push_back(NewNode);
4668 Results.push_back(NewNode.getValue(1));
4669 }
4670 return;
4671 }
Duncan Sands1607f052008-12-01 11:39:25 +00004672 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 assert(N->getValueType(0) == MVT::ppcf128);
4674 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004675 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004677 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004678 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004679 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004680 DAG.getIntPtrConstant(1));
4681
4682 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4683 // of the long double, and puts FPSCR back the way it was. We do not
4684 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004685 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004686 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4687
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004689 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004690 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004691 MFFSreg = Result.getValue(0);
4692 InFlag = Result.getValue(1);
4693
4694 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004695 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004697 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004698 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004699 InFlag = Result.getValue(0);
4700
4701 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004702 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004704 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004705 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004706 InFlag = Result.getValue(0);
4707
4708 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004710 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004711 Ops[0] = Lo;
4712 Ops[1] = Hi;
4713 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004714 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004715 FPreg = Result.getValue(0);
4716 InFlag = Result.getValue(1);
4717
4718 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004719 NodeTys.push_back(MVT::f64);
4720 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004721 Ops[1] = MFFSreg;
4722 Ops[2] = FPreg;
4723 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004724 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004725 FPreg = Result.getValue(0);
4726
4727 // We know the low half is about to be thrown away, so just use something
4728 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004730 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004731 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004732 }
Duncan Sands1607f052008-12-01 11:39:25 +00004733 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004734 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004735 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004736 }
4737}
4738
4739
Chris Lattner1a635d62006-04-14 06:01:58 +00004740//===----------------------------------------------------------------------===//
4741// Other Lowering Code
4742//===----------------------------------------------------------------------===//
4743
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004744MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004745PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004746 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004747 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004748 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4749
4750 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4751 MachineFunction *F = BB->getParent();
4752 MachineFunction::iterator It = BB;
4753 ++It;
4754
4755 unsigned dest = MI->getOperand(0).getReg();
4756 unsigned ptrA = MI->getOperand(1).getReg();
4757 unsigned ptrB = MI->getOperand(2).getReg();
4758 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004759 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004760
4761 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4762 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4763 F->insert(It, loopMBB);
4764 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004765 exitMBB->splice(exitMBB->begin(), BB,
4766 llvm::next(MachineBasicBlock::iterator(MI)),
4767 BB->end());
4768 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004769
4770 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004771 unsigned TmpReg = (!BinOpcode) ? incr :
4772 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004773 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4774 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004775
4776 // thisMBB:
4777 // ...
4778 // fallthrough --> loopMBB
4779 BB->addSuccessor(loopMBB);
4780
4781 // loopMBB:
4782 // l[wd]arx dest, ptr
4783 // add r0, dest, incr
4784 // st[wd]cx. r0, ptr
4785 // bne- loopMBB
4786 // fallthrough --> exitMBB
4787 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004788 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004789 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004790 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004791 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4792 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004793 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004794 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004795 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004796 BB->addSuccessor(loopMBB);
4797 BB->addSuccessor(exitMBB);
4798
4799 // exitMBB:
4800 // ...
4801 BB = exitMBB;
4802 return BB;
4803}
4804
4805MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004806PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004807 MachineBasicBlock *BB,
4808 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004809 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004810 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004811 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4812 // In 64 bit mode we have to use 64 bits for addresses, even though the
4813 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4814 // registers without caring whether they're 32 or 64, but here we're
4815 // doing actual arithmetic on the addresses.
4816 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004817 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004818
4819 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4820 MachineFunction *F = BB->getParent();
4821 MachineFunction::iterator It = BB;
4822 ++It;
4823
4824 unsigned dest = MI->getOperand(0).getReg();
4825 unsigned ptrA = MI->getOperand(1).getReg();
4826 unsigned ptrB = MI->getOperand(2).getReg();
4827 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004828 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004829
4830 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4831 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4832 F->insert(It, loopMBB);
4833 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004834 exitMBB->splice(exitMBB->begin(), BB,
4835 llvm::next(MachineBasicBlock::iterator(MI)),
4836 BB->end());
4837 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004838
4839 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004840 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004841 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4842 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004843 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4844 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4845 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4846 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4847 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4848 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4849 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4850 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4851 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4852 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004853 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004854 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004855 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004856
4857 // thisMBB:
4858 // ...
4859 // fallthrough --> loopMBB
4860 BB->addSuccessor(loopMBB);
4861
4862 // The 4-byte load must be aligned, while a char or short may be
4863 // anywhere in the word. Hence all this nasty bookkeeping code.
4864 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4865 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004866 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004867 // rlwinm ptr, ptr1, 0, 0, 29
4868 // slw incr2, incr, shift
4869 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4870 // slw mask, mask2, shift
4871 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004872 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004873 // add tmp, tmpDest, incr2
4874 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004875 // and tmp3, tmp, mask
4876 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004877 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004878 // bne- loopMBB
4879 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004880 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004881 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004882 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004883 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004884 .addReg(ptrA).addReg(ptrB);
4885 } else {
4886 Ptr1Reg = ptrB;
4887 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004888 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004889 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004890 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004891 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4892 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004893 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004894 .addReg(Ptr1Reg).addImm(0).addImm(61);
4895 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004896 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004897 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004898 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004899 .addReg(incr).addReg(ShiftReg);
4900 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004901 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004902 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004903 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4904 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004905 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004906 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004907 .addReg(Mask2Reg).addReg(ShiftReg);
4908
4909 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004910 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004911 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004912 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004913 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004914 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004915 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004916 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004917 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004918 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004919 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004920 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004921 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004922 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004923 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004924 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004925 BB->addSuccessor(loopMBB);
4926 BB->addSuccessor(exitMBB);
4927
4928 // exitMBB:
4929 // ...
4930 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004931 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4932 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004933 return BB;
4934}
4935
4936MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004937PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004938 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004939 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004940
4941 // To "insert" these instructions we actually have to insert their
4942 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004943 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004944 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004945 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004946
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004947 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004948
Hal Finkel009f7af2012-06-22 23:10:08 +00004949 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4950 MI->getOpcode() == PPC::SELECT_CC_I8)) {
4951 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
4952 PPC::ISEL8 : PPC::ISEL;
4953 unsigned SelectPred = MI->getOperand(4).getImm();
4954 DebugLoc dl = MI->getDebugLoc();
4955
4956 // The SelectPred is ((BI << 5) | BO) for a BCC
4957 unsigned BO = SelectPred & 0xF;
4958 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
4959
4960 unsigned TrueOpNo, FalseOpNo;
4961 if (BO == 12) {
4962 TrueOpNo = 2;
4963 FalseOpNo = 3;
4964 } else {
4965 TrueOpNo = 3;
4966 FalseOpNo = 2;
4967 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
4968 }
4969
4970 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
4971 .addReg(MI->getOperand(TrueOpNo).getReg())
4972 .addReg(MI->getOperand(FalseOpNo).getReg())
4973 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
4974 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4975 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4976 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4977 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4978 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4979
Evan Cheng53301922008-07-12 02:23:19 +00004980
4981 // The incoming instruction knows the destination vreg to set, the
4982 // condition code register to branch on, the true/false values to
4983 // select between, and a branch opcode to use.
4984
4985 // thisMBB:
4986 // ...
4987 // TrueVal = ...
4988 // cmpTY ccX, r1, r2
4989 // bCC copy1MBB
4990 // fallthrough --> copy0MBB
4991 MachineBasicBlock *thisMBB = BB;
4992 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4993 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4994 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004995 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004996 F->insert(It, copy0MBB);
4997 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004998
4999 // Transfer the remainder of BB and its successor edges to sinkMBB.
5000 sinkMBB->splice(sinkMBB->begin(), BB,
5001 llvm::next(MachineBasicBlock::iterator(MI)),
5002 BB->end());
5003 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5004
Evan Cheng53301922008-07-12 02:23:19 +00005005 // Next, add the true and fallthrough blocks as its successors.
5006 BB->addSuccessor(copy0MBB);
5007 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005008
Dan Gohman14152b42010-07-06 20:24:04 +00005009 BuildMI(BB, dl, TII->get(PPC::BCC))
5010 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5011
Evan Cheng53301922008-07-12 02:23:19 +00005012 // copy0MBB:
5013 // %FalseValue = ...
5014 // # fallthrough to sinkMBB
5015 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005016
Evan Cheng53301922008-07-12 02:23:19 +00005017 // Update machine-CFG edges
5018 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005019
Evan Cheng53301922008-07-12 02:23:19 +00005020 // sinkMBB:
5021 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5022 // ...
5023 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005024 BuildMI(*BB, BB->begin(), dl,
5025 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005026 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5027 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5028 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005029 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5030 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5031 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5032 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005033 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5034 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5035 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5036 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005037
5038 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5039 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5040 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5041 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005042 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5043 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5044 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5045 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005046
5047 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5048 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5049 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5050 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005051 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5052 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5053 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5054 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005055
5056 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5057 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5058 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5059 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005060 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5061 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5062 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5063 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005064
5065 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005066 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005067 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005068 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005069 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005070 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005071 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005072 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005073
5074 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5075 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5076 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5077 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005078 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5079 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5080 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5081 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005082
Dale Johannesen0e55f062008-08-29 18:29:46 +00005083 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5084 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5085 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5086 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5087 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5088 BB = EmitAtomicBinary(MI, BB, false, 0);
5089 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5090 BB = EmitAtomicBinary(MI, BB, true, 0);
5091
Evan Cheng53301922008-07-12 02:23:19 +00005092 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5093 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5094 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5095
5096 unsigned dest = MI->getOperand(0).getReg();
5097 unsigned ptrA = MI->getOperand(1).getReg();
5098 unsigned ptrB = MI->getOperand(2).getReg();
5099 unsigned oldval = MI->getOperand(3).getReg();
5100 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005101 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005102
Dale Johannesen65e39732008-08-25 18:53:26 +00005103 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5104 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5105 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005106 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005107 F->insert(It, loop1MBB);
5108 F->insert(It, loop2MBB);
5109 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005110 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005111 exitMBB->splice(exitMBB->begin(), BB,
5112 llvm::next(MachineBasicBlock::iterator(MI)),
5113 BB->end());
5114 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005115
5116 // thisMBB:
5117 // ...
5118 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005119 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005120
Dale Johannesen65e39732008-08-25 18:53:26 +00005121 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005122 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005123 // cmp[wd] dest, oldval
5124 // bne- midMBB
5125 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005126 // st[wd]cx. newval, ptr
5127 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005128 // b exitBB
5129 // midMBB:
5130 // st[wd]cx. dest, ptr
5131 // exitBB:
5132 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005133 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005134 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005135 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005136 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005137 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005138 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5139 BB->addSuccessor(loop2MBB);
5140 BB->addSuccessor(midMBB);
5141
5142 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005143 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005144 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005145 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005146 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005147 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005148 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005149 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005150
Dale Johannesen65e39732008-08-25 18:53:26 +00005151 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005152 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005153 .addReg(dest).addReg(ptrA).addReg(ptrB);
5154 BB->addSuccessor(exitMBB);
5155
Evan Cheng53301922008-07-12 02:23:19 +00005156 // exitMBB:
5157 // ...
5158 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005159 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5160 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5161 // We must use 64-bit registers for addresses when targeting 64-bit,
5162 // since we're actually doing arithmetic on them. Other registers
5163 // can be 32-bit.
5164 bool is64bit = PPCSubTarget.isPPC64();
5165 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5166
5167 unsigned dest = MI->getOperand(0).getReg();
5168 unsigned ptrA = MI->getOperand(1).getReg();
5169 unsigned ptrB = MI->getOperand(2).getReg();
5170 unsigned oldval = MI->getOperand(3).getReg();
5171 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005172 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005173
5174 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5175 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5176 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5177 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5178 F->insert(It, loop1MBB);
5179 F->insert(It, loop2MBB);
5180 F->insert(It, midMBB);
5181 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005182 exitMBB->splice(exitMBB->begin(), BB,
5183 llvm::next(MachineBasicBlock::iterator(MI)),
5184 BB->end());
5185 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005186
5187 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005188 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005189 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5190 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005191 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5192 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5193 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5194 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5195 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5196 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5197 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5198 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5199 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5200 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5201 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5202 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5203 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5204 unsigned Ptr1Reg;
5205 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005206 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005207 // thisMBB:
5208 // ...
5209 // fallthrough --> loopMBB
5210 BB->addSuccessor(loop1MBB);
5211
5212 // The 4-byte load must be aligned, while a char or short may be
5213 // anywhere in the word. Hence all this nasty bookkeeping code.
5214 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5215 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005216 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005217 // rlwinm ptr, ptr1, 0, 0, 29
5218 // slw newval2, newval, shift
5219 // slw oldval2, oldval,shift
5220 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5221 // slw mask, mask2, shift
5222 // and newval3, newval2, mask
5223 // and oldval3, oldval2, mask
5224 // loop1MBB:
5225 // lwarx tmpDest, ptr
5226 // and tmp, tmpDest, mask
5227 // cmpw tmp, oldval3
5228 // bne- midMBB
5229 // loop2MBB:
5230 // andc tmp2, tmpDest, mask
5231 // or tmp4, tmp2, newval3
5232 // stwcx. tmp4, ptr
5233 // bne- loop1MBB
5234 // b exitBB
5235 // midMBB:
5236 // stwcx. tmpDest, ptr
5237 // exitBB:
5238 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005239 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005240 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005241 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005242 .addReg(ptrA).addReg(ptrB);
5243 } else {
5244 Ptr1Reg = ptrB;
5245 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005246 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005247 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005248 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005249 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5250 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005251 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005252 .addReg(Ptr1Reg).addImm(0).addImm(61);
5253 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005254 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005255 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005256 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005257 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005258 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005259 .addReg(oldval).addReg(ShiftReg);
5260 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005261 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005262 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005263 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5264 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5265 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005266 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005267 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005268 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005269 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005270 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005271 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005272 .addReg(OldVal2Reg).addReg(MaskReg);
5273
5274 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005275 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005276 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005277 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5278 .addReg(TmpDestReg).addReg(MaskReg);
5279 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005280 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005281 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005282 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5283 BB->addSuccessor(loop2MBB);
5284 BB->addSuccessor(midMBB);
5285
5286 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005287 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5288 .addReg(TmpDestReg).addReg(MaskReg);
5289 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5290 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5291 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005292 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005293 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005294 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005295 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005296 BB->addSuccessor(loop1MBB);
5297 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005298
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005299 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005300 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005301 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005302 BB->addSuccessor(exitMBB);
5303
5304 // exitMBB:
5305 // ...
5306 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005307 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5308 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005309 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005310 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005311 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005312
Dan Gohman14152b42010-07-06 20:24:04 +00005313 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005314 return BB;
5315}
5316
Chris Lattner1a635d62006-04-14 06:01:58 +00005317//===----------------------------------------------------------------------===//
5318// Target Optimization Hooks
5319//===----------------------------------------------------------------------===//
5320
Duncan Sands25cf2272008-11-24 14:53:14 +00005321SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5322 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005323 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005324 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005325 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005326 switch (N->getOpcode()) {
5327 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005328 case PPCISD::SHL:
5329 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005330 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005331 return N->getOperand(0);
5332 }
5333 break;
5334 case PPCISD::SRL:
5335 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005336 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005337 return N->getOperand(0);
5338 }
5339 break;
5340 case PPCISD::SRA:
5341 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005342 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005343 C->isAllOnesValue()) // -1 >>s V -> -1.
5344 return N->getOperand(0);
5345 }
5346 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005347
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005348 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005349 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005350 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5351 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5352 // We allow the src/dst to be either f32/f64, but the intermediate
5353 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005354 if (N->getOperand(0).getValueType() == MVT::i64 &&
5355 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005356 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005357 if (Val.getValueType() == MVT::f32) {
5358 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005359 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005360 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005361
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005363 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005364 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005365 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005366 if (N->getValueType(0) == MVT::f32) {
5367 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005368 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005369 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005370 }
5371 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005372 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005373 // If the intermediate type is i32, we can avoid the load/store here
5374 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005375 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005376 }
5377 }
5378 break;
Chris Lattner51269842006-03-01 05:50:56 +00005379 case ISD::STORE:
5380 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5381 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005382 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005383 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 N->getOperand(1).getValueType() == MVT::i32 &&
5385 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005386 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005387 if (Val.getValueType() == MVT::f32) {
5388 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005389 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005390 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005391 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005392 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005393
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005395 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005396 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005397 return Val;
5398 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005399
Chris Lattnerd9989382006-07-10 20:56:58 +00005400 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005401 if (cast<StoreSDNode>(N)->isUnindexed() &&
5402 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005403 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005404 (N->getOperand(1).getValueType() == MVT::i32 ||
5405 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005406 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005407 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 if (BSwapOp.getValueType() == MVT::i16)
5409 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005410
Dan Gohmanc76909a2009-09-25 20:36:54 +00005411 SDValue Ops[] = {
5412 N->getOperand(0), BSwapOp, N->getOperand(2),
5413 DAG.getValueType(N->getOperand(1).getValueType())
5414 };
5415 return
5416 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5417 Ops, array_lengthof(Ops),
5418 cast<StoreSDNode>(N)->getMemoryVT(),
5419 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005420 }
5421 break;
5422 case ISD::BSWAP:
5423 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005424 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005425 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005427 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005428 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005429 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005430 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005431 LD->getChain(), // Chain
5432 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005433 DAG.getValueType(N->getValueType(0)) // VT
5434 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005435 SDValue BSLoad =
5436 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5437 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5438 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005439
Scott Michelfdc40a02009-02-17 22:15:04 +00005440 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005441 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 if (N->getValueType(0) == MVT::i16)
5443 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005444
Chris Lattnerd9989382006-07-10 20:56:58 +00005445 // First, combine the bswap away. This makes the value produced by the
5446 // load dead.
5447 DCI.CombineTo(N, ResVal);
5448
5449 // Next, combine the load away, we give it a bogus result value but a real
5450 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005451 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005452
Chris Lattnerd9989382006-07-10 20:56:58 +00005453 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005454 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005455 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005456
Chris Lattner51269842006-03-01 05:50:56 +00005457 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005458 case PPCISD::VCMP: {
5459 // If a VCMPo node already exists with exactly the same operands as this
5460 // node, use its result instead of this node (VCMPo computes both a CR6 and
5461 // a normal output).
5462 //
5463 if (!N->getOperand(0).hasOneUse() &&
5464 !N->getOperand(1).hasOneUse() &&
5465 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005466
Chris Lattner4468c222006-03-31 06:02:07 +00005467 // Scan all of the users of the LHS, looking for VCMPo's that match.
5468 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005469
Gabor Greifba36cb52008-08-28 21:40:38 +00005470 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005471 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5472 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005473 if (UI->getOpcode() == PPCISD::VCMPo &&
5474 UI->getOperand(1) == N->getOperand(1) &&
5475 UI->getOperand(2) == N->getOperand(2) &&
5476 UI->getOperand(0) == N->getOperand(0)) {
5477 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005478 break;
5479 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
Chris Lattner00901202006-04-18 18:28:22 +00005481 // If there is no VCMPo node, or if the flag value has a single use, don't
5482 // transform this.
5483 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5484 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005485
5486 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005487 // chain, this transformation is more complex. Note that multiple things
5488 // could use the value result, which we should ignore.
5489 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005490 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005491 FlagUser == 0; ++UI) {
5492 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005493 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005494 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005495 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005496 FlagUser = User;
5497 break;
5498 }
5499 }
5500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005501
Chris Lattner00901202006-04-18 18:28:22 +00005502 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5503 // give up for right now.
5504 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005505 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005506 }
5507 break;
5508 }
Chris Lattner90564f22006-04-18 17:59:36 +00005509 case ISD::BR_CC: {
5510 // If this is a branch on an altivec predicate comparison, lower this so
5511 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5512 // lowering is done pre-legalize, because the legalizer lowers the predicate
5513 // compare down to code that is difficult to reassemble.
5514 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005515 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005516 int CompareOpc;
5517 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005518
Chris Lattner90564f22006-04-18 17:59:36 +00005519 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5520 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5521 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5522 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005523
Chris Lattner90564f22006-04-18 17:59:36 +00005524 // If this is a comparison against something other than 0/1, then we know
5525 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005526 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005527 if (Val != 0 && Val != 1) {
5528 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5529 return N->getOperand(0);
5530 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005532 N->getOperand(0), N->getOperand(4));
5533 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Chris Lattner90564f22006-04-18 17:59:36 +00005535 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005536
Chris Lattner90564f22006-04-18 17:59:36 +00005537 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005538 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005539 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005540 LHS.getOperand(2), // LHS of compare
5541 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005543 };
Chris Lattner90564f22006-04-18 17:59:36 +00005544 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005545 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005546 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005547
Chris Lattner90564f22006-04-18 17:59:36 +00005548 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005549 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005550 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005551 default: // Can't happen, don't crash on invalid number though.
5552 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005553 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005554 break;
5555 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005556 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005557 break;
5558 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005559 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005560 break;
5561 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005562 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005563 break;
5564 }
5565
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5567 DAG.getConstant(CompOpc, MVT::i32),
5568 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005569 N->getOperand(4), CompNode.getValue(1));
5570 }
5571 break;
5572 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005573 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005574
Dan Gohman475871a2008-07-27 21:46:04 +00005575 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005576}
5577
Chris Lattner1a635d62006-04-14 06:01:58 +00005578//===----------------------------------------------------------------------===//
5579// Inline Assembly Support
5580//===----------------------------------------------------------------------===//
5581
Dan Gohman475871a2008-07-27 21:46:04 +00005582void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005583 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005584 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005585 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005586 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005587 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005588 switch (Op.getOpcode()) {
5589 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005590 case PPCISD::LBRX: {
5591 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005592 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005593 KnownZero = 0xFFFF0000;
5594 break;
5595 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005596 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005597 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005598 default: break;
5599 case Intrinsic::ppc_altivec_vcmpbfp_p:
5600 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5601 case Intrinsic::ppc_altivec_vcmpequb_p:
5602 case Intrinsic::ppc_altivec_vcmpequh_p:
5603 case Intrinsic::ppc_altivec_vcmpequw_p:
5604 case Intrinsic::ppc_altivec_vcmpgefp_p:
5605 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5606 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5607 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5608 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5609 case Intrinsic::ppc_altivec_vcmpgtub_p:
5610 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5611 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5612 KnownZero = ~1U; // All bits but the low one are known to be zero.
5613 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005614 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005615 }
5616 }
5617}
5618
5619
Chris Lattner4234f572007-03-25 02:14:49 +00005620/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005621/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005622PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005623PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5624 if (Constraint.size() == 1) {
5625 switch (Constraint[0]) {
5626 default: break;
5627 case 'b':
5628 case 'r':
5629 case 'f':
5630 case 'v':
5631 case 'y':
5632 return C_RegisterClass;
5633 }
5634 }
5635 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005636}
5637
John Thompson44ab89e2010-10-29 17:29:13 +00005638/// Examine constraint type and operand type and determine a weight value.
5639/// This object must already have been set up with the operand type
5640/// and the current alternative constraint selected.
5641TargetLowering::ConstraintWeight
5642PPCTargetLowering::getSingleConstraintMatchWeight(
5643 AsmOperandInfo &info, const char *constraint) const {
5644 ConstraintWeight weight = CW_Invalid;
5645 Value *CallOperandVal = info.CallOperandVal;
5646 // If we don't have a value, we can't do a match,
5647 // but allow it at the lowest weight.
5648 if (CallOperandVal == NULL)
5649 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005650 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005651 // Look at the constraint type.
5652 switch (*constraint) {
5653 default:
5654 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5655 break;
5656 case 'b':
5657 if (type->isIntegerTy())
5658 weight = CW_Register;
5659 break;
5660 case 'f':
5661 if (type->isFloatTy())
5662 weight = CW_Register;
5663 break;
5664 case 'd':
5665 if (type->isDoubleTy())
5666 weight = CW_Register;
5667 break;
5668 case 'v':
5669 if (type->isVectorTy())
5670 weight = CW_Register;
5671 break;
5672 case 'y':
5673 weight = CW_Register;
5674 break;
5675 }
5676 return weight;
5677}
5678
Scott Michelfdc40a02009-02-17 22:15:04 +00005679std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005680PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005681 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005682 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005683 // GCC RS6000 Constraint Letters
5684 switch (Constraint[0]) {
5685 case 'b': // R1-R31
5686 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005688 return std::make_pair(0U, &PPC::G8RCRegClass);
5689 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005690 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005692 return std::make_pair(0U, &PPC::F4RCRegClass);
5693 if (VT == MVT::f64)
5694 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005695 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005696 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005697 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005698 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005699 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005700 }
5701 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005702
Chris Lattner331d1bc2006-11-02 01:44:04 +00005703 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005704}
Chris Lattner763317d2006-02-07 00:47:13 +00005705
Chris Lattner331d1bc2006-11-02 01:44:04 +00005706
Chris Lattner48884cd2007-08-25 00:47:38 +00005707/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005708/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005709void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005710 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005711 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005712 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005713 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005714
Eric Christopher100c8332011-06-02 23:16:42 +00005715 // Only support length 1 constraints.
5716 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005717
Eric Christopher100c8332011-06-02 23:16:42 +00005718 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005719 switch (Letter) {
5720 default: break;
5721 case 'I':
5722 case 'J':
5723 case 'K':
5724 case 'L':
5725 case 'M':
5726 case 'N':
5727 case 'O':
5728 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005729 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005730 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005731 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005732 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005733 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005734 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005735 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005736 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005737 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005738 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5739 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005740 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005741 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005742 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005743 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005744 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005745 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005746 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005747 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005748 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005749 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005750 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005751 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005752 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005753 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005754 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005755 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005756 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005757 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005758 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005759 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005760 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005761 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005762 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005763 }
5764 break;
5765 }
5766 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005767
Gabor Greifba36cb52008-08-28 21:40:38 +00005768 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005769 Ops.push_back(Result);
5770 return;
5771 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005772
Chris Lattner763317d2006-02-07 00:47:13 +00005773 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005774 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005775}
Evan Chengc4c62572006-03-13 23:20:37 +00005776
Chris Lattnerc9addb72007-03-30 23:15:24 +00005777// isLegalAddressingMode - Return true if the addressing mode represented
5778// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005779bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005780 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005781 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005782
Chris Lattnerc9addb72007-03-30 23:15:24 +00005783 // PPC allows a sign-extended 16-bit immediate field.
5784 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5785 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005786
Chris Lattnerc9addb72007-03-30 23:15:24 +00005787 // No global is ever allowed as a base.
5788 if (AM.BaseGV)
5789 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005790
5791 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005792 switch (AM.Scale) {
5793 case 0: // "r+i" or just "i", depending on HasBaseReg.
5794 break;
5795 case 1:
5796 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5797 return false;
5798 // Otherwise we have r+r or r+i.
5799 break;
5800 case 2:
5801 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5802 return false;
5803 // Allow 2*r as r+r.
5804 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005805 default:
5806 // No other scales are supported.
5807 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005808 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005809
Chris Lattnerc9addb72007-03-30 23:15:24 +00005810 return true;
5811}
5812
Evan Chengc4c62572006-03-13 23:20:37 +00005813/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005814/// as the offset of the target addressing mode for load / store of the
5815/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005816bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005817 // PPC allows a sign-extended 16-bit immediate field.
5818 return (V > -(1 << 16) && V < (1 << 16)-1);
5819}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005820
Craig Topperc89c7442012-03-27 07:21:54 +00005821bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005822 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005823}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005824
Dan Gohmand858e902010-04-17 15:26:15 +00005825SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5826 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005827 MachineFunction &MF = DAG.getMachineFunction();
5828 MachineFrameInfo *MFI = MF.getFrameInfo();
5829 MFI->setReturnAddressIsTaken(true);
5830
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005831 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005832 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005833
Dale Johannesen08673d22010-05-03 22:59:34 +00005834 // Make sure the function does not optimize away the store of the RA to
5835 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005836 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005837 FuncInfo->setLRStoreRequired();
5838 bool isPPC64 = PPCSubTarget.isPPC64();
5839 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5840
5841 if (Depth > 0) {
5842 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5843 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005844
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005845 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005846 isPPC64? MVT::i64 : MVT::i32);
5847 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5848 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5849 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005850 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005851 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005852
Chris Lattner3fc027d2007-12-08 06:59:59 +00005853 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005854 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005855 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005856 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005857}
5858
Dan Gohmand858e902010-04-17 15:26:15 +00005859SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5860 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005861 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005862 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005863
Owen Andersone50ed302009-08-10 22:56:29 +00005864 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005865 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005866
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005867 MachineFunction &MF = DAG.getMachineFunction();
5868 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005869 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005870 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5871 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005872 MFI->getStackSize() &&
5873 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5874 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5875 (is31 ? PPC::R31 : PPC::R1);
5876 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5877 PtrVT);
5878 while (Depth--)
5879 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005880 FrameAddr, MachinePointerInfo(), false, false,
5881 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005882 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005883}
Dan Gohman54aeea32008-10-21 03:41:46 +00005884
5885bool
5886PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5887 // The PowerPC target isn't yet aware of offsets.
5888 return false;
5889}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005890
Evan Cheng42642d02010-04-01 20:10:42 +00005891/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005892/// and store operations as a result of memset, memcpy, and memmove
5893/// lowering. If DstAlign is zero that means it's safe to destination
5894/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5895/// means there isn't a need to check it against alignment requirement,
5896/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005897/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005898/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005899/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5900/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005901/// It returns EVT::Other if the type should be determined using generic
5902/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005903EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5904 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005905 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005906 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005907 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005908 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005909 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005910 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005911 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005912 }
5913}
Hal Finkel3f31d492012-04-01 19:23:08 +00005914
Hal Finkel070b8db2012-06-22 00:49:52 +00005915/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
5916/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
5917/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
5918/// is expanded to mul + add.
5919bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
5920 if (!VT.isSimple())
5921 return false;
5922
5923 switch (VT.getSimpleVT().SimpleTy) {
5924 case MVT::f32:
5925 case MVT::f64:
5926 case MVT::v4f32:
5927 return true;
5928 default:
5929 break;
5930 }
5931
5932 return false;
5933}
5934
Hal Finkel3f31d492012-04-01 19:23:08 +00005935Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005936 if (DisableILPPref)
5937 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00005938
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005939 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00005940}
5941