blob: db35c1891c0396fd0b4fc27f5b3fb220574b7e5a [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
12#include "ARMDisassembler.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000013#include "ARM.h"
14#include "ARMRegisterInfo.h"
15#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000021#include "llvm/Target/TargetRegistry.h"
22#include "llvm/Support/Debug.h"
23#include "llvm/Support/MemoryObject.h"
24#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
26
Owen Anderson83e3f672011-08-17 17:44:15 +000027// Pull DecodeStatus and its enum values into the global namespace.
28typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
29#define Success llvm::MCDisassembler::Success
30#define Unpredictable llvm::MCDisassembler::SoftFail
31#define Fail llvm::MCDisassembler::Fail
32
33// Helper macro to perform setwise reduction of the current running status
34// and another status, and return if the new status is Fail.
35#define CHECK(S,X) do { \
36 S = (DecodeStatus) ((int)S & (X)); \
37 if (S == Fail) return Fail; \
38 } while(0)
39
Owen Anderson8d7d2e12011-08-09 20:55:18 +000040// Forward declare these because the autogenerated code will reference them.
41// Definitions are further down.
Owen Anderson83e3f672011-08-17 17:44:15 +000042static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000043 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000044static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
45 unsigned RegNo, uint64_t Address,
46 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000047static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000048 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000049static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000050 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000051static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000052 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000053static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000054 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000055static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000056 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000057static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000058 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000059static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
60 unsigned RegNo,
61 uint64_t Address,
62 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000063static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000064 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +000065
Owen Anderson83e3f672011-08-17 17:44:15 +000066static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000067 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000068static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000069 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000070static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000071 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000072static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000073 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000074static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000075 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000076static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000077 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000078static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000079 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +000080
Owen Anderson83e3f672011-08-17 17:44:15 +000081static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000082 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000083static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000084 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000085static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
86 unsigned Insn,
87 uint64_t Address,
88 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000089static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000090 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000091static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000092 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000093static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000094 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000095static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 uint64_t Address, const void *Decoder);
97
Owen Anderson83e3f672011-08-17 17:44:15 +000098static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000099 unsigned Insn,
100 uint64_t Adddress,
101 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000102static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000103 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000104static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000105 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000106static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000107 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000108static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000110static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000112static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000114static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000116static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000118static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000120static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000122static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000123 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000124static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000126static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000127 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000128static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000130static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000132static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000134static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000136static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000138static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000140static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000142static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000144static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000146static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000148static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000150static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000151 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000152static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000153 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000154static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000155 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000156static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000157 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000158static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000159 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000160static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000161 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000162static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000163 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000164static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000165 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000166static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000167 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000168static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000169 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000170static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000171 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000172static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000173 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000174static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000175 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000176static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000177 uint64_t Address, const void *Decoder);
Owen Anderson357ec682011-08-22 20:27:12 +0000178static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
179 uint64_t Address, const void *Decoder);
180static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
181 uint64_t Address, const void *Decoder);
Owen Anderson7cdbf082011-08-12 18:12:39 +0000182
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000183
Owen Anderson83e3f672011-08-17 17:44:15 +0000184static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000185 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000186static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000187 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000188static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000189 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000190static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000191 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000192static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000193 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000194static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000195 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000196static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000197 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000198static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000199 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000200static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000202static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000203 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000204static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000205 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000206static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000207 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000208static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000209 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000210static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000211 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000212static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000213 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000214static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000215 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000216static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000217 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000218static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000219 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000220static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000221 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000222static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000223 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000224static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000225 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000226static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000227 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000228static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000229 uint64_t Address, const void *Decoder);
230
231#include "ARMGenDisassemblerTables.inc"
232#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000233#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000234
235using namespace llvm;
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000236
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000237static MCDisassembler *createARMDisassembler(const Target &T) {
238 return new ARMDisassembler;
239}
240
241static MCDisassembler *createThumbDisassembler(const Target &T) {
242 return new ThumbDisassembler;
243}
244
Sean Callanan9899f702010-04-13 21:21:57 +0000245EDInstInfo *ARMDisassembler::getEDInfo() const {
246 return instInfoARM;
247}
248
249EDInstInfo *ThumbDisassembler::getEDInfo() const {
250 return instInfoARM;
251}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000252
Owen Anderson83e3f672011-08-17 17:44:15 +0000253DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
254 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000255 uint64_t Address,
256 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000257 uint8_t bytes[4];
258
259 // We want to read exactly 4 bytes of data.
260 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000261 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000262
263 // Encoded as a small-endian 32-bit word in the stream.
264 uint32_t insn = (bytes[3] << 24) |
265 (bytes[2] << 16) |
266 (bytes[1] << 8) |
267 (bytes[0] << 0);
268
269 // Calling the auto-generated decoder function.
Owen Anderson83e3f672011-08-17 17:44:15 +0000270 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this);
271 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000272 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000273 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000274 }
275
276 // Instructions that are shared between ARM and Thumb modes.
277 // FIXME: This shouldn't really exist. It's an artifact of the
278 // fact that we fail to encode a few instructions properly for Thumb.
279 MI.clear();
280 result = decodeCommonInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000281 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000282 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000283 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000284 }
285
286 // VFP and NEON instructions, similarly, are shared between ARM
287 // and Thumb modes.
288 MI.clear();
289 result = decodeVFPInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000290 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000291 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000292 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 }
294
295 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000296 result = decodeNEONDataInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000297 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000298 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000299 // Add a fake predicate operand, because we share these instruction
300 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000301 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
302 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000303 }
304
305 MI.clear();
306 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000307 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000308 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000309 // Add a fake predicate operand, because we share these instruction
310 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000311 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
312 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000313 }
314
315 MI.clear();
316 result = decodeNEONDupInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000317 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000318 Size = 4;
319 // Add a fake predicate operand, because we share these instruction
320 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000321 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
322 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000323 }
324
325 MI.clear();
326
Owen Anderson83e3f672011-08-17 17:44:15 +0000327 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000328}
329
330namespace llvm {
331extern MCInstrDesc ARMInsts[];
332}
333
334// Thumb1 instructions don't have explicit S bits. Rather, they
335// implicitly set CPSR. Since it's not represented in the encoding, the
336// auto-generated decoder won't inject the CPSR operand. We need to fix
337// that as a post-pass.
338static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
339 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000340 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000341 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000342 for (unsigned i = 0; i < NumOps; ++i, ++I) {
343 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000344 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000345 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000346 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
347 return;
348 }
349 }
350
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000351 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000352}
353
354// Most Thumb instructions don't have explicit predicates in the
355// encoding, but rather get their predicates from IT context. We need
356// to fix up the predicate operands using this context information as a
357// post-pass.
358void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
359 // A few instructions actually have predicates encoded in them. Don't
360 // try to overwrite it if we're seeing one of those.
361 switch (MI.getOpcode()) {
362 case ARM::tBcc:
363 case ARM::t2Bcc:
364 return;
365 default:
366 break;
367 }
368
369 // If we're in an IT block, base the predicate on that. Otherwise,
370 // assume a predicate of AL.
371 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000372 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000373 CC = ITBlock.back();
374 ITBlock.pop_back();
375 } else
376 CC = ARMCC::AL;
377
378 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000379 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000380 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000381 for (unsigned i = 0; i < NumOps; ++i, ++I) {
382 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000383 if (OpInfo[i].isPredicate()) {
384 I = MI.insert(I, MCOperand::CreateImm(CC));
385 ++I;
386 if (CC == ARMCC::AL)
387 MI.insert(I, MCOperand::CreateReg(0));
388 else
389 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
390 return;
391 }
392 }
393
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000394 I = MI.insert(I, MCOperand::CreateImm(CC));
395 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000396 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000397 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000398 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000399 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000400}
401
402// Thumb VFP instructions are a special case. Because we share their
403// encodings between ARM and Thumb modes, and they are predicable in ARM
404// mode, the auto-generated decoder will give them an (incorrect)
405// predicate operand. We need to rewrite these operands based on the IT
406// context as a post-pass.
407void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
408 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000409 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000410 CC = ITBlock.back();
411 ITBlock.pop_back();
412 } else
413 CC = ARMCC::AL;
414
415 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
416 MCInst::iterator I = MI.begin();
Owen Anderson10cbaab2011-08-10 17:36:48 +0000417 for (unsigned i = 0, e = MI.size(); i < e; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000418 if (OpInfo[i].isPredicate() ) {
419 I->setImm(CC);
420 ++I;
421 if (CC == ARMCC::AL)
422 I->setReg(0);
423 else
424 I->setReg(ARM::CPSR);
425 return;
426 }
427 }
428}
429
Owen Anderson83e3f672011-08-17 17:44:15 +0000430DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
431 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000432 uint64_t Address,
433 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000434 uint8_t bytes[4];
435
436 // We want to read exactly 2 bytes of data.
437 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000438 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000439
440 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Owen Anderson83e3f672011-08-17 17:44:15 +0000441 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this);
442 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000443 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000444 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000445 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000446 }
447
448 MI.clear();
449 result = decodeThumbSBitInstruction16(MI, insn16, Address, this);
450 if (result) {
451 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000452 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000453 AddThumbPredicate(MI);
454 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000455 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000456 }
457
458 MI.clear();
459 result = decodeThumb2Instruction16(MI, insn16, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000460 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000461 Size = 2;
462 AddThumbPredicate(MI);
463
464 // If we find an IT instruction, we need to parse its condition
465 // code and mask operands so that we can apply them correctly
466 // to the subsequent instructions.
467 if (MI.getOpcode() == ARM::t2IT) {
468 unsigned firstcond = MI.getOperand(0).getImm();
469 uint32_t mask = MI.getOperand(1).getImm();
470 unsigned zeros = CountTrailingZeros_32(mask);
471 mask >>= zeros+1;
472
473 for (unsigned i = 0; i < 4 - (zeros+1); ++i) {
474 if (firstcond ^ (mask & 1))
475 ITBlock.push_back(firstcond ^ 1);
476 else
477 ITBlock.push_back(firstcond);
478 mask >>= 1;
479 }
480 ITBlock.push_back(firstcond);
481 }
482
Owen Anderson83e3f672011-08-17 17:44:15 +0000483 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000484 }
485
486 // We want to read exactly 4 bytes of data.
487 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000488 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000489
490 uint32_t insn32 = (bytes[3] << 8) |
491 (bytes[2] << 0) |
492 (bytes[1] << 24) |
493 (bytes[0] << 16);
494 MI.clear();
495 result = decodeThumbInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000496 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000497 Size = 4;
498 bool InITBlock = ITBlock.size();
499 AddThumbPredicate(MI);
500 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000501 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000502 }
503
504 MI.clear();
505 result = decodeThumb2Instruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000506 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000507 Size = 4;
508 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000509 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000510 }
511
512 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000513 result = decodeCommonInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000514 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000515 Size = 4;
516 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000517 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000518 }
519
520 MI.clear();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000521 result = decodeVFPInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000522 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000523 Size = 4;
524 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000525 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000526 }
527
528 MI.clear();
Owen Andersonef2865a2011-08-15 23:38:54 +0000529 result = decodeNEONDupInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000530 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000531 Size = 4;
532 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000533 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000534 }
535
536 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
537 MI.clear();
538 uint32_t NEONLdStInsn = insn32;
539 NEONLdStInsn &= 0xF0FFFFFF;
540 NEONLdStInsn |= 0x04000000;
541 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000542 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000543 Size = 4;
544 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000545 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000546 }
547 }
548
Owen Anderson8533eba2011-08-10 19:01:10 +0000549 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000550 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000551 uint32_t NEONDataInsn = insn32;
552 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
553 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
554 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
555 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000556 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000557 Size = 4;
558 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000559 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000560 }
561 }
562
Owen Anderson83e3f672011-08-17 17:44:15 +0000563 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000564}
565
566
567extern "C" void LLVMInitializeARMDisassembler() {
568 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
569 createARMDisassembler);
570 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
571 createThumbDisassembler);
572}
573
574static const unsigned GPRDecoderTable[] = {
575 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
576 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
577 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
578 ARM::R12, ARM::SP, ARM::LR, ARM::PC
579};
580
Owen Anderson83e3f672011-08-17 17:44:15 +0000581static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000582 uint64_t Address, const void *Decoder) {
583 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000584 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000585
586 unsigned Register = GPRDecoderTable[RegNo];
587 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000588 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000589}
590
Jim Grosbachc4057822011-08-17 21:58:18 +0000591static DecodeStatus
592DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
593 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000594 if (RegNo == 15) return Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000595 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
596}
597
Owen Anderson83e3f672011-08-17 17:44:15 +0000598static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000599 uint64_t Address, const void *Decoder) {
600 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000601 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000602 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
603}
604
Owen Anderson83e3f672011-08-17 17:44:15 +0000605static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000606 uint64_t Address, const void *Decoder) {
607 unsigned Register = 0;
608 switch (RegNo) {
609 case 0:
610 Register = ARM::R0;
611 break;
612 case 1:
613 Register = ARM::R1;
614 break;
615 case 2:
616 Register = ARM::R2;
617 break;
618 case 3:
619 Register = ARM::R3;
620 break;
621 case 9:
622 Register = ARM::R9;
623 break;
624 case 12:
625 Register = ARM::R12;
626 break;
627 default:
Owen Anderson83e3f672011-08-17 17:44:15 +0000628 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000629 }
630
631 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000632 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000633}
634
Owen Anderson83e3f672011-08-17 17:44:15 +0000635static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000636 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000637 if (RegNo == 13 || RegNo == 15) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000638 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
639}
640
Jim Grosbachc4057822011-08-17 21:58:18 +0000641static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000642 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
643 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
644 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
645 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
646 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
647 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
648 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
649 ARM::S28, ARM::S29, ARM::S30, ARM::S31
650};
651
Owen Anderson83e3f672011-08-17 17:44:15 +0000652static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000653 uint64_t Address, const void *Decoder) {
654 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000655 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000656
657 unsigned Register = SPRDecoderTable[RegNo];
658 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000659 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000660}
661
Jim Grosbachc4057822011-08-17 21:58:18 +0000662static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000663 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
664 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
665 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
666 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
667 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
668 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
669 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
670 ARM::D28, ARM::D29, ARM::D30, ARM::D31
671};
672
Owen Anderson83e3f672011-08-17 17:44:15 +0000673static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000674 uint64_t Address, const void *Decoder) {
675 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000676 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000677
678 unsigned Register = DPRDecoderTable[RegNo];
679 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000680 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000681}
682
Owen Anderson83e3f672011-08-17 17:44:15 +0000683static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000684 uint64_t Address, const void *Decoder) {
685 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000686 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000687 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
688}
689
Jim Grosbachc4057822011-08-17 21:58:18 +0000690static DecodeStatus
691DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
692 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000693 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000694 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000695 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
696}
697
Jim Grosbachc4057822011-08-17 21:58:18 +0000698static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000699 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
700 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
701 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
702 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
703};
704
705
Owen Anderson83e3f672011-08-17 17:44:15 +0000706static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000707 uint64_t Address, const void *Decoder) {
708 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000709 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000710 RegNo >>= 1;
711
712 unsigned Register = QPRDecoderTable[RegNo];
713 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000714 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000715}
716
Owen Anderson83e3f672011-08-17 17:44:15 +0000717static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000718 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000719 if (Val == 0xF) return Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000720 // AL predicate is not allowed on Thumb1 branches.
721 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
Owen Anderson83e3f672011-08-17 17:44:15 +0000722 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000723 Inst.addOperand(MCOperand::CreateImm(Val));
724 if (Val == ARMCC::AL) {
725 Inst.addOperand(MCOperand::CreateReg(0));
726 } else
727 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
Owen Anderson83e3f672011-08-17 17:44:15 +0000728 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000729}
730
Owen Anderson83e3f672011-08-17 17:44:15 +0000731static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000732 uint64_t Address, const void *Decoder) {
733 if (Val)
734 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
735 else
736 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson83e3f672011-08-17 17:44:15 +0000737 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000738}
739
Owen Anderson83e3f672011-08-17 17:44:15 +0000740static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000741 uint64_t Address, const void *Decoder) {
742 uint32_t imm = Val & 0xFF;
743 uint32_t rot = (Val & 0xF00) >> 7;
744 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
745 Inst.addOperand(MCOperand::CreateImm(rot_imm));
Owen Anderson83e3f672011-08-17 17:44:15 +0000746 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000747}
748
Owen Anderson83e3f672011-08-17 17:44:15 +0000749static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000750 uint64_t Address, const void *Decoder) {
751 Val <<= 2;
752 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000753 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000754}
755
Owen Anderson83e3f672011-08-17 17:44:15 +0000756static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000757 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000758 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000759
760 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
761 unsigned type = fieldFromInstruction32(Val, 5, 2);
762 unsigned imm = fieldFromInstruction32(Val, 7, 5);
763
764 // Register-immediate
Owen Anderson83e3f672011-08-17 17:44:15 +0000765 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000766
767 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
768 switch (type) {
769 case 0:
770 Shift = ARM_AM::lsl;
771 break;
772 case 1:
773 Shift = ARM_AM::lsr;
774 break;
775 case 2:
776 Shift = ARM_AM::asr;
777 break;
778 case 3:
779 Shift = ARM_AM::ror;
780 break;
781 }
782
783 if (Shift == ARM_AM::ror && imm == 0)
784 Shift = ARM_AM::rrx;
785
786 unsigned Op = Shift | (imm << 3);
787 Inst.addOperand(MCOperand::CreateImm(Op));
788
Owen Anderson83e3f672011-08-17 17:44:15 +0000789 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000790}
791
Owen Anderson83e3f672011-08-17 17:44:15 +0000792static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000793 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000794 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000795
796 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
797 unsigned type = fieldFromInstruction32(Val, 5, 2);
798 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
799
800 // Register-register
Owen Anderson83e3f672011-08-17 17:44:15 +0000801 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
802 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000803
804 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
805 switch (type) {
806 case 0:
807 Shift = ARM_AM::lsl;
808 break;
809 case 1:
810 Shift = ARM_AM::lsr;
811 break;
812 case 2:
813 Shift = ARM_AM::asr;
814 break;
815 case 3:
816 Shift = ARM_AM::ror;
817 break;
818 }
819
820 Inst.addOperand(MCOperand::CreateImm(Shift));
821
Owen Anderson83e3f672011-08-17 17:44:15 +0000822 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000823}
824
Owen Anderson83e3f672011-08-17 17:44:15 +0000825static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000826 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000827 DecodeStatus S = Success;
828
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000829 // Empty register lists are not allowed.
Owen Anderson83e3f672011-08-17 17:44:15 +0000830 if (CountPopulation_32(Val) == 0) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000832 if (Val & (1 << i)) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000833 CHECK(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000834 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000835 }
836
Owen Anderson83e3f672011-08-17 17:44:15 +0000837 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000838}
839
Owen Anderson83e3f672011-08-17 17:44:15 +0000840static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000841 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000842 DecodeStatus S = Success;
843
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000844 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
845 unsigned regs = Val & 0xFF;
846
Owen Anderson83e3f672011-08-17 17:44:15 +0000847 CHECK(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000848 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000849 CHECK(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000850 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000851
Owen Anderson83e3f672011-08-17 17:44:15 +0000852 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000853}
854
Owen Anderson83e3f672011-08-17 17:44:15 +0000855static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000856 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000857 DecodeStatus S = Success;
858
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000859 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
860 unsigned regs = (Val & 0xFF) / 2;
861
Owen Anderson83e3f672011-08-17 17:44:15 +0000862 CHECK(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000863 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000864 CHECK(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000865 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000866
Owen Anderson83e3f672011-08-17 17:44:15 +0000867 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000868}
869
Owen Anderson83e3f672011-08-17 17:44:15 +0000870static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000871 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000872 // This operand encodes a mask of contiguous zeros between a specified MSB
873 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
874 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000875 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000876 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000877 unsigned msb = fieldFromInstruction32(Val, 5, 5);
878 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
879 uint32_t msb_mask = (1 << (msb+1)) - 1;
880 uint32_t lsb_mask = (1 << lsb) - 1;
881 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000882 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000883}
884
Owen Anderson83e3f672011-08-17 17:44:15 +0000885static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000886 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000887 DecodeStatus S = Success;
888
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000889 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
890 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
891 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
892 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
893 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
894 unsigned U = fieldFromInstruction32(Insn, 23, 1);
895
896 switch (Inst.getOpcode()) {
897 case ARM::LDC_OFFSET:
898 case ARM::LDC_PRE:
899 case ARM::LDC_POST:
900 case ARM::LDC_OPTION:
901 case ARM::LDCL_OFFSET:
902 case ARM::LDCL_PRE:
903 case ARM::LDCL_POST:
904 case ARM::LDCL_OPTION:
905 case ARM::STC_OFFSET:
906 case ARM::STC_PRE:
907 case ARM::STC_POST:
908 case ARM::STC_OPTION:
909 case ARM::STCL_OFFSET:
910 case ARM::STCL_PRE:
911 case ARM::STCL_POST:
912 case ARM::STCL_OPTION:
913 if (coproc == 0xA || coproc == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +0000914 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000915 break;
916 default:
917 break;
918 }
919
920 Inst.addOperand(MCOperand::CreateImm(coproc));
921 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Anderson83e3f672011-08-17 17:44:15 +0000922 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000923 switch (Inst.getOpcode()) {
924 case ARM::LDC_OPTION:
925 case ARM::LDCL_OPTION:
926 case ARM::LDC2_OPTION:
927 case ARM::LDC2L_OPTION:
928 case ARM::STC_OPTION:
929 case ARM::STCL_OPTION:
930 case ARM::STC2_OPTION:
931 case ARM::STC2L_OPTION:
932 case ARM::LDCL_POST:
933 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000934 case ARM::LDC2L_POST:
935 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000936 break;
937 default:
938 Inst.addOperand(MCOperand::CreateReg(0));
939 break;
940 }
941
942 unsigned P = fieldFromInstruction32(Insn, 24, 1);
943 unsigned W = fieldFromInstruction32(Insn, 21, 1);
944
945 bool writeback = (P == 0) || (W == 1);
946 unsigned idx_mode = 0;
947 if (P && writeback)
948 idx_mode = ARMII::IndexModePre;
949 else if (!P && writeback)
950 idx_mode = ARMII::IndexModePost;
951
952 switch (Inst.getOpcode()) {
953 case ARM::LDCL_POST:
954 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000955 case ARM::LDC2L_POST:
956 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000957 imm |= U << 8;
958 case ARM::LDC_OPTION:
959 case ARM::LDCL_OPTION:
960 case ARM::LDC2_OPTION:
961 case ARM::LDC2L_OPTION:
962 case ARM::STC_OPTION:
963 case ARM::STCL_OPTION:
964 case ARM::STC2_OPTION:
965 case ARM::STC2L_OPTION:
966 Inst.addOperand(MCOperand::CreateImm(imm));
967 break;
968 default:
969 if (U)
970 Inst.addOperand(MCOperand::CreateImm(
971 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
972 else
973 Inst.addOperand(MCOperand::CreateImm(
974 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
975 break;
976 }
977
978 switch (Inst.getOpcode()) {
979 case ARM::LDC_OFFSET:
980 case ARM::LDC_PRE:
981 case ARM::LDC_POST:
982 case ARM::LDC_OPTION:
983 case ARM::LDCL_OFFSET:
984 case ARM::LDCL_PRE:
985 case ARM::LDCL_POST:
986 case ARM::LDCL_OPTION:
987 case ARM::STC_OFFSET:
988 case ARM::STC_PRE:
989 case ARM::STC_POST:
990 case ARM::STC_OPTION:
991 case ARM::STCL_OFFSET:
992 case ARM::STCL_PRE:
993 case ARM::STCL_POST:
994 case ARM::STCL_OPTION:
Owen Anderson83e3f672011-08-17 17:44:15 +0000995 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000996 break;
997 default:
998 break;
999 }
1000
Owen Anderson83e3f672011-08-17 17:44:15 +00001001 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001002}
1003
Jim Grosbachc4057822011-08-17 21:58:18 +00001004static DecodeStatus
1005DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1006 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001007 DecodeStatus S = Success;
1008
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001009 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1010 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1011 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1012 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1013 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1014 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1015 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1016 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1017
1018 // On stores, the writeback operand precedes Rt.
1019 switch (Inst.getOpcode()) {
1020 case ARM::STR_POST_IMM:
1021 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001022 case ARM::STRB_POST_IMM:
1023 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001024 case ARM::STRT_POST_REG:
1025 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001026 case ARM::STRBT_POST_REG:
1027 case ARM::STRBT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001028 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001029 break;
1030 default:
1031 break;
1032 }
1033
Owen Anderson83e3f672011-08-17 17:44:15 +00001034 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001035
1036 // On loads, the writeback operand comes after Rt.
1037 switch (Inst.getOpcode()) {
1038 case ARM::LDR_POST_IMM:
1039 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001040 case ARM::LDRB_POST_IMM:
1041 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001042 case ARM::LDR_PRE:
Owen Anderson0d094992011-08-12 20:36:11 +00001043 case ARM::LDRB_PRE:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001044 case ARM::LDRBT_POST_REG:
1045 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001046 case ARM::LDRT_POST_REG:
1047 case ARM::LDRT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001048 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001049 break;
1050 default:
1051 break;
1052 }
1053
Owen Anderson83e3f672011-08-17 17:44:15 +00001054 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001055
1056 ARM_AM::AddrOpc Op = ARM_AM::add;
1057 if (!fieldFromInstruction32(Insn, 23, 1))
1058 Op = ARM_AM::sub;
1059
1060 bool writeback = (P == 0) || (W == 1);
1061 unsigned idx_mode = 0;
1062 if (P && writeback)
1063 idx_mode = ARMII::IndexModePre;
1064 else if (!P && writeback)
1065 idx_mode = ARMII::IndexModePost;
1066
Owen Anderson83e3f672011-08-17 17:44:15 +00001067 if (writeback && (Rn == 15 || Rn == Rt)) S = Unpredictable; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001068
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001069 if (reg) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001070 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001071 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1072 switch( fieldFromInstruction32(Insn, 5, 2)) {
1073 case 0:
1074 Opc = ARM_AM::lsl;
1075 break;
1076 case 1:
1077 Opc = ARM_AM::lsr;
1078 break;
1079 case 2:
1080 Opc = ARM_AM::asr;
1081 break;
1082 case 3:
1083 Opc = ARM_AM::ror;
1084 break;
1085 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00001086 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001087 }
1088 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1089 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1090
1091 Inst.addOperand(MCOperand::CreateImm(imm));
1092 } else {
1093 Inst.addOperand(MCOperand::CreateReg(0));
1094 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1095 Inst.addOperand(MCOperand::CreateImm(tmp));
1096 }
1097
Owen Anderson83e3f672011-08-17 17:44:15 +00001098 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001099
Owen Anderson83e3f672011-08-17 17:44:15 +00001100 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001101}
1102
Owen Anderson83e3f672011-08-17 17:44:15 +00001103static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001104 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001105 DecodeStatus S = Success;
1106
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001107 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1108 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1109 unsigned type = fieldFromInstruction32(Val, 5, 2);
1110 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1111 unsigned U = fieldFromInstruction32(Val, 12, 1);
1112
Owen Anderson51157d22011-08-09 21:38:14 +00001113 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001114 switch (type) {
1115 case 0:
1116 ShOp = ARM_AM::lsl;
1117 break;
1118 case 1:
1119 ShOp = ARM_AM::lsr;
1120 break;
1121 case 2:
1122 ShOp = ARM_AM::asr;
1123 break;
1124 case 3:
1125 ShOp = ARM_AM::ror;
1126 break;
1127 }
1128
Owen Anderson83e3f672011-08-17 17:44:15 +00001129 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1130 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001131 unsigned shift;
1132 if (U)
1133 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1134 else
1135 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1136 Inst.addOperand(MCOperand::CreateImm(shift));
1137
Owen Anderson83e3f672011-08-17 17:44:15 +00001138 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001139}
1140
Jim Grosbachc4057822011-08-17 21:58:18 +00001141static DecodeStatus
1142DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1143 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001144 DecodeStatus S = Success;
1145
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001146 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1147 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1148 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1149 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1150 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1151 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1152 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1153 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1154 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1155
1156 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001157
1158 // For {LD,ST}RD, Rt must be even, else undefined.
1159 switch (Inst.getOpcode()) {
1160 case ARM::STRD:
1161 case ARM::STRD_PRE:
1162 case ARM::STRD_POST:
1163 case ARM::LDRD:
1164 case ARM::LDRD_PRE:
1165 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001166 if (Rt & 0x1) return Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001167 break;
1168 default:
1169 break;
1170 }
1171
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001172 if (writeback) { // Writeback
1173 if (P)
1174 U |= ARMII::IndexModePre << 9;
1175 else
1176 U |= ARMII::IndexModePost << 9;
1177
1178 // On stores, the writeback operand precedes Rt.
1179 switch (Inst.getOpcode()) {
1180 case ARM::STRD:
1181 case ARM::STRD_PRE:
1182 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001183 case ARM::STRH:
1184 case ARM::STRH_PRE:
1185 case ARM::STRH_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001186 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001187 break;
1188 default:
1189 break;
1190 }
1191 }
1192
Owen Anderson83e3f672011-08-17 17:44:15 +00001193 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001194 switch (Inst.getOpcode()) {
1195 case ARM::STRD:
1196 case ARM::STRD_PRE:
1197 case ARM::STRD_POST:
1198 case ARM::LDRD:
1199 case ARM::LDRD_PRE:
1200 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001201 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001202 break;
1203 default:
1204 break;
1205 }
1206
1207 if (writeback) {
1208 // On loads, the writeback operand comes after Rt.
1209 switch (Inst.getOpcode()) {
1210 case ARM::LDRD:
1211 case ARM::LDRD_PRE:
1212 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001213 case ARM::LDRH:
1214 case ARM::LDRH_PRE:
1215 case ARM::LDRH_POST:
1216 case ARM::LDRSH:
1217 case ARM::LDRSH_PRE:
1218 case ARM::LDRSH_POST:
1219 case ARM::LDRSB:
1220 case ARM::LDRSB_PRE:
1221 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001222 case ARM::LDRHTr:
1223 case ARM::LDRSBTr:
Owen Anderson83e3f672011-08-17 17:44:15 +00001224 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001225 break;
1226 default:
1227 break;
1228 }
1229 }
1230
Owen Anderson83e3f672011-08-17 17:44:15 +00001231 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001232
1233 if (type) {
1234 Inst.addOperand(MCOperand::CreateReg(0));
1235 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1236 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00001237 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001238 Inst.addOperand(MCOperand::CreateImm(U));
1239 }
1240
Owen Anderson83e3f672011-08-17 17:44:15 +00001241 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001242
Owen Anderson83e3f672011-08-17 17:44:15 +00001243 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001244}
1245
Owen Anderson83e3f672011-08-17 17:44:15 +00001246static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001247 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001248 DecodeStatus S = Success;
1249
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001250 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1251 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1252
1253 switch (mode) {
1254 case 0:
1255 mode = ARM_AM::da;
1256 break;
1257 case 1:
1258 mode = ARM_AM::ia;
1259 break;
1260 case 2:
1261 mode = ARM_AM::db;
1262 break;
1263 case 3:
1264 mode = ARM_AM::ib;
1265 break;
1266 }
1267
1268 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001269 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001270
Owen Anderson83e3f672011-08-17 17:44:15 +00001271 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001272}
1273
Owen Anderson83e3f672011-08-17 17:44:15 +00001274static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001275 unsigned Insn,
1276 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001277 DecodeStatus S = Success;
1278
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001279 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1280 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1281 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1282
1283 if (pred == 0xF) {
1284 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001285 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001286 Inst.setOpcode(ARM::RFEDA);
1287 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001288 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001289 Inst.setOpcode(ARM::RFEDA_UPD);
1290 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001291 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001292 Inst.setOpcode(ARM::RFEDB);
1293 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001294 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001295 Inst.setOpcode(ARM::RFEDB_UPD);
1296 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001297 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001298 Inst.setOpcode(ARM::RFEIA);
1299 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001300 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001301 Inst.setOpcode(ARM::RFEIA_UPD);
1302 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001303 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001304 Inst.setOpcode(ARM::RFEIB);
1305 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001306 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001307 Inst.setOpcode(ARM::RFEIB_UPD);
1308 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001309 case ARM::STMDA:
1310 Inst.setOpcode(ARM::SRSDA);
1311 break;
1312 case ARM::STMDA_UPD:
1313 Inst.setOpcode(ARM::SRSDA_UPD);
1314 break;
1315 case ARM::STMDB:
1316 Inst.setOpcode(ARM::SRSDB);
1317 break;
1318 case ARM::STMDB_UPD:
1319 Inst.setOpcode(ARM::SRSDB_UPD);
1320 break;
1321 case ARM::STMIA:
1322 Inst.setOpcode(ARM::SRSIA);
1323 break;
1324 case ARM::STMIA_UPD:
1325 Inst.setOpcode(ARM::SRSIA_UPD);
1326 break;
1327 case ARM::STMIB:
1328 Inst.setOpcode(ARM::SRSIB);
1329 break;
1330 case ARM::STMIB_UPD:
1331 Inst.setOpcode(ARM::SRSIB_UPD);
1332 break;
1333 default:
1334 CHECK(S, Fail);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001335 }
Owen Anderson846dd952011-08-18 22:31:17 +00001336
1337 // For stores (which become SRS's, the only operand is the mode.
1338 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1339 Inst.addOperand(
1340 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1341 return S;
1342 }
1343
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001344 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1345 }
1346
Owen Anderson83e3f672011-08-17 17:44:15 +00001347 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1348 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); // Tied
1349 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
1350 CHECK(S, DecodeRegListOperand(Inst, reglist, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001351
Owen Anderson83e3f672011-08-17 17:44:15 +00001352 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001353}
1354
Owen Anderson83e3f672011-08-17 17:44:15 +00001355static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001356 uint64_t Address, const void *Decoder) {
1357 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1358 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1359 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1360 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1361
Owen Anderson14090bf2011-08-18 22:11:02 +00001362 DecodeStatus S = Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001363
Owen Anderson14090bf2011-08-18 22:11:02 +00001364 // imod == '01' --> UNPREDICTABLE
1365 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1366 // return failure here. The '01' imod value is unprintable, so there's
1367 // nothing useful we could do even if we returned UNPREDICTABLE.
1368
1369 if (imod == 1) CHECK(S, Fail);
1370
1371 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001372 Inst.setOpcode(ARM::CPS3p);
1373 Inst.addOperand(MCOperand::CreateImm(imod));
1374 Inst.addOperand(MCOperand::CreateImm(iflags));
1375 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001376 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001377 Inst.setOpcode(ARM::CPS2p);
1378 Inst.addOperand(MCOperand::CreateImm(imod));
1379 Inst.addOperand(MCOperand::CreateImm(iflags));
Owen Anderson14090bf2011-08-18 22:11:02 +00001380 if (mode) CHECK(S, Unpredictable);
1381 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001382 Inst.setOpcode(ARM::CPS1p);
1383 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001384 if (iflags) CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001385 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001386 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001387 Inst.setOpcode(ARM::CPS1p);
1388 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001389 CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001390 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001391
Owen Anderson14090bf2011-08-18 22:11:02 +00001392 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001393}
1394
Owen Anderson83e3f672011-08-17 17:44:15 +00001395static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001396 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001397 DecodeStatus S = Success;
1398
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001399 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1400 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1401 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1402 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1403 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1404
1405 if (pred == 0xF)
1406 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1407
Owen Anderson83e3f672011-08-17 17:44:15 +00001408 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder));
1409 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder));
1410 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
1411 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001412
Owen Anderson83e3f672011-08-17 17:44:15 +00001413 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson1fb66732011-08-11 22:05:38 +00001414
Owen Anderson83e3f672011-08-17 17:44:15 +00001415 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001416}
1417
Owen Anderson83e3f672011-08-17 17:44:15 +00001418static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001419 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001420 DecodeStatus S = Success;
1421
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001422 unsigned add = fieldFromInstruction32(Val, 12, 1);
1423 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1424 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1425
Owen Anderson83e3f672011-08-17 17:44:15 +00001426 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001427
1428 if (!add) imm *= -1;
1429 if (imm == 0 && !add) imm = INT32_MIN;
1430 Inst.addOperand(MCOperand::CreateImm(imm));
1431
Owen Anderson83e3f672011-08-17 17:44:15 +00001432 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001433}
1434
Owen Anderson83e3f672011-08-17 17:44:15 +00001435static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001436 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001437 DecodeStatus S = Success;
1438
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001439 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1440 unsigned U = fieldFromInstruction32(Val, 8, 1);
1441 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1442
Owen Anderson83e3f672011-08-17 17:44:15 +00001443 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001444
1445 if (U)
1446 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1447 else
1448 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1449
Owen Anderson83e3f672011-08-17 17:44:15 +00001450 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001451}
1452
Owen Anderson83e3f672011-08-17 17:44:15 +00001453static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001454 uint64_t Address, const void *Decoder) {
1455 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1456}
1457
Jim Grosbachc4057822011-08-17 21:58:18 +00001458static DecodeStatus
1459DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1460 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001461 DecodeStatus S = Success;
1462
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001463 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1464 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1465
1466 if (pred == 0xF) {
1467 Inst.setOpcode(ARM::BLXi);
1468 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001469 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001470 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001471 }
1472
Benjamin Kramer793b8112011-08-09 22:02:50 +00001473 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001474 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001475
Owen Anderson83e3f672011-08-17 17:44:15 +00001476 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001477}
1478
1479
Owen Anderson83e3f672011-08-17 17:44:15 +00001480static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001481 uint64_t Address, const void *Decoder) {
1482 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00001483 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001484}
1485
Owen Anderson83e3f672011-08-17 17:44:15 +00001486static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001487 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001488 DecodeStatus S = Success;
1489
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001490 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1491 unsigned align = fieldFromInstruction32(Val, 4, 2);
1492
Owen Anderson83e3f672011-08-17 17:44:15 +00001493 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001494 if (!align)
1495 Inst.addOperand(MCOperand::CreateImm(0));
1496 else
1497 Inst.addOperand(MCOperand::CreateImm(4 << align));
1498
Owen Anderson83e3f672011-08-17 17:44:15 +00001499 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001500}
1501
Owen Anderson83e3f672011-08-17 17:44:15 +00001502static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001503 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001504 DecodeStatus S = Success;
1505
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001506 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1507 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1508 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1509 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1510 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1511 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1512
1513 // First output register
Owen Anderson83e3f672011-08-17 17:44:15 +00001514 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001515
1516 // Second output register
1517 switch (Inst.getOpcode()) {
1518 case ARM::VLD1q8:
1519 case ARM::VLD1q16:
1520 case ARM::VLD1q32:
1521 case ARM::VLD1q64:
1522 case ARM::VLD1q8_UPD:
1523 case ARM::VLD1q16_UPD:
1524 case ARM::VLD1q32_UPD:
1525 case ARM::VLD1q64_UPD:
1526 case ARM::VLD1d8T:
1527 case ARM::VLD1d16T:
1528 case ARM::VLD1d32T:
1529 case ARM::VLD1d64T:
1530 case ARM::VLD1d8T_UPD:
1531 case ARM::VLD1d16T_UPD:
1532 case ARM::VLD1d32T_UPD:
1533 case ARM::VLD1d64T_UPD:
1534 case ARM::VLD1d8Q:
1535 case ARM::VLD1d16Q:
1536 case ARM::VLD1d32Q:
1537 case ARM::VLD1d64Q:
1538 case ARM::VLD1d8Q_UPD:
1539 case ARM::VLD1d16Q_UPD:
1540 case ARM::VLD1d32Q_UPD:
1541 case ARM::VLD1d64Q_UPD:
1542 case ARM::VLD2d8:
1543 case ARM::VLD2d16:
1544 case ARM::VLD2d32:
1545 case ARM::VLD2d8_UPD:
1546 case ARM::VLD2d16_UPD:
1547 case ARM::VLD2d32_UPD:
1548 case ARM::VLD2q8:
1549 case ARM::VLD2q16:
1550 case ARM::VLD2q32:
1551 case ARM::VLD2q8_UPD:
1552 case ARM::VLD2q16_UPD:
1553 case ARM::VLD2q32_UPD:
1554 case ARM::VLD3d8:
1555 case ARM::VLD3d16:
1556 case ARM::VLD3d32:
1557 case ARM::VLD3d8_UPD:
1558 case ARM::VLD3d16_UPD:
1559 case ARM::VLD3d32_UPD:
1560 case ARM::VLD4d8:
1561 case ARM::VLD4d16:
1562 case ARM::VLD4d32:
1563 case ARM::VLD4d8_UPD:
1564 case ARM::VLD4d16_UPD:
1565 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001566 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001567 break;
1568 case ARM::VLD2b8:
1569 case ARM::VLD2b16:
1570 case ARM::VLD2b32:
1571 case ARM::VLD2b8_UPD:
1572 case ARM::VLD2b16_UPD:
1573 case ARM::VLD2b32_UPD:
1574 case ARM::VLD3q8:
1575 case ARM::VLD3q16:
1576 case ARM::VLD3q32:
1577 case ARM::VLD3q8_UPD:
1578 case ARM::VLD3q16_UPD:
1579 case ARM::VLD3q32_UPD:
1580 case ARM::VLD4q8:
1581 case ARM::VLD4q16:
1582 case ARM::VLD4q32:
1583 case ARM::VLD4q8_UPD:
1584 case ARM::VLD4q16_UPD:
1585 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001586 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001587 default:
1588 break;
1589 }
1590
1591 // Third output register
1592 switch(Inst.getOpcode()) {
1593 case ARM::VLD1d8T:
1594 case ARM::VLD1d16T:
1595 case ARM::VLD1d32T:
1596 case ARM::VLD1d64T:
1597 case ARM::VLD1d8T_UPD:
1598 case ARM::VLD1d16T_UPD:
1599 case ARM::VLD1d32T_UPD:
1600 case ARM::VLD1d64T_UPD:
1601 case ARM::VLD1d8Q:
1602 case ARM::VLD1d16Q:
1603 case ARM::VLD1d32Q:
1604 case ARM::VLD1d64Q:
1605 case ARM::VLD1d8Q_UPD:
1606 case ARM::VLD1d16Q_UPD:
1607 case ARM::VLD1d32Q_UPD:
1608 case ARM::VLD1d64Q_UPD:
1609 case ARM::VLD2q8:
1610 case ARM::VLD2q16:
1611 case ARM::VLD2q32:
1612 case ARM::VLD2q8_UPD:
1613 case ARM::VLD2q16_UPD:
1614 case ARM::VLD2q32_UPD:
1615 case ARM::VLD3d8:
1616 case ARM::VLD3d16:
1617 case ARM::VLD3d32:
1618 case ARM::VLD3d8_UPD:
1619 case ARM::VLD3d16_UPD:
1620 case ARM::VLD3d32_UPD:
1621 case ARM::VLD4d8:
1622 case ARM::VLD4d16:
1623 case ARM::VLD4d32:
1624 case ARM::VLD4d8_UPD:
1625 case ARM::VLD4d16_UPD:
1626 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001627 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001628 break;
1629 case ARM::VLD3q8:
1630 case ARM::VLD3q16:
1631 case ARM::VLD3q32:
1632 case ARM::VLD3q8_UPD:
1633 case ARM::VLD3q16_UPD:
1634 case ARM::VLD3q32_UPD:
1635 case ARM::VLD4q8:
1636 case ARM::VLD4q16:
1637 case ARM::VLD4q32:
1638 case ARM::VLD4q8_UPD:
1639 case ARM::VLD4q16_UPD:
1640 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001641 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001642 break;
1643 default:
1644 break;
1645 }
1646
1647 // Fourth output register
1648 switch (Inst.getOpcode()) {
1649 case ARM::VLD1d8Q:
1650 case ARM::VLD1d16Q:
1651 case ARM::VLD1d32Q:
1652 case ARM::VLD1d64Q:
1653 case ARM::VLD1d8Q_UPD:
1654 case ARM::VLD1d16Q_UPD:
1655 case ARM::VLD1d32Q_UPD:
1656 case ARM::VLD1d64Q_UPD:
1657 case ARM::VLD2q8:
1658 case ARM::VLD2q16:
1659 case ARM::VLD2q32:
1660 case ARM::VLD2q8_UPD:
1661 case ARM::VLD2q16_UPD:
1662 case ARM::VLD2q32_UPD:
1663 case ARM::VLD4d8:
1664 case ARM::VLD4d16:
1665 case ARM::VLD4d32:
1666 case ARM::VLD4d8_UPD:
1667 case ARM::VLD4d16_UPD:
1668 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001669 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001670 break;
1671 case ARM::VLD4q8:
1672 case ARM::VLD4q16:
1673 case ARM::VLD4q32:
1674 case ARM::VLD4q8_UPD:
1675 case ARM::VLD4q16_UPD:
1676 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001677 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001678 break;
1679 default:
1680 break;
1681 }
1682
1683 // Writeback operand
1684 switch (Inst.getOpcode()) {
1685 case ARM::VLD1d8_UPD:
1686 case ARM::VLD1d16_UPD:
1687 case ARM::VLD1d32_UPD:
1688 case ARM::VLD1d64_UPD:
1689 case ARM::VLD1q8_UPD:
1690 case ARM::VLD1q16_UPD:
1691 case ARM::VLD1q32_UPD:
1692 case ARM::VLD1q64_UPD:
1693 case ARM::VLD1d8T_UPD:
1694 case ARM::VLD1d16T_UPD:
1695 case ARM::VLD1d32T_UPD:
1696 case ARM::VLD1d64T_UPD:
1697 case ARM::VLD1d8Q_UPD:
1698 case ARM::VLD1d16Q_UPD:
1699 case ARM::VLD1d32Q_UPD:
1700 case ARM::VLD1d64Q_UPD:
1701 case ARM::VLD2d8_UPD:
1702 case ARM::VLD2d16_UPD:
1703 case ARM::VLD2d32_UPD:
1704 case ARM::VLD2q8_UPD:
1705 case ARM::VLD2q16_UPD:
1706 case ARM::VLD2q32_UPD:
1707 case ARM::VLD2b8_UPD:
1708 case ARM::VLD2b16_UPD:
1709 case ARM::VLD2b32_UPD:
1710 case ARM::VLD3d8_UPD:
1711 case ARM::VLD3d16_UPD:
1712 case ARM::VLD3d32_UPD:
1713 case ARM::VLD3q8_UPD:
1714 case ARM::VLD3q16_UPD:
1715 case ARM::VLD3q32_UPD:
1716 case ARM::VLD4d8_UPD:
1717 case ARM::VLD4d16_UPD:
1718 case ARM::VLD4d32_UPD:
1719 case ARM::VLD4q8_UPD:
1720 case ARM::VLD4q16_UPD:
1721 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001722 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001723 break;
1724 default:
1725 break;
1726 }
1727
1728 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001729 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001730
1731 // AddrMode6 Offset (register)
1732 if (Rm == 0xD)
1733 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001734 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001735 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001736 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001737
Owen Anderson83e3f672011-08-17 17:44:15 +00001738 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001739}
1740
Owen Anderson83e3f672011-08-17 17:44:15 +00001741static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001742 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001743 DecodeStatus S = Success;
1744
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001745 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1746 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1747 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1748 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1749 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1750 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1751
1752 // Writeback Operand
1753 switch (Inst.getOpcode()) {
1754 case ARM::VST1d8_UPD:
1755 case ARM::VST1d16_UPD:
1756 case ARM::VST1d32_UPD:
1757 case ARM::VST1d64_UPD:
1758 case ARM::VST1q8_UPD:
1759 case ARM::VST1q16_UPD:
1760 case ARM::VST1q32_UPD:
1761 case ARM::VST1q64_UPD:
1762 case ARM::VST1d8T_UPD:
1763 case ARM::VST1d16T_UPD:
1764 case ARM::VST1d32T_UPD:
1765 case ARM::VST1d64T_UPD:
1766 case ARM::VST1d8Q_UPD:
1767 case ARM::VST1d16Q_UPD:
1768 case ARM::VST1d32Q_UPD:
1769 case ARM::VST1d64Q_UPD:
1770 case ARM::VST2d8_UPD:
1771 case ARM::VST2d16_UPD:
1772 case ARM::VST2d32_UPD:
1773 case ARM::VST2q8_UPD:
1774 case ARM::VST2q16_UPD:
1775 case ARM::VST2q32_UPD:
1776 case ARM::VST2b8_UPD:
1777 case ARM::VST2b16_UPD:
1778 case ARM::VST2b32_UPD:
1779 case ARM::VST3d8_UPD:
1780 case ARM::VST3d16_UPD:
1781 case ARM::VST3d32_UPD:
1782 case ARM::VST3q8_UPD:
1783 case ARM::VST3q16_UPD:
1784 case ARM::VST3q32_UPD:
1785 case ARM::VST4d8_UPD:
1786 case ARM::VST4d16_UPD:
1787 case ARM::VST4d32_UPD:
1788 case ARM::VST4q8_UPD:
1789 case ARM::VST4q16_UPD:
1790 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001791 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001792 break;
1793 default:
1794 break;
1795 }
1796
1797 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001798 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001799
1800 // AddrMode6 Offset (register)
1801 if (Rm == 0xD)
1802 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001803 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001804 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001805 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001806
1807 // First input register
Owen Anderson83e3f672011-08-17 17:44:15 +00001808 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001809
1810 // Second input register
1811 switch (Inst.getOpcode()) {
1812 case ARM::VST1q8:
1813 case ARM::VST1q16:
1814 case ARM::VST1q32:
1815 case ARM::VST1q64:
1816 case ARM::VST1q8_UPD:
1817 case ARM::VST1q16_UPD:
1818 case ARM::VST1q32_UPD:
1819 case ARM::VST1q64_UPD:
1820 case ARM::VST1d8T:
1821 case ARM::VST1d16T:
1822 case ARM::VST1d32T:
1823 case ARM::VST1d64T:
1824 case ARM::VST1d8T_UPD:
1825 case ARM::VST1d16T_UPD:
1826 case ARM::VST1d32T_UPD:
1827 case ARM::VST1d64T_UPD:
1828 case ARM::VST1d8Q:
1829 case ARM::VST1d16Q:
1830 case ARM::VST1d32Q:
1831 case ARM::VST1d64Q:
1832 case ARM::VST1d8Q_UPD:
1833 case ARM::VST1d16Q_UPD:
1834 case ARM::VST1d32Q_UPD:
1835 case ARM::VST1d64Q_UPD:
1836 case ARM::VST2d8:
1837 case ARM::VST2d16:
1838 case ARM::VST2d32:
1839 case ARM::VST2d8_UPD:
1840 case ARM::VST2d16_UPD:
1841 case ARM::VST2d32_UPD:
1842 case ARM::VST2q8:
1843 case ARM::VST2q16:
1844 case ARM::VST2q32:
1845 case ARM::VST2q8_UPD:
1846 case ARM::VST2q16_UPD:
1847 case ARM::VST2q32_UPD:
1848 case ARM::VST3d8:
1849 case ARM::VST3d16:
1850 case ARM::VST3d32:
1851 case ARM::VST3d8_UPD:
1852 case ARM::VST3d16_UPD:
1853 case ARM::VST3d32_UPD:
1854 case ARM::VST4d8:
1855 case ARM::VST4d16:
1856 case ARM::VST4d32:
1857 case ARM::VST4d8_UPD:
1858 case ARM::VST4d16_UPD:
1859 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001860 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001861 break;
1862 case ARM::VST2b8:
1863 case ARM::VST2b16:
1864 case ARM::VST2b32:
1865 case ARM::VST2b8_UPD:
1866 case ARM::VST2b16_UPD:
1867 case ARM::VST2b32_UPD:
1868 case ARM::VST3q8:
1869 case ARM::VST3q16:
1870 case ARM::VST3q32:
1871 case ARM::VST3q8_UPD:
1872 case ARM::VST3q16_UPD:
1873 case ARM::VST3q32_UPD:
1874 case ARM::VST4q8:
1875 case ARM::VST4q16:
1876 case ARM::VST4q32:
1877 case ARM::VST4q8_UPD:
1878 case ARM::VST4q16_UPD:
1879 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001880 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001881 break;
1882 default:
1883 break;
1884 }
1885
1886 // Third input register
1887 switch (Inst.getOpcode()) {
1888 case ARM::VST1d8T:
1889 case ARM::VST1d16T:
1890 case ARM::VST1d32T:
1891 case ARM::VST1d64T:
1892 case ARM::VST1d8T_UPD:
1893 case ARM::VST1d16T_UPD:
1894 case ARM::VST1d32T_UPD:
1895 case ARM::VST1d64T_UPD:
1896 case ARM::VST1d8Q:
1897 case ARM::VST1d16Q:
1898 case ARM::VST1d32Q:
1899 case ARM::VST1d64Q:
1900 case ARM::VST1d8Q_UPD:
1901 case ARM::VST1d16Q_UPD:
1902 case ARM::VST1d32Q_UPD:
1903 case ARM::VST1d64Q_UPD:
1904 case ARM::VST2q8:
1905 case ARM::VST2q16:
1906 case ARM::VST2q32:
1907 case ARM::VST2q8_UPD:
1908 case ARM::VST2q16_UPD:
1909 case ARM::VST2q32_UPD:
1910 case ARM::VST3d8:
1911 case ARM::VST3d16:
1912 case ARM::VST3d32:
1913 case ARM::VST3d8_UPD:
1914 case ARM::VST3d16_UPD:
1915 case ARM::VST3d32_UPD:
1916 case ARM::VST4d8:
1917 case ARM::VST4d16:
1918 case ARM::VST4d32:
1919 case ARM::VST4d8_UPD:
1920 case ARM::VST4d16_UPD:
1921 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001922 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001923 break;
1924 case ARM::VST3q8:
1925 case ARM::VST3q16:
1926 case ARM::VST3q32:
1927 case ARM::VST3q8_UPD:
1928 case ARM::VST3q16_UPD:
1929 case ARM::VST3q32_UPD:
1930 case ARM::VST4q8:
1931 case ARM::VST4q16:
1932 case ARM::VST4q32:
1933 case ARM::VST4q8_UPD:
1934 case ARM::VST4q16_UPD:
1935 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001936 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001937 break;
1938 default:
1939 break;
1940 }
1941
1942 // Fourth input register
1943 switch (Inst.getOpcode()) {
1944 case ARM::VST1d8Q:
1945 case ARM::VST1d16Q:
1946 case ARM::VST1d32Q:
1947 case ARM::VST1d64Q:
1948 case ARM::VST1d8Q_UPD:
1949 case ARM::VST1d16Q_UPD:
1950 case ARM::VST1d32Q_UPD:
1951 case ARM::VST1d64Q_UPD:
1952 case ARM::VST2q8:
1953 case ARM::VST2q16:
1954 case ARM::VST2q32:
1955 case ARM::VST2q8_UPD:
1956 case ARM::VST2q16_UPD:
1957 case ARM::VST2q32_UPD:
1958 case ARM::VST4d8:
1959 case ARM::VST4d16:
1960 case ARM::VST4d32:
1961 case ARM::VST4d8_UPD:
1962 case ARM::VST4d16_UPD:
1963 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001964 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001965 break;
1966 case ARM::VST4q8:
1967 case ARM::VST4q16:
1968 case ARM::VST4q32:
1969 case ARM::VST4q8_UPD:
1970 case ARM::VST4q16_UPD:
1971 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001972 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001973 break;
1974 default:
1975 break;
1976 }
1977
Owen Anderson83e3f672011-08-17 17:44:15 +00001978 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001979}
1980
Owen Anderson83e3f672011-08-17 17:44:15 +00001981static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001982 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001983 DecodeStatus S = Success;
1984
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001985 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1986 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1987 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1988 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1989 unsigned align = fieldFromInstruction32(Insn, 4, 1);
1990 unsigned size = fieldFromInstruction32(Insn, 6, 2);
1991 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
1992
1993 align *= (1 << size);
1994
Owen Anderson83e3f672011-08-17 17:44:15 +00001995 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001996 if (regs == 2) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001997 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001998 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00001999 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002000 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002001 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002002
Owen Anderson83e3f672011-08-17 17:44:15 +00002003 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002004 Inst.addOperand(MCOperand::CreateImm(align));
2005
2006 if (Rm == 0xD)
2007 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002008 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002009 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002010 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002011
Owen Anderson83e3f672011-08-17 17:44:15 +00002012 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002013}
2014
Owen Anderson83e3f672011-08-17 17:44:15 +00002015static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002016 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002017 DecodeStatus S = Success;
2018
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002019 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2020 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2021 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2022 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2023 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2024 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2025 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2026 align *= 2*size;
2027
Owen Anderson83e3f672011-08-17 17:44:15 +00002028 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2029 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002030 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002031 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002032 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002033
Owen Anderson83e3f672011-08-17 17:44:15 +00002034 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002035 Inst.addOperand(MCOperand::CreateImm(align));
2036
2037 if (Rm == 0xD)
2038 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002039 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002040 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002041 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002042
Owen Anderson83e3f672011-08-17 17:44:15 +00002043 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002044}
2045
Owen Anderson83e3f672011-08-17 17:44:15 +00002046static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002047 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002048 DecodeStatus S = Success;
2049
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002050 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2051 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2052 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2053 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2054 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2055
Owen Anderson83e3f672011-08-17 17:44:15 +00002056 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2057 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2058 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002059 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002060 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002061 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002062
Owen Anderson83e3f672011-08-17 17:44:15 +00002063 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002064 Inst.addOperand(MCOperand::CreateImm(0));
2065
2066 if (Rm == 0xD)
2067 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002068 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002069 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002070 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002071
Owen Anderson83e3f672011-08-17 17:44:15 +00002072 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002073}
2074
Owen Anderson83e3f672011-08-17 17:44:15 +00002075static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002076 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002077 DecodeStatus S = Success;
2078
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002079 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2080 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2081 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2082 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2083 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2084 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2085 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2086
2087 if (size == 0x3) {
2088 size = 4;
2089 align = 16;
2090 } else {
2091 if (size == 2) {
2092 size = 1 << size;
2093 align *= 8;
2094 } else {
2095 size = 1 << size;
2096 align *= 4*size;
2097 }
2098 }
2099
Owen Anderson83e3f672011-08-17 17:44:15 +00002100 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2101 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2102 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
2103 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002104 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002105 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002106 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002107
Owen Anderson83e3f672011-08-17 17:44:15 +00002108 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002109 Inst.addOperand(MCOperand::CreateImm(align));
2110
2111 if (Rm == 0xD)
2112 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002113 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002114 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002115 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002116
Owen Anderson83e3f672011-08-17 17:44:15 +00002117 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002118}
2119
Jim Grosbachc4057822011-08-17 21:58:18 +00002120static DecodeStatus
2121DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2122 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002123 DecodeStatus S = Success;
2124
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002125 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2126 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2127 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2128 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2129 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2130 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2131 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2132 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2133
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002134 if (Q) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002135 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002136 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00002137 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002138 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002139
2140 Inst.addOperand(MCOperand::CreateImm(imm));
2141
2142 switch (Inst.getOpcode()) {
2143 case ARM::VORRiv4i16:
2144 case ARM::VORRiv2i32:
2145 case ARM::VBICiv4i16:
2146 case ARM::VBICiv2i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002147 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002148 break;
2149 case ARM::VORRiv8i16:
2150 case ARM::VORRiv4i32:
2151 case ARM::VBICiv8i16:
2152 case ARM::VBICiv4i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002153 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002154 break;
2155 default:
2156 break;
2157 }
2158
Owen Anderson83e3f672011-08-17 17:44:15 +00002159 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002160}
2161
Owen Anderson83e3f672011-08-17 17:44:15 +00002162static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002163 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002164 DecodeStatus S = Success;
2165
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002166 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2167 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2168 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2169 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2170 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2171
Owen Anderson83e3f672011-08-17 17:44:15 +00002172 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
2173 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002174 Inst.addOperand(MCOperand::CreateImm(8 << size));
2175
Owen Anderson83e3f672011-08-17 17:44:15 +00002176 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002177}
2178
Owen Anderson83e3f672011-08-17 17:44:15 +00002179static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002180 uint64_t Address, const void *Decoder) {
2181 Inst.addOperand(MCOperand::CreateImm(8 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002182 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002183}
2184
Owen Anderson83e3f672011-08-17 17:44:15 +00002185static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002186 uint64_t Address, const void *Decoder) {
2187 Inst.addOperand(MCOperand::CreateImm(16 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002188 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002189}
2190
Owen Anderson83e3f672011-08-17 17:44:15 +00002191static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002192 uint64_t Address, const void *Decoder) {
2193 Inst.addOperand(MCOperand::CreateImm(32 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002194 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002195}
2196
Owen Anderson83e3f672011-08-17 17:44:15 +00002197static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002198 uint64_t Address, const void *Decoder) {
2199 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002200 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002201}
2202
Owen Anderson83e3f672011-08-17 17:44:15 +00002203static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002204 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002205 DecodeStatus S = Success;
2206
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002207 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2208 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2209 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2210 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2211 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2212 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2213 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2214 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2215
Owen Anderson83e3f672011-08-17 17:44:15 +00002216 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002217 if (op) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002218 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002219 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002220
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002221 for (unsigned i = 0; i < length; ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002222 CHECK(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002223 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002224
Owen Anderson83e3f672011-08-17 17:44:15 +00002225 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002226
Owen Anderson83e3f672011-08-17 17:44:15 +00002227 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002228}
2229
Owen Anderson83e3f672011-08-17 17:44:15 +00002230static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002231 uint64_t Address, const void *Decoder) {
2232 // The immediate needs to be a fully instantiated float. However, the
2233 // auto-generated decoder is only able to fill in some of the bits
2234 // necessary. For instance, the 'b' bit is replicated multiple times,
2235 // and is even present in inverted form in one bit. We do a little
2236 // binary parsing here to fill in those missing bits, and then
2237 // reinterpret it all as a float.
2238 union {
2239 uint32_t integer;
2240 float fp;
2241 } fp_conv;
2242
2243 fp_conv.integer = Val;
2244 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2245 fp_conv.integer |= b << 26;
2246 fp_conv.integer |= b << 27;
2247 fp_conv.integer |= b << 28;
2248 fp_conv.integer |= b << 29;
2249 fp_conv.integer |= (~b & 0x1) << 30;
2250
2251 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
Owen Anderson83e3f672011-08-17 17:44:15 +00002252 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002253}
2254
Owen Anderson83e3f672011-08-17 17:44:15 +00002255static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002256 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002257 DecodeStatus S = Success;
2258
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002259 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2260 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2261
Owen Anderson83e3f672011-08-17 17:44:15 +00002262 CHECK(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002263
2264 if (Inst.getOpcode() == ARM::tADR)
2265 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2266 else if (Inst.getOpcode() == ARM::tADDrSPi)
2267 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2268 else
Owen Anderson83e3f672011-08-17 17:44:15 +00002269 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002270
2271 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002272 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002273}
2274
Owen Anderson83e3f672011-08-17 17:44:15 +00002275static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002276 uint64_t Address, const void *Decoder) {
2277 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002278 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002279}
2280
Owen Anderson83e3f672011-08-17 17:44:15 +00002281static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002282 uint64_t Address, const void *Decoder) {
2283 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002284 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002285}
2286
Owen Anderson83e3f672011-08-17 17:44:15 +00002287static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002288 uint64_t Address, const void *Decoder) {
2289 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002290 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002291}
2292
Owen Anderson83e3f672011-08-17 17:44:15 +00002293static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002294 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002295 DecodeStatus S = Success;
2296
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002297 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2298 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2299
Owen Anderson83e3f672011-08-17 17:44:15 +00002300 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
2301 CHECK(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002302
Owen Anderson83e3f672011-08-17 17:44:15 +00002303 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002304}
2305
Owen Anderson83e3f672011-08-17 17:44:15 +00002306static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002307 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002308 DecodeStatus S = Success;
2309
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002310 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2311 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2312
Owen Anderson83e3f672011-08-17 17:44:15 +00002313 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002314 Inst.addOperand(MCOperand::CreateImm(imm));
2315
Owen Anderson83e3f672011-08-17 17:44:15 +00002316 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002317}
2318
Owen Anderson83e3f672011-08-17 17:44:15 +00002319static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002320 uint64_t Address, const void *Decoder) {
2321 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2322
Owen Anderson83e3f672011-08-17 17:44:15 +00002323 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002324}
2325
Owen Anderson83e3f672011-08-17 17:44:15 +00002326static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002327 uint64_t Address, const void *Decoder) {
2328 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002329 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002330
Owen Anderson83e3f672011-08-17 17:44:15 +00002331 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002332}
2333
Owen Anderson83e3f672011-08-17 17:44:15 +00002334static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002335 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002336 DecodeStatus S = Success;
2337
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002338 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2339 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2340 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2341
Owen Anderson83e3f672011-08-17 17:44:15 +00002342 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2343 CHECK(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002344 Inst.addOperand(MCOperand::CreateImm(imm));
2345
Owen Anderson83e3f672011-08-17 17:44:15 +00002346 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002347}
2348
Owen Anderson83e3f672011-08-17 17:44:15 +00002349static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002350 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002351 DecodeStatus S = Success;
2352
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002353 if (Inst.getOpcode() != ARM::t2PLDs) {
2354 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Anderson83e3f672011-08-17 17:44:15 +00002355 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002356 }
2357
2358 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2359 if (Rn == 0xF) {
2360 switch (Inst.getOpcode()) {
2361 case ARM::t2LDRBs:
2362 Inst.setOpcode(ARM::t2LDRBpci);
2363 break;
2364 case ARM::t2LDRHs:
2365 Inst.setOpcode(ARM::t2LDRHpci);
2366 break;
2367 case ARM::t2LDRSHs:
2368 Inst.setOpcode(ARM::t2LDRSHpci);
2369 break;
2370 case ARM::t2LDRSBs:
2371 Inst.setOpcode(ARM::t2LDRSBpci);
2372 break;
2373 case ARM::t2PLDs:
2374 Inst.setOpcode(ARM::t2PLDi12);
2375 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2376 break;
2377 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002378 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002379 }
2380
2381 int imm = fieldFromInstruction32(Insn, 0, 12);
2382 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2383 Inst.addOperand(MCOperand::CreateImm(imm));
2384
Owen Anderson83e3f672011-08-17 17:44:15 +00002385 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002386 }
2387
2388 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2389 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2390 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Anderson83e3f672011-08-17 17:44:15 +00002391 CHECK(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002392
Owen Anderson83e3f672011-08-17 17:44:15 +00002393 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002394}
2395
Owen Anderson83e3f672011-08-17 17:44:15 +00002396static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002397 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002398 int imm = Val & 0xFF;
2399 if (!(Val & 0x100)) imm *= -1;
2400 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2401
Owen Anderson83e3f672011-08-17 17:44:15 +00002402 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002403}
2404
Owen Anderson83e3f672011-08-17 17:44:15 +00002405static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002406 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002407 DecodeStatus S = Success;
2408
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002409 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2410 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2411
Owen Anderson83e3f672011-08-17 17:44:15 +00002412 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2413 CHECK(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002414
Owen Anderson83e3f672011-08-17 17:44:15 +00002415 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002416}
2417
Owen Anderson83e3f672011-08-17 17:44:15 +00002418static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002419 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002420 int imm = Val & 0xFF;
2421 if (!(Val & 0x100)) imm *= -1;
2422 Inst.addOperand(MCOperand::CreateImm(imm));
2423
Owen Anderson83e3f672011-08-17 17:44:15 +00002424 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002425}
2426
2427
Owen Anderson83e3f672011-08-17 17:44:15 +00002428static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002429 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002430 DecodeStatus S = Success;
2431
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002432 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2433 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2434
2435 // Some instructions always use an additive offset.
2436 switch (Inst.getOpcode()) {
2437 case ARM::t2LDRT:
2438 case ARM::t2LDRBT:
2439 case ARM::t2LDRHT:
2440 case ARM::t2LDRSBT:
2441 case ARM::t2LDRSHT:
2442 imm |= 0x100;
2443 break;
2444 default:
2445 break;
2446 }
2447
Owen Anderson83e3f672011-08-17 17:44:15 +00002448 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2449 CHECK(S, DecodeT2Imm8(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002450
Owen Anderson83e3f672011-08-17 17:44:15 +00002451 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002452}
2453
2454
Owen Anderson83e3f672011-08-17 17:44:15 +00002455static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002456 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002457 DecodeStatus S = Success;
2458
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002459 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2460 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2461
Owen Anderson83e3f672011-08-17 17:44:15 +00002462 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002463 Inst.addOperand(MCOperand::CreateImm(imm));
2464
Owen Anderson83e3f672011-08-17 17:44:15 +00002465 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002466}
2467
2468
Owen Anderson83e3f672011-08-17 17:44:15 +00002469static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002470 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002471 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2472
2473 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2474 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2475 Inst.addOperand(MCOperand::CreateImm(imm));
2476
Owen Anderson83e3f672011-08-17 17:44:15 +00002477 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002478}
2479
Owen Anderson83e3f672011-08-17 17:44:15 +00002480static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002481 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002482 DecodeStatus S = Success;
2483
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002484 if (Inst.getOpcode() == ARM::tADDrSP) {
2485 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2486 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2487
Owen Anderson83e3f672011-08-17 17:44:15 +00002488 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002489 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002490 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002491 } else if (Inst.getOpcode() == ARM::tADDspr) {
2492 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2493
2494 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2495 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002496 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002497 }
2498
Owen Anderson83e3f672011-08-17 17:44:15 +00002499 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002500}
2501
Owen Anderson83e3f672011-08-17 17:44:15 +00002502static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002503 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002504 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2505 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2506
2507 Inst.addOperand(MCOperand::CreateImm(imod));
2508 Inst.addOperand(MCOperand::CreateImm(flags));
2509
Owen Anderson83e3f672011-08-17 17:44:15 +00002510 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002511}
2512
Owen Anderson83e3f672011-08-17 17:44:15 +00002513static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002514 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002515 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002516 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2517 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2518
Owen Anderson83e3f672011-08-17 17:44:15 +00002519 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)) ;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002520 Inst.addOperand(MCOperand::CreateImm(add));
2521
Owen Anderson83e3f672011-08-17 17:44:15 +00002522 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002523}
2524
Owen Anderson83e3f672011-08-17 17:44:15 +00002525static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002526 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002527 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002528 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002529}
2530
Owen Anderson83e3f672011-08-17 17:44:15 +00002531static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002532 uint64_t Address, const void *Decoder) {
2533 if (Val == 0xA || Val == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +00002534 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002535
2536 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002537 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002538}
2539
Jim Grosbachc4057822011-08-17 21:58:18 +00002540static DecodeStatus
2541DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2542 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002543 DecodeStatus S = Success;
2544
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002545 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2546 if (pred == 0xE || pred == 0xF) {
2547 unsigned opc = fieldFromInstruction32(Insn, 4, 2);
2548 switch (opc) {
2549 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002550 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002551 case 0:
2552 Inst.setOpcode(ARM::t2DSB);
2553 break;
2554 case 1:
2555 Inst.setOpcode(ARM::t2DMB);
2556 break;
2557 case 2:
2558 Inst.setOpcode(ARM::t2ISB);
Owen Anderson83e3f672011-08-17 17:44:15 +00002559 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002560 }
2561
2562 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002563 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002564 }
2565
2566 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2567 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2568 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2569 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2570 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2571
Owen Anderson83e3f672011-08-17 17:44:15 +00002572 CHECK(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder));
2573 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002574
Owen Anderson83e3f672011-08-17 17:44:15 +00002575 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002576}
2577
2578// Decode a shifted immediate operand. These basically consist
2579// of an 8-bit value, and a 4-bit directive that specifies either
2580// a splat operation or a rotation.
Owen Anderson83e3f672011-08-17 17:44:15 +00002581static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002582 uint64_t Address, const void *Decoder) {
2583 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2584 if (ctrl == 0) {
2585 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2586 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2587 switch (byte) {
2588 case 0:
2589 Inst.addOperand(MCOperand::CreateImm(imm));
2590 break;
2591 case 1:
2592 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2593 break;
2594 case 2:
2595 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2596 break;
2597 case 3:
2598 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2599 (imm << 8) | imm));
2600 break;
2601 }
2602 } else {
2603 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2604 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2605 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2606 Inst.addOperand(MCOperand::CreateImm(imm));
2607 }
2608
Owen Anderson83e3f672011-08-17 17:44:15 +00002609 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002610}
2611
Jim Grosbachc4057822011-08-17 21:58:18 +00002612static DecodeStatus
2613DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2614 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002615 Inst.addOperand(MCOperand::CreateImm(Val << 1));
Owen Anderson83e3f672011-08-17 17:44:15 +00002616 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002617}
2618
Owen Anderson83e3f672011-08-17 17:44:15 +00002619static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002620 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002621 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002622 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002623}
2624
Owen Anderson83e3f672011-08-17 17:44:15 +00002625static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002626 uint64_t Address, const void *Decoder) {
2627 switch (Val) {
2628 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002629 return Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002630 case 0xF: // SY
2631 case 0xE: // ST
2632 case 0xB: // ISH
2633 case 0xA: // ISHST
2634 case 0x7: // NSH
2635 case 0x6: // NSHST
2636 case 0x3: // OSH
2637 case 0x2: // OSHST
2638 break;
2639 }
2640
2641 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002642 return Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002643}
2644
Owen Anderson83e3f672011-08-17 17:44:15 +00002645static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002646 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002647 if (!Val) return Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002648 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002649 return Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002650}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002651
Owen Anderson83e3f672011-08-17 17:44:15 +00002652static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002653 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002654 DecodeStatus S = Success;
2655
Owen Anderson3f3570a2011-08-12 17:58:32 +00002656 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2657 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2658 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2659
Owen Anderson83e3f672011-08-17 17:44:15 +00002660 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002661
Owen Anderson83e3f672011-08-17 17:44:15 +00002662 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2663 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2664 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2665 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson3f3570a2011-08-12 17:58:32 +00002666
Owen Anderson83e3f672011-08-17 17:44:15 +00002667 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002668}
2669
2670
Owen Anderson83e3f672011-08-17 17:44:15 +00002671static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002672 uint64_t Address, const void *Decoder){
Owen Anderson83e3f672011-08-17 17:44:15 +00002673 DecodeStatus S = Success;
2674
Owen Andersoncbfc0442011-08-11 21:34:58 +00002675 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2676 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2677 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002678 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002679
Owen Anderson83e3f672011-08-17 17:44:15 +00002680 CHECK(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002681
Owen Anderson83e3f672011-08-17 17:44:15 +00002682 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
2683 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002684
Owen Anderson83e3f672011-08-17 17:44:15 +00002685 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2686 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2687 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2688 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002689
Owen Anderson83e3f672011-08-17 17:44:15 +00002690 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002691}
2692
Owen Anderson83e3f672011-08-17 17:44:15 +00002693static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002694 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002695 DecodeStatus S = Success;
2696
Owen Anderson7cdbf082011-08-12 18:12:39 +00002697 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2698 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2699 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2700 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2701 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2702 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002703
Owen Anderson14090bf2011-08-18 22:11:02 +00002704 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002705
Owen Anderson83e3f672011-08-17 17:44:15 +00002706 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2707 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2708 CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder));
2709 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002710
Owen Anderson83e3f672011-08-17 17:44:15 +00002711 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002712}
2713
Owen Anderson83e3f672011-08-17 17:44:15 +00002714static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002715 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002716 DecodeStatus S = Success;
2717
Owen Anderson7cdbf082011-08-12 18:12:39 +00002718 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2719 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2720 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2721 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2722 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2723 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2724
Owen Anderson14090bf2011-08-18 22:11:02 +00002725 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002726
Owen Anderson83e3f672011-08-17 17:44:15 +00002727 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2728 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2729 CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder));
2730 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002731
Owen Anderson83e3f672011-08-17 17:44:15 +00002732 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002733}
Owen Anderson7a2e1772011-08-15 18:44:44 +00002734
Owen Anderson83e3f672011-08-17 17:44:15 +00002735static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002736 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002737 DecodeStatus S = Success;
2738
Owen Anderson7a2e1772011-08-15 18:44:44 +00002739 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2740 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2741 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2742 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2743 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2744
2745 unsigned align = 0;
2746 unsigned index = 0;
2747 switch (size) {
2748 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002749 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002750 case 0:
2751 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002752 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002753 index = fieldFromInstruction32(Insn, 5, 3);
2754 break;
2755 case 1:
2756 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002757 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002758 index = fieldFromInstruction32(Insn, 6, 2);
2759 if (fieldFromInstruction32(Insn, 4, 1))
2760 align = 2;
2761 break;
2762 case 2:
2763 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002764 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002765 index = fieldFromInstruction32(Insn, 7, 1);
2766 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2767 align = 4;
2768 }
2769
Owen Anderson83e3f672011-08-17 17:44:15 +00002770 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002771 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002772 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002773 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002774 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002775 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002776 if (Rm != 0xF) {
2777 if (Rm != 0xD)
2778 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2779 else
2780 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002781 }
2782
Owen Anderson83e3f672011-08-17 17:44:15 +00002783 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002784 Inst.addOperand(MCOperand::CreateImm(index));
2785
Owen Anderson83e3f672011-08-17 17:44:15 +00002786 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002787}
2788
Owen Anderson83e3f672011-08-17 17:44:15 +00002789static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002790 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002791 DecodeStatus S = Success;
2792
Owen Anderson7a2e1772011-08-15 18:44:44 +00002793 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2794 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2795 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2796 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2797 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2798
2799 unsigned align = 0;
2800 unsigned index = 0;
2801 switch (size) {
2802 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002803 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002804 case 0:
2805 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002806 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002807 index = fieldFromInstruction32(Insn, 5, 3);
2808 break;
2809 case 1:
2810 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002811 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002812 index = fieldFromInstruction32(Insn, 6, 2);
2813 if (fieldFromInstruction32(Insn, 4, 1))
2814 align = 2;
2815 break;
2816 case 2:
2817 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002818 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002819 index = fieldFromInstruction32(Insn, 7, 1);
2820 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2821 align = 4;
2822 }
2823
2824 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002825 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002826 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002827 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002828 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002829 if (Rm != 0xF) {
2830 if (Rm != 0xD)
2831 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2832 else
2833 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002834 }
2835
Owen Anderson83e3f672011-08-17 17:44:15 +00002836 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002837 Inst.addOperand(MCOperand::CreateImm(index));
2838
Owen Anderson83e3f672011-08-17 17:44:15 +00002839 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002840}
2841
2842
Owen Anderson83e3f672011-08-17 17:44:15 +00002843static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002844 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002845 DecodeStatus S = Success;
2846
Owen Anderson7a2e1772011-08-15 18:44:44 +00002847 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2848 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2849 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2850 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2851 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2852
2853 unsigned align = 0;
2854 unsigned index = 0;
2855 unsigned inc = 1;
2856 switch (size) {
2857 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002858 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002859 case 0:
2860 index = fieldFromInstruction32(Insn, 5, 3);
2861 if (fieldFromInstruction32(Insn, 4, 1))
2862 align = 2;
2863 break;
2864 case 1:
2865 index = fieldFromInstruction32(Insn, 6, 2);
2866 if (fieldFromInstruction32(Insn, 4, 1))
2867 align = 4;
2868 if (fieldFromInstruction32(Insn, 5, 1))
2869 inc = 2;
2870 break;
2871 case 2:
2872 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002873 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002874 index = fieldFromInstruction32(Insn, 7, 1);
2875 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2876 align = 8;
2877 if (fieldFromInstruction32(Insn, 6, 1))
2878 inc = 2;
2879 break;
2880 }
2881
Owen Anderson83e3f672011-08-17 17:44:15 +00002882 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2883 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002884 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002885 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002886 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002887 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002888 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002889 if (Rm != 0xF) {
2890 if (Rm != 0xD)
2891 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2892 else
2893 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002894 }
2895
Owen Anderson83e3f672011-08-17 17:44:15 +00002896 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2897 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002898 Inst.addOperand(MCOperand::CreateImm(index));
2899
Owen Anderson83e3f672011-08-17 17:44:15 +00002900 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002901}
2902
Owen Anderson83e3f672011-08-17 17:44:15 +00002903static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002904 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002905 DecodeStatus S = Success;
2906
Owen Anderson7a2e1772011-08-15 18:44:44 +00002907 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2908 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2909 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2910 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2911 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2912
2913 unsigned align = 0;
2914 unsigned index = 0;
2915 unsigned inc = 1;
2916 switch (size) {
2917 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002918 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002919 case 0:
2920 index = fieldFromInstruction32(Insn, 5, 3);
2921 if (fieldFromInstruction32(Insn, 4, 1))
2922 align = 2;
2923 break;
2924 case 1:
2925 index = fieldFromInstruction32(Insn, 6, 2);
2926 if (fieldFromInstruction32(Insn, 4, 1))
2927 align = 4;
2928 if (fieldFromInstruction32(Insn, 5, 1))
2929 inc = 2;
2930 break;
2931 case 2:
2932 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002933 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002934 index = fieldFromInstruction32(Insn, 7, 1);
2935 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2936 align = 8;
2937 if (fieldFromInstruction32(Insn, 6, 1))
2938 inc = 2;
2939 break;
2940 }
2941
2942 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002943 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002944 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002945 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002946 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002947 if (Rm != 0xF) {
2948 if (Rm != 0xD)
2949 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2950 else
2951 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002952 }
2953
Owen Anderson83e3f672011-08-17 17:44:15 +00002954 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2955 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002956 Inst.addOperand(MCOperand::CreateImm(index));
2957
Owen Anderson83e3f672011-08-17 17:44:15 +00002958 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002959}
2960
2961
Owen Anderson83e3f672011-08-17 17:44:15 +00002962static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002963 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002964 DecodeStatus S = Success;
2965
Owen Anderson7a2e1772011-08-15 18:44:44 +00002966 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2967 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2968 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2969 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2970 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2971
2972 unsigned align = 0;
2973 unsigned index = 0;
2974 unsigned inc = 1;
2975 switch (size) {
2976 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002977 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002978 case 0:
2979 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002980 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002981 index = fieldFromInstruction32(Insn, 5, 3);
2982 break;
2983 case 1:
2984 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002985 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002986 index = fieldFromInstruction32(Insn, 6, 2);
2987 if (fieldFromInstruction32(Insn, 5, 1))
2988 inc = 2;
2989 break;
2990 case 2:
2991 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00002992 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002993 index = fieldFromInstruction32(Insn, 7, 1);
2994 if (fieldFromInstruction32(Insn, 6, 1))
2995 inc = 2;
2996 break;
2997 }
2998
Owen Anderson83e3f672011-08-17 17:44:15 +00002999 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3000 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3001 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003002
3003 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003004 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003005 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003006 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003007 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003008 if (Rm != 0xF) {
3009 if (Rm != 0xD)
3010 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3011 else
3012 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003013 }
3014
Owen Anderson83e3f672011-08-17 17:44:15 +00003015 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3016 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3017 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003018 Inst.addOperand(MCOperand::CreateImm(index));
3019
Owen Anderson83e3f672011-08-17 17:44:15 +00003020 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003021}
3022
Owen Anderson83e3f672011-08-17 17:44:15 +00003023static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003024 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003025 DecodeStatus S = Success;
3026
Owen Anderson7a2e1772011-08-15 18:44:44 +00003027 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3028 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3029 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3030 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3031 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3032
3033 unsigned align = 0;
3034 unsigned index = 0;
3035 unsigned inc = 1;
3036 switch (size) {
3037 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003038 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003039 case 0:
3040 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003041 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003042 index = fieldFromInstruction32(Insn, 5, 3);
3043 break;
3044 case 1:
3045 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003046 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003047 index = fieldFromInstruction32(Insn, 6, 2);
3048 if (fieldFromInstruction32(Insn, 5, 1))
3049 inc = 2;
3050 break;
3051 case 2:
3052 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00003053 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003054 index = fieldFromInstruction32(Insn, 7, 1);
3055 if (fieldFromInstruction32(Insn, 6, 1))
3056 inc = 2;
3057 break;
3058 }
3059
3060 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003061 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003062 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003063 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003064 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003065 if (Rm != 0xF) {
3066 if (Rm != 0xD)
3067 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3068 else
3069 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003070 }
3071
Owen Anderson83e3f672011-08-17 17:44:15 +00003072 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3073 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3074 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003075 Inst.addOperand(MCOperand::CreateImm(index));
3076
Owen Anderson83e3f672011-08-17 17:44:15 +00003077 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003078}
3079
3080
Owen Anderson83e3f672011-08-17 17:44:15 +00003081static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003082 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003083 DecodeStatus S = Success;
3084
Owen Anderson7a2e1772011-08-15 18:44:44 +00003085 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3086 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3087 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3088 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3089 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3090
3091 unsigned align = 0;
3092 unsigned index = 0;
3093 unsigned inc = 1;
3094 switch (size) {
3095 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003096 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003097 case 0:
3098 if (fieldFromInstruction32(Insn, 4, 1))
3099 align = 4;
3100 index = fieldFromInstruction32(Insn, 5, 3);
3101 break;
3102 case 1:
3103 if (fieldFromInstruction32(Insn, 4, 1))
3104 align = 8;
3105 index = fieldFromInstruction32(Insn, 6, 2);
3106 if (fieldFromInstruction32(Insn, 5, 1))
3107 inc = 2;
3108 break;
3109 case 2:
3110 if (fieldFromInstruction32(Insn, 4, 2))
3111 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3112 index = fieldFromInstruction32(Insn, 7, 1);
3113 if (fieldFromInstruction32(Insn, 6, 1))
3114 inc = 2;
3115 break;
3116 }
3117
Owen Anderson83e3f672011-08-17 17:44:15 +00003118 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3119 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3120 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3121 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003122
3123 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003124 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003125 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003126 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003127 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003128 if (Rm != 0xF) {
3129 if (Rm != 0xD)
3130 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3131 else
3132 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003133 }
3134
Owen Anderson83e3f672011-08-17 17:44:15 +00003135 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3136 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3137 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3138 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003139 Inst.addOperand(MCOperand::CreateImm(index));
3140
Owen Anderson83e3f672011-08-17 17:44:15 +00003141 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003142}
3143
Owen Anderson83e3f672011-08-17 17:44:15 +00003144static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003145 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003146 DecodeStatus S = Success;
3147
Owen Anderson7a2e1772011-08-15 18:44:44 +00003148 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3149 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3150 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3151 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3152 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3153
3154 unsigned align = 0;
3155 unsigned index = 0;
3156 unsigned inc = 1;
3157 switch (size) {
3158 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003159 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003160 case 0:
3161 if (fieldFromInstruction32(Insn, 4, 1))
3162 align = 4;
3163 index = fieldFromInstruction32(Insn, 5, 3);
3164 break;
3165 case 1:
3166 if (fieldFromInstruction32(Insn, 4, 1))
3167 align = 8;
3168 index = fieldFromInstruction32(Insn, 6, 2);
3169 if (fieldFromInstruction32(Insn, 5, 1))
3170 inc = 2;
3171 break;
3172 case 2:
3173 if (fieldFromInstruction32(Insn, 4, 2))
3174 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3175 index = fieldFromInstruction32(Insn, 7, 1);
3176 if (fieldFromInstruction32(Insn, 6, 1))
3177 inc = 2;
3178 break;
3179 }
3180
3181 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003182 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003183 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003184 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003185 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003186 if (Rm != 0xF) {
3187 if (Rm != 0xD)
3188 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3189 else
3190 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003191 }
3192
Owen Anderson83e3f672011-08-17 17:44:15 +00003193 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3194 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3195 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3196 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003197 Inst.addOperand(MCOperand::CreateImm(index));
3198
Owen Anderson83e3f672011-08-17 17:44:15 +00003199 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003200}
3201
Owen Anderson357ec682011-08-22 20:27:12 +00003202static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
3203 uint64_t Address, const void *Decoder) {
3204 DecodeStatus S = Success;
3205 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3206 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3207 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3208 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3209 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3210
3211 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
3212 CHECK(S, Unpredictable);
3213
3214 CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder));
3215 CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder));
3216 CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder));
3217 CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder));
3218 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
3219
3220 return S;
3221}
3222
3223static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
3224 uint64_t Address, const void *Decoder) {
3225 DecodeStatus S = Success;
3226 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3227 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3228 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3229 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3230 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3231
3232 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
3233 CHECK(S, Unpredictable);
3234
3235 CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder));
3236 CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder));
3237 CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder));
3238 CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder));
3239 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
3240
3241 return S;
3242}