Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a pass that performs load / store related peephole |
| 11 | // optimizations. This pass should be run after register allocation. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #define DEBUG_TYPE "arm-ldst-opt" |
| 16 | #include "ARM.h" |
| 17 | #include "ARMAddressingModes.h" |
Evan Cheng | 603b83e | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 19 | #include "ARMRegisterInfo.h" |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 20 | #include "llvm/DerivedTypes.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 22 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 23 | #include "llvm/CodeGen/MachineInstr.h" |
| 24 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/RegisterScavenging.h" |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 27 | #include "llvm/Target/TargetData.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetInstrInfo.h" |
| 29 | #include "llvm/Target/TargetMachine.h" |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetRegisterInfo.h" |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 31 | #include "llvm/Support/Compiler.h" |
Torok Edwin | ab7c09b | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 32 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 33 | #include "llvm/ADT/DenseMap.h" |
| 34 | #include "llvm/ADT/STLExtras.h" |
| 35 | #include "llvm/ADT/SmallPtrSet.h" |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 36 | #include "llvm/ADT/SmallSet.h" |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/SmallVector.h" |
| 38 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 39 | using namespace llvm; |
| 40 | |
| 41 | STATISTIC(NumLDMGened , "Number of ldm instructions generated"); |
| 42 | STATISTIC(NumSTMGened , "Number of stm instructions generated"); |
| 43 | STATISTIC(NumFLDMGened, "Number of fldm instructions generated"); |
| 44 | STATISTIC(NumFSTMGened, "Number of fstm instructions generated"); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 45 | STATISTIC(NumLdStMoved, "Number of load / store instructions moved"); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 46 | STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation"); |
| 47 | STATISTIC(NumSTRDFormed,"Number of strd created before allocation"); |
| 48 | STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm"); |
| 49 | STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm"); |
| 50 | STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's"); |
| 51 | STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's"); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 52 | |
| 53 | /// ARMAllocLoadStoreOpt - Post- register allocation pass the combine |
| 54 | /// load / store instructions to form ldm / stm instructions. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 55 | |
| 56 | namespace { |
| 57 | struct VISIBILITY_HIDDEN ARMLoadStoreOpt : public MachineFunctionPass { |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 58 | static char ID; |
Dan Gohman | ae73dc1 | 2008-09-04 17:05:41 +0000 | [diff] [blame] | 59 | ARMLoadStoreOpt() : MachineFunctionPass(&ID) {} |
Devang Patel | 794fd75 | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 60 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 61 | const TargetInstrInfo *TII; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 62 | const TargetRegisterInfo *TRI; |
Evan Cheng | 603b83e | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 63 | ARMFunctionInfo *AFI; |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 64 | RegScavenger *RS; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 65 | bool isThumb2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | |
| 67 | virtual bool runOnMachineFunction(MachineFunction &Fn); |
| 68 | |
| 69 | virtual const char *getPassName() const { |
| 70 | return "ARM load / store optimization pass"; |
| 71 | } |
| 72 | |
| 73 | private: |
| 74 | struct MemOpQueueEntry { |
| 75 | int Offset; |
| 76 | unsigned Position; |
| 77 | MachineBasicBlock::iterator MBBI; |
| 78 | bool Merged; |
| 79 | MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i) |
| 80 | : Offset(o), Position(p), MBBI(i), Merged(false) {}; |
| 81 | }; |
| 82 | typedef SmallVector<MemOpQueueEntry,8> MemOpQueue; |
| 83 | typedef MemOpQueue::iterator MemOpQueueIter; |
| 84 | |
Evan Cheng | 9254922 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 85 | bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 86 | int Offset, unsigned Base, bool BaseKill, int Opcode, |
| 87 | ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch, |
| 88 | DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs); |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 89 | void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base, |
| 90 | int Opcode, unsigned Size, |
| 91 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 92 | unsigned Scratch, MemOpQueue &MemOps, |
| 93 | SmallVector<MachineBasicBlock::iterator, 4> &Merges); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 94 | |
Evan Cheng | 11788fd | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 95 | void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 96 | bool FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 97 | MachineBasicBlock::iterator &MBBI); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 98 | bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB, |
| 99 | MachineBasicBlock::iterator MBBI, |
| 100 | const TargetInstrInfo *TII, |
| 101 | bool &Advance, |
| 102 | MachineBasicBlock::iterator &I); |
| 103 | bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB, |
| 104 | MachineBasicBlock::iterator MBBI, |
| 105 | bool &Advance, |
| 106 | MachineBasicBlock::iterator &I); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 107 | bool LoadStoreMultipleOpti(MachineBasicBlock &MBB); |
| 108 | bool MergeReturnIntoLDM(MachineBasicBlock &MBB); |
| 109 | }; |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 110 | char ARMLoadStoreOpt::ID = 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 111 | } |
| 112 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 113 | static int getLoadStoreMultipleOpcode(int Opcode) { |
| 114 | switch (Opcode) { |
| 115 | case ARM::LDR: |
| 116 | NumLDMGened++; |
| 117 | return ARM::LDM; |
| 118 | case ARM::STR: |
| 119 | NumSTMGened++; |
| 120 | return ARM::STM; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 121 | case ARM::t2LDRi8: |
| 122 | case ARM::t2LDRi12: |
| 123 | NumLDMGened++; |
| 124 | return ARM::t2LDM; |
| 125 | case ARM::t2STRi8: |
| 126 | case ARM::t2STRi12: |
| 127 | NumSTMGened++; |
| 128 | return ARM::t2STM; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 129 | case ARM::FLDS: |
| 130 | NumFLDMGened++; |
| 131 | return ARM::FLDMS; |
| 132 | case ARM::FSTS: |
| 133 | NumFSTMGened++; |
| 134 | return ARM::FSTMS; |
| 135 | case ARM::FLDD: |
| 136 | NumFLDMGened++; |
| 137 | return ARM::FLDMD; |
| 138 | case ARM::FSTD: |
| 139 | NumFSTMGened++; |
| 140 | return ARM::FSTMD; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 141 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 142 | } |
| 143 | return 0; |
| 144 | } |
| 145 | |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 146 | static bool isT2i32Load(unsigned Opc) { |
| 147 | return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8; |
| 148 | } |
| 149 | |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 150 | static bool isi32Load(unsigned Opc) { |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 151 | return Opc == ARM::LDR || isT2i32Load(Opc); |
| 152 | } |
| 153 | |
| 154 | static bool isT2i32Store(unsigned Opc) { |
| 155 | return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 156 | } |
| 157 | |
| 158 | static bool isi32Store(unsigned Opc) { |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 159 | return Opc == ARM::STR || isT2i32Store(Opc); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 160 | } |
| 161 | |
Evan Cheng | 9254922 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 162 | /// MergeOps - Create and insert a LDM or STM with Base as base register and |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 163 | /// registers in Regs as the register operands that would be loaded / stored. |
| 164 | /// It returns true if the transformation is done. |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 165 | bool |
Evan Cheng | 9254922 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 166 | ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB, |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 167 | MachineBasicBlock::iterator MBBI, |
| 168 | int Offset, unsigned Base, bool BaseKill, |
| 169 | int Opcode, ARMCC::CondCodes Pred, |
| 170 | unsigned PredReg, unsigned Scratch, DebugLoc dl, |
| 171 | SmallVector<std::pair<unsigned, bool>, 8> &Regs) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 172 | // Only a single register to load / store. Don't bother. |
| 173 | unsigned NumRegs = Regs.size(); |
| 174 | if (NumRegs <= 1) |
| 175 | return false; |
| 176 | |
| 177 | ARM_AM::AMSubMode Mode = ARM_AM::ia; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 178 | bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode); |
Evan Cheng | eb084d1 | 2009-08-04 08:34:18 +0000 | [diff] [blame] | 179 | if (isAM4 && Offset == 4) { |
| 180 | if (isThumb2) |
| 181 | // Thumb2 does not support ldmib / stmib. |
| 182 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 183 | Mode = ARM_AM::ib; |
Evan Cheng | eb084d1 | 2009-08-04 08:34:18 +0000 | [diff] [blame] | 184 | } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) { |
| 185 | if (isThumb2) |
| 186 | // Thumb2 does not support ldmda / stmda. |
| 187 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 188 | Mode = ARM_AM::da; |
Evan Cheng | eb084d1 | 2009-08-04 08:34:18 +0000 | [diff] [blame] | 189 | } else if (isAM4 && Offset == -4 * (int)NumRegs) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 190 | Mode = ARM_AM::db; |
Evan Cheng | eb084d1 | 2009-08-04 08:34:18 +0000 | [diff] [blame] | 191 | } else if (Offset != 0) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 192 | // If starting offset isn't zero, insert a MI to materialize a new base. |
| 193 | // But only do so if it is cost effective, i.e. merging more than two |
| 194 | // loads / stores. |
| 195 | if (NumRegs <= 2) |
| 196 | return false; |
| 197 | |
| 198 | unsigned NewBase; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 199 | if (isi32Load(Opcode)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 200 | // If it is a load, then just use one of the destination register to |
| 201 | // use as the new base. |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 202 | NewBase = Regs[NumRegs-1].first; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 203 | else { |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 204 | // Use the scratch register to use as a new base. |
| 205 | NewBase = Scratch; |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 206 | if (NewBase == 0) |
| 207 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 208 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 209 | int BaseOpc = !isThumb2 |
| 210 | ? ARM::ADDri |
| 211 | : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 212 | if (Offset < 0) { |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 213 | BaseOpc = !isThumb2 |
| 214 | ? ARM::SUBri |
| 215 | : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 216 | Offset = - Offset; |
| 217 | } |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 218 | int ImmedOffset = isThumb2 |
| 219 | ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset); |
| 220 | if (ImmedOffset == -1) |
| 221 | // FIXME: Try t2ADDri12 or t2SUBri12? |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 222 | return false; // Probably not worth it then. |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 223 | |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 224 | BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase) |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 225 | .addReg(Base, getKillRegState(BaseKill)).addImm(Offset) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 226 | .addImm(Pred).addReg(PredReg).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 227 | Base = NewBase; |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 228 | BaseKill = true; // New base is always killed right its use. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 229 | } |
| 230 | |
| 231 | bool isDPR = Opcode == ARM::FLDD || Opcode == ARM::FSTD; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 232 | bool isDef = isi32Load(Opcode) || Opcode == ARM::FLDS || Opcode == ARM::FLDD; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 233 | Opcode = getLoadStoreMultipleOpcode(Opcode); |
| 234 | MachineInstrBuilder MIB = (isAM4) |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 235 | ? BuildMI(MBB, MBBI, dl, TII->get(Opcode)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 236 | .addReg(Base, getKillRegState(BaseKill)) |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 237 | .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg) |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 238 | : BuildMI(MBB, MBBI, dl, TII->get(Opcode)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 239 | .addReg(Base, getKillRegState(BaseKill)) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 240 | .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs)) |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 241 | .addImm(Pred).addReg(PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 242 | for (unsigned i = 0; i != NumRegs; ++i) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 243 | MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef) |
| 244 | | getKillRegState(Regs[i].second)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 245 | |
| 246 | return true; |
| 247 | } |
| 248 | |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 249 | /// MergeLDR_STR - Merge a number of load / store instructions into one or more |
| 250 | /// load / store multiple instructions. |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 251 | void |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 252 | ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 253 | unsigned Base, int Opcode, unsigned Size, |
| 254 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 255 | unsigned Scratch, MemOpQueue &MemOps, |
| 256 | SmallVector<MachineBasicBlock::iterator, 4> &Merges) { |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 257 | bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 258 | int Offset = MemOps[SIndex].Offset; |
| 259 | int SOffset = Offset; |
| 260 | unsigned Pos = MemOps[SIndex].Position; |
| 261 | MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI; |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 262 | DebugLoc dl = Loc->getDebugLoc(); |
| 263 | unsigned PReg = Loc->getOperand(0).getReg(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 264 | unsigned PRegNum = ARMRegisterInfo::getRegisterNumbering(PReg); |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 265 | bool isKill = Loc->getOperand(0).isKill(); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 266 | |
| 267 | SmallVector<std::pair<unsigned,bool>, 8> Regs; |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 268 | Regs.push_back(std::make_pair(PReg, isKill)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 269 | for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) { |
| 270 | int NewOffset = MemOps[i].Offset; |
| 271 | unsigned Reg = MemOps[i].MBBI->getOperand(0).getReg(); |
| 272 | unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg); |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 273 | isKill = MemOps[i].MBBI->getOperand(0).isKill(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 274 | // AM4 - register numbers in ascending order. |
| 275 | // AM5 - consecutive register numbers in ascending order. |
| 276 | if (NewOffset == Offset + (int)Size && |
| 277 | ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) { |
| 278 | Offset += Size; |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 279 | Regs.push_back(std::make_pair(Reg, isKill)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 280 | PRegNum = RegNum; |
| 281 | } else { |
| 282 | // Can't merge this in. Try merge the earlier ones first. |
Evan Cheng | 9254922 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 283 | if (MergeOps(MBB, ++Loc, SOffset, Base, false, Opcode, Pred, PredReg, |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 284 | Scratch, dl, Regs)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 285 | Merges.push_back(prior(Loc)); |
| 286 | for (unsigned j = SIndex; j < i; ++j) { |
| 287 | MBB.erase(MemOps[j].MBBI); |
| 288 | MemOps[j].Merged = true; |
| 289 | } |
| 290 | } |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 291 | MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch, |
| 292 | MemOps, Merges); |
| 293 | return; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 294 | } |
| 295 | |
| 296 | if (MemOps[i].Position > Pos) { |
| 297 | Pos = MemOps[i].Position; |
| 298 | Loc = MemOps[i].MBBI; |
| 299 | } |
| 300 | } |
| 301 | |
Evan Cheng | faa5107 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 302 | bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1; |
Evan Cheng | 9254922 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 303 | if (MergeOps(MBB, ++Loc, SOffset, Base, BaseKill, Opcode, Pred, PredReg, |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 304 | Scratch, dl, Regs)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 305 | Merges.push_back(prior(Loc)); |
| 306 | for (unsigned i = SIndex, e = MemOps.size(); i != e; ++i) { |
| 307 | MBB.erase(MemOps[i].MBBI); |
| 308 | MemOps[i].Merged = true; |
| 309 | } |
| 310 | } |
| 311 | |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 312 | return; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 313 | } |
| 314 | |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 315 | /// getInstrPredicate - If instruction is predicated, returns its predicate |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 316 | /// condition, otherwise returns AL. It also returns the condition code |
| 317 | /// register by reference. |
| 318 | static ARMCC::CondCodes getInstrPredicate(MachineInstr *MI, unsigned &PredReg) { |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 319 | int PIdx = MI->findFirstPredOperandIdx(); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 320 | if (PIdx == -1) { |
| 321 | PredReg = 0; |
| 322 | return ARMCC::AL; |
| 323 | } |
| 324 | |
| 325 | PredReg = MI->getOperand(PIdx+1).getReg(); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 326 | return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm(); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 327 | } |
| 328 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 329 | static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base, |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 330 | unsigned Bytes, unsigned Limit, |
| 331 | ARMCC::CondCodes Pred, unsigned PredReg){ |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 332 | unsigned MyPredReg = 0; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 333 | if (!MI) |
| 334 | return false; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 335 | if (MI->getOpcode() != ARM::t2SUBri && |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 336 | MI->getOpcode() != ARM::t2SUBrSPi && |
| 337 | MI->getOpcode() != ARM::t2SUBrSPi12 && |
| 338 | MI->getOpcode() != ARM::tSUBspi && |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 339 | MI->getOpcode() != ARM::SUBri) |
| 340 | return false; |
| 341 | |
| 342 | // Make sure the offset fits in 8 bits. |
| 343 | if (Bytes <= 0 || (Limit && Bytes >= Limit)) |
| 344 | return false; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 345 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 346 | unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 347 | return (MI->getOperand(0).getReg() == Base && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 348 | MI->getOperand(1).getReg() == Base && |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 349 | (MI->getOperand(2).getImm()*Scale) == Bytes && |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 350 | getInstrPredicate(MI, MyPredReg) == Pred && |
| 351 | MyPredReg == PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 352 | } |
| 353 | |
| 354 | static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base, |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 355 | unsigned Bytes, unsigned Limit, |
| 356 | ARMCC::CondCodes Pred, unsigned PredReg){ |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 357 | unsigned MyPredReg = 0; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 358 | if (!MI) |
| 359 | return false; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 360 | if (MI->getOpcode() != ARM::t2ADDri && |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 361 | MI->getOpcode() != ARM::t2ADDrSPi && |
| 362 | MI->getOpcode() != ARM::t2ADDrSPi12 && |
| 363 | MI->getOpcode() != ARM::tADDspi && |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 364 | MI->getOpcode() != ARM::ADDri) |
| 365 | return false; |
| 366 | |
| 367 | if (Bytes <= 0 || (Limit && Bytes >= Limit)) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 368 | // Make sure the offset fits in 8 bits. |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 369 | return false; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 370 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 371 | unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 372 | return (MI->getOperand(0).getReg() == Base && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 373 | MI->getOperand(1).getReg() == Base && |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 374 | (MI->getOperand(2).getImm()*Scale) == Bytes && |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 375 | getInstrPredicate(MI, MyPredReg) == Pred && |
| 376 | MyPredReg == PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 377 | } |
| 378 | |
| 379 | static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) { |
| 380 | switch (MI->getOpcode()) { |
| 381 | default: return 0; |
| 382 | case ARM::LDR: |
| 383 | case ARM::STR: |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 384 | case ARM::t2LDRi8: |
| 385 | case ARM::t2LDRi12: |
| 386 | case ARM::t2STRi8: |
| 387 | case ARM::t2STRi12: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 388 | case ARM::FLDS: |
| 389 | case ARM::FSTS: |
| 390 | return 4; |
| 391 | case ARM::FLDD: |
| 392 | case ARM::FSTD: |
| 393 | return 8; |
| 394 | case ARM::LDM: |
| 395 | case ARM::STM: |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 396 | case ARM::t2LDM: |
| 397 | case ARM::t2STM: |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 398 | return (MI->getNumOperands() - 4) * 4; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 399 | case ARM::FLDMS: |
| 400 | case ARM::FSTMS: |
| 401 | case ARM::FLDMD: |
| 402 | case ARM::FSTMD: |
| 403 | return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4; |
| 404 | } |
| 405 | } |
| 406 | |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 407 | /// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 408 | /// register into the LDM/STM/FLDM{D|S}/FSTM{D|S} op when possible: |
| 409 | /// |
| 410 | /// stmia rn, <ra, rb, rc> |
| 411 | /// rn := rn + 4 * 3; |
| 412 | /// => |
| 413 | /// stmia rn!, <ra, rb, rc> |
| 414 | /// |
| 415 | /// rn := rn - 4 * 3; |
| 416 | /// ldmia rn, <ra, rb, rc> |
| 417 | /// => |
| 418 | /// ldmdb rn!, <ra, rb, rc> |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 419 | bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB, |
| 420 | MachineBasicBlock::iterator MBBI, |
| 421 | bool &Advance, |
| 422 | MachineBasicBlock::iterator &I) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 423 | MachineInstr *MI = MBBI; |
| 424 | unsigned Base = MI->getOperand(0).getReg(); |
| 425 | unsigned Bytes = getLSMultipleTransferSize(MI); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 426 | unsigned PredReg = 0; |
| 427 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 428 | int Opcode = MI->getOpcode(); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 429 | bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::t2LDM || |
| 430 | Opcode == ARM::STM || Opcode == ARM::t2STM; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 431 | |
| 432 | if (isAM4) { |
| 433 | if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm())) |
| 434 | return false; |
| 435 | |
| 436 | // Can't use the updating AM4 sub-mode if the base register is also a dest |
| 437 | // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined. |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 438 | for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 439 | if (MI->getOperand(i).getReg() == Base) |
| 440 | return false; |
| 441 | } |
| 442 | |
| 443 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm()); |
| 444 | if (MBBI != MBB.begin()) { |
| 445 | MachineBasicBlock::iterator PrevMBBI = prior(MBBI); |
| 446 | if (Mode == ARM_AM::ia && |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 447 | isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 448 | MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true)); |
| 449 | MBB.erase(PrevMBBI); |
| 450 | return true; |
| 451 | } else if (Mode == ARM_AM::ib && |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 452 | isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 453 | MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true)); |
| 454 | MBB.erase(PrevMBBI); |
| 455 | return true; |
| 456 | } |
| 457 | } |
| 458 | |
| 459 | if (MBBI != MBB.end()) { |
| 460 | MachineBasicBlock::iterator NextMBBI = next(MBBI); |
| 461 | if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) && |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 462 | isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 463 | MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true)); |
Evan Cheng | e71bff7 | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 464 | if (NextMBBI == I) { |
| 465 | Advance = true; |
| 466 | ++I; |
| 467 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 468 | MBB.erase(NextMBBI); |
| 469 | return true; |
| 470 | } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) && |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 471 | isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 472 | MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true)); |
Evan Cheng | e71bff7 | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 473 | if (NextMBBI == I) { |
| 474 | Advance = true; |
| 475 | ++I; |
| 476 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 477 | MBB.erase(NextMBBI); |
| 478 | return true; |
| 479 | } |
| 480 | } |
| 481 | } else { |
| 482 | // FLDM{D|S}, FSTM{D|S} addressing mode 5 ops. |
| 483 | if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm())) |
| 484 | return false; |
| 485 | |
| 486 | ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm()); |
| 487 | unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm()); |
| 488 | if (MBBI != MBB.begin()) { |
| 489 | MachineBasicBlock::iterator PrevMBBI = prior(MBBI); |
| 490 | if (Mode == ARM_AM::ia && |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 491 | isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 492 | MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset)); |
| 493 | MBB.erase(PrevMBBI); |
| 494 | return true; |
| 495 | } |
| 496 | } |
| 497 | |
| 498 | if (MBBI != MBB.end()) { |
| 499 | MachineBasicBlock::iterator NextMBBI = next(MBBI); |
| 500 | if (Mode == ARM_AM::ia && |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 501 | isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 502 | MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset)); |
Evan Cheng | e71bff7 | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 503 | if (NextMBBI == I) { |
| 504 | Advance = true; |
| 505 | ++I; |
| 506 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 507 | MBB.erase(NextMBBI); |
| 508 | } |
| 509 | return true; |
| 510 | } |
| 511 | } |
| 512 | |
| 513 | return false; |
| 514 | } |
| 515 | |
| 516 | static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) { |
| 517 | switch (Opc) { |
| 518 | case ARM::LDR: return ARM::LDR_PRE; |
| 519 | case ARM::STR: return ARM::STR_PRE; |
| 520 | case ARM::FLDS: return ARM::FLDMS; |
| 521 | case ARM::FLDD: return ARM::FLDMD; |
| 522 | case ARM::FSTS: return ARM::FSTMS; |
| 523 | case ARM::FSTD: return ARM::FSTMD; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 524 | case ARM::t2LDRi8: |
| 525 | case ARM::t2LDRi12: |
| 526 | return ARM::t2LDR_PRE; |
| 527 | case ARM::t2STRi8: |
| 528 | case ARM::t2STRi12: |
| 529 | return ARM::t2STR_PRE; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 530 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 531 | } |
| 532 | return 0; |
| 533 | } |
| 534 | |
| 535 | static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) { |
| 536 | switch (Opc) { |
| 537 | case ARM::LDR: return ARM::LDR_POST; |
| 538 | case ARM::STR: return ARM::STR_POST; |
| 539 | case ARM::FLDS: return ARM::FLDMS; |
| 540 | case ARM::FLDD: return ARM::FLDMD; |
| 541 | case ARM::FSTS: return ARM::FSTMS; |
| 542 | case ARM::FSTD: return ARM::FSTMD; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 543 | case ARM::t2LDRi8: |
| 544 | case ARM::t2LDRi12: |
| 545 | return ARM::t2LDR_POST; |
| 546 | case ARM::t2STRi8: |
| 547 | case ARM::t2STRi12: |
| 548 | return ARM::t2STR_POST; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 549 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 550 | } |
| 551 | return 0; |
| 552 | } |
| 553 | |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 554 | /// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 555 | /// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible: |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 556 | bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB, |
| 557 | MachineBasicBlock::iterator MBBI, |
| 558 | const TargetInstrInfo *TII, |
| 559 | bool &Advance, |
| 560 | MachineBasicBlock::iterator &I) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 561 | MachineInstr *MI = MBBI; |
| 562 | unsigned Base = MI->getOperand(1).getReg(); |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 563 | bool BaseKill = MI->getOperand(1).isKill(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 564 | unsigned Bytes = getLSMultipleTransferSize(MI); |
| 565 | int Opcode = MI->getOpcode(); |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 566 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 567 | bool isAM5 = Opcode == ARM::FLDD || Opcode == ARM::FLDS || |
| 568 | Opcode == ARM::FSTD || Opcode == ARM::FSTS; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 569 | bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 570 | if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0) |
| 571 | return false; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 572 | else if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 573 | return false; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 574 | else if (isT2i32Load(Opcode) || isT2i32Store(Opcode)) |
| 575 | if (MI->getOperand(2).getImm() != 0) |
| 576 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 577 | |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 578 | bool isLd = isi32Load(Opcode) || Opcode == ARM::FLDS || Opcode == ARM::FLDD; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 579 | // Can't do the merge if the destination register is the same as the would-be |
| 580 | // writeback register. |
| 581 | if (isLd && MI->getOperand(0).getReg() == Base) |
| 582 | return false; |
| 583 | |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 584 | unsigned PredReg = 0; |
| 585 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 586 | bool DoMerge = false; |
| 587 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 588 | unsigned NewOpc = 0; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 589 | // AM2 - 12 bits, thumb2 - 8 bits. |
| 590 | unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 591 | if (MBBI != MBB.begin()) { |
| 592 | MachineBasicBlock::iterator PrevMBBI = prior(MBBI); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 593 | if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 594 | DoMerge = true; |
| 595 | AddSub = ARM_AM::sub; |
| 596 | NewOpc = getPreIndexedLoadStoreOpcode(Opcode); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 597 | } else if (!isAM5 && |
| 598 | isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 599 | DoMerge = true; |
| 600 | NewOpc = getPreIndexedLoadStoreOpcode(Opcode); |
| 601 | } |
| 602 | if (DoMerge) |
| 603 | MBB.erase(PrevMBBI); |
| 604 | } |
| 605 | |
| 606 | if (!DoMerge && MBBI != MBB.end()) { |
| 607 | MachineBasicBlock::iterator NextMBBI = next(MBBI); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 608 | if (!isAM5 && |
| 609 | isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 610 | DoMerge = true; |
| 611 | AddSub = ARM_AM::sub; |
| 612 | NewOpc = getPostIndexedLoadStoreOpcode(Opcode); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 613 | } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 614 | DoMerge = true; |
| 615 | NewOpc = getPostIndexedLoadStoreOpcode(Opcode); |
| 616 | } |
Evan Cheng | e71bff7 | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 617 | if (DoMerge) { |
| 618 | if (NextMBBI == I) { |
| 619 | Advance = true; |
| 620 | ++I; |
| 621 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 622 | MBB.erase(NextMBBI); |
Evan Cheng | e71bff7 | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 623 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 624 | } |
| 625 | |
| 626 | if (!DoMerge) |
| 627 | return false; |
| 628 | |
| 629 | bool isDPR = NewOpc == ARM::FLDMD || NewOpc == ARM::FSTMD; |
Evan Cheng | 9e7a312 | 2009-08-04 21:12:13 +0000 | [diff] [blame] | 630 | unsigned Offset = 0; |
| 631 | if (isAM5) |
| 632 | Offset = ARM_AM::getAM5Opc((AddSub == ARM_AM::sub) |
| 633 | ? ARM_AM::db |
| 634 | : ARM_AM::ia, true, (isDPR ? 2 : 1)); |
| 635 | else if (isAM2) |
| 636 | Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
| 637 | else |
| 638 | Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 639 | if (isLd) { |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 640 | if (isAM5) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 641 | // FLDMS, FLDMD |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 642 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 643 | .addReg(Base, getKillRegState(BaseKill)) |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 644 | .addImm(Offset).addImm(Pred).addReg(PredReg) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 645 | .addReg(MI->getOperand(0).getReg(), RegState::Define); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 646 | else if (isAM2) |
| 647 | // LDR_PRE, LDR_POST, |
| 648 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 649 | .addReg(Base, RegState::Define) |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 650 | .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 651 | else |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 652 | // t2LDR_PRE, t2LDR_POST |
| 653 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 654 | .addReg(Base, RegState::Define) |
| 655 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 656 | } else { |
| 657 | MachineOperand &MO = MI->getOperand(0); |
| 658 | if (isAM5) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 659 | // FSTMS, FSTMD |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 660 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset) |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 661 | .addImm(Pred).addReg(PredReg) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 662 | .addReg(MO.getReg(), getKillRegState(MO.isKill())); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 663 | else if (isAM2) |
| 664 | // STR_PRE, STR_POST |
| 665 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base) |
| 666 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 667 | .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 668 | else |
| 669 | // t2STR_PRE, t2STR_POST |
| 670 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base) |
| 671 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 672 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 673 | } |
| 674 | MBB.erase(MBBI); |
| 675 | |
| 676 | return true; |
| 677 | } |
| 678 | |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 679 | /// isMemoryOp - Returns true if instruction is a memory operations (that this |
| 680 | /// pass is capable of operating on). |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 681 | static bool isMemoryOp(const MachineInstr *MI) { |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 682 | int Opcode = MI->getOpcode(); |
| 683 | switch (Opcode) { |
| 684 | default: break; |
| 685 | case ARM::LDR: |
| 686 | case ARM::STR: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 687 | return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0; |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 688 | case ARM::FLDS: |
| 689 | case ARM::FSTS: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 690 | return MI->getOperand(1).isReg(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 691 | case ARM::FLDD: |
| 692 | case ARM::FSTD: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 693 | return MI->getOperand(1).isReg(); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 694 | case ARM::t2LDRi8: |
| 695 | case ARM::t2LDRi12: |
| 696 | case ARM::t2STRi8: |
| 697 | case ARM::t2STRi12: |
| 698 | return true; |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 699 | } |
| 700 | return false; |
| 701 | } |
| 702 | |
Evan Cheng | 11788fd | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 703 | /// AdvanceRS - Advance register scavenger to just before the earliest memory |
| 704 | /// op that is being merged. |
| 705 | void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) { |
| 706 | MachineBasicBlock::iterator Loc = MemOps[0].MBBI; |
| 707 | unsigned Position = MemOps[0].Position; |
| 708 | for (unsigned i = 1, e = MemOps.size(); i != e; ++i) { |
| 709 | if (MemOps[i].Position < Position) { |
| 710 | Position = MemOps[i].Position; |
| 711 | Loc = MemOps[i].MBBI; |
| 712 | } |
| 713 | } |
| 714 | |
| 715 | if (Loc != MBB.begin()) |
| 716 | RS->forward(prior(Loc)); |
| 717 | } |
| 718 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 719 | static int getMemoryOpOffset(const MachineInstr *MI) { |
| 720 | int Opcode = MI->getOpcode(); |
| 721 | bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 722 | bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 723 | unsigned NumOperands = MI->getDesc().getNumOperands(); |
| 724 | unsigned OffField = MI->getOperand(NumOperands-3).getImm(); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 725 | |
| 726 | if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 || |
| 727 | Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 || |
| 728 | Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) |
| 729 | return OffField; |
| 730 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 731 | int Offset = isAM2 |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 732 | ? ARM_AM::getAM2Offset(OffField) |
| 733 | : (isAM3 ? ARM_AM::getAM3Offset(OffField) |
| 734 | : ARM_AM::getAM5Offset(OffField) * 4); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 735 | if (isAM2) { |
| 736 | if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub) |
| 737 | Offset = -Offset; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 738 | } else if (isAM3) { |
| 739 | if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub) |
| 740 | Offset = -Offset; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 741 | } else { |
| 742 | if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub) |
| 743 | Offset = -Offset; |
| 744 | } |
| 745 | return Offset; |
| 746 | } |
| 747 | |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 748 | static void InsertLDR_STR(MachineBasicBlock &MBB, |
| 749 | MachineBasicBlock::iterator &MBBI, |
| 750 | int OffImm, bool isDef, |
| 751 | DebugLoc dl, unsigned NewOpc, |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 752 | unsigned Reg, bool RegDeadKill, |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 753 | unsigned BaseReg, bool BaseKill, |
| 754 | unsigned OffReg, bool OffKill, |
| 755 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 756 | const TargetInstrInfo *TII) { |
| 757 | unsigned Offset; |
| 758 | if (OffImm < 0) |
| 759 | Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift); |
| 760 | else |
| 761 | Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift); |
| 762 | if (isDef) |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 763 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 764 | .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill)) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 765 | .addReg(BaseReg, getKillRegState(BaseKill)) |
| 766 | .addReg(OffReg, getKillRegState(OffKill)) |
| 767 | .addImm(Offset) |
| 768 | .addImm(Pred).addReg(PredReg); |
| 769 | else |
| 770 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 771 | .addReg(Reg, getKillRegState(RegDeadKill)) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 772 | .addReg(BaseReg, getKillRegState(BaseKill)) |
| 773 | .addReg(OffReg, getKillRegState(OffKill)) |
| 774 | .addImm(Offset) |
| 775 | .addImm(Pred).addReg(PredReg); |
| 776 | } |
| 777 | |
| 778 | bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 779 | MachineBasicBlock::iterator &MBBI) { |
| 780 | MachineInstr *MI = &*MBBI; |
| 781 | unsigned Opcode = MI->getOpcode(); |
| 782 | if (Opcode == ARM::LDRD || Opcode == ARM::STRD) { |
| 783 | unsigned EvenReg = MI->getOperand(0).getReg(); |
| 784 | unsigned OddReg = MI->getOperand(1).getReg(); |
| 785 | unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false); |
| 786 | unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false); |
| 787 | if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum) |
| 788 | return false; |
| 789 | |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 790 | bool isLd = Opcode == ARM::LDRD; |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 791 | bool EvenDeadKill = isLd ? |
| 792 | MI->getOperand(0).isDead() : MI->getOperand(0).isKill(); |
| 793 | bool OddDeadKill = isLd ? |
| 794 | MI->getOperand(1).isDead() : MI->getOperand(1).isKill(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 795 | const MachineOperand &BaseOp = MI->getOperand(2); |
| 796 | unsigned BaseReg = BaseOp.getReg(); |
| 797 | bool BaseKill = BaseOp.isKill(); |
| 798 | const MachineOperand &OffOp = MI->getOperand(3); |
| 799 | unsigned OffReg = OffOp.getReg(); |
| 800 | bool OffKill = OffOp.isKill(); |
| 801 | int OffImm = getMemoryOpOffset(MI); |
| 802 | unsigned PredReg = 0; |
| 803 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 804 | |
| 805 | if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) { |
| 806 | // Ascending register numbers and no offset. It's safe to change it to a |
| 807 | // ldm or stm. |
| 808 | unsigned NewOpc = (Opcode == ARM::LDRD) ? ARM::LDM : ARM::STM; |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 809 | if (isLd) { |
| 810 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 811 | .addReg(BaseReg, getKillRegState(BaseKill)) |
| 812 | .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia)) |
| 813 | .addImm(Pred).addReg(PredReg) |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 814 | .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill)) |
| 815 | .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill)); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 816 | ++NumLDRD2LDM; |
| 817 | } else { |
| 818 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 819 | .addReg(BaseReg, getKillRegState(BaseKill)) |
| 820 | .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia)) |
| 821 | .addImm(Pred).addReg(PredReg) |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 822 | .addReg(EvenReg, getKillRegState(EvenDeadKill)) |
| 823 | .addReg(OddReg, getKillRegState(OddDeadKill)); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 824 | ++NumSTRD2STM; |
| 825 | } |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 826 | } else { |
| 827 | // Split into two instructions. |
| 828 | unsigned NewOpc = (Opcode == ARM::LDRD) ? ARM::LDR : ARM::STR; |
| 829 | DebugLoc dl = MBBI->getDebugLoc(); |
| 830 | // If this is a load and base register is killed, it may have been |
| 831 | // re-defed by the load, make sure the first load does not clobber it. |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 832 | if (isLd && |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 833 | (BaseKill || OffKill) && |
| 834 | (TRI->regsOverlap(EvenReg, BaseReg) || |
| 835 | (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) { |
| 836 | assert(!TRI->regsOverlap(OddReg, BaseReg) && |
| 837 | (!OffReg || !TRI->regsOverlap(OddReg, OffReg))); |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 838 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc, OddReg, OddDeadKill, |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 839 | BaseReg, false, OffReg, false, Pred, PredReg, TII); |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 840 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, EvenReg, EvenDeadKill, |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 841 | BaseReg, BaseKill, OffReg, OffKill, Pred, PredReg, TII); |
| 842 | } else { |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 843 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, |
| 844 | EvenReg, EvenDeadKill, BaseReg, false, OffReg, false, |
| 845 | Pred, PredReg, TII); |
| 846 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc, |
| 847 | OddReg, OddDeadKill, BaseReg, BaseKill, OffReg, OffKill, |
| 848 | Pred, PredReg, TII); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 849 | } |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 850 | if (isLd) |
| 851 | ++NumLDRD2LDR; |
| 852 | else |
| 853 | ++NumSTRD2STR; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 854 | } |
| 855 | |
| 856 | MBBI = prior(MBBI); |
| 857 | MBB.erase(MI); |
| 858 | } |
| 859 | return false; |
| 860 | } |
| 861 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 862 | /// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR |
| 863 | /// ops of the same base and incrementing offset into LDM / STM ops. |
| 864 | bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) { |
| 865 | unsigned NumMerges = 0; |
| 866 | unsigned NumMemOps = 0; |
| 867 | MemOpQueue MemOps; |
| 868 | unsigned CurrBase = 0; |
| 869 | int CurrOpc = -1; |
| 870 | unsigned CurrSize = 0; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 871 | ARMCC::CondCodes CurrPred = ARMCC::AL; |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 872 | unsigned CurrPredReg = 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 873 | unsigned Position = 0; |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 874 | SmallVector<MachineBasicBlock::iterator,4> Merges; |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 875 | |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 876 | RS->enterBasicBlock(&MBB); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 877 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 878 | while (MBBI != E) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 879 | if (FixInvalidRegPairOp(MBB, MBBI)) |
| 880 | continue; |
| 881 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 882 | bool Advance = false; |
| 883 | bool TryMerge = false; |
| 884 | bool Clobber = false; |
| 885 | |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 886 | bool isMemOp = isMemoryOp(MBBI); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 887 | if (isMemOp) { |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 888 | int Opcode = MBBI->getOpcode(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 889 | unsigned Size = getLSMultipleTransferSize(MBBI); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 890 | unsigned Base = MBBI->getOperand(1).getReg(); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 891 | unsigned PredReg = 0; |
| 892 | ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 893 | int Offset = getMemoryOpOffset(MBBI); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 894 | // Watch out for: |
| 895 | // r4 := ldr [r5] |
| 896 | // r5 := ldr [r5, #4] |
| 897 | // r6 := ldr [r5, #8] |
| 898 | // |
| 899 | // The second ldr has effectively broken the chain even though it |
| 900 | // looks like the later ldr(s) use the same base register. Try to |
| 901 | // merge the ldr's so far, including this one. But don't try to |
| 902 | // combine the following ldr(s). |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 903 | Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 904 | if (CurrBase == 0 && !Clobber) { |
| 905 | // Start of a new chain. |
| 906 | CurrBase = Base; |
| 907 | CurrOpc = Opcode; |
| 908 | CurrSize = Size; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 909 | CurrPred = Pred; |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 910 | CurrPredReg = PredReg; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 911 | MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI)); |
| 912 | NumMemOps++; |
| 913 | Advance = true; |
| 914 | } else { |
| 915 | if (Clobber) { |
| 916 | TryMerge = true; |
| 917 | Advance = true; |
| 918 | } |
| 919 | |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 920 | if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) { |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 921 | // No need to match PredReg. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 922 | // Continue adding to the queue. |
| 923 | if (Offset > MemOps.back().Offset) { |
| 924 | MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI)); |
| 925 | NumMemOps++; |
| 926 | Advance = true; |
| 927 | } else { |
| 928 | for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); |
| 929 | I != E; ++I) { |
| 930 | if (Offset < I->Offset) { |
| 931 | MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI)); |
| 932 | NumMemOps++; |
| 933 | Advance = true; |
| 934 | break; |
| 935 | } else if (Offset == I->Offset) { |
| 936 | // Collision! This can't be merged! |
| 937 | break; |
| 938 | } |
| 939 | } |
| 940 | } |
| 941 | } |
| 942 | } |
| 943 | } |
| 944 | |
| 945 | if (Advance) { |
| 946 | ++Position; |
| 947 | ++MBBI; |
| 948 | } else |
| 949 | TryMerge = true; |
| 950 | |
| 951 | if (TryMerge) { |
| 952 | if (NumMemOps > 1) { |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 953 | // Try to find a free register to use as a new base in case it's needed. |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 954 | // First advance to the instruction just before the start of the chain. |
Evan Cheng | 11788fd | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 955 | AdvanceRS(MBB, MemOps); |
Evan Cheng | 603b83e | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 956 | // Find a scratch register. Make sure it's a call clobbered register or |
| 957 | // a spilled callee-saved register. |
Evan Cheng | 11788fd | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 958 | unsigned Scratch = RS->FindUnusedReg(&ARM::GPRRegClass, true); |
Evan Cheng | 603b83e | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 959 | if (!Scratch) |
Evan Cheng | 11788fd | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 960 | Scratch = RS->FindUnusedReg(&ARM::GPRRegClass, |
| 961 | AFI->getSpilledCSRegisters()); |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 962 | // Process the load / store instructions. |
| 963 | RS->forward(prior(MBBI)); |
| 964 | |
| 965 | // Merge ops. |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 966 | Merges.clear(); |
| 967 | MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize, |
| 968 | CurrPred, CurrPredReg, Scratch, MemOps, Merges); |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 969 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 970 | // Try folding preceeding/trailing base inc/dec into the generated |
| 971 | // LDM/STM ops. |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 972 | for (unsigned i = 0, e = Merges.size(); i < e; ++i) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 973 | if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI)) |
Evan Cheng | 9d5fb98 | 2009-06-03 06:14:58 +0000 | [diff] [blame] | 974 | ++NumMerges; |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 975 | NumMerges += Merges.size(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 976 | |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 977 | // Try folding preceeding/trailing base inc/dec into those load/store |
| 978 | // that were not merged to form LDM/STM ops. |
| 979 | for (unsigned i = 0; i != NumMemOps; ++i) |
| 980 | if (!MemOps[i].Merged) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 981 | if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI)) |
Evan Cheng | 9d5fb98 | 2009-06-03 06:14:58 +0000 | [diff] [blame] | 982 | ++NumMerges; |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 983 | |
| 984 | // RS may be pointing to an instruction that's deleted. |
| 985 | RS->skipTo(prior(MBBI)); |
Evan Cheng | 1488326 | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 986 | } else if (NumMemOps == 1) { |
| 987 | // Try folding preceeding/trailing base inc/dec into the single |
| 988 | // load/store. |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 989 | if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) { |
Evan Cheng | 1488326 | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 990 | ++NumMerges; |
| 991 | RS->forward(prior(MBBI)); |
| 992 | } |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 993 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 994 | |
| 995 | CurrBase = 0; |
| 996 | CurrOpc = -1; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 997 | CurrSize = 0; |
| 998 | CurrPred = ARMCC::AL; |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 999 | CurrPredReg = 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1000 | if (NumMemOps) { |
| 1001 | MemOps.clear(); |
| 1002 | NumMemOps = 0; |
| 1003 | } |
| 1004 | |
| 1005 | // If iterator hasn't been advanced and this is not a memory op, skip it. |
| 1006 | // It can't start a new chain anyway. |
| 1007 | if (!Advance && !isMemOp && MBBI != E) { |
| 1008 | ++Position; |
| 1009 | ++MBBI; |
| 1010 | } |
| 1011 | } |
| 1012 | } |
| 1013 | return NumMerges > 0; |
| 1014 | } |
| 1015 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1016 | namespace { |
| 1017 | struct OffsetCompare { |
| 1018 | bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const { |
| 1019 | int LOffset = getMemoryOpOffset(LHS); |
| 1020 | int ROffset = getMemoryOpOffset(RHS); |
| 1021 | assert(LHS == RHS || LOffset != ROffset); |
| 1022 | return LOffset > ROffset; |
| 1023 | } |
| 1024 | }; |
| 1025 | } |
| 1026 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1027 | /// MergeReturnIntoLDM - If this is a exit BB, try merging the return op |
| 1028 | /// (bx lr) into the preceeding stack restore so it directly restore the value |
| 1029 | /// of LR into pc. |
| 1030 | /// ldmfd sp!, {r7, lr} |
| 1031 | /// bx lr |
| 1032 | /// => |
| 1033 | /// ldmfd sp!, {r7, pc} |
| 1034 | bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) { |
| 1035 | if (MBB.empty()) return false; |
| 1036 | |
| 1037 | MachineBasicBlock::iterator MBBI = prior(MBB.end()); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1038 | if (MBBI != MBB.begin() && |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1039 | (MBBI->getOpcode() == ARM::BX_RET || MBBI->getOpcode() == ARM::tBX_RET)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1040 | MachineInstr *PrevMI = prior(MBBI); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1041 | if (PrevMI->getOpcode() == ARM::LDM || PrevMI->getOpcode() == ARM::t2LDM) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1042 | MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1043 | if (MO.getReg() != ARM::LR) |
| 1044 | return false; |
| 1045 | unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET; |
| 1046 | PrevMI->setDesc(TII->get(NewOpc)); |
| 1047 | MO.setReg(ARM::PC); |
| 1048 | MBB.erase(MBBI); |
| 1049 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1050 | } |
| 1051 | } |
| 1052 | return false; |
| 1053 | } |
| 1054 | |
| 1055 | bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1056 | const TargetMachine &TM = Fn.getTarget(); |
Evan Cheng | 603b83e | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 1057 | AFI = Fn.getInfo<ARMFunctionInfo>(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1058 | TII = TM.getInstrInfo(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1059 | TRI = TM.getRegisterInfo(); |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1060 | RS = new RegScavenger(); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1061 | isThumb2 = AFI->isThumb2Function(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1062 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1063 | bool Modified = false; |
| 1064 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1065 | ++MFI) { |
| 1066 | MachineBasicBlock &MBB = *MFI; |
| 1067 | Modified |= LoadStoreMultipleOpti(MBB); |
| 1068 | Modified |= MergeReturnIntoLDM(MBB); |
| 1069 | } |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1070 | |
| 1071 | delete RS; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1072 | return Modified; |
| 1073 | } |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1074 | |
| 1075 | |
| 1076 | /// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move |
| 1077 | /// load / stores from consecutive locations close to make it more |
| 1078 | /// likely they will be combined later. |
| 1079 | |
| 1080 | namespace { |
| 1081 | struct VISIBILITY_HIDDEN ARMPreAllocLoadStoreOpt : public MachineFunctionPass{ |
| 1082 | static char ID; |
| 1083 | ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {} |
| 1084 | |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1085 | const TargetData *TD; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1086 | const TargetInstrInfo *TII; |
| 1087 | const TargetRegisterInfo *TRI; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1088 | const ARMSubtarget *STI; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1089 | MachineRegisterInfo *MRI; |
| 1090 | |
| 1091 | virtual bool runOnMachineFunction(MachineFunction &Fn); |
| 1092 | |
| 1093 | virtual const char *getPassName() const { |
| 1094 | return "ARM pre- register allocation load / store optimization pass"; |
| 1095 | } |
| 1096 | |
| 1097 | private: |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1098 | bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl, |
| 1099 | unsigned &NewOpc, unsigned &EvenReg, |
| 1100 | unsigned &OddReg, unsigned &BaseReg, |
| 1101 | unsigned &OffReg, unsigned &Offset, |
| 1102 | unsigned &PredReg, ARMCC::CondCodes &Pred); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1103 | bool RescheduleOps(MachineBasicBlock *MBB, |
| 1104 | SmallVector<MachineInstr*, 4> &Ops, |
| 1105 | unsigned Base, bool isLd, |
| 1106 | DenseMap<MachineInstr*, unsigned> &MI2LocMap); |
| 1107 | bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB); |
| 1108 | }; |
| 1109 | char ARMPreAllocLoadStoreOpt::ID = 0; |
| 1110 | } |
| 1111 | |
| 1112 | bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1113 | TD = Fn.getTarget().getTargetData(); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1114 | TII = Fn.getTarget().getInstrInfo(); |
| 1115 | TRI = Fn.getTarget().getRegisterInfo(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1116 | STI = &Fn.getTarget().getSubtarget<ARMSubtarget>(); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1117 | MRI = &Fn.getRegInfo(); |
| 1118 | |
| 1119 | bool Modified = false; |
| 1120 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1121 | ++MFI) |
| 1122 | Modified |= RescheduleLoadStoreInstrs(MFI); |
| 1123 | |
| 1124 | return Modified; |
| 1125 | } |
| 1126 | |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1127 | static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base, |
| 1128 | MachineBasicBlock::iterator I, |
| 1129 | MachineBasicBlock::iterator E, |
| 1130 | SmallPtrSet<MachineInstr*, 4> &MemOps, |
| 1131 | SmallSet<unsigned, 4> &MemRegs, |
| 1132 | const TargetRegisterInfo *TRI) { |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1133 | // Are there stores / loads / calls between them? |
| 1134 | // FIXME: This is overly conservative. We should make use of alias information |
| 1135 | // some day. |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1136 | SmallSet<unsigned, 4> AddedRegPressure; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1137 | while (++I != E) { |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1138 | if (MemOps.count(&*I)) |
| 1139 | continue; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1140 | const TargetInstrDesc &TID = I->getDesc(); |
| 1141 | if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects()) |
| 1142 | return false; |
| 1143 | if (isLd && TID.mayStore()) |
| 1144 | return false; |
| 1145 | if (!isLd) { |
| 1146 | if (TID.mayLoad()) |
| 1147 | return false; |
| 1148 | // It's not safe to move the first 'str' down. |
| 1149 | // str r1, [r0] |
| 1150 | // strh r5, [r0] |
| 1151 | // str r4, [r0, #+4] |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1152 | if (TID.mayStore()) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1153 | return false; |
| 1154 | } |
| 1155 | for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) { |
| 1156 | MachineOperand &MO = I->getOperand(j); |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1157 | if (!MO.isReg()) |
| 1158 | continue; |
| 1159 | unsigned Reg = MO.getReg(); |
| 1160 | if (MO.isDef() && TRI->regsOverlap(Reg, Base)) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1161 | return false; |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1162 | if (Reg != Base && !MemRegs.count(Reg)) |
| 1163 | AddedRegPressure.insert(Reg); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1164 | } |
| 1165 | } |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1166 | |
| 1167 | // Estimate register pressure increase due to the transformation. |
| 1168 | if (MemRegs.size() <= 4) |
| 1169 | // Ok if we are moving small number of instructions. |
| 1170 | return true; |
| 1171 | return AddedRegPressure.size() <= MemRegs.size() * 2; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1172 | } |
| 1173 | |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1174 | bool |
| 1175 | ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, |
| 1176 | DebugLoc &dl, |
| 1177 | unsigned &NewOpc, unsigned &EvenReg, |
| 1178 | unsigned &OddReg, unsigned &BaseReg, |
| 1179 | unsigned &OffReg, unsigned &Offset, |
| 1180 | unsigned &PredReg, |
| 1181 | ARMCC::CondCodes &Pred) { |
| 1182 | // FIXME: FLDS / FSTS -> FLDD / FSTD |
| 1183 | unsigned Opcode = Op0->getOpcode(); |
| 1184 | if (Opcode == ARM::LDR) |
| 1185 | NewOpc = ARM::LDRD; |
| 1186 | else if (Opcode == ARM::STR) |
| 1187 | NewOpc = ARM::STRD; |
| 1188 | else |
| 1189 | return 0; |
| 1190 | |
| 1191 | // Must sure the base address satisfies i64 ld / st alignment requirement. |
| 1192 | if (!Op0->hasOneMemOperand() || |
| 1193 | !Op0->memoperands_begin()->getValue() || |
| 1194 | Op0->memoperands_begin()->isVolatile()) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1195 | return false; |
| 1196 | |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1197 | unsigned Align = Op0->memoperands_begin()->getAlignment(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1198 | unsigned ReqAlign = STI->hasV6Ops() |
| 1199 | ? TD->getPrefTypeAlignment(Type::Int64Ty) : 8; // Pre-v6 need 8-byte align |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1200 | if (Align < ReqAlign) |
| 1201 | return false; |
| 1202 | |
| 1203 | // Then make sure the immediate offset fits. |
| 1204 | int OffImm = getMemoryOpOffset(Op0); |
| 1205 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 1206 | if (OffImm < 0) { |
| 1207 | AddSub = ARM_AM::sub; |
| 1208 | OffImm = - OffImm; |
| 1209 | } |
| 1210 | if (OffImm >= 256) // 8 bits |
| 1211 | return false; |
| 1212 | Offset = ARM_AM::getAM3Opc(AddSub, OffImm); |
| 1213 | |
| 1214 | EvenReg = Op0->getOperand(0).getReg(); |
Evan Cheng | 6758607 | 2009-06-15 21:18:20 +0000 | [diff] [blame] | 1215 | OddReg = Op1->getOperand(0).getReg(); |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1216 | if (EvenReg == OddReg) |
| 1217 | return false; |
| 1218 | BaseReg = Op0->getOperand(1).getReg(); |
| 1219 | OffReg = Op0->getOperand(2).getReg(); |
| 1220 | Pred = getInstrPredicate(Op0, PredReg); |
| 1221 | dl = Op0->getDebugLoc(); |
| 1222 | return true; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1223 | } |
| 1224 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1225 | bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB, |
| 1226 | SmallVector<MachineInstr*, 4> &Ops, |
| 1227 | unsigned Base, bool isLd, |
| 1228 | DenseMap<MachineInstr*, unsigned> &MI2LocMap) { |
| 1229 | bool RetVal = false; |
| 1230 | |
| 1231 | // Sort by offset (in reverse order). |
| 1232 | std::sort(Ops.begin(), Ops.end(), OffsetCompare()); |
| 1233 | |
| 1234 | // The loads / stores of the same base are in order. Scan them from first to |
| 1235 | // last and check for the followins: |
| 1236 | // 1. Any def of base. |
| 1237 | // 2. Any gaps. |
| 1238 | while (Ops.size() > 1) { |
| 1239 | unsigned FirstLoc = ~0U; |
| 1240 | unsigned LastLoc = 0; |
| 1241 | MachineInstr *FirstOp = 0; |
| 1242 | MachineInstr *LastOp = 0; |
| 1243 | int LastOffset = 0; |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1244 | unsigned LastOpcode = 0; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1245 | unsigned LastBytes = 0; |
| 1246 | unsigned NumMove = 0; |
| 1247 | for (int i = Ops.size() - 1; i >= 0; --i) { |
| 1248 | MachineInstr *Op = Ops[i]; |
| 1249 | unsigned Loc = MI2LocMap[Op]; |
| 1250 | if (Loc <= FirstLoc) { |
| 1251 | FirstLoc = Loc; |
| 1252 | FirstOp = Op; |
| 1253 | } |
| 1254 | if (Loc >= LastLoc) { |
| 1255 | LastLoc = Loc; |
| 1256 | LastOp = Op; |
| 1257 | } |
| 1258 | |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1259 | unsigned Opcode = Op->getOpcode(); |
| 1260 | if (LastOpcode && Opcode != LastOpcode) |
| 1261 | break; |
| 1262 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1263 | int Offset = getMemoryOpOffset(Op); |
| 1264 | unsigned Bytes = getLSMultipleTransferSize(Op); |
| 1265 | if (LastBytes) { |
| 1266 | if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes)) |
| 1267 | break; |
| 1268 | } |
| 1269 | LastOffset = Offset; |
| 1270 | LastBytes = Bytes; |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1271 | LastOpcode = Opcode; |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1272 | if (++NumMove == 8) // FIXME: Tune |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1273 | break; |
| 1274 | } |
| 1275 | |
| 1276 | if (NumMove <= 1) |
| 1277 | Ops.pop_back(); |
| 1278 | else { |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1279 | SmallPtrSet<MachineInstr*, 4> MemOps; |
| 1280 | SmallSet<unsigned, 4> MemRegs; |
| 1281 | for (int i = NumMove-1; i >= 0; --i) { |
| 1282 | MemOps.insert(Ops[i]); |
| 1283 | MemRegs.insert(Ops[i]->getOperand(0).getReg()); |
| 1284 | } |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1285 | |
| 1286 | // Be conservative, if the instructions are too far apart, don't |
| 1287 | // move them. We want to limit the increase of register pressure. |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1288 | bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this. |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1289 | if (DoMove) |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1290 | DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp, |
| 1291 | MemOps, MemRegs, TRI); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1292 | if (!DoMove) { |
| 1293 | for (unsigned i = 0; i != NumMove; ++i) |
| 1294 | Ops.pop_back(); |
| 1295 | } else { |
| 1296 | // This is the new location for the loads / stores. |
| 1297 | MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp; |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1298 | while (InsertPos != MBB->end() && MemOps.count(InsertPos)) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1299 | ++InsertPos; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1300 | |
| 1301 | // If we are moving a pair of loads / stores, see if it makes sense |
| 1302 | // to try to allocate a pair of registers that can form register pairs. |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1303 | MachineInstr *Op0 = Ops.back(); |
| 1304 | MachineInstr *Op1 = Ops[Ops.size()-2]; |
| 1305 | unsigned EvenReg = 0, OddReg = 0; |
| 1306 | unsigned BaseReg = 0, OffReg = 0, PredReg = 0; |
| 1307 | ARMCC::CondCodes Pred = ARMCC::AL; |
| 1308 | unsigned NewOpc = 0; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1309 | unsigned Offset = 0; |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1310 | DebugLoc dl; |
| 1311 | if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc, |
| 1312 | EvenReg, OddReg, BaseReg, OffReg, |
| 1313 | Offset, PredReg, Pred)) { |
| 1314 | Ops.pop_back(); |
| 1315 | Ops.pop_back(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1316 | |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1317 | // Form the pair instruction. |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1318 | if (isLd) { |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1319 | BuildMI(*MBB, InsertPos, dl, TII->get(NewOpc)) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1320 | .addReg(EvenReg, RegState::Define) |
| 1321 | .addReg(OddReg, RegState::Define) |
| 1322 | .addReg(BaseReg).addReg(0).addImm(Offset) |
| 1323 | .addImm(Pred).addReg(PredReg); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1324 | ++NumLDRDFormed; |
| 1325 | } else { |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1326 | BuildMI(*MBB, InsertPos, dl, TII->get(NewOpc)) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1327 | .addReg(EvenReg) |
| 1328 | .addReg(OddReg) |
| 1329 | .addReg(BaseReg).addReg(0).addImm(Offset) |
| 1330 | .addImm(Pred).addReg(PredReg); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1331 | ++NumSTRDFormed; |
| 1332 | } |
| 1333 | MBB->erase(Op0); |
| 1334 | MBB->erase(Op1); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1335 | |
| 1336 | // Add register allocation hints to form register pairs. |
| 1337 | MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg); |
| 1338 | MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg); |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1339 | } else { |
| 1340 | for (unsigned i = 0; i != NumMove; ++i) { |
| 1341 | MachineInstr *Op = Ops.back(); |
| 1342 | Ops.pop_back(); |
| 1343 | MBB->splice(InsertPos, MBB, Op); |
| 1344 | } |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1345 | } |
| 1346 | |
| 1347 | NumLdStMoved += NumMove; |
| 1348 | RetVal = true; |
| 1349 | } |
| 1350 | } |
| 1351 | } |
| 1352 | |
| 1353 | return RetVal; |
| 1354 | } |
| 1355 | |
| 1356 | bool |
| 1357 | ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) { |
| 1358 | bool RetVal = false; |
| 1359 | |
| 1360 | DenseMap<MachineInstr*, unsigned> MI2LocMap; |
| 1361 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap; |
| 1362 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap; |
| 1363 | SmallVector<unsigned, 4> LdBases; |
| 1364 | SmallVector<unsigned, 4> StBases; |
| 1365 | |
| 1366 | unsigned Loc = 0; |
| 1367 | MachineBasicBlock::iterator MBBI = MBB->begin(); |
| 1368 | MachineBasicBlock::iterator E = MBB->end(); |
| 1369 | while (MBBI != E) { |
| 1370 | for (; MBBI != E; ++MBBI) { |
| 1371 | MachineInstr *MI = MBBI; |
| 1372 | const TargetInstrDesc &TID = MI->getDesc(); |
| 1373 | if (TID.isCall() || TID.isTerminator()) { |
| 1374 | // Stop at barriers. |
| 1375 | ++MBBI; |
| 1376 | break; |
| 1377 | } |
| 1378 | |
| 1379 | MI2LocMap[MI] = Loc++; |
| 1380 | if (!isMemoryOp(MI)) |
| 1381 | continue; |
| 1382 | unsigned PredReg = 0; |
| 1383 | if (getInstrPredicate(MI, PredReg) != ARMCC::AL) |
| 1384 | continue; |
| 1385 | |
| 1386 | int Opcode = MI->getOpcode(); |
| 1387 | bool isLd = Opcode == ARM::LDR || |
| 1388 | Opcode == ARM::FLDS || Opcode == ARM::FLDD; |
| 1389 | unsigned Base = MI->getOperand(1).getReg(); |
| 1390 | int Offset = getMemoryOpOffset(MI); |
| 1391 | |
| 1392 | bool StopHere = false; |
| 1393 | if (isLd) { |
| 1394 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 1395 | Base2LdsMap.find(Base); |
| 1396 | if (BI != Base2LdsMap.end()) { |
| 1397 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 1398 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 1399 | StopHere = true; |
| 1400 | break; |
| 1401 | } |
| 1402 | } |
| 1403 | if (!StopHere) |
| 1404 | BI->second.push_back(MI); |
| 1405 | } else { |
| 1406 | SmallVector<MachineInstr*, 4> MIs; |
| 1407 | MIs.push_back(MI); |
| 1408 | Base2LdsMap[Base] = MIs; |
| 1409 | LdBases.push_back(Base); |
| 1410 | } |
| 1411 | } else { |
| 1412 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 1413 | Base2StsMap.find(Base); |
| 1414 | if (BI != Base2StsMap.end()) { |
| 1415 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 1416 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 1417 | StopHere = true; |
| 1418 | break; |
| 1419 | } |
| 1420 | } |
| 1421 | if (!StopHere) |
| 1422 | BI->second.push_back(MI); |
| 1423 | } else { |
| 1424 | SmallVector<MachineInstr*, 4> MIs; |
| 1425 | MIs.push_back(MI); |
| 1426 | Base2StsMap[Base] = MIs; |
| 1427 | StBases.push_back(Base); |
| 1428 | } |
| 1429 | } |
| 1430 | |
| 1431 | if (StopHere) { |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1432 | // Found a duplicate (a base+offset combination that's seen earlier). |
| 1433 | // Backtrack. |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1434 | --Loc; |
| 1435 | break; |
| 1436 | } |
| 1437 | } |
| 1438 | |
| 1439 | // Re-schedule loads. |
| 1440 | for (unsigned i = 0, e = LdBases.size(); i != e; ++i) { |
| 1441 | unsigned Base = LdBases[i]; |
| 1442 | SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base]; |
| 1443 | if (Lds.size() > 1) |
| 1444 | RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap); |
| 1445 | } |
| 1446 | |
| 1447 | // Re-schedule stores. |
| 1448 | for (unsigned i = 0, e = StBases.size(); i != e; ++i) { |
| 1449 | unsigned Base = StBases[i]; |
| 1450 | SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base]; |
| 1451 | if (Sts.size() > 1) |
| 1452 | RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap); |
| 1453 | } |
| 1454 | |
| 1455 | if (MBBI != E) { |
| 1456 | Base2LdsMap.clear(); |
| 1457 | Base2StsMap.clear(); |
| 1458 | LdBases.clear(); |
| 1459 | StBases.clear(); |
| 1460 | } |
| 1461 | } |
| 1462 | |
| 1463 | return RetVal; |
| 1464 | } |
| 1465 | |
| 1466 | |
| 1467 | /// createARMLoadStoreOptimizationPass - returns an instance of the load / store |
| 1468 | /// optimization pass. |
| 1469 | FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) { |
| 1470 | if (PreAlloc) |
| 1471 | return new ARMPreAllocLoadStoreOpt(); |
| 1472 | return new ARMLoadStoreOpt(); |
| 1473 | } |