blob: e88af4f3e02c185a43bb22c3347fabfc401138b7 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattner978b9772010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000021#include "llvm/Target/TargetSubtarget.h"
Dan Gohmane8b391e2008-04-12 04:36:06 +000022#include "llvm/GlobalVariable.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/DerivedTypes.h"
Evan Chengef7be082008-05-12 19:56:52 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner1d196bc2010-01-25 23:26:13 +000025#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner541d8902010-01-26 06:28:43 +000026#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson1636de92007-09-07 04:06:50 +000028#include "llvm/ADT/STLExtras.h"
Edwin Török675d5622009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/Support/MathExtras.h"
31using namespace llvm;
32
Rafael Espindola7b620af2009-02-27 13:37:18 +000033namespace llvm {
34TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
35 bool isLocal = GV->hasLocalLinkage();
36 bool isDeclaration = GV->isDeclaration();
37 // FIXME: what should we do for protected and internal visibility?
38 // For variables, is internal different from hidden?
39 bool isHidden = GV->hasHiddenVisibility();
40
41 if (reloc == Reloc::PIC_) {
42 if (isLocal || isHidden)
43 return TLSModel::LocalDynamic;
44 else
45 return TLSModel::GeneralDynamic;
46 } else {
47 if (!isDeclaration || isHidden)
48 return TLSModel::LocalExec;
49 else
50 return TLSModel::InitialExec;
51 }
52}
53}
54
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055/// InitLibcallNames - Set default libcall names.
56///
57static void InitLibcallNames(const char **Names) {
Anton Korobeynikoveaef8152009-05-03 13:14:08 +000058 Names[RTLIB::SHL_I16] = "__ashlhi3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059 Names[RTLIB::SHL_I32] = "__ashlsi3";
60 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sands87833982008-07-11 16:52:29 +000061 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikoveaef8152009-05-03 13:14:08 +000062 Names[RTLIB::SRL_I16] = "__lshrhi3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063 Names[RTLIB::SRL_I32] = "__lshrsi3";
64 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sands87833982008-07-11 16:52:29 +000065 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikoveaef8152009-05-03 13:14:08 +000066 Names[RTLIB::SRA_I16] = "__ashrhi3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 Names[RTLIB::SRA_I32] = "__ashrsi3";
68 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sands87833982008-07-11 16:52:29 +000069 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov0e459b42009-11-07 17:14:39 +000070 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikoveaef8152009-05-03 13:14:08 +000071 Names[RTLIB::MUL_I16] = "__mulhi3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072 Names[RTLIB::MUL_I32] = "__mulsi3";
73 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands05de150b2008-07-10 15:35:05 +000074 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov0e459b42009-11-07 17:14:39 +000075 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov38da80d2009-05-03 13:18:16 +000076 Names[RTLIB::SDIV_I16] = "__divhi3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077 Names[RTLIB::SDIV_I32] = "__divsi3";
78 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands05de150b2008-07-10 15:35:05 +000079 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov0e459b42009-11-07 17:14:39 +000080 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovba8652d2009-05-08 18:50:54 +000081 Names[RTLIB::UDIV_I16] = "__udivhi3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082 Names[RTLIB::UDIV_I32] = "__udivsi3";
83 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands05de150b2008-07-10 15:35:05 +000084 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov0e459b42009-11-07 17:14:39 +000085 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov38da80d2009-05-03 13:18:16 +000086 Names[RTLIB::SREM_I16] = "__modhi3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 Names[RTLIB::SREM_I32] = "__modsi3";
88 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands05de150b2008-07-10 15:35:05 +000089 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov0e459b42009-11-07 17:14:39 +000090 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov6e8496f2009-05-03 13:19:57 +000091 Names[RTLIB::UREM_I16] = "__umodhi3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092 Names[RTLIB::UREM_I32] = "__umodsi3";
93 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands05de150b2008-07-10 15:35:05 +000094 Names[RTLIB::UREM_I128] = "__umodti3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 Names[RTLIB::NEG_I32] = "__negsi2";
96 Names[RTLIB::NEG_I64] = "__negdi2";
97 Names[RTLIB::ADD_F32] = "__addsf3";
98 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands37a3f472008-01-10 10:28:30 +000099 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesenac77b272007-10-05 20:04:43 +0000100 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101 Names[RTLIB::SUB_F32] = "__subsf3";
102 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands37a3f472008-01-10 10:28:30 +0000103 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesenac77b272007-10-05 20:04:43 +0000104 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 Names[RTLIB::MUL_F32] = "__mulsf3";
106 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands37a3f472008-01-10 10:28:30 +0000107 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesenac77b272007-10-05 20:04:43 +0000108 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 Names[RTLIB::DIV_F32] = "__divsf3";
110 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands37a3f472008-01-10 10:28:30 +0000111 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesenac77b272007-10-05 20:04:43 +0000112 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113 Names[RTLIB::REM_F32] = "fmodf";
114 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands37a3f472008-01-10 10:28:30 +0000115 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesenac77b272007-10-05 20:04:43 +0000116 Names[RTLIB::REM_PPCF128] = "fmodl";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000117 Names[RTLIB::POWI_F32] = "__powisf2";
118 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesenac77b272007-10-05 20:04:43 +0000119 Names[RTLIB::POWI_F80] = "__powixf2";
120 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121 Names[RTLIB::SQRT_F32] = "sqrtf";
122 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesenac77b272007-10-05 20:04:43 +0000123 Names[RTLIB::SQRT_F80] = "sqrtl";
124 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen92b33082008-09-04 00:47:13 +0000125 Names[RTLIB::LOG_F32] = "logf";
126 Names[RTLIB::LOG_F64] = "log";
127 Names[RTLIB::LOG_F80] = "logl";
128 Names[RTLIB::LOG_PPCF128] = "logl";
129 Names[RTLIB::LOG2_F32] = "log2f";
130 Names[RTLIB::LOG2_F64] = "log2";
131 Names[RTLIB::LOG2_F80] = "log2l";
132 Names[RTLIB::LOG2_PPCF128] = "log2l";
133 Names[RTLIB::LOG10_F32] = "log10f";
134 Names[RTLIB::LOG10_F64] = "log10";
135 Names[RTLIB::LOG10_F80] = "log10l";
136 Names[RTLIB::LOG10_PPCF128] = "log10l";
137 Names[RTLIB::EXP_F32] = "expf";
138 Names[RTLIB::EXP_F64] = "exp";
139 Names[RTLIB::EXP_F80] = "expl";
140 Names[RTLIB::EXP_PPCF128] = "expl";
141 Names[RTLIB::EXP2_F32] = "exp2f";
142 Names[RTLIB::EXP2_F64] = "exp2";
143 Names[RTLIB::EXP2_F80] = "exp2l";
144 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145 Names[RTLIB::SIN_F32] = "sinf";
146 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands37a3f472008-01-10 10:28:30 +0000147 Names[RTLIB::SIN_F80] = "sinl";
148 Names[RTLIB::SIN_PPCF128] = "sinl";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 Names[RTLIB::COS_F32] = "cosf";
150 Names[RTLIB::COS_F64] = "cos";
Duncan Sands37a3f472008-01-10 10:28:30 +0000151 Names[RTLIB::COS_F80] = "cosl";
152 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmanfe678632007-10-11 23:09:10 +0000153 Names[RTLIB::POW_F32] = "powf";
154 Names[RTLIB::POW_F64] = "pow";
155 Names[RTLIB::POW_F80] = "powl";
156 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohmanb2158232008-08-21 18:38:14 +0000157 Names[RTLIB::CEIL_F32] = "ceilf";
158 Names[RTLIB::CEIL_F64] = "ceil";
159 Names[RTLIB::CEIL_F80] = "ceill";
160 Names[RTLIB::CEIL_PPCF128] = "ceill";
161 Names[RTLIB::TRUNC_F32] = "truncf";
162 Names[RTLIB::TRUNC_F64] = "trunc";
163 Names[RTLIB::TRUNC_F80] = "truncl";
164 Names[RTLIB::TRUNC_PPCF128] = "truncl";
165 Names[RTLIB::RINT_F32] = "rintf";
166 Names[RTLIB::RINT_F64] = "rint";
167 Names[RTLIB::RINT_F80] = "rintl";
168 Names[RTLIB::RINT_PPCF128] = "rintl";
169 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
170 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
171 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
172 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
173 Names[RTLIB::FLOOR_F32] = "floorf";
174 Names[RTLIB::FLOOR_F64] = "floor";
175 Names[RTLIB::FLOOR_F80] = "floorl";
176 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
178 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopesb1f11b52008-08-07 19:01:24 +0000179 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
180 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
181 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
182 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta78842782009-06-16 10:22:58 +0000183 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
184 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
186 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000187 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
189 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000190 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsd27dafe2008-07-10 15:33:02 +0000191 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesenac77b272007-10-05 20:04:43 +0000192 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands1568af82008-06-25 20:24:48 +0000194 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesenac77b272007-10-05 20:04:43 +0000195 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000196 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta78842782009-06-16 10:22:58 +0000197 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
198 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000199 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
200 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000201 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
203 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000204 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesenac77b272007-10-05 20:04:43 +0000205 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
206 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000207 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands1568af82008-06-25 20:24:48 +0000208 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesenac77b272007-10-05 20:04:43 +0000209 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000210 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
212 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands3f714972008-07-11 16:57:02 +0000213 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
214 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
216 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesenac77b272007-10-05 20:04:43 +0000217 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
218 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmanc98645c2008-03-05 01:08:17 +0000219 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
220 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
221 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
222 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
224 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sands25df46a2008-07-11 17:00:14 +0000225 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
226 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
228 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sands25df46a2008-07-11 17:00:14 +0000229 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
230 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
231 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
232 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
233 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
234 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235 Names[RTLIB::OEQ_F32] = "__eqsf2";
236 Names[RTLIB::OEQ_F64] = "__eqdf2";
237 Names[RTLIB::UNE_F32] = "__nesf2";
238 Names[RTLIB::UNE_F64] = "__nedf2";
239 Names[RTLIB::OGE_F32] = "__gesf2";
240 Names[RTLIB::OGE_F64] = "__gedf2";
241 Names[RTLIB::OLT_F32] = "__ltsf2";
242 Names[RTLIB::OLT_F64] = "__ltdf2";
243 Names[RTLIB::OLE_F32] = "__lesf2";
244 Names[RTLIB::OLE_F64] = "__ledf2";
245 Names[RTLIB::OGT_F32] = "__gtsf2";
246 Names[RTLIB::OGT_F64] = "__gtdf2";
247 Names[RTLIB::UO_F32] = "__unordsf2";
248 Names[RTLIB::UO_F64] = "__unorddf2";
249 Names[RTLIB::O_F32] = "__unordsf2";
250 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaf4e64d62009-07-30 09:12:56 +0000251 Names[RTLIB::MEMCPY] = "memcpy";
252 Names[RTLIB::MEMMOVE] = "memmove";
253 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsf325c482009-05-22 20:36:31 +0000254 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255}
256
Anton Korobeynikovcdab71f2009-08-14 20:10:52 +0000257/// InitLibcallCallingConvs - Set default libcall CallingConvs.
258///
259static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
260 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
261 CCs[i] = CallingConv::C;
262 }
263}
264
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000265/// getFPEXT - Return the FPEXT_*_* value for the given types, or
266/// UNKNOWN_LIBCALL if there is none.
Owen Andersonac9de032009-08-10 22:56:29 +0000267RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000268 if (OpVT == MVT::f32) {
269 if (RetVT == MVT::f64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000270 return FPEXT_F32_F64;
271 }
272 return UNKNOWN_LIBCALL;
273}
274
275/// getFPROUND - Return the FPROUND_*_* value for the given types, or
276/// UNKNOWN_LIBCALL if there is none.
Owen Andersonac9de032009-08-10 22:56:29 +0000277RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000278 if (RetVT == MVT::f32) {
279 if (OpVT == MVT::f64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000280 return FPROUND_F64_F32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000281 if (OpVT == MVT::f80)
Bruno Cardoso Lopesb1f11b52008-08-07 19:01:24 +0000282 return FPROUND_F80_F32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000283 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopesb1f11b52008-08-07 19:01:24 +0000284 return FPROUND_PPCF128_F32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000285 } else if (RetVT == MVT::f64) {
286 if (OpVT == MVT::f80)
Bruno Cardoso Lopesb1f11b52008-08-07 19:01:24 +0000287 return FPROUND_F80_F64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000288 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopesb1f11b52008-08-07 19:01:24 +0000289 return FPROUND_PPCF128_F64;
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000290 }
291 return UNKNOWN_LIBCALL;
292}
293
294/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
295/// UNKNOWN_LIBCALL if there is none.
Owen Andersonac9de032009-08-10 22:56:29 +0000296RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000297 if (OpVT == MVT::f32) {
298 if (RetVT == MVT::i8)
Sanjiv Guptaa5790f92009-06-16 09:03:58 +0000299 return FPTOSINT_F32_I8;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000300 if (RetVT == MVT::i16)
Sanjiv Guptaa5790f92009-06-16 09:03:58 +0000301 return FPTOSINT_F32_I16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000302 if (RetVT == MVT::i32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000303 return FPTOSINT_F32_I32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000304 if (RetVT == MVT::i64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000305 return FPTOSINT_F32_I64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000306 if (RetVT == MVT::i128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000307 return FPTOSINT_F32_I128;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000308 } else if (OpVT == MVT::f64) {
309 if (RetVT == MVT::i32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000310 return FPTOSINT_F64_I32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000311 if (RetVT == MVT::i64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000312 return FPTOSINT_F64_I64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000313 if (RetVT == MVT::i128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000314 return FPTOSINT_F64_I128;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000315 } else if (OpVT == MVT::f80) {
316 if (RetVT == MVT::i32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000317 return FPTOSINT_F80_I32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000318 if (RetVT == MVT::i64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000319 return FPTOSINT_F80_I64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000320 if (RetVT == MVT::i128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000321 return FPTOSINT_F80_I128;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000322 } else if (OpVT == MVT::ppcf128) {
323 if (RetVT == MVT::i32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000324 return FPTOSINT_PPCF128_I32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000325 if (RetVT == MVT::i64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000326 return FPTOSINT_PPCF128_I64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000327 if (RetVT == MVT::i128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000328 return FPTOSINT_PPCF128_I128;
329 }
330 return UNKNOWN_LIBCALL;
331}
332
333/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
334/// UNKNOWN_LIBCALL if there is none.
Owen Andersonac9de032009-08-10 22:56:29 +0000335RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000336 if (OpVT == MVT::f32) {
337 if (RetVT == MVT::i8)
Sanjiv Guptaa5790f92009-06-16 09:03:58 +0000338 return FPTOUINT_F32_I8;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000339 if (RetVT == MVT::i16)
Sanjiv Guptaa5790f92009-06-16 09:03:58 +0000340 return FPTOUINT_F32_I16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000341 if (RetVT == MVT::i32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000342 return FPTOUINT_F32_I32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000343 if (RetVT == MVT::i64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000344 return FPTOUINT_F32_I64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000345 if (RetVT == MVT::i128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000346 return FPTOUINT_F32_I128;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000347 } else if (OpVT == MVT::f64) {
348 if (RetVT == MVT::i32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000349 return FPTOUINT_F64_I32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000350 if (RetVT == MVT::i64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000351 return FPTOUINT_F64_I64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000352 if (RetVT == MVT::i128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000353 return FPTOUINT_F64_I128;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000354 } else if (OpVT == MVT::f80) {
355 if (RetVT == MVT::i32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000356 return FPTOUINT_F80_I32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000357 if (RetVT == MVT::i64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000358 return FPTOUINT_F80_I64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000359 if (RetVT == MVT::i128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000360 return FPTOUINT_F80_I128;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000361 } else if (OpVT == MVT::ppcf128) {
362 if (RetVT == MVT::i32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000363 return FPTOUINT_PPCF128_I32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000364 if (RetVT == MVT::i64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000365 return FPTOUINT_PPCF128_I64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000366 if (RetVT == MVT::i128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000367 return FPTOUINT_PPCF128_I128;
368 }
369 return UNKNOWN_LIBCALL;
370}
371
372/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
373/// UNKNOWN_LIBCALL if there is none.
Owen Andersonac9de032009-08-10 22:56:29 +0000374RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000375 if (OpVT == MVT::i32) {
376 if (RetVT == MVT::f32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000377 return SINTTOFP_I32_F32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000378 else if (RetVT == MVT::f64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000379 return SINTTOFP_I32_F64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000380 else if (RetVT == MVT::f80)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000381 return SINTTOFP_I32_F80;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000382 else if (RetVT == MVT::ppcf128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000383 return SINTTOFP_I32_PPCF128;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000384 } else if (OpVT == MVT::i64) {
385 if (RetVT == MVT::f32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000386 return SINTTOFP_I64_F32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000387 else if (RetVT == MVT::f64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000388 return SINTTOFP_I64_F64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000389 else if (RetVT == MVT::f80)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000390 return SINTTOFP_I64_F80;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000391 else if (RetVT == MVT::ppcf128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000392 return SINTTOFP_I64_PPCF128;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000393 } else if (OpVT == MVT::i128) {
394 if (RetVT == MVT::f32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000395 return SINTTOFP_I128_F32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000396 else if (RetVT == MVT::f64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000397 return SINTTOFP_I128_F64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000398 else if (RetVT == MVT::f80)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000399 return SINTTOFP_I128_F80;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000400 else if (RetVT == MVT::ppcf128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000401 return SINTTOFP_I128_PPCF128;
402 }
403 return UNKNOWN_LIBCALL;
404}
405
406/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
407/// UNKNOWN_LIBCALL if there is none.
Owen Andersonac9de032009-08-10 22:56:29 +0000408RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000409 if (OpVT == MVT::i32) {
410 if (RetVT == MVT::f32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000411 return UINTTOFP_I32_F32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000412 else if (RetVT == MVT::f64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000413 return UINTTOFP_I32_F64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000414 else if (RetVT == MVT::f80)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000415 return UINTTOFP_I32_F80;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000416 else if (RetVT == MVT::ppcf128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000417 return UINTTOFP_I32_PPCF128;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000418 } else if (OpVT == MVT::i64) {
419 if (RetVT == MVT::f32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000420 return UINTTOFP_I64_F32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000421 else if (RetVT == MVT::f64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000422 return UINTTOFP_I64_F64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000423 else if (RetVT == MVT::f80)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000424 return UINTTOFP_I64_F80;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000425 else if (RetVT == MVT::ppcf128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000426 return UINTTOFP_I64_PPCF128;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000427 } else if (OpVT == MVT::i128) {
428 if (RetVT == MVT::f32)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000429 return UINTTOFP_I128_F32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000430 else if (RetVT == MVT::f64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000431 return UINTTOFP_I128_F64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000432 else if (RetVT == MVT::f80)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000433 return UINTTOFP_I128_F80;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000434 else if (RetVT == MVT::ppcf128)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000435 return UINTTOFP_I128_PPCF128;
436 }
437 return UNKNOWN_LIBCALL;
438}
439
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440/// InitCmpLibcallCCs - Set default comparison libcall CC.
441///
442static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
443 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
444 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
445 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
446 CCs[RTLIB::UNE_F32] = ISD::SETNE;
447 CCs[RTLIB::UNE_F64] = ISD::SETNE;
448 CCs[RTLIB::OGE_F32] = ISD::SETGE;
449 CCs[RTLIB::OGE_F64] = ISD::SETGE;
450 CCs[RTLIB::OLT_F32] = ISD::SETLT;
451 CCs[RTLIB::OLT_F64] = ISD::SETLT;
452 CCs[RTLIB::OLE_F32] = ISD::SETLE;
453 CCs[RTLIB::OLE_F64] = ISD::SETLE;
454 CCs[RTLIB::OGT_F32] = ISD::SETGT;
455 CCs[RTLIB::OGT_F64] = ISD::SETGT;
456 CCs[RTLIB::UO_F32] = ISD::SETNE;
457 CCs[RTLIB::UO_F64] = ISD::SETNE;
458 CCs[RTLIB::O_F32] = ISD::SETEQ;
459 CCs[RTLIB::O_F64] = ISD::SETEQ;
460}
461
Chris Lattnerc4c40a92009-07-28 03:13:23 +0000462/// NOTE: The constructor takes ownership of TLOF.
463TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
464 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 // All operations default to being supported.
466 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng08c171a2008-10-14 21:26:46 +0000467 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattner3bc08502008-01-17 19:59:44 +0000468 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattner0d551f32008-01-18 19:36:20 +0000469 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
470 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng71343822008-10-15 02:05:31 +0000471 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472
Chris Lattnerdb5f7ff2007-12-22 20:47:56 +0000473 // Set default actions for various operations.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000474 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattnerdb5f7ff2007-12-22 20:47:56 +0000475 // Default all indexed load / store to expand.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 for (unsigned IM = (unsigned)ISD::PRE_INC;
477 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000478 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
479 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 }
Chris Lattnerdb5f7ff2007-12-22 20:47:56 +0000481
482 // These operations default to expand.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000483 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
484 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 }
Evan Cheng8d51ab32008-03-10 19:38:10 +0000486
487 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000488 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane2ba64f2008-02-14 08:57:00 +0000489
490 // ConstantFP nodes default to expand. Targets can either change this to
Evan Cheng6337b552009-10-27 19:56:55 +0000491 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane2ba64f2008-02-14 08:57:00 +0000492 // to optimize expansions for certain constants.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000493 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
494 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
495 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496
Dale Johannesenb02a1c02008-09-22 21:57:32 +0000497 // These library functions default to expand.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FLOG , MVT::f64, Expand);
499 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
500 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
501 setOperationAction(ISD::FEXP , MVT::f64, Expand);
502 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
503 setOperationAction(ISD::FLOG , MVT::f32, Expand);
504 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
505 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
506 setOperationAction(ISD::FEXP , MVT::f32, Expand);
507 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesenb02a1c02008-09-22 21:57:32 +0000508
Chris Lattnere99bbb72008-01-15 21:58:08 +0000509 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000510 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattnere99bbb72008-01-15 21:58:08 +0000511
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 IsLittleEndian = TD->isLittleEndian();
Owen Anderson35b47072009-08-13 21:58:54 +0000513 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000514 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson1636de92007-09-07 04:06:50 +0000515 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng79566822009-05-13 21:42:09 +0000517 benefitFromCodePlacementOpt = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 UseUnderscoreSetJmp = false;
519 UseUnderscoreLongJmp = false;
520 SelectIsExpensive = false;
521 IntDivIsCheap = false;
522 Pow2DivIsCheap = false;
523 StackPointerRegisterToSaveRestore = 0;
524 ExceptionPointerRegister = 0;
525 ExceptionSelectorRegister = 0;
Duncan Sands8cf4a822008-11-23 15:47:28 +0000526 BooleanContents = UndefinedBooleanContent;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527 SchedPreferenceInfo = SchedulingForLatency;
528 JumpBufSize = 0;
529 JumpBufAlignment = 0;
530 IfCvtBlockSizeLimit = 2;
Evan Cheng45c1edb2008-02-28 00:43:03 +0000531 IfCvtDupBlockSizeLimit = 0;
532 PrefLoopAlignment = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533
534 InitLibcallNames(LibcallRoutineNames);
535 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikovcdab71f2009-08-14 20:10:52 +0000536 InitLibcallCallingConvs(LibcallCallingConvs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537}
538
Chris Lattnerc4c40a92009-07-28 03:13:23 +0000539TargetLowering::~TargetLowering() {
540 delete &TLOF;
541}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542
Mon P Wang15e34202010-02-10 23:37:45 +0000543/// canOpTrap - Returns true if the operation can trap for the value type.
544/// VT must be a legal type.
545bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
546 assert(isTypeLegal(VT));
547 switch (Op) {
548 default:
549 return false;
550 case ISD::FDIV:
551 case ISD::FREM:
552 case ISD::SDIV:
553 case ISD::UDIV:
554 case ISD::SREM:
555 case ISD::UREM:
556 return true;
557 }
558}
559
560
Owen Anderson77f4eb52009-08-12 00:36:31 +0000561static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
562 unsigned &NumIntermediates,
563 EVT &RegisterVT,
564 TargetLowering* TLI) {
565 // Figure out the right, legal destination reg to copy into.
566 unsigned NumElts = VT.getVectorNumElements();
567 MVT EltTy = VT.getVectorElementType();
568
569 unsigned NumVectorRegs = 1;
570
571 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
572 // could break down into LHS/RHS like LegalizeDAG does.
573 if (!isPowerOf2_32(NumElts)) {
574 NumVectorRegs = NumElts;
575 NumElts = 1;
576 }
577
578 // Divide the input until we get to a supported size. This will always
579 // end with a scalar if the target doesn't support vectors.
580 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
581 NumElts >>= 1;
582 NumVectorRegs <<= 1;
583 }
584
585 NumIntermediates = NumVectorRegs;
586
587 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
588 if (!TLI->isTypeLegal(NewVT))
589 NewVT = EltTy;
590 IntermediateVT = NewVT;
591
592 EVT DestVT = TLI->getRegisterType(NewVT);
593 RegisterVT = DestVT;
594 if (EVT(DestVT).bitsLT(NewVT)) {
595 // Value is expanded, e.g. i64 -> i16.
596 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
597 } else {
598 // Otherwise, promotion or legal types use the same number of registers as
599 // the vector decimated to the appropriate level.
600 return NumVectorRegs;
601 }
602
603 return 1;
604}
605
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606/// computeRegisterProperties - Once all of the register classes are added,
607/// this allows us to compute derived properties we expose.
608void TargetLowering::computeRegisterProperties() {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000609 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 "Too many value types for ValueTypeActions to hold!");
611
612 // Everything defaults to needing one register.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000613 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614 NumRegistersForVT[i] = 1;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000615 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 }
617 // ...except isVoid, which doesn't need any registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000618 NumRegistersForVT[MVT::isVoid] = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619
620 // Find the largest integer register class.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000621 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000623 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624
625 // Every integer value type larger than this largest register takes twice as
626 // many registers to represent as the previous ValueType.
Duncan Sands92c43912008-06-06 12:08:01 +0000627 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman3bab1f72009-09-23 21:02:20 +0000628 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
629 if (!ExpandedVT.isInteger())
Duncan Sands92c43912008-06-06 12:08:01 +0000630 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000632 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
633 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman3bab1f72009-09-23 21:02:20 +0000634 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635 }
636
637 // Inspect all of the ValueType's smaller than the largest integer
638 // register to see which ones need promotion.
Duncan Sands92c43912008-06-06 12:08:01 +0000639 unsigned LegalIntReg = LargestIntReg;
640 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000641 IntReg >= (unsigned)MVT::i1; --IntReg) {
642 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands92c43912008-06-06 12:08:01 +0000643 if (isTypeLegal(IVT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644 LegalIntReg = IntReg;
645 } else {
Duncan Sands92c43912008-06-06 12:08:01 +0000646 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000647 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands92c43912008-06-06 12:08:01 +0000648 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649 }
650 }
651
Dale Johannesenac77b272007-10-05 20:04:43 +0000652 // ppcf128 type is really two f64's.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000653 if (!isTypeLegal(MVT::ppcf128)) {
654 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
655 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
656 TransformToType[MVT::ppcf128] = MVT::f64;
657 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesenac77b272007-10-05 20:04:43 +0000658 }
659
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 // Decide how to handle f64. If the target does not have native f64 support,
661 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000662 if (!isTypeLegal(MVT::f64)) {
663 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
664 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
665 TransformToType[MVT::f64] = MVT::i64;
666 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667 }
668
669 // Decide how to handle f32. If the target does not have native support for
670 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000671 if (!isTypeLegal(MVT::f32)) {
672 if (isTypeLegal(MVT::f64)) {
673 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
674 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
675 TransformToType[MVT::f32] = MVT::f64;
676 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000678 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
679 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
680 TransformToType[MVT::f32] = MVT::i32;
681 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 }
683 }
684
685 // Loop over all of the vector value types to see which need transformations.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000686 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
687 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson77f4eb52009-08-12 00:36:31 +0000688 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands92c43912008-06-06 12:08:01 +0000689 if (!isTypeLegal(VT)) {
Owen Anderson77f4eb52009-08-12 00:36:31 +0000690 MVT IntermediateVT;
691 EVT RegisterVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692 unsigned NumIntermediates;
693 NumRegistersForVT[i] =
Owen Anderson77f4eb52009-08-12 00:36:31 +0000694 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
695 RegisterVT, this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang26342922008-12-18 20:03:17 +0000697
698 // Determine if there is a legal wider type.
699 bool IsLegalWiderType = false;
Owen Andersonac9de032009-08-10 22:56:29 +0000700 EVT EltVT = VT.getVectorElementType();
Mon P Wang26342922008-12-18 20:03:17 +0000701 unsigned NElts = VT.getVectorNumElements();
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000702 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
703 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang26342922008-12-18 20:03:17 +0000704 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
Mon P Wang84889a92010-01-24 00:24:43 +0000705 SVT.getVectorNumElements() > NElts && NElts != 1) {
Mon P Wang26342922008-12-18 20:03:17 +0000706 TransformToType[i] = SVT;
707 ValueTypeActions.setTypeAction(VT, Promote);
708 IsLegalWiderType = true;
709 break;
710 }
711 }
712 if (!IsLegalWiderType) {
Owen Andersonac9de032009-08-10 22:56:29 +0000713 EVT NVT = VT.getPow2VectorType();
Mon P Wang26342922008-12-18 20:03:17 +0000714 if (NVT == VT) {
715 // Type is already a power of 2. The default action is to split.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000716 TransformToType[i] = MVT::Other;
Mon P Wang26342922008-12-18 20:03:17 +0000717 ValueTypeActions.setTypeAction(VT, Expand);
718 } else {
719 TransformToType[i] = NVT;
720 ValueTypeActions.setTypeAction(VT, Promote);
721 }
722 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 }
724 }
725}
726
727const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
728 return NULL;
729}
730
Scott Michel502151f2008-03-10 15:42:14 +0000731
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000732MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson35b47072009-08-13 21:58:54 +0000733 return PointerTy.SimpleTy;
Scott Michel502151f2008-03-10 15:42:14 +0000734}
735
Sanjiv Gupta10619612009-12-28 02:40:33 +0000736MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
737 return MVT::i32; // return the default value
738}
739
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000741/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
742/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
743/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744///
745/// This method returns the number of registers needed, and the VT for each
746/// register. It also returns the VT and quantity of the intermediate values
747/// before they are promoted/expanded.
748///
Owen Anderson77f4eb52009-08-12 00:36:31 +0000749unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersonac9de032009-08-10 22:56:29 +0000750 EVT &IntermediateVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 unsigned &NumIntermediates,
Owen Anderson77f4eb52009-08-12 00:36:31 +0000752 EVT &RegisterVT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753 // Figure out the right, legal destination reg to copy into.
Duncan Sands92c43912008-06-06 12:08:01 +0000754 unsigned NumElts = VT.getVectorNumElements();
Owen Andersonac9de032009-08-10 22:56:29 +0000755 EVT EltTy = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756
757 unsigned NumVectorRegs = 1;
758
Nate Begeman3d83c3f2007-11-27 19:28:48 +0000759 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
760 // could break down into LHS/RHS like LegalizeDAG does.
761 if (!isPowerOf2_32(NumElts)) {
762 NumVectorRegs = NumElts;
763 NumElts = 1;
764 }
765
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000766 // Divide the input until we get to a supported size. This will always
767 // end with a scalar if the target doesn't support vectors.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000768 while (NumElts > 1 && !isTypeLegal(
769 EVT::getVectorVT(Context, EltTy, NumElts))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770 NumElts >>= 1;
771 NumVectorRegs <<= 1;
772 }
773
774 NumIntermediates = NumVectorRegs;
775
Owen Anderson77f4eb52009-08-12 00:36:31 +0000776 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 if (!isTypeLegal(NewVT))
778 NewVT = EltTy;
779 IntermediateVT = NewVT;
780
Owen Anderson77f4eb52009-08-12 00:36:31 +0000781 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782 RegisterVT = DestVT;
Duncan Sandsec142ee2008-06-08 20:54:56 +0000783 if (DestVT.bitsLT(NewVT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 // Value is expanded, e.g. i64 -> i16.
Duncan Sands92c43912008-06-06 12:08:01 +0000785 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 } else {
787 // Otherwise, promotion or legal types use the same number of registers as
788 // the vector decimated to the appropriate level.
789 return NumVectorRegs;
790 }
791
792 return 1;
793}
794
Mon P Wang1448aad2008-10-30 08:01:45 +0000795/// getWidenVectorType: given a vector type, returns the type to widen to
796/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000797/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wanga5a239f2008-11-06 05:31:54 +0000798/// When and where to widen is target dependent based on the cost of
Mon P Wang1448aad2008-10-30 08:01:45 +0000799/// scalarizing vs using the wider vector type.
Owen Andersonac9de032009-08-10 22:56:29 +0000800EVT TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang1448aad2008-10-30 08:01:45 +0000801 assert(VT.isVector());
802 if (isTypeLegal(VT))
803 return VT;
804
805 // Default is not to widen until moved to LegalizeTypes
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000806 return MVT::Other;
Mon P Wang1448aad2008-10-30 08:01:45 +0000807}
808
Evan Cheng9b5992a2008-01-24 00:22:01 +0000809/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen88945f82008-02-28 22:31:51 +0000810/// function arguments in the caller parameter area. This is the actual
811/// alignment, not its logarithm.
Evan Cheng9b5992a2008-01-24 00:22:01 +0000812unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen88945f82008-02-28 22:31:51 +0000813 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng9b5992a2008-01-24 00:22:01 +0000814}
815
Chris Lattner1d196bc2010-01-25 23:26:13 +0000816/// getJumpTableEncoding - Return the entry encoding for a jump table in the
817/// current function. The returned value is a member of the
818/// MachineJumpTableInfo::JTEntryKind enum.
819unsigned TargetLowering::getJumpTableEncoding() const {
820 // In non-pic modes, just use the address of a block.
821 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
822 return MachineJumpTableInfo::EK_BlockAddress;
823
824 // In PIC mode, if the target supports a GPRel32 directive, use it.
825 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
826 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
827
828 // Otherwise, use a label difference.
829 return MachineJumpTableInfo::EK_LabelDifference32;
830}
831
Dan Gohman8181bd12008-07-27 21:46:04 +0000832SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
833 SelectionDAG &DAG) const {
Chris Lattneraf706422010-01-26 06:53:37 +0000834 // If our PIC model is GP relative, use the global offset table as the base.
835 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000836 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +0000837 return Table;
838}
839
Chris Lattner9f5b9c12010-01-26 05:30:30 +0000840/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
841/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
842/// MCExpr.
843const MCExpr *
Chris Lattner541d8902010-01-26 06:28:43 +0000844TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
845 unsigned JTI,MCContext &Ctx) const{
Chris Lattner978b9772010-01-26 05:58:28 +0000846 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner541d8902010-01-26 06:28:43 +0000847 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner9f5b9c12010-01-26 05:30:30 +0000848}
849
Dan Gohman36322c72008-10-18 02:06:02 +0000850bool
851TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
852 // Assume that everything is safe in static mode.
853 if (getTargetMachine().getRelocationModel() == Reloc::Static)
854 return true;
855
856 // In dynamic-no-pic mode, assume that known defined values are safe.
857 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
858 GA &&
859 !GA->getGlobal()->isDeclaration() &&
Duncan Sands19d161f2009-03-07 15:45:40 +0000860 !GA->getGlobal()->isWeakForLinker())
Dan Gohman36322c72008-10-18 02:06:02 +0000861 return true;
862
863 // Otherwise assume nothing is safe.
864 return false;
865}
866
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867//===----------------------------------------------------------------------===//
868// Optimization Methods
869//===----------------------------------------------------------------------===//
870
871/// ShrinkDemandedConstant - Check to see if the specified operand of the
872/// specified instruction is a constant integer. If so, check to see if there
873/// are any bits set in the constant that are not demanded. If so, shrink the
874/// constant and return true.
Dan Gohman8181bd12008-07-27 21:46:04 +0000875bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman11607792008-02-27 00:25:32 +0000876 const APInt &Demanded) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000877 DebugLoc dl = Op.getDebugLoc();
Bill Wendlinge16c4332009-03-04 00:18:06 +0000878
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohman22cefb02009-01-29 01:59:02 +0000880 switch (Op.getOpcode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 default: break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 case ISD::XOR:
Bill Wendlinge16c4332009-03-04 00:18:06 +0000883 case ISD::AND:
884 case ISD::OR: {
885 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
886 if (!C) return false;
887
888 if (Op.getOpcode() == ISD::XOR &&
889 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
890 return false;
891
892 // if we can expand it to have all bits set, do it
893 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersonac9de032009-08-10 22:56:29 +0000894 EVT VT = Op.getValueType();
Bill Wendlinge16c4332009-03-04 00:18:06 +0000895 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
896 DAG.getConstant(Demanded &
897 C->getAPIntValue(),
898 VT));
899 return CombineTo(Op, New);
900 }
901
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902 break;
903 }
Bill Wendlinge16c4332009-03-04 00:18:06 +0000904 }
905
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 return false;
907}
908
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000909/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
910/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
911/// cast, but it could be generalized for targets with other types of
912/// implicit widening casts.
913bool
914TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
915 unsigned BitWidth,
916 const APInt &Demanded,
917 DebugLoc dl) {
918 assert(Op.getNumOperands() == 2 &&
919 "ShrinkDemandedOp only supports binary operators!");
920 assert(Op.getNode()->getNumValues() == 1 &&
921 "ShrinkDemandedOp only supports nodes with one result!");
922
923 // Don't do this if the node has another user, which may require the
924 // full value.
925 if (!Op.getNode()->hasOneUse())
926 return false;
927
928 // Search for the smallest integer type with free casts to and from
929 // Op's type. For expedience, just check power-of-2 integer types.
930 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
931 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
932 if (!isPowerOf2_32(SmallVTBits))
933 SmallVTBits = NextPowerOf2(SmallVTBits);
934 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson77f4eb52009-08-12 00:36:31 +0000935 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000936 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
937 TLI.isZExtFree(SmallVT, Op.getValueType())) {
938 // We found a type with free casts.
939 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
940 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
941 Op.getNode()->getOperand(0)),
942 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
943 Op.getNode()->getOperand(1)));
944 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
945 return CombineTo(Op, Z);
946 }
947 }
948 return false;
949}
950
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
952/// DemandedMask bits of the result of Op are ever used downstream. If we can
953/// use this information to simplify Op, create a new simplified DAG node and
954/// return true, returning the original and new nodes in Old and New. Otherwise,
955/// analyze the expression and return a mask of KnownOne and KnownZero bits for
956/// the expression (used to simplify the caller). The KnownZero/One bits may
957/// only be accurate for those bits in the DemandedMask.
Dan Gohman8181bd12008-07-27 21:46:04 +0000958bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman11607792008-02-27 00:25:32 +0000959 const APInt &DemandedMask,
960 APInt &KnownZero,
961 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000962 TargetLoweringOpt &TLO,
963 unsigned Depth) const {
Dan Gohman11607792008-02-27 00:25:32 +0000964 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman9d501bd2009-12-11 21:31:27 +0000965 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman11607792008-02-27 00:25:32 +0000966 "Mask size mismatches value type size!");
967 APInt NewMask = DemandedMask;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +0000968 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969
Dan Gohman11607792008-02-27 00:25:32 +0000970 // Don't know anything.
971 KnownZero = KnownOne = APInt(BitWidth, 0);
972
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 // Other users may use these bits.
Gabor Greif1c80d112008-08-28 21:40:38 +0000974 if (!Op.getNode()->hasOneUse()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975 if (Depth != 0) {
976 // If not at the root, Just compute the KnownZero/KnownOne bits to
977 // simplify things downstream.
978 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
979 return false;
980 }
981 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman11607792008-02-27 00:25:32 +0000982 // just set the NewMask to all bits.
983 NewMask = APInt::getAllOnesValue(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984 } else if (DemandedMask == 0) {
985 // Not demanding any bits from Op.
986 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen9bfc0172009-02-06 23:05:02 +0000987 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988 return false;
989 } else if (Depth == 6) { // Limit search depth.
990 return false;
991 }
992
Dan Gohman11607792008-02-27 00:25:32 +0000993 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994 switch (Op.getOpcode()) {
995 case ISD::Constant:
996 // We know all of the bits for a constant!
Dan Gohman11607792008-02-27 00:25:32 +0000997 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
998 KnownZero = ~KnownOne & NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999 return false; // Don't fall through, will infinitely loop.
1000 case ISD::AND:
1001 // If the RHS is a constant, check to see if the LHS would be zero without
1002 // using the bits from the RHS. Below, we use knowledge about the RHS to
1003 // simplify the LHS, here we're using information from the LHS to simplify
1004 // the RHS.
1005 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman11607792008-02-27 00:25:32 +00001006 APInt LHSZero, LHSOne;
1007 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008 LHSZero, LHSOne, Depth+1);
1009 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman11607792008-02-27 00:25:32 +00001010 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 return TLO.CombineTo(Op, Op.getOperand(0));
1012 // If any of the set bits in the RHS are known zero on the LHS, shrink
1013 // the constant.
Dan Gohman11607792008-02-27 00:25:32 +00001014 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 return true;
1016 }
1017
Dan Gohman11607792008-02-27 00:25:32 +00001018 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019 KnownOne, TLO, Depth+1))
1020 return true;
1021 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001022 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 KnownZero2, KnownOne2, TLO, Depth+1))
1024 return true;
1025 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1026
1027 // If all of the demanded bits are known one on one side, return the other.
1028 // These bits cannot contribute to the result of the 'and'.
Dan Gohman11607792008-02-27 00:25:32 +00001029 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman11607792008-02-27 00:25:32 +00001031 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 return TLO.CombineTo(Op, Op.getOperand(1));
1033 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman11607792008-02-27 00:25:32 +00001034 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1036 // If the RHS is a constant, see if we can simplify it.
Dan Gohman11607792008-02-27 00:25:32 +00001037 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 return true;
Dan Gohman4cedb1c2009-04-08 00:15:30 +00001039 // If the operation can be done in a smaller type, do so.
Evan Cheng095dac22010-01-06 19:38:29 +00001040 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman4cedb1c2009-04-08 00:15:30 +00001041 return true;
1042
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 // Output known-1 bits are only known if set in both the LHS & RHS.
1044 KnownOne &= KnownOne2;
1045 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1046 KnownZero |= KnownZero2;
1047 break;
1048 case ISD::OR:
Dan Gohman11607792008-02-27 00:25:32 +00001049 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 KnownOne, TLO, Depth+1))
1051 return true;
1052 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001053 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054 KnownZero2, KnownOne2, TLO, Depth+1))
1055 return true;
1056 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1057
1058 // If all of the demanded bits are known zero on one side, return the other.
1059 // These bits cannot contribute to the result of the 'or'.
Dan Gohman11607792008-02-27 00:25:32 +00001060 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001061 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman11607792008-02-27 00:25:32 +00001062 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 return TLO.CombineTo(Op, Op.getOperand(1));
1064 // If all of the potentially set bits on one side are known to be set on
1065 // the other side, just use the 'other' side.
Dan Gohman11607792008-02-27 00:25:32 +00001066 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman11607792008-02-27 00:25:32 +00001068 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 return TLO.CombineTo(Op, Op.getOperand(1));
1070 // If the RHS is a constant, see if we can simplify it.
Dan Gohman11607792008-02-27 00:25:32 +00001071 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072 return true;
Dan Gohman4cedb1c2009-04-08 00:15:30 +00001073 // If the operation can be done in a smaller type, do so.
Evan Cheng095dac22010-01-06 19:38:29 +00001074 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman4cedb1c2009-04-08 00:15:30 +00001075 return true;
1076
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077 // Output known-0 bits are only known if clear in both the LHS & RHS.
1078 KnownZero &= KnownZero2;
1079 // Output known-1 are known to be set if set in either the LHS | RHS.
1080 KnownOne |= KnownOne2;
1081 break;
1082 case ISD::XOR:
Dan Gohman11607792008-02-27 00:25:32 +00001083 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 KnownOne, TLO, Depth+1))
1085 return true;
1086 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001087 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 KnownOne2, TLO, Depth+1))
1089 return true;
1090 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1091
1092 // If all of the demanded bits are known zero on one side, return the other.
1093 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman11607792008-02-27 00:25:32 +00001094 if ((KnownZero & NewMask) == NewMask)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman11607792008-02-27 00:25:32 +00001096 if ((KnownZero2 & NewMask) == NewMask)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman4cedb1c2009-04-08 00:15:30 +00001098 // If the operation can be done in a smaller type, do so.
Evan Cheng095dac22010-01-06 19:38:29 +00001099 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman4cedb1c2009-04-08 00:15:30 +00001100 return true;
1101
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 // If all of the unknown bits are known to be zero on one side or the other
1103 // (but not both) turn this into an *inclusive* or.
1104 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman11607792008-02-27 00:25:32 +00001105 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen175fdef2009-02-06 21:50:26 +00001106 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 Op.getOperand(0),
1108 Op.getOperand(1)));
1109
1110 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1111 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1112 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1113 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1114
1115 // If all of the demanded bits on one side are known, and all of the set
1116 // bits on that side are also known to be set on the other side, turn this
1117 // into an AND, as we know the bits will be cleared.
1118 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman11607792008-02-27 00:25:32 +00001119 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersonac9de032009-08-10 22:56:29 +00001121 EVT VT = Op.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001122 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesen38496eb2009-02-03 00:47:48 +00001123 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1124 Op.getOperand(0), ANDC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125 }
1126 }
1127
1128 // If the RHS is a constant, see if we can simplify it.
Edwin Török405b2432008-04-06 21:23:02 +00001129 // for XOR, we prefer to force bits to 1 if they will make a -1.
1130 // if we can't force bits, try to shrink constant
1131 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1132 APInt Expanded = C->getAPIntValue() | (~NewMask);
1133 // if we can expand it to have all bits set, do it
1134 if (Expanded.isAllOnesValue()) {
1135 if (Expanded != C->getAPIntValue()) {
Owen Andersonac9de032009-08-10 22:56:29 +00001136 EVT VT = Op.getValueType();
Dale Johannesen38496eb2009-02-03 00:47:48 +00001137 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Edwin Török405b2432008-04-06 21:23:02 +00001138 TLO.DAG.getConstant(Expanded, VT));
1139 return TLO.CombineTo(Op, New);
1140 }
1141 // if it already has all the bits set, nothing to change
1142 // but don't shrink either!
1143 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1144 return true;
1145 }
1146 }
1147
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 KnownZero = KnownZeroOut;
1149 KnownOne = KnownOneOut;
1150 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151 case ISD::SELECT:
Dan Gohman11607792008-02-27 00:25:32 +00001152 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153 KnownOne, TLO, Depth+1))
1154 return true;
Dan Gohman11607792008-02-27 00:25:32 +00001155 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156 KnownOne2, TLO, Depth+1))
1157 return true;
1158 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1159 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1160
1161 // If the operands are constants, see if we can simplify them.
Dan Gohman11607792008-02-27 00:25:32 +00001162 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163 return true;
1164
1165 // Only known if known in both the LHS and RHS.
1166 KnownOne &= KnownOne2;
1167 KnownZero &= KnownZero2;
1168 break;
1169 case ISD::SELECT_CC:
Dan Gohman11607792008-02-27 00:25:32 +00001170 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171 KnownOne, TLO, Depth+1))
1172 return true;
Dan Gohman11607792008-02-27 00:25:32 +00001173 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174 KnownOne2, TLO, Depth+1))
1175 return true;
1176 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1177 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1178
1179 // If the operands are constants, see if we can simplify them.
Dan Gohman11607792008-02-27 00:25:32 +00001180 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181 return true;
1182
1183 // Only known if known in both the LHS and RHS.
1184 KnownOne &= KnownOne2;
1185 KnownZero &= KnownZero2;
1186 break;
1187 case ISD::SHL:
1188 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001189 unsigned ShAmt = SA->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00001190 SDValue InOp = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191
Dan Gohman11607792008-02-27 00:25:32 +00001192 // If the shift count is an invalid immediate, don't do anything.
1193 if (ShAmt >= BitWidth)
1194 break;
1195
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1197 // single shift. We can do this if the bottom bits (which are shifted
1198 // out) are never demanded.
1199 if (InOp.getOpcode() == ISD::SRL &&
1200 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman11607792008-02-27 00:25:32 +00001201 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001202 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001203 unsigned Opc = ISD::SHL;
1204 int Diff = ShAmt-C1;
1205 if (Diff < 0) {
1206 Diff = -Diff;
1207 Opc = ISD::SRL;
1208 }
1209
Dan Gohman8181bd12008-07-27 21:46:04 +00001210 SDValue NewSA =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersonac9de032009-08-10 22:56:29 +00001212 EVT VT = Op.getValueType();
Dale Johannesen38496eb2009-02-03 00:47:48 +00001213 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 InOp.getOperand(0), NewSA));
1215 }
1216 }
1217
Dan Gohman11607792008-02-27 00:25:32 +00001218 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219 KnownZero, KnownOne, TLO, Depth+1))
1220 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001221 KnownZero <<= SA->getZExtValue();
1222 KnownOne <<= SA->getZExtValue();
Dan Gohman11607792008-02-27 00:25:32 +00001223 // low bits known zero.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001224 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225 }
1226 break;
1227 case ISD::SRL:
1228 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersonac9de032009-08-10 22:56:29 +00001229 EVT VT = Op.getValueType();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001230 unsigned ShAmt = SA->getZExtValue();
Duncan Sands92c43912008-06-06 12:08:01 +00001231 unsigned VTSize = VT.getSizeInBits();
Dan Gohman8181bd12008-07-27 21:46:04 +00001232 SDValue InOp = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233
Dan Gohman11607792008-02-27 00:25:32 +00001234 // If the shift count is an invalid immediate, don't do anything.
1235 if (ShAmt >= BitWidth)
1236 break;
1237
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1239 // single shift. We can do this if the top bits (which are shifted out)
1240 // are never demanded.
1241 if (InOp.getOpcode() == ISD::SHL &&
1242 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman11607792008-02-27 00:25:32 +00001243 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001244 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245 unsigned Opc = ISD::SRL;
1246 int Diff = ShAmt-C1;
1247 if (Diff < 0) {
1248 Diff = -Diff;
1249 Opc = ISD::SHL;
1250 }
1251
Dan Gohman8181bd12008-07-27 21:46:04 +00001252 SDValue NewSA =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesen38496eb2009-02-03 00:47:48 +00001254 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 InOp.getOperand(0), NewSA));
1256 }
1257 }
1258
1259 // Compute the new bits that are at the top now.
Dan Gohman11607792008-02-27 00:25:32 +00001260 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261 KnownZero, KnownOne, TLO, Depth+1))
1262 return true;
1263 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001264 KnownZero = KnownZero.lshr(ShAmt);
1265 KnownOne = KnownOne.lshr(ShAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001266
Dan Gohman11607792008-02-27 00:25:32 +00001267 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268 KnownZero |= HighBits; // High bits known zero.
1269 }
1270 break;
1271 case ISD::SRA:
Dan Gohman22cefb02009-01-29 01:59:02 +00001272 // If this is an arithmetic shift right and only the low-bit is set, we can
1273 // always convert this into a logical shr, even if the shift amount is
1274 // variable. The low bit of the shift cannot be an input sign bit unless
1275 // the shift amount is >= the size of the datatype, which is undefined.
1276 if (DemandedMask == 1)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001277 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohman22cefb02009-01-29 01:59:02 +00001278 Op.getOperand(0), Op.getOperand(1)));
1279
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersonac9de032009-08-10 22:56:29 +00001281 EVT VT = Op.getValueType();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001282 unsigned ShAmt = SA->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283
Dan Gohman11607792008-02-27 00:25:32 +00001284 // If the shift count is an invalid immediate, don't do anything.
1285 if (ShAmt >= BitWidth)
1286 break;
1287
1288 APInt InDemandedMask = (NewMask << ShAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001289
1290 // If any of the demanded bits are produced by the sign extension, we also
1291 // demand the input sign bit.
Dan Gohman11607792008-02-27 00:25:32 +00001292 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1293 if (HighBits.intersects(NewMask))
Dan Gohman9d501bd2009-12-11 21:31:27 +00001294 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295
1296 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
1297 KnownZero, KnownOne, TLO, Depth+1))
1298 return true;
1299 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001300 KnownZero = KnownZero.lshr(ShAmt);
1301 KnownOne = KnownOne.lshr(ShAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302
Dan Gohman11607792008-02-27 00:25:32 +00001303 // Handle the sign bit, adjusted to where it is now in the mask.
1304 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305
1306 // If the input sign bit is known to be zero, or if none of the top bits
1307 // are demanded, turn this into an unsigned shift right.
Dan Gohman11607792008-02-27 00:25:32 +00001308 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00001309 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1310 Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001311 Op.getOperand(1)));
Dan Gohman11607792008-02-27 00:25:32 +00001312 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 KnownOne |= HighBits;
1314 }
1315 }
1316 break;
1317 case ISD::SIGN_EXTEND_INREG: {
Owen Andersonac9de032009-08-10 22:56:29 +00001318 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319
1320 // Sign extension. Compute the demanded bits in the result that are not
1321 // present in the input.
Dan Gohman7196cb12010-01-09 02:13:55 +00001322 APInt NewBits =
1323 APInt::getHighBitsSet(BitWidth,
1324 BitWidth - EVT.getScalarType().getSizeInBits()) &
1325 NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326
1327 // If none of the extended bits are demanded, eliminate the sextinreg.
1328 if (NewBits == 0)
1329 return TLO.CombineTo(Op, Op.getOperand(0));
1330
Dan Gohman7196cb12010-01-09 02:13:55 +00001331 APInt InSignBit = APInt::getSignBit(EVT.getScalarType().getSizeInBits());
Dan Gohman11607792008-02-27 00:25:32 +00001332 InSignBit.zext(BitWidth);
Dan Gohman7196cb12010-01-09 02:13:55 +00001333 APInt InputDemandedBits =
1334 APInt::getLowBitsSet(BitWidth,
1335 EVT.getScalarType().getSizeInBits()) &
1336 NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337
1338 // Since the sign extended bits are demanded, we know that the sign
1339 // bit is demanded.
1340 InputDemandedBits |= InSignBit;
1341
1342 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1343 KnownZero, KnownOne, TLO, Depth+1))
1344 return true;
1345 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1346
1347 // If the sign bit of the input is known set or clear, then we know the
1348 // top bits of the result.
1349
1350 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman11607792008-02-27 00:25:32 +00001351 if (KnownZero.intersects(InSignBit))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352 return TLO.CombineTo(Op,
Dale Johannesen38496eb2009-02-03 00:47:48 +00001353 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001354
Dan Gohman11607792008-02-27 00:25:32 +00001355 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001356 KnownOne |= NewBits;
1357 KnownZero &= ~NewBits;
1358 } else { // Input sign bit unknown
1359 KnownZero &= ~NewBits;
1360 KnownOne &= ~NewBits;
1361 }
1362 break;
1363 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364 case ISD::ZERO_EXTEND: {
Dan Gohman7196cb12010-01-09 02:13:55 +00001365 unsigned OperandBitWidth =
1366 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman11607792008-02-27 00:25:32 +00001367 APInt InMask = NewMask;
1368 InMask.trunc(OperandBitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369
1370 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman11607792008-02-27 00:25:32 +00001371 APInt NewBits =
1372 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1373 if (!NewBits.intersects(NewMask))
Dale Johannesen38496eb2009-02-03 00:47:48 +00001374 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375 Op.getValueType(),
1376 Op.getOperand(0)));
1377
Dan Gohman11607792008-02-27 00:25:32 +00001378 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379 KnownZero, KnownOne, TLO, Depth+1))
1380 return true;
1381 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001382 KnownZero.zext(BitWidth);
1383 KnownOne.zext(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001384 KnownZero |= NewBits;
1385 break;
1386 }
1387 case ISD::SIGN_EXTEND: {
Owen Andersonac9de032009-08-10 22:56:29 +00001388 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohman7196cb12010-01-09 02:13:55 +00001389 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman11607792008-02-27 00:25:32 +00001390 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman343b4d92008-03-11 21:29:43 +00001391 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman11607792008-02-27 00:25:32 +00001392 APInt NewBits = ~InMask & NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001393
1394 // If none of the top bits are demanded, convert this into an any_extend.
1395 if (NewBits == 0)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001396 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1397 Op.getValueType(),
1398 Op.getOperand(0)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001399
1400 // Since some of the sign extended bits are demanded, we know that the sign
1401 // bit is demanded.
Dan Gohman11607792008-02-27 00:25:32 +00001402 APInt InDemandedBits = InMask & NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001403 InDemandedBits |= InSignBit;
Dan Gohman11607792008-02-27 00:25:32 +00001404 InDemandedBits.trunc(InBits);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001405
1406 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1407 KnownOne, TLO, Depth+1))
1408 return true;
Dan Gohman11607792008-02-27 00:25:32 +00001409 KnownZero.zext(BitWidth);
1410 KnownOne.zext(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411
1412 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman11607792008-02-27 00:25:32 +00001413 if (KnownZero.intersects(InSignBit))
Dale Johannesen38496eb2009-02-03 00:47:48 +00001414 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415 Op.getValueType(),
1416 Op.getOperand(0)));
1417
1418 // If the sign bit is known one, the top bits match.
Dan Gohman11607792008-02-27 00:25:32 +00001419 if (KnownOne.intersects(InSignBit)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 KnownOne |= NewBits;
1421 KnownZero &= ~NewBits;
1422 } else { // Otherwise, top bits aren't known.
1423 KnownOne &= ~NewBits;
1424 KnownZero &= ~NewBits;
1425 }
1426 break;
1427 }
1428 case ISD::ANY_EXTEND: {
Dan Gohman7196cb12010-01-09 02:13:55 +00001429 unsigned OperandBitWidth =
1430 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman11607792008-02-27 00:25:32 +00001431 APInt InMask = NewMask;
1432 InMask.trunc(OperandBitWidth);
1433 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001434 KnownZero, KnownOne, TLO, Depth+1))
1435 return true;
1436 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001437 KnownZero.zext(BitWidth);
1438 KnownOne.zext(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439 break;
1440 }
1441 case ISD::TRUNCATE: {
1442 // Simplify the input, using demanded bit information, and compute the known
1443 // zero/one bits live out.
Dan Gohman11607792008-02-27 00:25:32 +00001444 APInt TruncMask = NewMask;
1445 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1446 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 KnownZero, KnownOne, TLO, Depth+1))
1448 return true;
Dan Gohman11607792008-02-27 00:25:32 +00001449 KnownZero.trunc(BitWidth);
1450 KnownOne.trunc(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451
1452 // If the input is only used by this truncate, see if we can shrink it based
1453 // on the known demanded bits.
Gabor Greif1c80d112008-08-28 21:40:38 +00001454 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001455 SDValue In = Op.getOperand(0);
Dan Gohman11607792008-02-27 00:25:32 +00001456 unsigned InBitWidth = In.getValueSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001457 switch (In.getOpcode()) {
1458 default: break;
1459 case ISD::SRL:
1460 // Shrink SRL by a constant if none of the high bits shifted in are
1461 // demanded.
1462 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman11607792008-02-27 00:25:32 +00001463 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1464 InBitWidth - BitWidth);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001465 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman11607792008-02-27 00:25:32 +00001466 HighBits.trunc(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001468 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469 // None of the shifted in bits are needed. Add a truncate of the
1470 // shift input, then shift it.
Dale Johannesen38496eb2009-02-03 00:47:48 +00001471 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472 Op.getValueType(),
1473 In.getOperand(0));
Dale Johannesen38496eb2009-02-03 00:47:48 +00001474 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1475 Op.getValueType(),
1476 NewTrunc,
1477 In.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001478 }
1479 }
1480 break;
1481 }
1482 }
1483
1484 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 break;
1486 }
1487 case ISD::AssertZext: {
Owen Andersonac9de032009-08-10 22:56:29 +00001488 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman11607792008-02-27 00:25:32 +00001489 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands92c43912008-06-06 12:08:01 +00001490 VT.getSizeInBits());
Dan Gohman11607792008-02-27 00:25:32 +00001491 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001492 KnownZero, KnownOne, TLO, Depth+1))
1493 return true;
1494 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001495 KnownZero |= ~InMask & NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496 break;
1497 }
Chris Lattner516731f2007-12-22 21:35:38 +00001498 case ISD::BIT_CONVERT:
1499#if 0
1500 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1501 // is demanded, turn this into a FGETSIGN.
Owen Andersonac9de032009-08-10 22:56:29 +00001502 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001503 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1504 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner516731f2007-12-22 21:35:38 +00001505 // Only do this xform if FGETSIGN is valid or if before legalize.
1506 if (!TLO.AfterLegalize ||
1507 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1508 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1509 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman8181bd12008-07-27 21:46:04 +00001510 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner516731f2007-12-22 21:35:38 +00001511 Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00001512 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001513 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner516731f2007-12-22 21:35:38 +00001514 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1515 Sign, ShAmt));
1516 }
1517 }
1518#endif
1519 break;
Dan Gohman4cedb1c2009-04-08 00:15:30 +00001520 case ISD::ADD:
1521 case ISD::MUL:
1522 case ISD::SUB: {
1523 // Add, Sub, and Mul don't demand any bits in positions beyond that
1524 // of the highest bit demanded of them.
1525 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1526 BitWidth - NewMask.countLeadingZeros());
1527 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1528 KnownOne2, TLO, Depth+1))
1529 return true;
1530 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1531 KnownOne2, TLO, Depth+1))
1532 return true;
1533 // See if the operation should be performed at a smaller bit width.
Evan Cheng095dac22010-01-06 19:38:29 +00001534 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman4cedb1c2009-04-08 00:15:30 +00001535 return true;
1536 }
1537 // FALL THROUGH
Dan Gohman9a77bb62008-05-06 00:53:29 +00001538 default:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001539 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman11607792008-02-27 00:25:32 +00001540 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001541 break;
1542 }
1543
1544 // If we know the value of all of the demanded bits, return this as a
1545 // constant.
Dan Gohman11607792008-02-27 00:25:32 +00001546 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1548
1549 return false;
1550}
1551
1552/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1553/// in Mask are known to be either zero or one and return them in the
1554/// KnownZero/KnownOne bitsets.
Dan Gohman8181bd12008-07-27 21:46:04 +00001555void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00001556 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00001557 APInt &KnownZero,
1558 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001559 const SelectionDAG &DAG,
1560 unsigned Depth) const {
1561 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1562 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1563 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1564 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1565 "Should use MaskedValueIsZero if you don't know whether Op"
1566 " is a target node!");
Dan Gohmand0dfc772008-02-13 22:28:48 +00001567 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001568}
1569
1570/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1571/// targets that want to expose additional information about sign bits to the
1572/// DAG Combiner.
Dan Gohman8181bd12008-07-27 21:46:04 +00001573unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 unsigned Depth) const {
1575 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1576 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1577 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1578 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1579 "Should use ComputeNumSignBits if you don't know whether Op"
1580 " is a target node!");
1581 return 1;
1582}
1583
Dan Gohmanfaab1fb2009-02-15 23:59:32 +00001584/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1585/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1586/// determine which bit is set.
1587///
Dale Johannesen0ca3f132009-02-11 19:19:41 +00001588static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanfaab1fb2009-02-15 23:59:32 +00001589 // A left-shift of a constant one will have exactly one bit set, because
1590 // shifting the bit off the end is undefined.
1591 if (Val.getOpcode() == ISD::SHL)
1592 if (ConstantSDNode *C =
1593 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1594 if (C->getAPIntValue() == 1)
1595 return true;
Dan Gohman22cefb02009-01-29 01:59:02 +00001596
Dan Gohmanfaab1fb2009-02-15 23:59:32 +00001597 // Similarly, a right-shift of a constant sign-bit will have exactly
1598 // one bit set.
1599 if (Val.getOpcode() == ISD::SRL)
1600 if (ConstantSDNode *C =
1601 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1602 if (C->getAPIntValue().isSignBit())
1603 return true;
1604
1605 // More could be done here, though the above checks are enough
1606 // to handle some common cases.
1607
1608 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersonac9de032009-08-10 22:56:29 +00001609 EVT OpVT = Val.getValueType();
Dan Gohman22cefb02009-01-29 01:59:02 +00001610 unsigned BitWidth = OpVT.getSizeInBits();
1611 APInt Mask = APInt::getAllOnesValue(BitWidth);
1612 APInt KnownZero, KnownOne;
1613 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen0ca3f132009-02-11 19:19:41 +00001614 return (KnownZero.countPopulation() == BitWidth - 1) &&
1615 (KnownOne.countPopulation() == 1);
Dan Gohman22cefb02009-01-29 01:59:02 +00001616}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617
1618/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman8181bd12008-07-27 21:46:04 +00001619/// and cc. If it is unable to simplify it, return a null SDValue.
1620SDValue
Owen Andersonac9de032009-08-10 22:56:29 +00001621TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesen38496eb2009-02-03 00:47:48 +00001623 DAGCombinerInfo &DCI, DebugLoc dl) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001624 SelectionDAG &DAG = DCI.DAG;
Owen Anderson77f4eb52009-08-12 00:36:31 +00001625 LLVMContext &Context = *DAG.getContext();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001626
1627 // These setcc operations always fold.
1628 switch (Cond) {
1629 default: break;
1630 case ISD::SETFALSE:
1631 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1632 case ISD::SETTRUE:
1633 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1634 }
1635
Eli Friedman060189a2009-07-26 23:47:17 +00001636 if (isa<ConstantSDNode>(N0.getNode())) {
1637 // Ensure that the constant occurs on the RHS, and fold constant
1638 // comparisons.
1639 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1640 }
1641
Gabor Greif1c80d112008-08-28 21:40:38 +00001642 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohmand00055a2008-03-03 22:22:56 +00001643 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001644
Eli Friedman060189a2009-07-26 23:47:17 +00001645 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1646 // equality comparison, then we're just comparing whether X itself is
1647 // zero.
1648 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1649 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1650 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng746ff382010-01-07 20:58:44 +00001651 const APInt &ShAmt
1652 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman060189a2009-07-26 23:47:17 +00001653 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1654 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1655 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1656 // (srl (ctlz x), 5) == 0 -> X != 0
1657 // (srl (ctlz x), 5) != 1 -> X != 0
1658 Cond = ISD::SETNE;
1659 } else {
1660 // (srl (ctlz x), 5) != 0 -> X == 0
1661 // (srl (ctlz x), 5) == 1 -> X == 0
1662 Cond = ISD::SETEQ;
1663 }
1664 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1665 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1666 Zero, Cond);
1667 }
1668 }
1669
1670 // If the LHS is '(and load, const)', the RHS is 0,
1671 // the test is for equality or unsigned, and all 1 bits of the const are
1672 // in the same partial word, see if we can shorten the load.
1673 if (DCI.isBeforeLegalize() &&
1674 N0.getOpcode() == ISD::AND && C1 == 0 &&
1675 N0.getNode()->hasOneUse() &&
1676 isa<LoadSDNode>(N0.getOperand(0)) &&
1677 N0.getOperand(0).getNode()->hasOneUse() &&
1678 isa<ConstantSDNode>(N0.getOperand(1))) {
1679 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng746ff382010-01-07 20:58:44 +00001680 APInt bestMask;
Eli Friedman060189a2009-07-26 23:47:17 +00001681 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng746ff382010-01-07 20:58:44 +00001682 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedman060189a2009-07-26 23:47:17 +00001683 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng746ff382010-01-07 20:58:44 +00001684 unsigned maskWidth = origWidth;
Eli Friedman060189a2009-07-26 23:47:17 +00001685 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1686 // 8 bits, but have to be careful...
1687 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1688 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng746ff382010-01-07 20:58:44 +00001689 const APInt &Mask =
1690 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman060189a2009-07-26 23:47:17 +00001691 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng746ff382010-01-07 20:58:44 +00001692 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedman060189a2009-07-26 23:47:17 +00001693 for (unsigned offset=0; offset<origWidth/width; offset++) {
1694 if ((newMask & Mask) == Mask) {
1695 if (!TD->isLittleEndian())
1696 bestOffset = (origWidth/width - offset - 1) * (width/8);
1697 else
1698 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng746ff382010-01-07 20:58:44 +00001699 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedman060189a2009-07-26 23:47:17 +00001700 bestWidth = width;
1701 break;
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001702 }
Eli Friedman060189a2009-07-26 23:47:17 +00001703 newMask = newMask << width;
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001704 }
1705 }
1706 }
Eli Friedman060189a2009-07-26 23:47:17 +00001707 if (bestWidth) {
Owen Anderson77f4eb52009-08-12 00:36:31 +00001708 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedman060189a2009-07-26 23:47:17 +00001709 if (newVT.isRound()) {
Owen Andersonac9de032009-08-10 22:56:29 +00001710 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedman060189a2009-07-26 23:47:17 +00001711 SDValue Ptr = Lod->getBasePtr();
1712 if (bestOffset != 0)
1713 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1714 DAG.getConstant(bestOffset, PtrType));
1715 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1716 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1717 Lod->getSrcValue(),
1718 Lod->getSrcValueOffset() + bestOffset,
David Greene7c5a5062010-02-15 17:00:31 +00001719 false, false, NewAlign);
Eli Friedman060189a2009-07-26 23:47:17 +00001720 return DAG.getSetCC(dl, VT,
1721 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng746ff382010-01-07 20:58:44 +00001722 DAG.getConstant(bestMask.trunc(bestWidth),
1723 newVT)),
Eli Friedman060189a2009-07-26 23:47:17 +00001724 DAG.getConstant(0LL, newVT), Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725 }
Eli Friedman060189a2009-07-26 23:47:17 +00001726 }
1727 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001728
Eli Friedman060189a2009-07-26 23:47:17 +00001729 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1730 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1731 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1732
1733 // If the comparison constant has bits in the upper part, the
1734 // zero-extended value could never match.
1735 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1736 C1.getBitWidth() - InSize))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737 switch (Cond) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001738 case ISD::SETUGT:
1739 case ISD::SETUGE:
Eli Friedman060189a2009-07-26 23:47:17 +00001740 case ISD::SETEQ: return DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741 case ISD::SETULT:
Eli Friedman060189a2009-07-26 23:47:17 +00001742 case ISD::SETULE:
1743 case ISD::SETNE: return DAG.getConstant(1, VT);
1744 case ISD::SETGT:
1745 case ISD::SETGE:
1746 // True if the sign bit of C1 is set.
1747 return DAG.getConstant(C1.isNegative(), VT);
1748 case ISD::SETLT:
1749 case ISD::SETLE:
1750 // True if the sign bit of C1 isn't set.
1751 return DAG.getConstant(C1.isNonNegative(), VT);
1752 default:
Jakob Stoklund Olesenca037df2009-07-24 18:22:59 +00001753 break;
1754 }
Eli Friedman060189a2009-07-26 23:47:17 +00001755 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756
Eli Friedman060189a2009-07-26 23:47:17 +00001757 // Otherwise, we can perform the comparison with the low bits.
1758 switch (Cond) {
1759 case ISD::SETEQ:
1760 case ISD::SETNE:
1761 case ISD::SETUGT:
1762 case ISD::SETUGE:
1763 case ISD::SETULT:
1764 case ISD::SETULE: {
Owen Andersonac9de032009-08-10 22:56:29 +00001765 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedman060189a2009-07-26 23:47:17 +00001766 if (DCI.isBeforeLegalizeOps() ||
1767 (isOperationLegal(ISD::SETCC, newVT) &&
1768 getCondCodeAction(Cond, newVT)==Legal))
1769 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1770 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1771 Cond);
1772 break;
1773 }
1774 default:
1775 break; // todo, be more careful with signed comparisons
1776 }
1777 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1778 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersonac9de032009-08-10 22:56:29 +00001779 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedman060189a2009-07-26 23:47:17 +00001780 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersonac9de032009-08-10 22:56:29 +00001781 EVT ExtDstTy = N0.getValueType();
Eli Friedman060189a2009-07-26 23:47:17 +00001782 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1783
1784 // If the extended part has any inconsistent bits, it cannot ever
1785 // compare equal. In other words, they have to be all ones or all
1786 // zeros.
1787 APInt ExtBits =
1788 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1789 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1790 return DAG.getConstant(Cond == ISD::SETNE, VT);
1791
1792 SDValue ZextOp;
Owen Andersonac9de032009-08-10 22:56:29 +00001793 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedman060189a2009-07-26 23:47:17 +00001794 if (Op0Ty == ExtSrcTy) {
1795 ZextOp = N0.getOperand(0);
1796 } else {
1797 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1798 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1799 DAG.getConstant(Imm, Op0Ty));
1800 }
1801 if (!DCI.isCalledByLegalizer())
1802 DCI.AddToWorklist(ZextOp.getNode());
1803 // Otherwise, make this a use of a zext.
1804 return DAG.getSetCC(dl, VT, ZextOp,
1805 DAG.getConstant(C1 & APInt::getLowBitsSet(
1806 ExtDstTyBits,
1807 ExtSrcTyBits),
1808 ExtDstTy),
1809 Cond);
1810 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1811 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1812
1813 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1814 if (N0.getOpcode() == ISD::SETCC) {
Evan Cheng746ff382010-01-07 20:58:44 +00001815 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedman060189a2009-07-26 23:47:17 +00001816 if (TrueWhenTrue)
1817 return N0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818
Eli Friedman060189a2009-07-26 23:47:17 +00001819 // Invert the condition.
1820 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1821 CC = ISD::getSetCCInverse(CC,
1822 N0.getOperand(0).getValueType().isInteger());
1823 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001824 }
1825
Eli Friedman060189a2009-07-26 23:47:17 +00001826 if ((N0.getOpcode() == ISD::XOR ||
1827 (N0.getOpcode() == ISD::AND &&
1828 N0.getOperand(0).getOpcode() == ISD::XOR &&
1829 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1830 isa<ConstantSDNode>(N0.getOperand(1)) &&
1831 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1832 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1833 // can only do this if the top bits are known zero.
1834 unsigned BitWidth = N0.getValueSizeInBits();
1835 if (DAG.MaskedValueIsZero(N0,
1836 APInt::getHighBitsSet(BitWidth,
1837 BitWidth-1))) {
1838 // Okay, get the un-inverted input value.
1839 SDValue Val;
1840 if (N0.getOpcode() == ISD::XOR)
1841 Val = N0.getOperand(0);
1842 else {
1843 assert(N0.getOpcode() == ISD::AND &&
1844 N0.getOperand(0).getOpcode() == ISD::XOR);
1845 // ((X^1)&1)^1 -> X & 1
1846 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1847 N0.getOperand(0).getOperand(0),
1848 N0.getOperand(1));
1849 }
1850 return DAG.getSetCC(dl, VT, Val, N1,
1851 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1852 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001853 }
Eli Friedman060189a2009-07-26 23:47:17 +00001854 }
1855
1856 APInt MinVal, MaxVal;
1857 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1858 if (ISD::isSignedIntSetCC(Cond)) {
1859 MinVal = APInt::getSignedMinValue(OperandBitSize);
1860 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1861 } else {
1862 MinVal = APInt::getMinValue(OperandBitSize);
1863 MaxVal = APInt::getMaxValue(OperandBitSize);
1864 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001865
Eli Friedman060189a2009-07-26 23:47:17 +00001866 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1867 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1868 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1869 // X >= C0 --> X > (C0-1)
1870 return DAG.getSetCC(dl, VT, N0,
1871 DAG.getConstant(C1-1, N1.getValueType()),
1872 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1873 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001874
Eli Friedman060189a2009-07-26 23:47:17 +00001875 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1876 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1877 // X <= C0 --> X < (C0+1)
1878 return DAG.getSetCC(dl, VT, N0,
1879 DAG.getConstant(C1+1, N1.getValueType()),
1880 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1881 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001882
Eli Friedman060189a2009-07-26 23:47:17 +00001883 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1884 return DAG.getConstant(0, VT); // X < MIN --> false
1885 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1886 return DAG.getConstant(1, VT); // X >= MIN --> true
1887 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1888 return DAG.getConstant(0, VT); // X > MAX --> false
1889 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1890 return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001891
Eli Friedman060189a2009-07-26 23:47:17 +00001892 // Canonicalize setgt X, Min --> setne X, Min
1893 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1894 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1895 // Canonicalize setlt X, Max --> setne X, Max
1896 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1897 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001898
Eli Friedman060189a2009-07-26 23:47:17 +00001899 // If we have setult X, 1, turn it into seteq X, 0
1900 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1901 return DAG.getSetCC(dl, VT, N0,
1902 DAG.getConstant(MinVal, N0.getValueType()),
1903 ISD::SETEQ);
1904 // If we have setugt X, Max-1, turn it into seteq X, Max
1905 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1906 return DAG.getSetCC(dl, VT, N0,
1907 DAG.getConstant(MaxVal, N0.getValueType()),
1908 ISD::SETEQ);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001909
Eli Friedman060189a2009-07-26 23:47:17 +00001910 // If we have "setcc X, C0", check to see if we can shrink the immediate
1911 // by changing cc.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001912
Eli Friedman060189a2009-07-26 23:47:17 +00001913 // SETUGT X, SINTMAX -> SETLT X, 0
1914 if (Cond == ISD::SETUGT &&
1915 C1 == APInt::getSignedMaxValue(OperandBitSize))
1916 return DAG.getSetCC(dl, VT, N0,
1917 DAG.getConstant(0, N1.getValueType()),
1918 ISD::SETLT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001919
Eli Friedman060189a2009-07-26 23:47:17 +00001920 // SETULT X, SINTMIN -> SETGT X, -1
1921 if (Cond == ISD::SETULT &&
1922 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1923 SDValue ConstMinusOne =
1924 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1925 N1.getValueType());
1926 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1927 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001928
Eli Friedman060189a2009-07-26 23:47:17 +00001929 // Fold bit comparisons when we can.
1930 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Cheng095dac22010-01-06 19:38:29 +00001931 (VT == N0.getValueType() ||
1932 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1933 N0.getOpcode() == ISD::AND)
Eli Friedman060189a2009-07-26 23:47:17 +00001934 if (ConstantSDNode *AndRHS =
1935 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersonac9de032009-08-10 22:56:29 +00001936 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedman060189a2009-07-26 23:47:17 +00001937 getPointerTy() : getShiftAmountTy();
1938 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1939 // Perform the xform if the AND RHS is a single bit.
Evan Cheng746ff382010-01-07 20:58:44 +00001940 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Cheng095dac22010-01-06 19:38:29 +00001941 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1942 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng746ff382010-01-07 20:58:44 +00001943 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedman060189a2009-07-26 23:47:17 +00001944 }
Evan Cheng746ff382010-01-07 20:58:44 +00001945 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedman060189a2009-07-26 23:47:17 +00001946 // (X & 8) == 8 --> (X & 8) >> 3
1947 // Perform the xform if C1 is a single bit.
1948 if (C1.isPowerOf2()) {
Evan Cheng095dac22010-01-06 19:38:29 +00001949 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1950 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1951 DAG.getConstant(C1.logBase2(), ShiftTy)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001952 }
1953 }
Eli Friedman060189a2009-07-26 23:47:17 +00001954 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001955 }
1956
Gabor Greif1c80d112008-08-28 21:40:38 +00001957 if (isa<ConstantFPSDNode>(N0.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001958 // Constant fold or commute setcc.
Dale Johannesen38496eb2009-02-03 00:47:48 +00001959 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00001960 if (O.getNode()) return O;
1961 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner42184432007-12-29 08:37:08 +00001962 // If the RHS of an FP comparison is a constant, simplify it away in
1963 // some cases.
1964 if (CFP->getValueAPF().isNaN()) {
1965 // If an operand is known to be a nan, we can fold it.
1966 switch (ISD::getUnorderedFlavor(Cond)) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001967 default: llvm_unreachable("Unknown flavor!");
Chris Lattner42184432007-12-29 08:37:08 +00001968 case 0: // Known false.
1969 return DAG.getConstant(0, VT);
1970 case 1: // Known true.
1971 return DAG.getConstant(1, VT);
Chris Lattner0bcfea02007-12-30 21:21:10 +00001972 case 2: // Undefined.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00001973 return DAG.getUNDEF(VT);
Chris Lattner42184432007-12-29 08:37:08 +00001974 }
1975 }
1976
1977 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1978 // constant if knowing that the operand is non-nan is enough. We prefer to
1979 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1980 // materialize 0.0.
1981 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001982 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman2221f562009-09-26 15:24:17 +00001983
1984 // If the condition is not legal, see if we can find an equivalent one
1985 // which is legal.
1986 if (!isCondCodeLegal(Cond, N0.getValueType())) {
1987 // If the comparison was an awkward floating-point == or != and one of
1988 // the comparison operands is infinity or negative infinity, convert the
1989 // condition to a less-awkward <= or >=.
1990 if (CFP->getValueAPF().isInfinity()) {
1991 if (CFP->getValueAPF().isNegative()) {
1992 if (Cond == ISD::SETOEQ &&
1993 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
1994 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1995 if (Cond == ISD::SETUEQ &&
1996 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
1997 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1998 if (Cond == ISD::SETUNE &&
1999 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2000 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2001 if (Cond == ISD::SETONE &&
2002 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2003 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2004 } else {
2005 if (Cond == ISD::SETOEQ &&
2006 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2007 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2008 if (Cond == ISD::SETUEQ &&
2009 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2010 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2011 if (Cond == ISD::SETUNE &&
2012 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2013 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2014 if (Cond == ISD::SETONE &&
2015 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2016 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2017 }
2018 }
2019 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020 }
2021
2022 if (N0 == N1) {
2023 // We can always fold X == X for integer setcc's.
Duncan Sands92c43912008-06-06 12:08:01 +00002024 if (N0.getValueType().isInteger())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002025 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2026 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2027 if (UOF == 2) // FP operators that are undefined on NaNs.
2028 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2029 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2030 return DAG.getConstant(UOF, VT);
2031 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2032 // if it is not already.
2033 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2034 if (NewCond != Cond)
Dale Johannesen38496eb2009-02-03 00:47:48 +00002035 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002036 }
2037
2038 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands92c43912008-06-06 12:08:01 +00002039 N0.getValueType().isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002040 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2041 N0.getOpcode() == ISD::XOR) {
2042 // Simplify (X+Y) == (X+Z) --> Y == Z
2043 if (N0.getOpcode() == N1.getOpcode()) {
2044 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002045 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002046 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002047 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002048 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2049 // If X op Y == Y op X, try other combinations.
2050 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002051 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2052 Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002053 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002054 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2055 Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002056 }
2057 }
2058
2059 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2060 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2061 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greif1c80d112008-08-28 21:40:38 +00002062 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00002063 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002064 DAG.getConstant(RHSC->getAPIntValue()-
2065 LHSR->getAPIntValue(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 N0.getValueType()), Cond);
2067 }
2068
2069 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2070 if (N0.getOpcode() == ISD::XOR)
2071 // If we know that all of the inverted bits are zero, don't bother
2072 // performing the inversion.
Dan Gohman07961cd2008-02-25 21:11:39 +00002073 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2074 return
Dale Johannesen38496eb2009-02-03 00:47:48 +00002075 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman07961cd2008-02-25 21:11:39 +00002076 DAG.getConstant(LHSR->getAPIntValue() ^
2077 RHSC->getAPIntValue(),
2078 N0.getValueType()),
2079 Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002080 }
2081
2082 // Turn (C1-X) == C2 --> X == C1-C2
2083 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002084 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman07961cd2008-02-25 21:11:39 +00002085 return
Dale Johannesen38496eb2009-02-03 00:47:48 +00002086 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman07961cd2008-02-25 21:11:39 +00002087 DAG.getConstant(SUBC->getAPIntValue() -
2088 RHSC->getAPIntValue(),
2089 N0.getValueType()),
2090 Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002091 }
2092 }
2093 }
2094
2095 // Simplify (X+Z) == X --> Z == 0
2096 if (N0.getOperand(0) == N1)
Dale Johannesen38496eb2009-02-03 00:47:48 +00002097 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002098 DAG.getConstant(0, N0.getValueType()), Cond);
2099 if (N0.getOperand(1) == N1) {
2100 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002101 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002102 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greif1c80d112008-08-28 21:40:38 +00002103 else if (N0.getNode()->hasOneUse()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002104 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2105 // (Z-X) == X --> Z == X<<1
Dale Johannesen38496eb2009-02-03 00:47:48 +00002106 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002107 N1,
2108 DAG.getConstant(1, getShiftAmountTy()));
2109 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00002110 DCI.AddToWorklist(SH.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002111 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112 }
2113 }
2114 }
2115
2116 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2117 N1.getOpcode() == ISD::XOR) {
2118 // Simplify X == (X+Z) --> Z == 0
2119 if (N1.getOperand(0) == N0) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00002120 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002121 DAG.getConstant(0, N1.getValueType()), Cond);
2122 } else if (N1.getOperand(1) == N0) {
2123 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00002124 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002125 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greif1c80d112008-08-28 21:40:38 +00002126 } else if (N1.getNode()->hasOneUse()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002127 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2128 // X == (Z-X) --> X<<1 == Z
Dale Johannesen38496eb2009-02-03 00:47:48 +00002129 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130 DAG.getConstant(1, getShiftAmountTy()));
2131 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00002132 DCI.AddToWorklist(SH.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002133 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 }
2135 }
2136 }
Dan Gohman22cefb02009-01-29 01:59:02 +00002137
Dan Gohman8710f1c2009-01-29 16:18:12 +00002138 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen0ca3f132009-02-11 19:19:41 +00002139 // Note that where y is variable and is known to have at most
2140 // one bit set (for example, if it is z&1) we cannot do this;
2141 // the expressions are not equivalent when y==0.
Dan Gohman22cefb02009-01-29 01:59:02 +00002142 if (N0.getOpcode() == ISD::AND)
2143 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen0ca3f132009-02-11 19:19:41 +00002144 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohman22cefb02009-01-29 01:59:02 +00002145 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2146 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002147 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohman22cefb02009-01-29 01:59:02 +00002148 }
2149 }
2150 if (N1.getOpcode() == ISD::AND)
2151 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen0ca3f132009-02-11 19:19:41 +00002152 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohman22cefb02009-01-29 01:59:02 +00002153 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2154 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002155 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohman22cefb02009-01-29 01:59:02 +00002156 }
2157 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158 }
2159
2160 // Fold away ALL boolean setcc's.
Dan Gohman8181bd12008-07-27 21:46:04 +00002161 SDValue Temp;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002162 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002163 switch (Cond) {
Edwin Törökbd448e32009-07-14 16:55:14 +00002164 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson81a42cf2009-01-22 17:39:32 +00002165 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002166 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2167 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00002169 DCI.AddToWorklist(Temp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002170 break;
2171 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002172 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173 break;
Bob Wilson81a42cf2009-01-22 17:39:32 +00002174 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2175 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002176 Temp = DAG.getNOT(dl, N0, MVT::i1);
2177 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002178 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00002179 DCI.AddToWorklist(Temp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002180 break;
Bob Wilson81a42cf2009-01-22 17:39:32 +00002181 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2182 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002183 Temp = DAG.getNOT(dl, N1, MVT::i1);
2184 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002185 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00002186 DCI.AddToWorklist(Temp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 break;
Bob Wilson81a42cf2009-01-22 17:39:32 +00002188 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2189 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002190 Temp = DAG.getNOT(dl, N0, MVT::i1);
2191 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00002193 DCI.AddToWorklist(Temp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002194 break;
Bob Wilson81a42cf2009-01-22 17:39:32 +00002195 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2196 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002197 Temp = DAG.getNOT(dl, N1, MVT::i1);
2198 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002199 break;
2200 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002201 if (VT != MVT::i1) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002202 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00002203 DCI.AddToWorklist(N0.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002204 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesen38496eb2009-02-03 00:47:48 +00002205 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 }
2207 return N0;
2208 }
2209
2210 // Could not fold it.
Dan Gohman8181bd12008-07-27 21:46:04 +00002211 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002212}
2213
Evan Chengef7be082008-05-12 19:56:52 +00002214/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2215/// node is a GlobalAddress + offset.
2216bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2217 int64_t &Offset) const {
2218 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman00403842008-06-09 22:05:52 +00002219 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2220 GA = GASD->getGlobal();
2221 Offset += GASD->getOffset();
Evan Chengef7be082008-05-12 19:56:52 +00002222 return true;
2223 }
2224
2225 if (N->getOpcode() == ISD::ADD) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002226 SDValue N1 = N->getOperand(0);
2227 SDValue N2 = N->getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00002228 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengef7be082008-05-12 19:56:52 +00002229 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2230 if (V) {
Dan Gohman40686732008-09-26 21:54:37 +00002231 Offset += V->getSExtValue();
Evan Chengef7be082008-05-12 19:56:52 +00002232 return true;
2233 }
Gabor Greif1c80d112008-08-28 21:40:38 +00002234 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengef7be082008-05-12 19:56:52 +00002235 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2236 if (V) {
Dan Gohman40686732008-09-26 21:54:37 +00002237 Offset += V->getSExtValue();
Evan Chengef7be082008-05-12 19:56:52 +00002238 return true;
2239 }
2240 }
2241 }
2242 return false;
2243}
2244
2245
Dan Gohman8181bd12008-07-27 21:46:04 +00002246SDValue TargetLowering::
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002247PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2248 // Default implementation: no optimization.
Dan Gohman8181bd12008-07-27 21:46:04 +00002249 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002250}
2251
2252//===----------------------------------------------------------------------===//
2253// Inline Assembler Implementation Methods
2254//===----------------------------------------------------------------------===//
2255
Chris Lattner4cf8c702008-04-27 00:09:47 +00002256
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002257TargetLowering::ConstraintType
2258TargetLowering::getConstraintType(const std::string &Constraint) const {
2259 // FIXME: lots more standard ones to handle.
2260 if (Constraint.size() == 1) {
2261 switch (Constraint[0]) {
2262 default: break;
2263 case 'r': return C_RegisterClass;
2264 case 'm': // memory
2265 case 'o': // offsetable
2266 case 'V': // not offsetable
2267 return C_Memory;
2268 case 'i': // Simple Integer or Relocatable Constant
2269 case 'n': // Simple Integer
2270 case 's': // Relocatable Constant
2271 case 'X': // Allow ANY value.
2272 case 'I': // Target registers.
2273 case 'J':
2274 case 'K':
2275 case 'L':
2276 case 'M':
2277 case 'N':
2278 case 'O':
2279 case 'P':
2280 return C_Other;
2281 }
2282 }
2283
2284 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2285 Constraint[Constraint.size()-1] == '}')
2286 return C_Register;
2287 return C_Unknown;
2288}
2289
Dale Johannesene99fc902008-01-29 02:21:21 +00002290/// LowerXConstraint - try to replace an X constraint, which matches anything,
2291/// with another that has more specific requirements based on the type of the
2292/// corresponding operand.
Owen Andersonac9de032009-08-10 22:56:29 +00002293const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands92c43912008-06-06 12:08:01 +00002294 if (ConstraintVT.isInteger())
Chris Lattnereca405c2008-04-26 23:02:14 +00002295 return "r";
Duncan Sands92c43912008-06-06 12:08:01 +00002296 if (ConstraintVT.isFloatingPoint())
Chris Lattnereca405c2008-04-26 23:02:14 +00002297 return "f"; // works for many targets
2298 return 0;
Dale Johannesene99fc902008-01-29 02:21:21 +00002299}
2300
Chris Lattnera531abc2007-08-25 00:47:38 +00002301/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2302/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00002303void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00002304 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +00002305 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00002306 std::vector<SDValue> &Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00002307 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308 switch (ConstraintLetter) {
2309 default: break;
Dale Johannesencfb19e62007-11-05 21:20:28 +00002310 case 'X': // Allows any operand; labels (basic block) use this.
2311 if (Op.getOpcode() == ISD::BasicBlock) {
2312 Ops.push_back(Op);
2313 return;
2314 }
2315 // fall through
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002316 case 'i': // Simple Integer or Relocatable Constant
2317 case 'n': // Simple Integer
Dale Johannesencfb19e62007-11-05 21:20:28 +00002318 case 's': { // Relocatable Constant
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002319 // These operands are interested in values of the form (GV+C), where C may
2320 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2321 // is possible and fine if either GV or C are missing.
2322 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2323 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2324
2325 // If we have "(add GV, C)", pull out GV/C
2326 if (Op.getOpcode() == ISD::ADD) {
2327 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2328 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2329 if (C == 0 || GA == 0) {
2330 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2331 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2332 }
2333 if (C == 0 || GA == 0)
2334 C = 0, GA = 0;
2335 }
2336
2337 // If we find a valid operand, map to the TargetXXX version so that the
2338 // value itself doesn't get selected.
2339 if (GA) { // Either &GV or &GV+C
2340 if (ConstraintLetter != 'n') {
2341 int64_t Offs = GA->getOffset();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002342 if (C) Offs += C->getZExtValue();
Chris Lattnera531abc2007-08-25 00:47:38 +00002343 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2344 Op.getValueType(), Offs));
2345 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002346 }
2347 }
2348 if (C) { // just C, no GV.
2349 // Simple constants are not allowed for 's'.
Chris Lattnera531abc2007-08-25 00:47:38 +00002350 if (ConstraintLetter != 's') {
Dale Johannesenf190a032009-02-12 20:58:09 +00002351 // gcc prints these as sign extended. Sign extend value to 64 bits
2352 // now; without this it would get ZExt'd later in
2353 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2354 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002355 MVT::i64));
Chris Lattnera531abc2007-08-25 00:47:38 +00002356 return;
2357 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002358 }
2359 break;
2360 }
2361 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002362}
2363
2364std::vector<unsigned> TargetLowering::
2365getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00002366 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002367 return std::vector<unsigned>();
2368}
2369
2370
2371std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
2372getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00002373 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002374 if (Constraint[0] != '{')
2375 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
2376 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2377
2378 // Remove the braces from around the name.
Benjamin Kramerea862b02009-11-12 20:36:59 +00002379 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002380
2381 // Figure out which register class contains this reg.
Dan Gohman1e57df32008-02-10 18:45:23 +00002382 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2383 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002384 E = RI->regclass_end(); RCI != E; ++RCI) {
2385 const TargetRegisterClass *RC = *RCI;
2386
Dan Gohmandf1a7ff2010-02-10 16:03:48 +00002387 // If none of the value types for this register class are valid, we
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002388 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2389 bool isLegal = false;
2390 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2391 I != E; ++I) {
2392 if (isTypeLegal(*I)) {
2393 isLegal = true;
2394 break;
2395 }
2396 }
2397
2398 if (!isLegal) continue;
2399
2400 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2401 I != E; ++I) {
Benjamin Kramerea862b02009-11-12 20:36:59 +00002402 if (RegName.equals_lower(RI->getName(*I)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002403 return std::make_pair(*I, RC);
2404 }
2405 }
2406
2407 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
2408}
2409
2410//===----------------------------------------------------------------------===//
Chris Lattner4cf8c702008-04-27 00:09:47 +00002411// Constraint Selection.
2412
Chris Lattnerefec3242008-10-17 16:47:46 +00002413/// isMatchingInputConstraint - Return true of this is an input operand that is
2414/// a matching constraint like "4".
2415bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner01f53542008-10-17 16:21:11 +00002416 assert(!ConstraintCode.empty() && "No known constraint!");
2417 return isdigit(ConstraintCode[0]);
2418}
2419
2420/// getMatchedOperand - If this is an input matching constraint, this method
2421/// returns the output operand it matches.
2422unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2423 assert(!ConstraintCode.empty() && "No known constraint!");
2424 return atoi(ConstraintCode.c_str());
2425}
2426
2427
Chris Lattner4cf8c702008-04-27 00:09:47 +00002428/// getConstraintGenerality - Return an integer indicating how general CT
2429/// is.
2430static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2431 switch (CT) {
Edwin Törökbd448e32009-07-14 16:55:14 +00002432 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4cf8c702008-04-27 00:09:47 +00002433 case TargetLowering::C_Other:
2434 case TargetLowering::C_Unknown:
2435 return 0;
2436 case TargetLowering::C_Register:
2437 return 1;
2438 case TargetLowering::C_RegisterClass:
2439 return 2;
2440 case TargetLowering::C_Memory:
2441 return 3;
2442 }
2443}
2444
2445/// ChooseConstraint - If there are multiple different constraints that we
2446/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattnerf9fde542008-04-27 01:49:46 +00002447/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4cf8c702008-04-27 00:09:47 +00002448/// Other -> immediates and magic values
2449/// Register -> one specific register
2450/// RegisterClass -> a group of regs
2451/// Memory -> memory
2452/// Ideally, we would pick the most specific constraint possible: if we have
2453/// something that fits into a register, we would pick it. The problem here
2454/// is that if we have something that could either be in a register or in
2455/// memory that use of the register could cause selection of *other*
2456/// operands to fail: they might only succeed if we pick memory. Because of
2457/// this the heuristic we use is:
2458///
2459/// 1) If there is an 'other' constraint, and if the operand is valid for
2460/// that constraint, use it. This makes us take advantage of 'i'
2461/// constraints when available.
2462/// 2) Otherwise, pick the most general constraint present. This prefers
2463/// 'm' over 'r', for example.
2464///
2465static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Cheng7f250d62008-09-24 00:05:32 +00002466 bool hasMemory, const TargetLowering &TLI,
Dan Gohman8181bd12008-07-27 21:46:04 +00002467 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4cf8c702008-04-27 00:09:47 +00002468 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2469 unsigned BestIdx = 0;
2470 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2471 int BestGenerality = -1;
2472
2473 // Loop over the options, keeping track of the most general one.
2474 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2475 TargetLowering::ConstraintType CType =
2476 TLI.getConstraintType(OpInfo.Codes[i]);
2477
Chris Lattner4486c2e2008-04-27 00:37:18 +00002478 // If this is an 'other' constraint, see if the operand is valid for it.
2479 // For example, on X86 we might have an 'rI' constraint. If the operand
2480 // is an integer in the range [0..31] we want to use I (saving a load
2481 // of a register), otherwise we must use 'r'.
Gabor Greif1c80d112008-08-28 21:40:38 +00002482 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner4486c2e2008-04-27 00:37:18 +00002483 assert(OpInfo.Codes[i].size() == 1 &&
2484 "Unhandled multi-letter 'other' constraint");
Dan Gohman8181bd12008-07-27 21:46:04 +00002485 std::vector<SDValue> ResultOps;
Evan Cheng7f250d62008-09-24 00:05:32 +00002486 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner4486c2e2008-04-27 00:37:18 +00002487 ResultOps, *DAG);
2488 if (!ResultOps.empty()) {
2489 BestType = CType;
2490 BestIdx = i;
2491 break;
2492 }
2493 }
2494
Chris Lattner4cf8c702008-04-27 00:09:47 +00002495 // This constraint letter is more general than the previous one, use it.
2496 int Generality = getConstraintGenerality(CType);
2497 if (Generality > BestGenerality) {
2498 BestType = CType;
2499 BestIdx = i;
2500 BestGenerality = Generality;
2501 }
2502 }
2503
2504 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2505 OpInfo.ConstraintType = BestType;
2506}
2507
2508/// ComputeConstraintToUse - Determines the constraint code and constraint
2509/// type to use for the specific AsmOperandInfo, setting
2510/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner4486c2e2008-04-27 00:37:18 +00002511void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman8181bd12008-07-27 21:46:04 +00002512 SDValue Op,
Evan Cheng7f250d62008-09-24 00:05:32 +00002513 bool hasMemory,
Chris Lattner4486c2e2008-04-27 00:37:18 +00002514 SelectionDAG *DAG) const {
Chris Lattner4cf8c702008-04-27 00:09:47 +00002515 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2516
2517 // Single-letter constraints ('r') are very common.
2518 if (OpInfo.Codes.size() == 1) {
2519 OpInfo.ConstraintCode = OpInfo.Codes[0];
2520 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2521 } else {
Evan Cheng7f250d62008-09-24 00:05:32 +00002522 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4cf8c702008-04-27 00:09:47 +00002523 }
2524
2525 // 'X' matches anything.
2526 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2527 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesend4389112009-07-07 23:26:33 +00002528 // that matches labels). For Functions, the type here is the type of
Dale Johannesend3d20992009-07-20 23:27:39 +00002529 // the result, which is not what we want to look at; leave them alone.
2530 Value *v = OpInfo.CallOperandVal;
Dale Johannesend4389112009-07-07 23:26:33 +00002531 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2532 OpInfo.CallOperandVal = v;
Chris Lattner4cf8c702008-04-27 00:09:47 +00002533 return;
Dale Johannesend4389112009-07-07 23:26:33 +00002534 }
Chris Lattner4cf8c702008-04-27 00:09:47 +00002535
2536 // Otherwise, try to resolve it to something we know about by looking at
2537 // the actual operand type.
2538 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2539 OpInfo.ConstraintCode = Repl;
2540 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2541 }
2542 }
2543}
2544
2545//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546// Loop Strength Reduction hooks
2547//===----------------------------------------------------------------------===//
2548
2549/// isLegalAddressingMode - Return true if the addressing mode represented
2550/// by AM is legal for this target, for a load/store of the specified type.
2551bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2552 const Type *Ty) const {
2553 // The default implementation of this implements a conservative RISCy, r+r and
2554 // r+i addr mode.
2555
2556 // Allows a sign-extended 16-bit immediate field.
2557 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2558 return false;
2559
2560 // No global is ever allowed as a base.
2561 if (AM.BaseGV)
2562 return false;
2563
2564 // Only support r+r,
2565 switch (AM.Scale) {
2566 case 0: // "r+i" or just "i", depending on HasBaseReg.
2567 break;
2568 case 1:
2569 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2570 return false;
2571 // Otherwise we have r+r or r+i.
2572 break;
2573 case 2:
2574 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2575 return false;
2576 // Allow 2*r as r+r.
2577 break;
2578 }
2579
2580 return true;
2581}
2582
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002583/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2584/// return a DAG expression to select that will generate the same value by
2585/// multiplying by a magic number. See:
2586/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman8181bd12008-07-27 21:46:04 +00002587SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2588 std::vector<SDNode*>* Created) const {
Owen Andersonac9de032009-08-10 22:56:29 +00002589 EVT VT = N->getValueType(0);
Dale Johannesen38496eb2009-02-03 00:47:48 +00002590 DebugLoc dl= N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002591
2592 // Check to see if we can do this.
Eli Friedman2589b502008-11-30 06:35:39 +00002593 // FIXME: We should be more aggressive here.
2594 if (!isTypeLegal(VT))
2595 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002596
Eli Friedman2589b502008-11-30 06:35:39 +00002597 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad56b11f92009-04-30 10:15:35 +00002598 APInt::ms magics = d.magic();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002599
2600 // Multiply the numerator (operand 0) by the magic value
Eli Friedman2589b502008-11-30 06:35:39 +00002601 // FIXME: We should support doing a MUL in a wider type
Dan Gohman8181bd12008-07-27 21:46:04 +00002602 SDValue Q;
Dan Gohman52c51aa2009-01-28 17:46:25 +00002603 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002604 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman5a199552007-10-08 18:33:35 +00002605 DAG.getConstant(magics.m, VT));
Dan Gohman52c51aa2009-01-28 17:46:25 +00002606 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002607 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman5a199552007-10-08 18:33:35 +00002608 N->getOperand(0),
Gabor Greif1c80d112008-08-28 21:40:38 +00002609 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman5a199552007-10-08 18:33:35 +00002610 else
Dan Gohman8181bd12008-07-27 21:46:04 +00002611 return SDValue(); // No mulhs or equvialent
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612 // If d > 0 and m < 0, add the numerator
Eli Friedman2589b502008-11-30 06:35:39 +00002613 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00002614 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002615 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002616 Created->push_back(Q.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002617 }
2618 // If d < 0 and m > 0, subtract the numerator.
Eli Friedman2589b502008-11-30 06:35:39 +00002619 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00002620 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002621 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002622 Created->push_back(Q.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002623 }
2624 // Shift right algebraic if shift value is nonzero
2625 if (magics.s > 0) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00002626 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002627 DAG.getConstant(magics.s, getShiftAmountTy()));
2628 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002629 Created->push_back(Q.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002630 }
2631 // Extract the sign bit and add it to the quotient
Dan Gohman8181bd12008-07-27 21:46:04 +00002632 SDValue T =
Dale Johannesen38496eb2009-02-03 00:47:48 +00002633 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002634 getShiftAmountTy()));
2635 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002636 Created->push_back(T.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002637 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002638}
2639
2640/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2641/// return a DAG expression to select that will generate the same value by
2642/// multiplying by a magic number. See:
2643/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman8181bd12008-07-27 21:46:04 +00002644SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2645 std::vector<SDNode*>* Created) const {
Owen Andersonac9de032009-08-10 22:56:29 +00002646 EVT VT = N->getValueType(0);
Dale Johannesen38496eb2009-02-03 00:47:48 +00002647 DebugLoc dl = N->getDebugLoc();
Eli Friedmanca009722008-11-30 06:02:26 +00002648
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002649 // Check to see if we can do this.
Eli Friedmanca009722008-11-30 06:02:26 +00002650 // FIXME: We should be more aggressive here.
2651 if (!isTypeLegal(VT))
2652 return SDValue();
2653
2654 // FIXME: We should use a narrower constant when the upper
2655 // bits are known to be zero.
2656 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad56b11f92009-04-30 10:15:35 +00002657 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedmanca009722008-11-30 06:02:26 +00002658
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002659 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanca009722008-11-30 06:02:26 +00002660 // FIXME: We should support doing a MUL in a wider type
Dan Gohman8181bd12008-07-27 21:46:04 +00002661 SDValue Q;
Dan Gohman52c51aa2009-01-28 17:46:25 +00002662 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002663 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman5a199552007-10-08 18:33:35 +00002664 DAG.getConstant(magics.m, VT));
Dan Gohman52c51aa2009-01-28 17:46:25 +00002665 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002666 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman5a199552007-10-08 18:33:35 +00002667 N->getOperand(0),
Gabor Greif1c80d112008-08-28 21:40:38 +00002668 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman5a199552007-10-08 18:33:35 +00002669 else
Dan Gohman8181bd12008-07-27 21:46:04 +00002670 return SDValue(); // No mulhu or equvialent
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002671 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002672 Created->push_back(Q.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002673
2674 if (magics.a == 0) {
Eli Friedmanca009722008-11-30 06:02:26 +00002675 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2676 "We shouldn't generate an undefined shift!");
Dale Johannesen38496eb2009-02-03 00:47:48 +00002677 return DAG.getNode(ISD::SRL, dl, VT, Q,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002678 DAG.getConstant(magics.s, getShiftAmountTy()));
2679 } else {
Dale Johannesen38496eb2009-02-03 00:47:48 +00002680 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002681 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002682 Created->push_back(NPQ.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002683 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002684 DAG.getConstant(1, getShiftAmountTy()));
2685 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002686 Created->push_back(NPQ.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002687 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002688 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002689 Created->push_back(NPQ.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002690 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002691 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2692 }
2693}