blob: d4199d1267fd8c12120601b0356b7b91be4774a3 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
David Goodwin41afec22009-07-08 16:09:28 +000018#include "ARMBaseInstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "ARMRegisterInfo.h"
David Goodwin41afec22009-07-08 16:09:28 +000020#include "ARMSubtarget.h"
Jim Grosbach94a552c2008-10-07 21:01:51 +000021#include "ARM.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022
23namespace llvm {
24 class ARMSubtarget;
25
David Goodwinaca520d2009-07-02 22:18:33 +000026class ARMInstrInfo : public ARMBaseInstrInfo {
27 ARMRegisterInfo RI;
28public:
29 explicit ARMInstrInfo(const ARMSubtarget &STI);
30
David Goodwin41afec22009-07-08 16:09:28 +000031 // Return the non-pre/post incrementing version of 'Opc'. Return 0
32 // if there is not such an opcode.
33 unsigned getUnindexedOpcode(unsigned Opc) const;
34
Evan Cheng7921e582009-11-06 23:52:48 +000035 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
36 unsigned DestReg, unsigned SubIdx,
Evan Chenga88d1ac2009-11-14 02:55:43 +000037 const MachineInstr *Orig,
38 const TargetRegisterInfo *TRI) const;
Evan Cheng7921e582009-11-06 23:52:48 +000039
David Goodwinaca520d2009-07-02 22:18:33 +000040 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
41 /// such, whenever a client has an instance of instruction info, it should
42 /// always be able to get register info as well (through this method).
43 ///
44 const ARMRegisterInfo &getRegisterInfo() const { return RI; }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045};
46
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047}
48
49#endif