blob: 9974d8c997dadd85eaf7809dfffd48db2fe438bb [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengd82fae32010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000016#include "X86.h"
17#include "X86InstrBuilder.h"
18#include "X86ISelLowering.h"
Chris Lattner4625c9b2010-02-08 22:33:55 +000019#include "X86MCTargetExpr.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "X86TargetMachine.h"
Chris Lattner8886dc22009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CallingConv.h"
23#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Chris Lattnerec7cfd42009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/GlobalVariable.h"
27#include "llvm/Function.h"
Chris Lattner7fce21c2009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Intrinsics.h"
Owen Anderson6361f972009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner25525cd2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner541d8902010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattner82411c42010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Chris Lattner82411c42010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattner82411c42010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng75184a92007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengd82fae32010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattner82411c42010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang1f292322008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattner82411c42010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051using namespace llvm;
52
Evan Chengd82fae32010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang1f292322008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wangba7e48e2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang1f292322008-11-23 04:37:22 +000057
Dan Gohmane84197b2009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng2aea0b42008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersonac9de032009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng2aea0b42008-04-25 19:11:04 +000069
Chris Lattnerc4c40a92009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8886dc22009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattnerf283fb22009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerc4c40a92009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
Anton Korobeynikovd779bcb2010-02-15 22:35:59 +000078 if (TM.getSubtarget<X86Subtarget>().is64Bit())
79 return new X8664_ELFTargetObjectFile(TM);
80 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerc4c40a92009-07-28 03:13:23 +000081 case X86Subtarget::isMingw:
82 case X86Subtarget::isCygwin:
83 case X86Subtarget::isWindows:
84 return new TargetLoweringObjectFileCOFF();
85 }
Chris Lattnerc4c40a92009-07-28 03:13:23 +000086}
87
Dan Gohmanb41dfba2008-05-14 01:58:56 +000088X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +000089 : TargetLowering(TM, createTLOF(TM)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000091 X86ScalarSSEf64 = Subtarget->hasSSE2();
92 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000094
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000096 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097
98 // Set up the TargetLowering object.
99
100 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000101 setShiftAmountType(MVT::i8);
Duncan Sands8cf4a822008-11-23 15:47:28 +0000102 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 setSchedulingPreference(SchedulingForRegPressure);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 setStackPointerRegisterToSaveRestore(X86StackPtr);
105
106 if (Subtarget->isTargetDarwin()) {
107 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
108 setUseUnderscoreSetJmp(false);
109 setUseUnderscoreLongJmp(false);
110 } else if (Subtarget->isTargetMingw()) {
111 // MS runtime is weird: it exports _setjmp, but longjmp!
112 setUseUnderscoreSetJmp(true);
113 setUseUnderscoreLongJmp(false);
114 } else {
115 setUseUnderscoreSetJmp(true);
116 setUseUnderscoreLongJmp(true);
117 }
Scott Michel91099d62009-02-17 22:15:04 +0000118
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 // Set up the register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000120 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohmane84197b2009-09-03 17:18:51 +0000121 if (!Disable16Bit)
122 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000123 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000127 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128
Scott Michel91099d62009-02-17 22:15:04 +0000129 // We don't accept any truncstore of integer registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000130 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohmane84197b2009-09-03 17:18:51 +0000131 if (!Disable16Bit)
132 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000133 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohmane84197b2009-09-03 17:18:51 +0000134 if (!Disable16Bit)
135 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
137 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng71343822008-10-15 02:05:31 +0000138
139 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000140 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
142 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000146
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
148 // operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000149 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
151 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152
153 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000156 } else if (!UseSoftFloat) {
157 if (X86ScalarSSEf64) {
Dale Johannesena359b8b2008-10-21 20:50:01 +0000158 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000159 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling6b42d012009-03-13 08:41:47 +0000160 }
Eli Friedman8c3cb582009-05-23 09:59:16 +0000161 // We have an algorithm for SSE2, and we turn this into a 64-bit
162 // FILD for other targets.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000163 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164 }
165
166 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
167 // this operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling6b42d012009-03-13 08:41:47 +0000170
Devang Patel3c233642009-06-05 18:48:29 +0000171 if (!UseSoftFloat) {
Bill Wendling6b42d012009-03-13 08:41:47 +0000172 // SSE has no i16 to fp conversion, only i32
173 if (X86ScalarSSEf32) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling6b42d012009-03-13 08:41:47 +0000175 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling6b42d012009-03-13 08:41:47 +0000177 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling6b42d012009-03-13 08:41:47 +0000180 }
Dale Johannesen2fc20782007-09-14 22:26:36 +0000181 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
183 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184 }
185
Dale Johannesen958b08b2007-09-19 23:55:34 +0000186 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
187 // are Legal, f80 is custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
189 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190
191 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
192 // this operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000193 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
194 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000195
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000196 if (X86ScalarSSEf32) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000198 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
202 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 }
204
205 // Handle FP_TO_UINT by promoting the destination to a larger signed
206 // conversion.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
209 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210
211 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000214 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000215 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 // Expand FP_TO_UINT into a select.
217 // FIXME: We would like to use a Custom expander here eventually to do
218 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000219 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 else
Eli Friedman8c3cb582009-05-23 09:59:16 +0000221 // With SSE3 we can use fisttpll to convert to a signed i64; without
222 // SSE, we're stuck with a fistpll.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 }
225
226 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000227 if (!X86ScalarSSEf64) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000228 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
229 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 }
231
Dan Gohman8450d862008-02-18 19:34:53 +0000232 // Scalar integer divide and remainder are lowered to use operations that
233 // produce two results, to match the available instructions. This exposes
234 // the two-result form to trivial CSE, which is able to combine x/y and x%y
235 // into a single instruction.
236 //
237 // Scalar integer multiply-high is also lowered to use two-result
238 // operations, to match the available instructions. However, plain multiply
239 // (low) operations are left as Legal, as there are single-result
240 // instructions for this in x86. Using the two-result multiply instructions
241 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000242 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
243 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
244 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
246 setOperationAction(ISD::SREM , MVT::i8 , Expand);
247 setOperationAction(ISD::UREM , MVT::i8 , Expand);
248 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
252 setOperationAction(ISD::SREM , MVT::i16 , Expand);
253 setOperationAction(ISD::UREM , MVT::i16 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
258 setOperationAction(ISD::SREM , MVT::i32 , Expand);
259 setOperationAction(ISD::UREM , MVT::i32 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
264 setOperationAction(ISD::SREM , MVT::i64 , Expand);
265 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000266
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000267 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
268 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
269 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
270 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
276 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f32 , Expand);
278 setOperationAction(ISD::FREM , MVT::f64 , Expand);
279 setOperationAction(ISD::FREM , MVT::f80 , Expand);
280 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000281
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000282 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
283 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
285 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohmane84197b2009-09-03 17:18:51 +0000286 if (Disable16Bit) {
287 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
288 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
289 } else {
290 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
292 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000293 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
294 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
295 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000297 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
298 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
299 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 }
301
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000302 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
303 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304
305 // These should be promoted to a larger select which is supported.
Dan Gohman29b998f2009-08-27 00:14:12 +0000306 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 // X86 wants to expand cmov itself.
Dan Gohman29b998f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohmane84197b2009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
317 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohmane84197b2009-09-03 17:18:51 +0000318 if (Disable16Bit)
319 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
320 else
321 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000327 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
328 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000330 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331
332 // Darwin ABI issue.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
336 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000337 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000338 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
339 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohman064403e2009-10-30 01:28:02 +0000340 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
343 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
344 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
345 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohman064403e2009-10-30 01:28:02 +0000346 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 }
348 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
351 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000352 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
355 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000356 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357
Evan Cheng8d51ab32008-03-10 19:38:10 +0000358 if (Subtarget->hasSSE1())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000359 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000360
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000361 if (!Subtarget->hasSSE2())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000362 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000363
Mon P Wang078a62d2008-05-05 19:05:59 +0000364 // Expand certain atomics
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000369
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000374
Dale Johannesenf160d802008-10-02 18:53:47 +0000375 if (!Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000376 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesenf160d802008-10-02 18:53:47 +0000383 }
384
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 // FIXME - use subtarget debug flags
386 if (!Subtarget->isTargetDarwin() &&
387 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000388 !Subtarget->isTargetCygMing()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000389 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohmanfa607c92008-07-01 00:05:16 +0000390 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000392 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
393 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 setExceptionPointerRegister(X86::RAX);
398 setExceptionSelectorRegister(X86::RDX);
399 } else {
400 setExceptionPointerRegister(X86::EAX);
401 setExceptionSelectorRegister(X86::EDX);
402 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
404 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000405
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000406 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000407
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000409
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VASTART , MVT::Other, Custom);
412 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000413 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000414 setOperationAction(ISD::VAARG , MVT::Other, Custom);
415 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000416 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000417 setOperationAction(ISD::VAARG , MVT::Other, Expand);
418 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000419 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000421 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
422 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000424 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 if (Subtarget->isTargetCygMing())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429
Evan Cheng0b84fe12009-02-13 22:36:38 +0000430 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000431 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
434 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435
436 // Use ANDPD to simulate FABS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FABS , MVT::f64, Custom);
438 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439
440 // Use XORP to simulate FNEG.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FNEG , MVT::f64, Custom);
442 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000443
444 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
446 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447
448 // We don't support sin/cos/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000449 setOperationAction(ISD::FSIN , MVT::f64, Expand);
450 setOperationAction(ISD::FCOS , MVT::f64, Expand);
451 setOperationAction(ISD::FSIN , MVT::f32, Expand);
452 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453
454 // Expand FP immediates into loads from the stack, except for the special
455 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000456 addLegalFPImmediate(APFloat(+0.0)); // xorpd
457 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Cheng0b84fe12009-02-13 22:36:38 +0000458 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000459 // Use SSE for f32, x87 for f64.
460 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000461 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000463
464 // Use ANDPS to simulate FABS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000466
467 // Use XORP to simulate FNEG.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000469
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000470 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000471
472 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
474 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000475
476 // We don't support sin/cos/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000477 setOperationAction(ISD::FSIN , MVT::f32, Expand);
478 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000479
Nate Begemane2ba64f2008-02-14 08:57:00 +0000480 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000481 addLegalFPImmediate(APFloat(+0.0f)); // xorps
482 addLegalFPImmediate(APFloat(+0.0)); // FLD0
483 addLegalFPImmediate(APFloat(+1.0)); // FLD1
484 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
485 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
486
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000487 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000488 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
489 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000490 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000491 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000492 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000494 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
495 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000497 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
498 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
500 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000501
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000503 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
504 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000506 addLegalFPImmediate(APFloat(+0.0)); // FLD0
507 addLegalFPImmediate(APFloat(+1.0)); // FLD1
508 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
509 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000510 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
511 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
512 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
513 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 }
515
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000516 // Long double always uses X87.
Evan Chenge738dc32009-03-26 23:06:32 +0000517 if (!UseSoftFloat) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000518 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
519 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
520 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000521 {
522 bool ignored;
523 APFloat TmpFlt(+0.0);
524 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
525 &ignored);
526 addLegalFPImmediate(TmpFlt); // FLD0
527 TmpFlt.changeSign();
528 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
529 APFloat TmpFlt2(+1.0);
530 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
531 &ignored);
532 addLegalFPImmediate(TmpFlt2); // FLD1
533 TmpFlt2.changeSign();
534 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
535 }
Scott Michel91099d62009-02-17 22:15:04 +0000536
Evan Cheng0b84fe12009-02-13 22:36:38 +0000537 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
539 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000540 }
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000541 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000542
Dan Gohman2f7b1982007-10-11 23:21:31 +0000543 // Always use a library call for pow.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000544 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
546 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000547
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000548 setOperationAction(ISD::FLOG, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
550 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP, MVT::f80, Expand);
552 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000553
Mon P Wanga5a239f2008-11-06 05:31:54 +0000554 // First set operation action for all vector types to either promote
Mon P Wang1448aad2008-10-30 08:01:45 +0000555 // (for widening) or expand (for scalarization). Then we will selectively
556 // turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000557 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
558 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
559 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
575 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman9d501bd2009-12-11 21:31:27 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohmanc6cfdd32009-12-14 23:40:38 +0000608 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
613 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
614 setTruncStoreAction((MVT::SimpleValueType)VT,
615 (MVT::SimpleValueType)InnerVT, Expand);
616 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
618 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 }
620
Evan Cheng0b84fe12009-02-13 22:36:38 +0000621 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
622 // with -msoft-float, disable use of MMX as well.
Evan Chenge738dc32009-03-26 23:06:32 +0000623 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000624 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000630 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
631 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
632 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
633 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000635 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
636 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
637 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
638 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000640 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
641 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000643 setOperationAction(ISD::AND, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::AND, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000651 setOperationAction(ISD::OR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::OR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000659 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000667 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
668 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
669 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000677 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000692
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000693 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang83edba52008-12-12 01:25:51 +0000694
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000695 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
696 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
697 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
698 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 }
703
Evan Chenge738dc32009-03-26 23:06:32 +0000704 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000705 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000706
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000707 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
708 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
709 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
710 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
711 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
712 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
713 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
716 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
717 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
718 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 }
720
Evan Chenge738dc32009-03-26 23:06:32 +0000721 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000722 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000723
Bill Wendling042eda32009-03-11 22:30:01 +0000724 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
725 // registers cannot be used even for integer operations.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000726 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000731 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
732 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
733 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
734 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
736 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
737 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
738 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
739 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
740 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
741 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
742 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
743 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
744 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
745 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
746 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000748 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000752
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
754 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758
Mon P Wanga8ff0dd2010-01-24 00:05:03 +0000759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
764
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000766 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
767 EVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000768 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000769 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000770 continue;
David Greenea5acb6e2009-06-29 16:47:10 +0000771 // Do not attempt to custom lower non-128-bit vectors
772 if (!VT.is128BitVector())
773 continue;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000774 setOperationAction(ISD::BUILD_VECTOR,
775 VT.getSimpleVT().SimpleTy, Custom);
776 setOperationAction(ISD::VECTOR_SHUFFLE,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
779 VT.getSimpleVT().SimpleTy, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 }
Bill Wendling042eda32009-03-11 22:30:01 +0000781
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
783 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
785 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendling042eda32009-03-11 22:30:01 +0000788
Nate Begeman4294c1f2008-02-12 22:51:28 +0000789 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
791 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000792 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793
794 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000795 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
796 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersonac9de032009-08-10 22:56:29 +0000797 EVT VT = SVT;
David Greenea5acb6e2009-06-29 16:47:10 +0000798
799 // Do not attempt to promote non-128-bit vectors
800 if (!VT.is128BitVector()) {
801 continue;
802 }
Owen Andersona0c69eb2009-08-10 20:46:15 +0000803 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000805 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000807 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000809 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000811 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 }
814
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000815 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000816
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000817 // Custom lower v2i64 and v2f64 selects.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000818 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
819 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
820 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
821 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000822
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000823 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
824 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedmanc0521fb2009-06-06 03:57:58 +0000825 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000826 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
827 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedmanc0521fb2009-06-06 03:57:58 +0000828 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000830
Nate Begemand77e59e2008-02-11 04:19:36 +0000831 if (Subtarget->hasSSE41()) {
832 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000833 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000834
835 // i8 and i16 vectors are custom , because the source register and source
836 // source memory operand types are not the same width. f32 vectors are
837 // custom since the immediate controlling the insert encodes additional
838 // information.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000843
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000848
849 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000852 }
853 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854
Nate Begeman03605a02008-07-17 16:51:19 +0000855 if (Subtarget->hasSSE42()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000856 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000857 }
Scott Michel91099d62009-02-17 22:15:04 +0000858
David Greenea5acb6e2009-06-29 16:47:10 +0000859 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000860 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
863 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greeneed1b3db2009-06-29 22:50:51 +0000864
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000865 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
868 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
869 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
870 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
871 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
872 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
873 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
874 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
875 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
876 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
877 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
879 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000880
881 // Operations to consider commented out -v16i16 v32i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000882 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
883 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
884 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
885 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
886 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
887 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
888 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
889 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
890 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
891 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
892 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
893 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
894 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
895 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000896
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000897 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
899 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
900 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000901
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
903 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
904 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
906 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000907
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
909 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
911 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
913 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
920 // This includes 256-bit vectors
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greenea5acb6e2009-06-29 16:47:10 +0000923
924 // Do not attempt to custom lower non-power-of-2 vectors
925 if (!isPowerOf2_32(VT.getVectorNumElements()))
926 continue;
927
928 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
929 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
930 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
931 }
932
933 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000934 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopher3d82bbd2009-08-27 18:07:15 +0000936 }
David Greenea5acb6e2009-06-29 16:47:10 +0000937#endif
938
939#if 0
940 // Not sure we want to do this since there are no 256-bit integer
941 // operations in AVX
942
943 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
944 // Including 256-bit vectors
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000945 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
946 EVT VT = (MVT::SimpleValueType)i;
David Greenea5acb6e2009-06-29 16:47:10 +0000947
948 if (!VT.is256BitVector()) {
949 continue;
950 }
951 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000952 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000953 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000955 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000957 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000959 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000961 }
962
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000963 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greenea5acb6e2009-06-29 16:47:10 +0000964#endif
965 }
966
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000967 // We want to custom lower some of our intrinsics.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000968 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969
Bill Wendling7e04be62008-12-09 22:08:41 +0000970 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000971 setOperationAction(ISD::SADDO, MVT::i32, Custom);
972 setOperationAction(ISD::SADDO, MVT::i64, Custom);
973 setOperationAction(ISD::UADDO, MVT::i32, Custom);
974 setOperationAction(ISD::UADDO, MVT::i64, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
976 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
977 setOperationAction(ISD::USUBO, MVT::i32, Custom);
978 setOperationAction(ISD::USUBO, MVT::i64, Custom);
979 setOperationAction(ISD::SMULO, MVT::i32, Custom);
980 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling4c134df2008-11-24 19:21:46 +0000981
Evan Cheng9c215602009-03-31 19:38:51 +0000982 if (!Subtarget->is64Bit()) {
983 // These libcalls are not available in 32-bit.
984 setLibcallName(RTLIB::SHL_I128, 0);
985 setLibcallName(RTLIB::SRL_I128, 0);
986 setLibcallName(RTLIB::SRA_I128, 0);
987 }
988
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989 // We have target-specific dag combine patterns for the following nodes:
990 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000991 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992 setTargetDAGCombine(ISD::SELECT);
sampo025b75c2009-01-26 00:52:55 +0000993 setTargetDAGCombine(ISD::SHL);
994 setTargetDAGCombine(ISD::SRA);
995 setTargetDAGCombine(ISD::SRL);
Evan Cheng10957b82010-01-04 21:22:48 +0000996 setTargetDAGCombine(ISD::OR);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000997 setTargetDAGCombine(ISD::STORE);
Owen Anderson58155b22009-06-29 18:04:45 +0000998 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Chengedeb1692009-12-16 00:53:11 +0000999 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng04ecee12009-03-28 05:57:29 +00001000 if (Subtarget->is64Bit())
1001 setTargetDAGCombine(ISD::MUL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002
1003 computeRegisterProperties();
1004
1005 // FIXME: These should be based on subtarget info. Plus, the values should
1006 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +00001007 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1008 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1009 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Cheng45c1edb2008-02-28 00:43:03 +00001010 setPrefLoopAlignment(16);
Evan Cheng79566822009-05-13 21:42:09 +00001011 benefitFromCodePlacementOpt = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012}
1013
Scott Michel502151f2008-03-10 15:42:14 +00001014
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001015MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1016 return MVT::i8;
Scott Michel502151f2008-03-10 15:42:14 +00001017}
1018
1019
Evan Cheng5a67b812008-01-23 23:17:41 +00001020/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1021/// the desired ByVal argument alignment.
1022static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1023 if (MaxAlign == 16)
1024 return;
1025 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1026 if (VTy->getBitWidth() == 128)
1027 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +00001028 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1029 unsigned EltAlign = 0;
1030 getMaxByValAlign(ATy->getElementType(), EltAlign);
1031 if (EltAlign > MaxAlign)
1032 MaxAlign = EltAlign;
1033 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1034 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1035 unsigned EltAlign = 0;
1036 getMaxByValAlign(STy->getElementType(i), EltAlign);
1037 if (EltAlign > MaxAlign)
1038 MaxAlign = EltAlign;
1039 if (MaxAlign == 16)
1040 break;
1041 }
1042 }
1043 return;
1044}
1045
1046/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1047/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +00001048/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1049/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +00001050unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00001051 if (Subtarget->is64Bit()) {
1052 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001053 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00001054 if (TyAlign > 8)
1055 return TyAlign;
1056 return 8;
1057 }
1058
Evan Cheng5a67b812008-01-23 23:17:41 +00001059 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +00001060 if (Subtarget->hasSSE1())
1061 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +00001062 return Align;
1063}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064
Evan Cheng8c590372008-05-15 08:39:06 +00001065/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +00001066/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001067/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +00001068/// determining it.
Owen Andersonac9de032009-08-10 22:56:29 +00001069EVT
Evan Cheng8c590372008-05-15 08:39:06 +00001070X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patelc386c842009-06-05 21:57:13 +00001071 bool isSrcConst, bool isSrcStr,
1072 SelectionDAG &DAG) const {
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001073 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1074 // linux. This is because the stack realignment code can't handle certain
1075 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patelc386c842009-06-05 21:57:13 +00001076 const Function *F = DAG.getMachineFunction().getFunction();
1077 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1078 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001079 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001080 return MVT::v4i32;
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001081 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001082 return MVT::v4f32;
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001083 }
Evan Cheng8c590372008-05-15 08:39:06 +00001084 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001085 return MVT::i64;
1086 return MVT::i32;
Evan Cheng8c590372008-05-15 08:39:06 +00001087}
1088
Chris Lattner25525cd2010-01-25 23:38:14 +00001089/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1090/// current function. The returned value is a member of the
1091/// MachineJumpTableInfo::JTEntryKind enum.
1092unsigned X86TargetLowering::getJumpTableEncoding() const {
1093 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1094 // symbol.
1095 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1096 Subtarget->isPICStyleGOT())
Chris Lattner82411c42010-01-26 05:02:42 +00001097 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner25525cd2010-01-25 23:38:14 +00001098
1099 // Otherwise, use the normal jump table encoding heuristics.
1100 return TargetLowering::getJumpTableEncoding();
1101}
1102
Chris Lattner541d8902010-01-26 06:28:43 +00001103/// getPICBaseSymbol - Return the X86-32 PIC base.
1104MCSymbol *
1105X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1106 MCContext &Ctx) const {
1107 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1108 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1109 Twine(MF->getFunctionNumber())+"$pb");
1110}
1111
1112
Chris Lattner82411c42010-01-26 05:02:42 +00001113const MCExpr *
1114X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1115 const MachineBasicBlock *MBB,
1116 unsigned uid,MCContext &Ctx) const{
1117 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1118 Subtarget->isPICStyleGOT());
1119 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1120 // entries.
Chris Lattner4625c9b2010-02-08 22:33:55 +00001121 return X86MCTargetExpr::Create(MBB->getSymbol(Ctx),
1122 X86MCTargetExpr::GOTOFF, Ctx);
Chris Lattner82411c42010-01-26 05:02:42 +00001123}
1124
Evan Cheng6fb06762007-11-09 01:32:10 +00001125/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1126/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +00001127SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner541d8902010-01-26 06:28:43 +00001128 SelectionDAG &DAG) const {
Chris Lattneraa7c6d22009-07-09 03:15:51 +00001129 if (!Subtarget->is64Bit())
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001130 // This doesn't have DebugLoc associated with it, but is not really the
1131 // same as a Register.
1132 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1133 getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +00001134 return Table;
1135}
1136
Chris Lattner541d8902010-01-26 06:28:43 +00001137/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1138/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1139/// MCExpr.
1140const MCExpr *X86TargetLowering::
1141getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1142 MCContext &Ctx) const {
1143 // X86-64 uses RIP relative addressing based on the jump table label.
1144 if (Subtarget->isPICStyleRIPRel())
1145 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1146
1147 // Otherwise, the reference is relative to the PIC base.
1148 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1149}
1150
Bill Wendling045f2632009-07-01 18:50:55 +00001151/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +00001152unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman4f6b95c2009-08-18 00:20:06 +00001153 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling25a8ae32009-06-30 22:38:32 +00001154}
1155
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156//===----------------------------------------------------------------------===//
1157// Return Value Calling Convention Implementation
1158//===----------------------------------------------------------------------===//
1159
1160#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001161
Kenneth Uildriks87d04262009-11-07 02:11:54 +00001162bool
1163X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1164 const SmallVectorImpl<EVT> &OutTys,
1165 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1166 SelectionDAG &DAG) {
1167 SmallVector<CCValAssign, 16> RVLocs;
1168 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1169 RVLocs, *DAG.getContext());
1170 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1171}
1172
Dan Gohman9178de12009-08-05 01:29:28 +00001173SDValue
1174X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001175 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001176 const SmallVectorImpl<ISD::OutputArg> &Outs,
1177 DebugLoc dl, SelectionDAG &DAG) {
Scott Michel91099d62009-02-17 22:15:04 +00001178
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001179 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001180 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1181 RVLocs, *DAG.getContext());
1182 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +00001183
Evan Chengcf840d52010-02-04 02:40:39 +00001184 // Add the regs to the liveout set for the function.
1185 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1186 for (unsigned i = 0; i != RVLocs.size(); ++i)
1187 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1188 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michel91099d62009-02-17 22:15:04 +00001189
Dan Gohman8181bd12008-07-27 21:46:04 +00001190 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001191
Dan Gohman8181bd12008-07-27 21:46:04 +00001192 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +00001193 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1194 // Operand #1 = Bytes To Pop
Dan Gohmane84197b2009-09-03 17:18:51 +00001195 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michel91099d62009-02-17 22:15:04 +00001196
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001198 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1199 CCValAssign &VA = RVLocs[i];
1200 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman9178de12009-08-05 01:29:28 +00001201 SDValue ValToCopy = Outs[i].Val;
Scott Michel91099d62009-02-17 22:15:04 +00001202
Chris Lattnerb56cc342008-03-11 03:23:40 +00001203 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1204 // the RET instruction and handled by the FP Stackifier.
Dan Gohman6c4be722009-02-04 17:28:58 +00001205 if (VA.getLocReg() == X86::ST0 ||
1206 VA.getLocReg() == X86::ST1) {
Chris Lattnerb56cc342008-03-11 03:23:40 +00001207 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1208 // change the value to the FP stack register class.
Dan Gohman6c4be722009-02-04 17:28:58 +00001209 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001210 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattnerb56cc342008-03-11 03:23:40 +00001211 RetOps.push_back(ValToCopy);
1212 // Don't emit a copytoreg.
1213 continue;
1214 }
Dale Johannesena585daf2008-06-24 22:01:44 +00001215
Evan Chengef356282009-02-23 09:03:22 +00001216 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1217 // which is returned in RAX / RDX.
Evan Chenge8db6e02009-02-22 08:05:12 +00001218 if (Subtarget->is64Bit()) {
Owen Andersonac9de032009-08-10 22:56:29 +00001219 EVT ValVT = ValToCopy.getValueType();
Evan Chengef356282009-02-23 09:03:22 +00001220 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001221 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Chengef356282009-02-23 09:03:22 +00001222 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001223 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Chengef356282009-02-23 09:03:22 +00001224 }
Evan Chenge8db6e02009-02-22 08:05:12 +00001225 }
1226
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001227 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228 Flag = Chain.getValue(1);
1229 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001230
1231 // The x86-64 ABI for returning structs by value requires that we copy
1232 // the sret argument into %rax for the return. We saved the argument into
1233 // a virtual register in the entry block, so now we copy the value out
1234 // and into %rax.
1235 if (Subtarget->is64Bit() &&
1236 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1237 MachineFunction &MF = DAG.getMachineFunction();
1238 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1239 unsigned Reg = FuncInfo->getSRetReturnReg();
1240 if (!Reg) {
Evan Chengcf840d52010-02-04 02:40:39 +00001241 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001242 FuncInfo->setSRetReturnReg(Reg);
1243 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001244 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001245
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001246 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001247 Flag = Chain.getValue(1);
Dan Gohman1c738f52009-10-12 16:36:12 +00001248
1249 // RAX now acts like a return value.
Evan Chengcf840d52010-02-04 02:40:39 +00001250 MRI.addLiveOut(X86::RAX);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001251 }
Scott Michel91099d62009-02-17 22:15:04 +00001252
Chris Lattnerb56cc342008-03-11 03:23:40 +00001253 RetOps[0] = Chain; // Update chain.
1254
1255 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +00001256 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +00001257 RetOps.push_back(Flag);
Scott Michel91099d62009-02-17 22:15:04 +00001258
1259 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001260 MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261}
1262
Dan Gohman9178de12009-08-05 01:29:28 +00001263/// LowerCallResult - Lower the result values of a call into the
1264/// appropriate copies out of appropriate physical registers.
1265///
1266SDValue
1267X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001268 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001269 const SmallVectorImpl<ISD::InputArg> &Ins,
1270 DebugLoc dl, SelectionDAG &DAG,
1271 SmallVectorImpl<SDValue> &InVals) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273 // Assign locations to each value returned by this call.
1274 SmallVector<CCValAssign, 16> RVLocs;
Edwin Törökaf8e1332009-02-01 18:15:56 +00001275 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman9178de12009-08-05 01:29:28 +00001276 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Anderson175b6542009-07-22 00:24:57 +00001277 RVLocs, *DAG.getContext());
Dan Gohman9178de12009-08-05 01:29:28 +00001278 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +00001279
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001281 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman6c4be722009-02-04 17:28:58 +00001282 CCValAssign &VA = RVLocs[i];
Owen Andersonac9de032009-08-10 22:56:29 +00001283 EVT CopyVT = VA.getValVT();
Scott Michel91099d62009-02-17 22:15:04 +00001284
Edwin Törökaf8e1332009-02-01 18:15:56 +00001285 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001286 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman9178de12009-08-05 01:29:28 +00001287 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Edwin Török2b331342009-07-08 19:04:27 +00001288 llvm_report_error("SSE register return with SSE disabled");
Edwin Törökaf8e1332009-02-01 18:15:56 +00001289 }
1290
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001291 // If this is a call to a function that returns an fp value on the floating
1292 // point stack, but where we prefer to use the value in xmm registers, copy
1293 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman6c4be722009-02-04 17:28:58 +00001294 if ((VA.getLocReg() == X86::ST0 ||
1295 VA.getLocReg() == X86::ST1) &&
1296 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001297 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298 }
Scott Michel91099d62009-02-17 22:15:04 +00001299
Evan Cheng9cc600e2009-02-20 20:43:02 +00001300 SDValue Val;
1301 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Chengef356282009-02-23 09:03:22 +00001302 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1303 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1304 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001305 MVT::v2i64, InFlag).getValue(1);
Evan Chengef356282009-02-23 09:03:22 +00001306 Val = Chain.getValue(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001307 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1308 Val, DAG.getConstant(0, MVT::i64));
Evan Chengef356282009-02-23 09:03:22 +00001309 } else {
1310 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001311 MVT::i64, InFlag).getValue(1);
Evan Chengef356282009-02-23 09:03:22 +00001312 Val = Chain.getValue(0);
1313 }
Evan Cheng9cc600e2009-02-20 20:43:02 +00001314 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1315 } else {
1316 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1317 CopyVT, InFlag).getValue(1);
1318 Val = Chain.getValue(0);
1319 }
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001320 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001321
Dan Gohman6c4be722009-02-04 17:28:58 +00001322 if (CopyVT != VA.getValVT()) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001323 // Round the F80 the right size, which also moves to the appropriate xmm
1324 // register.
Dan Gohman6c4be722009-02-04 17:28:58 +00001325 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001326 // This truncation won't change the value.
1327 DAG.getIntPtrConstant(1));
1328 }
Scott Michel91099d62009-02-17 22:15:04 +00001329
Dan Gohman9178de12009-08-05 01:29:28 +00001330 InVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001331 }
Duncan Sands698842f2008-07-02 17:40:58 +00001332
Dan Gohman9178de12009-08-05 01:29:28 +00001333 return Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001334}
1335
1336
1337//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001338// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001339//===----------------------------------------------------------------------===//
1340// StdCall calling convention seems to be standard for many Windows' API
1341// routines and around. It differs from C calling convention just a little:
1342// callee should clean up the stack, not caller. Symbols should be also
1343// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001344// For info on fast calling convention see Fast Calling Convention (tail call)
1345// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346
Dan Gohman9178de12009-08-05 01:29:28 +00001347/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001348/// semantics.
Dan Gohman9178de12009-08-05 01:29:28 +00001349static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1350 if (Outs.empty())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001351 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001352
Dan Gohman9178de12009-08-05 01:29:28 +00001353 return Outs[0].Flags.isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001354}
1355
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001356/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001357/// return semantics.
Dan Gohman9178de12009-08-05 01:29:28 +00001358static bool
1359ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1360 if (Ins.empty())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001361 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001362
Dan Gohman9178de12009-08-05 01:29:28 +00001363 return Ins[0].Flags.isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001364}
1365
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001366/// IsCalleePop - Determines whether the callee is required to pop its
1367/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel5838baa2009-09-02 08:44:58 +00001368bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen18ace102008-01-05 16:56:59 +00001369 if (IsVarArg)
1370 return false;
1371
Dan Gohman705e3f72008-09-13 01:54:27 +00001372 switch (CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001373 default:
1374 return false;
1375 case CallingConv::X86_StdCall:
1376 return !Subtarget->is64Bit();
1377 case CallingConv::X86_FastCall:
1378 return !Subtarget->is64Bit();
1379 case CallingConv::Fast:
Dan Gohmanea8579c2010-02-08 20:27:50 +00001380 return GuaranteedTailCallOpt;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001381 }
1382}
1383
Dan Gohman705e3f72008-09-13 01:54:27 +00001384/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1385/// given CallingConvention value.
Sandeep Patel5838baa2009-09-02 08:44:58 +00001386CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001387 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001388 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001389 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001390 else
1391 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001392 }
1393
Gordon Henriksen18ace102008-01-05 16:56:59 +00001394 if (CC == CallingConv::X86_FastCall)
1395 return CC_X86_32_FastCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001396 else if (CC == CallingConv::Fast)
1397 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001398 else
1399 return CC_X86_32_C;
1400}
1401
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001402/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1403/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001404/// the specific parameter attribute. The copy will be passed as a byval
1405/// function parameter.
Scott Michel91099d62009-02-17 22:15:04 +00001406static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00001407CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001408 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1409 DebugLoc dl) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001410 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001411 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001412 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001413}
1414
Evan Cheng6b6ed592010-01-27 00:07:07 +00001415/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1416/// a tailcall target by changing its ABI.
1417static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Dan Gohmanea8579c2010-02-08 20:27:50 +00001418 return GuaranteedTailCallOpt && CC == CallingConv::Fast;
Evan Cheng6b6ed592010-01-27 00:07:07 +00001419}
1420
Dan Gohman9178de12009-08-05 01:29:28 +00001421SDValue
1422X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001423 CallingConv::ID CallConv,
Dan Gohman9178de12009-08-05 01:29:28 +00001424 const SmallVectorImpl<ISD::InputArg> &Ins,
1425 DebugLoc dl, SelectionDAG &DAG,
1426 const CCValAssign &VA,
1427 MachineFrameInfo *MFI,
1428 unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001429 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman9178de12009-08-05 01:29:28 +00001430 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng6b6ed592010-01-27 00:07:07 +00001431 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001432 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov5e9f7e82009-08-14 18:19:10 +00001433 EVT ValVT;
1434
1435 // If value is passed by pointer we have address passed instead of the value
1436 // itself.
1437 if (VA.getLocInfo() == CCValAssign::Indirect)
1438 ValVT = VA.getLocVT();
1439 else
1440 ValVT = VA.getValVT();
Evan Cheng3e42a522008-01-10 02:24:25 +00001441
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001442 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michel91099d62009-02-17 22:15:04 +00001443 // changed with more analysis.
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001444 // In case of tail call optimization mark all arguments mutable. Since they
1445 // could be overwritten by lowering of arguments in case of a tail call.
Evan Chengf36bebc2010-02-02 23:58:13 +00001446 if (Flags.isByVal()) {
1447 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1448 VA.getLocMemOffset(), isImmutable, false);
1449 return DAG.getFrameIndex(FI, getPointerTy());
1450 } else {
1451 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1452 VA.getLocMemOffset(), isImmutable, false);
1453 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1454 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene25160362010-02-15 16:53:33 +00001455 PseudoSourceValue::getFixedStack(FI), 0,
1456 false, false, 0);
Evan Chengf36bebc2010-02-02 23:58:13 +00001457 }
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001458}
1459
Dan Gohman8181bd12008-07-27 21:46:04 +00001460SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001461X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001462 CallingConv::ID CallConv,
Dan Gohman9178de12009-08-05 01:29:28 +00001463 bool isVarArg,
1464 const SmallVectorImpl<ISD::InputArg> &Ins,
1465 DebugLoc dl,
1466 SelectionDAG &DAG,
1467 SmallVectorImpl<SDValue> &InVals) {
1468
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001470 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michel91099d62009-02-17 22:15:04 +00001471
Gordon Henriksen18ace102008-01-05 16:56:59 +00001472 const Function* Fn = MF.getFunction();
1473 if (Fn->hasExternalLinkage() &&
1474 Subtarget->isTargetCygMing() &&
1475 Fn->getName() == "main")
1476 FuncInfo->setForceFramePointer(true);
1477
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001478 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001479 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001480 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001481
Dan Gohman9178de12009-08-05 01:29:28 +00001482 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001483 "Var args not supported with calling convention fastcc");
1484
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 // Assign locations to all of the incoming arguments.
1486 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001487 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1488 ArgLocs, *DAG.getContext());
1489 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michel91099d62009-02-17 22:15:04 +00001490
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491 unsigned LastVal = ~0U;
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001492 SDValue ArgValue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1494 CCValAssign &VA = ArgLocs[i];
1495 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1496 // places.
1497 assert(VA.getValNo() != LastVal &&
1498 "Don't support value assigned to multiple locs yet");
1499 LastVal = VA.getValNo();
Scott Michel91099d62009-02-17 22:15:04 +00001500
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001501 if (VA.isRegLoc()) {
Owen Andersonac9de032009-08-10 22:56:29 +00001502 EVT RegVT = VA.getLocVT();
Devang Patelf3707e82009-01-05 17:31:22 +00001503 TargetRegisterClass *RC = NULL;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001504 if (RegVT == MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001505 RC = X86::GR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001506 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001507 RC = X86::GR64RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001508 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001509 RC = X86::FR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001510 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001511 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001512 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001513 RC = X86::VR128RegisterClass;
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001514 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1515 RC = X86::VR64RegisterClass;
1516 else
Edwin Törökbd448e32009-07-14 16:55:14 +00001517 llvm_unreachable("Unknown argument type!");
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001518
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001519 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman9178de12009-08-05 01:29:28 +00001520 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michel91099d62009-02-17 22:15:04 +00001521
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1523 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1524 // right size.
1525 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001526 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527 DAG.getValueType(VA.getValVT()));
1528 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001529 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001530 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001531 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikova6ad5be2009-08-03 08:14:14 +00001532 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michel91099d62009-02-17 22:15:04 +00001533
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001534 if (VA.isExtInLoc()) {
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001535 // Handle MMX values passed in XMM regs.
1536 if (RegVT.isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001537 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1538 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001539 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1540 } else
1541 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001542 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543 } else {
1544 assert(VA.isMemLoc());
Dan Gohman9178de12009-08-05 01:29:28 +00001545 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001546 }
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001547
1548 // If value is passed via pointer - do a load.
1549 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene25160362010-02-15 16:53:33 +00001550 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1551 false, false, 0);
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001552
Dan Gohman9178de12009-08-05 01:29:28 +00001553 InVals.push_back(ArgValue);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001554 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001555
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001556 // The x86-64 ABI for returning structs by value requires that we copy
1557 // the sret argument into %rax for the return. Save the argument into
1558 // a virtual register so that we can access it from the return points.
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001559 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001560 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1561 unsigned Reg = FuncInfo->getSRetReturnReg();
1562 if (!Reg) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001563 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001564 FuncInfo->setSRetReturnReg(Reg);
1565 }
Dan Gohman9178de12009-08-05 01:29:28 +00001566 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001567 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001568 }
1569
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001570 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng6b6ed592010-01-27 00:07:07 +00001571 // Align stack specially for tail calls.
1572 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001573 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574
1575 // If the function takes variable number of arguments, make a frame index for
1576 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001577 if (isVarArg) {
Dan Gohman9178de12009-08-05 01:29:28 +00001578 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene6424ab92009-11-12 20:49:22 +00001579 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001580 }
1581 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001582 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1583
1584 // FIXME: We should really autogenerate these arrays
1585 static const unsigned GPR64ArgRegsWin64[] = {
1586 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001587 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001588 static const unsigned XMMArgRegsWin64[] = {
1589 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1590 };
1591 static const unsigned GPR64ArgRegs64Bit[] = {
1592 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1593 };
1594 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001595 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1596 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1597 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001598 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1599
1600 if (IsWin64) {
1601 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1602 GPR64ArgRegs = GPR64ArgRegsWin64;
1603 XMMArgRegs = XMMArgRegsWin64;
1604 } else {
1605 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1606 GPR64ArgRegs = GPR64ArgRegs64Bit;
1607 XMMArgRegs = XMMArgRegs64Bit;
1608 }
1609 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1610 TotalNumIntRegs);
1611 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1612 TotalNumXMMRegs);
1613
Devang Patelc386c842009-06-05 21:57:13 +00001614 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Cheng0b84fe12009-02-13 22:36:38 +00001615 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001616 "SSE register cannot be used when SSE is disabled!");
Devang Patelc386c842009-06-05 21:57:13 +00001617 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Cheng0b84fe12009-02-13 22:36:38 +00001618 "SSE register cannot be used when SSE is disabled!");
Devang Patelc386c842009-06-05 21:57:13 +00001619 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Edwin Törökaf8e1332009-02-01 18:15:56 +00001620 // Kernel mode asks for SSE to be disabled, so don't push them
1621 // on the stack.
1622 TotalNumXMMRegs = 0;
Bill Wendling042eda32009-03-11 22:30:01 +00001623
Gordon Henriksen18ace102008-01-05 16:56:59 +00001624 // For X86-64, if there are vararg parameters that are passed via
1625 // registers, then we must store them to their spots on the stack so they
1626 // may be loaded by deferencing the result of va_next.
1627 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001628 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1629 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene6424ab92009-11-12 20:49:22 +00001630 TotalNumXMMRegs * 16, 16,
1631 false);
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001632
Gordon Henriksen18ace102008-01-05 16:56:59 +00001633 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001634 SmallVector<SDValue, 8> MemOps;
1635 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman34228bf2009-08-15 01:38:56 +00001636 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001637 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohman34228bf2009-08-15 01:38:56 +00001638 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1639 DAG.getIntPtrConstant(Offset));
Bob Wilsonb6737aa2009-04-20 18:36:57 +00001640 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1641 X86::GR64RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001642 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman8181bd12008-07-27 21:46:04 +00001643 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001644 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Cheng174e2cf2009-10-18 18:16:27 +00001645 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene25160362010-02-15 16:53:33 +00001646 Offset, false, false, 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001647 MemOps.push_back(Store);
Dan Gohman34228bf2009-08-15 01:38:56 +00001648 Offset += 8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001649 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001650
Dan Gohmanb9f06832009-08-16 21:24:25 +00001651 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1652 // Now store the XMM (fp + vector) parameter registers.
1653 SmallVector<SDValue, 11> SaveXMMOps;
1654 SaveXMMOps.push_back(Chain);
Dan Gohman34228bf2009-08-15 01:38:56 +00001655
Dan Gohmanb9f06832009-08-16 21:24:25 +00001656 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1657 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1658 SaveXMMOps.push_back(ALVal);
Dan Gohman34228bf2009-08-15 01:38:56 +00001659
Dan Gohmanb9f06832009-08-16 21:24:25 +00001660 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1661 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohman34228bf2009-08-15 01:38:56 +00001662
Dan Gohmanb9f06832009-08-16 21:24:25 +00001663 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1664 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1665 X86::VR128RegisterClass);
1666 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1667 SaveXMMOps.push_back(Val);
1668 }
1669 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1670 MVT::Other,
1671 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001672 }
Dan Gohmanb9f06832009-08-16 21:24:25 +00001673
1674 if (!MemOps.empty())
1675 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1676 &MemOps[0], MemOps.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001677 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001678 }
Scott Michel91099d62009-02-17 22:15:04 +00001679
Gordon Henriksen18ace102008-01-05 16:56:59 +00001680 // Some CCs need callee pop.
Dan Gohman9178de12009-08-05 01:29:28 +00001681 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001682 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001683 } else {
1684 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001685 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman9178de12009-08-05 01:29:28 +00001686 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michel91099d62009-02-17 22:15:04 +00001687 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001689
Gordon Henriksen18ace102008-01-05 16:56:59 +00001690 if (!Is64Bit) {
1691 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman9178de12009-08-05 01:29:28 +00001692 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001693 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1694 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001695
Anton Korobeynikove844e472007-08-15 17:12:32 +00001696 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697
Dan Gohman9178de12009-08-05 01:29:28 +00001698 return Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699}
1700
Dan Gohman8181bd12008-07-27 21:46:04 +00001701SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001702X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1703 SDValue StackPtr, SDValue Arg,
1704 DebugLoc dl, SelectionDAG &DAG,
Evan Chengbc077bf2008-01-10 00:09:10 +00001705 const CCValAssign &VA,
Dan Gohman9178de12009-08-05 01:29:28 +00001706 ISD::ArgFlagsTy Flags) {
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001707 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001708 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001709 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesence0805b2009-02-03 19:33:06 +00001710 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001711 if (Flags.isByVal()) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001712 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengbc077bf2008-01-10 00:09:10 +00001713 }
Dale Johannesence0805b2009-02-03 19:33:06 +00001714 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene25160362010-02-15 16:53:33 +00001715 PseudoSourceValue::getStack(), LocMemOffset,
1716 false, false, 0);
Evan Chengbc077bf2008-01-10 00:09:10 +00001717}
1718
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001719/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001720/// optimization is performed and it is required.
Scott Michel91099d62009-02-17 22:15:04 +00001721SDValue
1722X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Cheng00787d52010-01-26 19:04:47 +00001723 SDValue &OutRetAddr, SDValue Chain,
1724 bool IsTailCall, bool Is64Bit,
1725 int FPDiff, DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001726 // Adjust the Return address stack slot.
Owen Andersonac9de032009-08-10 22:56:29 +00001727 EVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001728 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001729
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001730 // Load the "old" Return address.
David Greene25160362010-02-15 16:53:33 +00001731 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001732 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001733}
1734
1735/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1736/// optimization is performed and it is required (FPDiff!=0).
Scott Michel91099d62009-02-17 22:15:04 +00001737static SDValue
1738EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001739 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesence0805b2009-02-03 19:33:06 +00001740 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001741 // Store the return address to the appropriate stack slot.
1742 if (!FPDiff) return Chain;
1743 // Calculate the new stack slot for the return address.
1744 int SlotSize = Is64Bit ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00001745 int NewReturnAddrFI =
Evan Cheng00787d52010-01-26 19:04:47 +00001746 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001747 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001748 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michel91099d62009-02-17 22:15:04 +00001749 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene25160362010-02-15 16:53:33 +00001750 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1751 false, false, 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001752 return Chain;
1753}
1754
Dan Gohman9178de12009-08-05 01:29:28 +00001755SDValue
Evan Chengff116f92010-02-02 23:55:14 +00001756X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001757 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +00001758 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +00001759 const SmallVectorImpl<ISD::OutputArg> &Outs,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl, SelectionDAG &DAG,
1762 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman9178de12009-08-05 01:29:28 +00001763 MachineFunction &MF = DAG.getMachineFunction();
1764 bool Is64Bit = Subtarget->is64Bit();
1765 bool IsStructRet = CallIsStructReturn(Outs);
Evan Chengf4919612010-02-05 02:21:12 +00001766 bool IsSibcall = false;
Dan Gohman9178de12009-08-05 01:29:28 +00001767
Evan Chengf4919612010-02-05 02:21:12 +00001768 if (isTailCall) {
Evan Cheng6b6ed592010-01-27 00:07:07 +00001769 // Check if it's really possible to do a tail call.
Evan Chengff116f92010-02-02 23:55:14 +00001770 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1771 Outs, Ins, DAG);
Evan Chengc54fa452010-02-06 03:28:46 +00001772
1773 // Sibcalls are automatically detected tailcalls which do not require
1774 // ABI changes.
Dan Gohmanea8579c2010-02-08 20:27:50 +00001775 if (!GuaranteedTailCallOpt && isTailCall)
Evan Chengf4919612010-02-05 02:21:12 +00001776 IsSibcall = true;
Evan Chengc54fa452010-02-06 03:28:46 +00001777
1778 if (isTailCall)
1779 ++NumTailCalls;
Evan Chengf4919612010-02-05 02:21:12 +00001780 }
Evan Cheng6b6ed592010-01-27 00:07:07 +00001781
Dan Gohman9178de12009-08-05 01:29:28 +00001782 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001783 "Var args not supported with calling convention fastcc");
1784
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001785 // Analyze operands of the call, assigning locations to each operand.
1786 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001787 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1788 ArgLocs, *DAG.getContext());
1789 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michel91099d62009-02-17 22:15:04 +00001790
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001791 // Get a count of how many bytes are to be pushed on the stack.
1792 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengc54fa452010-02-06 03:28:46 +00001793 if (IsSibcall)
Evan Chengc38381c2010-02-02 02:22:50 +00001794 // This is a sibcall. The memory operands are available in caller's
1795 // own caller's stack.
1796 NumBytes = 0;
Dan Gohmanea8579c2010-02-08 20:27:50 +00001797 else if (GuaranteedTailCallOpt && CallConv == CallingConv::Fast)
Evan Chengc54fa452010-02-06 03:28:46 +00001798 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001799
Gordon Henriksen18ace102008-01-05 16:56:59 +00001800 int FPDiff = 0;
Evan Chengc54fa452010-02-06 03:28:46 +00001801 if (isTailCall && !IsSibcall) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001802 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michel91099d62009-02-17 22:15:04 +00001803 unsigned NumBytesCallerPushed =
Gordon Henriksen18ace102008-01-05 16:56:59 +00001804 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1805 FPDiff = NumBytesCallerPushed - NumBytes;
1806
1807 // Set the delta of movement of the returnaddr stackslot.
1808 // But only set if delta is greater than previous delta.
1809 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1810 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1811 }
1812
Evan Chengc54fa452010-02-06 03:28:46 +00001813 if (!IsSibcall)
1814 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001815
Dan Gohman8181bd12008-07-27 21:46:04 +00001816 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001817 // Load return adress for tail calls.
Evan Chengc54fa452010-02-06 03:28:46 +00001818 if (isTailCall && FPDiff)
1819 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1820 Is64Bit, FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001821
Dan Gohman8181bd12008-07-27 21:46:04 +00001822 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1823 SmallVector<SDValue, 8> MemOpChains;
1824 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001825
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001826 // Walk the register/memloc assignments, inserting copies/loads. In the case
1827 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001828 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1829 CCValAssign &VA = ArgLocs[i];
Owen Andersonac9de032009-08-10 22:56:29 +00001830 EVT RegVT = VA.getLocVT();
Dan Gohman9178de12009-08-05 01:29:28 +00001831 SDValue Arg = Outs[i].Val;
1832 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman705e3f72008-09-13 01:54:27 +00001833 bool isByVal = Flags.isByVal();
Scott Michel91099d62009-02-17 22:15:04 +00001834
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001835 // Promote the value if needed.
1836 switch (VA.getLocInfo()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001837 default: llvm_unreachable("Unknown loc info!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001838 case CCValAssign::Full: break;
1839 case CCValAssign::SExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001840 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001841 break;
1842 case CCValAssign::ZExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001843 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001844 break;
1845 case CCValAssign::AExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001846 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1847 // Special case: passing MMX values in XMM registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001848 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1849 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1850 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001851 } else
1852 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1853 break;
1854 case CCValAssign::BCvt:
1855 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001856 break;
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001857 case CCValAssign::Indirect: {
1858 // Store the argument.
1859 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Cheng174e2cf2009-10-18 18:16:27 +00001860 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001861 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene25160362010-02-15 16:53:33 +00001862 PseudoSourceValue::getFixedStack(FI), 0,
1863 false, false, 0);
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001864 Arg = SpillSlot;
1865 break;
1866 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867 }
Scott Michel91099d62009-02-17 22:15:04 +00001868
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001869 if (VA.isRegLoc()) {
1870 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengc54fa452010-02-06 03:28:46 +00001871 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Chengf4919612010-02-05 02:21:12 +00001872 assert(VA.isMemLoc());
1873 if (StackPtr.getNode() == 0)
1874 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1875 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1876 dl, DAG, VA, Flags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877 }
1878 }
Scott Michel91099d62009-02-17 22:15:04 +00001879
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880 if (!MemOpChains.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001881 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001882 &MemOpChains[0], MemOpChains.size());
1883
1884 // Build a sequence of copy-to-reg nodes chained together with token chain
1885 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001886 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001887 // Tail call byval lowering might overwrite argument registers so in case of
1888 // tail call optimization the copies to registers are lowered later.
Dan Gohman9178de12009-08-05 01:29:28 +00001889 if (!isTailCall)
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001890 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001891 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001892 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001893 InFlag = Chain.getValue(1);
1894 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001895
Chris Lattnerf165d342009-07-09 04:24:46 +00001896 if (Subtarget->isPICStyleGOT()) {
Chris Lattner679cad52009-07-09 02:55:47 +00001897 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1898 // GOT pointer.
Dan Gohman9178de12009-08-05 01:29:28 +00001899 if (!isTailCall) {
Chris Lattner679cad52009-07-09 02:55:47 +00001900 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1901 DAG.getNode(X86ISD::GlobalBaseReg,
1902 DebugLoc::getUnknownLoc(),
1903 getPointerTy()),
1904 InFlag);
1905 InFlag = Chain.getValue(1);
1906 } else {
1907 // If we are tail calling and generating PIC/GOT style code load the
1908 // address of the callee into ECX. The value in ecx is used as target of
1909 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1910 // for tail calls on PIC/GOT architectures. Normally we would just put the
1911 // address of GOT into ebx and then call target@PLT. But for tail calls
1912 // ebx would be restored (since ebx is callee saved) before jumping to the
1913 // target@PLT.
1914
1915 // Note: The actual moving to ECX is done further down.
1916 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1917 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1918 !G->getGlobal()->hasProtectedVisibility())
1919 Callee = LowerGlobalAddress(Callee, DAG);
1920 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner5d1f2572009-07-09 04:39:06 +00001921 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattner679cad52009-07-09 02:55:47 +00001922 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001924
Gordon Henriksen18ace102008-01-05 16:56:59 +00001925 if (Is64Bit && isVarArg) {
1926 // From AMD64 ABI document:
1927 // For calls that may call functions that use varargs or stdargs
1928 // (prototype-less calls or calls to functions containing ellipsis (...) in
1929 // the declaration) %al is used as hidden argument to specify the number
1930 // of SSE registers used. The contents of %al do not need to match exactly
1931 // the number of registers, but must be an ubound on the number of SSE
1932 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001933
1934 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001935 // Count the number of XMM registers allocated.
1936 static const unsigned XMMArgRegs[] = {
1937 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1938 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1939 };
1940 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michel91099d62009-02-17 22:15:04 +00001941 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Edwin Törökaf8e1332009-02-01 18:15:56 +00001942 && "SSE registers cannot be used when SSE is disabled");
Scott Michel91099d62009-02-17 22:15:04 +00001943
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001944 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001945 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001946 InFlag = Chain.getValue(1);
1947 }
1948
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001949
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001950 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman9178de12009-08-05 01:29:28 +00001951 if (isTailCall) {
1952 // Force all the incoming stack arguments to be loaded from the stack
1953 // before any new outgoing arguments are stored to the stack, because the
1954 // outgoing stack slots may alias the incoming argument stack slots, and
1955 // the alias isn't otherwise explicit. This is slightly more conservative
1956 // than necessary, because it means that each store effectively depends
1957 // on every argument instead of just those arguments it would clobber.
1958 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1959
Dan Gohman8181bd12008-07-27 21:46:04 +00001960 SmallVector<SDValue, 8> MemOpChains2;
1961 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001962 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001963 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001964 InFlag = SDValue();
Dan Gohmanea8579c2010-02-08 20:27:50 +00001965 if (GuaranteedTailCallOpt) {
Evan Chengc38381c2010-02-02 02:22:50 +00001966 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1967 CCValAssign &VA = ArgLocs[i];
1968 if (VA.isRegLoc())
1969 continue;
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001970 assert(VA.isMemLoc());
Dan Gohman9178de12009-08-05 01:29:28 +00001971 SDValue Arg = Outs[i].Val;
1972 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001973 // Create frame index.
1974 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001975 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene6424ab92009-11-12 20:49:22 +00001976 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001977 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001978
Duncan Sandsc93fae32008-03-21 09:14:45 +00001979 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001980 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001981 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001982 if (StackPtr.getNode() == 0)
Scott Michel91099d62009-02-17 22:15:04 +00001983 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001984 getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00001985 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001986
Dan Gohman9178de12009-08-05 01:29:28 +00001987 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1988 ArgChain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001989 Flags, DAG, dl));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001990 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001991 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001992 MemOpChains2.push_back(
Dan Gohman9178de12009-08-05 01:29:28 +00001993 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene25160362010-02-15 16:53:33 +00001994 PseudoSourceValue::getFixedStack(FI), 0,
1995 false, false, 0));
Scott Michel91099d62009-02-17 22:15:04 +00001996 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001997 }
1998 }
1999
2000 if (!MemOpChains2.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002001 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00002002 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00002003
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002004 // Copy arguments to their registers.
2005 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00002006 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00002007 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002008 InFlag = Chain.getValue(1);
2009 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002010 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002011
Gordon Henriksen18ace102008-01-05 16:56:59 +00002012 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002013 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00002014 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002015 }
2016
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002017 bool WasGlobalOrExternal = false;
2018 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2019 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2020 // In the 64-bit large code model, we have to make all calls
2021 // through a register, since the call instruction's 32-bit
2022 // pc-relative offset may not be large enough to hold the whole
2023 // address.
2024 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2025 WasGlobalOrExternal = true;
2026 // If the callee is a GlobalAddress node (quite common, every direct call
2027 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2028 // it.
2029
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002030 // We should use extra load for direct calls to dllimported functions in
2031 // non-JIT mode.
Chris Lattner48837612009-07-09 05:27:35 +00002032 GlobalValue *GV = G->getGlobal();
Chris Lattner180a7ee2009-07-10 05:48:03 +00002033 if (!GV->hasDLLImportLinkage()) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002034 unsigned char OpFlags = 0;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002035
Chris Lattner8e8afe42009-07-09 05:02:21 +00002036 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2037 // external symbols most go through the PLT in PIC mode. If the symbol
2038 // has hidden or protected visibility, or if it is static or local, then
2039 // we don't need to use the PLT - we can directly call it.
2040 if (Subtarget->isTargetELF() &&
2041 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner48837612009-07-09 05:27:35 +00002042 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002043 OpFlags = X86II::MO_PLT;
Chris Lattner4a948932009-07-10 20:47:30 +00002044 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner48837612009-07-09 05:27:35 +00002045 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2046 Subtarget->getDarwinVers() < 9) {
2047 // PC-relative references to external symbols should go through $stub,
2048 // unless we're building with the leopard linker or later, which
2049 // automatically synthesizes these stubs.
2050 OpFlags = X86II::MO_DARWIN_STUB;
2051 }
Chris Lattner8e8afe42009-07-09 05:02:21 +00002052
Chris Lattner48837612009-07-09 05:27:35 +00002053 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner8e8afe42009-07-09 05:02:21 +00002054 G->getOffset(), OpFlags);
2055 }
Bill Wendlingfef06052008-09-16 21:48:12 +00002056 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002057 WasGlobalOrExternal = true;
Chris Lattner8e8afe42009-07-09 05:02:21 +00002058 unsigned char OpFlags = 0;
2059
2060 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2061 // symbols should go through the PLT.
2062 if (Subtarget->isTargetELF() &&
Chris Lattner48837612009-07-09 05:27:35 +00002063 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002064 OpFlags = X86II::MO_PLT;
Chris Lattner4a948932009-07-10 20:47:30 +00002065 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner48837612009-07-09 05:27:35 +00002066 Subtarget->getDarwinVers() < 9) {
2067 // PC-relative references to external symbols should go through $stub,
2068 // unless we're building with the leopard linker or later, which
2069 // automatically synthesizes these stubs.
2070 OpFlags = X86II::MO_DARWIN_STUB;
2071 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002072
Chris Lattner8e8afe42009-07-09 05:02:21 +00002073 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2074 OpFlags);
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002075 }
2076
2077 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengcf840d52010-02-04 02:40:39 +00002078 // Force the address into a (call preserved) caller-saved register since
2079 // tailcall must happen after callee-saved registers are poped.
2080 // FIXME: Give it a special register class that contains caller-saved
2081 // register instead?
2082 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00002083 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengcf840d52010-02-04 02:40:39 +00002084 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00002085 Callee,InFlag);
Evan Chengcf840d52010-02-04 02:40:39 +00002086 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002087 }
Scott Michel91099d62009-02-17 22:15:04 +00002088
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002089 // Returns a chain & a flag for retval copy to use.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002090 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00002091 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002092
Evan Chengc54fa452010-02-06 03:28:46 +00002093 if (!IsSibcall && isTailCall) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002094 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2095 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002096 InFlag = Chain.getValue(1);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002097 }
Scott Michel91099d62009-02-17 22:15:04 +00002098
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 Ops.push_back(Chain);
2100 Ops.push_back(Callee);
2101
Dan Gohman9178de12009-08-05 01:29:28 +00002102 if (isTailCall)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002103 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002104
Gordon Henriksen18ace102008-01-05 16:56:59 +00002105 // Add argument registers to the end of the list so that they are known live
2106 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00002107 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2108 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2109 RegsToPass[i].second.getValueType()));
Scott Michel91099d62009-02-17 22:15:04 +00002110
Evan Cheng8ba45e62008-03-18 23:36:35 +00002111 // Add an implicit use GOT pointer in EBX.
Dan Gohman9178de12009-08-05 01:29:28 +00002112 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng8ba45e62008-03-18 23:36:35 +00002113 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2114
2115 // Add an implicit use of AL for x86 vararg functions.
2116 if (Is64Bit && isVarArg)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002117 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng8ba45e62008-03-18 23:36:35 +00002118
Gabor Greif1c80d112008-08-28 21:40:38 +00002119 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002121
Dan Gohman9178de12009-08-05 01:29:28 +00002122 if (isTailCall) {
2123 // If this is the first return lowered for this function, add the regs
2124 // to the liveout set for the function.
2125 if (MF.getRegInfo().liveout_empty()) {
2126 SmallVector<CCValAssign, 16> RVLocs;
2127 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2128 *DAG.getContext());
2129 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2130 for (unsigned i = 0; i != RVLocs.size(); ++i)
2131 if (RVLocs[i].isRegLoc())
2132 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2133 }
Scott Michel91099d62009-02-17 22:15:04 +00002134
Dan Gohman9178de12009-08-05 01:29:28 +00002135 assert(((Callee.getOpcode() == ISD::Register &&
2136 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskin846123d2010-01-09 18:56:43 +00002137 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman9178de12009-08-05 01:29:28 +00002138 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2139 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskin846123d2010-01-09 18:56:43 +00002140 "Expecting a global address, external symbol, or scratch register");
Dan Gohman9178de12009-08-05 01:29:28 +00002141
2142 return DAG.getNode(X86ISD::TC_RETURN, dl,
2143 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00002144 }
2145
Dale Johannesence0805b2009-02-03 19:33:06 +00002146 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002147 InFlag = Chain.getValue(1);
2148
2149 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00002150 unsigned NumBytesForCalleeToPush;
Dan Gohman9178de12009-08-05 01:29:28 +00002151 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen18ace102008-01-05 16:56:59 +00002152 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman9178de12009-08-05 01:29:28 +00002153 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Dan Gohmandf1a7ff2010-02-10 16:03:48 +00002154 // If this is a call to a struct-return function, the callee
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002155 // pops the hidden struct pointer, so we have to push it back.
2156 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002157 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002158 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002159 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michel91099d62009-02-17 22:15:04 +00002160
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002161 // Returns a flag for retval copy to use.
Evan Chengc54fa452010-02-06 03:28:46 +00002162 if (!IsSibcall) {
2163 Chain = DAG.getCALLSEQ_END(Chain,
2164 DAG.getIntPtrConstant(NumBytes, true),
2165 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2166 true),
2167 InFlag);
2168 InFlag = Chain.getValue(1);
2169 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002170
2171 // Handle result values, copying them out of physregs into vregs that we
2172 // return.
Dan Gohman9178de12009-08-05 01:29:28 +00002173 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2174 Ins, dl, DAG, InVals);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002175}
2176
2177
2178//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002179// Fast Calling Convention (tail call) implementation
2180//===----------------------------------------------------------------------===//
2181
2182// Like std call, callee cleans arguments, convention except that ECX is
2183// reserved for storing the tail called function address. Only 2 registers are
2184// free for argument passing (inreg). Tail call optimization is performed
2185// provided:
2186// * tailcallopt is enabled
2187// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00002188// On X86_64 architecture with GOT-style position independent code only local
2189// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00002190// To keep the stack aligned according to platform abi the function
2191// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2192// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002193// If a tail called function callee has more arguments than the caller the
2194// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00002195// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002196// original REtADDR, but before the saved framepointer or the spilled registers
2197// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2198// stack layout:
2199// arg1
2200// arg2
2201// RETADDR
Scott Michel91099d62009-02-17 22:15:04 +00002202// [ new RETADDR
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002203// move area ]
2204// (possible EBP)
2205// ESI
2206// EDI
2207// local1 ..
2208
2209/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2210/// for a 16 byte align requirement.
Scott Michel91099d62009-02-17 22:15:04 +00002211unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002212 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00002213 MachineFunction &MF = DAG.getMachineFunction();
2214 const TargetMachine &TM = MF.getTarget();
2215 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2216 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michel91099d62009-02-17 22:15:04 +00002217 uint64_t AlignMask = StackAlignment - 1;
Evan Chengded8f902008-09-07 09:07:23 +00002218 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00002219 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00002220 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2221 // Number smaller than 12 so just add the difference.
2222 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2223 } else {
2224 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michel91099d62009-02-17 22:15:04 +00002225 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chengded8f902008-09-07 09:07:23 +00002226 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002227 }
Evan Chengded8f902008-09-07 09:07:23 +00002228 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002229}
2230
Evan Chengf4919612010-02-05 02:21:12 +00002231/// MatchingStackOffset - Return true if the given stack call argument is
2232/// already available in the same position (relatively) of the caller's
2233/// incoming argument stack.
2234static
2235bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2236 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2237 const X86InstrInfo *TII) {
2238 int FI;
2239 if (Arg.getOpcode() == ISD::CopyFromReg) {
2240 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2241 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2242 return false;
2243 MachineInstr *Def = MRI->getVRegDef(VR);
2244 if (!Def)
2245 return false;
2246 if (!Flags.isByVal()) {
2247 if (!TII->isLoadFromStackSlot(Def, FI))
2248 return false;
2249 } else {
2250 unsigned Opcode = Def->getOpcode();
2251 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2252 Def->getOperand(1).isFI()) {
2253 FI = Def->getOperand(1).getIndex();
2254 if (MFI->getObjectSize(FI) != Flags.getByValSize())
2255 return false;
2256 } else
2257 return false;
2258 }
2259 } else {
2260 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2261 if (!Ld)
2262 return false;
2263 SDValue Ptr = Ld->getBasePtr();
2264 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2265 if (!FINode)
2266 return false;
2267 FI = FINode->getIndex();
2268 }
2269
2270 if (!MFI->isFixedObjectIndex(FI))
2271 return false;
2272 return Offset == MFI->getObjectOffset(FI);
2273}
2274
Dan Gohman9178de12009-08-05 01:29:28 +00002275/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2276/// for tail call optimization. Targets which want to do tail call
2277/// optimization should implement this function.
2278bool
2279X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002280 CallingConv::ID CalleeCC,
Dan Gohman9178de12009-08-05 01:29:28 +00002281 bool isVarArg,
Evan Chengd82fae32010-01-27 06:25:16 +00002282 const SmallVectorImpl<ISD::OutputArg> &Outs,
2283 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman9178de12009-08-05 01:29:28 +00002284 SelectionDAG& DAG) const {
Evan Chengd82fae32010-01-27 06:25:16 +00002285 if (CalleeCC != CallingConv::Fast &&
2286 CalleeCC != CallingConv::C)
2287 return false;
2288
Evan Cheng3d424642010-01-29 06:45:59 +00002289 // If -tailcallopt is specified, make fastcc functions tail-callable.
2290 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohmanea8579c2010-02-08 20:27:50 +00002291 if (GuaranteedTailCallOpt) {
Evan Chengca18ef22010-01-31 06:44:49 +00002292 if (CalleeCC == CallingConv::Fast &&
2293 CallerF->getCallingConv() == CalleeCC)
2294 return true;
2295 return false;
2296 }
2297
Evan Chengc38381c2010-02-02 02:22:50 +00002298 // Look for obvious safe cases to perform tail call optimization that does not
2299 // requite ABI changes. This is what gcc calls sibcall.
2300
Evan Chengca18ef22010-01-31 06:44:49 +00002301 // Do not tail call optimize vararg calls for now.
2302 if (isVarArg)
2303 return false;
2304
Evan Cheng73e1dbe2010-01-30 01:22:00 +00002305 // If the callee takes no arguments then go on to check the results of the
2306 // call.
2307 if (!Outs.empty()) {
2308 // Check if stack adjustment is needed. For now, do not do this if any
2309 // argument is passed on the stack.
2310 SmallVector<CCValAssign, 16> ArgLocs;
2311 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2312 ArgLocs, *DAG.getContext());
2313 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengc38381c2010-02-02 02:22:50 +00002314 if (CCInfo.getNextStackOffset()) {
2315 MachineFunction &MF = DAG.getMachineFunction();
2316 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2317 return false;
2318 if (Subtarget->isTargetWin64())
2319 // Win64 ABI has additional complications.
2320 return false;
2321
2322 // Check if the arguments are already laid out in the right way as
2323 // the caller's fixed stack objects.
2324 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chengf4919612010-02-05 02:21:12 +00002325 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2326 const X86InstrInfo *TII =
2327 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengc38381c2010-02-02 02:22:50 +00002328 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2329 CCValAssign &VA = ArgLocs[i];
2330 EVT RegVT = VA.getLocVT();
2331 SDValue Arg = Outs[i].Val;
2332 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengc38381c2010-02-02 02:22:50 +00002333 if (VA.getLocInfo() == CCValAssign::Indirect)
2334 return false;
2335 if (!VA.isRegLoc()) {
Evan Chengf4919612010-02-05 02:21:12 +00002336 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2337 MFI, MRI, TII))
Evan Chengc38381c2010-02-02 02:22:50 +00002338 return false;
2339 }
2340 }
2341 }
Evan Cheng73e1dbe2010-01-30 01:22:00 +00002342 }
Evan Chengd82fae32010-01-27 06:25:16 +00002343
Evan Cheng411c0522010-02-03 03:28:02 +00002344 return true;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002345}
2346
Dan Gohmanca4857a2008-09-03 23:12:08 +00002347FastISel *
Evan Cheng00787d52010-01-26 19:04:47 +00002348X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2349 DwarfWriter *dw,
2350 DenseMap<const Value *, unsigned> &vm,
2351 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2352 DenseMap<const AllocaInst *, int> &am
Dan Gohman9dd43582008-10-14 23:54:11 +00002353#ifndef NDEBUG
Evan Cheng00787d52010-01-26 19:04:47 +00002354 , SmallSet<Instruction*, 8> &cil
Dan Gohman9dd43582008-10-14 23:54:11 +00002355#endif
2356 ) {
Devang Patelfcf1c752009-01-13 00:35:13 +00002357 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohman9dd43582008-10-14 23:54:11 +00002358#ifndef NDEBUG
2359 , cil
2360#endif
2361 );
Dan Gohman97805ee2008-08-19 21:32:53 +00002362}
2363
2364
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002365//===----------------------------------------------------------------------===//
2366// Other Lowering Hooks
2367//===----------------------------------------------------------------------===//
2368
2369
Dan Gohman8181bd12008-07-27 21:46:04 +00002370SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00002371 MachineFunction &MF = DAG.getMachineFunction();
2372 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2373 int ReturnAddrIndex = FuncInfo->getRAIndex();
2374
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002375 if (ReturnAddrIndex == 0) {
2376 // Set up a frame object for the return address.
Bill Wendling6ddc87b2009-01-16 19:25:27 +00002377 uint64_t SlotSize = TD->getPointerSize();
David Greene6424ab92009-11-12 20:49:22 +00002378 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2379 true, false);
Anton Korobeynikove844e472007-08-15 17:12:32 +00002380 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002381 }
2382
2383 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
2384}
2385
2386
Anton Korobeynikovc283e152009-08-05 23:01:26 +00002387bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2388 bool hasSymbolicDisplacement) {
2389 // Offset should fit into 32 bit immediate field.
2390 if (!isInt32(Offset))
2391 return false;
2392
2393 // If we don't have a symbolic displacement - we don't have any extra
2394 // restrictions.
2395 if (!hasSymbolicDisplacement)
2396 return true;
2397
2398 // FIXME: Some tweaks might be needed for medium code model.
2399 if (M != CodeModel::Small && M != CodeModel::Kernel)
2400 return false;
2401
2402 // For small code model we assume that latest object is 16MB before end of 31
2403 // bits boundary. We may also accept pretty large negative constants knowing
2404 // that all objects are in the positive half of address space.
2405 if (M == CodeModel::Small && Offset < 16*1024*1024)
2406 return true;
2407
2408 // For kernel code model we know that all object resist in the negative half
2409 // of 32bits address space. We may not accept negative offsets, since they may
2410 // be just off and we may accept pretty large positive ones.
2411 if (M == CodeModel::Kernel && Offset > 0)
2412 return true;
2413
2414 return false;
2415}
2416
Chris Lattnerebb91142008-12-24 23:53:05 +00002417/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2418/// specific condition code, returning the condition code and the LHS/RHS of the
2419/// comparison to make.
2420static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2421 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002422 if (!isFP) {
2423 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2424 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2425 // X > -1 -> X == 0, jump !sign.
2426 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002427 return X86::COND_NS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002428 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2429 // X < 0 -> X == 0, jump on sign.
Chris Lattnerebb91142008-12-24 23:53:05 +00002430 return X86::COND_S;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002431 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00002432 // X < 1 -> X <= 0
2433 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002434 return X86::COND_LE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002435 }
2436 }
2437
2438 switch (SetCCOpcode) {
Edwin Törökbd448e32009-07-14 16:55:14 +00002439 default: llvm_unreachable("Invalid integer condition!");
Chris Lattnerebb91142008-12-24 23:53:05 +00002440 case ISD::SETEQ: return X86::COND_E;
2441 case ISD::SETGT: return X86::COND_G;
2442 case ISD::SETGE: return X86::COND_GE;
2443 case ISD::SETLT: return X86::COND_L;
2444 case ISD::SETLE: return X86::COND_LE;
2445 case ISD::SETNE: return X86::COND_NE;
2446 case ISD::SETULT: return X86::COND_B;
2447 case ISD::SETUGT: return X86::COND_A;
2448 case ISD::SETULE: return X86::COND_BE;
2449 case ISD::SETUGE: return X86::COND_AE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002450 }
Chris Lattnerb8397512008-12-23 23:42:27 +00002451 }
Scott Michel91099d62009-02-17 22:15:04 +00002452
Chris Lattnerb8397512008-12-23 23:42:27 +00002453 // First determine if it is required or is profitable to flip the operands.
Duncan Sandsc2a04622008-10-24 13:03:10 +00002454
Chris Lattnerb8397512008-12-23 23:42:27 +00002455 // If LHS is a foldable load, but RHS is not, flip the condition.
2456 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2457 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2458 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2459 std::swap(LHS, RHS);
Evan Chengfc937c92008-08-28 23:48:31 +00002460 }
2461
Chris Lattnerb8397512008-12-23 23:42:27 +00002462 switch (SetCCOpcode) {
2463 default: break;
2464 case ISD::SETOLT:
2465 case ISD::SETOLE:
2466 case ISD::SETUGT:
2467 case ISD::SETUGE:
2468 std::swap(LHS, RHS);
2469 break;
2470 }
2471
2472 // On a floating point condition, the flags are set as follows:
2473 // ZF PF CF op
2474 // 0 | 0 | 0 | X > Y
2475 // 0 | 0 | 1 | X < Y
2476 // 1 | 0 | 0 | X == Y
2477 // 1 | 1 | 1 | unordered
2478 switch (SetCCOpcode) {
Edwin Törökbd448e32009-07-14 16:55:14 +00002479 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattnerb8397512008-12-23 23:42:27 +00002480 case ISD::SETUEQ:
Chris Lattnerebb91142008-12-24 23:53:05 +00002481 case ISD::SETEQ: return X86::COND_E;
Chris Lattnerb8397512008-12-23 23:42:27 +00002482 case ISD::SETOLT: // flipped
2483 case ISD::SETOGT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002484 case ISD::SETGT: return X86::COND_A;
Chris Lattnerb8397512008-12-23 23:42:27 +00002485 case ISD::SETOLE: // flipped
2486 case ISD::SETOGE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002487 case ISD::SETGE: return X86::COND_AE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002488 case ISD::SETUGT: // flipped
2489 case ISD::SETULT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002490 case ISD::SETLT: return X86::COND_B;
Chris Lattnerb8397512008-12-23 23:42:27 +00002491 case ISD::SETUGE: // flipped
2492 case ISD::SETULE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002493 case ISD::SETLE: return X86::COND_BE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002494 case ISD::SETONE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002495 case ISD::SETNE: return X86::COND_NE;
2496 case ISD::SETUO: return X86::COND_P;
2497 case ISD::SETO: return X86::COND_NP;
Dan Gohman8ab7dd02009-10-20 16:22:37 +00002498 case ISD::SETOEQ:
2499 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattnerb8397512008-12-23 23:42:27 +00002500 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002501}
2502
2503/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2504/// code. Current x86 isa includes the following FP cmov instructions:
2505/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2506static bool hasFPCMov(unsigned X86CC) {
2507 switch (X86CC) {
2508 default:
2509 return false;
2510 case X86::COND_B:
2511 case X86::COND_BE:
2512 case X86::COND_E:
2513 case X86::COND_P:
2514 case X86::COND_A:
2515 case X86::COND_AE:
2516 case X86::COND_NE:
2517 case X86::COND_NP:
2518 return true;
2519 }
2520}
2521
Evan Cheng6337b552009-10-27 19:56:55 +00002522/// isFPImmLegal - Returns true if the target can instruction select the
2523/// specified FP immediate natively. If false, the legalizer will
2524/// materialize the FP immediate as a load from a constant pool.
Evan Chenga0e67782009-10-28 01:43:28 +00002525bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Cheng6337b552009-10-27 19:56:55 +00002526 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2527 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2528 return true;
2529 }
2530 return false;
2531}
2532
Nate Begeman543d2142009-04-27 18:41:29 +00002533/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2534/// the specified range (L, H].
2535static bool isUndefOrInRange(int Val, int Low, int Hi) {
2536 return (Val < 0) || (Val >= Low && Val < Hi);
2537}
2538
2539/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2540/// specified value.
2541static bool isUndefOrEqual(int Val, int CmpVal) {
2542 if (Val < 0 || Val == CmpVal)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002543 return true;
Nate Begeman543d2142009-04-27 18:41:29 +00002544 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002545}
2546
Nate Begeman543d2142009-04-27 18:41:29 +00002547/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2548/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2549/// the second operand.
Owen Andersonac9de032009-08-10 22:56:29 +00002550static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002551 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman543d2142009-04-27 18:41:29 +00002552 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002553 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman543d2142009-04-27 18:41:29 +00002554 return (Mask[0] < 2 && Mask[1] < 2);
2555 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002556}
2557
Nate Begeman543d2142009-04-27 18:41:29 +00002558bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002559 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002560 N->getMask(M);
2561 return ::isPSHUFDMask(M, N->getValueType(0));
2562}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002563
Nate Begeman543d2142009-04-27 18:41:29 +00002564/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2565/// is suitable for input to PSHUFHW.
Owen Andersonac9de032009-08-10 22:56:29 +00002566static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002567 if (VT != MVT::v8i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002568 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002569
Nate Begeman543d2142009-04-27 18:41:29 +00002570 // Lower quadword copied in order or undef.
2571 for (int i = 0; i != 4; ++i)
2572 if (Mask[i] >= 0 && Mask[i] != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002573 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002574
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002575 // Upper quadword shuffled.
Nate Begeman543d2142009-04-27 18:41:29 +00002576 for (int i = 4; i != 8; ++i)
2577 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002578 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002579
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002580 return true;
2581}
2582
Nate Begeman543d2142009-04-27 18:41:29 +00002583bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002584 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002585 N->getMask(M);
2586 return ::isPSHUFHWMask(M, N->getValueType(0));
2587}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002588
Nate Begeman543d2142009-04-27 18:41:29 +00002589/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2590/// is suitable for input to PSHUFLW.
Owen Andersonac9de032009-08-10 22:56:29 +00002591static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002592 if (VT != MVT::v8i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002593 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002594
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002595 // Upper quadword copied in order.
Nate Begeman543d2142009-04-27 18:41:29 +00002596 for (int i = 4; i != 8; ++i)
2597 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002598 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002599
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002600 // Lower quadword shuffled.
Nate Begeman543d2142009-04-27 18:41:29 +00002601 for (int i = 0; i != 4; ++i)
2602 if (Mask[i] >= 4)
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002603 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002604
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002605 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002606}
2607
Nate Begeman543d2142009-04-27 18:41:29 +00002608bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002609 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002610 N->getMask(M);
2611 return ::isPSHUFLWMask(M, N->getValueType(0));
2612}
2613
Nate Begeman080f8e22009-10-19 02:17:23 +00002614/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2615/// is suitable for input to PALIGNR.
2616static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2617 bool hasSSSE3) {
2618 int i, e = VT.getVectorNumElements();
2619
2620 // Do not handle v2i64 / v2f64 shuffles with palignr.
2621 if (e < 4 || !hasSSSE3)
2622 return false;
2623
2624 for (i = 0; i != e; ++i)
2625 if (Mask[i] >= 0)
2626 break;
2627
2628 // All undef, not a palignr.
2629 if (i == e)
2630 return false;
2631
2632 // Determine if it's ok to perform a palignr with only the LHS, since we
2633 // don't have access to the actual shuffle elements to see if RHS is undef.
2634 bool Unary = Mask[i] < (int)e;
2635 bool NeedsUnary = false;
2636
2637 int s = Mask[i] - i;
2638
2639 // Check the rest of the elements to see if they are consecutive.
2640 for (++i; i != e; ++i) {
2641 int m = Mask[i];
2642 if (m < 0)
2643 continue;
2644
2645 Unary = Unary && (m < (int)e);
2646 NeedsUnary = NeedsUnary || (m < s);
2647
2648 if (NeedsUnary && !Unary)
2649 return false;
2650 if (Unary && m != ((s+i) & (e-1)))
2651 return false;
2652 if (!Unary && m != (s+i))
2653 return false;
2654 }
2655 return true;
2656}
2657
2658bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2659 SmallVector<int, 8> M;
2660 N->getMask(M);
2661 return ::isPALIGNRMask(M, N->getValueType(0), true);
2662}
2663
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002664/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2665/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersonac9de032009-08-10 22:56:29 +00002666static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002667 int NumElems = VT.getVectorNumElements();
2668 if (NumElems != 2 && NumElems != 4)
2669 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002670
Nate Begeman543d2142009-04-27 18:41:29 +00002671 int Half = NumElems / 2;
2672 for (int i = 0; i < Half; ++i)
2673 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002674 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00002675 for (int i = Half; i < NumElems; ++i)
2676 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002677 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002678
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002679 return true;
2680}
2681
Nate Begeman543d2142009-04-27 18:41:29 +00002682bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2683 SmallVector<int, 8> M;
2684 N->getMask(M);
2685 return ::isSHUFPMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002686}
2687
2688/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2689/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2690/// half elements to come from vector 1 (which would equal the dest.) and
2691/// the upper half to come from vector 2.
Owen Andersonac9de032009-08-10 22:56:29 +00002692static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002693 int NumElems = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002694
2695 if (NumElems != 2 && NumElems != 4)
Nate Begeman543d2142009-04-27 18:41:29 +00002696 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002697
Nate Begeman543d2142009-04-27 18:41:29 +00002698 int Half = NumElems / 2;
2699 for (int i = 0; i < Half; ++i)
2700 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002701 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00002702 for (int i = Half; i < NumElems; ++i)
2703 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002704 return false;
2705 return true;
2706}
2707
Nate Begeman543d2142009-04-27 18:41:29 +00002708static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2709 SmallVector<int, 8> M;
2710 N->getMask(M);
2711 return isCommutedSHUFPMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002712}
2713
2714/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2715/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman543d2142009-04-27 18:41:29 +00002716bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2717 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002718 return false;
2719
2720 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman543d2142009-04-27 18:41:29 +00002721 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2722 isUndefOrEqual(N->getMaskElt(1), 7) &&
2723 isUndefOrEqual(N->getMaskElt(2), 2) &&
2724 isUndefOrEqual(N->getMaskElt(3), 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002725}
2726
Nate Begemanb13034d2009-11-07 23:17:15 +00002727/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2728/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2729/// <2, 3, 2, 3>
2730bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2731 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2732
2733 if (NumElems != 4)
2734 return false;
2735
2736 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2737 isUndefOrEqual(N->getMaskElt(1), 3) &&
2738 isUndefOrEqual(N->getMaskElt(2), 2) &&
2739 isUndefOrEqual(N->getMaskElt(3), 3);
2740}
2741
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002742/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2743/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman543d2142009-04-27 18:41:29 +00002744bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2745 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002746
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002747 if (NumElems != 2 && NumElems != 4)
2748 return false;
2749
2750 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002751 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002752 return false;
2753
2754 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002755 if (!isUndefOrEqual(N->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002756 return false;
2757
2758 return true;
2759}
2760
Nate Begemanb13034d2009-11-07 23:17:15 +00002761/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2762/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2763bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00002764 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002765
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002766 if (NumElems != 2 && NumElems != 4)
2767 return false;
2768
2769 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002770 if (!isUndefOrEqual(N->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002771 return false;
2772
Nate Begeman543d2142009-04-27 18:41:29 +00002773 for (unsigned i = 0; i < NumElems/2; ++i)
2774 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002775 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002776
2777 return true;
2778}
2779
2780/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2781/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersonac9de032009-08-10 22:56:29 +00002782static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002783 bool V2IsSplat = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00002784 int NumElts = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002785 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2786 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002787
Nate Begeman543d2142009-04-27 18:41:29 +00002788 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2789 int BitI = Mask[i];
2790 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002791 if (!isUndefOrEqual(BitI, j))
2792 return false;
2793 if (V2IsSplat) {
Mon P Wang56d91642009-02-04 01:16:59 +00002794 if (!isUndefOrEqual(BitI1, NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002795 return false;
2796 } else {
2797 if (!isUndefOrEqual(BitI1, j + NumElts))
2798 return false;
2799 }
2800 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002801 return true;
2802}
2803
Nate Begeman543d2142009-04-27 18:41:29 +00002804bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2805 SmallVector<int, 8> M;
2806 N->getMask(M);
2807 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002808}
2809
2810/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2811/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002812static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002813 bool V2IsSplat = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00002814 int NumElts = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002815 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2816 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002817
Nate Begeman543d2142009-04-27 18:41:29 +00002818 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2819 int BitI = Mask[i];
2820 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002821 if (!isUndefOrEqual(BitI, j + NumElts/2))
2822 return false;
2823 if (V2IsSplat) {
2824 if (isUndefOrEqual(BitI1, NumElts))
2825 return false;
2826 } else {
2827 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2828 return false;
2829 }
2830 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002831 return true;
2832}
2833
Nate Begeman543d2142009-04-27 18:41:29 +00002834bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2835 SmallVector<int, 8> M;
2836 N->getMask(M);
2837 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002838}
2839
2840/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2841/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2842/// <0, 0, 1, 1>
Owen Andersonac9de032009-08-10 22:56:29 +00002843static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002844 int NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002845 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2846 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002847
Nate Begeman543d2142009-04-27 18:41:29 +00002848 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2849 int BitI = Mask[i];
2850 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002851 if (!isUndefOrEqual(BitI, j))
2852 return false;
2853 if (!isUndefOrEqual(BitI1, j))
2854 return false;
2855 }
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002856 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002857}
2858
Nate Begeman543d2142009-04-27 18:41:29 +00002859bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2860 SmallVector<int, 8> M;
2861 N->getMask(M);
2862 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2863}
2864
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002865/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2866/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2867/// <2, 2, 3, 3>
Owen Andersonac9de032009-08-10 22:56:29 +00002868static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002869 int NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002870 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2871 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002872
Nate Begeman543d2142009-04-27 18:41:29 +00002873 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2874 int BitI = Mask[i];
2875 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876 if (!isUndefOrEqual(BitI, j))
2877 return false;
2878 if (!isUndefOrEqual(BitI1, j))
2879 return false;
2880 }
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002881 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002882}
2883
Nate Begeman543d2142009-04-27 18:41:29 +00002884bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2885 SmallVector<int, 8> M;
2886 N->getMask(M);
2887 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2888}
2889
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2891/// specifies a shuffle of elements that is suitable for input to MOVSS,
2892/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersonac9de032009-08-10 22:56:29 +00002893static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedmand49401f2009-06-06 06:05:10 +00002894 if (VT.getVectorElementType().getSizeInBits() < 32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002895 return false;
Eli Friedmand49401f2009-06-06 06:05:10 +00002896
2897 int NumElts = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002898
Nate Begeman543d2142009-04-27 18:41:29 +00002899 if (!isUndefOrEqual(Mask[0], NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002900 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002901
Nate Begeman543d2142009-04-27 18:41:29 +00002902 for (int i = 1; i < NumElts; ++i)
2903 if (!isUndefOrEqual(Mask[i], i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002904 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002905
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 return true;
2907}
2908
Nate Begeman543d2142009-04-27 18:41:29 +00002909bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2910 SmallVector<int, 8> M;
2911 N->getMask(M);
2912 return ::isMOVLMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002913}
2914
2915/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2916/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2917/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersonac9de032009-08-10 22:56:29 +00002918static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman543d2142009-04-27 18:41:29 +00002919 bool V2IsSplat = false, bool V2IsUndef = false) {
2920 int NumOps = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2922 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002923
Nate Begeman543d2142009-04-27 18:41:29 +00002924 if (!isUndefOrEqual(Mask[0], 0))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002925 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002926
Nate Begeman543d2142009-04-27 18:41:29 +00002927 for (int i = 1; i < NumOps; ++i)
2928 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2929 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2930 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002931 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002932
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002933 return true;
2934}
2935
Nate Begeman543d2142009-04-27 18:41:29 +00002936static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002937 bool V2IsUndef = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00002938 SmallVector<int, 8> M;
2939 N->getMask(M);
2940 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002941}
2942
2943/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2944/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00002945bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2946 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002947 return false;
2948
2949 // Expect 1, 1, 3, 3
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002950 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00002951 int Elt = N->getMaskElt(i);
2952 if (Elt >= 0 && Elt != 1)
2953 return false;
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002954 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002955
2956 bool HasHi = false;
2957 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00002958 int Elt = N->getMaskElt(i);
2959 if (Elt >= 0 && Elt != 3)
2960 return false;
2961 if (Elt == 3)
2962 HasHi = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002963 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002964 // Don't use movshdup if it can be done with a shufps.
Nate Begeman543d2142009-04-27 18:41:29 +00002965 // FIXME: verify that matching u, u, 3, 3 is what we want.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002966 return HasHi;
2967}
2968
2969/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2970/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00002971bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2972 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002973 return false;
2974
2975 // Expect 0, 0, 2, 2
Nate Begeman543d2142009-04-27 18:41:29 +00002976 for (unsigned i = 0; i < 2; ++i)
2977 if (N->getMaskElt(i) > 0)
2978 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002979
2980 bool HasHi = false;
2981 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00002982 int Elt = N->getMaskElt(i);
2983 if (Elt >= 0 && Elt != 2)
2984 return false;
2985 if (Elt == 2)
2986 HasHi = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002987 }
Nate Begeman543d2142009-04-27 18:41:29 +00002988 // Don't use movsldup if it can be done with a shufps.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989 return HasHi;
2990}
2991
Evan Chenga2497eb2008-09-25 20:50:48 +00002992/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2993/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00002994bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2995 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002996
Nate Begeman543d2142009-04-27 18:41:29 +00002997 for (int i = 0; i < e; ++i)
2998 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chenga2497eb2008-09-25 20:50:48 +00002999 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00003000 for (int i = 0; i < e; ++i)
3001 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Chenga2497eb2008-09-25 20:50:48 +00003002 return false;
3003 return true;
3004}
3005
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003006/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00003007/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003008unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00003009 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3010 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3011
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003012 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3013 unsigned Mask = 0;
Nate Begeman543d2142009-04-27 18:41:29 +00003014 for (int i = 0; i < NumOperands; ++i) {
3015 int Val = SVOp->getMaskElt(NumOperands-i-1);
3016 if (Val < 0) Val = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003017 if (Val >= NumOperands) Val -= NumOperands;
3018 Mask |= Val;
3019 if (i != NumOperands - 1)
3020 Mask <<= Shift;
3021 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003022 return Mask;
3023}
3024
3025/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00003026/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003027unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00003028 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003029 unsigned Mask = 0;
3030 // 8 nodes, but we only care about the last 4.
3031 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003032 int Val = SVOp->getMaskElt(i);
3033 if (Val >= 0)
Mon P Wang56d91642009-02-04 01:16:59 +00003034 Mask |= (Val - 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003035 if (i != 4)
3036 Mask <<= 2;
3037 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003038 return Mask;
3039}
3040
3041/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00003042/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003043unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00003044 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003045 unsigned Mask = 0;
3046 // 8 nodes, but we only care about the first 4.
3047 for (int i = 3; i >= 0; --i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003048 int Val = SVOp->getMaskElt(i);
3049 if (Val >= 0)
3050 Mask |= Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003051 if (i != 0)
3052 Mask <<= 2;
3053 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003054 return Mask;
3055}
3056
Nate Begeman080f8e22009-10-19 02:17:23 +00003057/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3058/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3059unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3060 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3061 EVT VVT = N->getValueType(0);
3062 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3063 int Val = 0;
3064
3065 unsigned i, e;
3066 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3067 Val = SVOp->getMaskElt(i);
3068 if (Val >= 0)
3069 break;
3070 }
3071 return (Val - i) * EltSize;
3072}
3073
Evan Chengb723fb52009-07-30 08:33:02 +00003074/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3075/// constant +0.0.
3076bool X86::isZeroNode(SDValue Elt) {
3077 return ((isa<ConstantSDNode>(Elt) &&
3078 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3079 (isa<ConstantFPSDNode>(Elt) &&
3080 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3081}
3082
Nate Begeman543d2142009-04-27 18:41:29 +00003083/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3084/// their permute mask.
3085static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3086 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003087 EVT VT = SVOp->getValueType(0);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003088 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman543d2142009-04-27 18:41:29 +00003089 SmallVector<int, 8> MaskVec;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003090
Nate Begemane8f61cb2009-04-29 05:20:52 +00003091 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003092 int idx = SVOp->getMaskElt(i);
3093 if (idx < 0)
3094 MaskVec.push_back(idx);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003095 else if (idx < (int)NumElems)
Nate Begeman543d2142009-04-27 18:41:29 +00003096 MaskVec.push_back(idx + NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003097 else
Nate Begeman543d2142009-04-27 18:41:29 +00003098 MaskVec.push_back(idx - NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003099 }
Nate Begeman543d2142009-04-27 18:41:29 +00003100 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3101 SVOp->getOperand(0), &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003102}
3103
Evan Chenga6769df2007-12-07 21:30:01 +00003104/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3105/// the two vector operands have swapped position.
Owen Andersonac9de032009-08-10 22:56:29 +00003106static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begemane8f61cb2009-04-29 05:20:52 +00003107 unsigned NumElems = VT.getVectorNumElements();
3108 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003109 int idx = Mask[i];
3110 if (idx < 0)
Evan Chengfca29242007-12-07 08:07:39 +00003111 continue;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003112 else if (idx < (int)NumElems)
Nate Begeman543d2142009-04-27 18:41:29 +00003113 Mask[i] = idx + NumElems;
Evan Chengfca29242007-12-07 08:07:39 +00003114 else
Nate Begeman543d2142009-04-27 18:41:29 +00003115 Mask[i] = idx - NumElems;
Evan Chengfca29242007-12-07 08:07:39 +00003116 }
Evan Chengfca29242007-12-07 08:07:39 +00003117}
3118
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003119/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3120/// match movhlps. The lower half elements should come from upper half of
3121/// V1 (and in order), and the upper half elements should come from the upper
3122/// half of V2 (and in order).
Nate Begeman543d2142009-04-27 18:41:29 +00003123static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3124 if (Op->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003125 return false;
3126 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003127 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003128 return false;
3129 for (unsigned i = 2; i != 4; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003130 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003131 return false;
3132 return true;
3133}
3134
3135/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00003136/// is promoted to a vector. It also returns the LoadSDNode by reference if
3137/// required.
3138static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00003139 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3140 return false;
3141 N = N->getOperand(0).getNode();
3142 if (!ISD::isNON_EXTLoad(N))
3143 return false;
3144 if (LD)
3145 *LD = cast<LoadSDNode>(N);
3146 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003147}
3148
3149/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3150/// match movlp{s|d}. The lower half elements should come from lower half of
3151/// V1 (and in order), and the upper half elements should come from the upper
3152/// half of V2 (and in order). And since V1 will become the source of the
3153/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003154static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3155 ShuffleVectorSDNode *Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003156 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
3157 return false;
3158 // Is V2 is a vector load, don't do this transformation. We will try to use
3159 // load folding shufps op.
3160 if (ISD::isNON_EXTLoad(V2))
3161 return false;
3162
Nate Begemane8f61cb2009-04-29 05:20:52 +00003163 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003164
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003165 if (NumElems != 2 && NumElems != 4)
3166 return false;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003167 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003168 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003169 return false;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003170 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003171 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003172 return false;
3173 return true;
3174}
3175
3176/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3177/// all the same.
3178static bool isSplatVector(SDNode *N) {
3179 if (N->getOpcode() != ISD::BUILD_VECTOR)
3180 return false;
3181
Dan Gohman8181bd12008-07-27 21:46:04 +00003182 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003183 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3184 if (N->getOperand(i) != SplatValue)
3185 return false;
3186 return true;
3187}
3188
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003189/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003190/// to an zero vector.
Nate Begemane8f61cb2009-04-29 05:20:52 +00003191/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman543d2142009-04-27 18:41:29 +00003192static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003193 SDValue V1 = N->getOperand(0);
3194 SDValue V2 = N->getOperand(1);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003195 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3196 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003197 int Idx = N->getMaskElt(i);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003198 if (Idx >= (int)NumElems) {
Nate Begeman543d2142009-04-27 18:41:29 +00003199 unsigned Opc = V2.getOpcode();
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003200 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3201 continue;
Evan Chengb723fb52009-07-30 08:33:02 +00003202 if (Opc != ISD::BUILD_VECTOR ||
3203 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman543d2142009-04-27 18:41:29 +00003204 return false;
3205 } else if (Idx >= 0) {
3206 unsigned Opc = V1.getOpcode();
3207 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3208 continue;
Evan Chengb723fb52009-07-30 08:33:02 +00003209 if (Opc != ISD::BUILD_VECTOR ||
3210 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003211 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003212 }
3213 }
3214 return true;
3215}
3216
3217/// getZeroVector - Returns a vector of specified type with all zero elements.
3218///
Owen Andersonac9de032009-08-10 22:56:29 +00003219static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003220 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003221 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00003222
Chris Lattnere6aa3862007-11-25 00:24:49 +00003223 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3224 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003225 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00003226 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003227 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3228 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003229 } else if (HasSSE2) { // SSE2
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003230 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3231 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003232 } else { // SSE1
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003233 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3234 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003235 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003236 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003237}
3238
Chris Lattnere6aa3862007-11-25 00:24:49 +00003239/// getOnesVector - Returns a vector of specified type with all bits set.
3240///
Owen Andersonac9de032009-08-10 22:56:29 +00003241static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003242 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00003243
Chris Lattnere6aa3862007-11-25 00:24:49 +00003244 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3245 // type. This ensures they get CSE'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003246 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +00003247 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00003248 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003249 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003250 else // SSE
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003251 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesence0805b2009-02-03 19:33:06 +00003252 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003253}
3254
3255
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003256/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3257/// that point to V2 points to its first element.
Nate Begeman543d2142009-04-27 18:41:29 +00003258static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003259 EVT VT = SVOp->getValueType(0);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003260 unsigned NumElems = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003261
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003262 bool Changed = false;
Nate Begeman543d2142009-04-27 18:41:29 +00003263 SmallVector<int, 8> MaskVec;
3264 SVOp->getMask(MaskVec);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003265
Nate Begemane8f61cb2009-04-29 05:20:52 +00003266 for (unsigned i = 0; i != NumElems; ++i) {
3267 if (MaskVec[i] > (int)NumElems) {
Nate Begeman543d2142009-04-27 18:41:29 +00003268 MaskVec[i] = NumElems;
3269 Changed = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003270 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003271 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003272 if (Changed)
Nate Begeman543d2142009-04-27 18:41:29 +00003273 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3274 SVOp->getOperand(1), &MaskVec[0]);
3275 return SDValue(SVOp, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003276}
3277
3278/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3279/// operation of specified width.
Owen Andersonac9de032009-08-10 22:56:29 +00003280static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003281 SDValue V2) {
3282 unsigned NumElems = VT.getVectorNumElements();
3283 SmallVector<int, 8> Mask;
3284 Mask.push_back(NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003285 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003286 Mask.push_back(i);
3287 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003288}
3289
Nate Begeman543d2142009-04-27 18:41:29 +00003290/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersonac9de032009-08-10 22:56:29 +00003291static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003292 SDValue V2) {
3293 unsigned NumElems = VT.getVectorNumElements();
3294 SmallVector<int, 8> Mask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003295 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003296 Mask.push_back(i);
3297 Mask.push_back(i + NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003298 }
Nate Begeman543d2142009-04-27 18:41:29 +00003299 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003300}
3301
Nate Begeman543d2142009-04-27 18:41:29 +00003302/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersonac9de032009-08-10 22:56:29 +00003303static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003304 SDValue V2) {
3305 unsigned NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003306 unsigned Half = NumElems/2;
Nate Begeman543d2142009-04-27 18:41:29 +00003307 SmallVector<int, 8> Mask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003308 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003309 Mask.push_back(i + Half);
3310 Mask.push_back(i + NumElems + Half);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003311 }
Nate Begeman543d2142009-04-27 18:41:29 +00003312 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner2d91b962008-03-09 01:05:04 +00003313}
3314
Evan Chengbf8b2c52008-04-05 00:30:36 +00003315/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003316static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman543d2142009-04-27 18:41:29 +00003317 bool HasSSE2) {
3318 if (SV->getValueType(0).getVectorNumElements() <= 4)
3319 return SDValue(SV, 0);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003320
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003321 EVT PVT = MVT::v4f32;
Owen Andersonac9de032009-08-10 22:56:29 +00003322 EVT VT = SV->getValueType(0);
Nate Begeman543d2142009-04-27 18:41:29 +00003323 DebugLoc dl = SV->getDebugLoc();
3324 SDValue V1 = SV->getOperand(0);
3325 int NumElems = VT.getVectorNumElements();
3326 int EltNo = SV->getSplatIndex();
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003327
Nate Begeman543d2142009-04-27 18:41:29 +00003328 // unpack elements to the correct location
3329 while (NumElems > 4) {
3330 if (EltNo < NumElems/2) {
3331 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3332 } else {
3333 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3334 EltNo -= NumElems/2;
3335 }
3336 NumElems >>= 1;
3337 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003338
Nate Begeman543d2142009-04-27 18:41:29 +00003339 // Perform the splat.
3340 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesence0805b2009-02-03 19:33:06 +00003341 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman543d2142009-04-27 18:41:29 +00003342 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3343 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003344}
3345
3346/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003347/// vector of zero or undef vector. This produces a shuffle where the low
3348/// element of V2 is swizzled into the zero/undef vector, landing at element
3349/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003350static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003351 bool isZero, bool HasSSE2,
3352 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003353 EVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003354 SDValue V1 = isZero
Nate Begeman543d2142009-04-27 18:41:29 +00003355 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3356 unsigned NumElems = VT.getVectorNumElements();
3357 SmallVector<int, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003358 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003359 // If this is the insertion idx, put the low elt of V2 here.
3360 MaskVec.push_back(i == Idx ? NumElems : i);
3361 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003362}
3363
Evan Chengdea99362008-05-29 08:22:04 +00003364/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3365/// a shuffle that is zero.
3366static
Nate Begeman543d2142009-04-27 18:41:29 +00003367unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3368 bool Low, SelectionDAG &DAG) {
Evan Chengdea99362008-05-29 08:22:04 +00003369 unsigned NumZeros = 0;
Nate Begeman543d2142009-04-27 18:41:29 +00003370 for (int i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003371 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman543d2142009-04-27 18:41:29 +00003372 int Idx = SVOp->getMaskElt(Index);
3373 if (Idx < 0) {
Evan Chengdea99362008-05-29 08:22:04 +00003374 ++NumZeros;
3375 continue;
3376 }
Nate Begeman543d2142009-04-27 18:41:29 +00003377 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Chengb723fb52009-07-30 08:33:02 +00003378 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003379 ++NumZeros;
3380 else
3381 break;
3382 }
3383 return NumZeros;
3384}
3385
3386/// isVectorShift - Returns true if the shuffle can be implemented as a
3387/// logical left or right shift of a vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003388/// FIXME: split into pslldqi, psrldqi, palignr variants.
3389static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00003390 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman543d2142009-04-27 18:41:29 +00003391 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengdea99362008-05-29 08:22:04 +00003392
3393 isLeft = true;
Nate Begeman543d2142009-04-27 18:41:29 +00003394 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengdea99362008-05-29 08:22:04 +00003395 if (!NumZeros) {
3396 isLeft = false;
Nate Begeman543d2142009-04-27 18:41:29 +00003397 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengdea99362008-05-29 08:22:04 +00003398 if (!NumZeros)
3399 return false;
3400 }
Evan Chengdea99362008-05-29 08:22:04 +00003401 bool SeenV1 = false;
3402 bool SeenV2 = false;
Nate Begeman543d2142009-04-27 18:41:29 +00003403 for (int i = NumZeros; i < NumElems; ++i) {
3404 int Val = isLeft ? (i - NumZeros) : i;
3405 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3406 if (Idx < 0)
Evan Chengdea99362008-05-29 08:22:04 +00003407 continue;
Nate Begeman543d2142009-04-27 18:41:29 +00003408 if (Idx < NumElems)
Evan Chengdea99362008-05-29 08:22:04 +00003409 SeenV1 = true;
3410 else {
Nate Begeman543d2142009-04-27 18:41:29 +00003411 Idx -= NumElems;
Evan Chengdea99362008-05-29 08:22:04 +00003412 SeenV2 = true;
3413 }
Nate Begeman543d2142009-04-27 18:41:29 +00003414 if (Idx != Val)
Evan Chengdea99362008-05-29 08:22:04 +00003415 return false;
3416 }
3417 if (SeenV1 && SeenV2)
3418 return false;
3419
Nate Begeman543d2142009-04-27 18:41:29 +00003420 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengdea99362008-05-29 08:22:04 +00003421 ShAmt = NumZeros;
3422 return true;
3423}
3424
3425
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003426/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3427///
Dan Gohman8181bd12008-07-27 21:46:04 +00003428static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003429 unsigned NumNonZero, unsigned NumZero,
3430 SelectionDAG &DAG, TargetLowering &TLI) {
3431 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003432 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003433
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003434 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003435 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003436 bool First = true;
3437 for (unsigned i = 0; i < 16; ++i) {
3438 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3439 if (ThisIsNonZero && First) {
3440 if (NumZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003441 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003442 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003443 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003444 First = false;
3445 }
3446
3447 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003448 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003449 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3450 if (LastIsNonZero) {
Scott Michel91099d62009-02-17 22:15:04 +00003451 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003452 MVT::i16, Op.getOperand(i-1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003453 }
3454 if (ThisIsNonZero) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003455 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3456 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3457 ThisElt, DAG.getConstant(8, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003458 if (LastIsNonZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003459 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003460 } else
3461 ThisElt = LastElt;
3462
Gabor Greif1c80d112008-08-28 21:40:38 +00003463 if (ThisElt.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003464 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003465 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003466 }
3467 }
3468
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003469 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003470}
3471
3472/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3473///
Dan Gohman8181bd12008-07-27 21:46:04 +00003474static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003475 unsigned NumNonZero, unsigned NumZero,
3476 SelectionDAG &DAG, TargetLowering &TLI) {
3477 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003478 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003479
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003480 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003481 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003482 bool First = true;
3483 for (unsigned i = 0; i < 8; ++i) {
3484 bool isNonZero = (NonZeros & (1 << i)) != 0;
3485 if (isNonZero) {
3486 if (First) {
3487 if (NumZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003488 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003489 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003490 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003491 First = false;
3492 }
Scott Michel91099d62009-02-17 22:15:04 +00003493 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003494 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003495 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003496 }
3497 }
3498
3499 return V;
3500}
3501
Evan Chengdea99362008-05-29 08:22:04 +00003502/// getVShift - Return a vector logical shift node.
3503///
Owen Andersonac9de032009-08-10 22:56:29 +00003504static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman543d2142009-04-27 18:41:29 +00003505 unsigned NumBits, SelectionDAG &DAG,
3506 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003507 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003508 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003509 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesence0805b2009-02-03 19:33:06 +00003510 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3511 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3512 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003513 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003514}
3515
Dan Gohman8181bd12008-07-27 21:46:04 +00003516SDValue
Evan Chenge31a26a2009-12-09 21:00:30 +00003517X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3518 SelectionDAG &DAG) {
3519
3520 // Check if the scalar load can be widened into a vector load. And if
3521 // the address is "base + cst" see if the cst can be "absorbed" into
3522 // the shuffle mask.
3523 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3524 SDValue Ptr = LD->getBasePtr();
3525 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3526 return SDValue();
3527 EVT PVT = LD->getValueType(0);
3528 if (PVT != MVT::i32 && PVT != MVT::f32)
3529 return SDValue();
3530
3531 int FI = -1;
3532 int64_t Offset = 0;
3533 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3534 FI = FINode->getIndex();
3535 Offset = 0;
3536 } else if (Ptr.getOpcode() == ISD::ADD &&
3537 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3538 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3539 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3540 Offset = Ptr.getConstantOperandVal(1);
3541 Ptr = Ptr.getOperand(0);
3542 } else {
3543 return SDValue();
3544 }
3545
3546 SDValue Chain = LD->getChain();
3547 // Make sure the stack object alignment is at least 16.
3548 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3549 if (DAG.InferPtrAlignment(Ptr) < 16) {
3550 if (MFI->isFixedObjectIndex(FI)) {
Eric Christopherc21aa852010-01-23 06:02:43 +00003551 // Can't change the alignment. FIXME: It's possible to compute
3552 // the exact stack offset and reference FI + adjust offset instead.
3553 // If someone *really* cares about this. That's the way to implement it.
3554 return SDValue();
Evan Chenge31a26a2009-12-09 21:00:30 +00003555 } else {
3556 MFI->setObjectAlignment(FI, 16);
3557 }
3558 }
3559
3560 // (Offset % 16) must be multiple of 4. Then address is then
3561 // Ptr + (Offset & ~15).
3562 if (Offset < 0)
3563 return SDValue();
3564 if ((Offset % 16) & 3)
3565 return SDValue();
3566 int64_t StartOffset = Offset & ~15;
3567 if (StartOffset)
3568 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3569 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3570
3571 int EltNo = (Offset - StartOffset) >> 2;
3572 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3573 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene25160362010-02-15 16:53:33 +00003574 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3575 false, false, 0);
Evan Chenge31a26a2009-12-09 21:00:30 +00003576 // Canonicalize it to a v4i32 shuffle.
3577 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3578 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3579 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3580 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3581 }
3582
3583 return SDValue();
3584}
3585
3586SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00003587X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003588 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere6aa3862007-11-25 00:24:49 +00003589 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003590 if (ISD::isBuildVectorAllZeros(Op.getNode())
3591 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003592 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3593 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3594 // eliminated on x86-32 hosts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003595 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattnere6aa3862007-11-25 00:24:49 +00003596 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003597
Gabor Greif1c80d112008-08-28 21:40:38 +00003598 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00003599 return getOnesVector(Op.getValueType(), DAG, dl);
3600 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003601 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003602
Owen Andersonac9de032009-08-10 22:56:29 +00003603 EVT VT = Op.getValueType();
3604 EVT ExtVT = VT.getVectorElementType();
3605 unsigned EVTBits = ExtVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003606
3607 unsigned NumElems = Op.getNumOperands();
3608 unsigned NumZero = 0;
3609 unsigned NumNonZero = 0;
3610 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003611 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003612 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003613 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003614 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003615 if (Elt.getOpcode() == ISD::UNDEF)
3616 continue;
3617 Values.insert(Elt);
3618 if (Elt.getOpcode() != ISD::Constant &&
3619 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003620 IsAllConstants = false;
Evan Chengb723fb52009-07-30 08:33:02 +00003621 if (X86::isZeroNode(Elt))
Evan Chengc1073492007-12-12 06:45:40 +00003622 NumZero++;
3623 else {
3624 NonZeros |= (1 << i);
3625 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003626 }
3627 }
3628
3629 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003630 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003631 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003632 }
3633
Chris Lattner66a4dda2008-03-09 05:42:06 +00003634 // Special case for single non-zero, non-undef, element.
Eli Friedmand49401f2009-06-06 06:05:10 +00003635 if (NumNonZero == 1) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003636 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003637 SDValue Item = Op.getOperand(Idx);
Scott Michel91099d62009-02-17 22:15:04 +00003638
Chris Lattner2d91b962008-03-09 01:05:04 +00003639 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3640 // the value are obviously zero, truncate the value to i32 and do the
3641 // insertion that way. Only do this if the value is non-constant or if the
3642 // value is a constant being inserted into element 0. It is cheaper to do
3643 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003644 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner2d91b962008-03-09 01:05:04 +00003645 (!IsAllConstants || Idx == 0)) {
3646 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3647 // Handle MMX and SSE both.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003648 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3649 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michel91099d62009-02-17 22:15:04 +00003650
Chris Lattner2d91b962008-03-09 01:05:04 +00003651 // Truncate the value (which may itself be a constant) to i32, and
3652 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003653 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesence0805b2009-02-03 19:33:06 +00003654 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003655 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3656 Subtarget->hasSSE2(), DAG);
Scott Michel91099d62009-02-17 22:15:04 +00003657
Chris Lattner2d91b962008-03-09 01:05:04 +00003658 // Now we have our 32-bit value zero extended in the low element of
3659 // a vector. If Idx != 0, swizzle it into place.
3660 if (Idx != 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00003661 SmallVector<int, 4> Mask;
3662 Mask.push_back(Idx);
3663 for (unsigned i = 1; i != VecElts; ++i)
3664 Mask.push_back(i);
3665 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003666 DAG.getUNDEF(Item.getValueType()),
Nate Begeman543d2142009-04-27 18:41:29 +00003667 &Mask[0]);
Chris Lattner2d91b962008-03-09 01:05:04 +00003668 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003669 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner2d91b962008-03-09 01:05:04 +00003670 }
3671 }
Scott Michel91099d62009-02-17 22:15:04 +00003672
Chris Lattnerac914892008-03-08 22:59:52 +00003673 // If we have a constant or non-constant insertion into the low element of
3674 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3675 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedmand49401f2009-06-06 06:05:10 +00003676 // depending on what the source datatype is.
3677 if (Idx == 0) {
3678 if (NumZero == 0) {
3679 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003680 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3681 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedmand49401f2009-06-06 06:05:10 +00003682 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3683 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3684 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3685 DAG);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003686 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3687 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3688 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedmand49401f2009-06-06 06:05:10 +00003689 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3690 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3691 Subtarget->hasSSE2(), DAG);
3692 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3693 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003694 }
Evan Chengdea99362008-05-29 08:22:04 +00003695
3696 // Is it a vector logical left shift?
3697 if (NumElems == 2 && Idx == 1 &&
Evan Chengb723fb52009-07-30 08:33:02 +00003698 X86::isZeroNode(Op.getOperand(0)) &&
3699 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003700 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003701 return getVShift(true, VT,
Scott Michel91099d62009-02-17 22:15:04 +00003702 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00003703 VT, Op.getOperand(1)),
Dale Johannesence0805b2009-02-03 19:33:06 +00003704 NumBits/2, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00003705 }
Scott Michel91099d62009-02-17 22:15:04 +00003706
Chris Lattner92bdcb52008-03-08 22:48:29 +00003707 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003708 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003709
Chris Lattnerac914892008-03-08 22:59:52 +00003710 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3711 // is a non-constant being inserted into an element other than the low one,
3712 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3713 // movd/movss) to move this into the low element, then shuffle it into
3714 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003715 if (EVTBits == 32) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003716 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michel91099d62009-02-17 22:15:04 +00003717
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003718 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003719 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3720 Subtarget->hasSSE2(), DAG);
Nate Begeman543d2142009-04-27 18:41:29 +00003721 SmallVector<int, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003722 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman543d2142009-04-27 18:41:29 +00003723 MaskVec.push_back(i == Idx ? 0 : 1);
3724 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003725 }
3726 }
3727
Chris Lattner66a4dda2008-03-09 05:42:06 +00003728 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chenge31a26a2009-12-09 21:00:30 +00003729 if (Values.size() == 1) {
3730 if (EVTBits == 32) {
3731 // Instead of a shuffle like this:
3732 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3733 // Check if it's possible to issue this instead.
3734 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3735 unsigned Idx = CountTrailingZeros_32(NonZeros);
3736 SDValue Item = Op.getOperand(Idx);
3737 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3738 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3739 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003740 return SDValue();
Evan Chenge31a26a2009-12-09 21:00:30 +00003741 }
Scott Michel91099d62009-02-17 22:15:04 +00003742
Dan Gohman21463242007-07-24 22:55:08 +00003743 // A vector full of immediates; various special cases are already
3744 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003745 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003746 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003747
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003748 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003749 if (EVTBits == 64) {
3750 if (NumNonZero == 1) {
3751 // One half is zero or undef.
3752 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesence0805b2009-02-03 19:33:06 +00003753 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003754 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003755 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3756 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003757 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003758 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003759 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003760
3761 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3762 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003763 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003764 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003765 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003766 }
3767
3768 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003769 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003770 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003771 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003772 }
3773
3774 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003775 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003776 V.resize(NumElems);
3777 if (NumElems == 4 && NumZero > 0) {
3778 for (unsigned i = 0; i < 4; ++i) {
3779 bool isZero = !(NonZeros & (1 << i));
3780 if (isZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003781 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003782 else
Dale Johannesence0805b2009-02-03 19:33:06 +00003783 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003784 }
3785
3786 for (unsigned i = 0; i < 2; ++i) {
3787 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3788 default: break;
3789 case 0:
3790 V[i] = V[i*2]; // Must be a zero vector.
3791 break;
3792 case 1:
Nate Begeman543d2142009-04-27 18:41:29 +00003793 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003794 break;
3795 case 2:
Nate Begeman543d2142009-04-27 18:41:29 +00003796 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003797 break;
3798 case 3:
Nate Begeman543d2142009-04-27 18:41:29 +00003799 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003800 break;
3801 }
3802 }
3803
Nate Begeman543d2142009-04-27 18:41:29 +00003804 SmallVector<int, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003805 bool Reverse = (NonZeros & 0x3) == 2;
3806 for (unsigned i = 0; i < 2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003807 MaskVec.push_back(Reverse ? 1-i : i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003808 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3809 for (unsigned i = 0; i < 2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003810 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3811 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003812 }
3813
3814 if (Values.size() > 2) {
Nate Begeman543d2142009-04-27 18:41:29 +00003815 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3816 // values to be inserted is equal to the number of elements, in which case
3817 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003818 // load merge pattern for shuffles.
Nate Begeman543d2142009-04-27 18:41:29 +00003819 // FIXME: We could probably just check that here directly.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003820 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman543d2142009-04-27 18:41:29 +00003821 getSubtarget()->hasSSE41()) {
3822 V[0] = DAG.getUNDEF(VT);
3823 for (unsigned i = 0; i < NumElems; ++i)
3824 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3825 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3826 Op.getOperand(i), DAG.getIntPtrConstant(i));
3827 return V[0];
3828 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003829 // Expand into a number of unpckl*.
3830 // e.g. for v4f32
3831 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3832 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3833 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003834 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00003835 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003836 NumElems >>= 1;
3837 while (NumElems != 0) {
3838 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003839 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003840 NumElems >>= 1;
3841 }
3842 return V[0];
3843 }
3844
Dan Gohman8181bd12008-07-27 21:46:04 +00003845 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003846}
3847
Mon P Wanga8ff0dd2010-01-24 00:05:03 +00003848SDValue
3849X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3850 // We support concatenate two MMX registers and place them in a MMX
3851 // register. This is better than doing a stack convert.
3852 DebugLoc dl = Op.getDebugLoc();
3853 EVT ResVT = Op.getValueType();
3854 assert(Op.getNumOperands() == 2);
3855 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3856 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3857 int Mask[2];
3858 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3859 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3860 InVec = Op.getOperand(1);
3861 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3862 unsigned NumElts = ResVT.getVectorNumElements();
3863 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3864 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3865 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3866 } else {
3867 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3868 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3869 Mask[0] = 0; Mask[1] = 2;
3870 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3871 }
3872 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3873}
3874
Nate Begeman2c87c422009-02-23 08:49:38 +00003875// v8i16 shuffles - Prefer shuffles in the following order:
3876// 1. [all] pshuflw, pshufhw, optional move
3877// 2. [ssse3] 1 x pshufb
3878// 3. [ssse3] 2 x pshufb + 1 x por
3879// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Chengfca29242007-12-07 08:07:39 +00003880static
Nate Begeman543d2142009-04-27 18:41:29 +00003881SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3882 SelectionDAG &DAG, X86TargetLowering &TLI) {
3883 SDValue V1 = SVOp->getOperand(0);
3884 SDValue V2 = SVOp->getOperand(1);
3885 DebugLoc dl = SVOp->getDebugLoc();
Nate Begeman2c87c422009-02-23 08:49:38 +00003886 SmallVector<int, 8> MaskVals;
Evan Cheng75184a92007-12-11 01:46:18 +00003887
Nate Begeman2c87c422009-02-23 08:49:38 +00003888 // Determine if more than 1 of the words in each of the low and high quadwords
3889 // of the result come from the same quadword of one of the two inputs. Undef
3890 // mask values count as coming from any quadword, for better codegen.
3891 SmallVector<unsigned, 4> LoQuad(4);
3892 SmallVector<unsigned, 4> HiQuad(4);
3893 BitVector InputQuads(4);
3894 for (unsigned i = 0; i < 8; ++i) {
3895 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman543d2142009-04-27 18:41:29 +00003896 int EltIdx = SVOp->getMaskElt(i);
Nate Begeman2c87c422009-02-23 08:49:38 +00003897 MaskVals.push_back(EltIdx);
3898 if (EltIdx < 0) {
3899 ++Quad[0];
3900 ++Quad[1];
3901 ++Quad[2];
3902 ++Quad[3];
Evan Cheng75184a92007-12-11 01:46:18 +00003903 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003904 }
3905 ++Quad[EltIdx / 4];
3906 InputQuads.set(EltIdx / 4);
Evan Cheng75184a92007-12-11 01:46:18 +00003907 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003908
Nate Begeman2c87c422009-02-23 08:49:38 +00003909 int BestLoQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00003910 unsigned MaxQuad = 1;
3911 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003912 if (LoQuad[i] > MaxQuad) {
3913 BestLoQuad = i;
3914 MaxQuad = LoQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003915 }
Evan Chengfca29242007-12-07 08:07:39 +00003916 }
3917
Nate Begeman2c87c422009-02-23 08:49:38 +00003918 int BestHiQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00003919 MaxQuad = 1;
3920 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003921 if (HiQuad[i] > MaxQuad) {
3922 BestHiQuad = i;
3923 MaxQuad = HiQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003924 }
3925 }
3926
Nate Begeman2c87c422009-02-23 08:49:38 +00003927 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003928 // of the two input vectors, shuffle them into one input vector so only a
Nate Begeman2c87c422009-02-23 08:49:38 +00003929 // single pshufb instruction is necessary. If There are more than 2 input
3930 // quads, disable the next transformation since it does not help SSSE3.
3931 bool V1Used = InputQuads[0] || InputQuads[1];
3932 bool V2Used = InputQuads[2] || InputQuads[3];
3933 if (TLI.getSubtarget()->hasSSSE3()) {
3934 if (InputQuads.count() == 2 && V1Used && V2Used) {
3935 BestLoQuad = InputQuads.find_first();
3936 BestHiQuad = InputQuads.find_next(BestLoQuad);
3937 }
3938 if (InputQuads.count() > 2) {
3939 BestLoQuad = -1;
3940 BestHiQuad = -1;
3941 }
3942 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003943
Nate Begeman2c87c422009-02-23 08:49:38 +00003944 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3945 // the shuffle mask. If a quad is scored as -1, that means that it contains
3946 // words from all 4 input quadwords.
3947 SDValue NewV;
3948 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00003949 SmallVector<int, 8> MaskV;
3950 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3951 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003952 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003953 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3954 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3955 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00003956
Nate Begeman2c87c422009-02-23 08:49:38 +00003957 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3958 // source words for the shuffle, to aid later transformations.
3959 bool AllWordsInNewV = true;
Mon P Wangb1db1202009-03-11 06:35:11 +00003960 bool InOrder[2] = { true, true };
Evan Cheng75184a92007-12-11 01:46:18 +00003961 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003962 int idx = MaskVals[i];
Mon P Wangb1db1202009-03-11 06:35:11 +00003963 if (idx != (int)i)
3964 InOrder[i/4] = false;
Nate Begeman2c87c422009-02-23 08:49:38 +00003965 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng75184a92007-12-11 01:46:18 +00003966 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003967 AllWordsInNewV = false;
3968 break;
Evan Cheng75184a92007-12-11 01:46:18 +00003969 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003970
Nate Begeman2c87c422009-02-23 08:49:38 +00003971 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3972 if (AllWordsInNewV) {
3973 for (int i = 0; i != 8; ++i) {
3974 int idx = MaskVals[i];
3975 if (idx < 0)
Evan Cheng75184a92007-12-11 01:46:18 +00003976 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003977 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begeman2c87c422009-02-23 08:49:38 +00003978 if ((idx != i) && idx < 4)
3979 pshufhw = false;
3980 if ((idx != i) && idx > 3)
3981 pshuflw = false;
Evan Cheng75184a92007-12-11 01:46:18 +00003982 }
Nate Begeman2c87c422009-02-23 08:49:38 +00003983 V1 = NewV;
3984 V2Used = false;
3985 BestLoQuad = 0;
3986 BestHiQuad = 1;
Evan Chengfca29242007-12-07 08:07:39 +00003987 }
Evan Cheng75184a92007-12-11 01:46:18 +00003988
Nate Begeman2c87c422009-02-23 08:49:38 +00003989 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3990 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wangb1db1202009-03-11 06:35:11 +00003991 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003992 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003993 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng75184a92007-12-11 01:46:18 +00003994 }
Evan Cheng75184a92007-12-11 01:46:18 +00003995 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003996
Nate Begeman2c87c422009-02-23 08:49:38 +00003997 // If we have SSSE3, and all words of the result are from 1 input vector,
3998 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3999 // is present, fall back to case 4.
4000 if (TLI.getSubtarget()->hasSSSE3()) {
4001 SmallVector<SDValue,16> pshufbMask;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004002
Nate Begeman2c87c422009-02-23 08:49:38 +00004003 // If we have elements from both input vectors, set the high bit of the
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004004 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begeman2c87c422009-02-23 08:49:38 +00004005 // mask, and elements that come from V1 in the V2 mask, so that the two
4006 // results can be OR'd together.
4007 bool TwoInputs = V1Used && V2Used;
4008 for (unsigned i = 0; i != 8; ++i) {
4009 int EltIdx = MaskVals[i] * 2;
4010 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004011 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4012 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004013 continue;
4014 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004015 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4016 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004017 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004018 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004019 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00004020 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004021 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00004022 if (!TwoInputs)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004023 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004024
Nate Begeman2c87c422009-02-23 08:49:38 +00004025 // Calculate the shuffle mask for the second input, shuffle it, and
4026 // OR it with the first shuffled input.
4027 pshufbMask.clear();
4028 for (unsigned i = 0; i != 8; ++i) {
4029 int EltIdx = MaskVals[i] * 2;
4030 if (EltIdx < 16) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004031 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4032 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004033 continue;
4034 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004035 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4036 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004037 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004038 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004039 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004040 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004041 MVT::v16i8, &pshufbMask[0], 16));
4042 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4043 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004044 }
4045
4046 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4047 // and update MaskVals with new element order.
4048 BitVector InOrder(8);
4049 if (BestLoQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004050 SmallVector<int, 8> MaskV;
Nate Begeman2c87c422009-02-23 08:49:38 +00004051 for (int i = 0; i != 4; ++i) {
4052 int idx = MaskVals[i];
4053 if (idx < 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004054 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004055 InOrder.set(i);
4056 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman543d2142009-04-27 18:41:29 +00004057 MaskV.push_back(idx & 3);
Nate Begeman2c87c422009-02-23 08:49:38 +00004058 InOrder.set(i);
4059 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004060 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004061 }
4062 }
4063 for (unsigned i = 4; i != 8; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00004064 MaskV.push_back(i);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004065 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman543d2142009-04-27 18:41:29 +00004066 &MaskV[0]);
Nate Begeman2c87c422009-02-23 08:49:38 +00004067 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004068
Nate Begeman2c87c422009-02-23 08:49:38 +00004069 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4070 // and update MaskVals with the new element order.
4071 if (BestHiQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004072 SmallVector<int, 8> MaskV;
Nate Begeman2c87c422009-02-23 08:49:38 +00004073 for (unsigned i = 0; i != 4; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00004074 MaskV.push_back(i);
Nate Begeman2c87c422009-02-23 08:49:38 +00004075 for (unsigned i = 4; i != 8; ++i) {
4076 int idx = MaskVals[i];
4077 if (idx < 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004078 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004079 InOrder.set(i);
4080 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman543d2142009-04-27 18:41:29 +00004081 MaskV.push_back((idx & 3) + 4);
Nate Begeman2c87c422009-02-23 08:49:38 +00004082 InOrder.set(i);
4083 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004084 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004085 }
4086 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004087 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman543d2142009-04-27 18:41:29 +00004088 &MaskV[0]);
Nate Begeman2c87c422009-02-23 08:49:38 +00004089 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004090
Nate Begeman2c87c422009-02-23 08:49:38 +00004091 // In case BestHi & BestLo were both -1, which means each quadword has a word
4092 // from each of the four input quadwords, calculate the InOrder bitvector now
4093 // before falling through to the insert/extract cleanup.
4094 if (BestLoQuad == -1 && BestHiQuad == -1) {
4095 NewV = V1;
4096 for (int i = 0; i != 8; ++i)
4097 if (MaskVals[i] < 0 || MaskVals[i] == i)
4098 InOrder.set(i);
4099 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004100
Nate Begeman2c87c422009-02-23 08:49:38 +00004101 // The other elements are put in the right place using pextrw and pinsrw.
4102 for (unsigned i = 0; i != 8; ++i) {
4103 if (InOrder[i])
4104 continue;
4105 int EltIdx = MaskVals[i];
4106 if (EltIdx < 0)
4107 continue;
4108 SDValue ExtOp = (EltIdx < 8)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004109 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begeman2c87c422009-02-23 08:49:38 +00004110 DAG.getIntPtrConstant(EltIdx))
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004111 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begeman2c87c422009-02-23 08:49:38 +00004112 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004113 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begeman2c87c422009-02-23 08:49:38 +00004114 DAG.getIntPtrConstant(i));
4115 }
4116 return NewV;
4117}
4118
4119// v16i8 shuffles - Prefer shuffles in the following order:
4120// 1. [ssse3] 1 x pshufb
4121// 2. [ssse3] 2 x pshufb + 1 x por
4122// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4123static
Nate Begeman543d2142009-04-27 18:41:29 +00004124SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4125 SelectionDAG &DAG, X86TargetLowering &TLI) {
4126 SDValue V1 = SVOp->getOperand(0);
4127 SDValue V2 = SVOp->getOperand(1);
4128 DebugLoc dl = SVOp->getDebugLoc();
Nate Begeman2c87c422009-02-23 08:49:38 +00004129 SmallVector<int, 16> MaskVals;
Nate Begeman543d2142009-04-27 18:41:29 +00004130 SVOp->getMask(MaskVals);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004131
Nate Begeman2c87c422009-02-23 08:49:38 +00004132 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004133 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begeman2c87c422009-02-23 08:49:38 +00004134 // present, fall back to case 3.
4135 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4136 bool V1Only = true;
4137 bool V2Only = true;
4138 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00004139 int EltIdx = MaskVals[i];
Nate Begeman2c87c422009-02-23 08:49:38 +00004140 if (EltIdx < 0)
4141 continue;
4142 if (EltIdx < 16)
4143 V2Only = false;
4144 else
4145 V1Only = false;
4146 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004147
Nate Begeman2c87c422009-02-23 08:49:38 +00004148 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4149 if (TLI.getSubtarget()->hasSSSE3()) {
4150 SmallVector<SDValue,16> pshufbMask;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004151
Nate Begeman2c87c422009-02-23 08:49:38 +00004152 // If all result elements are from one input vector, then only translate
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004153 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begeman2c87c422009-02-23 08:49:38 +00004154 //
4155 // Otherwise, we have elements from both input vectors, and must zero out
4156 // elements that come from V2 in the first mask, and V1 in the second mask
4157 // so that we can OR them together.
4158 bool TwoInputs = !(V1Only || V2Only);
4159 for (unsigned i = 0; i != 16; ++i) {
4160 int EltIdx = MaskVals[i];
4161 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004162 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004163 continue;
4164 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004165 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004166 }
4167 // If all the elements are from V2, assign it to V1 and return after
4168 // building the first pshufb.
4169 if (V2Only)
4170 V1 = V2;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004171 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00004172 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004173 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00004174 if (!TwoInputs)
4175 return V1;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004176
Nate Begeman2c87c422009-02-23 08:49:38 +00004177 // Calculate the shuffle mask for the second input, shuffle it, and
4178 // OR it with the first shuffled input.
4179 pshufbMask.clear();
4180 for (unsigned i = 0; i != 16; ++i) {
4181 int EltIdx = MaskVals[i];
4182 if (EltIdx < 16) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004183 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004184 continue;
4185 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004186 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004187 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004188 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004189 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004190 MVT::v16i8, &pshufbMask[0], 16));
4191 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begeman2c87c422009-02-23 08:49:38 +00004192 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004193
Nate Begeman2c87c422009-02-23 08:49:38 +00004194 // No SSSE3 - Calculate in place words and then fix all out of place words
4195 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4196 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004197 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4198 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begeman2c87c422009-02-23 08:49:38 +00004199 SDValue NewV = V2Only ? V2 : V1;
4200 for (int i = 0; i != 8; ++i) {
4201 int Elt0 = MaskVals[i*2];
4202 int Elt1 = MaskVals[i*2+1];
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004203
Nate Begeman2c87c422009-02-23 08:49:38 +00004204 // This word of the result is all undef, skip it.
4205 if (Elt0 < 0 && Elt1 < 0)
4206 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004207
Nate Begeman2c87c422009-02-23 08:49:38 +00004208 // This word of the result is already in the correct place, skip it.
4209 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4210 continue;
4211 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4212 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004213
Nate Begeman2c87c422009-02-23 08:49:38 +00004214 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4215 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4216 SDValue InsElt;
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004217
4218 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4219 // using a single extract together, load it and store it.
4220 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004221 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004222 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004223 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004224 DAG.getIntPtrConstant(i));
4225 continue;
4226 }
4227
Nate Begeman2c87c422009-02-23 08:49:38 +00004228 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004229 // source byte is not also odd, shift the extracted word left 8 bits
4230 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begeman2c87c422009-02-23 08:49:38 +00004231 if (Elt1 >= 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004232 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begeman2c87c422009-02-23 08:49:38 +00004233 DAG.getIntPtrConstant(Elt1 / 2));
4234 if ((Elt1 & 1) == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004235 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begeman2c87c422009-02-23 08:49:38 +00004236 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004237 else if (Elt0 >= 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004238 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4239 DAG.getConstant(0xFF00, MVT::i16));
Nate Begeman2c87c422009-02-23 08:49:38 +00004240 }
4241 // If Elt0 is defined, extract it from the appropriate source. If the
4242 // source byte is not also even, shift the extracted word right 8 bits. If
4243 // Elt1 was also defined, OR the extracted values together before
4244 // inserting them in the result.
4245 if (Elt0 >= 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004246 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begeman2c87c422009-02-23 08:49:38 +00004247 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4248 if ((Elt0 & 1) != 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004249 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begeman2c87c422009-02-23 08:49:38 +00004250 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004251 else if (Elt1 >= 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004252 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4253 DAG.getConstant(0x00FF, MVT::i16));
4254 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begeman2c87c422009-02-23 08:49:38 +00004255 : InsElt0;
4256 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004257 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begeman2c87c422009-02-23 08:49:38 +00004258 DAG.getIntPtrConstant(i));
4259 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004260 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00004261}
4262
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004263/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4264/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4265/// done when every pair / quad of shuffle mask elements point to elements in
4266/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00004267/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4268static
Nate Begeman543d2142009-04-27 18:41:29 +00004269SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4270 SelectionDAG &DAG,
4271 TargetLowering &TLI, DebugLoc dl) {
Owen Andersonac9de032009-08-10 22:56:29 +00004272 EVT VT = SVOp->getValueType(0);
Nate Begeman543d2142009-04-27 18:41:29 +00004273 SDValue V1 = SVOp->getOperand(0);
4274 SDValue V2 = SVOp->getOperand(1);
4275 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004276 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004277 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersonac9de032009-08-10 22:56:29 +00004278 EVT MaskEltVT = MaskVT.getVectorElementType();
4279 EVT NewVT = MaskVT;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004280 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00004281 default: assert(false && "Unexpected!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004282 case MVT::v4f32: NewVT = MVT::v2f64; break;
4283 case MVT::v4i32: NewVT = MVT::v2i64; break;
4284 case MVT::v8i16: NewVT = MVT::v4i32; break;
4285 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004286 }
4287
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00004288 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00004289 if (VT.isInteger())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004290 NewVT = MVT::v2i64;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004291 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004292 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00004293 }
Nate Begeman543d2142009-04-27 18:41:29 +00004294 int Scale = NumElems / NewWidth;
4295 SmallVector<int, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00004296 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman543d2142009-04-27 18:41:29 +00004297 int StartIdx = -1;
4298 for (int j = 0; j < Scale; ++j) {
4299 int EltIdx = SVOp->getMaskElt(i+j);
4300 if (EltIdx < 0)
Evan Cheng75184a92007-12-11 01:46:18 +00004301 continue;
Nate Begeman543d2142009-04-27 18:41:29 +00004302 if (StartIdx == -1)
Evan Cheng75184a92007-12-11 01:46:18 +00004303 StartIdx = EltIdx - (EltIdx % Scale);
4304 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00004305 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004306 }
Nate Begeman543d2142009-04-27 18:41:29 +00004307 if (StartIdx == -1)
4308 MaskVec.push_back(-1);
Evan Cheng75184a92007-12-11 01:46:18 +00004309 else
Nate Begeman543d2142009-04-27 18:41:29 +00004310 MaskVec.push_back(StartIdx / Scale);
Evan Chengfca29242007-12-07 08:07:39 +00004311 }
4312
Dale Johannesence0805b2009-02-03 19:33:06 +00004313 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4314 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman543d2142009-04-27 18:41:29 +00004315 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Chengfca29242007-12-07 08:07:39 +00004316}
4317
Evan Chenge9b9c672008-05-09 21:53:03 +00004318/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00004319///
Owen Andersonac9de032009-08-10 22:56:29 +00004320static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman543d2142009-04-27 18:41:29 +00004321 SDValue SrcOp, SelectionDAG &DAG,
4322 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004323 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004324 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00004325 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00004326 LD = dyn_cast<LoadSDNode>(SrcOp);
4327 if (!LD) {
4328 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4329 // instead.
Owen Anderson2dd68a22009-08-11 21:59:30 +00004330 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4331 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng40ee6e52008-05-08 00:57:18 +00004332 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4333 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson2dd68a22009-08-11 21:59:30 +00004334 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004335 // PR2108
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004336 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00004337 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4338 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4339 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4340 OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00004341 SrcOp.getOperand(0)
4342 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00004343 }
4344 }
4345 }
4346
Dale Johannesence0805b2009-02-03 19:33:06 +00004347 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4348 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michel91099d62009-02-17 22:15:04 +00004349 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004350 OpVT, SrcOp)));
Evan Cheng40ee6e52008-05-08 00:57:18 +00004351}
4352
Evan Chengf50554e2008-07-22 21:13:36 +00004353/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4354/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00004355static SDValue
Nate Begeman543d2142009-04-27 18:41:29 +00004356LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4357 SDValue V1 = SVOp->getOperand(0);
4358 SDValue V2 = SVOp->getOperand(1);
4359 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00004360 EVT VT = SVOp->getValueType(0);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004361
Evan Chengf50554e2008-07-22 21:13:36 +00004362 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00004363 Locs.resize(4);
Nate Begeman543d2142009-04-27 18:41:29 +00004364 SmallVector<int, 8> Mask1(4U, -1);
4365 SmallVector<int, 8> PermMask;
4366 SVOp->getMask(PermMask);
4367
Evan Chengf50554e2008-07-22 21:13:36 +00004368 unsigned NumHi = 0;
4369 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00004370 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00004371 int Idx = PermMask[i];
4372 if (Idx < 0) {
Evan Chengf50554e2008-07-22 21:13:36 +00004373 Locs[i] = std::make_pair(-1, -1);
4374 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004375 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4376 if (Idx < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004377 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman543d2142009-04-27 18:41:29 +00004378 Mask1[NumLo] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004379 NumLo++;
4380 } else {
4381 Locs[i] = std::make_pair(1, NumHi);
4382 if (2+NumHi < 4)
Nate Begeman543d2142009-04-27 18:41:29 +00004383 Mask1[2+NumHi] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004384 NumHi++;
4385 }
4386 }
4387 }
Evan Cheng3cae0332008-07-23 00:22:17 +00004388
Evan Chengf50554e2008-07-22 21:13:36 +00004389 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00004390 // If no more than two elements come from either vector. This can be
4391 // implemented with two shuffles. First shuffle gather the elements.
4392 // The second shuffle, which takes the first shuffle as both of its
4393 // vector operands, put the elements into the right order.
Nate Begeman543d2142009-04-27 18:41:29 +00004394 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004395
Nate Begeman543d2142009-04-27 18:41:29 +00004396 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004397
Evan Chengf50554e2008-07-22 21:13:36 +00004398 for (unsigned i = 0; i != 4; ++i) {
4399 if (Locs[i].first == -1)
4400 continue;
4401 else {
4402 unsigned Idx = (i < 2) ? 0 : 4;
4403 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman543d2142009-04-27 18:41:29 +00004404 Mask2[i] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004405 }
4406 }
4407
Nate Begeman543d2142009-04-27 18:41:29 +00004408 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004409 } else if (NumLo == 3 || NumHi == 3) {
4410 // Otherwise, we must have three elements from one vector, call it X, and
4411 // one element from the other, call it Y. First, use a shufps to build an
4412 // intermediate vector with the one element from Y and the element from X
4413 // that will be in the same half in the final destination (the indexes don't
4414 // matter). Then, use a shufps to build the final vector, taking the half
4415 // containing the element from Y from the intermediate, and the other half
4416 // from X.
4417 if (NumHi == 3) {
4418 // Normalize it so the 3 elements come from V1.
Nate Begeman543d2142009-04-27 18:41:29 +00004419 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng3cae0332008-07-23 00:22:17 +00004420 std::swap(V1, V2);
4421 }
4422
4423 // Find the element from V2.
4424 unsigned HiIndex;
4425 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman543d2142009-04-27 18:41:29 +00004426 int Val = PermMask[HiIndex];
4427 if (Val < 0)
Evan Cheng3cae0332008-07-23 00:22:17 +00004428 continue;
Evan Cheng3cae0332008-07-23 00:22:17 +00004429 if (Val >= 4)
4430 break;
4431 }
4432
Nate Begeman543d2142009-04-27 18:41:29 +00004433 Mask1[0] = PermMask[HiIndex];
4434 Mask1[1] = -1;
4435 Mask1[2] = PermMask[HiIndex^1];
4436 Mask1[3] = -1;
4437 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004438
4439 if (HiIndex >= 2) {
Nate Begeman543d2142009-04-27 18:41:29 +00004440 Mask1[0] = PermMask[0];
4441 Mask1[1] = PermMask[1];
4442 Mask1[2] = HiIndex & 1 ? 6 : 4;
4443 Mask1[3] = HiIndex & 1 ? 4 : 6;
4444 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004445 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004446 Mask1[0] = HiIndex & 1 ? 2 : 0;
4447 Mask1[1] = HiIndex & 1 ? 0 : 2;
4448 Mask1[2] = PermMask[2];
4449 Mask1[3] = PermMask[3];
4450 if (Mask1[2] >= 0)
4451 Mask1[2] += 4;
4452 if (Mask1[3] >= 0)
4453 Mask1[3] += 4;
4454 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004455 }
Evan Chengf50554e2008-07-22 21:13:36 +00004456 }
4457
4458 // Break it into (shuffle shuffle_hi, shuffle_lo).
4459 Locs.clear();
Nate Begeman543d2142009-04-27 18:41:29 +00004460 SmallVector<int,8> LoMask(4U, -1);
4461 SmallVector<int,8> HiMask(4U, -1);
4462
4463 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00004464 unsigned MaskIdx = 0;
4465 unsigned LoIdx = 0;
4466 unsigned HiIdx = 2;
4467 for (unsigned i = 0; i != 4; ++i) {
4468 if (i == 2) {
4469 MaskPtr = &HiMask;
4470 MaskIdx = 1;
4471 LoIdx = 0;
4472 HiIdx = 2;
4473 }
Nate Begeman543d2142009-04-27 18:41:29 +00004474 int Idx = PermMask[i];
4475 if (Idx < 0) {
Evan Chengf50554e2008-07-22 21:13:36 +00004476 Locs[i] = std::make_pair(-1, -1);
Nate Begeman543d2142009-04-27 18:41:29 +00004477 } else if (Idx < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004478 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman543d2142009-04-27 18:41:29 +00004479 (*MaskPtr)[LoIdx] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004480 LoIdx++;
4481 } else {
4482 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman543d2142009-04-27 18:41:29 +00004483 (*MaskPtr)[HiIdx] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004484 HiIdx++;
4485 }
4486 }
4487
Nate Begeman543d2142009-04-27 18:41:29 +00004488 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4489 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4490 SmallVector<int, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00004491 for (unsigned i = 0; i != 4; ++i) {
4492 if (Locs[i].first == -1) {
Nate Begeman543d2142009-04-27 18:41:29 +00004493 MaskOps.push_back(-1);
Evan Chengf50554e2008-07-22 21:13:36 +00004494 } else {
4495 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman543d2142009-04-27 18:41:29 +00004496 MaskOps.push_back(Idx);
Evan Chengf50554e2008-07-22 21:13:36 +00004497 }
4498 }
Nate Begeman543d2142009-04-27 18:41:29 +00004499 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengf50554e2008-07-22 21:13:36 +00004500}
4501
Dan Gohman8181bd12008-07-27 21:46:04 +00004502SDValue
4503X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman543d2142009-04-27 18:41:29 +00004504 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004505 SDValue V1 = Op.getOperand(0);
4506 SDValue V2 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00004507 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004508 DebugLoc dl = Op.getDebugLoc();
Nate Begeman543d2142009-04-27 18:41:29 +00004509 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands92c43912008-06-06 12:08:01 +00004510 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004511 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4512 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
4513 bool V1IsSplat = false;
4514 bool V2IsSplat = false;
4515
Nate Begeman543d2142009-04-27 18:41:29 +00004516 if (isZeroShuffle(SVOp))
Dale Johannesence0805b2009-02-03 19:33:06 +00004517 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004518
Nate Begeman543d2142009-04-27 18:41:29 +00004519 // Promote splats to v4f32.
4520 if (SVOp->isSplat()) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004521 if (isMMX || NumElems < 4)
Nate Begeman543d2142009-04-27 18:41:29 +00004522 return Op;
4523 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004524 }
4525
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004526 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4527 // do it!
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004528 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman543d2142009-04-27 18:41:29 +00004529 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004530 if (NewOp.getNode())
Scott Michel91099d62009-02-17 22:15:04 +00004531 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesence0805b2009-02-03 19:33:06 +00004532 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004533 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004534 // FIXME: Figure out a cleaner way to do this.
4535 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00004536 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman543d2142009-04-27 18:41:29 +00004537 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004538 if (NewOp.getNode()) {
Nate Begeman543d2142009-04-27 18:41:29 +00004539 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4540 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4541 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004542 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004543 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman543d2142009-04-27 18:41:29 +00004544 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4545 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chenge9b9c672008-05-09 21:53:03 +00004546 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman543d2142009-04-27 18:41:29 +00004547 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004548 }
4549 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004550
Nate Begeman543d2142009-04-27 18:41:29 +00004551 if (X86::isPSHUFDMask(SVOp))
4552 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004553
Evan Chengdea99362008-05-29 08:22:04 +00004554 // Check if this can be converted into a logical shift.
4555 bool isLeft = false;
4556 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004557 SDValue ShVal;
Nate Begeman543d2142009-04-27 18:41:29 +00004558 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chenge31a26a2009-12-09 21:00:30 +00004559 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengdea99362008-05-29 08:22:04 +00004560 if (isShift && ShVal.hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00004561 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengdea99362008-05-29 08:22:04 +00004562 // v_set0 + movlhps or movhlps, etc.
Dan Gohman3bab1f72009-09-23 21:02:20 +00004563 EVT EltVT = VT.getVectorElementType();
4564 ShAmt *= EltVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004565 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004566 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004567
Nate Begeman543d2142009-04-27 18:41:29 +00004568 if (X86::isMOVLMask(SVOp)) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004569 if (V1IsUndef)
4570 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004571 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004572 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004573 if (!isMMX)
4574 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004575 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004576
Nate Begeman543d2142009-04-27 18:41:29 +00004577 // FIXME: fold these into legal mask.
4578 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4579 X86::isMOVSLDUPMask(SVOp) ||
4580 X86::isMOVHLPSMask(SVOp) ||
Nate Begemanb13034d2009-11-07 23:17:15 +00004581 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman543d2142009-04-27 18:41:29 +00004582 X86::isMOVLPMask(SVOp)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004583 return Op;
4584
Nate Begeman543d2142009-04-27 18:41:29 +00004585 if (ShouldXformToMOVHLPS(SVOp) ||
4586 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4587 return CommuteVectorShuffle(SVOp, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004588
Evan Chengdea99362008-05-29 08:22:04 +00004589 if (isShift) {
4590 // No better options. Use a vshl / vsrl.
Dan Gohman3bab1f72009-09-23 21:02:20 +00004591 EVT EltVT = VT.getVectorElementType();
4592 ShAmt *= EltVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004593 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004594 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004595
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004596 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004597 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4598 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004599 V1IsSplat = isSplatVector(V1.getNode());
4600 V2IsSplat = isSplatVector(V2.getNode());
Scott Michel91099d62009-02-17 22:15:04 +00004601
Chris Lattnere6aa3862007-11-25 00:24:49 +00004602 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004603 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman543d2142009-04-27 18:41:29 +00004604 Op = CommuteVectorShuffle(SVOp, DAG);
4605 SVOp = cast<ShuffleVectorSDNode>(Op);
4606 V1 = SVOp->getOperand(0);
4607 V2 = SVOp->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004608 std::swap(V1IsSplat, V2IsSplat);
4609 std::swap(V1IsUndef, V2IsUndef);
4610 Commuted = true;
4611 }
4612
Nate Begeman543d2142009-04-27 18:41:29 +00004613 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4614 // Shuffling low element of v1 into undef, just return v1.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004615 if (V2IsUndef)
Nate Begeman543d2142009-04-27 18:41:29 +00004616 return V1;
4617 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4618 // the instruction selector will not match, so get a canonical MOVL with
4619 // swapped operands to undo the commute.
4620 return getMOVL(DAG, dl, VT, V2, V1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004621 }
4622
Nate Begeman543d2142009-04-27 18:41:29 +00004623 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4624 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4625 X86::isUNPCKLMask(SVOp) ||
4626 X86::isUNPCKHMask(SVOp))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004627 return Op;
4628
4629 if (V2IsSplat) {
4630 // Normalize mask so all entries that point to V2 points to its first
4631 // element then try to match unpck{h|l} again. If match, return a
4632 // new vector_shuffle with the corrected mask.
Nate Begeman543d2142009-04-27 18:41:29 +00004633 SDValue NewMask = NormalizeMask(SVOp, DAG);
4634 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4635 if (NSVOp != SVOp) {
4636 if (X86::isUNPCKLMask(NSVOp, true)) {
4637 return NewMask;
4638 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4639 return NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004640 }
4641 }
4642 }
4643
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004644 if (Commuted) {
4645 // Commute is back and try unpck* again.
Nate Begeman543d2142009-04-27 18:41:29 +00004646 // FIXME: this seems wrong.
4647 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4648 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4649 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4650 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4651 X86::isUNPCKLMask(NewSVOp) ||
4652 X86::isUNPCKHMask(NewSVOp))
4653 return NewOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004654 }
4655
Nate Begeman2c87c422009-02-23 08:49:38 +00004656 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman543d2142009-04-27 18:41:29 +00004657
4658 // Normalize the node to match x86 shuffle ops if needed
4659 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4660 return CommuteVectorShuffle(SVOp, DAG);
4661
4662 // Check for legal shuffle and return?
4663 SmallVector<int, 16> PermMask;
4664 SVOp->getMask(PermMask);
4665 if (isShuffleMaskLegal(PermMask, VT))
Evan Chengbf8b2c52008-04-05 00:30:36 +00004666 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004667
Evan Cheng75184a92007-12-11 01:46:18 +00004668 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004669 if (VT == MVT::v8i16) {
Nate Begeman543d2142009-04-27 18:41:29 +00004670 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004671 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004672 return NewOp;
4673 }
4674
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004675 if (VT == MVT::v16i8) {
Nate Begeman543d2142009-04-27 18:41:29 +00004676 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begeman2c87c422009-02-23 08:49:38 +00004677 if (NewOp.getNode())
4678 return NewOp;
4679 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004680
Evan Chengf50554e2008-07-22 21:13:36 +00004681 // Handle all 4 wide cases with a number of shuffles except for MMX.
4682 if (NumElems == 4 && !isMMX)
Nate Begeman543d2142009-04-27 18:41:29 +00004683 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004684
Dan Gohman8181bd12008-07-27 21:46:04 +00004685 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004686}
4687
Dan Gohman8181bd12008-07-27 21:46:04 +00004688SDValue
4689X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004690 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00004691 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004692 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004693 if (VT.getSizeInBits() == 8) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004694 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004695 Op.getOperand(0), Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004696 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004697 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004698 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004699 } else if (VT.getSizeInBits() == 16) {
Evan Chengf9393b32009-01-02 05:29:08 +00004700 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4701 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4702 if (Idx == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004703 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4704 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004705 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004706 MVT::v4i32,
Evan Chengf9393b32009-01-02 05:29:08 +00004707 Op.getOperand(0)),
4708 Op.getOperand(1)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004709 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004710 Op.getOperand(0), Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004711 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004712 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004713 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004714 } else if (VT == MVT::f32) {
Evan Cheng6c249332008-03-24 21:52:23 +00004715 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4716 // the result back to FR32 register. It's only worth matching if the
Dan Gohman9fdd0142008-10-31 00:57:24 +00004717 // result has a single use which is a store or a bitcast to i32. And in
4718 // the case of a store, it's not worth it if the index is a constant 0,
4719 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng6c249332008-03-24 21:52:23 +00004720 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004721 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004722 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman9fdd0142008-10-31 00:57:24 +00004723 if ((User->getOpcode() != ISD::STORE ||
4724 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4725 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman788db592008-04-16 02:32:24 +00004726 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004727 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004728 return SDValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004729 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4730 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004731 Op.getOperand(0)),
4732 Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004733 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4734 } else if (VT == MVT::i32) {
Mon P Wangac2a3c52009-01-15 21:10:20 +00004735 // ExtractPS works with constant index.
4736 if (isa<ConstantSDNode>(Op.getOperand(1)))
4737 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004738 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004739 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004740}
4741
4742
Dan Gohman8181bd12008-07-27 21:46:04 +00004743SDValue
4744X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004745 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004746 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004747
Evan Cheng6c249332008-03-24 21:52:23 +00004748 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004749 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004750 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004751 return Res;
4752 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004753
Owen Andersonac9de032009-08-10 22:56:29 +00004754 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004755 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004756 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004757 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004758 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004759 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004760 if (Idx == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004761 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4762 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004763 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004764 MVT::v4i32, Vec),
Evan Cheng75184a92007-12-11 01:46:18 +00004765 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004766 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck5d3fa642009-12-17 15:31:52 +00004767 EVT EltVT = MVT::i32;
Dan Gohman3bab1f72009-09-23 21:02:20 +00004768 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004769 Op.getOperand(0), Op.getOperand(1));
Dan Gohman3bab1f72009-09-23 21:02:20 +00004770 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004771 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004772 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004773 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004774 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004775 if (Idx == 0)
4776 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004777
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004778 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman543d2142009-04-27 18:41:29 +00004779 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersonac9de032009-08-10 22:56:29 +00004780 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004781 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman543d2142009-04-27 18:41:29 +00004782 DAG.getUNDEF(VVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004783 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004784 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004785 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004786 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4787 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4788 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004789 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004790 if (Idx == 0)
4791 return Op;
4792
4793 // UNPCKHPD the element to the lowest double word, then movsd.
4794 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4795 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman543d2142009-04-27 18:41:29 +00004796 int Mask[2] = { 1, -1 };
Owen Andersonac9de032009-08-10 22:56:29 +00004797 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004798 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman543d2142009-04-27 18:41:29 +00004799 DAG.getUNDEF(VVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004800 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004801 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004802 }
4803
Dan Gohman8181bd12008-07-27 21:46:04 +00004804 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004805}
4806
Dan Gohman8181bd12008-07-27 21:46:04 +00004807SDValue
4808X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersonac9de032009-08-10 22:56:29 +00004809 EVT VT = Op.getValueType();
Dan Gohman3bab1f72009-09-23 21:02:20 +00004810 EVT EltVT = VT.getVectorElementType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004811 DebugLoc dl = Op.getDebugLoc();
Nate Begemand77e59e2008-02-11 04:19:36 +00004812
Dan Gohman8181bd12008-07-27 21:46:04 +00004813 SDValue N0 = Op.getOperand(0);
4814 SDValue N1 = Op.getOperand(1);
4815 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004816
Dan Gohman3bab1f72009-09-23 21:02:20 +00004817 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohman5a7af042008-08-14 22:53:18 +00004818 isa<ConstantSDNode>(N2)) {
Dan Gohman3bab1f72009-09-23 21:02:20 +00004819 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4820 : X86ISD::PINSRW;
Nate Begemand77e59e2008-02-11 04:19:36 +00004821 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4822 // argument.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004823 if (N1.getValueType() != MVT::i32)
4824 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4825 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004826 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004827 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman3bab1f72009-09-23 21:02:20 +00004828 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004829 // Bits [7:6] of the constant are the source select. This will always be
4830 // zero here. The DAG Combiner may combine an extract_elt index into these
4831 // bits. For example (insert (extract, 3), 2) could be matched by putting
4832 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michel91099d62009-02-17 22:15:04 +00004833 // Bits [5:4] of the constant are the destination select. This is the
Nate Begemand77e59e2008-02-11 04:19:36 +00004834 // value of the incoming immediate.
Scott Michel91099d62009-02-17 22:15:04 +00004835 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begemand77e59e2008-02-11 04:19:36 +00004836 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004837 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherefb657e2009-07-24 00:33:09 +00004838 // Create this as a scalar to vector..
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004839 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesence0805b2009-02-03 19:33:06 +00004840 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman3bab1f72009-09-23 21:02:20 +00004841 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherefb657e2009-07-24 00:33:09 +00004842 // PINSR* works with constant index.
4843 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004844 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004845 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004846}
4847
Dan Gohman8181bd12008-07-27 21:46:04 +00004848SDValue
4849X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00004850 EVT VT = Op.getValueType();
Dan Gohman3bab1f72009-09-23 21:02:20 +00004851 EVT EltVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004852
4853 if (Subtarget->hasSSE41())
4854 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4855
Dan Gohman3bab1f72009-09-23 21:02:20 +00004856 if (EltVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004857 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004858
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004859 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004860 SDValue N0 = Op.getOperand(0);
4861 SDValue N1 = Op.getOperand(1);
4862 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004863
Dan Gohman3bab1f72009-09-23 21:02:20 +00004864 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004865 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4866 // as its second argument.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004867 if (N1.getValueType() != MVT::i32)
4868 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4869 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004870 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004871 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004872 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004873 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004874}
4875
Dan Gohman8181bd12008-07-27 21:46:04 +00004876SDValue
4877X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004878 DebugLoc dl = Op.getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004879 if (Op.getValueType() == MVT::v2f32)
4880 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4881 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4882 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng759fe022008-07-22 18:39:19 +00004883 Op.getOperand(0))));
4884
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004885 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4886 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindolafe2a3972009-08-03 02:45:34 +00004887
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004888 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4889 EVT VT = MVT::v2i32;
4890 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengd1045a62008-02-18 23:04:32 +00004891 default: break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004892 case MVT::v16i8:
4893 case MVT::v8i16:
4894 VT = MVT::v4i32;
Evan Chengd1045a62008-02-18 23:04:32 +00004895 break;
4896 }
Dale Johannesence0805b2009-02-03 19:33:06 +00004897 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4898 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004899}
4900
Bill Wendlingfef06052008-09-16 21:48:12 +00004901// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4902// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4903// one of the above mentioned nodes. It has to be wrapped because otherwise
4904// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4905// be used to form addressing mode. These wrapped nodes will be selected
4906// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004907SDValue
4908X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004909 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004910
Chris Lattner5062b3b2009-06-26 19:22:52 +00004911 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4912 // global base reg.
4913 unsigned char OpFlag = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004914 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004915 CodeModel::Model M = getTargetMachine().getCodeModel();
4916
Chris Lattner28d40c62009-07-11 20:29:19 +00004917 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004918 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00004919 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00004920 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00004921 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00004922 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00004923 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004924
Evan Cheng68c18682009-03-13 07:51:59 +00004925 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner5062b3b2009-06-26 19:22:52 +00004926 CP->getAlignment(),
4927 CP->getOffset(), OpFlag);
4928 DebugLoc DL = CP->getDebugLoc();
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004929 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004930 // With PIC, the address is actually $g + Offset.
Chris Lattner5062b3b2009-06-26 19:22:52 +00004931 if (OpFlag) {
4932 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004933 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner5062b3b2009-06-26 19:22:52 +00004934 DebugLoc::getUnknownLoc(), getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004935 Result);
4936 }
4937
4938 return Result;
4939}
4940
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004941SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4942 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004943
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004944 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4945 // global base reg.
4946 unsigned char OpFlag = 0;
4947 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004948 CodeModel::Model M = getTargetMachine().getCodeModel();
4949
Chris Lattner28d40c62009-07-11 20:29:19 +00004950 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004951 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00004952 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00004953 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00004954 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00004955 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00004956 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004957
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004958 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4959 OpFlag);
4960 DebugLoc DL = JT->getDebugLoc();
4961 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004962
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004963 // With PIC, the address is actually $g + Offset.
4964 if (OpFlag) {
4965 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4966 DAG.getNode(X86ISD::GlobalBaseReg,
4967 DebugLoc::getUnknownLoc(), getPointerTy()),
4968 Result);
4969 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004970
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004971 return Result;
4972}
4973
4974SDValue
4975X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4976 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004977
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004978 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4979 // global base reg.
4980 unsigned char OpFlag = 0;
4981 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004982 CodeModel::Model M = getTargetMachine().getCodeModel();
4983
Chris Lattner28d40c62009-07-11 20:29:19 +00004984 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00004985 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00004986 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00004987 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00004988 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00004989 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00004990 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004991
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004992 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004993
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004994 DebugLoc DL = Op.getDebugLoc();
4995 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004996
4997
Chris Lattnerdc6fc472009-06-27 04:16:01 +00004998 // With PIC, the address is actually $g + Offset.
4999 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattneraa7c6d22009-07-09 03:15:51 +00005000 !Subtarget->is64Bit()) {
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005001 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5002 DAG.getNode(X86ISD::GlobalBaseReg,
5003 DebugLoc::getUnknownLoc(),
5004 getPointerTy()),
5005 Result);
5006 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005007
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005008 return Result;
5009}
5010
Dan Gohman8181bd12008-07-27 21:46:04 +00005011SDValue
Dan Gohman064403e2009-10-30 01:28:02 +00005012X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman885793b2009-11-20 23:18:13 +00005013 // Create the TargetBlockAddressAddress node.
5014 unsigned char OpFlags =
5015 Subtarget->ClassifyBlockAddressReference();
Dan Gohman064403e2009-10-30 01:28:02 +00005016 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman885793b2009-11-20 23:18:13 +00005017 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5018 DebugLoc dl = Op.getDebugLoc();
5019 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5020 /*isTarget=*/true, OpFlags);
5021
Dan Gohman064403e2009-10-30 01:28:02 +00005022 if (Subtarget->isPICStyleRIPRel() &&
5023 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman885793b2009-11-20 23:18:13 +00005024 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5025 else
5026 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman064403e2009-10-30 01:28:02 +00005027
Dan Gohman885793b2009-11-20 23:18:13 +00005028 // With PIC, the address is actually $g + Offset.
5029 if (isGlobalRelativeToPICBase(OpFlags)) {
5030 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5031 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5032 Result);
5033 }
Dan Gohman064403e2009-10-30 01:28:02 +00005034
5035 return Result;
5036}
5037
5038SDValue
Dale Johannesenea996922009-02-04 20:06:27 +00005039X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman36322c72008-10-18 02:06:02 +00005040 int64_t Offset,
Evan Cheng7f250d62008-09-24 00:05:32 +00005041 SelectionDAG &DAG) const {
Dan Gohman36322c72008-10-18 02:06:02 +00005042 // Create the TargetGlobalAddress node, folding in the constant
5043 // offset if it is legal.
Chris Lattner505aa6c2009-07-10 07:20:05 +00005044 unsigned char OpFlags =
5045 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005046 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman36322c72008-10-18 02:06:02 +00005047 SDValue Result;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005048 if (OpFlags == X86II::MO_NO_FLAG &&
5049 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner9ab4e662009-07-09 00:58:53 +00005050 // A direct static reference to a global.
Dale Johannesenf97110c2009-07-21 00:12:29 +00005051 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman36322c72008-10-18 02:06:02 +00005052 Offset = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005053 } else {
Chris Lattner5bdaa522009-06-27 05:39:56 +00005054 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005055 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005056
Chris Lattner28d40c62009-07-11 20:29:19 +00005057 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005058 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005059 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5060 else
5061 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman36322c72008-10-18 02:06:02 +00005062
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005063 // With PIC, the address is actually $g + Offset.
Chris Lattner054532c2009-07-10 07:34:39 +00005064 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesenea996922009-02-04 20:06:27 +00005065 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5066 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005067 Result);
5068 }
Scott Michel91099d62009-02-17 22:15:04 +00005069
Chris Lattner054532c2009-07-10 07:34:39 +00005070 // For globals that require a load from a stub to get the address, emit the
5071 // load.
5072 if (isGlobalStubReference(OpFlags))
Dale Johannesenea996922009-02-04 20:06:27 +00005073 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene25160362010-02-15 16:53:33 +00005074 PseudoSourceValue::getGOT(), 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005075
Dan Gohman36322c72008-10-18 02:06:02 +00005076 // If there was a non-zero offset that we didn't fold, create an explicit
5077 // addition for it.
5078 if (Offset != 0)
Dale Johannesenea996922009-02-04 20:06:27 +00005079 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman36322c72008-10-18 02:06:02 +00005080 DAG.getConstant(Offset, getPointerTy()));
5081
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005082 return Result;
5083}
5084
Evan Cheng7f250d62008-09-24 00:05:32 +00005085SDValue
5086X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5087 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00005088 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005089 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00005090}
5091
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005092static SDValue
5093GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersonac9de032009-08-10 22:56:29 +00005094 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005095 unsigned char OperandFlags) {
Anton Korobeynikov7767af52009-12-11 19:39:55 +00005096 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005097 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005098 DebugLoc dl = GA->getDebugLoc();
5099 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5100 GA->getValueType(0),
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005101 GA->getOffset(),
5102 OperandFlags);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005103 if (InFlag) {
5104 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005105 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005106 } else {
5107 SDValue Ops[] = { Chain, TGA };
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005108 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005109 }
Anton Korobeynikov7767af52009-12-11 19:39:55 +00005110
5111 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5112 MFI->setHasCalls(true);
5113
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005114 SDValue Flag = Chain.getValue(1);
5115 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005116}
5117
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005118// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00005119static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005120LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005121 const EVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005122 SDValue InFlag;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005123 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5124 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005125 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00005126 DebugLoc::getUnknownLoc(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005127 PtrVT), InFlag);
5128 InFlag = Chain.getValue(1);
5129
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005130 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005131}
5132
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005133// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00005134static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005135LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005136 const EVT PtrVT) {
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005137 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5138 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005139}
5140
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005141// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5142// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00005143static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005144 const EVT PtrVT, TLSModel::Model model,
Rafael Espindolab93a5122009-04-13 13:02:49 +00005145 bool is64Bit) {
Dale Johannesenea996922009-02-04 20:06:27 +00005146 DebugLoc dl = GA->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005147 // Get the Thread Pointer
Rafael Espindolabca99f72009-04-08 21:14:34 +00005148 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5149 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindolab93a5122009-04-13 13:02:49 +00005150 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005151 MVT::i32));
Rafael Espindolabca99f72009-04-08 21:14:34 +00005152
5153 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene25160362010-02-15 16:53:33 +00005154 NULL, 0, false, false, 0);
Rafael Espindolabca99f72009-04-08 21:14:34 +00005155
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005156 unsigned char OperandFlags = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005157 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5158 // initialexec.
5159 unsigned WrapperKind = X86ISD::Wrapper;
5160 if (model == TLSModel::LocalExec) {
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005161 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005162 } else if (is64Bit) {
5163 assert(model == TLSModel::InitialExec);
5164 OperandFlags = X86II::MO_GOTTPOFF;
5165 WrapperKind = X86ISD::WrapperRIP;
5166 } else {
5167 assert(model == TLSModel::InitialExec);
5168 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005169 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005170
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005171 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5172 // exec)
Chris Lattner3207f8b2009-06-21 02:22:34 +00005173 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005174 GA->getOffset(), OperandFlags);
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005175 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005176
Rafael Espindola7b620af2009-02-27 13:37:18 +00005177 if (model == TLSModel::InitialExec)
Dale Johannesenea996922009-02-04 20:06:27 +00005178 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene25160362010-02-15 16:53:33 +00005179 PseudoSourceValue::getGOT(), 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005180
5181 // The address of the thread local variable is the add of the thread
5182 // pointer with the offset of the variable.
Dale Johannesenea996922009-02-04 20:06:27 +00005183 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005184}
5185
Dan Gohman8181bd12008-07-27 21:46:04 +00005186SDValue
5187X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005188 // TODO: implement the "local dynamic" model
5189 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005190 assert(Subtarget->isTargetELF() &&
5191 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005192 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005193 const GlobalValue *GV = GA->getGlobal();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005194
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005195 // If GV is an alias then use the aliasee for determining
5196 // thread-localness.
5197 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5198 GV = GA->resolveAliasedGlobal(false);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005199
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005200 TLSModel::Model model = getTLSModel(GV,
5201 getTargetMachine().getRelocationModel());
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005202
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005203 switch (model) {
5204 case TLSModel::GeneralDynamic:
5205 case TLSModel::LocalDynamic: // not implemented
5206 if (Subtarget->is64Bit())
Rafael Espindola7b620af2009-02-27 13:37:18 +00005207 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005208 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005209
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005210 case TLSModel::InitialExec:
5211 case TLSModel::LocalExec:
5212 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5213 Subtarget->is64Bit());
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005214 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005215
Edwin Törökbd448e32009-07-14 16:55:14 +00005216 llvm_unreachable("Unreachable");
Chris Lattnerda028df2009-04-01 22:14:45 +00005217 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005218}
5219
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005220
Chris Lattner62814a32007-10-17 06:02:13 +00005221/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michel91099d62009-02-17 22:15:04 +00005222/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00005223SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00005224 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersonac9de032009-08-10 22:56:29 +00005225 EVT VT = Op.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00005226 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005227 DebugLoc dl = Op.getDebugLoc();
Chris Lattner62814a32007-10-17 06:02:13 +00005228 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00005229 SDValue ShOpLo = Op.getOperand(0);
5230 SDValue ShOpHi = Op.getOperand(1);
5231 SDValue ShAmt = Op.getOperand(2);
Chris Lattner996d9e52009-07-29 05:48:09 +00005232 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005233 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner996d9e52009-07-29 05:48:09 +00005234 : DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005235
Dan Gohman8181bd12008-07-27 21:46:04 +00005236 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00005237 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005238 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5239 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00005240 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005241 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5242 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00005243 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005244
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005245 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5246 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00005247 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005248 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005249
Dan Gohman8181bd12008-07-27 21:46:04 +00005250 SDValue Hi, Lo;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005251 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman8181bd12008-07-27 21:46:04 +00005252 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5253 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00005254
Chris Lattner62814a32007-10-17 06:02:13 +00005255 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005256 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5257 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00005258 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005259 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5260 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00005261 }
5262
Dan Gohman8181bd12008-07-27 21:46:04 +00005263 SDValue Ops[2] = { Lo, Hi };
Dale Johannesence0805b2009-02-03 19:33:06 +00005264 return DAG.getMergeValues(Ops, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005265}
5266
Dan Gohman8181bd12008-07-27 21:46:04 +00005267SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00005268 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005269
5270 if (SrcVT.isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005271 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005272 return Op;
5273 }
5274 return SDValue();
5275 }
5276
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005277 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00005278 "Unknown SINT_TO_FP to lower!");
Scott Michel91099d62009-02-17 22:15:04 +00005279
Eli Friedman9d77ac32009-05-27 00:47:34 +00005280 // These are really Legal; return the operand so the caller accepts it as
5281 // Legal.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005282 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman9d77ac32009-05-27 00:47:34 +00005283 return Op;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005284 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman9d77ac32009-05-27 00:47:34 +00005285 Subtarget->is64Bit()) {
5286 return Op;
5287 }
Scott Michel91099d62009-02-17 22:15:04 +00005288
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005289 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005290 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005291 MachineFunction &MF = DAG.getMachineFunction();
David Greene6424ab92009-11-12 20:49:22 +00005292 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005293 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00005294 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling6b42d012009-03-13 08:41:47 +00005295 StackSlot,
David Greene25160362010-02-15 16:53:33 +00005296 PseudoSourceValue::getFixedStack(SSFI), 0,
5297 false, false, 0);
Eli Friedman8c3cb582009-05-23 09:59:16 +00005298 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5299}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005300
Owen Andersonac9de032009-08-10 22:56:29 +00005301SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman8c3cb582009-05-23 09:59:16 +00005302 SDValue StackSlot,
5303 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005304 // Build the FILD
Eli Friedman8c3cb582009-05-23 09:59:16 +00005305 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005306 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00005307 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005308 if (useSSE)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005309 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005310 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005311 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005312 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesence0805b2009-02-03 19:33:06 +00005313 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005314 Tys, Ops, array_lengthof(Ops));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005315
Dale Johannesen2fc20782007-09-14 22:26:36 +00005316 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005317 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00005318 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005319
5320 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5321 // shouldn't be necessary except that RFP cannot be live across
5322 // multiple blocks. When stackifier is fixed, they can be uncoupled.
5323 MachineFunction &MF = DAG.getMachineFunction();
David Greene6424ab92009-11-12 20:49:22 +00005324 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005325 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005326 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005327 SDValue Ops[] = {
5328 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5329 };
5330 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesence0805b2009-02-03 19:33:06 +00005331 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene25160362010-02-15 16:53:33 +00005332 PseudoSourceValue::getFixedStack(SSFI), 0,
5333 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005334 }
5335
5336 return Result;
5337}
5338
Bill Wendling14a30ef2009-01-17 03:56:04 +00005339// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5340SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5341 // This algorithm is not obvious. Here it is in C code, more or less:
5342 /*
5343 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5344 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5345 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesenfb019af2008-10-21 23:07:49 +00005346
Bill Wendling14a30ef2009-01-17 03:56:04 +00005347 // Copy ints to xmm registers.
5348 __m128i xh = _mm_cvtsi32_si128( hi );
5349 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005350
Bill Wendling14a30ef2009-01-17 03:56:04 +00005351 // Combine into low half of a single xmm register.
5352 __m128i x = _mm_unpacklo_epi32( xh, xl );
5353 __m128d d;
5354 double sd;
Dale Johannesenfb019af2008-10-21 23:07:49 +00005355
Bill Wendling14a30ef2009-01-17 03:56:04 +00005356 // Merge in appropriate exponents to give the integer bits the right
5357 // magnitude.
5358 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005359
Bill Wendling14a30ef2009-01-17 03:56:04 +00005360 // Subtract away the biases to deal with the IEEE-754 double precision
5361 // implicit 1.
5362 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005363
Bill Wendling14a30ef2009-01-17 03:56:04 +00005364 // All conversions up to here are exact. The correctly rounded result is
5365 // calculated using the current rounding mode using the following
5366 // horizontal add.
5367 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5368 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5369 // store doesn't really need to be here (except
5370 // maybe to zero the other double)
5371 return sd;
5372 }
5373 */
Dale Johannesenfb019af2008-10-21 23:07:49 +00005374
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005375 DebugLoc dl = Op.getDebugLoc();
Owen Anderson6361f972009-07-15 21:51:10 +00005376 LLVMContext *Context = DAG.getContext();
Dale Johannesence0805b2009-02-03 19:33:06 +00005377
Dale Johannesena359b8b2008-10-21 20:50:01 +00005378 // Build some magic constants.
Bill Wendling14a30ef2009-01-17 03:56:04 +00005379 std::vector<Constant*> CV0;
Owen Andersoneacb44d2009-07-24 23:12:02 +00005380 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5381 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5382 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5383 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Anderson2f422e02009-07-28 21:19:26 +00005384 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng68c18682009-03-13 07:51:59 +00005385 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesena359b8b2008-10-21 20:50:01 +00005386
Bill Wendling14a30ef2009-01-17 03:56:04 +00005387 std::vector<Constant*> CV1;
Owen Anderson6361f972009-07-15 21:51:10 +00005388 CV1.push_back(
Owen Andersond363a0e2009-07-27 20:59:43 +00005389 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Anderson6361f972009-07-15 21:51:10 +00005390 CV1.push_back(
Owen Andersond363a0e2009-07-27 20:59:43 +00005391 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Anderson2f422e02009-07-28 21:19:26 +00005392 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng68c18682009-03-13 07:51:59 +00005393 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesena359b8b2008-10-21 20:50:01 +00005394
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005395 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5396 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005397 Op.getOperand(0),
5398 DAG.getIntPtrConstant(1)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005399 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5400 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005401 Op.getOperand(0),
5402 DAG.getIntPtrConstant(0)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005403 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5404 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005405 PseudoSourceValue::getConstantPool(), 0,
David Greene25160362010-02-15 16:53:33 +00005406 false, false, 16);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005407 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5408 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5409 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005410 PseudoSourceValue::getConstantPool(), 0,
David Greene25160362010-02-15 16:53:33 +00005411 false, false, 16);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005412 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005413
Dale Johannesena359b8b2008-10-21 20:50:01 +00005414 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman543d2142009-04-27 18:41:29 +00005415 int ShufMask[2] = { 1, -1 };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005416 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5417 DAG.getUNDEF(MVT::v2f64), ShufMask);
5418 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5419 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005420 DAG.getIntPtrConstant(0));
5421}
5422
Bill Wendling14a30ef2009-01-17 03:56:04 +00005423// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5424SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005425 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005426 // FP constant to bias correct the final result.
5427 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005428 MVT::f64);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005429
5430 // Load the 32-bit value into an XMM register.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005431 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5432 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005433 Op.getOperand(0),
5434 DAG.getIntPtrConstant(0)));
5435
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005436 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5437 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005438 DAG.getIntPtrConstant(0));
5439
5440 // Or the load with the bias.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005441 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5442 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005443 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005444 MVT::v2f64, Load)),
5445 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005446 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005447 MVT::v2f64, Bias)));
5448 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5449 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005450 DAG.getIntPtrConstant(0));
5451
5452 // Subtract the bias.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005453 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005454
5455 // Handle final rounding.
Owen Andersonac9de032009-08-10 22:56:29 +00005456 EVT DestVT = Op.getValueType();
Bill Wendlingdb547de2009-01-17 07:40:19 +00005457
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005458 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005459 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendlingdb547de2009-01-17 07:40:19 +00005460 DAG.getIntPtrConstant(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005461 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005462 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendlingdb547de2009-01-17 07:40:19 +00005463 }
5464
5465 // Handle final rounding.
5466 return Sub;
Bill Wendling14a30ef2009-01-17 03:56:04 +00005467}
5468
5469SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Cheng44fd2392009-01-19 08:08:22 +00005470 SDValue N0 = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005471 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005472
Evan Cheng44fd2392009-01-19 08:08:22 +00005473 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5474 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5475 // the optimization here.
5476 if (DAG.SignBitIsZero(N0))
Dale Johannesence0805b2009-02-03 19:33:06 +00005477 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Cheng44fd2392009-01-19 08:08:22 +00005478
Owen Andersonac9de032009-08-10 22:56:29 +00005479 EVT SrcVT = N0.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005480 if (SrcVT == MVT::i64) {
Eli Friedman9d77ac32009-05-27 00:47:34 +00005481 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005482 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar00261df2009-05-26 21:27:02 +00005483 return SDValue();
Bill Wendlingdb547de2009-01-17 07:40:19 +00005484
Bill Wendling14a30ef2009-01-17 03:56:04 +00005485 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005486 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling14a30ef2009-01-17 03:56:04 +00005487 return LowerUINT_TO_FP_i32(Op, DAG);
5488 }
5489
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005490 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman8c3cb582009-05-23 09:59:16 +00005491
5492 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005493 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman8c3cb582009-05-23 09:59:16 +00005494 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5495 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5496 getPointerTy(), StackSlot, WordOff);
5497 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene25160362010-02-15 16:53:33 +00005498 StackSlot, NULL, 0, false, false, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005499 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene25160362010-02-15 16:53:33 +00005500 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005501 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005502}
5503
Dan Gohman8181bd12008-07-27 21:46:04 +00005504std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman8c3cb582009-05-23 09:59:16 +00005505FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005506 DebugLoc dl = Op.getDebugLoc();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005507
Owen Andersonac9de032009-08-10 22:56:29 +00005508 EVT DstTy = Op.getValueType();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005509
5510 if (!IsSigned) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005511 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5512 DstTy = MVT::i64;
Eli Friedman8c3cb582009-05-23 09:59:16 +00005513 }
5514
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005515 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5516 DstTy.getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005517 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005518
Dale Johannesen2fc20782007-09-14 22:26:36 +00005519 // These are really Legal.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005520 if (DstTy == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005521 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005522 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00005523 if (Subtarget->is64Bit() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005524 DstTy == MVT::i64 &&
Eli Friedman9d77ac32009-05-27 00:47:34 +00005525 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005526 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005527
Evan Cheng05441e62007-10-15 20:11:21 +00005528 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5529 // stack slot.
5530 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005531 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene6424ab92009-11-12 20:49:22 +00005532 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005533 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005534
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005535 unsigned Opc;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005536 switch (DstTy.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00005537 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005538 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5539 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5540 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005541 }
5542
Dan Gohman8181bd12008-07-27 21:46:04 +00005543 SDValue Chain = DAG.getEntryNode();
5544 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00005545 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005546 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesence0805b2009-02-03 19:33:06 +00005547 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene25160362010-02-15 16:53:33 +00005548 PseudoSourceValue::getFixedStack(SSFI), 0,
5549 false, false, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005550 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00005551 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005552 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5553 };
Dale Johannesence0805b2009-02-03 19:33:06 +00005554 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005555 Chain = Value.getValue(1);
David Greene6424ab92009-11-12 20:49:22 +00005556 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005557 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5558 }
5559
5560 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00005561 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005562 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005563
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005564 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005565}
5566
Dan Gohman8181bd12008-07-27 21:46:04 +00005567SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005568 if (Op.getValueType().isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005569 if (Op.getValueType() == MVT::v2i32 &&
5570 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005571 return Op;
5572 }
5573 return SDValue();
5574 }
5575
Eli Friedman8c3cb582009-05-23 09:59:16 +00005576 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman8181bd12008-07-27 21:46:04 +00005577 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman9d77ac32009-05-27 00:47:34 +00005578 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5579 if (FIST.getNode() == 0) return Op;
Scott Michel91099d62009-02-17 22:15:04 +00005580
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005581 // Load the result.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005582 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene25160362010-02-15 16:53:33 +00005583 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005584}
5585
Eli Friedman8c3cb582009-05-23 09:59:16 +00005586SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5587 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5588 SDValue FIST = Vals.first, StackSlot = Vals.second;
5589 assert(FIST.getNode() && "Unexpected failure");
5590
5591 // Load the result.
5592 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene25160362010-02-15 16:53:33 +00005593 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman8c3cb582009-05-23 09:59:16 +00005594}
5595
Dan Gohman8181bd12008-07-27 21:46:04 +00005596SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Anderson6361f972009-07-15 21:51:10 +00005597 LLVMContext *Context = DAG.getContext();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005598 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005599 EVT VT = Op.getValueType();
5600 EVT EltVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00005601 if (VT.isVector())
5602 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005603 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005604 if (EltVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005605 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005606 CV.push_back(C);
5607 CV.push_back(C);
5608 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005609 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005610 CV.push_back(C);
5611 CV.push_back(C);
5612 CV.push_back(C);
5613 CV.push_back(C);
5614 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005615 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005616 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005617 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005618 PseudoSourceValue::getConstantPool(), 0,
5619 false, false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005620 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005621}
5622
Dan Gohman8181bd12008-07-27 21:46:04 +00005623SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Anderson6361f972009-07-15 21:51:10 +00005624 LLVMContext *Context = DAG.getContext();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005625 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005626 EVT VT = Op.getValueType();
5627 EVT EltVT = VT;
Duncan Sands831102e2009-09-06 19:29:07 +00005628 if (VT.isVector())
Duncan Sands92c43912008-06-06 12:08:01 +00005629 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005630 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005631 if (EltVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005632 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005633 CV.push_back(C);
5634 CV.push_back(C);
5635 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005636 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005637 CV.push_back(C);
5638 CV.push_back(C);
5639 CV.push_back(C);
5640 CV.push_back(C);
5641 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005642 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005643 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005644 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005645 PseudoSourceValue::getConstantPool(), 0,
5646 false, false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00005647 if (VT.isVector()) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005648 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005649 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5650 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005651 Op.getOperand(0)),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005652 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Cheng92b8f782007-07-19 23:36:01 +00005653 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005654 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng92b8f782007-07-19 23:36:01 +00005655 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005656}
5657
Dan Gohman8181bd12008-07-27 21:46:04 +00005658SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Anderson6361f972009-07-15 21:51:10 +00005659 LLVMContext *Context = DAG.getContext();
Dan Gohman8181bd12008-07-27 21:46:04 +00005660 SDValue Op0 = Op.getOperand(0);
5661 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005662 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005663 EVT VT = Op.getValueType();
5664 EVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005665
5666 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005667 if (SrcVT.bitsLT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005668 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005669 SrcVT = VT;
5670 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005671 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005672 if (SrcVT.bitsGT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005673 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005674 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005675 }
5676
5677 // At this point the operands and the result should have the same
5678 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005679
5680 // First get the sign bit of second operand.
5681 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005682 if (SrcVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005683 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5684 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005685 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005686 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5687 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5688 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5689 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005690 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005691 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005692 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005693 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005694 PseudoSourceValue::getConstantPool(), 0,
5695 false, false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005696 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005697
5698 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005699 if (SrcVT.bitsGT(VT)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005700 // Op0 is MVT::f32, Op1 is MVT::f64.
5701 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5702 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5703 DAG.getConstant(32, MVT::i32));
5704 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5705 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00005706 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005707 }
5708
5709 // Clear first operand sign bit.
5710 CV.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005711 if (VT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005712 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5713 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005714 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005715 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5716 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5717 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5718 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005719 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005720 C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005721 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005722 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005723 PseudoSourceValue::getConstantPool(), 0,
5724 false, false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005725 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005726
5727 // Or the value with the sign bit.
Dale Johannesence0805b2009-02-03 19:33:06 +00005728 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005729}
5730
Dan Gohman99a12192009-03-04 19:44:21 +00005731/// Emit nodes that will be selected as "test Op0,Op0", or something
5732/// equivalent.
Dan Gohmanc8b47852009-03-07 01:58:32 +00005733SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5734 SelectionDAG &DAG) {
Dan Gohman99a12192009-03-04 19:44:21 +00005735 DebugLoc dl = Op.getDebugLoc();
5736
Dan Gohmanc8b47852009-03-07 01:58:32 +00005737 // CF and OF aren't always set the way we want. Determine which
5738 // of these we need.
5739 bool NeedCF = false;
5740 bool NeedOF = false;
5741 switch (X86CC) {
5742 case X86::COND_A: case X86::COND_AE:
5743 case X86::COND_B: case X86::COND_BE:
5744 NeedCF = true;
5745 break;
5746 case X86::COND_G: case X86::COND_GE:
5747 case X86::COND_L: case X86::COND_LE:
5748 case X86::COND_O: case X86::COND_NO:
5749 NeedOF = true;
5750 break;
5751 default: break;
5752 }
5753
Dan Gohman99a12192009-03-04 19:44:21 +00005754 // See if we can use the EFLAGS value from the operand instead of
Dan Gohmanc8b47852009-03-07 01:58:32 +00005755 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5756 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5757 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman99a12192009-03-04 19:44:21 +00005758 unsigned Opcode = 0;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005759 unsigned NumOperands = 0;
Dan Gohman99a12192009-03-04 19:44:21 +00005760 switch (Op.getNode()->getOpcode()) {
5761 case ISD::ADD:
5762 // Due to an isel shortcoming, be conservative if this add is likely to
5763 // be selected as part of a load-modify-store instruction. When the root
5764 // node in a match is a store, isel doesn't know how to remap non-chain
5765 // non-flag uses of other nodes in the match, such as the ADD in this
5766 // case. This leads to the ADD being left around and reselected, with
5767 // the result being two adds in the output.
5768 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5769 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5770 if (UI->getOpcode() == ISD::STORE)
5771 goto default_case;
Dan Gohman99a12192009-03-04 19:44:21 +00005772 if (ConstantSDNode *C =
Dan Gohmand90a8fd2009-03-05 19:32:48 +00005773 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5774 // An add of one will be selected as an INC.
Dan Gohman99a12192009-03-04 19:44:21 +00005775 if (C->getAPIntValue() == 1) {
5776 Opcode = X86ISD::INC;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005777 NumOperands = 1;
Dan Gohman99a12192009-03-04 19:44:21 +00005778 break;
5779 }
Dan Gohmand90a8fd2009-03-05 19:32:48 +00005780 // An add of negative one (subtract of one) will be selected as a DEC.
5781 if (C->getAPIntValue().isAllOnesValue()) {
5782 Opcode = X86ISD::DEC;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005783 NumOperands = 1;
Dan Gohmand90a8fd2009-03-05 19:32:48 +00005784 break;
5785 }
5786 }
Dan Gohman99a12192009-03-04 19:44:21 +00005787 // Otherwise use a regular EFLAGS-setting add.
5788 Opcode = X86ISD::ADD;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005789 NumOperands = 2;
Dan Gohman99a12192009-03-04 19:44:21 +00005790 break;
Dan Gohman12e03292009-09-18 19:59:53 +00005791 case ISD::AND: {
5792 // If the primary and result isn't used, don't bother using X86ISD::AND,
5793 // because a TEST instruction will be better.
5794 bool NonFlagUse = false;
5795 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Chengc429ff52010-01-07 00:54:06 +00005796 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5797 SDNode *User = *UI;
5798 unsigned UOpNo = UI.getOperandNo();
5799 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5800 // Look pass truncate.
5801 UOpNo = User->use_begin().getOperandNo();
5802 User = *User->use_begin();
5803 }
5804 if (User->getOpcode() != ISD::BRCOND &&
5805 User->getOpcode() != ISD::SETCC &&
5806 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohman12e03292009-09-18 19:59:53 +00005807 NonFlagUse = true;
5808 break;
5809 }
Evan Chengc429ff52010-01-07 00:54:06 +00005810 }
Dan Gohman12e03292009-09-18 19:59:53 +00005811 if (!NonFlagUse)
5812 break;
5813 }
5814 // FALL THROUGH
Dan Gohman99a12192009-03-04 19:44:21 +00005815 case ISD::SUB:
Dan Gohman12e03292009-09-18 19:59:53 +00005816 case ISD::OR:
5817 case ISD::XOR:
5818 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman99a12192009-03-04 19:44:21 +00005819 // likely to be selected as part of a load-modify-store instruction.
5820 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5821 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5822 if (UI->getOpcode() == ISD::STORE)
5823 goto default_case;
Dan Gohman12e03292009-09-18 19:59:53 +00005824 // Otherwise use a regular EFLAGS-setting instruction.
5825 switch (Op.getNode()->getOpcode()) {
5826 case ISD::SUB: Opcode = X86ISD::SUB; break;
5827 case ISD::OR: Opcode = X86ISD::OR; break;
5828 case ISD::XOR: Opcode = X86ISD::XOR; break;
5829 case ISD::AND: Opcode = X86ISD::AND; break;
5830 default: llvm_unreachable("unexpected operator!");
5831 }
Dan Gohman8c8a8022009-03-05 21:29:28 +00005832 NumOperands = 2;
Dan Gohman99a12192009-03-04 19:44:21 +00005833 break;
5834 case X86ISD::ADD:
5835 case X86ISD::SUB:
5836 case X86ISD::INC:
5837 case X86ISD::DEC:
Dan Gohman12e03292009-09-18 19:59:53 +00005838 case X86ISD::OR:
5839 case X86ISD::XOR:
5840 case X86ISD::AND:
Dan Gohman99a12192009-03-04 19:44:21 +00005841 return SDValue(Op.getNode(), 1);
5842 default:
5843 default_case:
5844 break;
5845 }
5846 if (Opcode != 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005847 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman99a12192009-03-04 19:44:21 +00005848 SmallVector<SDValue, 4> Ops;
Dan Gohmanc8b47852009-03-07 01:58:32 +00005849 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman99a12192009-03-04 19:44:21 +00005850 Ops.push_back(Op.getOperand(i));
Dan Gohmanee036282009-04-09 23:54:40 +00005851 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman99a12192009-03-04 19:44:21 +00005852 DAG.ReplaceAllUsesWith(Op, New);
5853 return SDValue(New.getNode(), 1);
5854 }
5855 }
5856
5857 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005858 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman99a12192009-03-04 19:44:21 +00005859 DAG.getConstant(0, Op.getValueType()));
5860}
5861
5862/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5863/// equivalent.
Dan Gohmanc8b47852009-03-07 01:58:32 +00005864SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5865 SelectionDAG &DAG) {
Dan Gohman99a12192009-03-04 19:44:21 +00005866 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5867 if (C->getAPIntValue() == 0)
Dan Gohmanc8b47852009-03-07 01:58:32 +00005868 return EmitTest(Op0, X86CC, DAG);
Dan Gohman99a12192009-03-04 19:44:21 +00005869
5870 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005871 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman99a12192009-03-04 19:44:21 +00005872}
5873
Evan Cheng095dac22010-01-06 19:38:29 +00005874/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5875/// if it's possible.
5876static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Chengc621d452010-01-05 06:52:31 +00005877 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng095dac22010-01-06 19:38:29 +00005878 SDValue LHS, RHS;
5879 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5880 if (ConstantSDNode *Op010C =
5881 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5882 if (Op010C->getZExtValue() == 1) {
5883 LHS = Op0.getOperand(0);
5884 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohman22cefb02009-01-29 01:59:02 +00005885 }
Evan Cheng095dac22010-01-06 19:38:29 +00005886 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5887 if (ConstantSDNode *Op000C =
5888 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5889 if (Op000C->getZExtValue() == 1) {
5890 LHS = Op0.getOperand(1);
5891 RHS = Op0.getOperand(0).getOperand(1);
5892 }
5893 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5894 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5895 SDValue AndLHS = Op0.getOperand(0);
5896 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5897 LHS = AndLHS.getOperand(0);
5898 RHS = AndLHS.getOperand(1);
Dan Gohman22cefb02009-01-29 01:59:02 +00005899 }
Evan Cheng095dac22010-01-06 19:38:29 +00005900 }
Evan Cheng950aac02007-09-25 01:57:46 +00005901
Evan Cheng095dac22010-01-06 19:38:29 +00005902 if (LHS.getNode()) {
5903 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5904 // instruction. Since the shift amount is in-range-or-undefined, we know
5905 // that doing a bittest on the i16 value is ok. We extend to i32 because
5906 // the encoding for the i16 version is larger than the i32 version.
5907 if (LHS.getValueType() == MVT::i8)
5908 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattner77a62312008-12-25 05:34:37 +00005909
Evan Cheng095dac22010-01-06 19:38:29 +00005910 // If the operand types disagree, extend the shift amount to match. Since
5911 // BT ignores high bits (like shifts) we can use anyextend.
5912 if (LHS.getValueType() != RHS.getValueType())
5913 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohman22cefb02009-01-29 01:59:02 +00005914
Evan Cheng095dac22010-01-06 19:38:29 +00005915 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5916 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5917 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5918 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattner77a62312008-12-25 05:34:37 +00005919 }
5920
Evan Chengc621d452010-01-05 06:52:31 +00005921 return SDValue();
5922}
5923
5924SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5925 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5926 SDValue Op0 = Op.getOperand(0);
5927 SDValue Op1 = Op.getOperand(1);
5928 DebugLoc dl = Op.getDebugLoc();
5929 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5930
5931 // Optimize to BT if possible.
Evan Cheng095dac22010-01-06 19:38:29 +00005932 // Lower (X & (1 << N)) == 0 to BT(X, N).
5933 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5934 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5935 if (Op0.getOpcode() == ISD::AND &&
5936 Op0.hasOneUse() &&
5937 Op1.getOpcode() == ISD::Constant &&
5938 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5939 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5940 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5941 if (NewSetCC.getNode())
5942 return NewSetCC;
5943 }
Evan Chengc621d452010-01-05 06:52:31 +00005944
Chris Lattner77a62312008-12-25 05:34:37 +00005945 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5946 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman8ab7dd02009-10-20 16:22:37 +00005947 if (X86CC == X86::COND_INVALID)
5948 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00005949
Dan Gohmanc8b47852009-03-07 01:58:32 +00005950 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Cheng834ae6b2009-12-15 00:53:42 +00005951
5952 // Use sbb x, x to materialize carry bit into a GPR.
Evan Chengedeb1692009-12-16 00:53:11 +00005953 if (X86CC == X86::COND_B)
Evan Cheng834ae6b2009-12-15 00:53:42 +00005954 return DAG.getNode(ISD::AND, dl, MVT::i8,
5955 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5956 DAG.getConstant(X86CC, MVT::i8), Cond),
5957 DAG.getConstant(1, MVT::i8));
Evan Cheng834ae6b2009-12-15 00:53:42 +00005958
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005959 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5960 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005961}
5962
Dan Gohman8181bd12008-07-27 21:46:04 +00005963SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5964 SDValue Cond;
5965 SDValue Op0 = Op.getOperand(0);
5966 SDValue Op1 = Op.getOperand(1);
5967 SDValue CC = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00005968 EVT VT = Op.getValueType();
Nate Begeman03605a02008-07-17 16:51:19 +00005969 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5970 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005971 DebugLoc dl = Op.getDebugLoc();
Nate Begeman03605a02008-07-17 16:51:19 +00005972
5973 if (isFP) {
5974 unsigned SSECC = 8;
Owen Andersonac9de032009-08-10 22:56:29 +00005975 EVT VT0 = Op0.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005976 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5977 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00005978 bool Swap = false;
5979
5980 switch (SetCCOpcode) {
5981 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005982 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00005983 case ISD::SETEQ: SSECC = 0; break;
Scott Michel91099d62009-02-17 22:15:04 +00005984 case ISD::SETOGT:
Nate Begeman03605a02008-07-17 16:51:19 +00005985 case ISD::SETGT: Swap = true; // Fallthrough
5986 case ISD::SETLT:
5987 case ISD::SETOLT: SSECC = 1; break;
5988 case ISD::SETOGE:
5989 case ISD::SETGE: Swap = true; // Fallthrough
5990 case ISD::SETLE:
5991 case ISD::SETOLE: SSECC = 2; break;
5992 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005993 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00005994 case ISD::SETNE: SSECC = 4; break;
5995 case ISD::SETULE: Swap = true;
5996 case ISD::SETUGE: SSECC = 5; break;
5997 case ISD::SETULT: Swap = true;
5998 case ISD::SETUGT: SSECC = 6; break;
5999 case ISD::SETO: SSECC = 7; break;
6000 }
6001 if (Swap)
6002 std::swap(Op0, Op1);
6003
Nate Begeman6357f9d2008-07-25 19:05:58 +00006004 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00006005 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00006006 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006007 SDValue UNORD, EQ;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006008 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6009 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00006010 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00006011 }
6012 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006013 SDValue ORD, NEQ;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006014 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6015 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00006016 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00006017 }
Edwin Törökbd448e32009-07-14 16:55:14 +00006018 llvm_unreachable("Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00006019 }
6020 // Handle all other FP comparisons here.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006021 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman03605a02008-07-17 16:51:19 +00006022 }
Scott Michel91099d62009-02-17 22:15:04 +00006023
Nate Begeman03605a02008-07-17 16:51:19 +00006024 // We are handling one of the integer comparisons here. Since SSE only has
6025 // GT and EQ comparisons for integer, swapping operands and multiple
6026 // operations may be required for some comparisons.
6027 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6028 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michel91099d62009-02-17 22:15:04 +00006029
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006030 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman03605a02008-07-17 16:51:19 +00006031 default: break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006032 case MVT::v8i8:
6033 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6034 case MVT::v4i16:
6035 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6036 case MVT::v2i32:
6037 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6038 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman03605a02008-07-17 16:51:19 +00006039 }
Scott Michel91099d62009-02-17 22:15:04 +00006040
Nate Begeman03605a02008-07-17 16:51:19 +00006041 switch (SetCCOpcode) {
6042 default: break;
6043 case ISD::SETNE: Invert = true;
6044 case ISD::SETEQ: Opc = EQOpc; break;
6045 case ISD::SETLT: Swap = true;
6046 case ISD::SETGT: Opc = GTOpc; break;
6047 case ISD::SETGE: Swap = true;
6048 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6049 case ISD::SETULT: Swap = true;
6050 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6051 case ISD::SETUGE: Swap = true;
6052 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6053 }
6054 if (Swap)
6055 std::swap(Op0, Op1);
Scott Michel91099d62009-02-17 22:15:04 +00006056
Nate Begeman03605a02008-07-17 16:51:19 +00006057 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6058 // bits of the inputs before performing those operations.
6059 if (FlipSigns) {
Owen Andersonac9de032009-08-10 22:56:29 +00006060 EVT EltVT = VT.getVectorElementType();
Duncan Sands505ba942009-02-01 18:06:53 +00006061 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6062 EltVT);
Dan Gohman8181bd12008-07-27 21:46:04 +00006063 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Cheng907a2d22009-02-25 22:49:59 +00006064 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6065 SignBits.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00006066 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6067 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman03605a02008-07-17 16:51:19 +00006068 }
Scott Michel91099d62009-02-17 22:15:04 +00006069
Dale Johannesence0805b2009-02-03 19:33:06 +00006070 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00006071
6072 // If the logical-not of the result is required, perform that now.
Bob Wilson81a42cf2009-01-22 17:39:32 +00006073 if (Invert)
Dale Johannesence0805b2009-02-03 19:33:06 +00006074 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson81a42cf2009-01-22 17:39:32 +00006075
Nate Begeman03605a02008-07-17 16:51:19 +00006076 return Result;
6077}
Evan Cheng950aac02007-09-25 01:57:46 +00006078
Evan Chengd580f022008-12-03 08:38:43 +00006079// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman99a12192009-03-04 19:44:21 +00006080static bool isX86LogicalCmp(SDValue Op) {
6081 unsigned Opc = Op.getNode()->getOpcode();
6082 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6083 return true;
6084 if (Op.getResNo() == 1 &&
6085 (Opc == X86ISD::ADD ||
6086 Opc == X86ISD::SUB ||
6087 Opc == X86ISD::SMUL ||
6088 Opc == X86ISD::UMUL ||
6089 Opc == X86ISD::INC ||
Dan Gohman12e03292009-09-18 19:59:53 +00006090 Opc == X86ISD::DEC ||
6091 Opc == X86ISD::OR ||
6092 Opc == X86ISD::XOR ||
6093 Opc == X86ISD::AND))
Dan Gohman99a12192009-03-04 19:44:21 +00006094 return true;
6095
6096 return false;
Evan Chengd580f022008-12-03 08:38:43 +00006097}
6098
Dan Gohman8181bd12008-07-27 21:46:04 +00006099SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006100 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00006101 SDValue Cond = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006102 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00006103 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006104
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006105 if (Cond.getOpcode() == ISD::SETCC) {
6106 SDValue NewCond = LowerSETCC(Cond, DAG);
6107 if (NewCond.getNode())
6108 Cond = NewCond;
6109 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006110
Evan Cheng506f6f02010-01-26 02:00:44 +00006111 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6112 SDValue Op1 = Op.getOperand(1);
6113 SDValue Op2 = Op.getOperand(2);
6114 if (Cond.getOpcode() == X86ISD::SETCC &&
6115 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6116 SDValue Cmp = Cond.getOperand(1);
6117 if (Cmp.getOpcode() == X86ISD::CMP) {
6118 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6119 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6120 ConstantSDNode *RHSC =
6121 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6122 if (N1C && N1C->isAllOnesValue() &&
6123 N2C && N2C->isNullValue() &&
6124 RHSC && RHSC->isNullValue()) {
6125 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng1badb8d2010-01-28 01:57:22 +00006126 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng506f6f02010-01-26 02:00:44 +00006127 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6128 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6129 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6130 }
6131 }
6132 }
6133
Evan Cheng834ae6b2009-12-15 00:53:42 +00006134 // Look pass (and (setcc_carry (cmp ...)), 1).
6135 if (Cond.getOpcode() == ISD::AND &&
6136 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6137 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6138 if (C && C->getAPIntValue() == 1)
6139 Cond = Cond.getOperand(0);
6140 }
6141
Evan Cheng50d37ab2007-10-08 22:16:29 +00006142 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6143 // setting operand in place of the X86ISD::SETCC.
Evan Cheng834ae6b2009-12-15 00:53:42 +00006144 if (Cond.getOpcode() == X86ISD::SETCC ||
6145 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006146 CC = Cond.getOperand(0);
6147
Dan Gohman8181bd12008-07-27 21:46:04 +00006148 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006149 unsigned Opc = Cmp.getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00006150 EVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00006151
Evan Cheng50d37ab2007-10-08 22:16:29 +00006152 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00006153 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00006154 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00006155 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michel91099d62009-02-17 22:15:04 +00006156
Chris Lattnere4577dc2009-03-12 06:52:53 +00006157 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6158 Opc == X86ISD::BT) { // FIXME
Evan Cheng50d37ab2007-10-08 22:16:29 +00006159 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00006160 addTest = false;
6161 }
6162 }
6163
6164 if (addTest) {
Evan Cheng095dac22010-01-06 19:38:29 +00006165 // Look pass the truncate.
6166 if (Cond.getOpcode() == ISD::TRUNCATE)
6167 Cond = Cond.getOperand(0);
6168
6169 // We know the result of AND is compared against zero. Try to match
6170 // it to BT.
6171 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6172 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6173 if (NewSetCC.getNode()) {
6174 CC = NewSetCC.getOperand(0);
6175 Cond = NewSetCC.getOperand(1);
6176 addTest = false;
6177 }
6178 }
6179 }
6180
6181 if (addTest) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006182 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohmanc8b47852009-03-07 01:58:32 +00006183 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng950aac02007-09-25 01:57:46 +00006184 }
6185
Evan Cheng950aac02007-09-25 01:57:46 +00006186 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6187 // condition is true.
Evan Cheng506f6f02010-01-26 02:00:44 +00006188 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6189 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer65f60c92009-12-29 16:57:26 +00006190 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng950aac02007-09-25 01:57:46 +00006191}
6192
Evan Chengd580f022008-12-03 08:38:43 +00006193// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6194// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6195// from the AND / OR.
6196static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6197 Opc = Op.getOpcode();
6198 if (Opc != ISD::OR && Opc != ISD::AND)
6199 return false;
6200 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6201 Op.getOperand(0).hasOneUse() &&
6202 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6203 Op.getOperand(1).hasOneUse());
6204}
6205
Evan Cheng67f98b12009-02-02 08:19:07 +00006206// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6207// 1 and that the SETCC node has a single use.
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006208static bool isXor1OfSetCC(SDValue Op) {
6209 if (Op.getOpcode() != ISD::XOR)
6210 return false;
6211 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6212 if (N1C && N1C->getAPIntValue() == 1) {
6213 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6214 Op.getOperand(0).hasOneUse();
6215 }
6216 return false;
6217}
6218
Dan Gohman8181bd12008-07-27 21:46:04 +00006219SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006220 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00006221 SDValue Chain = Op.getOperand(0);
6222 SDValue Cond = Op.getOperand(1);
6223 SDValue Dest = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006224 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00006225 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006226
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006227 if (Cond.getOpcode() == ISD::SETCC) {
6228 SDValue NewCond = LowerSETCC(Cond, DAG);
6229 if (NewCond.getNode())
6230 Cond = NewCond;
6231 }
Chris Lattner77a62312008-12-25 05:34:37 +00006232#if 0
6233 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingf5399032008-12-12 21:15:41 +00006234 else if (Cond.getOpcode() == X86ISD::ADD ||
6235 Cond.getOpcode() == X86ISD::SUB ||
6236 Cond.getOpcode() == X86ISD::SMUL ||
6237 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling7e04be62008-12-09 22:08:41 +00006238 Cond = LowerXALUO(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00006239#endif
Scott Michel91099d62009-02-17 22:15:04 +00006240
Evan Cheng834ae6b2009-12-15 00:53:42 +00006241 // Look pass (and (setcc_carry (cmp ...)), 1).
6242 if (Cond.getOpcode() == ISD::AND &&
6243 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6244 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6245 if (C && C->getAPIntValue() == 1)
6246 Cond = Cond.getOperand(0);
6247 }
6248
Evan Cheng50d37ab2007-10-08 22:16:29 +00006249 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6250 // setting operand in place of the X86ISD::SETCC.
Evan Cheng834ae6b2009-12-15 00:53:42 +00006251 if (Cond.getOpcode() == X86ISD::SETCC ||
6252 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006253 CC = Cond.getOperand(0);
6254
Dan Gohman8181bd12008-07-27 21:46:04 +00006255 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006256 unsigned Opc = Cmp.getOpcode();
Chris Lattner77a62312008-12-25 05:34:37 +00006257 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman99a12192009-03-04 19:44:21 +00006258 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00006259 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00006260 addTest = false;
Bill Wendlingd3511522008-12-02 01:06:39 +00006261 } else {
Evan Chengd580f022008-12-03 08:38:43 +00006262 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling809e7bd2008-12-03 08:32:02 +00006263 default: break;
6264 case X86::COND_O:
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006265 case X86::COND_B:
Chris Lattner77a62312008-12-25 05:34:37 +00006266 // These can only come from an arithmetic instruction with overflow,
6267 // e.g. SADDO, UADDO.
Bill Wendling809e7bd2008-12-03 08:32:02 +00006268 Cond = Cond.getNode()->getOperand(1);
6269 addTest = false;
6270 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00006271 }
Evan Cheng950aac02007-09-25 01:57:46 +00006272 }
Evan Chengd580f022008-12-03 08:38:43 +00006273 } else {
6274 unsigned CondOpc;
6275 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6276 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Chengd580f022008-12-03 08:38:43 +00006277 if (CondOpc == ISD::OR) {
6278 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6279 // two branches instead of an explicit OR instruction with a
6280 // separate test.
6281 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman99a12192009-03-04 19:44:21 +00006282 isX86LogicalCmp(Cmp)) {
Evan Chengd580f022008-12-03 08:38:43 +00006283 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006284 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00006285 Chain, Dest, CC, Cmp);
6286 CC = Cond.getOperand(1).getOperand(0);
6287 Cond = Cmp;
6288 addTest = false;
6289 }
6290 } else { // ISD::AND
6291 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6292 // two branches instead of an explicit AND instruction with a
6293 // separate test. However, we only do this if this block doesn't
6294 // have a fall-through edge, because this requires an explicit
6295 // jmp when the condition is false.
6296 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman99a12192009-03-04 19:44:21 +00006297 isX86LogicalCmp(Cmp) &&
Evan Chengd580f022008-12-03 08:38:43 +00006298 Op.getNode()->hasOneUse()) {
6299 X86::CondCode CCode =
6300 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6301 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006302 CC = DAG.getConstant(CCode, MVT::i8);
Evan Chengd580f022008-12-03 08:38:43 +00006303 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6304 // Look for an unconditional branch following this conditional branch.
6305 // We need this because we need to reverse the successors in order
6306 // to implement FCMP_OEQ.
6307 if (User.getOpcode() == ISD::BR) {
6308 SDValue FalseBB = User.getOperand(1);
6309 SDValue NewBR =
6310 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6311 assert(NewBR == User);
6312 Dest = FalseBB;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006313
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006314 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00006315 Chain, Dest, CC, Cmp);
6316 X86::CondCode CCode =
6317 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6318 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006319 CC = DAG.getConstant(CCode, MVT::i8);
Evan Chengd580f022008-12-03 08:38:43 +00006320 Cond = Cmp;
6321 addTest = false;
6322 }
6323 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006324 }
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006325 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6326 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6327 // It should be transformed during dag combiner except when the condition
6328 // is set by a arithmetics with overflow node.
6329 X86::CondCode CCode =
6330 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6331 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006332 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006333 Cond = Cond.getOperand(0).getOperand(1);
6334 addTest = false;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006335 }
Evan Cheng950aac02007-09-25 01:57:46 +00006336 }
6337
6338 if (addTest) {
Evan Cheng095dac22010-01-06 19:38:29 +00006339 // Look pass the truncate.
6340 if (Cond.getOpcode() == ISD::TRUNCATE)
6341 Cond = Cond.getOperand(0);
6342
6343 // We know the result of AND is compared against zero. Try to match
6344 // it to BT.
6345 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6346 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6347 if (NewSetCC.getNode()) {
6348 CC = NewSetCC.getOperand(0);
6349 Cond = NewSetCC.getOperand(1);
6350 addTest = false;
6351 }
6352 }
6353 }
6354
6355 if (addTest) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006356 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohmanc8b47852009-03-07 01:58:32 +00006357 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng950aac02007-09-25 01:57:46 +00006358 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006359 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006360 Chain, Dest, CC, Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00006361}
6362
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006363
6364// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6365// Calls to _alloca is needed to probe the stack when allocating more than 4k
6366// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6367// that the guard pages used by the OS virtual memory manager are allocated in
6368// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00006369SDValue
6370X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006371 SelectionDAG &DAG) {
6372 assert(Subtarget->isTargetCygMing() &&
6373 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006374 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006375
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006376 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00006377 SDValue Chain = Op.getOperand(0);
6378 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006379 // FIXME: Ensure alignment here
6380
Dan Gohman8181bd12008-07-27 21:46:04 +00006381 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006382
Owen Andersonac9de032009-08-10 22:56:29 +00006383 EVT IntPtr = getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006384 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006385
Chris Lattnerfe5d4022008-10-11 22:08:30 +00006386 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006387
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006388 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006389 Flag = Chain.getValue(1);
6390
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006391 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006392 SDValue Ops[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00006393 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006394 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006395 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006396 Flag };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006397 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006398 Flag = Chain.getValue(1);
6399
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006400 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00006401 DAG.getIntPtrConstant(0, true),
6402 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006403 Flag);
6404
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006405 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006406
Dan Gohman8181bd12008-07-27 21:46:04 +00006407 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006408 return DAG.getMergeValues(Ops1, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006409}
6410
Dan Gohman8181bd12008-07-27 21:46:04 +00006411SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006412X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +00006413 SDValue Chain,
6414 SDValue Dst, SDValue Src,
6415 SDValue Size, unsigned Align,
6416 const Value *DstSV,
Bill Wendling4b2e3782008-10-01 00:59:58 +00006417 uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00006418 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006419
Bill Wendling5db7ffb2008-09-30 21:22:07 +00006420 // If not DWORD aligned or size is more than the threshold, call the library.
6421 // The libc version is likely to be faster for these cases. It can use the
6422 // address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006423 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00006424 !ConstantSize ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006425 ConstantSize->getZExtValue() >
6426 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006427 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00006428
6429 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00006430 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling5db7ffb2008-09-30 21:22:07 +00006431
Bill Wendling4b2e3782008-10-01 00:59:58 +00006432 if (const char *bzeroEntry = V &&
6433 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersonac9de032009-08-10 22:56:29 +00006434 EVT IntPtr = getPointerTy();
Owen Anderson35b47072009-08-13 21:58:54 +00006435 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michel91099d62009-02-17 22:15:04 +00006436 TargetLowering::ArgListTy Args;
Bill Wendling4b2e3782008-10-01 00:59:58 +00006437 TargetLowering::ArgListEntry Entry;
6438 Entry.Node = Dst;
6439 Entry.Ty = IntPtrTy;
6440 Args.push_back(Entry);
6441 Entry.Node = Size;
6442 Args.push_back(Entry);
6443 std::pair<SDValue,SDValue> CallResult =
Owen Anderson35b47072009-08-13 21:58:54 +00006444 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6445 false, false, false, false,
Dan Gohman9178de12009-08-05 01:29:28 +00006446 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendlingaa181762009-12-22 02:10:19 +00006447 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6448 DAG.GetOrdering(Chain.getNode()));
Bill Wendling4b2e3782008-10-01 00:59:58 +00006449 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00006450 }
6451
Dan Gohmane8b391e2008-04-12 04:36:06 +00006452 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00006453 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006454 }
6455
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006456 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00006457 SDValue InFlag(0, 0);
Owen Andersonac9de032009-08-10 22:56:29 +00006458 EVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00006459 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00006460 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006461 unsigned BytesLeft = 0;
6462 bool TwoRepStos = false;
6463 if (ValC) {
6464 unsigned ValReg;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006465 uint64_t Val = ValC->getZExtValue() & 255;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006466
6467 // If the value is a constant, then we can potentially use larger sets.
6468 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006469 case 2: // WORD aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006470 AVT = MVT::i16;
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006471 ValReg = X86::AX;
6472 Val = (Val << 8) | Val;
6473 break;
6474 case 0: // DWORD aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006475 AVT = MVT::i32;
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006476 ValReg = X86::EAX;
6477 Val = (Val << 8) | Val;
6478 Val = (Val << 16) | Val;
6479 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006480 AVT = MVT::i64;
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006481 ValReg = X86::RAX;
6482 Val = (Val << 32) | Val;
6483 }
6484 break;
6485 default: // Byte aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006486 AVT = MVT::i8;
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006487 ValReg = X86::AL;
6488 Count = DAG.getIntPtrConstant(SizeVal);
6489 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006490 }
6491
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006492 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00006493 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00006494 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6495 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006496 }
6497
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006498 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006499 InFlag);
6500 InFlag = Chain.getValue(1);
6501 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006502 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00006503 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006504 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006505 InFlag = Chain.getValue(1);
6506 }
6507
Scott Michel91099d62009-02-17 22:15:04 +00006508 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006509 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006510 Count, InFlag);
6511 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00006512 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006513 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006514 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006515 InFlag = Chain.getValue(1);
6516
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006517 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00006518 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6519 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006520
6521 if (TwoRepStos) {
6522 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00006523 Count = Size;
Owen Andersonac9de032009-08-10 22:56:29 +00006524 EVT CVT = Count.getValueType();
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006525 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006526 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6527 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006528 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006529 Left, InFlag);
6530 InFlag = Chain.getValue(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006531 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00006532 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6533 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006534 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00006535 // Handle the last 1 - 7 bytes.
6536 unsigned Offset = SizeVal - BytesLeft;
Owen Andersonac9de032009-08-10 22:56:29 +00006537 EVT AddrVT = Dst.getValueType();
6538 EVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00006539
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006540 Chain = DAG.getMemset(Chain, dl,
6541 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006542 DAG.getConstant(Offset, AddrVT)),
6543 Src,
6544 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00006545 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006546 }
6547
Dan Gohmane8b391e2008-04-12 04:36:06 +00006548 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006549 return Chain;
6550}
6551
Dan Gohman8181bd12008-07-27 21:46:04 +00006552SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006553X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006554 SDValue Chain, SDValue Dst, SDValue Src,
6555 SDValue Size, unsigned Align,
6556 bool AlwaysInline,
6557 const Value *DstSV, uint64_t DstSVOff,
Scott Michel91099d62009-02-17 22:15:04 +00006558 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00006559 // This requires the copy size to be a constant, preferrably
6560 // within a subtarget-specific limit.
6561 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6562 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00006563 return SDValue();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006564 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00006565 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00006566 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00006567
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006568 /// If not DWORD aligned, call the library.
6569 if ((Align & 3) != 0)
6570 return SDValue();
6571
6572 // DWORD aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006573 EVT AVT = MVT::i32;
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006574 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006575 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006576
Duncan Sands92c43912008-06-06 12:08:01 +00006577 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00006578 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00006579 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006580 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006581
Dan Gohman8181bd12008-07-27 21:46:04 +00006582 SDValue InFlag(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00006583 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006584 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006585 Count, InFlag);
6586 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00006587 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006588 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006589 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006590 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00006591 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006592 X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006593 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006594 InFlag = Chain.getValue(1);
6595
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006596 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00006597 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6598 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6599 array_lengthof(Ops));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006600
Dan Gohman8181bd12008-07-27 21:46:04 +00006601 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00006602 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00006603 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00006604 // Handle the last 1 - 7 bytes.
6605 unsigned Offset = SizeVal - BytesLeft;
Owen Andersonac9de032009-08-10 22:56:29 +00006606 EVT DstVT = Dst.getValueType();
6607 EVT SrcVT = Src.getValueType();
6608 EVT SizeVT = Size.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00006609 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006610 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00006611 DAG.getConstant(Offset, DstVT)),
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006612 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00006613 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00006614 DAG.getConstant(BytesLeft, SizeVT),
6615 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00006616 DstSV, DstSVOff + Offset,
6617 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006618 }
6619
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006620 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006621 &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006622}
6623
Dan Gohman8181bd12008-07-27 21:46:04 +00006624SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00006625 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006626 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006627
6628 if (!Subtarget->is64Bit()) {
6629 // vastart just stores the address of the VarArgsFrameIndex slot into the
6630 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00006631 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene25160362010-02-15 16:53:33 +00006632 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6633 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006634 }
6635
6636 // __va_list_tag:
6637 // gp_offset (0 - 6 * 8)
6638 // fp_offset (48 - 48 + 8 * 16)
6639 // overflow_arg_area (point to parameters coming in memory).
6640 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00006641 SmallVector<SDValue, 8> MemOps;
6642 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006643 // Store gp_offset
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006644 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene25160362010-02-15 16:53:33 +00006645 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6646 FIN, SV, 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006647 MemOps.push_back(Store);
6648
6649 // Store fp_offset
Scott Michel91099d62009-02-17 22:15:04 +00006650 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006651 FIN, DAG.getIntPtrConstant(4));
6652 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006653 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene25160362010-02-15 16:53:33 +00006654 FIN, SV, 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006655 MemOps.push_back(Store);
6656
6657 // Store ptr to overflow_arg_area
Scott Michel91099d62009-02-17 22:15:04 +00006658 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006659 FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00006660 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene25160362010-02-15 16:53:33 +00006661 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6662 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006663 MemOps.push_back(Store);
6664
6665 // Store ptr to reg_save_area.
Scott Michel91099d62009-02-17 22:15:04 +00006666 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006667 FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006668 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene25160362010-02-15 16:53:33 +00006669 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6670 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006671 MemOps.push_back(Store);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006672 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006673 &MemOps[0], MemOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006674}
6675
Dan Gohman8181bd12008-07-27 21:46:04 +00006676SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00006677 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6678 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006679 SDValue Chain = Op.getOperand(0);
6680 SDValue SrcPtr = Op.getOperand(1);
6681 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006682
Edwin Török4d9756a2009-07-08 20:53:28 +00006683 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006684 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00006685}
6686
Dan Gohman8181bd12008-07-27 21:46:04 +00006687SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006688 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00006689 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006690 SDValue Chain = Op.getOperand(0);
6691 SDValue DstPtr = Op.getOperand(1);
6692 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00006693 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6694 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006695 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006696
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006697 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman840ff5c2008-04-18 20:55:41 +00006698 DAG.getIntPtrConstant(24), 8, false,
6699 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006700}
6701
Dan Gohman8181bd12008-07-27 21:46:04 +00006702SDValue
6703X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006704 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006705 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006706 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006707 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006708 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006709 case Intrinsic::x86_sse_comieq_ss:
6710 case Intrinsic::x86_sse_comilt_ss:
6711 case Intrinsic::x86_sse_comile_ss:
6712 case Intrinsic::x86_sse_comigt_ss:
6713 case Intrinsic::x86_sse_comige_ss:
6714 case Intrinsic::x86_sse_comineq_ss:
6715 case Intrinsic::x86_sse_ucomieq_ss:
6716 case Intrinsic::x86_sse_ucomilt_ss:
6717 case Intrinsic::x86_sse_ucomile_ss:
6718 case Intrinsic::x86_sse_ucomigt_ss:
6719 case Intrinsic::x86_sse_ucomige_ss:
6720 case Intrinsic::x86_sse_ucomineq_ss:
6721 case Intrinsic::x86_sse2_comieq_sd:
6722 case Intrinsic::x86_sse2_comilt_sd:
6723 case Intrinsic::x86_sse2_comile_sd:
6724 case Intrinsic::x86_sse2_comigt_sd:
6725 case Intrinsic::x86_sse2_comige_sd:
6726 case Intrinsic::x86_sse2_comineq_sd:
6727 case Intrinsic::x86_sse2_ucomieq_sd:
6728 case Intrinsic::x86_sse2_ucomilt_sd:
6729 case Intrinsic::x86_sse2_ucomile_sd:
6730 case Intrinsic::x86_sse2_ucomigt_sd:
6731 case Intrinsic::x86_sse2_ucomige_sd:
6732 case Intrinsic::x86_sse2_ucomineq_sd: {
6733 unsigned Opc = 0;
6734 ISD::CondCode CC = ISD::SETCC_INVALID;
6735 switch (IntNo) {
6736 default: break;
6737 case Intrinsic::x86_sse_comieq_ss:
6738 case Intrinsic::x86_sse2_comieq_sd:
6739 Opc = X86ISD::COMI;
6740 CC = ISD::SETEQ;
6741 break;
6742 case Intrinsic::x86_sse_comilt_ss:
6743 case Intrinsic::x86_sse2_comilt_sd:
6744 Opc = X86ISD::COMI;
6745 CC = ISD::SETLT;
6746 break;
6747 case Intrinsic::x86_sse_comile_ss:
6748 case Intrinsic::x86_sse2_comile_sd:
6749 Opc = X86ISD::COMI;
6750 CC = ISD::SETLE;
6751 break;
6752 case Intrinsic::x86_sse_comigt_ss:
6753 case Intrinsic::x86_sse2_comigt_sd:
6754 Opc = X86ISD::COMI;
6755 CC = ISD::SETGT;
6756 break;
6757 case Intrinsic::x86_sse_comige_ss:
6758 case Intrinsic::x86_sse2_comige_sd:
6759 Opc = X86ISD::COMI;
6760 CC = ISD::SETGE;
6761 break;
6762 case Intrinsic::x86_sse_comineq_ss:
6763 case Intrinsic::x86_sse2_comineq_sd:
6764 Opc = X86ISD::COMI;
6765 CC = ISD::SETNE;
6766 break;
6767 case Intrinsic::x86_sse_ucomieq_ss:
6768 case Intrinsic::x86_sse2_ucomieq_sd:
6769 Opc = X86ISD::UCOMI;
6770 CC = ISD::SETEQ;
6771 break;
6772 case Intrinsic::x86_sse_ucomilt_ss:
6773 case Intrinsic::x86_sse2_ucomilt_sd:
6774 Opc = X86ISD::UCOMI;
6775 CC = ISD::SETLT;
6776 break;
6777 case Intrinsic::x86_sse_ucomile_ss:
6778 case Intrinsic::x86_sse2_ucomile_sd:
6779 Opc = X86ISD::UCOMI;
6780 CC = ISD::SETLE;
6781 break;
6782 case Intrinsic::x86_sse_ucomigt_ss:
6783 case Intrinsic::x86_sse2_ucomigt_sd:
6784 Opc = X86ISD::UCOMI;
6785 CC = ISD::SETGT;
6786 break;
6787 case Intrinsic::x86_sse_ucomige_ss:
6788 case Intrinsic::x86_sse2_ucomige_sd:
6789 Opc = X86ISD::UCOMI;
6790 CC = ISD::SETGE;
6791 break;
6792 case Intrinsic::x86_sse_ucomineq_ss:
6793 case Intrinsic::x86_sse2_ucomineq_sd:
6794 Opc = X86ISD::UCOMI;
6795 CC = ISD::SETNE;
6796 break;
6797 }
6798
Dan Gohman8181bd12008-07-27 21:46:04 +00006799 SDValue LHS = Op.getOperand(1);
6800 SDValue RHS = Op.getOperand(2);
Chris Lattnerebb91142008-12-24 23:53:05 +00006801 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006802 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006803 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6804 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6805 DAG.getConstant(X86CC, MVT::i8), Cond);
6806 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006807 }
Eric Christopher95d79262009-07-29 00:28:05 +00006808 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher79e0e8b2009-07-29 01:01:19 +00006809 // an integer value, not just an instruction so lower it to the ptest
6810 // pattern and a setcc for the result.
Eric Christopher95d79262009-07-29 00:28:05 +00006811 case Intrinsic::x86_sse41_ptestz:
6812 case Intrinsic::x86_sse41_ptestc:
6813 case Intrinsic::x86_sse41_ptestnzc:{
6814 unsigned X86CC = 0;
6815 switch (IntNo) {
Eric Christopher6612b082009-07-29 18:14:04 +00006816 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher95d79262009-07-29 00:28:05 +00006817 case Intrinsic::x86_sse41_ptestz:
6818 // ZF = 1
6819 X86CC = X86::COND_E;
6820 break;
6821 case Intrinsic::x86_sse41_ptestc:
6822 // CF = 1
6823 X86CC = X86::COND_B;
6824 break;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00006825 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher95d79262009-07-29 00:28:05 +00006826 // ZF and CF = 0
6827 X86CC = X86::COND_A;
6828 break;
6829 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00006830
Eric Christopher95d79262009-07-29 00:28:05 +00006831 SDValue LHS = Op.getOperand(1);
6832 SDValue RHS = Op.getOperand(2);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006833 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6834 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6835 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6836 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher95d79262009-07-29 00:28:05 +00006837 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006838
6839 // Fix vector shift instructions where the last operand is a non-immediate
6840 // i32 value.
6841 case Intrinsic::x86_sse2_pslli_w:
6842 case Intrinsic::x86_sse2_pslli_d:
6843 case Intrinsic::x86_sse2_pslli_q:
6844 case Intrinsic::x86_sse2_psrli_w:
6845 case Intrinsic::x86_sse2_psrli_d:
6846 case Intrinsic::x86_sse2_psrli_q:
6847 case Intrinsic::x86_sse2_psrai_w:
6848 case Intrinsic::x86_sse2_psrai_d:
6849 case Intrinsic::x86_mmx_pslli_w:
6850 case Intrinsic::x86_mmx_pslli_d:
6851 case Intrinsic::x86_mmx_pslli_q:
6852 case Intrinsic::x86_mmx_psrli_w:
6853 case Intrinsic::x86_mmx_psrli_d:
6854 case Intrinsic::x86_mmx_psrli_q:
6855 case Intrinsic::x86_mmx_psrai_w:
6856 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006857 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006858 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006859 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006860
6861 unsigned NewIntNo = 0;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006862 EVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006863 switch (IntNo) {
6864 case Intrinsic::x86_sse2_pslli_w:
6865 NewIntNo = Intrinsic::x86_sse2_psll_w;
6866 break;
6867 case Intrinsic::x86_sse2_pslli_d:
6868 NewIntNo = Intrinsic::x86_sse2_psll_d;
6869 break;
6870 case Intrinsic::x86_sse2_pslli_q:
6871 NewIntNo = Intrinsic::x86_sse2_psll_q;
6872 break;
6873 case Intrinsic::x86_sse2_psrli_w:
6874 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6875 break;
6876 case Intrinsic::x86_sse2_psrli_d:
6877 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6878 break;
6879 case Intrinsic::x86_sse2_psrli_q:
6880 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6881 break;
6882 case Intrinsic::x86_sse2_psrai_w:
6883 NewIntNo = Intrinsic::x86_sse2_psra_w;
6884 break;
6885 case Intrinsic::x86_sse2_psrai_d:
6886 NewIntNo = Intrinsic::x86_sse2_psra_d;
6887 break;
6888 default: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006889 ShAmtVT = MVT::v2i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006890 switch (IntNo) {
6891 case Intrinsic::x86_mmx_pslli_w:
6892 NewIntNo = Intrinsic::x86_mmx_psll_w;
6893 break;
6894 case Intrinsic::x86_mmx_pslli_d:
6895 NewIntNo = Intrinsic::x86_mmx_psll_d;
6896 break;
6897 case Intrinsic::x86_mmx_pslli_q:
6898 NewIntNo = Intrinsic::x86_mmx_psll_q;
6899 break;
6900 case Intrinsic::x86_mmx_psrli_w:
6901 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6902 break;
6903 case Intrinsic::x86_mmx_psrli_d:
6904 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6905 break;
6906 case Intrinsic::x86_mmx_psrli_q:
6907 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6908 break;
6909 case Intrinsic::x86_mmx_psrai_w:
6910 NewIntNo = Intrinsic::x86_mmx_psra_w;
6911 break;
6912 case Intrinsic::x86_mmx_psrai_d:
6913 NewIntNo = Intrinsic::x86_mmx_psra_d;
6914 break;
Edwin Törökbd448e32009-07-14 16:55:14 +00006915 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006916 }
6917 break;
6918 }
6919 }
Mon P Wang04c767e2009-09-03 19:56:25 +00006920
6921 // The vector shift intrinsics with scalars uses 32b shift amounts but
6922 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6923 // to be zero.
6924 SDValue ShOps[4];
6925 ShOps[0] = ShAmt;
6926 ShOps[1] = DAG.getConstant(0, MVT::i32);
6927 if (ShAmtVT == MVT::v4i32) {
6928 ShOps[2] = DAG.getUNDEF(MVT::i32);
6929 ShOps[3] = DAG.getUNDEF(MVT::i32);
6930 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6931 } else {
6932 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6933 }
6934
Owen Andersonac9de032009-08-10 22:56:29 +00006935 EVT VT = Op.getValueType();
Mon P Wang04c767e2009-09-03 19:56:25 +00006936 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006937 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006938 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006939 Op.getOperand(1), ShAmt);
6940 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006941 }
6942}
6943
Dan Gohman8181bd12008-07-27 21:46:04 +00006944SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006945 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006946 DebugLoc dl = Op.getDebugLoc();
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006947
6948 if (Depth > 0) {
6949 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6950 SDValue Offset =
6951 DAG.getConstant(TD->getPointerSize(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006952 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006953 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michel91099d62009-02-17 22:15:04 +00006954 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006955 FrameAddr, Offset),
David Greene25160362010-02-15 16:53:33 +00006956 NULL, 0, false, false, 0);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006957 }
6958
6959 // Just load the return address.
Dan Gohman8181bd12008-07-27 21:46:04 +00006960 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michel91099d62009-02-17 22:15:04 +00006961 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene25160362010-02-15 16:53:33 +00006962 RetAddrFI, NULL, 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006963}
6964
Dan Gohman8181bd12008-07-27 21:46:04 +00006965SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng33633672008-09-27 01:56:22 +00006966 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6967 MFI->setFrameAddressIsTaken(true);
Owen Andersonac9de032009-08-10 22:56:29 +00006968 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006969 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng33633672008-09-27 01:56:22 +00006970 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6971 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006972 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng33633672008-09-27 01:56:22 +00006973 while (Depth--)
David Greene25160362010-02-15 16:53:33 +00006974 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
6975 false, false, 0);
Evan Cheng33633672008-09-27 01:56:22 +00006976 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006977}
6978
Dan Gohman8181bd12008-07-27 21:46:04 +00006979SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00006980 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006981 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006982}
6983
Dan Gohman8181bd12008-07-27 21:46:04 +00006984SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006985{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006986 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00006987 SDValue Chain = Op.getOperand(0);
6988 SDValue Offset = Op.getOperand(1);
6989 SDValue Handler = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006990 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006991
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006992 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6993 getPointerTy());
6994 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006995
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006996 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006997 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006998 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene25160362010-02-15 16:53:33 +00006999 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007000 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00007001 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007002
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007003 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007004 MVT::Other,
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00007005 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007006}
7007
Dan Gohman8181bd12008-07-27 21:46:04 +00007008SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007009 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007010 SDValue Root = Op.getOperand(0);
7011 SDValue Trmp = Op.getOperand(1); // trampoline
7012 SDValue FPtr = Op.getOperand(2); // nested function
7013 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007014 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007015
Dan Gohman12a9c082008-02-06 22:27:42 +00007016 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007017
7018 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007019 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007020
7021 // Large code-model.
Chris Lattner0b4334c2010-02-05 19:20:30 +00007022 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7023 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007024
Dan Gohmanb41dfba2008-05-14 01:58:56 +00007025 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7026 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007027
7028 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7029
7030 // Load the pointer to the nested function into R11.
7031 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00007032 SDValue Addr = Trmp;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007033 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene25160362010-02-15 16:53:33 +00007034 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007035
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007036 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7037 DAG.getConstant(2, MVT::i64));
David Greene25160362010-02-15 16:53:33 +00007038 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7039 false, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007040
7041 // Load the 'nest' parameter value into R10.
7042 // R10 is specified in X86CallingConv.td
7043 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007044 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7045 DAG.getConstant(10, MVT::i64));
7046 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene25160362010-02-15 16:53:33 +00007047 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007048
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007049 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7050 DAG.getConstant(12, MVT::i64));
David Greene25160362010-02-15 16:53:33 +00007051 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7052 false, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007053
7054 // Jump to the nested function.
7055 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007056 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7057 DAG.getConstant(20, MVT::i64));
7058 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene25160362010-02-15 16:53:33 +00007059 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007060
7061 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007062 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7063 DAG.getConstant(22, MVT::i64));
7064 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene25160362010-02-15 16:53:33 +00007065 TrmpAddr, 22, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007066
Dan Gohman8181bd12008-07-27 21:46:04 +00007067 SDValue Ops[] =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007068 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007069 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007070 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00007071 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007072 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel5838baa2009-09-02 08:44:58 +00007073 CallingConv::ID CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00007074 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007075
7076 switch (CC) {
7077 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00007078 llvm_unreachable("Unsupported calling convention");
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007079 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007080 case CallingConv::X86_StdCall: {
7081 // Pass 'nest' parameter in ECX.
7082 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00007083 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007084
7085 // Check that ECX wasn't needed by an 'inreg' parameter.
7086 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00007087 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007088
Chris Lattner1c8733e2008-03-12 17:45:29 +00007089 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007090 unsigned InRegCount = 0;
7091 unsigned Idx = 1;
7092
7093 for (FunctionType::param_iterator I = FTy->param_begin(),
7094 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00007095 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007096 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00007097 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007098
7099 if (InRegCount > 2) {
Edwin Török3cb88482009-07-08 18:01:40 +00007100 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007101 }
7102 }
7103 break;
7104 }
7105 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00007106 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007107 // Pass 'nest' parameter in EAX.
7108 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00007109 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007110 break;
7111 }
7112
Dan Gohman8181bd12008-07-27 21:46:04 +00007113 SDValue OutChains[4];
7114 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007115
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007116 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7117 DAG.getConstant(10, MVT::i32));
7118 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007119
Chris Lattner0b4334c2010-02-05 19:20:30 +00007120 // This is storing the opcode for MOV32ri.
7121 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanb41dfba2008-05-14 01:58:56 +00007122 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michel91099d62009-02-17 22:15:04 +00007123 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007124 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene25160362010-02-15 16:53:33 +00007125 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007126
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007127 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7128 DAG.getConstant(1, MVT::i32));
David Greene25160362010-02-15 16:53:33 +00007129 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7130 false, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007131
Chris Lattner0b4334c2010-02-05 19:20:30 +00007132 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007133 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7134 DAG.getConstant(5, MVT::i32));
7135 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene25160362010-02-15 16:53:33 +00007136 TrmpAddr, 5, false, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007137
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007138 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7139 DAG.getConstant(6, MVT::i32));
David Greene25160362010-02-15 16:53:33 +00007140 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7141 false, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007142
Dan Gohman8181bd12008-07-27 21:46:04 +00007143 SDValue Ops[] =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007144 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007145 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007146 }
7147}
7148
Dan Gohman8181bd12008-07-27 21:46:04 +00007149SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007150 /*
7151 The rounding mode is in bits 11:10 of FPSR, and has the following
7152 settings:
7153 00 Round to nearest
7154 01 Round to -inf
7155 10 Round to +inf
7156 11 Round to 0
7157
7158 FLT_ROUNDS, on the other hand, expects the following:
7159 -1 Undefined
7160 0 Round to 0
7161 1 Round to nearest
7162 2 Round to +inf
7163 3 Round to -inf
7164
7165 To perform the conversion, we do:
7166 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7167 */
7168
7169 MachineFunction &MF = DAG.getMachineFunction();
7170 const TargetMachine &TM = MF.getTarget();
7171 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7172 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersonac9de032009-08-10 22:56:29 +00007173 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007174 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007175
7176 // Save FP Control Word to stack slot
David Greene6424ab92009-11-12 20:49:22 +00007177 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00007178 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007179
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007180 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00007181 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007182
7183 // Load FP Control Word from stack slot
David Greene25160362010-02-15 16:53:33 +00007184 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7185 false, false, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007186
7187 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00007188 SDValue CWD1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007189 DAG.getNode(ISD::SRL, dl, MVT::i16,
7190 DAG.getNode(ISD::AND, dl, MVT::i16,
7191 CWD, DAG.getConstant(0x800, MVT::i16)),
7192 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00007193 SDValue CWD2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007194 DAG.getNode(ISD::SRL, dl, MVT::i16,
7195 DAG.getNode(ISD::AND, dl, MVT::i16,
7196 CWD, DAG.getConstant(0x400, MVT::i16)),
7197 DAG.getConstant(9, MVT::i8));
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007198
Dan Gohman8181bd12008-07-27 21:46:04 +00007199 SDValue RetVal =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007200 DAG.getNode(ISD::AND, dl, MVT::i16,
7201 DAG.getNode(ISD::ADD, dl, MVT::i16,
7202 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7203 DAG.getConstant(1, MVT::i16)),
7204 DAG.getConstant(3, MVT::i16));
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007205
7206
Duncan Sands92c43912008-06-06 12:08:01 +00007207 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen24dd9a52009-02-07 00:55:49 +00007208 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007209}
7210
Dan Gohman8181bd12008-07-27 21:46:04 +00007211SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00007212 EVT VT = Op.getValueType();
7213 EVT OpVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00007214 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007215 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00007216
7217 Op = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007218 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007219 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007220 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007221 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007222 }
Evan Cheng48679f42007-12-14 02:13:44 +00007223
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007224 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007225 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007226 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007227
7228 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer65f60c92009-12-29 16:57:26 +00007229 SDValue Ops[] = {
7230 Op,
7231 DAG.getConstant(NumBits+NumBits-1, OpVT),
7232 DAG.getConstant(X86::COND_E, MVT::i8),
7233 Op.getValue(1)
7234 };
7235 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007236
7237 // Finally xor with NumBits-1.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007238 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007239
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007240 if (VT == MVT::i8)
7241 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007242 return Op;
7243}
7244
Dan Gohman8181bd12008-07-27 21:46:04 +00007245SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00007246 EVT VT = Op.getValueType();
7247 EVT OpVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00007248 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007249 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00007250
7251 Op = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007252 if (VT == MVT::i8) {
7253 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007254 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007255 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007256
7257 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007258 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007259 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007260
7261 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer65f60c92009-12-29 16:57:26 +00007262 SDValue Ops[] = {
7263 Op,
7264 DAG.getConstant(NumBits, OpVT),
7265 DAG.getConstant(X86::COND_E, MVT::i8),
7266 Op.getValue(1)
7267 };
7268 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007269
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007270 if (VT == MVT::i8)
7271 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007272 return Op;
7273}
7274
Mon P Wang14edb092008-12-18 21:42:19 +00007275SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00007276 EVT VT = Op.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007277 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007278 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00007279
Mon P Wang14edb092008-12-18 21:42:19 +00007280 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7281 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7282 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7283 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7284 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7285 //
7286 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7287 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7288 // return AloBlo + AloBhi + AhiBlo;
7289
7290 SDValue A = Op.getOperand(0);
7291 SDValue B = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00007292
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007293 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007294 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7295 A, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007296 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007297 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7298 B, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007299 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007300 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007301 A, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007302 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007303 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007304 A, Bhi);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007305 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007306 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007307 Ahi, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007308 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007309 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7310 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007311 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007312 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7313 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007314 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7315 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wang14edb092008-12-18 21:42:19 +00007316 return Res;
7317}
7318
7319
Bill Wendling7e04be62008-12-09 22:08:41 +00007320SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7321 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7322 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendlingd3511522008-12-02 01:06:39 +00007323 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7324 // has only one use.
Bill Wendlingd06b4202008-11-26 22:37:40 +00007325 SDNode *N = Op.getNode();
Bill Wendlingd3511522008-12-02 01:06:39 +00007326 SDValue LHS = N->getOperand(0);
7327 SDValue RHS = N->getOperand(1);
Bill Wendling7e04be62008-12-09 22:08:41 +00007328 unsigned BaseOp = 0;
7329 unsigned Cond = 0;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007330 DebugLoc dl = Op.getDebugLoc();
Bill Wendling7e04be62008-12-09 22:08:41 +00007331
7332 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00007333 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling7e04be62008-12-09 22:08:41 +00007334 case ISD::SADDO:
Dan Gohman99a12192009-03-04 19:44:21 +00007335 // A subtract of one will be selected as a INC. Note that INC doesn't
7336 // set CF, so we can't do this for UADDO.
7337 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7338 if (C->getAPIntValue() == 1) {
7339 BaseOp = X86ISD::INC;
7340 Cond = X86::COND_O;
7341 break;
7342 }
Bill Wendlingae034ed2008-12-12 00:56:36 +00007343 BaseOp = X86ISD::ADD;
Bill Wendling7e04be62008-12-09 22:08:41 +00007344 Cond = X86::COND_O;
7345 break;
7346 case ISD::UADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00007347 BaseOp = X86ISD::ADD;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007348 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007349 break;
7350 case ISD::SSUBO:
Dan Gohman99a12192009-03-04 19:44:21 +00007351 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7352 // set CF, so we can't do this for USUBO.
7353 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7354 if (C->getAPIntValue() == 1) {
7355 BaseOp = X86ISD::DEC;
7356 Cond = X86::COND_O;
7357 break;
7358 }
Bill Wendlingae034ed2008-12-12 00:56:36 +00007359 BaseOp = X86ISD::SUB;
Bill Wendling7e04be62008-12-09 22:08:41 +00007360 Cond = X86::COND_O;
7361 break;
7362 case ISD::USUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00007363 BaseOp = X86ISD::SUB;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007364 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007365 break;
7366 case ISD::SMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00007367 BaseOp = X86ISD::SMUL;
Bill Wendling7e04be62008-12-09 22:08:41 +00007368 Cond = X86::COND_O;
7369 break;
7370 case ISD::UMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00007371 BaseOp = X86ISD::UMUL;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007372 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007373 break;
7374 }
Bill Wendlingd06b4202008-11-26 22:37:40 +00007375
Bill Wendlingd3511522008-12-02 01:06:39 +00007376 // Also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007377 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007378 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendlingd06b4202008-11-26 22:37:40 +00007379
Bill Wendlingd3511522008-12-02 01:06:39 +00007380 SDValue SetCC =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007381 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007382 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendlingd06b4202008-11-26 22:37:40 +00007383
Bill Wendlingd3511522008-12-02 01:06:39 +00007384 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7385 return Sum;
Bill Wendling4c134df2008-11-24 19:21:46 +00007386}
7387
Dan Gohman8181bd12008-07-27 21:46:04 +00007388SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00007389 EVT T = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007390 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00007391 unsigned Reg = 0;
7392 unsigned size = 0;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007393 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00007394 default:
7395 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007396 case MVT::i8: Reg = X86::AL; size = 1; break;
7397 case MVT::i16: Reg = X86::AX; size = 2; break;
7398 case MVT::i32: Reg = X86::EAX; size = 4; break;
7399 case MVT::i64:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007400 assert(Subtarget->is64Bit() && "Node not type legal!");
7401 Reg = X86::RAX; size = 8;
Andrew Lenharth81580822008-03-05 01:15:49 +00007402 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00007403 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007404 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00007405 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00007406 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00007407 Op.getOperand(1),
7408 Op.getOperand(3),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007409 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng6617eed2008-09-24 23:26:36 +00007410 cpIn.getValue(1) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007411 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007412 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michel91099d62009-02-17 22:15:04 +00007413 SDValue cpOut =
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007414 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00007415 return cpOut;
7416}
7417
Duncan Sands7d9834b2008-12-01 11:39:25 +00007418SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif825aa892008-08-28 23:19:51 +00007419 SelectionDAG &DAG) {
Duncan Sands7d9834b2008-12-01 11:39:25 +00007420 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007421 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007422 SDValue TheChain = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007423 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007424 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007425 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7426 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007427 rax.getValue(2));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007428 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7429 DAG.getConstant(32, MVT::i8));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007430 SDValue Ops[] = {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007431 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands7d9834b2008-12-01 11:39:25 +00007432 rdx.getValue(1)
7433 };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007434 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesenf160d802008-10-02 18:53:47 +00007435}
7436
Dale Johannesen9011d872008-09-29 22:25:26 +00007437SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7438 SDNode *Node = Op.getNode();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007439 DebugLoc dl = Node->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00007440 EVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007441 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Chengef356282009-02-23 09:03:22 +00007442 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007443 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007444 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen9011d872008-09-29 22:25:26 +00007445 Node->getOperand(0),
7446 Node->getOperand(1), negOp,
7447 cast<AtomicSDNode>(Node)->getSrcValue(),
7448 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00007449}
7450
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007451/// LowerOperation - Provide custom lowering hooks for some operations.
7452///
Dan Gohman8181bd12008-07-27 21:46:04 +00007453SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007454 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00007455 default: llvm_unreachable("Should not custom lower this!");
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007456 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7457 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007458 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wanga8ff0dd2010-01-24 00:05:03 +00007459 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007460 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7461 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7462 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7463 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7464 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7465 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
7466 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00007467 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohman064403e2009-10-30 01:28:02 +00007468 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007469 case ISD::SHL_PARTS:
7470 case ISD::SRA_PARTS:
7471 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7472 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +00007473 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007474 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman8c3cb582009-05-23 09:59:16 +00007475 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007476 case ISD::FABS: return LowerFABS(Op, DAG);
7477 case ISD::FNEG: return LowerFNEG(Op, DAG);
7478 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00007479 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00007480 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00007481 case ISD::SELECT: return LowerSELECT(Op, DAG);
7482 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007483 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007484 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00007485 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007486 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
7487 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
7488 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7489 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
7490 case ISD::FRAME_TO_ARGS_OFFSET:
7491 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
7492 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
7493 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007494 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00007495 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00007496 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7497 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wang14edb092008-12-18 21:42:19 +00007498 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +00007499 case ISD::SADDO:
7500 case ISD::UADDO:
7501 case ISD::SSUBO:
7502 case ISD::USUBO:
7503 case ISD::SMULO:
7504 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007505 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007506 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007507}
7508
Duncan Sands7d9834b2008-12-01 11:39:25 +00007509void X86TargetLowering::
7510ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7511 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersonac9de032009-08-10 22:56:29 +00007512 EVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007513 DebugLoc dl = Node->getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007514 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands7d9834b2008-12-01 11:39:25 +00007515
7516 SDValue Chain = Node->getOperand(0);
7517 SDValue In1 = Node->getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007518 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007519 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007520 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007521 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00007522 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007523 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00007524 SDValue Result =
7525 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7526 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands7d9834b2008-12-01 11:39:25 +00007527 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007528 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007529 Results.push_back(Result.getValue(2));
7530}
7531
Duncan Sandsac496a12008-07-04 11:47:58 +00007532/// ReplaceNodeResults - Replace a node with an illegal result type
7533/// with a new node built out of custom code.
Duncan Sands7d9834b2008-12-01 11:39:25 +00007534void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7535 SmallVectorImpl<SDValue>&Results,
7536 SelectionDAG &DAG) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007537 DebugLoc dl = N->getDebugLoc();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007538 switch (N->getOpcode()) {
Duncan Sands8ec7aa72008-10-20 15:56:33 +00007539 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007540 assert(false && "Do not know how to custom type legalize this operation!");
7541 return;
7542 case ISD::FP_TO_SINT: {
Eli Friedman8c3cb582009-05-23 09:59:16 +00007543 std::pair<SDValue,SDValue> Vals =
7544 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007545 SDValue FIST = Vals.first, StackSlot = Vals.second;
7546 if (FIST.getNode() != 0) {
Owen Andersonac9de032009-08-10 22:56:29 +00007547 EVT VT = N->getValueType(0);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007548 // Return a load from the stack slot.
David Greene25160362010-02-15 16:53:33 +00007549 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7550 false, false, 0));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007551 }
7552 return;
7553 }
7554 case ISD::READCYCLECOUNTER: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007555 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007556 SDValue TheChain = N->getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007557 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007558 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007559 rd.getValue(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007560 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007561 eax.getValue(2));
7562 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7563 SDValue Ops[] = { eax, edx };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007564 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007565 Results.push_back(edx.getValue(1));
7566 return;
7567 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007568 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersonac9de032009-08-10 22:56:29 +00007569 EVT T = N->getValueType(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007570 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands7d9834b2008-12-01 11:39:25 +00007571 SDValue cpInL, cpInH;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007572 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7573 DAG.getConstant(0, MVT::i32));
7574 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7575 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007576 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7577 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007578 cpInL.getValue(1));
7579 SDValue swapInL, swapInH;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007580 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7581 DAG.getConstant(0, MVT::i32));
7582 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7583 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007584 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007585 cpInH.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007586 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007587 swapInL.getValue(1));
7588 SDValue Ops[] = { swapInH.getValue(0),
7589 N->getOperand(1),
7590 swapInH.getValue(1) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007591 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007592 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007593 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007594 MVT::i32, Result.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007595 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007596 MVT::i32, cpOutL.getValue(2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007597 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007598 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007599 Results.push_back(cpOutH.getValue(1));
7600 return;
7601 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007602 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007603 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7604 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007605 case ISD::ATOMIC_LOAD_AND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007606 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7607 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007608 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007609 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7610 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007611 case ISD::ATOMIC_LOAD_OR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007612 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7613 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007614 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007615 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7616 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007617 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007618 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7619 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007620 case ISD::ATOMIC_SWAP:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007621 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7622 return;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007623 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007624}
7625
7626const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7627 switch (Opcode) {
7628 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00007629 case X86ISD::BSF: return "X86ISD::BSF";
7630 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007631 case X86ISD::SHLD: return "X86ISD::SHLD";
7632 case X86ISD::SHRD: return "X86ISD::SHRD";
7633 case X86ISD::FAND: return "X86ISD::FAND";
7634 case X86ISD::FOR: return "X86ISD::FOR";
7635 case X86ISD::FXOR: return "X86ISD::FXOR";
7636 case X86ISD::FSRL: return "X86ISD::FSRL";
7637 case X86ISD::FILD: return "X86ISD::FILD";
7638 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
7639 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7640 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7641 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
7642 case X86ISD::FLD: return "X86ISD::FLD";
7643 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007644 case X86ISD::CALL: return "X86ISD::CALL";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007645 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00007646 case X86ISD::BT: return "X86ISD::BT";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007647 case X86ISD::CMP: return "X86ISD::CMP";
7648 case X86ISD::COMI: return "X86ISD::COMI";
7649 case X86ISD::UCOMI: return "X86ISD::UCOMI";
7650 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng834ae6b2009-12-15 00:53:42 +00007651 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007652 case X86ISD::CMOV: return "X86ISD::CMOV";
7653 case X86ISD::BRCOND: return "X86ISD::BRCOND";
7654 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
7655 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7656 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007657 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
7658 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattnerdc6fc472009-06-27 04:16:01 +00007659 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begemand77e59e2008-02-11 04:19:36 +00007660 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007661 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00007662 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7663 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007664 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begeman2c87c422009-02-23 08:49:38 +00007665 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007666 case X86ISD::FMAX: return "X86ISD::FMAX";
7667 case X86ISD::FMIN: return "X86ISD::FMIN";
7668 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7669 case X86ISD::FRCP: return "X86ISD::FRCP";
7670 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindolabca99f72009-04-08 21:14:34 +00007671 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007672 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00007673 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007674 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00007675 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7676 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00007677 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7678 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7679 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7680 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7681 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7682 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00007683 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7684 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00007685 case X86ISD::VSHL: return "X86ISD::VSHL";
7686 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00007687 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7688 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7689 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7690 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7691 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7692 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7693 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7694 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7695 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7696 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingae034ed2008-12-12 00:56:36 +00007697 case X86ISD::ADD: return "X86ISD::ADD";
7698 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingf5399032008-12-12 21:15:41 +00007699 case X86ISD::SMUL: return "X86ISD::SMUL";
7700 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman99a12192009-03-04 19:44:21 +00007701 case X86ISD::INC: return "X86ISD::INC";
7702 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohman12e03292009-09-18 19:59:53 +00007703 case X86ISD::OR: return "X86ISD::OR";
7704 case X86ISD::XOR: return "X86ISD::XOR";
7705 case X86ISD::AND: return "X86ISD::AND";
Evan Chengc3495762009-03-30 21:36:47 +00007706 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher95d79262009-07-29 00:28:05 +00007707 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohman34228bf2009-08-15 01:38:56 +00007708 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007709 }
7710}
7711
7712// isLegalAddressingMode - Return true if the addressing mode represented
7713// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00007714bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007715 const Type *Ty) const {
7716 // X86 supports extremely general addressing modes.
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007717 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michel91099d62009-02-17 22:15:04 +00007718
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007719 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007720 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007721 return false;
Scott Michel91099d62009-02-17 22:15:04 +00007722
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007723 if (AM.BaseGV) {
Chris Lattner01e39942009-07-10 07:38:24 +00007724 unsigned GVFlags =
7725 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007726
Chris Lattner01e39942009-07-10 07:38:24 +00007727 // If a reference to this global requires an extra load, we can't fold it.
7728 if (isGlobalStubReference(GVFlags))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007729 return false;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007730
Chris Lattner01e39942009-07-10 07:38:24 +00007731 // If BaseGV requires a register for the PIC base, we cannot also have a
7732 // BaseReg specified.
7733 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen64660e92008-12-05 21:47:27 +00007734 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00007735
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007736 // If lower 4G is not available, then we must use rip-relative addressing.
7737 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7738 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007739 }
Scott Michel91099d62009-02-17 22:15:04 +00007740
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007741 switch (AM.Scale) {
7742 case 0:
7743 case 1:
7744 case 2:
7745 case 4:
7746 case 8:
7747 // These scales always work.
7748 break;
7749 case 3:
7750 case 5:
7751 case 9:
7752 // These scales are formed with basereg+scalereg. Only accept if there is
7753 // no basereg yet.
7754 if (AM.HasBaseReg)
7755 return false;
7756 break;
7757 default: // Other stuff never works.
7758 return false;
7759 }
Scott Michel91099d62009-02-17 22:15:04 +00007760
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007761 return true;
7762}
7763
7764
Evan Cheng27a820a2007-10-26 01:56:11 +00007765bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandse92dee12010-02-15 16:12:20 +00007766 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng27a820a2007-10-26 01:56:11 +00007767 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00007768 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7769 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007770 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00007771 return false;
7772 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00007773}
7774
Owen Andersonac9de032009-08-10 22:56:29 +00007775bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands92c43912008-06-06 12:08:01 +00007776 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00007777 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00007778 unsigned NumBits1 = VT1.getSizeInBits();
7779 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007780 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00007781 return false;
7782 return Subtarget->is64Bit() || NumBits1 < 64;
7783}
Evan Cheng27a820a2007-10-26 01:56:11 +00007784
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007785bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohmanb044da32009-04-09 02:06:09 +00007786 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandse92dee12010-02-15 16:12:20 +00007787 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007788}
7789
Owen Andersonac9de032009-08-10 22:56:29 +00007790bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohmanb044da32009-04-09 02:06:09 +00007791 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007792 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007793}
7794
Owen Andersonac9de032009-08-10 22:56:29 +00007795bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng2f5d3a52009-05-28 00:35:15 +00007796 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007797 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng2f5d3a52009-05-28 00:35:15 +00007798}
7799
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007800/// isShuffleMaskLegal - Targets can use this to indicate that they only
7801/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7802/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7803/// are assumed to be legal.
7804bool
Eric Christopher3d82bbd2009-08-27 18:07:15 +00007805X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersonac9de032009-08-10 22:56:29 +00007806 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007807 // Only do shuffles on 128-bit vector types for now.
Nate Begeman543d2142009-04-27 18:41:29 +00007808 if (VT.getSizeInBits() == 64)
7809 return false;
7810
Nate Begeman080f8e22009-10-19 02:17:23 +00007811 // FIXME: pshufb, blends, shifts.
Nate Begeman543d2142009-04-27 18:41:29 +00007812 return (VT.getVectorNumElements() == 2 ||
7813 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7814 isMOVLMask(M, VT) ||
7815 isSHUFPMask(M, VT) ||
7816 isPSHUFDMask(M, VT) ||
7817 isPSHUFHWMask(M, VT) ||
7818 isPSHUFLWMask(M, VT) ||
Nate Begeman080f8e22009-10-19 02:17:23 +00007819 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman543d2142009-04-27 18:41:29 +00007820 isUNPCKLMask(M, VT) ||
7821 isUNPCKHMask(M, VT) ||
7822 isUNPCKL_v_undef_Mask(M, VT) ||
7823 isUNPCKH_v_undef_Mask(M, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007824}
7825
Dan Gohman48d5f062008-04-09 20:09:42 +00007826bool
Nate Begemane8f61cb2009-04-29 05:20:52 +00007827X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersonac9de032009-08-10 22:56:29 +00007828 EVT VT) const {
Nate Begeman543d2142009-04-27 18:41:29 +00007829 unsigned NumElts = VT.getVectorNumElements();
7830 // FIXME: This collection of masks seems suspect.
7831 if (NumElts == 2)
7832 return true;
7833 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7834 return (isMOVLMask(Mask, VT) ||
7835 isCommutedMOVLMask(Mask, VT, true) ||
7836 isSHUFPMask(Mask, VT) ||
7837 isCommutedSHUFPMask(Mask, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007838 }
7839 return false;
7840}
7841
7842//===----------------------------------------------------------------------===//
7843// X86 Scheduler Hooks
7844//===----------------------------------------------------------------------===//
7845
Mon P Wang078a62d2008-05-05 19:05:59 +00007846// private utility function
7847MachineBasicBlock *
7848X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7849 MachineBasicBlock *MBB,
7850 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007851 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00007852 unsigned LoadOpc,
7853 unsigned CXchgOpc,
7854 unsigned copyOpc,
7855 unsigned notOpc,
7856 unsigned EAXreg,
7857 TargetRegisterClass *RC,
Dan Gohman96d60922009-02-07 16:15:20 +00007858 bool invSrc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007859 // For the atomic bitwise operator, we generate
7860 // thisMBB:
7861 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007862 // ld t1 = [bitinstr.addr]
7863 // op t2 = t1, [bitinstr.val]
7864 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007865 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7866 // bz newMBB
7867 // fallthrough -->nextMBB
7868 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7869 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007870 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007871 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007872
Mon P Wang078a62d2008-05-05 19:05:59 +00007873 /// First build the CFG
7874 MachineFunction *F = MBB->getParent();
7875 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00007876 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7877 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7878 F->insert(MBBIter, newMBB);
7879 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007880
Mon P Wang078a62d2008-05-05 19:05:59 +00007881 // Move all successors to thisMBB to nextMBB
7882 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007883
Mon P Wang078a62d2008-05-05 19:05:59 +00007884 // Update thisMBB to fall through to newMBB
7885 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007886
Mon P Wang078a62d2008-05-05 19:05:59 +00007887 // newMBB jumps to itself and fall through to nextMBB
7888 newMBB->addSuccessor(nextMBB);
7889 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007890
Mon P Wang078a62d2008-05-05 19:05:59 +00007891 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007892 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00007893 "unexpected number of operands");
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007894 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00007895 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007896 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang078a62d2008-05-05 19:05:59 +00007897 int numArgs = bInstr->getNumOperands() - 1;
7898 for (int i=0; i < numArgs; ++i)
7899 argOpers[i] = &bInstr->getOperand(i+1);
7900
7901 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007902 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7903 int valArgIndx = lastAddrIndx + 1;
Scott Michel91099d62009-02-17 22:15:04 +00007904
Dale Johannesend20e4452008-08-19 18:47:28 +00007905 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007906 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007907 for (int i=0; i <= lastAddrIndx; ++i)
7908 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007909
Dale Johannesend20e4452008-08-19 18:47:28 +00007910 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007911 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007912 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007913 }
Scott Michel91099d62009-02-17 22:15:04 +00007914 else
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007915 tt = t1;
7916
Dale Johannesend20e4452008-08-19 18:47:28 +00007917 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007918 assert((argOpers[valArgIndx]->isReg() ||
7919 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00007920 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007921 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007922 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00007923 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007924 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007925 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00007926 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007927
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007928 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00007929 MIB.addReg(t1);
Scott Michel91099d62009-02-17 22:15:04 +00007930
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007931 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00007932 for (int i=0; i <= lastAddrIndx; ++i)
7933 (*MIB).addOperand(*argOpers[i]);
7934 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00007935 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00007936 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7937 bInstr->memoperands_end());
Mon P Wang50584a62008-07-17 04:54:06 +00007938
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007939 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesend20e4452008-08-19 18:47:28 +00007940 MIB.addReg(EAXreg);
Scott Michel91099d62009-02-17 22:15:04 +00007941
Mon P Wang078a62d2008-05-05 19:05:59 +00007942 // insert branch
Chris Lattnerb112c022010-02-11 19:25:55 +00007943 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007944
Dan Gohman221a4372008-07-07 23:14:23 +00007945 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007946 return nextMBB;
7947}
7948
Dale Johannesen44eb5372008-10-03 19:41:08 +00007949// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00007950MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00007951X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7952 MachineBasicBlock *MBB,
7953 unsigned regOpcL,
7954 unsigned regOpcH,
7955 unsigned immOpcL,
7956 unsigned immOpcH,
Dan Gohman96d60922009-02-07 16:15:20 +00007957 bool invSrc) const {
Dale Johannesenf160d802008-10-02 18:53:47 +00007958 // For the atomic bitwise operator, we generate
7959 // thisMBB (instructions are in pairs, except cmpxchg8b)
7960 // ld t1,t2 = [bitinstr.addr]
7961 // newMBB:
7962 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7963 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007964 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00007965 // mov ECX, EBX <- t5, t6
7966 // mov EAX, EDX <- t1, t2
7967 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7968 // mov t3, t4 <- EAX, EDX
7969 // bz newMBB
7970 // result in out1, out2
7971 // fallthrough -->nextMBB
7972
7973 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7974 const unsigned LoadOpc = X86::MOV32rm;
7975 const unsigned copyOpc = X86::MOV32rr;
7976 const unsigned NotOpc = X86::NOT32r;
7977 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7978 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7979 MachineFunction::iterator MBBIter = MBB;
7980 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007981
Dale Johannesenf160d802008-10-02 18:53:47 +00007982 /// First build the CFG
7983 MachineFunction *F = MBB->getParent();
7984 MachineBasicBlock *thisMBB = MBB;
7985 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7986 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7987 F->insert(MBBIter, newMBB);
7988 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007989
Dale Johannesenf160d802008-10-02 18:53:47 +00007990 // Move all successors to thisMBB to nextMBB
7991 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007992
Dale Johannesenf160d802008-10-02 18:53:47 +00007993 // Update thisMBB to fall through to newMBB
7994 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007995
Dale Johannesenf160d802008-10-02 18:53:47 +00007996 // newMBB jumps to itself and fall through to nextMBB
7997 newMBB->addSuccessor(nextMBB);
7998 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007999
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008000 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesenf160d802008-10-02 18:53:47 +00008001 // Insert instructions into newMBB based on incoming instruction
8002 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008003 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00008004 "unexpected number of operands");
Dale Johannesenf160d802008-10-02 18:53:47 +00008005 MachineOperand& dest1Oper = bInstr->getOperand(0);
8006 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008007 MachineOperand* argOpers[2 + X86AddrNumOperands];
8008 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesenf160d802008-10-02 18:53:47 +00008009 argOpers[i] = &bInstr->getOperand(i+2);
8010
Evan Cheng4460e1b2010-01-08 19:14:57 +00008011 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008012 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michel91099d62009-02-17 22:15:04 +00008013
Dale Johannesenf160d802008-10-02 18:53:47 +00008014 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008015 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesenf160d802008-10-02 18:53:47 +00008016 for (int i=0; i <= lastAddrIndx; ++i)
8017 (*MIB).addOperand(*argOpers[i]);
8018 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008019 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008020 // add 4 to displacement.
Rafael Espindolabca99f72009-04-08 21:14:34 +00008021 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesenf160d802008-10-02 18:53:47 +00008022 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008023 MachineOperand newOp3 = *(argOpers[3]);
8024 if (newOp3.isImm())
8025 newOp3.setImm(newOp3.getImm()+4);
8026 else
8027 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00008028 (*MIB).addOperand(newOp3);
Rafael Espindolabca99f72009-04-08 21:14:34 +00008029 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesenf160d802008-10-02 18:53:47 +00008030
8031 // t3/4 are defined later, at the bottom of the loop
8032 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8033 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008034 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00008035 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008036 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00008037 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8038
Evan Chengcdd58c32010-01-08 23:41:50 +00008039 // The subsequent operations should be using the destination registers of
8040 //the PHI instructions.
Scott Michel91099d62009-02-17 22:15:04 +00008041 if (invSrc) {
Evan Chengcdd58c32010-01-08 23:41:50 +00008042 t1 = F->getRegInfo().createVirtualRegister(RC);
8043 t2 = F->getRegInfo().createVirtualRegister(RC);
8044 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8045 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesenf160d802008-10-02 18:53:47 +00008046 } else {
Evan Chengcdd58c32010-01-08 23:41:50 +00008047 t1 = dest1Oper.getReg();
8048 t2 = dest2Oper.getReg();
Dale Johannesenf160d802008-10-02 18:53:47 +00008049 }
8050
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008051 int valArgIndx = lastAddrIndx + 1;
8052 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendlingc1946742009-05-30 01:09:53 +00008053 argOpers[valArgIndx]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00008054 "invalid operand");
8055 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8056 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008057 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008058 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesenf160d802008-10-02 18:53:47 +00008059 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008060 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008061 if (regOpcL != X86::MOV32rr)
Evan Chengcdd58c32010-01-08 23:41:50 +00008062 MIB.addReg(t1);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008063 (*MIB).addOperand(*argOpers[valArgIndx]);
8064 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendlingc1946742009-05-30 01:09:53 +00008065 argOpers[valArgIndx]->isReg());
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008066 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendlingc1946742009-05-30 01:09:53 +00008067 argOpers[valArgIndx]->isImm());
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008068 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008069 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesenf160d802008-10-02 18:53:47 +00008070 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008071 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008072 if (regOpcH != X86::MOV32rr)
Evan Chengcdd58c32010-01-08 23:41:50 +00008073 MIB.addReg(t2);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008074 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesenf160d802008-10-02 18:53:47 +00008075
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008076 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008077 MIB.addReg(t1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008078 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008079 MIB.addReg(t2);
8080
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008081 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008082 MIB.addReg(t5);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008083 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008084 MIB.addReg(t6);
Scott Michel91099d62009-02-17 22:15:04 +00008085
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008086 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesenf160d802008-10-02 18:53:47 +00008087 for (int i=0; i <= lastAddrIndx; ++i)
8088 (*MIB).addOperand(*argOpers[i]);
8089
8090 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008091 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8092 bInstr->memoperands_end());
Dale Johannesenf160d802008-10-02 18:53:47 +00008093
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008094 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesenf160d802008-10-02 18:53:47 +00008095 MIB.addReg(X86::EAX);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008096 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesenf160d802008-10-02 18:53:47 +00008097 MIB.addReg(X86::EDX);
Scott Michel91099d62009-02-17 22:15:04 +00008098
Dale Johannesenf160d802008-10-02 18:53:47 +00008099 // insert branch
Chris Lattnerb112c022010-02-11 19:25:55 +00008100 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesenf160d802008-10-02 18:53:47 +00008101
8102 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8103 return nextMBB;
8104}
8105
8106// private utility function
8107MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00008108X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8109 MachineBasicBlock *MBB,
Dan Gohman96d60922009-02-07 16:15:20 +00008110 unsigned cmovOpc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00008111 // For the atomic min/max operator, we generate
8112 // thisMBB:
8113 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00008114 // ld t1 = [min/max.addr]
Scott Michel91099d62009-02-17 22:15:04 +00008115 // mov t2 = [min/max.val]
Mon P Wang078a62d2008-05-05 19:05:59 +00008116 // cmp t1, t2
8117 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00008118 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00008119 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8120 // bz newMBB
8121 // fallthrough -->nextMBB
8122 //
8123 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8124 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00008125 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00008126 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00008127
Mon P Wang078a62d2008-05-05 19:05:59 +00008128 /// First build the CFG
8129 MachineFunction *F = MBB->getParent();
8130 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00008131 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8132 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8133 F->insert(MBBIter, newMBB);
8134 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008135
Dan Gohman34228bf2009-08-15 01:38:56 +00008136 // Move all successors of thisMBB to nextMBB
Mon P Wang078a62d2008-05-05 19:05:59 +00008137 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008138
Mon P Wang078a62d2008-05-05 19:05:59 +00008139 // Update thisMBB to fall through to newMBB
8140 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008141
Mon P Wang078a62d2008-05-05 19:05:59 +00008142 // newMBB jumps to newMBB and fall through to nextMBB
8143 newMBB->addSuccessor(nextMBB);
8144 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008145
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008146 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00008147 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008148 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00008149 "unexpected number of operands");
Mon P Wang078a62d2008-05-05 19:05:59 +00008150 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008151 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang078a62d2008-05-05 19:05:59 +00008152 int numArgs = mInstr->getNumOperands() - 1;
8153 for (int i=0; i < numArgs; ++i)
8154 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michel91099d62009-02-17 22:15:04 +00008155
Mon P Wang078a62d2008-05-05 19:05:59 +00008156 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008157 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8158 int valArgIndx = lastAddrIndx + 1;
Scott Michel91099d62009-02-17 22:15:04 +00008159
Mon P Wang318b0372008-05-05 22:56:23 +00008160 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008161 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00008162 for (int i=0; i <= lastAddrIndx; ++i)
8163 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00008164
Mon P Wang078a62d2008-05-05 19:05:59 +00008165 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008166 assert((argOpers[valArgIndx]->isReg() ||
8167 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00008168 "invalid operand");
Scott Michel91099d62009-02-17 22:15:04 +00008169
8170 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008171 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008172 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michel91099d62009-02-17 22:15:04 +00008173 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008174 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00008175 (*MIB).addOperand(*argOpers[valArgIndx]);
8176
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008177 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wang318b0372008-05-05 22:56:23 +00008178 MIB.addReg(t1);
8179
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008180 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang078a62d2008-05-05 19:05:59 +00008181 MIB.addReg(t1);
8182 MIB.addReg(t2);
8183
8184 // Generate movc
8185 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008186 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang078a62d2008-05-05 19:05:59 +00008187 MIB.addReg(t2);
8188 MIB.addReg(t1);
8189
8190 // Cmp and exchange if none has modified the memory location
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008191 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang078a62d2008-05-05 19:05:59 +00008192 for (int i=0; i <= lastAddrIndx; ++i)
8193 (*MIB).addOperand(*argOpers[i]);
8194 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00008195 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008196 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8197 mInstr->memoperands_end());
Scott Michel91099d62009-02-17 22:15:04 +00008198
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008199 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang078a62d2008-05-05 19:05:59 +00008200 MIB.addReg(X86::EAX);
Scott Michel91099d62009-02-17 22:15:04 +00008201
Mon P Wang078a62d2008-05-05 19:05:59 +00008202 // insert branch
Chris Lattnerb112c022010-02-11 19:25:55 +00008203 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00008204
Dan Gohman221a4372008-07-07 23:14:23 +00008205 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00008206 return nextMBB;
8207}
8208
Eric Christopher20391ca62009-08-27 18:08:16 +00008209// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8210// all of this code can be replaced with that in the .td file.
Dan Gohman34228bf2009-08-15 01:38:56 +00008211MachineBasicBlock *
Eric Christopher22a39402009-08-18 22:50:32 +00008212X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008213 unsigned numArgs, bool memArg) const {
Eric Christopher22a39402009-08-18 22:50:32 +00008214
8215 MachineFunction *F = BB->getParent();
8216 DebugLoc dl = MI->getDebugLoc();
8217 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8218
8219 unsigned Opc;
Evan Cheng5f3a5402009-09-19 09:51:03 +00008220 if (memArg)
8221 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8222 else
8223 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopher22a39402009-08-18 22:50:32 +00008224
8225 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8226
8227 for (unsigned i = 0; i < numArgs; ++i) {
8228 MachineOperand &Op = MI->getOperand(i+1);
8229
8230 if (!(Op.isReg() && Op.isImplicit()))
8231 MIB.addOperand(Op);
8232 }
8233
8234 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8235 .addReg(X86::XMM0);
8236
8237 F->DeleteMachineInstr(MI);
8238
8239 return BB;
8240}
8241
8242MachineBasicBlock *
Dan Gohman34228bf2009-08-15 01:38:56 +00008243X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8244 MachineInstr *MI,
8245 MachineBasicBlock *MBB) const {
8246 // Emit code to save XMM registers to the stack. The ABI says that the
8247 // number of registers to save is given in %al, so it's theoretically
8248 // possible to do an indirect jump trick to avoid saving all of them,
8249 // however this code takes a simpler approach and just executes all
8250 // of the stores if %al is non-zero. It's less code, and it's probably
8251 // easier on the hardware branch predictor, and stores aren't all that
8252 // expensive anyway.
8253
8254 // Create the new basic blocks. One block contains all the XMM stores,
8255 // and one block is the final destination regardless of whether any
8256 // stores were performed.
8257 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8258 MachineFunction *F = MBB->getParent();
8259 MachineFunction::iterator MBBIter = MBB;
8260 ++MBBIter;
8261 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8262 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8263 F->insert(MBBIter, XMMSaveMBB);
8264 F->insert(MBBIter, EndMBB);
8265
8266 // Set up the CFG.
8267 // Move any original successors of MBB to the end block.
8268 EndMBB->transferSuccessors(MBB);
8269 // The original block will now fall through to the XMM save block.
8270 MBB->addSuccessor(XMMSaveMBB);
8271 // The XMMSaveMBB will fall through to the end block.
8272 XMMSaveMBB->addSuccessor(EndMBB);
8273
8274 // Now add the instructions.
8275 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8276 DebugLoc DL = MI->getDebugLoc();
8277
8278 unsigned CountReg = MI->getOperand(0).getReg();
8279 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8280 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8281
8282 if (!Subtarget->isTargetWin64()) {
8283 // If %al is 0, branch around the XMM save block.
8284 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerb112c022010-02-11 19:25:55 +00008285 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohman34228bf2009-08-15 01:38:56 +00008286 MBB->addSuccessor(EndMBB);
8287 }
8288
8289 // In the XMM save block, save all the XMM argument registers.
8290 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8291 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008292 MachineMemOperand *MMO =
Evan Cheng174e2cf2009-10-18 18:16:27 +00008293 F->getMachineMemOperand(
8294 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8295 MachineMemOperand::MOStore, Offset,
8296 /*Size=*/16, /*Align=*/16);
Dan Gohman34228bf2009-08-15 01:38:56 +00008297 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8298 .addFrameIndex(RegSaveFrameIndex)
8299 .addImm(/*Scale=*/1)
8300 .addReg(/*IndexReg=*/0)
8301 .addImm(/*Disp=*/Offset)
8302 .addReg(/*Segment=*/0)
8303 .addReg(MI->getOperand(i).getReg())
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008304 .addMemOperand(MMO);
Dan Gohman34228bf2009-08-15 01:38:56 +00008305 }
8306
8307 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8308
8309 return EndMBB;
8310}
Mon P Wang078a62d2008-05-05 19:05:59 +00008311
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008312MachineBasicBlock *
Chris Lattner84a67202009-09-02 05:57:00 +00008313X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Cheng5f3a5402009-09-19 09:51:03 +00008314 MachineBasicBlock *BB,
8315 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner84a67202009-09-02 05:57:00 +00008316 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8317 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008318
Chris Lattner84a67202009-09-02 05:57:00 +00008319 // To "insert" a SELECT_CC instruction, we actually have to insert the
8320 // diamond control-flow pattern. The incoming instruction knows the
8321 // destination vreg to set, the condition code register to branch on, the
8322 // true/false values to select between, and a branch opcode to use.
8323 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8324 MachineFunction::iterator It = BB;
8325 ++It;
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008326
Chris Lattner84a67202009-09-02 05:57:00 +00008327 // thisMBB:
8328 // ...
8329 // TrueVal = ...
8330 // cmpTY ccX, r1, r2
8331 // bCC copy1MBB
8332 // fallthrough --> copy0MBB
8333 MachineBasicBlock *thisMBB = BB;
8334 MachineFunction *F = BB->getParent();
8335 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8336 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8337 unsigned Opc =
8338 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8339 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8340 F->insert(It, copy0MBB);
8341 F->insert(It, sinkMBB);
Evan Cheng5f3a5402009-09-19 09:51:03 +00008342 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner84a67202009-09-02 05:57:00 +00008343 // block to the new block which will contain the Phi node for the select.
Evan Cheng5f3a5402009-09-19 09:51:03 +00008344 // Also inform sdisel of the edge changes.
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008345 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Cheng5f3a5402009-09-19 09:51:03 +00008346 E = BB->succ_end(); I != E; ++I) {
8347 EM->insert(std::make_pair(*I, sinkMBB));
8348 sinkMBB->addSuccessor(*I);
8349 }
8350 // Next, remove all successors of the current block, and add the true
8351 // and fallthrough blocks as its successors.
8352 while (!BB->succ_empty())
8353 BB->removeSuccessor(BB->succ_begin());
Chris Lattner84a67202009-09-02 05:57:00 +00008354 // Add the true and fallthrough blocks as its successors.
8355 BB->addSuccessor(copy0MBB);
8356 BB->addSuccessor(sinkMBB);
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008357
Chris Lattner84a67202009-09-02 05:57:00 +00008358 // copy0MBB:
8359 // %FalseValue = ...
8360 // # fallthrough to sinkMBB
8361 BB = copy0MBB;
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008362
Chris Lattner84a67202009-09-02 05:57:00 +00008363 // Update machine-CFG edges
8364 BB->addSuccessor(sinkMBB);
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008365
Chris Lattner84a67202009-09-02 05:57:00 +00008366 // sinkMBB:
8367 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8368 // ...
8369 BB = sinkMBB;
8370 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8371 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8372 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8373
8374 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8375 return BB;
8376}
8377
8378
8379MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00008380X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengd7dc9832009-09-18 21:02:19 +00008381 MachineBasicBlock *BB,
8382 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008383 switch (MI->getOpcode()) {
8384 default: assert(false && "Unexpected instr type to insert");
Dan Gohman29b998f2009-08-27 00:14:12 +00008385 case X86::CMOV_GR8:
Mon P Wang83edba52008-12-12 01:25:51 +00008386 case X86::CMOV_V1I64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008387 case X86::CMOV_FR32:
8388 case X86::CMOV_FR64:
8389 case X86::CMOV_V4F32:
8390 case X86::CMOV_V2F64:
Chris Lattner84a67202009-09-02 05:57:00 +00008391 case X86::CMOV_V2I64:
Evan Cheng5f3a5402009-09-19 09:51:03 +00008392 return EmitLoweredSelect(MI, BB, EM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008393
8394 case X86::FP32_TO_INT16_IN_MEM:
8395 case X86::FP32_TO_INT32_IN_MEM:
8396 case X86::FP32_TO_INT64_IN_MEM:
8397 case X86::FP64_TO_INT16_IN_MEM:
8398 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00008399 case X86::FP64_TO_INT64_IN_MEM:
8400 case X86::FP80_TO_INT16_IN_MEM:
8401 case X86::FP80_TO_INT32_IN_MEM:
8402 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner84a67202009-09-02 05:57:00 +00008403 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8404 DebugLoc DL = MI->getDebugLoc();
8405
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008406 // Change the floating point control register to use "round towards zero"
8407 // mode when truncating to an integer value.
8408 MachineFunction *F = BB->getParent();
David Greene6424ab92009-11-12 20:49:22 +00008409 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner84a67202009-09-02 05:57:00 +00008410 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008411
8412 // Load the old value of the high byte of the control word...
8413 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00008414 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner84a67202009-09-02 05:57:00 +00008415 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008416 CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008417
8418 // Set the high part to be round to zero...
Chris Lattner84a67202009-09-02 05:57:00 +00008419 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008420 .addImm(0xC7F);
8421
8422 // Reload the modified control word now...
Chris Lattner84a67202009-09-02 05:57:00 +00008423 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008424
8425 // Restore the memory image of control word to original value
Chris Lattner84a67202009-09-02 05:57:00 +00008426 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008427 .addReg(OldCW);
8428
8429 // Get the X86 opcode to use.
8430 unsigned Opc;
8431 switch (MI->getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00008432 default: llvm_unreachable("illegal opcode!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008433 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8434 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8435 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8436 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8437 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8438 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00008439 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8440 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8441 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008442 }
8443
8444 X86AddressMode AM;
8445 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008446 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008447 AM.BaseType = X86AddressMode::RegBase;
8448 AM.Base.Reg = Op.getReg();
8449 } else {
8450 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00008451 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008452 }
8453 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008454 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008455 AM.Scale = Op.getImm();
8456 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008457 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008458 AM.IndexReg = Op.getImm();
8459 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008460 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008461 AM.GV = Op.getGlobal();
8462 } else {
8463 AM.Disp = Op.getImm();
8464 }
Chris Lattner84a67202009-09-02 05:57:00 +00008465 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindolafee9c0f2009-04-08 08:09:33 +00008466 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008467
8468 // Reload the original control word now.
Chris Lattner84a67202009-09-02 05:57:00 +00008469 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008470
Dan Gohman221a4372008-07-07 23:14:23 +00008471 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008472 return BB;
8473 }
Eric Christopher22a39402009-08-18 22:50:32 +00008474 // String/text processing lowering.
8475 case X86::PCMPISTRM128REG:
8476 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8477 case X86::PCMPISTRM128MEM:
8478 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8479 case X86::PCMPESTRM128REG:
8480 return EmitPCMP(MI, BB, 5, false /* in mem */);
8481 case X86::PCMPESTRM128MEM:
8482 return EmitPCMP(MI, BB, 5, true /* in mem */);
8483
8484 // Atomic Lowering.
Mon P Wang078a62d2008-05-05 19:05:59 +00008485 case X86::ATOMAND32:
8486 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michel91099d62009-02-17 22:15:04 +00008487 X86::AND32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008488 X86::LCMPXCHG32, X86::MOV32rr,
8489 X86::NOT32r, X86::EAX,
8490 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00008491 case X86::ATOMOR32:
Scott Michel91099d62009-02-17 22:15:04 +00008492 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8493 X86::OR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008494 X86::LCMPXCHG32, X86::MOV32rr,
8495 X86::NOT32r, X86::EAX,
8496 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00008497 case X86::ATOMXOR32:
8498 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michel91099d62009-02-17 22:15:04 +00008499 X86::XOR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008500 X86::LCMPXCHG32, X86::MOV32rr,
8501 X86::NOT32r, X86::EAX,
8502 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008503 case X86::ATOMNAND32:
8504 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008505 X86::AND32ri, X86::MOV32rm,
8506 X86::LCMPXCHG32, X86::MOV32rr,
8507 X86::NOT32r, X86::EAX,
8508 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00008509 case X86::ATOMMIN32:
8510 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8511 case X86::ATOMMAX32:
8512 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8513 case X86::ATOMUMIN32:
8514 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8515 case X86::ATOMUMAX32:
8516 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00008517
8518 case X86::ATOMAND16:
8519 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8520 X86::AND16ri, X86::MOV16rm,
8521 X86::LCMPXCHG16, X86::MOV16rr,
8522 X86::NOT16r, X86::AX,
8523 X86::GR16RegisterClass);
8524 case X86::ATOMOR16:
Scott Michel91099d62009-02-17 22:15:04 +00008525 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008526 X86::OR16ri, X86::MOV16rm,
8527 X86::LCMPXCHG16, X86::MOV16rr,
8528 X86::NOT16r, X86::AX,
8529 X86::GR16RegisterClass);
8530 case X86::ATOMXOR16:
8531 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8532 X86::XOR16ri, X86::MOV16rm,
8533 X86::LCMPXCHG16, X86::MOV16rr,
8534 X86::NOT16r, X86::AX,
8535 X86::GR16RegisterClass);
8536 case X86::ATOMNAND16:
8537 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8538 X86::AND16ri, X86::MOV16rm,
8539 X86::LCMPXCHG16, X86::MOV16rr,
8540 X86::NOT16r, X86::AX,
8541 X86::GR16RegisterClass, true);
8542 case X86::ATOMMIN16:
8543 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8544 case X86::ATOMMAX16:
8545 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8546 case X86::ATOMUMIN16:
8547 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8548 case X86::ATOMUMAX16:
8549 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8550
8551 case X86::ATOMAND8:
8552 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8553 X86::AND8ri, X86::MOV8rm,
8554 X86::LCMPXCHG8, X86::MOV8rr,
8555 X86::NOT8r, X86::AL,
8556 X86::GR8RegisterClass);
8557 case X86::ATOMOR8:
Scott Michel91099d62009-02-17 22:15:04 +00008558 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008559 X86::OR8ri, X86::MOV8rm,
8560 X86::LCMPXCHG8, X86::MOV8rr,
8561 X86::NOT8r, X86::AL,
8562 X86::GR8RegisterClass);
8563 case X86::ATOMXOR8:
8564 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8565 X86::XOR8ri, X86::MOV8rm,
8566 X86::LCMPXCHG8, X86::MOV8rr,
8567 X86::NOT8r, X86::AL,
8568 X86::GR8RegisterClass);
8569 case X86::ATOMNAND8:
8570 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8571 X86::AND8ri, X86::MOV8rm,
8572 X86::LCMPXCHG8, X86::MOV8rr,
8573 X86::NOT8r, X86::AL,
8574 X86::GR8RegisterClass, true);
8575 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00008576 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008577 case X86::ATOMAND64:
8578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michel91099d62009-02-17 22:15:04 +00008579 X86::AND64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008580 X86::LCMPXCHG64, X86::MOV64rr,
8581 X86::NOT64r, X86::RAX,
8582 X86::GR64RegisterClass);
8583 case X86::ATOMOR64:
Scott Michel91099d62009-02-17 22:15:04 +00008584 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8585 X86::OR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008586 X86::LCMPXCHG64, X86::MOV64rr,
8587 X86::NOT64r, X86::RAX,
8588 X86::GR64RegisterClass);
8589 case X86::ATOMXOR64:
8590 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michel91099d62009-02-17 22:15:04 +00008591 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008592 X86::LCMPXCHG64, X86::MOV64rr,
8593 X86::NOT64r, X86::RAX,
8594 X86::GR64RegisterClass);
8595 case X86::ATOMNAND64:
8596 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8597 X86::AND64ri32, X86::MOV64rm,
8598 X86::LCMPXCHG64, X86::MOV64rr,
8599 X86::NOT64r, X86::RAX,
8600 X86::GR64RegisterClass, true);
8601 case X86::ATOMMIN64:
8602 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8603 case X86::ATOMMAX64:
8604 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8605 case X86::ATOMUMIN64:
8606 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8607 case X86::ATOMUMAX64:
8608 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00008609
8610 // This group does 64-bit operations on a 32-bit host.
8611 case X86::ATOMAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00008612 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008613 X86::AND32rr, X86::AND32rr,
8614 X86::AND32ri, X86::AND32ri,
8615 false);
8616 case X86::ATOMOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00008617 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008618 X86::OR32rr, X86::OR32rr,
8619 X86::OR32ri, X86::OR32ri,
8620 false);
8621 case X86::ATOMXOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00008622 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008623 X86::XOR32rr, X86::XOR32rr,
8624 X86::XOR32ri, X86::XOR32ri,
8625 false);
8626 case X86::ATOMNAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00008627 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008628 X86::AND32rr, X86::AND32rr,
8629 X86::AND32ri, X86::AND32ri,
8630 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00008631 case X86::ATOMADD6432:
Scott Michel91099d62009-02-17 22:15:04 +00008632 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008633 X86::ADD32rr, X86::ADC32rr,
8634 X86::ADD32ri, X86::ADC32ri,
8635 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00008636 case X86::ATOMSUB6432:
Scott Michel91099d62009-02-17 22:15:04 +00008637 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008638 X86::SUB32rr, X86::SBB32rr,
8639 X86::SUB32ri, X86::SBB32ri,
8640 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008641 case X86::ATOMSWAP6432:
Scott Michel91099d62009-02-17 22:15:04 +00008642 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008643 X86::MOV32rr, X86::MOV32rr,
8644 X86::MOV32ri, X86::MOV32ri,
8645 false);
Dan Gohman34228bf2009-08-15 01:38:56 +00008646 case X86::VASTART_SAVE_XMM_REGS:
8647 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008648 }
8649}
8650
8651//===----------------------------------------------------------------------===//
8652// X86 Optimization Hooks
8653//===----------------------------------------------------------------------===//
8654
Dan Gohman8181bd12008-07-27 21:46:04 +00008655void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00008656 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00008657 APInt &KnownZero,
8658 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008659 const SelectionDAG &DAG,
8660 unsigned Depth) const {
8661 unsigned Opc = Op.getOpcode();
8662 assert((Opc >= ISD::BUILTIN_OP_END ||
8663 Opc == ISD::INTRINSIC_WO_CHAIN ||
8664 Opc == ISD::INTRINSIC_W_CHAIN ||
8665 Opc == ISD::INTRINSIC_VOID) &&
8666 "Should use MaskedValueIsZero if you don't know whether Op"
8667 " is a target node!");
8668
Dan Gohman1d79e432008-02-13 23:07:24 +00008669 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008670 switch (Opc) {
8671 default: break;
Evan Cheng8e9b21c2009-02-02 09:15:04 +00008672 case X86ISD::ADD:
8673 case X86ISD::SUB:
8674 case X86ISD::SMUL:
8675 case X86ISD::UMUL:
Dan Gohman99a12192009-03-04 19:44:21 +00008676 case X86ISD::INC:
8677 case X86ISD::DEC:
Dan Gohman12e03292009-09-18 19:59:53 +00008678 case X86ISD::OR:
8679 case X86ISD::XOR:
8680 case X86ISD::AND:
Evan Cheng8e9b21c2009-02-02 09:15:04 +00008681 // These nodes' second result is a boolean.
8682 if (Op.getResNo() == 0)
8683 break;
8684 // Fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008685 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00008686 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8687 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008688 break;
8689 }
8690}
8691
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008692/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00008693/// node is a GlobalAddress + offset.
8694bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8695 GlobalValue* &GA, int64_t &Offset) const{
8696 if (N->getOpcode() == X86ISD::Wrapper) {
8697 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008698 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00008699 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008700 return true;
8701 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008702 }
Evan Chengef7be082008-05-12 19:56:52 +00008703 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008704}
8705
Nate Begeman543d2142009-04-27 18:41:29 +00008706static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman3bab1f72009-09-23 21:02:20 +00008707 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008708 unsigned &LastLoadedElt,
Evan Chengef7be082008-05-12 19:56:52 +00008709 SelectionDAG &DAG, MachineFrameInfo *MFI,
8710 const TargetLowering &TLI) {
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008711 LDBase = NULL;
Anton Korobeynikova99a2862009-06-09 23:00:39 +00008712 LastLoadedElt = -1U;
Evan Cheng40ee6e52008-05-08 00:57:18 +00008713 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00008714 if (N->getMaskElt(i) < 0) {
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008715 if (!LDBase)
Evan Cheng40ee6e52008-05-08 00:57:18 +00008716 return false;
8717 continue;
8718 }
8719
Dan Gohman8181bd12008-07-27 21:46:04 +00008720 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00008721 if (!Elt.getNode() ||
8722 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00008723 return false;
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008724 if (!LDBase) {
8725 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng92ee6822008-05-10 06:46:49 +00008726 return false;
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008727 LDBase = cast<LoadSDNode>(Elt.getNode());
8728 LastLoadedElt = i;
Evan Cheng40ee6e52008-05-08 00:57:18 +00008729 continue;
8730 }
8731 if (Elt.getOpcode() == ISD::UNDEF)
8732 continue;
8733
Nate Begeman65e80032009-06-05 21:37:30 +00008734 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng1a029cb2009-12-09 01:36:00 +00008735 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng40ee6e52008-05-08 00:57:18 +00008736 return false;
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008737 LastLoadedElt = i;
Evan Cheng40ee6e52008-05-08 00:57:18 +00008738 }
8739 return true;
8740}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008741
8742/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8743/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8744/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang6e30ad02009-04-03 02:43:30 +00008745/// order. In the case of v2i64, it will see if it can rewrite the
8746/// shuffle to be an appropriate build vector so it can take advantage of
8747// performBuildVectorCombine.
Dan Gohman8181bd12008-07-27 21:46:04 +00008748static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman543d2142009-04-27 18:41:29 +00008749 const TargetLowering &TLI) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008750 DebugLoc dl = N->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00008751 EVT VT = N->getValueType(0);
Dan Gohman3bab1f72009-09-23 21:02:20 +00008752 EVT EltVT = VT.getVectorElementType();
Nate Begeman543d2142009-04-27 18:41:29 +00008753 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8754 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang6e30ad02009-04-03 02:43:30 +00008755
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008756 if (VT.getSizeInBits() != 128)
8757 return SDValue();
8758
Mon P Wang6e30ad02009-04-03 02:43:30 +00008759 // Try to combine a vector_shuffle into a 128-bit load.
8760 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008761 LoadSDNode *LD = NULL;
8762 unsigned LastLoadedElt;
Dan Gohman3bab1f72009-09-23 21:02:20 +00008763 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008764 MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00008765 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008766
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008767 if (LastLoadedElt == NumElems - 1) {
Evan Cheng76ebe862009-12-09 01:53:58 +00008768 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008769 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8770 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene25160362010-02-15 16:53:33 +00008771 LD->isVolatile(), LD->isNonTemporal(), 0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008772 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michel91099d62009-02-17 22:15:04 +00008773 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene25160362010-02-15 16:53:33 +00008774 LD->isVolatile(), LD->isNonTemporal(),
8775 LD->getAlignment());
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008776 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00008777 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begeman65e80032009-06-05 21:37:30 +00008778 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8779 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begeman65e80032009-06-05 21:37:30 +00008780 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8781 }
8782 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00008783}
Evan Chenge9b9c672008-05-09 21:53:03 +00008784
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008785/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008786static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner472f1d52009-03-11 05:48:52 +00008787 const X86Subtarget *Subtarget) {
8788 DebugLoc DL = N->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00008789 SDValue Cond = N->getOperand(0);
Chris Lattner472f1d52009-03-11 05:48:52 +00008790 // Get the LHS/RHS of the select.
8791 SDValue LHS = N->getOperand(1);
8792 SDValue RHS = N->getOperand(2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008793
Dan Gohman19488552009-09-21 18:03:22 +00008794 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8795 // instructions have the peculiarity that if either operand is a NaN,
8796 // they chose what we call the RHS operand (and as such are not symmetric).
8797 // It happens that this matches the semantics of the common C idiom
8798 // x<y?x:y and related forms, so we can recognize these cases.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008799 if (Subtarget->hasSSE2() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00008800 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner472f1d52009-03-11 05:48:52 +00008801 Cond.getOpcode() == ISD::SETCC) {
8802 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008803
Chris Lattner472f1d52009-03-11 05:48:52 +00008804 unsigned Opcode = 0;
Dan Gohman19488552009-09-21 18:03:22 +00008805 // Check for x CC y ? x : y.
Chris Lattner472f1d52009-03-11 05:48:52 +00008806 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8807 switch (CC) {
8808 default: break;
Dan Gohman19488552009-09-21 18:03:22 +00008809 case ISD::SETULT:
8810 // This can be a min if we can prove that at least one of the operands
8811 // is not a nan.
8812 if (!FiniteOnlyFPMath()) {
8813 if (DAG.isKnownNeverNaN(RHS)) {
8814 // Put the potential NaN in the RHS so that SSE will preserve it.
8815 std::swap(LHS, RHS);
8816 } else if (!DAG.isKnownNeverNaN(LHS))
8817 break;
8818 }
8819 Opcode = X86ISD::FMIN;
8820 break;
8821 case ISD::SETOLE:
8822 // This can be a min if we can prove that at least one of the operands
8823 // is not a nan.
8824 if (!FiniteOnlyFPMath()) {
8825 if (DAG.isKnownNeverNaN(LHS)) {
8826 // Put the potential NaN in the RHS so that SSE will preserve it.
8827 std::swap(LHS, RHS);
8828 } else if (!DAG.isKnownNeverNaN(RHS))
8829 break;
8830 }
8831 Opcode = X86ISD::FMIN;
8832 break;
Chris Lattner472f1d52009-03-11 05:48:52 +00008833 case ISD::SETULE:
Dan Gohman19488552009-09-21 18:03:22 +00008834 // This can be a min, but if either operand is a NaN we need it to
8835 // preserve the original LHS.
8836 std::swap(LHS, RHS);
8837 case ISD::SETOLT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008838 case ISD::SETLT:
Dan Gohman19488552009-09-21 18:03:22 +00008839 case ISD::SETLE:
Chris Lattner472f1d52009-03-11 05:48:52 +00008840 Opcode = X86ISD::FMIN;
8841 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008842
Dan Gohman19488552009-09-21 18:03:22 +00008843 case ISD::SETOGE:
8844 // This can be a max if we can prove that at least one of the operands
8845 // is not a nan.
8846 if (!FiniteOnlyFPMath()) {
8847 if (DAG.isKnownNeverNaN(LHS)) {
8848 // Put the potential NaN in the RHS so that SSE will preserve it.
8849 std::swap(LHS, RHS);
8850 } else if (!DAG.isKnownNeverNaN(RHS))
8851 break;
8852 }
8853 Opcode = X86ISD::FMAX;
8854 break;
Chris Lattner472f1d52009-03-11 05:48:52 +00008855 case ISD::SETUGT:
Dan Gohman19488552009-09-21 18:03:22 +00008856 // This can be a max if we can prove that at least one of the operands
8857 // is not a nan.
8858 if (!FiniteOnlyFPMath()) {
8859 if (DAG.isKnownNeverNaN(RHS)) {
8860 // Put the potential NaN in the RHS so that SSE will preserve it.
8861 std::swap(LHS, RHS);
8862 } else if (!DAG.isKnownNeverNaN(LHS))
8863 break;
8864 }
8865 Opcode = X86ISD::FMAX;
8866 break;
8867 case ISD::SETUGE:
8868 // This can be a max, but if either operand is a NaN we need it to
8869 // preserve the original LHS.
8870 std::swap(LHS, RHS);
8871 case ISD::SETOGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008872 case ISD::SETGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008873 case ISD::SETGE:
8874 Opcode = X86ISD::FMAX;
8875 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008876 }
Dan Gohman19488552009-09-21 18:03:22 +00008877 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner472f1d52009-03-11 05:48:52 +00008878 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8879 switch (CC) {
8880 default: break;
Dan Gohman19488552009-09-21 18:03:22 +00008881 case ISD::SETOGE:
8882 // This can be a min if we can prove that at least one of the operands
8883 // is not a nan.
8884 if (!FiniteOnlyFPMath()) {
8885 if (DAG.isKnownNeverNaN(RHS)) {
8886 // Put the potential NaN in the RHS so that SSE will preserve it.
8887 std::swap(LHS, RHS);
8888 } else if (!DAG.isKnownNeverNaN(LHS))
8889 break;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00008890 }
Dan Gohman19488552009-09-21 18:03:22 +00008891 Opcode = X86ISD::FMIN;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00008892 break;
Dan Gohman19488552009-09-21 18:03:22 +00008893 case ISD::SETUGT:
8894 // This can be a min if we can prove that at least one of the operands
8895 // is not a nan.
8896 if (!FiniteOnlyFPMath()) {
8897 if (DAG.isKnownNeverNaN(LHS)) {
8898 // Put the potential NaN in the RHS so that SSE will preserve it.
8899 std::swap(LHS, RHS);
8900 } else if (!DAG.isKnownNeverNaN(RHS))
8901 break;
8902 }
8903 Opcode = X86ISD::FMIN;
8904 break;
8905 case ISD::SETUGE:
8906 // This can be a min, but if either operand is a NaN we need it to
8907 // preserve the original LHS.
8908 std::swap(LHS, RHS);
8909 case ISD::SETOGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008910 case ISD::SETGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008911 case ISD::SETGE:
8912 Opcode = X86ISD::FMIN;
8913 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008914
Dan Gohman19488552009-09-21 18:03:22 +00008915 case ISD::SETULT:
8916 // This can be a max if we can prove that at least one of the operands
8917 // is not a nan.
8918 if (!FiniteOnlyFPMath()) {
8919 if (DAG.isKnownNeverNaN(LHS)) {
8920 // Put the potential NaN in the RHS so that SSE will preserve it.
8921 std::swap(LHS, RHS);
8922 } else if (!DAG.isKnownNeverNaN(RHS))
8923 break;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00008924 }
Dan Gohman19488552009-09-21 18:03:22 +00008925 Opcode = X86ISD::FMAX;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00008926 break;
Dan Gohman19488552009-09-21 18:03:22 +00008927 case ISD::SETOLE:
8928 // This can be a max if we can prove that at least one of the operands
8929 // is not a nan.
8930 if (!FiniteOnlyFPMath()) {
8931 if (DAG.isKnownNeverNaN(RHS)) {
8932 // Put the potential NaN in the RHS so that SSE will preserve it.
8933 std::swap(LHS, RHS);
8934 } else if (!DAG.isKnownNeverNaN(LHS))
8935 break;
8936 }
8937 Opcode = X86ISD::FMAX;
8938 break;
8939 case ISD::SETULE:
8940 // This can be a max, but if either operand is a NaN we need it to
8941 // preserve the original LHS.
8942 std::swap(LHS, RHS);
8943 case ISD::SETOLT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008944 case ISD::SETLT:
Dan Gohman19488552009-09-21 18:03:22 +00008945 case ISD::SETLE:
Chris Lattner472f1d52009-03-11 05:48:52 +00008946 Opcode = X86ISD::FMAX;
8947 break;
8948 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008949 }
8950
Chris Lattner472f1d52009-03-11 05:48:52 +00008951 if (Opcode)
8952 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008953 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008954
Chris Lattnere4577dc2009-03-12 06:52:53 +00008955 // If this is a select between two integer constants, try to do some
8956 // optimizations.
Chris Lattnera054e842009-03-13 05:53:31 +00008957 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8958 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnere4577dc2009-03-12 06:52:53 +00008959 // Don't do this for crazy integer types.
8960 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8961 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnera054e842009-03-13 05:53:31 +00008962 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnere4577dc2009-03-12 06:52:53 +00008963 bool NeedsCondInvert = false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008964
Chris Lattnera054e842009-03-13 05:53:31 +00008965 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnere4577dc2009-03-12 06:52:53 +00008966 // Efficiently invertible.
8967 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8968 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8969 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8970 NeedsCondInvert = true;
Chris Lattnera054e842009-03-13 05:53:31 +00008971 std::swap(TrueC, FalseC);
Chris Lattnere4577dc2009-03-12 06:52:53 +00008972 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008973
Chris Lattnere4577dc2009-03-12 06:52:53 +00008974 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnera054e842009-03-13 05:53:31 +00008975 if (FalseC->getAPIntValue() == 0 &&
8976 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnere4577dc2009-03-12 06:52:53 +00008977 if (NeedsCondInvert) // Invert the condition if needed.
8978 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8979 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008980
Chris Lattnere4577dc2009-03-12 06:52:53 +00008981 // Zero extend the condition if needed.
8982 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008983
Chris Lattnera054e842009-03-13 05:53:31 +00008984 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnere4577dc2009-03-12 06:52:53 +00008985 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00008986 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnere4577dc2009-03-12 06:52:53 +00008987 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008988
Chris Lattner938d6652009-03-13 05:22:11 +00008989 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnera054e842009-03-13 05:53:31 +00008990 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner938d6652009-03-13 05:22:11 +00008991 if (NeedsCondInvert) // Invert the condition if needed.
8992 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8993 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008994
Chris Lattner938d6652009-03-13 05:22:11 +00008995 // Zero extend the condition if needed.
Chris Lattnera054e842009-03-13 05:53:31 +00008996 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8997 FalseC->getValueType(0), Cond);
Chris Lattner938d6652009-03-13 05:22:11 +00008998 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnera054e842009-03-13 05:53:31 +00008999 SDValue(FalseC, 0));
Chris Lattner938d6652009-03-13 05:22:11 +00009000 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009001
Chris Lattnera054e842009-03-13 05:53:31 +00009002 // Optimize cases that will turn into an LEA instruction. This requires
9003 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009004 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnera054e842009-03-13 05:53:31 +00009005 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009006 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009007
Chris Lattnera054e842009-03-13 05:53:31 +00009008 bool isFastMultiplier = false;
9009 if (Diff < 10) {
9010 switch ((unsigned char)Diff) {
9011 default: break;
9012 case 1: // result = add base, cond
9013 case 2: // result = lea base( , cond*2)
9014 case 3: // result = lea base(cond, cond*2)
9015 case 4: // result = lea base( , cond*4)
9016 case 5: // result = lea base(cond, cond*4)
9017 case 8: // result = lea base( , cond*8)
9018 case 9: // result = lea base(cond, cond*8)
9019 isFastMultiplier = true;
9020 break;
9021 }
9022 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009023
Chris Lattnera054e842009-03-13 05:53:31 +00009024 if (isFastMultiplier) {
9025 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9026 if (NeedsCondInvert) // Invert the condition if needed.
9027 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9028 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009029
Chris Lattnera054e842009-03-13 05:53:31 +00009030 // Zero extend the condition if needed.
9031 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9032 Cond);
9033 // Scale the condition by the difference.
9034 if (Diff != 1)
9035 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9036 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009037
Chris Lattnera054e842009-03-13 05:53:31 +00009038 // Add the base if non-zero.
9039 if (FalseC->getAPIntValue() != 0)
9040 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9041 SDValue(FalseC, 0));
9042 return Cond;
9043 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009044 }
Chris Lattnere4577dc2009-03-12 06:52:53 +00009045 }
9046 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009047
Dan Gohman8181bd12008-07-27 21:46:04 +00009048 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009049}
9050
Chris Lattnere4577dc2009-03-12 06:52:53 +00009051/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9052static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9053 TargetLowering::DAGCombinerInfo &DCI) {
9054 DebugLoc DL = N->getDebugLoc();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009055
Chris Lattnere4577dc2009-03-12 06:52:53 +00009056 // If the flag operand isn't dead, don't touch this CMOV.
9057 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9058 return SDValue();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009059
Chris Lattnere4577dc2009-03-12 06:52:53 +00009060 // If this is a select between two integer constants, try to do some
9061 // optimizations. Note that the operands are ordered the opposite of SELECT
9062 // operands.
9063 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9064 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9065 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9066 // larger than FalseC (the false value).
9067 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009068
Chris Lattnere4577dc2009-03-12 06:52:53 +00009069 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9070 CC = X86::GetOppositeBranchCondition(CC);
9071 std::swap(TrueC, FalseC);
9072 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009073
Chris Lattnere4577dc2009-03-12 06:52:53 +00009074 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnera054e842009-03-13 05:53:31 +00009075 // This is efficient for any integer data type (including i8/i16) and
9076 // shift amount.
Chris Lattnere4577dc2009-03-12 06:52:53 +00009077 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9078 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009079 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9080 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009081
Chris Lattnere4577dc2009-03-12 06:52:53 +00009082 // Zero extend the condition if needed.
9083 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009084
Chris Lattnere4577dc2009-03-12 06:52:53 +00009085 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9086 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009087 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnere4577dc2009-03-12 06:52:53 +00009088 if (N->getNumValues() == 2) // Dead flag value?
9089 return DCI.CombineTo(N, Cond, SDValue());
9090 return Cond;
9091 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009092
Chris Lattnera054e842009-03-13 05:53:31 +00009093 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9094 // for any integer data type, including i8/i16.
Chris Lattner938d6652009-03-13 05:22:11 +00009095 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9096 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009097 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9098 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009099
Chris Lattner938d6652009-03-13 05:22:11 +00009100 // Zero extend the condition if needed.
Chris Lattnera054e842009-03-13 05:53:31 +00009101 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9102 FalseC->getValueType(0), Cond);
Chris Lattner938d6652009-03-13 05:22:11 +00009103 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9104 SDValue(FalseC, 0));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009105
Chris Lattner938d6652009-03-13 05:22:11 +00009106 if (N->getNumValues() == 2) // Dead flag value?
9107 return DCI.CombineTo(N, Cond, SDValue());
9108 return Cond;
9109 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009110
Chris Lattnera054e842009-03-13 05:53:31 +00009111 // Optimize cases that will turn into an LEA instruction. This requires
9112 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009113 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnera054e842009-03-13 05:53:31 +00009114 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009115 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009116
Chris Lattnera054e842009-03-13 05:53:31 +00009117 bool isFastMultiplier = false;
9118 if (Diff < 10) {
9119 switch ((unsigned char)Diff) {
9120 default: break;
9121 case 1: // result = add base, cond
9122 case 2: // result = lea base( , cond*2)
9123 case 3: // result = lea base(cond, cond*2)
9124 case 4: // result = lea base( , cond*4)
9125 case 5: // result = lea base(cond, cond*4)
9126 case 8: // result = lea base( , cond*8)
9127 case 9: // result = lea base(cond, cond*8)
9128 isFastMultiplier = true;
9129 break;
9130 }
9131 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009132
Chris Lattnera054e842009-03-13 05:53:31 +00009133 if (isFastMultiplier) {
9134 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9135 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009136 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9137 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnera054e842009-03-13 05:53:31 +00009138 // Zero extend the condition if needed.
9139 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9140 Cond);
9141 // Scale the condition by the difference.
9142 if (Diff != 1)
9143 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9144 DAG.getConstant(Diff, Cond.getValueType()));
9145
9146 // Add the base if non-zero.
9147 if (FalseC->getAPIntValue() != 0)
9148 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9149 SDValue(FalseC, 0));
9150 if (N->getNumValues() == 2) // Dead flag value?
9151 return DCI.CombineTo(N, Cond, SDValue());
9152 return Cond;
9153 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009154 }
Chris Lattnere4577dc2009-03-12 06:52:53 +00009155 }
9156 }
9157 return SDValue();
9158}
9159
9160
Evan Cheng04ecee12009-03-28 05:57:29 +00009161/// PerformMulCombine - Optimize a single multiply with constant into two
9162/// in order to implement it with two cheaper instructions, e.g.
9163/// LEA + SHL, LEA + LEA.
9164static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9165 TargetLowering::DAGCombinerInfo &DCI) {
9166 if (DAG.getMachineFunction().
9167 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9168 return SDValue();
9169
9170 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9171 return SDValue();
9172
Owen Andersonac9de032009-08-10 22:56:29 +00009173 EVT VT = N->getValueType(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009174 if (VT != MVT::i64)
Evan Cheng04ecee12009-03-28 05:57:29 +00009175 return SDValue();
9176
9177 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9178 if (!C)
9179 return SDValue();
9180 uint64_t MulAmt = C->getZExtValue();
9181 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9182 return SDValue();
9183
9184 uint64_t MulAmt1 = 0;
9185 uint64_t MulAmt2 = 0;
9186 if ((MulAmt % 9) == 0) {
9187 MulAmt1 = 9;
9188 MulAmt2 = MulAmt / 9;
9189 } else if ((MulAmt % 5) == 0) {
9190 MulAmt1 = 5;
9191 MulAmt2 = MulAmt / 5;
9192 } else if ((MulAmt % 3) == 0) {
9193 MulAmt1 = 3;
9194 MulAmt2 = MulAmt / 3;
9195 }
9196 if (MulAmt2 &&
9197 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9198 DebugLoc DL = N->getDebugLoc();
9199
9200 if (isPowerOf2_64(MulAmt2) &&
9201 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9202 // If second multiplifer is pow2, issue it first. We want the multiply by
9203 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9204 // is an add.
9205 std::swap(MulAmt1, MulAmt2);
9206
9207 SDValue NewMul;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009208 if (isPowerOf2_64(MulAmt1))
Evan Cheng04ecee12009-03-28 05:57:29 +00009209 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009210 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng04ecee12009-03-28 05:57:29 +00009211 else
Evan Chengc3495762009-03-30 21:36:47 +00009212 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng04ecee12009-03-28 05:57:29 +00009213 DAG.getConstant(MulAmt1, VT));
9214
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009215 if (isPowerOf2_64(MulAmt2))
Evan Cheng04ecee12009-03-28 05:57:29 +00009216 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009217 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009218 else
Evan Chengc3495762009-03-30 21:36:47 +00009219 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng04ecee12009-03-28 05:57:29 +00009220 DAG.getConstant(MulAmt2, VT));
9221
9222 // Do not add new nodes to DAG combiner worklist.
9223 DCI.CombineTo(N, NewMul, false);
9224 }
9225 return SDValue();
9226}
9227
Evan Cheng834ae6b2009-12-15 00:53:42 +00009228static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9229 SDValue N0 = N->getOperand(0);
9230 SDValue N1 = N->getOperand(1);
9231 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9232 EVT VT = N0.getValueType();
9233
9234 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9235 // since the result of setcc_c is all zero's or all ones.
9236 if (N1C && N0.getOpcode() == ISD::AND &&
9237 N0.getOperand(1).getOpcode() == ISD::Constant) {
9238 SDValue N00 = N0.getOperand(0);
9239 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9240 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9241 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9242 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9243 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9244 APInt ShAmt = N1C->getAPIntValue();
9245 Mask = Mask.shl(ShAmt);
9246 if (Mask != 0)
9247 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9248 N00, DAG.getConstant(Mask, VT));
9249 }
9250 }
9251
9252 return SDValue();
9253}
Evan Cheng04ecee12009-03-28 05:57:29 +00009254
sampo025b75c2009-01-26 00:52:55 +00009255/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9256/// when possible.
9257static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9258 const X86Subtarget *Subtarget) {
Evan Cheng834ae6b2009-12-15 00:53:42 +00009259 EVT VT = N->getValueType(0);
9260 if (!VT.isVector() && VT.isInteger() &&
9261 N->getOpcode() == ISD::SHL)
9262 return PerformSHLCombine(N, DAG);
9263
sampo025b75c2009-01-26 00:52:55 +00009264 // On X86 with SSE2 support, we can transform this to a vector shift if
9265 // all elements are shifted by the same amount. We can't do this in legalize
9266 // because the a constant vector is typically transformed to a constant pool
9267 // so we have no knowledge of the shift amount.
sampo087d53c2009-01-26 03:15:31 +00009268 if (!Subtarget->hasSSE2())
9269 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00009270
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009271 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
sampo087d53c2009-01-26 03:15:31 +00009272 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00009273
Mon P Wanga91e9642009-01-28 08:12:05 +00009274 SDValue ShAmtOp = N->getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00009275 EVT EltVT = VT.getVectorElementType();
Chris Lattner472f1d52009-03-11 05:48:52 +00009276 DebugLoc DL = N->getDebugLoc();
Mon P Wang04c767e2009-09-03 19:56:25 +00009277 SDValue BaseShAmt = SDValue();
Mon P Wanga91e9642009-01-28 08:12:05 +00009278 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9279 unsigned NumElts = VT.getVectorNumElements();
9280 unsigned i = 0;
9281 for (; i != NumElts; ++i) {
9282 SDValue Arg = ShAmtOp.getOperand(i);
9283 if (Arg.getOpcode() == ISD::UNDEF) continue;
9284 BaseShAmt = Arg;
9285 break;
9286 }
9287 for (; i != NumElts; ++i) {
9288 SDValue Arg = ShAmtOp.getOperand(i);
9289 if (Arg.getOpcode() == ISD::UNDEF) continue;
9290 if (Arg != BaseShAmt) {
9291 return SDValue();
9292 }
9293 }
9294 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman543d2142009-04-27 18:41:29 +00009295 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wang04c767e2009-09-03 19:56:25 +00009296 SDValue InVec = ShAmtOp.getOperand(0);
9297 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9298 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9299 unsigned i = 0;
9300 for (; i != NumElts; ++i) {
9301 SDValue Arg = InVec.getOperand(i);
9302 if (Arg.getOpcode() == ISD::UNDEF) continue;
9303 BaseShAmt = Arg;
9304 break;
9305 }
9306 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9307 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9308 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9309 if (C->getZExtValue() == SplatIdx)
9310 BaseShAmt = InVec.getOperand(1);
9311 }
9312 }
9313 if (BaseShAmt.getNode() == 0)
9314 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9315 DAG.getIntPtrConstant(0));
Mon P Wanga91e9642009-01-28 08:12:05 +00009316 } else
sampo087d53c2009-01-26 03:15:31 +00009317 return SDValue();
sampo025b75c2009-01-26 00:52:55 +00009318
Mon P Wang04c767e2009-09-03 19:56:25 +00009319 // The shift amount is an i32.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009320 if (EltVT.bitsGT(MVT::i32))
9321 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9322 else if (EltVT.bitsLT(MVT::i32))
Mon P Wang04c767e2009-09-03 19:56:25 +00009323 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
sampo025b75c2009-01-26 00:52:55 +00009324
sampo087d53c2009-01-26 03:15:31 +00009325 // The shift amount is identical so we can do a vector shift.
9326 SDValue ValOp = N->getOperand(0);
9327 switch (N->getOpcode()) {
9328 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00009329 llvm_unreachable("Unknown shift opcode!");
sampo087d53c2009-01-26 03:15:31 +00009330 break;
9331 case ISD::SHL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009332 if (VT == MVT::v2i64)
Chris Lattner472f1d52009-03-11 05:48:52 +00009333 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009334 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009335 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009336 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009337 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009338 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009339 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009340 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009341 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009342 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009343 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009344 break;
9345 case ISD::SRA:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009346 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009347 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009348 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009349 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009350 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009351 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009352 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009353 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009354 break;
9355 case ISD::SRL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009356 if (VT == MVT::v2i64)
Chris Lattner472f1d52009-03-11 05:48:52 +00009357 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009358 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009359 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009360 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009361 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009362 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009363 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009364 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009365 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009366 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009367 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009368 break;
sampo025b75c2009-01-26 00:52:55 +00009369 }
9370 return SDValue();
9371}
9372
Evan Cheng10957b82010-01-04 21:22:48 +00009373static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9374 const X86Subtarget *Subtarget) {
9375 EVT VT = N->getValueType(0);
9376 if (VT != MVT::i64 || !Subtarget->is64Bit())
9377 return SDValue();
9378
9379 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9380 SDValue N0 = N->getOperand(0);
9381 SDValue N1 = N->getOperand(1);
9382 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9383 std::swap(N0, N1);
9384 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9385 return SDValue();
9386
9387 SDValue ShAmt0 = N0.getOperand(1);
9388 if (ShAmt0.getValueType() != MVT::i8)
9389 return SDValue();
9390 SDValue ShAmt1 = N1.getOperand(1);
9391 if (ShAmt1.getValueType() != MVT::i8)
9392 return SDValue();
9393 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9394 ShAmt0 = ShAmt0.getOperand(0);
9395 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9396 ShAmt1 = ShAmt1.getOperand(0);
9397
9398 DebugLoc DL = N->getDebugLoc();
9399 unsigned Opc = X86ISD::SHLD;
9400 SDValue Op0 = N0.getOperand(0);
9401 SDValue Op1 = N1.getOperand(0);
9402 if (ShAmt0.getOpcode() == ISD::SUB) {
9403 Opc = X86ISD::SHRD;
9404 std::swap(Op0, Op1);
9405 std::swap(ShAmt0, ShAmt1);
9406 }
9407
9408 if (ShAmt1.getOpcode() == ISD::SUB) {
9409 SDValue Sum = ShAmt1.getOperand(0);
9410 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9411 if (SumC->getSExtValue() == 64 &&
9412 ShAmt1.getOperand(1) == ShAmt0)
9413 return DAG.getNode(Opc, DL, VT,
9414 Op0, Op1,
9415 DAG.getNode(ISD::TRUNCATE, DL,
9416 MVT::i8, ShAmt0));
9417 }
9418 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9419 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9420 if (ShAmt0C &&
9421 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9422 return DAG.getNode(Opc, DL, VT,
9423 N0.getOperand(0), N1.getOperand(0),
9424 DAG.getNode(ISD::TRUNCATE, DL,
9425 MVT::i8, ShAmt0));
9426 }
9427
9428 return SDValue();
9429}
9430
Chris Lattnerce84ae42008-02-22 02:09:43 +00009431/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009432static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Chengc944c5d2009-03-12 05:59:15 +00009433 const X86Subtarget *Subtarget) {
Chris Lattnerce84ae42008-02-22 02:09:43 +00009434 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9435 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00009436 // A preferable solution to the general problem is to figure out the right
9437 // places to insert EMMS. This qualifies as a quick hack.
Evan Chengc944c5d2009-03-12 05:59:15 +00009438
9439 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng40ee6e52008-05-08 00:57:18 +00009440 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersonac9de032009-08-10 22:56:29 +00009441 EVT VT = St->getValue().getValueType();
Evan Chengc944c5d2009-03-12 05:59:15 +00009442 if (VT.getSizeInBits() != 64)
9443 return SDValue();
9444
Devang Patelc386c842009-06-05 21:57:13 +00009445 const Function *F = DAG.getMachineFunction().getFunction();
9446 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009447 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patelc386c842009-06-05 21:57:13 +00009448 && Subtarget->hasSSE2();
Evan Chengc944c5d2009-03-12 05:59:15 +00009449 if ((VT.isVector() ||
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009450 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesend112b802008-02-25 19:20:14 +00009451 isa<LoadSDNode>(St->getValue()) &&
9452 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9453 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00009454 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00009455 LoadSDNode *Ld = 0;
9456 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00009457 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00009458 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00009459 // Must be a store of a load. We currently handle two cases: the load
9460 // is a direct child, and it's under an intervening TokenFactor. It is
9461 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00009462 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00009463 Ld = cast<LoadSDNode>(St->getChain());
9464 else if (St->getValue().hasOneUse() &&
9465 ChainVal->getOpcode() == ISD::TokenFactor) {
9466 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00009467 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00009468 TokenFactorIndex = i;
9469 Ld = cast<LoadSDNode>(St->getValue());
9470 } else
9471 Ops.push_back(ChainVal->getOperand(i));
9472 }
9473 }
Dale Johannesend112b802008-02-25 19:20:14 +00009474
Evan Chengc944c5d2009-03-12 05:59:15 +00009475 if (!Ld || !ISD::isNormalLoad(Ld))
9476 return SDValue();
Dale Johannesend112b802008-02-25 19:20:14 +00009477
Evan Chengc944c5d2009-03-12 05:59:15 +00009478 // If this is not the MMX case, i.e. we are just turning i64 load/store
9479 // into f64 load/store, avoid the transformation if there are multiple
9480 // uses of the loaded value.
9481 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9482 return SDValue();
Dale Johannesend112b802008-02-25 19:20:14 +00009483
Evan Chengc944c5d2009-03-12 05:59:15 +00009484 DebugLoc LdDL = Ld->getDebugLoc();
9485 DebugLoc StDL = N->getDebugLoc();
9486 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9487 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9488 // pair instead.
9489 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009490 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Chengc944c5d2009-03-12 05:59:15 +00009491 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9492 Ld->getBasePtr(), Ld->getSrcValue(),
9493 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene25160362010-02-15 16:53:33 +00009494 Ld->isNonTemporal(), Ld->getAlignment());
Evan Chengc944c5d2009-03-12 05:59:15 +00009495 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00009496 if (TokenFactorIndex != -1) {
Evan Chengc944c5d2009-03-12 05:59:15 +00009497 Ops.push_back(NewChain);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009498 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesend112b802008-02-25 19:20:14 +00009499 Ops.size());
9500 }
Evan Chengc944c5d2009-03-12 05:59:15 +00009501 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattnerce84ae42008-02-22 02:09:43 +00009502 St->getSrcValue(), St->getSrcValueOffset(),
David Greene25160362010-02-15 16:53:33 +00009503 St->isVolatile(), St->isNonTemporal(),
9504 St->getAlignment());
Chris Lattnerce84ae42008-02-22 02:09:43 +00009505 }
Evan Chengc944c5d2009-03-12 05:59:15 +00009506
9507 // Otherwise, lower to two pairs of 32-bit loads / stores.
9508 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009509 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9510 DAG.getConstant(4, MVT::i32));
Evan Chengc944c5d2009-03-12 05:59:15 +00009511
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009512 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Chengc944c5d2009-03-12 05:59:15 +00009513 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene25160362010-02-15 16:53:33 +00009514 Ld->isVolatile(), Ld->isNonTemporal(),
9515 Ld->getAlignment());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009516 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Chengc944c5d2009-03-12 05:59:15 +00009517 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene25160362010-02-15 16:53:33 +00009518 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Chengc944c5d2009-03-12 05:59:15 +00009519 MinAlign(Ld->getAlignment(), 4));
9520
9521 SDValue NewChain = LoLd.getValue(1);
9522 if (TokenFactorIndex != -1) {
9523 Ops.push_back(LoLd);
9524 Ops.push_back(HiLd);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009525 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Chengc944c5d2009-03-12 05:59:15 +00009526 Ops.size());
9527 }
9528
9529 LoAddr = St->getBasePtr();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009530 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9531 DAG.getConstant(4, MVT::i32));
Evan Chengc944c5d2009-03-12 05:59:15 +00009532
9533 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9534 St->getSrcValue(), St->getSrcValueOffset(),
David Greene25160362010-02-15 16:53:33 +00009535 St->isVolatile(), St->isNonTemporal(),
9536 St->getAlignment());
Evan Chengc944c5d2009-03-12 05:59:15 +00009537 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9538 St->getSrcValue(),
9539 St->getSrcValueOffset() + 4,
9540 St->isVolatile(),
David Greene25160362010-02-15 16:53:33 +00009541 St->isNonTemporal(),
Evan Chengc944c5d2009-03-12 05:59:15 +00009542 MinAlign(St->getAlignment(), 4));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009543 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00009544 }
Dan Gohman8181bd12008-07-27 21:46:04 +00009545 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00009546}
9547
Chris Lattner470d5dc2008-01-25 06:14:17 +00009548/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9549/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009550static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00009551 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9552 // F[X]OR(0.0, x) -> x
9553 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00009554 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9555 if (C->getValueAPF().isPosZero())
9556 return N->getOperand(1);
9557 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9558 if (C->getValueAPF().isPosZero())
9559 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00009560 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00009561}
9562
9563/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009564static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00009565 // FAND(0.0, x) -> 0.0
9566 // FAND(x, 0.0) -> 0.0
9567 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9568 if (C->getValueAPF().isPosZero())
9569 return N->getOperand(0);
9570 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9571 if (C->getValueAPF().isPosZero())
9572 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00009573 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00009574}
9575
Dan Gohman22cefb02009-01-29 01:59:02 +00009576static SDValue PerformBTCombine(SDNode *N,
9577 SelectionDAG &DAG,
9578 TargetLowering::DAGCombinerInfo &DCI) {
9579 // BT ignores high bits in the bit index operand.
9580 SDValue Op1 = N->getOperand(1);
9581 if (Op1.hasOneUse()) {
9582 unsigned BitWidth = Op1.getValueSizeInBits();
9583 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9584 APInt KnownZero, KnownOne;
9585 TargetLowering::TargetLoweringOpt TLO(DAG);
9586 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9587 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9588 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9589 DCI.CommitTargetLoweringOpt(TLO);
9590 }
9591 return SDValue();
9592}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009593
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009594static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9595 SDValue Op = N->getOperand(0);
9596 if (Op.getOpcode() == ISD::BIT_CONVERT)
9597 Op = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00009598 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009599 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009600 VT.getVectorElementType().getSizeInBits() ==
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009601 OpVT.getVectorElementType().getSizeInBits()) {
9602 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9603 }
9604 return SDValue();
9605}
9606
Owen Anderson58155b22009-06-29 18:04:45 +00009607// On X86 and X86-64, atomic operations are lowered to locked instructions.
9608// Locked instructions, in turn, have implicit fence semantics (all memory
9609// operations are flushed before issuing the locked instruction, and the
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009610// are not buffered), so we can fold away the common pattern of
Owen Anderson58155b22009-06-29 18:04:45 +00009611// fence-atomic-fence.
9612static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9613 SDValue atomic = N->getOperand(0);
9614 switch (atomic.getOpcode()) {
9615 case ISD::ATOMIC_CMP_SWAP:
9616 case ISD::ATOMIC_SWAP:
9617 case ISD::ATOMIC_LOAD_ADD:
9618 case ISD::ATOMIC_LOAD_SUB:
9619 case ISD::ATOMIC_LOAD_AND:
9620 case ISD::ATOMIC_LOAD_OR:
9621 case ISD::ATOMIC_LOAD_XOR:
9622 case ISD::ATOMIC_LOAD_NAND:
9623 case ISD::ATOMIC_LOAD_MIN:
9624 case ISD::ATOMIC_LOAD_MAX:
9625 case ISD::ATOMIC_LOAD_UMIN:
9626 case ISD::ATOMIC_LOAD_UMAX:
9627 break;
9628 default:
9629 return SDValue();
9630 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009631
Owen Anderson58155b22009-06-29 18:04:45 +00009632 SDValue fence = atomic.getOperand(0);
9633 if (fence.getOpcode() != ISD::MEMBARRIER)
9634 return SDValue();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009635
Owen Anderson58155b22009-06-29 18:04:45 +00009636 switch (atomic.getOpcode()) {
9637 case ISD::ATOMIC_CMP_SWAP:
9638 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9639 atomic.getOperand(1), atomic.getOperand(2),
9640 atomic.getOperand(3));
9641 case ISD::ATOMIC_SWAP:
9642 case ISD::ATOMIC_LOAD_ADD:
9643 case ISD::ATOMIC_LOAD_SUB:
9644 case ISD::ATOMIC_LOAD_AND:
9645 case ISD::ATOMIC_LOAD_OR:
9646 case ISD::ATOMIC_LOAD_XOR:
9647 case ISD::ATOMIC_LOAD_NAND:
9648 case ISD::ATOMIC_LOAD_MIN:
9649 case ISD::ATOMIC_LOAD_MAX:
9650 case ISD::ATOMIC_LOAD_UMIN:
9651 case ISD::ATOMIC_LOAD_UMAX:
9652 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9653 atomic.getOperand(1), atomic.getOperand(2));
9654 default:
9655 return SDValue();
9656 }
9657}
9658
Evan Chengedeb1692009-12-16 00:53:11 +00009659static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9660 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9661 // (and (i32 x86isd::setcc_carry), 1)
9662 // This eliminates the zext. This transformation is necessary because
9663 // ISD::SETCC is always legalized to i8.
9664 DebugLoc dl = N->getDebugLoc();
9665 SDValue N0 = N->getOperand(0);
9666 EVT VT = N->getValueType(0);
9667 if (N0.getOpcode() == ISD::AND &&
9668 N0.hasOneUse() &&
9669 N0.getOperand(0).hasOneUse()) {
9670 SDValue N00 = N0.getOperand(0);
9671 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9672 return SDValue();
9673 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9674 if (!C || C->getZExtValue() != 1)
9675 return SDValue();
9676 return DAG.getNode(ISD::AND, dl, VT,
9677 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9678 N00.getOperand(0), N00.getOperand(1)),
9679 DAG.getConstant(1, VT));
9680 }
9681
9682 return SDValue();
9683}
9684
Dan Gohman8181bd12008-07-27 21:46:04 +00009685SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng62370f32008-11-05 06:03:38 +00009686 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009687 SelectionDAG &DAG = DCI.DAG;
9688 switch (N->getOpcode()) {
9689 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00009690 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00009691 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnere4577dc2009-03-12 06:52:53 +00009692 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng04ecee12009-03-28 05:57:29 +00009693 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
sampo025b75c2009-01-26 00:52:55 +00009694 case ISD::SHL:
9695 case ISD::SRA:
9696 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng10957b82010-01-04 21:22:48 +00009697 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00009698 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00009699 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00009700 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9701 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohman22cefb02009-01-29 01:59:02 +00009702 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009703 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson58155b22009-06-29 18:04:45 +00009704 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Chengedeb1692009-12-16 00:53:11 +00009705 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009706 }
9707
Dan Gohman8181bd12008-07-27 21:46:04 +00009708 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009709}
9710
9711//===----------------------------------------------------------------------===//
9712// X86 Inline Assembly Support
9713//===----------------------------------------------------------------------===//
9714
Chris Lattner7fce21c2009-07-20 17:51:36 +00009715static bool LowerToBSwap(CallInst *CI) {
9716 // FIXME: this should verify that we are targetting a 486 or better. If not,
9717 // we will turn this bswap into something that will be lowered to logical ops
9718 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9719 // so don't worry about this.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009720
Chris Lattner7fce21c2009-07-20 17:51:36 +00009721 // Verify this is a simple bswap.
9722 if (CI->getNumOperands() != 2 ||
9723 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandse92dee12010-02-15 16:12:20 +00009724 !CI->getType()->isIntegerTy())
Chris Lattner7fce21c2009-07-20 17:51:36 +00009725 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009726
Chris Lattner7fce21c2009-07-20 17:51:36 +00009727 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9728 if (!Ty || Ty->getBitWidth() % 16 != 0)
9729 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009730
Chris Lattner7fce21c2009-07-20 17:51:36 +00009731 // Okay, we can do this xform, do so now.
9732 const Type *Tys[] = { Ty };
9733 Module *M = CI->getParent()->getParent()->getParent();
9734 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009735
Chris Lattner7fce21c2009-07-20 17:51:36 +00009736 Value *Op = CI->getOperand(1);
9737 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009738
Chris Lattner7fce21c2009-07-20 17:51:36 +00009739 CI->replaceAllUsesWith(Op);
9740 CI->eraseFromParent();
9741 return true;
9742}
9743
9744bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9745 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9746 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9747
9748 std::string AsmStr = IA->getAsmString();
9749
9750 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramer3601d1b2010-01-11 18:03:24 +00009751 SmallVector<StringRef, 4> AsmPieces;
Chris Lattner7fce21c2009-07-20 17:51:36 +00009752 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9753
9754 switch (AsmPieces.size()) {
9755 default: return false;
9756 case 1:
9757 AsmStr = AsmPieces[0];
9758 AsmPieces.clear();
9759 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9760
9761 // bswap $0
9762 if (AsmPieces.size() == 2 &&
9763 (AsmPieces[0] == "bswap" ||
9764 AsmPieces[0] == "bswapq" ||
9765 AsmPieces[0] == "bswapl") &&
9766 (AsmPieces[1] == "$0" ||
9767 AsmPieces[1] == "${0:q}")) {
9768 // No need to check constraints, nothing other than the equivalent of
9769 // "=r,0" would be valid here.
9770 return LowerToBSwap(CI);
9771 }
9772 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandse92dee12010-02-15 16:12:20 +00009773 if (CI->getType()->isIntegerTy(16) &&
Chris Lattner7fce21c2009-07-20 17:51:36 +00009774 AsmPieces.size() == 3 &&
9775 AsmPieces[0] == "rorw" &&
9776 AsmPieces[1] == "$$8," &&
9777 AsmPieces[2] == "${0:w}" &&
9778 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9779 return LowerToBSwap(CI);
9780 }
9781 break;
9782 case 3:
Duncan Sandse92dee12010-02-15 16:12:20 +00009783 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson35b47072009-08-13 21:58:54 +00009784 Constraints.size() >= 2 &&
Chris Lattner7fce21c2009-07-20 17:51:36 +00009785 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9786 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9787 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer3601d1b2010-01-11 18:03:24 +00009788 SmallVector<StringRef, 4> Words;
Chris Lattner7fce21c2009-07-20 17:51:36 +00009789 SplitString(AsmPieces[0], Words, " \t");
9790 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9791 Words.clear();
9792 SplitString(AsmPieces[1], Words, " \t");
9793 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9794 Words.clear();
9795 SplitString(AsmPieces[2], Words, " \t,");
9796 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9797 Words[2] == "%edx") {
9798 return LowerToBSwap(CI);
9799 }
9800 }
9801 }
9802 }
9803 break;
9804 }
9805 return false;
9806}
9807
9808
9809
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009810/// getConstraintType - Given a constraint letter, return the type of
9811/// constraint it is for this target.
9812X86TargetLowering::ConstraintType
9813X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9814 if (Constraint.size() == 1) {
9815 switch (Constraint[0]) {
9816 case 'A':
Dale Johannesen73920c02008-11-13 21:52:36 +00009817 return C_Register;
Chris Lattner267805f2008-03-11 19:06:29 +00009818 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009819 case 'r':
9820 case 'R':
9821 case 'l':
9822 case 'q':
9823 case 'Q':
9824 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00009825 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009826 case 'Y':
9827 return C_RegisterClass;
Dale Johannesenf190a032009-02-12 20:58:09 +00009828 case 'e':
9829 case 'Z':
9830 return C_Other;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009831 default:
9832 break;
9833 }
9834 }
9835 return TargetLowering::getConstraintType(Constraint);
9836}
9837
Dale Johannesene99fc902008-01-29 02:21:21 +00009838/// LowerXConstraint - try to replace an X constraint, which matches anything,
9839/// with another that has more specific requirements based on the type of the
9840/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00009841const char *X86TargetLowering::
Owen Andersonac9de032009-08-10 22:56:29 +00009842LowerXConstraint(EVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00009843 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9844 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00009845 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00009846 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00009847 return "Y";
9848 if (Subtarget->hasSSE1())
9849 return "x";
9850 }
Scott Michel91099d62009-02-17 22:15:04 +00009851
Chris Lattnereca405c2008-04-26 23:02:14 +00009852 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00009853}
9854
Chris Lattnera531abc2007-08-25 00:47:38 +00009855/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9856/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00009857void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00009858 char Constraint,
Evan Cheng7f250d62008-09-24 00:05:32 +00009859 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00009860 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00009861 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00009862 SDValue Result(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00009863
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009864 switch (Constraint) {
9865 default: break;
9866 case 'I':
9867 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00009868 if (C->getZExtValue() <= 31) {
9869 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00009870 break;
9871 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009872 }
Chris Lattnera531abc2007-08-25 00:47:38 +00009873 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00009874 case 'J':
9875 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerb84a1ac2009-06-15 04:39:05 +00009876 if (C->getZExtValue() <= 63) {
Chris Lattner6552d0c2009-06-15 04:01:39 +00009877 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9878 break;
9879 }
9880 }
9881 return;
9882 case 'K':
9883 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerb84a1ac2009-06-15 04:39:05 +00009884 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00009885 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9886 break;
9887 }
9888 }
9889 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009890 case 'N':
9891 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00009892 if (C->getZExtValue() <= 255) {
9893 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00009894 break;
9895 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009896 }
Chris Lattnera531abc2007-08-25 00:47:38 +00009897 return;
Dale Johannesenf190a032009-02-12 20:58:09 +00009898 case 'e': {
9899 // 32-bit signed value
9900 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9901 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson35b47072009-08-13 21:58:54 +00009902 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9903 C->getSExtValue())) {
Dale Johannesenf190a032009-02-12 20:58:09 +00009904 // Widen to 64 bits here to get it sign extended.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009905 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesenf190a032009-02-12 20:58:09 +00009906 break;
9907 }
9908 // FIXME gcc accepts some relocatable values here too, but only in certain
9909 // memory models; it's complicated.
9910 }
9911 return;
9912 }
9913 case 'Z': {
9914 // 32-bit unsigned value
9915 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9916 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson35b47072009-08-13 21:58:54 +00009917 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9918 C->getZExtValue())) {
Dale Johannesenf190a032009-02-12 20:58:09 +00009919 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9920 break;
9921 }
9922 }
9923 // FIXME gcc accepts some relocatable values here too, but only in certain
9924 // memory models; it's complicated.
9925 return;
9926 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009927 case 'i': {
9928 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00009929 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesenf190a032009-02-12 20:58:09 +00009930 // Widen to 64 bits here to get it sign extended.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009931 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattnera531abc2007-08-25 00:47:38 +00009932 break;
9933 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009934
9935 // If we are in non-pic codegen mode, we allow the address of a global (with
9936 // an optional displacement) to be used with 'i'.
Chris Lattnerd73ba7f2009-05-08 18:23:14 +00009937 GlobalAddressSDNode *GA = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009938 int64_t Offset = 0;
Scott Michel91099d62009-02-17 22:15:04 +00009939
Chris Lattnerd73ba7f2009-05-08 18:23:14 +00009940 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9941 while (1) {
9942 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9943 Offset += GA->getOffset();
9944 break;
9945 } else if (Op.getOpcode() == ISD::ADD) {
9946 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9947 Offset += C->getZExtValue();
9948 Op = Op.getOperand(0);
9949 continue;
9950 }
9951 } else if (Op.getOpcode() == ISD::SUB) {
9952 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9953 Offset += -C->getZExtValue();
9954 Op = Op.getOperand(0);
9955 continue;
9956 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009957 }
Dale Johannesen69976cf2009-07-07 00:18:49 +00009958
Chris Lattnerd73ba7f2009-05-08 18:23:14 +00009959 // Otherwise, this isn't something we can handle, reject it.
9960 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009961 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009962
Chris Lattner054532c2009-07-10 07:34:39 +00009963 GlobalValue *GV = GA->getGlobal();
Dale Johannesen69976cf2009-07-07 00:18:49 +00009964 // If we require an extra load to get this address, as in PIC mode, we
9965 // can't accept it.
Chris Lattner054532c2009-07-10 07:34:39 +00009966 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9967 getTargetMachine())))
Dale Johannesen69976cf2009-07-07 00:18:49 +00009968 return;
Scott Michel91099d62009-02-17 22:15:04 +00009969
Dale Johannesenf97110c2009-07-21 00:12:29 +00009970 if (hasMemory)
9971 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9972 else
9973 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattnerd73ba7f2009-05-08 18:23:14 +00009974 Result = Op;
9975 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009976 }
9977 }
Scott Michel91099d62009-02-17 22:15:04 +00009978
Gabor Greif1c80d112008-08-28 21:40:38 +00009979 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00009980 Ops.push_back(Result);
9981 return;
9982 }
Evan Cheng7f250d62008-09-24 00:05:32 +00009983 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9984 Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009985}
9986
9987std::vector<unsigned> X86TargetLowering::
9988getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00009989 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009990 if (Constraint.size() == 1) {
9991 // FIXME: not handling fp-stack yet!
9992 switch (Constraint[0]) { // GCC X86 Constraint Letters
9993 default: break; // Unknown constraint letter
Evan Chengf8993d42009-07-17 22:13:25 +00009994 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9995 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009996 if (VT == MVT::i32)
Evan Chengf8993d42009-07-17 22:13:25 +00009997 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9998 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9999 X86::R10D,X86::R11D,X86::R12D,
10000 X86::R13D,X86::R14D,X86::R15D,
10001 X86::EBP, X86::ESP, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010002 else if (VT == MVT::i16)
Evan Chengf8993d42009-07-17 22:13:25 +000010003 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10004 X86::SI, X86::DI, X86::R8W,X86::R9W,
10005 X86::R10W,X86::R11W,X86::R12W,
10006 X86::R13W,X86::R14W,X86::R15W,
10007 X86::BP, X86::SP, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010008 else if (VT == MVT::i8)
Evan Chengf8993d42009-07-17 22:13:25 +000010009 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10010 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10011 X86::R10B,X86::R11B,X86::R12B,
10012 X86::R13B,X86::R14B,X86::R15B,
10013 X86::BPL, X86::SPL, 0);
10014
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010015 else if (VT == MVT::i64)
Evan Chengf8993d42009-07-17 22:13:25 +000010016 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10017 X86::RSI, X86::RDI, X86::R8, X86::R9,
10018 X86::R10, X86::R11, X86::R12,
10019 X86::R13, X86::R14, X86::R15,
10020 X86::RBP, X86::RSP, 0);
10021
10022 break;
10023 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +000010024 // 32-bit fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010025 case 'Q': // Q_REGS
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010026 if (VT == MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010027 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010028 else if (VT == MVT::i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010029 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010030 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +000010031 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010032 else if (VT == MVT::i64)
Chris Lattner35032592007-11-04 06:51:12 +000010033 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10034 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010035 }
10036 }
10037
10038 return std::vector<unsigned>();
10039}
10040
10041std::pair<unsigned, const TargetRegisterClass*>
10042X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +000010043 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010044 // First, see if this is a constraint that directly corresponds to an LLVM
10045 // register class.
10046 if (Constraint.size() == 1) {
10047 // GCC Constraint Letters
10048 switch (Constraint[0]) {
10049 default: break;
10050 case 'r': // GENERAL_REGS
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010051 case 'l': // INDEX_REGS
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010052 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010053 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010054 if (VT == MVT::i16)
Chris Lattnerbbfea052008-10-17 18:15:05 +000010055 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010056 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michel91099d62009-02-17 22:15:04 +000010057 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +000010058 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen1bf03f72009-10-07 22:47:20 +000010059 case 'R': // LEGACY_REGS
10060 if (VT == MVT::i8)
10061 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10062 if (VT == MVT::i16)
10063 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10064 if (VT == MVT::i32 || !Subtarget->is64Bit())
10065 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10066 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +000010067 case 'f': // FP Stack registers.
10068 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10069 // value to the correct fpstack register class.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010070 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattner267805f2008-03-11 19:06:29 +000010071 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010072 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattner267805f2008-03-11 19:06:29 +000010073 return std::make_pair(0U, X86::RFP64RegisterClass);
10074 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010075 case 'y': // MMX_REGS if MMX allowed.
10076 if (!Subtarget->hasMMX()) break;
10077 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010078 case 'Y': // SSE_REGS if SSE2 allowed
10079 if (!Subtarget->hasSSE2()) break;
10080 // FALL THROUGH.
10081 case 'x': // SSE_REGS if SSE1 allowed
10082 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +000010083
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010084 switch (VT.getSimpleVT().SimpleTy) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010085 default: break;
10086 // Scalar SSE types.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010087 case MVT::f32:
10088 case MVT::i32:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010089 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010090 case MVT::f64:
10091 case MVT::i64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010092 return std::make_pair(0U, X86::FR64RegisterClass);
10093 // Vector types.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010094 case MVT::v16i8:
10095 case MVT::v8i16:
10096 case MVT::v4i32:
10097 case MVT::v2i64:
10098 case MVT::v4f32:
10099 case MVT::v2f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010100 return std::make_pair(0U, X86::VR128RegisterClass);
10101 }
10102 break;
10103 }
10104 }
Scott Michel91099d62009-02-17 22:15:04 +000010105
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010106 // Use the default implementation in TargetLowering to convert the register
10107 // constraint into a member of a register class.
10108 std::pair<unsigned, const TargetRegisterClass*> Res;
10109 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10110
10111 // Not found as a standard register?
10112 if (Res.second == 0) {
Chris Lattner1063d242009-09-13 22:41:48 +000010113 // Map st(0) -> st(7) -> ST0
10114 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10115 tolower(Constraint[1]) == 's' &&
10116 tolower(Constraint[2]) == 't' &&
10117 Constraint[3] == '(' &&
10118 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10119 Constraint[5] == ')' &&
10120 Constraint[6] == '}') {
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010121
Chris Lattner1063d242009-09-13 22:41:48 +000010122 Res.first = X86::ST0+Constraint[4]-'0';
10123 Res.second = X86::RFP80RegisterClass;
10124 return Res;
10125 }
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010126
Chris Lattner1063d242009-09-13 22:41:48 +000010127 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramerea862b02009-11-12 20:36:59 +000010128 if (StringRef("{st}").equals_lower(Constraint)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010129 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +000010130 Res.second = X86::RFP80RegisterClass;
Chris Lattner1063d242009-09-13 22:41:48 +000010131 return Res;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010132 }
Chris Lattner1063d242009-09-13 22:41:48 +000010133
10134 // flags -> EFLAGS
Benjamin Kramerea862b02009-11-12 20:36:59 +000010135 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner1063d242009-09-13 22:41:48 +000010136 Res.first = X86::EFLAGS;
10137 Res.second = X86::CCRRegisterClass;
10138 return Res;
10139 }
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010140
Dale Johannesen73920c02008-11-13 21:52:36 +000010141 // 'A' means EAX + EDX.
10142 if (Constraint == "A") {
10143 Res.first = X86::EAX;
Dan Gohmanb4439d02009-07-30 17:02:08 +000010144 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner1063d242009-09-13 22:41:48 +000010145 return Res;
Dale Johannesen73920c02008-11-13 21:52:36 +000010146 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010147 return Res;
10148 }
10149
10150 // Otherwise, check to see if this is a register class of the wrong value
10151 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10152 // turn into {ax},{dx}.
10153 if (Res.second->hasType(VT))
10154 return Res; // Correct type already, nothing to do.
10155
10156 // All of the single-register GCC register classes map their values onto
10157 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10158 // really want an 8-bit or 32-bit register, map to the appropriate register
10159 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +000010160 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010161 if (VT == MVT::i8) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010162 unsigned DestReg = 0;
10163 switch (Res.first) {
10164 default: break;
10165 case X86::AX: DestReg = X86::AL; break;
10166 case X86::DX: DestReg = X86::DL; break;
10167 case X86::CX: DestReg = X86::CL; break;
10168 case X86::BX: DestReg = X86::BL; break;
10169 }
10170 if (DestReg) {
10171 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010172 Res.second = X86::GR8RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010173 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010174 } else if (VT == MVT::i32) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010175 unsigned DestReg = 0;
10176 switch (Res.first) {
10177 default: break;
10178 case X86::AX: DestReg = X86::EAX; break;
10179 case X86::DX: DestReg = X86::EDX; break;
10180 case X86::CX: DestReg = X86::ECX; break;
10181 case X86::BX: DestReg = X86::EBX; break;
10182 case X86::SI: DestReg = X86::ESI; break;
10183 case X86::DI: DestReg = X86::EDI; break;
10184 case X86::BP: DestReg = X86::EBP; break;
10185 case X86::SP: DestReg = X86::ESP; break;
10186 }
10187 if (DestReg) {
10188 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010189 Res.second = X86::GR32RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010190 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010191 } else if (VT == MVT::i64) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010192 unsigned DestReg = 0;
10193 switch (Res.first) {
10194 default: break;
10195 case X86::AX: DestReg = X86::RAX; break;
10196 case X86::DX: DestReg = X86::RDX; break;
10197 case X86::CX: DestReg = X86::RCX; break;
10198 case X86::BX: DestReg = X86::RBX; break;
10199 case X86::SI: DestReg = X86::RSI; break;
10200 case X86::DI: DestReg = X86::RDI; break;
10201 case X86::BP: DestReg = X86::RBP; break;
10202 case X86::SP: DestReg = X86::RSP; break;
10203 }
10204 if (DestReg) {
10205 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010206 Res.second = X86::GR64RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010207 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010208 }
Chris Lattnere9d7f792008-08-26 06:19:02 +000010209 } else if (Res.second == X86::FR32RegisterClass ||
10210 Res.second == X86::FR64RegisterClass ||
10211 Res.second == X86::VR128RegisterClass) {
10212 // Handle references to XMM physical registers that got mapped into the
10213 // wrong class. This can happen with constraints like {xmm0} where the
10214 // target independent register mapper will just pick the first match it can
10215 // find, ignoring the required type.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010216 if (VT == MVT::f32)
Chris Lattnere9d7f792008-08-26 06:19:02 +000010217 Res.second = X86::FR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010218 else if (VT == MVT::f64)
Chris Lattnere9d7f792008-08-26 06:19:02 +000010219 Res.second = X86::FR64RegisterClass;
10220 else if (X86::VR128RegisterClass->hasType(VT))
10221 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010222 }
10223
10224 return Res;
10225}
Mon P Wang1448aad2008-10-30 08:01:45 +000010226
10227//===----------------------------------------------------------------------===//
10228// X86 Widen vector type
10229//===----------------------------------------------------------------------===//
10230
10231/// getWidenVectorType: given a vector type, returns the type to widen
10232/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010233/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wanga5a239f2008-11-06 05:31:54 +000010234/// When and where to widen is target dependent based on the cost of
Mon P Wang1448aad2008-10-30 08:01:45 +000010235/// scalarizing vs using the wider vector type.
10236
Owen Andersonac9de032009-08-10 22:56:29 +000010237EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang1448aad2008-10-30 08:01:45 +000010238 assert(VT.isVector());
10239 if (isTypeLegal(VT))
10240 return VT;
Scott Michel91099d62009-02-17 22:15:04 +000010241
Mon P Wang1448aad2008-10-30 08:01:45 +000010242 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10243 // type based on element type. This would speed up our search (though
10244 // it may not be worth it since the size of the list is relatively
10245 // small).
Owen Andersonac9de032009-08-10 22:56:29 +000010246 EVT EltVT = VT.getVectorElementType();
Mon P Wang1448aad2008-10-30 08:01:45 +000010247 unsigned NElts = VT.getVectorNumElements();
Scott Michel91099d62009-02-17 22:15:04 +000010248
Mon P Wang1448aad2008-10-30 08:01:45 +000010249 // On X86, it make sense to widen any vector wider than 1
10250 if (NElts <= 1)
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010251 return MVT::Other;
Scott Michel91099d62009-02-17 22:15:04 +000010252
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010253 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10254 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10255 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michel91099d62009-02-17 22:15:04 +000010256
10257 if (isTypeLegal(SVT) &&
10258 SVT.getVectorElementType() == EltVT &&
Mon P Wang1448aad2008-10-30 08:01:45 +000010259 SVT.getVectorNumElements() > NElts)
10260 return SVT;
10261 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010262 return MVT::Other;
Mon P Wang1448aad2008-10-30 08:01:45 +000010263}