blob: 43844264248bda6f7ef6ff7cd027c347288462e5 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the X86 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86InstrInfo.h"
15#include "X86.h"
16#include "X86GenInstrInfo.inc"
17#include "X86InstrBuilder.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Owen Anderson1636de92007-09-07 04:06:50 +000021#include "llvm/ADT/STLExtras.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson9a184ef2008-01-07 01:35:02 +000026#include "llvm/Support/CommandLine.h"
Evan Cheng950aac02007-09-25 01:57:46 +000027#include "llvm/Target/TargetOptions.h"
Nicolas Geoffraycb162a02008-04-16 20:10:13 +000028#include "llvm/Target/TargetAsmInfo.h"
Owen Anderson9a184ef2008-01-07 01:35:02 +000029
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030using namespace llvm;
31
Owen Anderson9a184ef2008-01-07 01:35:02 +000032namespace {
33 cl::opt<bool>
34 NoFusing("disable-spill-fusing",
35 cl::desc("Disable fusing of spill code into instructions"));
36 cl::opt<bool>
37 PrintFailedFusing("print-failed-fuse-candidates",
38 cl::desc("Print instructions that the allocator wants to"
39 " fuse, but the X86 backend currently can't"),
40 cl::Hidden);
Evan Chengc87df652008-04-01 23:26:12 +000041 cl::opt<bool>
42 ReMatPICStubLoad("remat-pic-stub-load",
43 cl::desc("Re-materialize load from stub in PIC mode"),
44 cl::init(false), cl::Hidden);
Owen Anderson9a184ef2008-01-07 01:35:02 +000045}
46
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattnerd2fd6db2008-01-01 01:03:04 +000048 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000049 TM(tm), RI(tm, *this) {
Owen Anderson9a184ef2008-01-07 01:35:02 +000050 SmallVector<unsigned,16> AmbEntries;
51 static const unsigned OpTbl2Addr[][2] = {
52 { X86::ADC32ri, X86::ADC32mi },
53 { X86::ADC32ri8, X86::ADC32mi8 },
54 { X86::ADC32rr, X86::ADC32mr },
55 { X86::ADC64ri32, X86::ADC64mi32 },
56 { X86::ADC64ri8, X86::ADC64mi8 },
57 { X86::ADC64rr, X86::ADC64mr },
58 { X86::ADD16ri, X86::ADD16mi },
59 { X86::ADD16ri8, X86::ADD16mi8 },
60 { X86::ADD16rr, X86::ADD16mr },
61 { X86::ADD32ri, X86::ADD32mi },
62 { X86::ADD32ri8, X86::ADD32mi8 },
63 { X86::ADD32rr, X86::ADD32mr },
64 { X86::ADD64ri32, X86::ADD64mi32 },
65 { X86::ADD64ri8, X86::ADD64mi8 },
66 { X86::ADD64rr, X86::ADD64mr },
67 { X86::ADD8ri, X86::ADD8mi },
68 { X86::ADD8rr, X86::ADD8mr },
69 { X86::AND16ri, X86::AND16mi },
70 { X86::AND16ri8, X86::AND16mi8 },
71 { X86::AND16rr, X86::AND16mr },
72 { X86::AND32ri, X86::AND32mi },
73 { X86::AND32ri8, X86::AND32mi8 },
74 { X86::AND32rr, X86::AND32mr },
75 { X86::AND64ri32, X86::AND64mi32 },
76 { X86::AND64ri8, X86::AND64mi8 },
77 { X86::AND64rr, X86::AND64mr },
78 { X86::AND8ri, X86::AND8mi },
79 { X86::AND8rr, X86::AND8mr },
80 { X86::DEC16r, X86::DEC16m },
81 { X86::DEC32r, X86::DEC32m },
82 { X86::DEC64_16r, X86::DEC64_16m },
83 { X86::DEC64_32r, X86::DEC64_32m },
84 { X86::DEC64r, X86::DEC64m },
85 { X86::DEC8r, X86::DEC8m },
86 { X86::INC16r, X86::INC16m },
87 { X86::INC32r, X86::INC32m },
88 { X86::INC64_16r, X86::INC64_16m },
89 { X86::INC64_32r, X86::INC64_32m },
90 { X86::INC64r, X86::INC64m },
91 { X86::INC8r, X86::INC8m },
92 { X86::NEG16r, X86::NEG16m },
93 { X86::NEG32r, X86::NEG32m },
94 { X86::NEG64r, X86::NEG64m },
95 { X86::NEG8r, X86::NEG8m },
96 { X86::NOT16r, X86::NOT16m },
97 { X86::NOT32r, X86::NOT32m },
98 { X86::NOT64r, X86::NOT64m },
99 { X86::NOT8r, X86::NOT8m },
100 { X86::OR16ri, X86::OR16mi },
101 { X86::OR16ri8, X86::OR16mi8 },
102 { X86::OR16rr, X86::OR16mr },
103 { X86::OR32ri, X86::OR32mi },
104 { X86::OR32ri8, X86::OR32mi8 },
105 { X86::OR32rr, X86::OR32mr },
106 { X86::OR64ri32, X86::OR64mi32 },
107 { X86::OR64ri8, X86::OR64mi8 },
108 { X86::OR64rr, X86::OR64mr },
109 { X86::OR8ri, X86::OR8mi },
110 { X86::OR8rr, X86::OR8mr },
111 { X86::ROL16r1, X86::ROL16m1 },
112 { X86::ROL16rCL, X86::ROL16mCL },
113 { X86::ROL16ri, X86::ROL16mi },
114 { X86::ROL32r1, X86::ROL32m1 },
115 { X86::ROL32rCL, X86::ROL32mCL },
116 { X86::ROL32ri, X86::ROL32mi },
117 { X86::ROL64r1, X86::ROL64m1 },
118 { X86::ROL64rCL, X86::ROL64mCL },
119 { X86::ROL64ri, X86::ROL64mi },
120 { X86::ROL8r1, X86::ROL8m1 },
121 { X86::ROL8rCL, X86::ROL8mCL },
122 { X86::ROL8ri, X86::ROL8mi },
123 { X86::ROR16r1, X86::ROR16m1 },
124 { X86::ROR16rCL, X86::ROR16mCL },
125 { X86::ROR16ri, X86::ROR16mi },
126 { X86::ROR32r1, X86::ROR32m1 },
127 { X86::ROR32rCL, X86::ROR32mCL },
128 { X86::ROR32ri, X86::ROR32mi },
129 { X86::ROR64r1, X86::ROR64m1 },
130 { X86::ROR64rCL, X86::ROR64mCL },
131 { X86::ROR64ri, X86::ROR64mi },
132 { X86::ROR8r1, X86::ROR8m1 },
133 { X86::ROR8rCL, X86::ROR8mCL },
134 { X86::ROR8ri, X86::ROR8mi },
135 { X86::SAR16r1, X86::SAR16m1 },
136 { X86::SAR16rCL, X86::SAR16mCL },
137 { X86::SAR16ri, X86::SAR16mi },
138 { X86::SAR32r1, X86::SAR32m1 },
139 { X86::SAR32rCL, X86::SAR32mCL },
140 { X86::SAR32ri, X86::SAR32mi },
141 { X86::SAR64r1, X86::SAR64m1 },
142 { X86::SAR64rCL, X86::SAR64mCL },
143 { X86::SAR64ri, X86::SAR64mi },
144 { X86::SAR8r1, X86::SAR8m1 },
145 { X86::SAR8rCL, X86::SAR8mCL },
146 { X86::SAR8ri, X86::SAR8mi },
147 { X86::SBB32ri, X86::SBB32mi },
148 { X86::SBB32ri8, X86::SBB32mi8 },
149 { X86::SBB32rr, X86::SBB32mr },
150 { X86::SBB64ri32, X86::SBB64mi32 },
151 { X86::SBB64ri8, X86::SBB64mi8 },
152 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000153 { X86::SHL16rCL, X86::SHL16mCL },
154 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000155 { X86::SHL32rCL, X86::SHL32mCL },
156 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000157 { X86::SHL64rCL, X86::SHL64mCL },
158 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000159 { X86::SHL8rCL, X86::SHL8mCL },
160 { X86::SHL8ri, X86::SHL8mi },
161 { X86::SHLD16rrCL, X86::SHLD16mrCL },
162 { X86::SHLD16rri8, X86::SHLD16mri8 },
163 { X86::SHLD32rrCL, X86::SHLD32mrCL },
164 { X86::SHLD32rri8, X86::SHLD32mri8 },
165 { X86::SHLD64rrCL, X86::SHLD64mrCL },
166 { X86::SHLD64rri8, X86::SHLD64mri8 },
167 { X86::SHR16r1, X86::SHR16m1 },
168 { X86::SHR16rCL, X86::SHR16mCL },
169 { X86::SHR16ri, X86::SHR16mi },
170 { X86::SHR32r1, X86::SHR32m1 },
171 { X86::SHR32rCL, X86::SHR32mCL },
172 { X86::SHR32ri, X86::SHR32mi },
173 { X86::SHR64r1, X86::SHR64m1 },
174 { X86::SHR64rCL, X86::SHR64mCL },
175 { X86::SHR64ri, X86::SHR64mi },
176 { X86::SHR8r1, X86::SHR8m1 },
177 { X86::SHR8rCL, X86::SHR8mCL },
178 { X86::SHR8ri, X86::SHR8mi },
179 { X86::SHRD16rrCL, X86::SHRD16mrCL },
180 { X86::SHRD16rri8, X86::SHRD16mri8 },
181 { X86::SHRD32rrCL, X86::SHRD32mrCL },
182 { X86::SHRD32rri8, X86::SHRD32mri8 },
183 { X86::SHRD64rrCL, X86::SHRD64mrCL },
184 { X86::SHRD64rri8, X86::SHRD64mri8 },
185 { X86::SUB16ri, X86::SUB16mi },
186 { X86::SUB16ri8, X86::SUB16mi8 },
187 { X86::SUB16rr, X86::SUB16mr },
188 { X86::SUB32ri, X86::SUB32mi },
189 { X86::SUB32ri8, X86::SUB32mi8 },
190 { X86::SUB32rr, X86::SUB32mr },
191 { X86::SUB64ri32, X86::SUB64mi32 },
192 { X86::SUB64ri8, X86::SUB64mi8 },
193 { X86::SUB64rr, X86::SUB64mr },
194 { X86::SUB8ri, X86::SUB8mi },
195 { X86::SUB8rr, X86::SUB8mr },
196 { X86::XOR16ri, X86::XOR16mi },
197 { X86::XOR16ri8, X86::XOR16mi8 },
198 { X86::XOR16rr, X86::XOR16mr },
199 { X86::XOR32ri, X86::XOR32mi },
200 { X86::XOR32ri8, X86::XOR32mi8 },
201 { X86::XOR32rr, X86::XOR32mr },
202 { X86::XOR64ri32, X86::XOR64mi32 },
203 { X86::XOR64ri8, X86::XOR64mi8 },
204 { X86::XOR64rr, X86::XOR64mr },
205 { X86::XOR8ri, X86::XOR8mi },
206 { X86::XOR8rr, X86::XOR8mr }
207 };
208
209 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
210 unsigned RegOp = OpTbl2Addr[i][0];
211 unsigned MemOp = OpTbl2Addr[i][1];
212 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp, MemOp)))
213 assert(false && "Duplicated entries?");
214 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5); // Index 0,folded load and store
215 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
216 std::make_pair(RegOp, AuxInfo))))
217 AmbEntries.push_back(MemOp);
218 }
219
220 // If the third value is 1, then it's folding either a load or a store.
221 static const unsigned OpTbl0[][3] = {
222 { X86::CALL32r, X86::CALL32m, 1 },
223 { X86::CALL64r, X86::CALL64m, 1 },
224 { X86::CMP16ri, X86::CMP16mi, 1 },
225 { X86::CMP16ri8, X86::CMP16mi8, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000226 { X86::CMP16rr, X86::CMP16mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000227 { X86::CMP32ri, X86::CMP32mi, 1 },
228 { X86::CMP32ri8, X86::CMP32mi8, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000229 { X86::CMP32rr, X86::CMP32mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000230 { X86::CMP64ri32, X86::CMP64mi32, 1 },
231 { X86::CMP64ri8, X86::CMP64mi8, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000232 { X86::CMP64rr, X86::CMP64mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000233 { X86::CMP8ri, X86::CMP8mi, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000234 { X86::CMP8rr, X86::CMP8mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000235 { X86::DIV16r, X86::DIV16m, 1 },
236 { X86::DIV32r, X86::DIV32m, 1 },
237 { X86::DIV64r, X86::DIV64m, 1 },
238 { X86::DIV8r, X86::DIV8m, 1 },
239 { X86::FsMOVAPDrr, X86::MOVSDmr, 0 },
240 { X86::FsMOVAPSrr, X86::MOVSSmr, 0 },
241 { X86::IDIV16r, X86::IDIV16m, 1 },
242 { X86::IDIV32r, X86::IDIV32m, 1 },
243 { X86::IDIV64r, X86::IDIV64m, 1 },
244 { X86::IDIV8r, X86::IDIV8m, 1 },
245 { X86::IMUL16r, X86::IMUL16m, 1 },
246 { X86::IMUL32r, X86::IMUL32m, 1 },
247 { X86::IMUL64r, X86::IMUL64m, 1 },
248 { X86::IMUL8r, X86::IMUL8m, 1 },
249 { X86::JMP32r, X86::JMP32m, 1 },
250 { X86::JMP64r, X86::JMP64m, 1 },
251 { X86::MOV16ri, X86::MOV16mi, 0 },
252 { X86::MOV16rr, X86::MOV16mr, 0 },
253 { X86::MOV16to16_, X86::MOV16_mr, 0 },
254 { X86::MOV32ri, X86::MOV32mi, 0 },
255 { X86::MOV32rr, X86::MOV32mr, 0 },
256 { X86::MOV32to32_, X86::MOV32_mr, 0 },
257 { X86::MOV64ri32, X86::MOV64mi32, 0 },
258 { X86::MOV64rr, X86::MOV64mr, 0 },
259 { X86::MOV8ri, X86::MOV8mi, 0 },
260 { X86::MOV8rr, X86::MOV8mr, 0 },
261 { X86::MOVAPDrr, X86::MOVAPDmr, 0 },
262 { X86::MOVAPSrr, X86::MOVAPSmr, 0 },
263 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0 },
264 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0 },
265 { X86::MOVPS2SSrr, X86::MOVPS2SSmr, 0 },
266 { X86::MOVSDrr, X86::MOVSDmr, 0 },
267 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0 },
268 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0 },
269 { X86::MOVSSrr, X86::MOVSSmr, 0 },
270 { X86::MOVUPDrr, X86::MOVUPDmr, 0 },
271 { X86::MOVUPSrr, X86::MOVUPSmr, 0 },
272 { X86::MUL16r, X86::MUL16m, 1 },
273 { X86::MUL32r, X86::MUL32m, 1 },
274 { X86::MUL64r, X86::MUL64m, 1 },
275 { X86::MUL8r, X86::MUL8m, 1 },
276 { X86::SETAEr, X86::SETAEm, 0 },
277 { X86::SETAr, X86::SETAm, 0 },
278 { X86::SETBEr, X86::SETBEm, 0 },
279 { X86::SETBr, X86::SETBm, 0 },
280 { X86::SETEr, X86::SETEm, 0 },
281 { X86::SETGEr, X86::SETGEm, 0 },
282 { X86::SETGr, X86::SETGm, 0 },
283 { X86::SETLEr, X86::SETLEm, 0 },
284 { X86::SETLr, X86::SETLm, 0 },
285 { X86::SETNEr, X86::SETNEm, 0 },
286 { X86::SETNPr, X86::SETNPm, 0 },
287 { X86::SETNSr, X86::SETNSm, 0 },
288 { X86::SETPr, X86::SETPm, 0 },
289 { X86::SETSr, X86::SETSm, 0 },
290 { X86::TAILJMPr, X86::TAILJMPm, 1 },
291 { X86::TEST16ri, X86::TEST16mi, 1 },
292 { X86::TEST32ri, X86::TEST32mi, 1 },
293 { X86::TEST64ri32, X86::TEST64mi32, 1 },
Chris Lattnerf4005a82008-01-11 18:00:50 +0000294 { X86::TEST8ri, X86::TEST8mi, 1 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000295 };
296
297 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
298 unsigned RegOp = OpTbl0[i][0];
299 unsigned MemOp = OpTbl0[i][1];
300 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp, MemOp)))
301 assert(false && "Duplicated entries?");
302 unsigned FoldedLoad = OpTbl0[i][2];
303 // Index 0, folded load or store.
304 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
305 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
306 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
307 std::make_pair(RegOp, AuxInfo))))
308 AmbEntries.push_back(MemOp);
309 }
310
311 static const unsigned OpTbl1[][2] = {
312 { X86::CMP16rr, X86::CMP16rm },
313 { X86::CMP32rr, X86::CMP32rm },
314 { X86::CMP64rr, X86::CMP64rm },
315 { X86::CMP8rr, X86::CMP8rm },
316 { X86::CVTSD2SSrr, X86::CVTSD2SSrm },
317 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm },
318 { X86::CVTSI2SDrr, X86::CVTSI2SDrm },
319 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm },
320 { X86::CVTSI2SSrr, X86::CVTSI2SSrm },
321 { X86::CVTSS2SDrr, X86::CVTSS2SDrm },
322 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm },
323 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm },
324 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm },
325 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm },
326 { X86::FsMOVAPDrr, X86::MOVSDrm },
327 { X86::FsMOVAPSrr, X86::MOVSSrm },
328 { X86::IMUL16rri, X86::IMUL16rmi },
329 { X86::IMUL16rri8, X86::IMUL16rmi8 },
330 { X86::IMUL32rri, X86::IMUL32rmi },
331 { X86::IMUL32rri8, X86::IMUL32rmi8 },
332 { X86::IMUL64rri32, X86::IMUL64rmi32 },
333 { X86::IMUL64rri8, X86::IMUL64rmi8 },
334 { X86::Int_CMPSDrr, X86::Int_CMPSDrm },
335 { X86::Int_CMPSSrr, X86::Int_CMPSSrm },
336 { X86::Int_COMISDrr, X86::Int_COMISDrm },
337 { X86::Int_COMISSrr, X86::Int_COMISSrm },
338 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm },
339 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm },
340 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm },
341 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm },
342 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm },
343 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm },
344 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm },
345 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm },
346 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm },
347 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm },
348 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm },
349 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm },
350 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm },
351 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm },
352 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm },
353 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm },
354 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm },
355 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm },
356 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm },
357 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm },
358 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm },
359 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm },
360 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm },
361 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm },
362 { X86::MOV16rr, X86::MOV16rm },
363 { X86::MOV16to16_, X86::MOV16_rm },
364 { X86::MOV32rr, X86::MOV32rm },
365 { X86::MOV32to32_, X86::MOV32_rm },
366 { X86::MOV64rr, X86::MOV64rm },
367 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm },
368 { X86::MOV64toSDrr, X86::MOV64toSDrm },
369 { X86::MOV8rr, X86::MOV8rm },
370 { X86::MOVAPDrr, X86::MOVAPDrm },
371 { X86::MOVAPSrr, X86::MOVAPSrm },
372 { X86::MOVDDUPrr, X86::MOVDDUPrm },
373 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm },
374 { X86::MOVDI2SSrr, X86::MOVDI2SSrm },
375 { X86::MOVSD2PDrr, X86::MOVSD2PDrm },
376 { X86::MOVSDrr, X86::MOVSDrm },
377 { X86::MOVSHDUPrr, X86::MOVSHDUPrm },
378 { X86::MOVSLDUPrr, X86::MOVSLDUPrm },
379 { X86::MOVSS2PSrr, X86::MOVSS2PSrm },
380 { X86::MOVSSrr, X86::MOVSSrm },
381 { X86::MOVSX16rr8, X86::MOVSX16rm8 },
382 { X86::MOVSX32rr16, X86::MOVSX32rm16 },
383 { X86::MOVSX32rr8, X86::MOVSX32rm8 },
384 { X86::MOVSX64rr16, X86::MOVSX64rm16 },
385 { X86::MOVSX64rr32, X86::MOVSX64rm32 },
386 { X86::MOVSX64rr8, X86::MOVSX64rm8 },
387 { X86::MOVUPDrr, X86::MOVUPDrm },
388 { X86::MOVUPSrr, X86::MOVUPSrm },
389 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm },
390 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm },
391 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm },
392 { X86::MOVZX16rr8, X86::MOVZX16rm8 },
393 { X86::MOVZX32rr16, X86::MOVZX32rm16 },
394 { X86::MOVZX32rr8, X86::MOVZX32rm8 },
395 { X86::MOVZX64rr16, X86::MOVZX64rm16 },
396 { X86::MOVZX64rr8, X86::MOVZX64rm8 },
397 { X86::PSHUFDri, X86::PSHUFDmi },
398 { X86::PSHUFHWri, X86::PSHUFHWmi },
399 { X86::PSHUFLWri, X86::PSHUFLWmi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000400 { X86::RCPPSr, X86::RCPPSm },
401 { X86::RCPPSr_Int, X86::RCPPSm_Int },
402 { X86::RSQRTPSr, X86::RSQRTPSm },
403 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int },
404 { X86::RSQRTSSr, X86::RSQRTSSm },
405 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int },
406 { X86::SQRTPDr, X86::SQRTPDm },
407 { X86::SQRTPDr_Int, X86::SQRTPDm_Int },
408 { X86::SQRTPSr, X86::SQRTPSm },
409 { X86::SQRTPSr_Int, X86::SQRTPSm_Int },
410 { X86::SQRTSDr, X86::SQRTSDm },
411 { X86::SQRTSDr_Int, X86::SQRTSDm_Int },
412 { X86::SQRTSSr, X86::SQRTSSm },
413 { X86::SQRTSSr_Int, X86::SQRTSSm_Int },
414 { X86::TEST16rr, X86::TEST16rm },
415 { X86::TEST32rr, X86::TEST32rm },
416 { X86::TEST64rr, X86::TEST64rm },
417 { X86::TEST8rr, X86::TEST8rm },
418 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
419 { X86::UCOMISDrr, X86::UCOMISDrm },
Chris Lattnerf4005a82008-01-11 18:00:50 +0000420 { X86::UCOMISSrr, X86::UCOMISSrm }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000421 };
422
423 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
424 unsigned RegOp = OpTbl1[i][0];
425 unsigned MemOp = OpTbl1[i][1];
426 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp, MemOp)))
427 assert(false && "Duplicated entries?");
428 unsigned AuxInfo = 1 | (1 << 4); // Index 1, folded load
429 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
430 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
431 std::make_pair(RegOp, AuxInfo))))
432 AmbEntries.push_back(MemOp);
433 }
434
435 static const unsigned OpTbl2[][2] = {
436 { X86::ADC32rr, X86::ADC32rm },
437 { X86::ADC64rr, X86::ADC64rm },
438 { X86::ADD16rr, X86::ADD16rm },
439 { X86::ADD32rr, X86::ADD32rm },
440 { X86::ADD64rr, X86::ADD64rm },
441 { X86::ADD8rr, X86::ADD8rm },
442 { X86::ADDPDrr, X86::ADDPDrm },
443 { X86::ADDPSrr, X86::ADDPSrm },
444 { X86::ADDSDrr, X86::ADDSDrm },
445 { X86::ADDSSrr, X86::ADDSSrm },
446 { X86::ADDSUBPDrr, X86::ADDSUBPDrm },
447 { X86::ADDSUBPSrr, X86::ADDSUBPSrm },
448 { X86::AND16rr, X86::AND16rm },
449 { X86::AND32rr, X86::AND32rm },
450 { X86::AND64rr, X86::AND64rm },
451 { X86::AND8rr, X86::AND8rm },
452 { X86::ANDNPDrr, X86::ANDNPDrm },
453 { X86::ANDNPSrr, X86::ANDNPSrm },
454 { X86::ANDPDrr, X86::ANDPDrm },
455 { X86::ANDPSrr, X86::ANDPSrm },
456 { X86::CMOVA16rr, X86::CMOVA16rm },
457 { X86::CMOVA32rr, X86::CMOVA32rm },
458 { X86::CMOVA64rr, X86::CMOVA64rm },
459 { X86::CMOVAE16rr, X86::CMOVAE16rm },
460 { X86::CMOVAE32rr, X86::CMOVAE32rm },
461 { X86::CMOVAE64rr, X86::CMOVAE64rm },
462 { X86::CMOVB16rr, X86::CMOVB16rm },
463 { X86::CMOVB32rr, X86::CMOVB32rm },
464 { X86::CMOVB64rr, X86::CMOVB64rm },
465 { X86::CMOVBE16rr, X86::CMOVBE16rm },
466 { X86::CMOVBE32rr, X86::CMOVBE32rm },
467 { X86::CMOVBE64rr, X86::CMOVBE64rm },
468 { X86::CMOVE16rr, X86::CMOVE16rm },
469 { X86::CMOVE32rr, X86::CMOVE32rm },
470 { X86::CMOVE64rr, X86::CMOVE64rm },
471 { X86::CMOVG16rr, X86::CMOVG16rm },
472 { X86::CMOVG32rr, X86::CMOVG32rm },
473 { X86::CMOVG64rr, X86::CMOVG64rm },
474 { X86::CMOVGE16rr, X86::CMOVGE16rm },
475 { X86::CMOVGE32rr, X86::CMOVGE32rm },
476 { X86::CMOVGE64rr, X86::CMOVGE64rm },
477 { X86::CMOVL16rr, X86::CMOVL16rm },
478 { X86::CMOVL32rr, X86::CMOVL32rm },
479 { X86::CMOVL64rr, X86::CMOVL64rm },
480 { X86::CMOVLE16rr, X86::CMOVLE16rm },
481 { X86::CMOVLE32rr, X86::CMOVLE32rm },
482 { X86::CMOVLE64rr, X86::CMOVLE64rm },
483 { X86::CMOVNE16rr, X86::CMOVNE16rm },
484 { X86::CMOVNE32rr, X86::CMOVNE32rm },
485 { X86::CMOVNE64rr, X86::CMOVNE64rm },
486 { X86::CMOVNP16rr, X86::CMOVNP16rm },
487 { X86::CMOVNP32rr, X86::CMOVNP32rm },
488 { X86::CMOVNP64rr, X86::CMOVNP64rm },
489 { X86::CMOVNS16rr, X86::CMOVNS16rm },
490 { X86::CMOVNS32rr, X86::CMOVNS32rm },
491 { X86::CMOVNS64rr, X86::CMOVNS64rm },
492 { X86::CMOVP16rr, X86::CMOVP16rm },
493 { X86::CMOVP32rr, X86::CMOVP32rm },
494 { X86::CMOVP64rr, X86::CMOVP64rm },
495 { X86::CMOVS16rr, X86::CMOVS16rm },
496 { X86::CMOVS32rr, X86::CMOVS32rm },
497 { X86::CMOVS64rr, X86::CMOVS64rm },
498 { X86::CMPPDrri, X86::CMPPDrmi },
499 { X86::CMPPSrri, X86::CMPPSrmi },
500 { X86::CMPSDrr, X86::CMPSDrm },
501 { X86::CMPSSrr, X86::CMPSSrm },
502 { X86::DIVPDrr, X86::DIVPDrm },
503 { X86::DIVPSrr, X86::DIVPSrm },
504 { X86::DIVSDrr, X86::DIVSDrm },
505 { X86::DIVSSrr, X86::DIVSSrm },
Evan Chengc392b122008-05-02 17:01:01 +0000506 { X86::FsANDNPDrr, X86::FsANDNPDrm },
507 { X86::FsANDNPSrr, X86::FsANDNPSrm },
508 { X86::FsANDPDrr, X86::FsANDPDrm },
509 { X86::FsANDPSrr, X86::FsANDPSrm },
510 { X86::FsORPDrr, X86::FsORPDrm },
511 { X86::FsORPSrr, X86::FsORPSrm },
512 { X86::FsXORPDrr, X86::FsXORPDrm },
513 { X86::FsXORPSrr, X86::FsXORPSrm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000514 { X86::HADDPDrr, X86::HADDPDrm },
515 { X86::HADDPSrr, X86::HADDPSrm },
516 { X86::HSUBPDrr, X86::HSUBPDrm },
517 { X86::HSUBPSrr, X86::HSUBPSrm },
518 { X86::IMUL16rr, X86::IMUL16rm },
519 { X86::IMUL32rr, X86::IMUL32rm },
520 { X86::IMUL64rr, X86::IMUL64rm },
521 { X86::MAXPDrr, X86::MAXPDrm },
522 { X86::MAXPDrr_Int, X86::MAXPDrm_Int },
523 { X86::MAXPSrr, X86::MAXPSrm },
524 { X86::MAXPSrr_Int, X86::MAXPSrm_Int },
525 { X86::MAXSDrr, X86::MAXSDrm },
526 { X86::MAXSDrr_Int, X86::MAXSDrm_Int },
527 { X86::MAXSSrr, X86::MAXSSrm },
528 { X86::MAXSSrr_Int, X86::MAXSSrm_Int },
529 { X86::MINPDrr, X86::MINPDrm },
530 { X86::MINPDrr_Int, X86::MINPDrm_Int },
531 { X86::MINPSrr, X86::MINPSrm },
532 { X86::MINPSrr_Int, X86::MINPSrm_Int },
533 { X86::MINSDrr, X86::MINSDrm },
534 { X86::MINSDrr_Int, X86::MINSDrm_Int },
535 { X86::MINSSrr, X86::MINSSrm },
536 { X86::MINSSrr_Int, X86::MINSSrm_Int },
537 { X86::MULPDrr, X86::MULPDrm },
538 { X86::MULPSrr, X86::MULPSrm },
539 { X86::MULSDrr, X86::MULSDrm },
540 { X86::MULSSrr, X86::MULSSrm },
541 { X86::OR16rr, X86::OR16rm },
542 { X86::OR32rr, X86::OR32rm },
543 { X86::OR64rr, X86::OR64rm },
544 { X86::OR8rr, X86::OR8rm },
545 { X86::ORPDrr, X86::ORPDrm },
546 { X86::ORPSrr, X86::ORPSrm },
547 { X86::PACKSSDWrr, X86::PACKSSDWrm },
548 { X86::PACKSSWBrr, X86::PACKSSWBrm },
549 { X86::PACKUSWBrr, X86::PACKUSWBrm },
550 { X86::PADDBrr, X86::PADDBrm },
551 { X86::PADDDrr, X86::PADDDrm },
552 { X86::PADDQrr, X86::PADDQrm },
553 { X86::PADDSBrr, X86::PADDSBrm },
554 { X86::PADDSWrr, X86::PADDSWrm },
555 { X86::PADDWrr, X86::PADDWrm },
556 { X86::PANDNrr, X86::PANDNrm },
557 { X86::PANDrr, X86::PANDrm },
558 { X86::PAVGBrr, X86::PAVGBrm },
559 { X86::PAVGWrr, X86::PAVGWrm },
560 { X86::PCMPEQBrr, X86::PCMPEQBrm },
561 { X86::PCMPEQDrr, X86::PCMPEQDrm },
562 { X86::PCMPEQWrr, X86::PCMPEQWrm },
563 { X86::PCMPGTBrr, X86::PCMPGTBrm },
564 { X86::PCMPGTDrr, X86::PCMPGTDrm },
565 { X86::PCMPGTWrr, X86::PCMPGTWrm },
566 { X86::PINSRWrri, X86::PINSRWrmi },
567 { X86::PMADDWDrr, X86::PMADDWDrm },
568 { X86::PMAXSWrr, X86::PMAXSWrm },
569 { X86::PMAXUBrr, X86::PMAXUBrm },
570 { X86::PMINSWrr, X86::PMINSWrm },
571 { X86::PMINUBrr, X86::PMINUBrm },
Dan Gohmane3731f52008-05-23 17:49:40 +0000572 { X86::PMULDQrr, X86::PMULDQrm },
573 { X86::PMULDQrr_int, X86::PMULDQrm_int },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000574 { X86::PMULHUWrr, X86::PMULHUWrm },
575 { X86::PMULHWrr, X86::PMULHWrm },
Dan Gohmane3731f52008-05-23 17:49:40 +0000576 { X86::PMULLDrr, X86::PMULLDrm },
577 { X86::PMULLDrr_int, X86::PMULLDrm_int },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000578 { X86::PMULLWrr, X86::PMULLWrm },
579 { X86::PMULUDQrr, X86::PMULUDQrm },
580 { X86::PORrr, X86::PORrm },
581 { X86::PSADBWrr, X86::PSADBWrm },
582 { X86::PSLLDrr, X86::PSLLDrm },
583 { X86::PSLLQrr, X86::PSLLQrm },
584 { X86::PSLLWrr, X86::PSLLWrm },
585 { X86::PSRADrr, X86::PSRADrm },
586 { X86::PSRAWrr, X86::PSRAWrm },
587 { X86::PSRLDrr, X86::PSRLDrm },
588 { X86::PSRLQrr, X86::PSRLQrm },
589 { X86::PSRLWrr, X86::PSRLWrm },
590 { X86::PSUBBrr, X86::PSUBBrm },
591 { X86::PSUBDrr, X86::PSUBDrm },
592 { X86::PSUBSBrr, X86::PSUBSBrm },
593 { X86::PSUBSWrr, X86::PSUBSWrm },
594 { X86::PSUBWrr, X86::PSUBWrm },
595 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm },
596 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm },
597 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm },
598 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm },
599 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm },
600 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm },
601 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm },
602 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm },
603 { X86::PXORrr, X86::PXORrm },
604 { X86::SBB32rr, X86::SBB32rm },
605 { X86::SBB64rr, X86::SBB64rm },
606 { X86::SHUFPDrri, X86::SHUFPDrmi },
607 { X86::SHUFPSrri, X86::SHUFPSrmi },
608 { X86::SUB16rr, X86::SUB16rm },
609 { X86::SUB32rr, X86::SUB32rm },
610 { X86::SUB64rr, X86::SUB64rm },
611 { X86::SUB8rr, X86::SUB8rm },
612 { X86::SUBPDrr, X86::SUBPDrm },
613 { X86::SUBPSrr, X86::SUBPSrm },
614 { X86::SUBSDrr, X86::SUBSDrm },
615 { X86::SUBSSrr, X86::SUBSSrm },
616 // FIXME: TEST*rr -> swapped operand of TEST*mr.
617 { X86::UNPCKHPDrr, X86::UNPCKHPDrm },
618 { X86::UNPCKHPSrr, X86::UNPCKHPSrm },
619 { X86::UNPCKLPDrr, X86::UNPCKLPDrm },
620 { X86::UNPCKLPSrr, X86::UNPCKLPSrm },
621 { X86::XOR16rr, X86::XOR16rm },
622 { X86::XOR32rr, X86::XOR32rm },
623 { X86::XOR64rr, X86::XOR64rm },
624 { X86::XOR8rr, X86::XOR8rm },
625 { X86::XORPDrr, X86::XORPDrm },
626 { X86::XORPSrr, X86::XORPSrm }
627 };
628
629 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
630 unsigned RegOp = OpTbl2[i][0];
631 unsigned MemOp = OpTbl2[i][1];
632 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp, MemOp)))
633 assert(false && "Duplicated entries?");
634 unsigned AuxInfo = 2 | (1 << 4); // Index 1, folded load
635 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
636 std::make_pair(RegOp, AuxInfo))))
637 AmbEntries.push_back(MemOp);
638 }
639
640 // Remove ambiguous entries.
641 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642}
643
644bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
645 unsigned& sourceReg,
646 unsigned& destReg) const {
Chris Lattnerff195282008-03-11 19:28:17 +0000647 switch (MI.getOpcode()) {
648 default:
649 return false;
650 case X86::MOV8rr:
651 case X86::MOV16rr:
652 case X86::MOV32rr:
653 case X86::MOV64rr:
654 case X86::MOV16to16_:
655 case X86::MOV32to32_:
Chris Lattnerff195282008-03-11 19:28:17 +0000656 case X86::MOVSSrr:
657 case X86::MOVSDrr:
Chris Lattnerc81df282008-03-11 19:30:09 +0000658
659 // FP Stack register class copies
660 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
661 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
662 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
663
Chris Lattnerff195282008-03-11 19:28:17 +0000664 case X86::FsMOVAPSrr:
665 case X86::FsMOVAPDrr:
666 case X86::MOVAPSrr:
667 case X86::MOVAPDrr:
668 case X86::MOVSS2PSrr:
669 case X86::MOVSD2PDrr:
670 case X86::MOVPS2SSrr:
671 case X86::MOVPD2SDrr:
672 case X86::MMX_MOVD64rr:
673 case X86::MMX_MOVQ64rr:
674 assert(MI.getNumOperands() >= 2 &&
675 MI.getOperand(0).isRegister() &&
676 MI.getOperand(1).isRegister() &&
677 "invalid register-register move instruction");
678 sourceReg = MI.getOperand(1).getReg();
679 destReg = MI.getOperand(0).getReg();
680 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682}
683
684unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI,
685 int &FrameIndex) const {
686 switch (MI->getOpcode()) {
687 default: break;
688 case X86::MOV8rm:
689 case X86::MOV16rm:
690 case X86::MOV16_rm:
691 case X86::MOV32rm:
692 case X86::MOV32_rm:
693 case X86::MOV64rm:
694 case X86::LD_Fp64m:
695 case X86::MOVSSrm:
696 case X86::MOVSDrm:
697 case X86::MOVAPSrm:
698 case X86::MOVAPDrm:
699 case X86::MMX_MOVD64rm:
700 case X86::MMX_MOVQ64rm:
Chris Lattner6017d482007-12-30 23:10:15 +0000701 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
702 MI->getOperand(3).isReg() && MI->getOperand(4).isImm() &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000703 MI->getOperand(2).getImm() == 1 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 MI->getOperand(3).getReg() == 0 &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000705 MI->getOperand(4).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +0000706 FrameIndex = MI->getOperand(1).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 return MI->getOperand(0).getReg();
708 }
709 break;
710 }
711 return 0;
712}
713
714unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI,
715 int &FrameIndex) const {
716 switch (MI->getOpcode()) {
717 default: break;
718 case X86::MOV8mr:
719 case X86::MOV16mr:
720 case X86::MOV16_mr:
721 case X86::MOV32mr:
722 case X86::MOV32_mr:
723 case X86::MOV64mr:
724 case X86::ST_FpP64m:
725 case X86::MOVSSmr:
726 case X86::MOVSDmr:
727 case X86::MOVAPSmr:
728 case X86::MOVAPDmr:
729 case X86::MMX_MOVD64mr:
730 case X86::MMX_MOVQ64mr:
731 case X86::MMX_MOVNTQmr:
Chris Lattner6017d482007-12-30 23:10:15 +0000732 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
733 MI->getOperand(2).isReg() && MI->getOperand(3).isImm() &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000734 MI->getOperand(1).getImm() == 1 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 MI->getOperand(2).getReg() == 0 &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000736 MI->getOperand(3).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +0000737 FrameIndex = MI->getOperand(0).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738 return MI->getOperand(4).getReg();
739 }
740 break;
741 }
742 return 0;
743}
744
745
Evan Chengb819a512008-03-27 01:45:11 +0000746/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
747/// X86::MOVPC32r.
748static bool regIsPICBase(unsigned BaseReg, MachineRegisterInfo &MRI) {
749 bool isPICBase = false;
750 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
751 E = MRI.def_end(); I != E; ++I) {
752 MachineInstr *DefMI = I.getOperand().getParent();
753 if (DefMI->getOpcode() != X86::MOVPC32r)
754 return false;
755 assert(!isPICBase && "More than one PIC base?");
756 isPICBase = true;
757 }
758 return isPICBase;
759}
Evan Chenge9caab52008-03-31 07:54:19 +0000760
761/// isGVStub - Return true if the GV requires an extra load to get the
762/// real address.
763static inline bool isGVStub(GlobalValue *GV, X86TargetMachine &TM) {
764 return TM.getSubtarget<X86Subtarget>().GVRequiresExtraLoad(GV, TM, false);
765}
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000766
Bill Wendlingb1cc1302008-05-12 20:54:26 +0000767bool
768X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769 switch (MI->getOpcode()) {
770 default: break;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000771 case X86::MOV8rm:
772 case X86::MOV16rm:
773 case X86::MOV16_rm:
774 case X86::MOV32rm:
775 case X86::MOV32_rm:
776 case X86::MOV64rm:
777 case X86::LD_Fp64m:
778 case X86::MOVSSrm:
779 case X86::MOVSDrm:
780 case X86::MOVAPSrm:
781 case X86::MOVAPDrm:
782 case X86::MMX_MOVD64rm:
783 case X86::MMX_MOVQ64rm: {
784 // Loads from constant pools are trivially rematerializable.
785 if (MI->getOperand(1).isReg() &&
786 MI->getOperand(2).isImm() &&
787 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Evan Chenge9caab52008-03-31 07:54:19 +0000788 (MI->getOperand(4).isCPI() ||
789 (MI->getOperand(4).isGlobal() &&
790 isGVStub(MI->getOperand(4).getGlobal(), TM)))) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000791 unsigned BaseReg = MI->getOperand(1).getReg();
792 if (BaseReg == 0)
793 return true;
794 // Allow re-materialization of PIC load.
Evan Chengc87df652008-04-01 23:26:12 +0000795 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
796 return false;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000797 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
798 bool isPICBase = false;
799 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
800 E = MRI.def_end(); I != E; ++I) {
801 MachineInstr *DefMI = I.getOperand().getParent();
802 if (DefMI->getOpcode() != X86::MOVPC32r)
803 return false;
804 assert(!isPICBase && "More than one PIC base?");
805 isPICBase = true;
806 }
807 return isPICBase;
808 }
809 return false;
Evan Cheng60490e62008-02-22 09:25:47 +0000810 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000811
812 case X86::LEA32r:
813 case X86::LEA64r: {
814 if (MI->getOperand(1).isReg() &&
815 MI->getOperand(2).isImm() &&
816 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
817 !MI->getOperand(4).isReg()) {
818 // lea fi#, lea GV, etc. are all rematerializable.
819 unsigned BaseReg = MI->getOperand(1).getReg();
820 if (BaseReg == 0)
821 return true;
822 // Allow re-materialization of lea PICBase + x.
Evan Chengb819a512008-03-27 01:45:11 +0000823 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
824 return regIsPICBase(BaseReg, MRI);
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000825 }
826 return false;
827 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000829
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830 // All other instructions marked M_REMATERIALIZABLE are always trivially
831 // rematerializable.
832 return true;
833}
834
Evan Cheng7d73efc2008-03-31 20:40:39 +0000835void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
836 MachineBasicBlock::iterator I,
837 unsigned DestReg,
838 const MachineInstr *Orig) const {
Evan Cheng1c32d2d2008-04-16 23:44:44 +0000839 unsigned SubIdx = Orig->getOperand(0).isReg()
840 ? Orig->getOperand(0).getSubReg() : 0;
841 bool ChangeSubIdx = SubIdx != 0;
842 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
843 DestReg = RI.getSubReg(DestReg, SubIdx);
844 SubIdx = 0;
845 }
846
Evan Cheng7d73efc2008-03-31 20:40:39 +0000847 // MOV32r0 etc. are implemented with xor which clobbers condition code.
848 // Re-materialize them as movri instructions to avoid side effects.
849 switch (Orig->getOpcode()) {
850 case X86::MOV8r0:
851 BuildMI(MBB, I, get(X86::MOV8ri), DestReg).addImm(0);
852 break;
853 case X86::MOV16r0:
854 BuildMI(MBB, I, get(X86::MOV16ri), DestReg).addImm(0);
855 break;
856 case X86::MOV32r0:
857 BuildMI(MBB, I, get(X86::MOV32ri), DestReg).addImm(0);
858 break;
859 case X86::MOV64r0:
860 BuildMI(MBB, I, get(X86::MOV64ri32), DestReg).addImm(0);
861 break;
862 default: {
863 MachineInstr *MI = Orig->clone();
864 MI->getOperand(0).setReg(DestReg);
865 MBB.insert(I, MI);
866 break;
867 }
868 }
Evan Cheng1c32d2d2008-04-16 23:44:44 +0000869
870 if (ChangeSubIdx) {
871 MachineInstr *NewMI = prior(I);
872 NewMI->getOperand(0).setSubReg(SubIdx);
873 }
Evan Cheng7d73efc2008-03-31 20:40:39 +0000874}
875
Chris Lattnerea3a1812008-01-10 23:08:24 +0000876/// isInvariantLoad - Return true if the specified instruction (which is marked
877/// mayLoad) is loading from a location whose value is invariant across the
878/// function. For example, loading a value from the constant pool or from
879/// from the argument area of a function if it does not change. This should
880/// only return true of *all* loads the instruction does are invariant (if it
881/// does multiple loads).
882bool X86InstrInfo::isInvariantLoad(MachineInstr *MI) const {
Chris Lattner0875b572008-01-12 00:35:08 +0000883 // This code cares about loads from three cases: constant pool entries,
884 // invariant argument slots, and global stubs. In order to handle these cases
885 // for all of the myriad of X86 instructions, we just scan for a CP/FI/GV
Chris Lattner828fe302008-01-12 00:53:16 +0000886 // operand and base our analysis on it. This is safe because the address of
Chris Lattner0875b572008-01-12 00:35:08 +0000887 // none of these three cases is ever used as anything other than a load base
888 // and X86 doesn't have any instructions that load from multiple places.
889
890 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
891 const MachineOperand &MO = MI->getOperand(i);
Chris Lattnerea3a1812008-01-10 23:08:24 +0000892 // Loads from constant pools are trivially invariant.
Chris Lattner0875b572008-01-12 00:35:08 +0000893 if (MO.isCPI())
Chris Lattner00e46fa2008-01-05 05:28:30 +0000894 return true;
Evan Chenge9caab52008-03-31 07:54:19 +0000895
896 if (MO.isGlobal())
897 return isGVStub(MO.getGlobal(), TM);
Chris Lattner0875b572008-01-12 00:35:08 +0000898
899 // If this is a load from an invariant stack slot, the load is a constant.
900 if (MO.isFI()) {
901 const MachineFrameInfo &MFI =
902 *MI->getParent()->getParent()->getFrameInfo();
903 int Idx = MO.getIndex();
Chris Lattner41aed732008-01-10 04:16:31 +0000904 return MFI.isFixedObjectIndex(Idx) && MFI.isImmutableObjectIndex(Idx);
905 }
Bill Wendling57e31d62007-12-17 23:07:56 +0000906 }
Chris Lattner0875b572008-01-12 00:35:08 +0000907
Chris Lattnerea3a1812008-01-10 23:08:24 +0000908 // All other instances of these instructions are presumed to have other
909 // issues.
Chris Lattnereb0f16f2008-01-05 05:26:26 +0000910 return false;
Bill Wendling57e31d62007-12-17 23:07:56 +0000911}
912
Evan Chengfa1a4952007-10-05 08:04:01 +0000913/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
914/// is not marked dead.
915static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Chengfa1a4952007-10-05 08:04:01 +0000916 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
917 MachineOperand &MO = MI->getOperand(i);
918 if (MO.isRegister() && MO.isDef() &&
919 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
920 return true;
921 }
922 }
923 return false;
924}
925
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926/// convertToThreeAddress - This method must be implemented by targets that
927/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
928/// may be able to convert a two-address instruction into a true
929/// three-address instruction on demand. This allows the X86 target (for
930/// example) to convert ADD and SHL instructions into LEA instructions if they
931/// would require register copies due to two-addressness.
932///
933/// This method returns a null pointer if the transformation cannot be
934/// performed, otherwise it returns the new instruction.
935///
936MachineInstr *
937X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
938 MachineBasicBlock::iterator &MBBI,
939 LiveVariables &LV) const {
940 MachineInstr *MI = MBBI;
941 // All instructions input are two-addr instructions. Get the known operands.
942 unsigned Dest = MI->getOperand(0).getReg();
943 unsigned Src = MI->getOperand(1).getReg();
944
945 MachineInstr *NewMI = NULL;
946 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
947 // we have better subtarget support, enable the 16-bit LEA generation here.
948 bool DisableLEA16 = true;
949
Evan Cheng6b96ed32007-10-05 20:34:26 +0000950 unsigned MIOpc = MI->getOpcode();
951 switch (MIOpc) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952 case X86::SHUFPSrri: {
953 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
954 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
955
956 unsigned A = MI->getOperand(0).getReg();
957 unsigned B = MI->getOperand(1).getReg();
958 unsigned C = MI->getOperand(2).getReg();
959 unsigned M = MI->getOperand(3).getImm();
960 if (B != C) return 0;
961 NewMI = BuildMI(get(X86::PSHUFDri), A).addReg(B).addImm(M);
962 break;
963 }
964 case X86::SHL64ri: {
Evan Cheng55687072007-09-14 21:48:26 +0000965 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
967 // the flags produced by a shift yet, so this is safe.
968 unsigned Dest = MI->getOperand(0).getReg();
969 unsigned Src = MI->getOperand(1).getReg();
970 unsigned ShAmt = MI->getOperand(2).getImm();
971 if (ShAmt == 0 || ShAmt >= 4) return 0;
972
973 NewMI = BuildMI(get(X86::LEA64r), Dest)
974 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
975 break;
976 }
977 case X86::SHL32ri: {
Evan Cheng55687072007-09-14 21:48:26 +0000978 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
980 // the flags produced by a shift yet, so this is safe.
981 unsigned Dest = MI->getOperand(0).getReg();
982 unsigned Src = MI->getOperand(1).getReg();
983 unsigned ShAmt = MI->getOperand(2).getImm();
984 if (ShAmt == 0 || ShAmt >= 4) return 0;
985
986 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() ?
987 X86::LEA64_32r : X86::LEA32r;
988 NewMI = BuildMI(get(Opc), Dest)
989 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
990 break;
991 }
992 case X86::SHL16ri: {
Evan Cheng55687072007-09-14 21:48:26 +0000993 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng0b1e8712007-09-06 00:14:41 +0000994 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
995 // the flags produced by a shift yet, so this is safe.
996 unsigned Dest = MI->getOperand(0).getReg();
997 unsigned Src = MI->getOperand(1).getReg();
998 unsigned ShAmt = MI->getOperand(2).getImm();
999 if (ShAmt == 0 || ShAmt >= 4) return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000
Christopher Lamb380c6272007-08-10 21:18:25 +00001001 if (DisableLEA16) {
1002 // If 16-bit LEA is disabled, use 32-bit LEA via subregisters.
Chris Lattner1b989192007-12-31 04:13:23 +00001003 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Evan Cheng0b1e8712007-09-06 00:14:41 +00001004 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1005 ? X86::LEA64_32r : X86::LEA32r;
Chris Lattner1b989192007-12-31 04:13:23 +00001006 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1007 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
Evan Chengbd97af02008-03-10 19:31:26 +00001008
Christopher Lamb8d226a22008-03-11 10:27:36 +00001009 // Build and insert into an implicit UNDEF value. This is OK because
1010 // well be shifting and then extracting the lower 16-bits.
Christopher Lamb76d72da2008-03-16 03:12:01 +00001011 MachineInstr *Undef = BuildMI(get(X86::IMPLICIT_DEF), leaInReg);
1012
Christopher Lamb8d226a22008-03-11 10:27:36 +00001013 MachineInstr *Ins =
Christopher Lambb371e032008-03-13 05:47:01 +00001014 BuildMI(get(X86::INSERT_SUBREG),leaInReg)
Christopher Lamb76d72da2008-03-16 03:12:01 +00001015 .addReg(leaInReg).addReg(Src).addImm(X86::SUBREG_16BIT);
Christopher Lamb380c6272007-08-10 21:18:25 +00001016
1017 NewMI = BuildMI(get(Opc), leaOutReg)
1018 .addReg(0).addImm(1 << ShAmt).addReg(leaInReg).addImm(0);
1019
Evan Cheng0b1e8712007-09-06 00:14:41 +00001020 MachineInstr *Ext =
Christopher Lamb8d226a22008-03-11 10:27:36 +00001021 BuildMI(get(X86::EXTRACT_SUBREG), Dest)
1022 .addReg(leaOutReg).addImm(X86::SUBREG_16BIT);
Christopher Lamb380c6272007-08-10 21:18:25 +00001023 Ext->copyKillDeadInfo(MI);
1024
Christopher Lamb76d72da2008-03-16 03:12:01 +00001025 MFI->insert(MBBI, Undef);
Christopher Lamb380c6272007-08-10 21:18:25 +00001026 MFI->insert(MBBI, Ins); // Insert the insert_subreg
1027 LV.instructionChanged(MI, NewMI); // Update live variables
1028 LV.addVirtualRegisterKilled(leaInReg, NewMI);
1029 MFI->insert(MBBI, NewMI); // Insert the new inst
1030 LV.addVirtualRegisterKilled(leaOutReg, Ext);
Evan Cheng0b1e8712007-09-06 00:14:41 +00001031 MFI->insert(MBBI, Ext); // Insert the extract_subreg
Christopher Lamb380c6272007-08-10 21:18:25 +00001032 return Ext;
1033 } else {
1034 NewMI = BuildMI(get(X86::LEA16r), Dest)
1035 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
1036 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037 break;
1038 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001039 default: {
1040 // The following opcodes also sets the condition code register(s). Only
1041 // convert them to equivalent lea if the condition code register def's
1042 // are dead!
1043 if (hasLiveCondCodeDef(MI))
1044 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045
Evan Chenga28a9562007-10-09 07:14:53 +00001046 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng6b96ed32007-10-05 20:34:26 +00001047 switch (MIOpc) {
1048 default: return 0;
1049 case X86::INC64r:
Evan Cheng3cdc7192007-10-05 21:55:32 +00001050 case X86::INC32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001051 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001052 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1053 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001054 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src, 1);
1055 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001057 case X86::INC16r:
1058 case X86::INC64_16r:
1059 if (DisableLEA16) return 0;
1060 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
1061 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, 1);
1062 break;
1063 case X86::DEC64r:
Evan Cheng3cdc7192007-10-05 21:55:32 +00001064 case X86::DEC32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001065 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001066 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1067 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001068 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src, -1);
1069 break;
1070 }
1071 case X86::DEC16r:
1072 case X86::DEC64_16r:
1073 if (DisableLEA16) return 0;
1074 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
1075 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, -1);
1076 break;
1077 case X86::ADD64rr:
1078 case X86::ADD32rr: {
1079 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001080 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1081 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001082 NewMI = addRegReg(BuildMI(get(Opc), Dest), Src,
1083 MI->getOperand(2).getReg());
1084 break;
1085 }
1086 case X86::ADD16rr:
1087 if (DisableLEA16) return 0;
1088 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1089 NewMI = addRegReg(BuildMI(get(X86::LEA16r), Dest), Src,
1090 MI->getOperand(2).getReg());
1091 break;
1092 case X86::ADD64ri32:
1093 case X86::ADD64ri8:
1094 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1095 if (MI->getOperand(2).isImmediate())
1096 NewMI = addRegOffset(BuildMI(get(X86::LEA64r), Dest), Src,
Chris Lattnera96056a2007-12-30 20:49:49 +00001097 MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001098 break;
1099 case X86::ADD32ri:
1100 case X86::ADD32ri8:
1101 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001102 if (MI->getOperand(2).isImmediate()) {
1103 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1104 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src,
Chris Lattnera96056a2007-12-30 20:49:49 +00001105 MI->getOperand(2).getImm());
Evan Chenga28a9562007-10-09 07:14:53 +00001106 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001107 break;
1108 case X86::ADD16ri:
1109 case X86::ADD16ri8:
1110 if (DisableLEA16) return 0;
1111 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1112 if (MI->getOperand(2).isImmediate())
1113 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src,
Chris Lattnera96056a2007-12-30 20:49:49 +00001114 MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001115 break;
1116 case X86::SHL16ri:
1117 if (DisableLEA16) return 0;
1118 case X86::SHL32ri:
1119 case X86::SHL64ri: {
1120 assert(MI->getNumOperands() >= 3 && MI->getOperand(2).isImmediate() &&
1121 "Unknown shl instruction!");
Chris Lattnera96056a2007-12-30 20:49:49 +00001122 unsigned ShAmt = MI->getOperand(2).getImm();
Evan Cheng6b96ed32007-10-05 20:34:26 +00001123 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
1124 X86AddressMode AM;
1125 AM.Scale = 1 << ShAmt;
1126 AM.IndexReg = Src;
1127 unsigned Opc = MIOpc == X86::SHL64ri ? X86::LEA64r
Evan Chenga28a9562007-10-09 07:14:53 +00001128 : (MIOpc == X86::SHL32ri
1129 ? (is64Bit ? X86::LEA64_32r : X86::LEA32r) : X86::LEA16r);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001130 NewMI = addFullAddress(BuildMI(get(Opc), Dest), AM);
1131 }
1132 break;
1133 }
1134 }
1135 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136 }
1137
Evan Chengc3cb24d2008-02-07 08:29:53 +00001138 if (!NewMI) return 0;
1139
Evan Cheng6b96ed32007-10-05 20:34:26 +00001140 NewMI->copyKillDeadInfo(MI);
1141 LV.instructionChanged(MI, NewMI); // Update live variables
1142 MFI->insert(MBBI, NewMI); // Insert the new inst
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143 return NewMI;
1144}
1145
1146/// commuteInstruction - We have a few instructions that must be hacked on to
1147/// commute them.
1148///
1149MachineInstr *X86InstrInfo::commuteInstruction(MachineInstr *MI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150 switch (MI->getOpcode()) {
1151 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1152 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
1153 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001154 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1155 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1156 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001157 unsigned Opc;
1158 unsigned Size;
1159 switch (MI->getOpcode()) {
1160 default: assert(0 && "Unreachable!");
1161 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1162 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1163 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1164 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001165 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1166 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167 }
Chris Lattnera96056a2007-12-30 20:49:49 +00001168 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001169 unsigned A = MI->getOperand(0).getReg();
1170 unsigned B = MI->getOperand(1).getReg();
1171 unsigned C = MI->getOperand(2).getReg();
1172 bool BisKill = MI->getOperand(1).isKill();
1173 bool CisKill = MI->getOperand(2).isKill();
Evan Chengb554e532008-02-13 02:46:49 +00001174 // If machine instrs are no longer in two-address forms, update
1175 // destination register as well.
1176 if (A == B) {
1177 // Must be two address instruction!
1178 assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
1179 "Expecting a two-address instruction!");
1180 A = C;
1181 CisKill = false;
1182 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001183 return BuildMI(get(Opc), A).addReg(C, false, false, CisKill)
1184 .addReg(B, false, false, BisKill).addImm(Size-Amt);
1185 }
Evan Cheng926658c2007-10-05 23:13:21 +00001186 case X86::CMOVB16rr:
1187 case X86::CMOVB32rr:
1188 case X86::CMOVB64rr:
1189 case X86::CMOVAE16rr:
1190 case X86::CMOVAE32rr:
1191 case X86::CMOVAE64rr:
1192 case X86::CMOVE16rr:
1193 case X86::CMOVE32rr:
1194 case X86::CMOVE64rr:
1195 case X86::CMOVNE16rr:
1196 case X86::CMOVNE32rr:
1197 case X86::CMOVNE64rr:
1198 case X86::CMOVBE16rr:
1199 case X86::CMOVBE32rr:
1200 case X86::CMOVBE64rr:
1201 case X86::CMOVA16rr:
1202 case X86::CMOVA32rr:
1203 case X86::CMOVA64rr:
1204 case X86::CMOVL16rr:
1205 case X86::CMOVL32rr:
1206 case X86::CMOVL64rr:
1207 case X86::CMOVGE16rr:
1208 case X86::CMOVGE32rr:
1209 case X86::CMOVGE64rr:
1210 case X86::CMOVLE16rr:
1211 case X86::CMOVLE32rr:
1212 case X86::CMOVLE64rr:
1213 case X86::CMOVG16rr:
1214 case X86::CMOVG32rr:
1215 case X86::CMOVG64rr:
1216 case X86::CMOVS16rr:
1217 case X86::CMOVS32rr:
1218 case X86::CMOVS64rr:
1219 case X86::CMOVNS16rr:
1220 case X86::CMOVNS32rr:
1221 case X86::CMOVNS64rr:
1222 case X86::CMOVP16rr:
1223 case X86::CMOVP32rr:
1224 case X86::CMOVP64rr:
1225 case X86::CMOVNP16rr:
1226 case X86::CMOVNP32rr:
1227 case X86::CMOVNP64rr: {
Evan Cheng926658c2007-10-05 23:13:21 +00001228 unsigned Opc = 0;
1229 switch (MI->getOpcode()) {
1230 default: break;
1231 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1232 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1233 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1234 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1235 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1236 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1237 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1238 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1239 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1240 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1241 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1242 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1243 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1244 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1245 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1246 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1247 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1248 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1249 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1250 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1251 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1252 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1253 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1254 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1255 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1256 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1257 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1258 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1259 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1260 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1261 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1262 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
1263 case X86::CMOVS64rr: Opc = X86::CMOVNS32rr; break;
1264 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1265 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1266 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1267 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1268 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
1269 case X86::CMOVP64rr: Opc = X86::CMOVNP32rr; break;
1270 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1271 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1272 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
1273 }
1274
Chris Lattner86bb02f2008-01-11 18:10:50 +00001275 MI->setDesc(get(Opc));
Evan Cheng926658c2007-10-05 23:13:21 +00001276 // Fallthrough intended.
1277 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278 default:
Chris Lattner6ca3a8e2008-01-01 01:05:34 +00001279 return TargetInstrInfoImpl::commuteInstruction(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 }
1281}
1282
1283static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1284 switch (BrOpc) {
1285 default: return X86::COND_INVALID;
1286 case X86::JE: return X86::COND_E;
1287 case X86::JNE: return X86::COND_NE;
1288 case X86::JL: return X86::COND_L;
1289 case X86::JLE: return X86::COND_LE;
1290 case X86::JG: return X86::COND_G;
1291 case X86::JGE: return X86::COND_GE;
1292 case X86::JB: return X86::COND_B;
1293 case X86::JBE: return X86::COND_BE;
1294 case X86::JA: return X86::COND_A;
1295 case X86::JAE: return X86::COND_AE;
1296 case X86::JS: return X86::COND_S;
1297 case X86::JNS: return X86::COND_NS;
1298 case X86::JP: return X86::COND_P;
1299 case X86::JNP: return X86::COND_NP;
1300 case X86::JO: return X86::COND_O;
1301 case X86::JNO: return X86::COND_NO;
1302 }
1303}
1304
1305unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1306 switch (CC) {
1307 default: assert(0 && "Illegal condition code!");
Evan Cheng621216e2007-09-29 00:00:36 +00001308 case X86::COND_E: return X86::JE;
1309 case X86::COND_NE: return X86::JNE;
1310 case X86::COND_L: return X86::JL;
1311 case X86::COND_LE: return X86::JLE;
1312 case X86::COND_G: return X86::JG;
1313 case X86::COND_GE: return X86::JGE;
1314 case X86::COND_B: return X86::JB;
1315 case X86::COND_BE: return X86::JBE;
1316 case X86::COND_A: return X86::JA;
1317 case X86::COND_AE: return X86::JAE;
1318 case X86::COND_S: return X86::JS;
1319 case X86::COND_NS: return X86::JNS;
1320 case X86::COND_P: return X86::JP;
1321 case X86::COND_NP: return X86::JNP;
1322 case X86::COND_O: return X86::JO;
1323 case X86::COND_NO: return X86::JNO;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001324 }
1325}
1326
1327/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1328/// e.g. turning COND_E to COND_NE.
1329X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1330 switch (CC) {
1331 default: assert(0 && "Illegal condition code!");
1332 case X86::COND_E: return X86::COND_NE;
1333 case X86::COND_NE: return X86::COND_E;
1334 case X86::COND_L: return X86::COND_GE;
1335 case X86::COND_LE: return X86::COND_G;
1336 case X86::COND_G: return X86::COND_LE;
1337 case X86::COND_GE: return X86::COND_L;
1338 case X86::COND_B: return X86::COND_AE;
1339 case X86::COND_BE: return X86::COND_A;
1340 case X86::COND_A: return X86::COND_BE;
1341 case X86::COND_AE: return X86::COND_B;
1342 case X86::COND_S: return X86::COND_NS;
1343 case X86::COND_NS: return X86::COND_S;
1344 case X86::COND_P: return X86::COND_NP;
1345 case X86::COND_NP: return X86::COND_P;
1346 case X86::COND_O: return X86::COND_NO;
1347 case X86::COND_NO: return X86::COND_O;
1348 }
1349}
1350
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001351bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner5b930372008-01-07 07:27:27 +00001352 const TargetInstrDesc &TID = MI->getDesc();
1353 if (!TID.isTerminator()) return false;
Chris Lattner62327602008-01-07 01:56:04 +00001354
1355 // Conditional branch is a special case.
Chris Lattner5b930372008-01-07 07:27:27 +00001356 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner62327602008-01-07 01:56:04 +00001357 return true;
Chris Lattner5b930372008-01-07 07:27:27 +00001358 if (!TID.isPredicable())
Chris Lattner62327602008-01-07 01:56:04 +00001359 return true;
1360 return !isPredicated(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001361}
1362
Evan Cheng12515792007-07-26 17:32:14 +00001363// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1364static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1365 const X86InstrInfo &TII) {
1366 if (MI->getOpcode() == X86::FP_REG_KILL)
1367 return false;
1368 return TII.isUnpredicatedTerminator(MI);
1369}
1370
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1372 MachineBasicBlock *&TBB,
1373 MachineBasicBlock *&FBB,
1374 std::vector<MachineOperand> &Cond) const {
1375 // If the block has no terminators, it just falls into the block after it.
1376 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng12515792007-07-26 17:32:14 +00001377 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378 return false;
1379
1380 // Get the last instruction in the block.
1381 MachineInstr *LastInst = I;
1382
1383 // If there is only one terminator instruction, process it.
Evan Cheng12515792007-07-26 17:32:14 +00001384 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this)) {
Chris Lattner5b930372008-01-07 07:27:27 +00001385 if (!LastInst->getDesc().isBranch())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386 return true;
1387
1388 // If the block ends with a branch there are 3 possibilities:
1389 // it's an unconditional, conditional, or indirect branch.
1390
1391 if (LastInst->getOpcode() == X86::JMP) {
Chris Lattner6017d482007-12-30 23:10:15 +00001392 TBB = LastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001393 return false;
1394 }
1395 X86::CondCode BranchCode = GetCondFromBranchOpc(LastInst->getOpcode());
1396 if (BranchCode == X86::COND_INVALID)
1397 return true; // Can't handle indirect branch.
1398
1399 // Otherwise, block ends with fall-through condbranch.
Chris Lattner6017d482007-12-30 23:10:15 +00001400 TBB = LastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1402 return false;
1403 }
1404
1405 // Get the instruction before it if it's a terminator.
1406 MachineInstr *SecondLastInst = I;
1407
1408 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng12515792007-07-26 17:32:14 +00001409 if (SecondLastInst && I != MBB.begin() &&
1410 isBrAnalysisUnpredicatedTerminator(--I, *this))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411 return true;
1412
1413 // If the block ends with X86::JMP and a conditional branch, handle it.
1414 X86::CondCode BranchCode = GetCondFromBranchOpc(SecondLastInst->getOpcode());
1415 if (BranchCode != X86::COND_INVALID && LastInst->getOpcode() == X86::JMP) {
Chris Lattner6017d482007-12-30 23:10:15 +00001416 TBB = SecondLastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417 Cond.push_back(MachineOperand::CreateImm(BranchCode));
Chris Lattner6017d482007-12-30 23:10:15 +00001418 FBB = LastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001419 return false;
1420 }
1421
1422 // If the block ends with two X86::JMPs, handle it. The second one is not
1423 // executed, so remove it.
1424 if (SecondLastInst->getOpcode() == X86::JMP &&
1425 LastInst->getOpcode() == X86::JMP) {
Chris Lattner6017d482007-12-30 23:10:15 +00001426 TBB = SecondLastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427 I = LastInst;
1428 I->eraseFromParent();
1429 return false;
1430 }
1431
1432 // Otherwise, can't handle this.
1433 return true;
1434}
1435
1436unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1437 MachineBasicBlock::iterator I = MBB.end();
1438 if (I == MBB.begin()) return 0;
1439 --I;
1440 if (I->getOpcode() != X86::JMP &&
1441 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1442 return 0;
1443
1444 // Remove the branch.
1445 I->eraseFromParent();
1446
1447 I = MBB.end();
1448
1449 if (I == MBB.begin()) return 1;
1450 --I;
1451 if (GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1452 return 1;
1453
1454 // Remove the branch.
1455 I->eraseFromParent();
1456 return 2;
1457}
1458
Owen Anderson81875432008-01-01 21:11:32 +00001459static const MachineInstrBuilder &X86InstrAddOperand(MachineInstrBuilder &MIB,
1460 MachineOperand &MO) {
1461 if (MO.isRegister())
1462 MIB = MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit(),
1463 false, false, MO.getSubReg());
1464 else if (MO.isImmediate())
1465 MIB = MIB.addImm(MO.getImm());
1466 else if (MO.isFrameIndex())
1467 MIB = MIB.addFrameIndex(MO.getIndex());
1468 else if (MO.isGlobalAddress())
1469 MIB = MIB.addGlobalAddress(MO.getGlobal(), MO.getOffset());
1470 else if (MO.isConstantPoolIndex())
1471 MIB = MIB.addConstantPoolIndex(MO.getIndex(), MO.getOffset());
1472 else if (MO.isJumpTableIndex())
1473 MIB = MIB.addJumpTableIndex(MO.getIndex());
1474 else if (MO.isExternalSymbol())
1475 MIB = MIB.addExternalSymbol(MO.getSymbolName());
1476 else
1477 assert(0 && "Unknown operand for X86InstrAddOperand!");
1478
1479 return MIB;
1480}
1481
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482unsigned
1483X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1484 MachineBasicBlock *FBB,
1485 const std::vector<MachineOperand> &Cond) const {
1486 // Shouldn't be a fall through.
1487 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
1488 assert((Cond.size() == 1 || Cond.size() == 0) &&
1489 "X86 branch conditions have one component!");
1490
1491 if (FBB == 0) { // One way branch.
1492 if (Cond.empty()) {
1493 // Unconditional branch?
1494 BuildMI(&MBB, get(X86::JMP)).addMBB(TBB);
1495 } else {
1496 // Conditional branch.
1497 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
1498 BuildMI(&MBB, get(Opc)).addMBB(TBB);
1499 }
1500 return 1;
1501 }
1502
1503 // Two-way Conditional branch.
1504 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
1505 BuildMI(&MBB, get(Opc)).addMBB(TBB);
1506 BuildMI(&MBB, get(X86::JMP)).addMBB(FBB);
1507 return 2;
1508}
1509
Owen Anderson8f2c8932007-12-31 06:32:00 +00001510void X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner8869eeb2008-03-09 08:46:19 +00001511 MachineBasicBlock::iterator MI,
1512 unsigned DestReg, unsigned SrcReg,
1513 const TargetRegisterClass *DestRC,
1514 const TargetRegisterClass *SrcRC) const {
Chris Lattner59707122008-03-09 07:58:04 +00001515 if (DestRC == SrcRC) {
1516 unsigned Opc;
1517 if (DestRC == &X86::GR64RegClass) {
1518 Opc = X86::MOV64rr;
1519 } else if (DestRC == &X86::GR32RegClass) {
1520 Opc = X86::MOV32rr;
1521 } else if (DestRC == &X86::GR16RegClass) {
1522 Opc = X86::MOV16rr;
1523 } else if (DestRC == &X86::GR8RegClass) {
1524 Opc = X86::MOV8rr;
1525 } else if (DestRC == &X86::GR32_RegClass) {
1526 Opc = X86::MOV32_rr;
1527 } else if (DestRC == &X86::GR16_RegClass) {
1528 Opc = X86::MOV16_rr;
1529 } else if (DestRC == &X86::RFP32RegClass) {
1530 Opc = X86::MOV_Fp3232;
1531 } else if (DestRC == &X86::RFP64RegClass || DestRC == &X86::RSTRegClass) {
1532 Opc = X86::MOV_Fp6464;
1533 } else if (DestRC == &X86::RFP80RegClass) {
1534 Opc = X86::MOV_Fp8080;
1535 } else if (DestRC == &X86::FR32RegClass) {
1536 Opc = X86::FsMOVAPSrr;
1537 } else if (DestRC == &X86::FR64RegClass) {
1538 Opc = X86::FsMOVAPDrr;
1539 } else if (DestRC == &X86::VR128RegClass) {
1540 Opc = X86::MOVAPSrr;
1541 } else if (DestRC == &X86::VR64RegClass) {
1542 Opc = X86::MMX_MOVQ64rr;
1543 } else {
1544 assert(0 && "Unknown regclass");
1545 abort();
Owen Anderson8f2c8932007-12-31 06:32:00 +00001546 }
Chris Lattner59707122008-03-09 07:58:04 +00001547 BuildMI(MBB, MI, get(Opc), DestReg).addReg(SrcReg);
1548 return;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001549 }
Chris Lattner59707122008-03-09 07:58:04 +00001550
1551 // Moving EFLAGS to / from another register requires a push and a pop.
1552 if (SrcRC == &X86::CCRRegClass) {
1553 assert(SrcReg == X86::EFLAGS);
1554 if (DestRC == &X86::GR64RegClass) {
1555 BuildMI(MBB, MI, get(X86::PUSHFQ));
1556 BuildMI(MBB, MI, get(X86::POP64r), DestReg);
1557 return;
1558 } else if (DestRC == &X86::GR32RegClass) {
1559 BuildMI(MBB, MI, get(X86::PUSHFD));
1560 BuildMI(MBB, MI, get(X86::POP32r), DestReg);
1561 return;
1562 }
1563 } else if (DestRC == &X86::CCRRegClass) {
1564 assert(DestReg == X86::EFLAGS);
1565 if (SrcRC == &X86::GR64RegClass) {
1566 BuildMI(MBB, MI, get(X86::PUSH64r)).addReg(SrcReg);
1567 BuildMI(MBB, MI, get(X86::POPFQ));
1568 return;
1569 } else if (SrcRC == &X86::GR32RegClass) {
1570 BuildMI(MBB, MI, get(X86::PUSH32r)).addReg(SrcReg);
1571 BuildMI(MBB, MI, get(X86::POPFD));
1572 return;
1573 }
Owen Anderson8f2c8932007-12-31 06:32:00 +00001574 }
Chris Lattner8869eeb2008-03-09 08:46:19 +00001575
Chris Lattner0d128722008-03-09 09:15:31 +00001576 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Chris Lattner8869eeb2008-03-09 08:46:19 +00001577 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner60d14d82008-03-21 06:38:26 +00001578 // Copying from ST(0)/ST(1).
1579 assert((SrcReg == X86::ST0 || SrcReg == X86::ST1) &&
1580 "Can only copy from ST(0)/ST(1) right now");
1581 bool isST0 = SrcReg == X86::ST0;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001582 unsigned Opc;
1583 if (DestRC == &X86::RFP32RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001584 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001585 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001586 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001587 else {
1588 assert(DestRC == &X86::RFP80RegClass);
Chris Lattner60d14d82008-03-21 06:38:26 +00001589 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001590 }
1591 BuildMI(MBB, MI, get(Opc), DestReg);
1592 return;
1593 }
Chris Lattner0d128722008-03-09 09:15:31 +00001594
1595 // Moving to ST(0) turns into FpSET_ST0_32 etc.
1596 if (DestRC == &X86::RSTRegClass) {
1597 // Copying to ST(0). FIXME: handle ST(1) also
1598 assert(DestReg == X86::ST0 && "Can only copy to TOS right now");
1599 unsigned Opc;
1600 if (SrcRC == &X86::RFP32RegClass)
1601 Opc = X86::FpSET_ST0_32;
1602 else if (SrcRC == &X86::RFP64RegClass)
1603 Opc = X86::FpSET_ST0_64;
1604 else {
1605 assert(SrcRC == &X86::RFP80RegClass);
1606 Opc = X86::FpSET_ST0_80;
1607 }
1608 BuildMI(MBB, MI, get(Opc)).addReg(SrcReg);
1609 return;
1610 }
Chris Lattner8869eeb2008-03-09 08:46:19 +00001611
Chris Lattnercffd2472008-03-10 23:56:08 +00001612 assert(0 && "Not yet supported!");
Chris Lattner59707122008-03-09 07:58:04 +00001613 abort();
Owen Anderson8f2c8932007-12-31 06:32:00 +00001614}
1615
Owen Anderson81875432008-01-01 21:11:32 +00001616static unsigned getStoreRegOpcode(const TargetRegisterClass *RC,
1617 unsigned StackAlign) {
1618 unsigned Opc = 0;
1619 if (RC == &X86::GR64RegClass) {
1620 Opc = X86::MOV64mr;
1621 } else if (RC == &X86::GR32RegClass) {
1622 Opc = X86::MOV32mr;
1623 } else if (RC == &X86::GR16RegClass) {
1624 Opc = X86::MOV16mr;
1625 } else if (RC == &X86::GR8RegClass) {
1626 Opc = X86::MOV8mr;
1627 } else if (RC == &X86::GR32_RegClass) {
1628 Opc = X86::MOV32_mr;
1629 } else if (RC == &X86::GR16_RegClass) {
1630 Opc = X86::MOV16_mr;
1631 } else if (RC == &X86::RFP80RegClass) {
1632 Opc = X86::ST_FpP80m; // pops
1633 } else if (RC == &X86::RFP64RegClass) {
1634 Opc = X86::ST_Fp64m;
1635 } else if (RC == &X86::RFP32RegClass) {
1636 Opc = X86::ST_Fp32m;
1637 } else if (RC == &X86::FR32RegClass) {
1638 Opc = X86::MOVSSmr;
1639 } else if (RC == &X86::FR64RegClass) {
1640 Opc = X86::MOVSDmr;
1641 } else if (RC == &X86::VR128RegClass) {
1642 // FIXME: Use movaps once we are capable of selectively
1643 // aligning functions that spill SSE registers on 16-byte boundaries.
1644 Opc = StackAlign >= 16 ? X86::MOVAPSmr : X86::MOVUPSmr;
1645 } else if (RC == &X86::VR64RegClass) {
1646 Opc = X86::MMX_MOVQ64mr;
1647 } else {
1648 assert(0 && "Unknown regclass");
1649 abort();
1650 }
1651
1652 return Opc;
1653}
1654
1655void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
1656 MachineBasicBlock::iterator MI,
1657 unsigned SrcReg, bool isKill, int FrameIdx,
1658 const TargetRegisterClass *RC) const {
1659 unsigned Opc = getStoreRegOpcode(RC, RI.getStackAlignment());
1660 addFrameReference(BuildMI(MBB, MI, get(Opc)), FrameIdx)
1661 .addReg(SrcReg, false, false, isKill);
1662}
1663
1664void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
1665 bool isKill,
1666 SmallVectorImpl<MachineOperand> &Addr,
1667 const TargetRegisterClass *RC,
1668 SmallVectorImpl<MachineInstr*> &NewMIs) const {
1669 unsigned Opc = getStoreRegOpcode(RC, RI.getStackAlignment());
1670 MachineInstrBuilder MIB = BuildMI(get(Opc));
1671 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
1672 MIB = X86InstrAddOperand(MIB, Addr[i]);
1673 MIB.addReg(SrcReg, false, false, isKill);
1674 NewMIs.push_back(MIB);
1675}
1676
1677static unsigned getLoadRegOpcode(const TargetRegisterClass *RC,
1678 unsigned StackAlign) {
1679 unsigned Opc = 0;
1680 if (RC == &X86::GR64RegClass) {
1681 Opc = X86::MOV64rm;
1682 } else if (RC == &X86::GR32RegClass) {
1683 Opc = X86::MOV32rm;
1684 } else if (RC == &X86::GR16RegClass) {
1685 Opc = X86::MOV16rm;
1686 } else if (RC == &X86::GR8RegClass) {
1687 Opc = X86::MOV8rm;
1688 } else if (RC == &X86::GR32_RegClass) {
1689 Opc = X86::MOV32_rm;
1690 } else if (RC == &X86::GR16_RegClass) {
1691 Opc = X86::MOV16_rm;
1692 } else if (RC == &X86::RFP80RegClass) {
1693 Opc = X86::LD_Fp80m;
1694 } else if (RC == &X86::RFP64RegClass) {
1695 Opc = X86::LD_Fp64m;
1696 } else if (RC == &X86::RFP32RegClass) {
1697 Opc = X86::LD_Fp32m;
1698 } else if (RC == &X86::FR32RegClass) {
1699 Opc = X86::MOVSSrm;
1700 } else if (RC == &X86::FR64RegClass) {
1701 Opc = X86::MOVSDrm;
1702 } else if (RC == &X86::VR128RegClass) {
1703 // FIXME: Use movaps once we are capable of selectively
1704 // aligning functions that spill SSE registers on 16-byte boundaries.
1705 Opc = StackAlign >= 16 ? X86::MOVAPSrm : X86::MOVUPSrm;
1706 } else if (RC == &X86::VR64RegClass) {
1707 Opc = X86::MMX_MOVQ64rm;
1708 } else {
1709 assert(0 && "Unknown regclass");
1710 abort();
1711 }
1712
1713 return Opc;
1714}
1715
1716void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
1717 MachineBasicBlock::iterator MI,
1718 unsigned DestReg, int FrameIdx,
1719 const TargetRegisterClass *RC) const{
1720 unsigned Opc = getLoadRegOpcode(RC, RI.getStackAlignment());
1721 addFrameReference(BuildMI(MBB, MI, get(Opc), DestReg), FrameIdx);
1722}
1723
1724void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
1725 SmallVectorImpl<MachineOperand> &Addr,
1726 const TargetRegisterClass *RC,
1727 SmallVectorImpl<MachineInstr*> &NewMIs) const {
1728 unsigned Opc = getLoadRegOpcode(RC, RI.getStackAlignment());
1729 MachineInstrBuilder MIB = BuildMI(get(Opc), DestReg);
1730 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
1731 MIB = X86InstrAddOperand(MIB, Addr[i]);
1732 NewMIs.push_back(MIB);
1733}
1734
Owen Anderson6690c7f2008-01-04 23:57:37 +00001735bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
1736 MachineBasicBlock::iterator MI,
1737 const std::vector<CalleeSavedInfo> &CSI) const {
1738 if (CSI.empty())
1739 return false;
1740
1741 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
1742 unsigned SlotSize = is64Bit ? 8 : 4;
1743
1744 MachineFunction &MF = *MBB.getParent();
1745 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1746 X86FI->setCalleeSavedFrameSize(CSI.size() * SlotSize);
1747
1748 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
1749 for (unsigned i = CSI.size(); i != 0; --i) {
1750 unsigned Reg = CSI[i-1].getReg();
1751 // Add the callee-saved register as live-in. It's killed at the spill.
1752 MBB.addLiveIn(Reg);
1753 BuildMI(MBB, MI, get(Opc)).addReg(Reg);
1754 }
1755 return true;
1756}
1757
1758bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
1759 MachineBasicBlock::iterator MI,
1760 const std::vector<CalleeSavedInfo> &CSI) const {
1761 if (CSI.empty())
1762 return false;
1763
1764 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
1765
1766 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
1767 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1768 unsigned Reg = CSI[i].getReg();
1769 BuildMI(MBB, MI, get(Opc), Reg);
1770 }
1771 return true;
1772}
1773
Owen Anderson9a184ef2008-01-07 01:35:02 +00001774static MachineInstr *FuseTwoAddrInst(unsigned Opcode,
1775 SmallVector<MachineOperand,4> &MOs,
1776 MachineInstr *MI, const TargetInstrInfo &TII) {
1777 // Create the base instruction with the memory operand as the first part.
1778 MachineInstr *NewMI = new MachineInstr(TII.get(Opcode), true);
1779 MachineInstrBuilder MIB(NewMI);
1780 unsigned NumAddrOps = MOs.size();
1781 for (unsigned i = 0; i != NumAddrOps; ++i)
1782 MIB = X86InstrAddOperand(MIB, MOs[i]);
1783 if (NumAddrOps < 4) // FrameIndex only
1784 MIB.addImm(1).addReg(0).addImm(0);
1785
1786 // Loop over the rest of the ri operands, converting them over.
Chris Lattner5b930372008-01-07 07:27:27 +00001787 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson9a184ef2008-01-07 01:35:02 +00001788 for (unsigned i = 0; i != NumOps; ++i) {
1789 MachineOperand &MO = MI->getOperand(i+2);
1790 MIB = X86InstrAddOperand(MIB, MO);
1791 }
1792 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
1793 MachineOperand &MO = MI->getOperand(i);
1794 MIB = X86InstrAddOperand(MIB, MO);
1795 }
1796 return MIB;
1797}
1798
1799static MachineInstr *FuseInst(unsigned Opcode, unsigned OpNo,
1800 SmallVector<MachineOperand,4> &MOs,
1801 MachineInstr *MI, const TargetInstrInfo &TII) {
1802 MachineInstr *NewMI = new MachineInstr(TII.get(Opcode), true);
1803 MachineInstrBuilder MIB(NewMI);
1804
1805 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1806 MachineOperand &MO = MI->getOperand(i);
1807 if (i == OpNo) {
1808 assert(MO.isRegister() && "Expected to fold into reg operand!");
1809 unsigned NumAddrOps = MOs.size();
1810 for (unsigned i = 0; i != NumAddrOps; ++i)
1811 MIB = X86InstrAddOperand(MIB, MOs[i]);
1812 if (NumAddrOps < 4) // FrameIndex only
1813 MIB.addImm(1).addReg(0).addImm(0);
1814 } else {
1815 MIB = X86InstrAddOperand(MIB, MO);
1816 }
1817 }
1818 return MIB;
1819}
1820
1821static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
1822 SmallVector<MachineOperand,4> &MOs,
1823 MachineInstr *MI) {
1824 MachineInstrBuilder MIB = BuildMI(TII.get(Opcode));
1825
1826 unsigned NumAddrOps = MOs.size();
1827 for (unsigned i = 0; i != NumAddrOps; ++i)
1828 MIB = X86InstrAddOperand(MIB, MOs[i]);
1829 if (NumAddrOps < 4) // FrameIndex only
1830 MIB.addImm(1).addReg(0).addImm(0);
1831 return MIB.addImm(0);
1832}
1833
1834MachineInstr*
1835X86InstrInfo::foldMemoryOperand(MachineInstr *MI, unsigned i,
Evan Cheng4f2f3f62008-02-08 21:20:40 +00001836 SmallVector<MachineOperand,4> &MOs) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00001837 const DenseMap<unsigned*, unsigned> *OpcodeTablePtr = NULL;
1838 bool isTwoAddrFold = false;
Chris Lattner5b930372008-01-07 07:27:27 +00001839 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00001840 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00001841 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00001842
1843 MachineInstr *NewMI = NULL;
1844 // Folding a memory location into the two-address part of a two-address
1845 // instruction is different than folding it other places. It requires
1846 // replacing the *two* registers with the memory location.
1847 if (isTwoAddr && NumOps >= 2 && i < 2 &&
1848 MI->getOperand(0).isRegister() &&
1849 MI->getOperand(1).isRegister() &&
1850 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
1851 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
1852 isTwoAddrFold = true;
1853 } else if (i == 0) { // If operand 0
1854 if (MI->getOpcode() == X86::MOV16r0)
1855 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
1856 else if (MI->getOpcode() == X86::MOV32r0)
1857 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
1858 else if (MI->getOpcode() == X86::MOV64r0)
1859 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
1860 else if (MI->getOpcode() == X86::MOV8r0)
1861 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
1862 if (NewMI) {
1863 NewMI->copyKillDeadInfo(MI);
1864 return NewMI;
1865 }
1866
1867 OpcodeTablePtr = &RegOp2MemOpTable0;
1868 } else if (i == 1) {
1869 OpcodeTablePtr = &RegOp2MemOpTable1;
1870 } else if (i == 2) {
1871 OpcodeTablePtr = &RegOp2MemOpTable2;
1872 }
1873
1874 // If table selected...
1875 if (OpcodeTablePtr) {
1876 // Find the Opcode to fuse
1877 DenseMap<unsigned*, unsigned>::iterator I =
1878 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
1879 if (I != OpcodeTablePtr->end()) {
1880 if (isTwoAddrFold)
1881 NewMI = FuseTwoAddrInst(I->second, MOs, MI, *this);
1882 else
1883 NewMI = FuseInst(I->second, i, MOs, MI, *this);
1884 NewMI->copyKillDeadInfo(MI);
1885 return NewMI;
1886 }
1887 }
1888
1889 // No fusion
1890 if (PrintFailedFusing)
Chris Lattnerb4cbb682008-01-09 00:37:18 +00001891 cerr << "We failed to fuse operand " << i << *MI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00001892 return NULL;
1893}
1894
1895
Evan Cheng4f2f3f62008-02-08 21:20:40 +00001896MachineInstr* X86InstrInfo::foldMemoryOperand(MachineFunction &MF,
1897 MachineInstr *MI,
Owen Anderson9a184ef2008-01-07 01:35:02 +00001898 SmallVectorImpl<unsigned> &Ops,
1899 int FrameIndex) const {
1900 // Check switch flag
1901 if (NoFusing) return NULL;
1902
Evan Cheng4f2f3f62008-02-08 21:20:40 +00001903 const MachineFrameInfo *MFI = MF.getFrameInfo();
1904 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
1905 // FIXME: Move alignment requirement into tables?
1906 if (Alignment < 16) {
1907 switch (MI->getOpcode()) {
1908 default: break;
1909 // Not always safe to fold movsd into these instructions since their load
1910 // folding variants expects the address to be 16 byte aligned.
1911 case X86::FsANDNPDrr:
1912 case X86::FsANDNPSrr:
1913 case X86::FsANDPDrr:
1914 case X86::FsANDPSrr:
1915 case X86::FsORPDrr:
1916 case X86::FsORPSrr:
1917 case X86::FsXORPDrr:
1918 case X86::FsXORPSrr:
1919 return NULL;
1920 }
1921 }
1922
Owen Anderson9a184ef2008-01-07 01:35:02 +00001923 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
1924 unsigned NewOpc = 0;
1925 switch (MI->getOpcode()) {
1926 default: return NULL;
1927 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
1928 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
1929 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
1930 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
1931 }
1932 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00001933 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00001934 MI->getOperand(1).ChangeToImmediate(0);
1935 } else if (Ops.size() != 1)
1936 return NULL;
1937
1938 SmallVector<MachineOperand,4> MOs;
1939 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
1940 return foldMemoryOperand(MI, Ops[0], MOs);
1941}
1942
Evan Cheng4f2f3f62008-02-08 21:20:40 +00001943MachineInstr* X86InstrInfo::foldMemoryOperand(MachineFunction &MF,
1944 MachineInstr *MI,
Chris Lattnerb4cbb682008-01-09 00:37:18 +00001945 SmallVectorImpl<unsigned> &Ops,
1946 MachineInstr *LoadMI) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00001947 // Check switch flag
1948 if (NoFusing) return NULL;
1949
Evan Cheng4f2f3f62008-02-08 21:20:40 +00001950 unsigned Alignment = 0;
1951 for (unsigned i = 0, e = LoadMI->getNumMemOperands(); i != e; ++i) {
Dan Gohman1fad9e62008-04-07 19:35:22 +00001952 const MachineMemOperand &MRO = LoadMI->getMemOperand(i);
Evan Cheng4f2f3f62008-02-08 21:20:40 +00001953 unsigned Align = MRO.getAlignment();
1954 if (Align > Alignment)
1955 Alignment = Align;
1956 }
1957
1958 // FIXME: Move alignment requirement into tables?
1959 if (Alignment < 16) {
1960 switch (MI->getOpcode()) {
1961 default: break;
1962 // Not always safe to fold movsd into these instructions since their load
1963 // folding variants expects the address to be 16 byte aligned.
1964 case X86::FsANDNPDrr:
1965 case X86::FsANDNPSrr:
1966 case X86::FsANDPDrr:
1967 case X86::FsANDPSrr:
1968 case X86::FsORPDrr:
1969 case X86::FsORPSrr:
1970 case X86::FsXORPDrr:
1971 case X86::FsXORPSrr:
1972 return NULL;
1973 }
1974 }
1975
Owen Anderson9a184ef2008-01-07 01:35:02 +00001976 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
1977 unsigned NewOpc = 0;
1978 switch (MI->getOpcode()) {
1979 default: return NULL;
1980 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
1981 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
1982 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
1983 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
1984 }
1985 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00001986 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00001987 MI->getOperand(1).ChangeToImmediate(0);
1988 } else if (Ops.size() != 1)
1989 return NULL;
1990
1991 SmallVector<MachineOperand,4> MOs;
Chris Lattner5b930372008-01-07 07:27:27 +00001992 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00001993 for (unsigned i = NumOps - 4; i != NumOps; ++i)
1994 MOs.push_back(LoadMI->getOperand(i));
1995 return foldMemoryOperand(MI, Ops[0], MOs);
1996}
1997
1998
1999bool X86InstrInfo::canFoldMemoryOperand(MachineInstr *MI,
Chris Lattnerb4cbb682008-01-09 00:37:18 +00002000 SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002001 // Check switch flag
2002 if (NoFusing) return 0;
2003
2004 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2005 switch (MI->getOpcode()) {
2006 default: return false;
2007 case X86::TEST8rr:
2008 case X86::TEST16rr:
2009 case X86::TEST32rr:
2010 case X86::TEST64rr:
2011 return true;
2012 }
2013 }
2014
2015 if (Ops.size() != 1)
2016 return false;
2017
2018 unsigned OpNum = Ops[0];
2019 unsigned Opc = MI->getOpcode();
Chris Lattner5b930372008-01-07 07:27:27 +00002020 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002021 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002022 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002023
2024 // Folding a memory location into the two-address part of a two-address
2025 // instruction is different than folding it other places. It requires
2026 // replacing the *two* registers with the memory location.
2027 const DenseMap<unsigned*, unsigned> *OpcodeTablePtr = NULL;
2028 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2029 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2030 } else if (OpNum == 0) { // If operand 0
2031 switch (Opc) {
2032 case X86::MOV16r0:
2033 case X86::MOV32r0:
2034 case X86::MOV64r0:
2035 case X86::MOV8r0:
2036 return true;
2037 default: break;
2038 }
2039 OpcodeTablePtr = &RegOp2MemOpTable0;
2040 } else if (OpNum == 1) {
2041 OpcodeTablePtr = &RegOp2MemOpTable1;
2042 } else if (OpNum == 2) {
2043 OpcodeTablePtr = &RegOp2MemOpTable2;
2044 }
2045
2046 if (OpcodeTablePtr) {
2047 // Find the Opcode to fuse
2048 DenseMap<unsigned*, unsigned>::iterator I =
2049 OpcodeTablePtr->find((unsigned*)Opc);
2050 if (I != OpcodeTablePtr->end())
2051 return true;
2052 }
2053 return false;
2054}
2055
2056bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2057 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
2058 SmallVectorImpl<MachineInstr*> &NewMIs) const {
2059 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
2060 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2061 if (I == MemOp2RegOpTable.end())
2062 return false;
2063 unsigned Opc = I->second.first;
2064 unsigned Index = I->second.second & 0xf;
2065 bool FoldedLoad = I->second.second & (1 << 4);
2066 bool FoldedStore = I->second.second & (1 << 5);
2067 if (UnfoldLoad && !FoldedLoad)
2068 return false;
2069 UnfoldLoad &= FoldedLoad;
2070 if (UnfoldStore && !FoldedStore)
2071 return false;
2072 UnfoldStore &= FoldedStore;
2073
Chris Lattner5b930372008-01-07 07:27:27 +00002074 const TargetInstrDesc &TID = get(Opc);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002075 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnereeedb482008-01-07 02:39:19 +00002076 const TargetRegisterClass *RC = TOI.isLookupPtrRegClass()
Owen Anderson9a184ef2008-01-07 01:35:02 +00002077 ? getPointerRegClass() : RI.getRegClass(TOI.RegClass);
2078 SmallVector<MachineOperand,4> AddrOps;
2079 SmallVector<MachineOperand,2> BeforeOps;
2080 SmallVector<MachineOperand,2> AfterOps;
2081 SmallVector<MachineOperand,4> ImpOps;
2082 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2083 MachineOperand &Op = MI->getOperand(i);
2084 if (i >= Index && i < Index+4)
2085 AddrOps.push_back(Op);
2086 else if (Op.isRegister() && Op.isImplicit())
2087 ImpOps.push_back(Op);
2088 else if (i < Index)
2089 BeforeOps.push_back(Op);
2090 else if (i > Index)
2091 AfterOps.push_back(Op);
2092 }
2093
2094 // Emit the load instruction.
2095 if (UnfoldLoad) {
2096 loadRegFromAddr(MF, Reg, AddrOps, RC, NewMIs);
2097 if (UnfoldStore) {
2098 // Address operands cannot be marked isKill.
2099 for (unsigned i = 1; i != 5; ++i) {
2100 MachineOperand &MO = NewMIs[0]->getOperand(i);
2101 if (MO.isRegister())
2102 MO.setIsKill(false);
2103 }
2104 }
2105 }
2106
2107 // Emit the data processing instruction.
2108 MachineInstr *DataMI = new MachineInstr(TID, true);
2109 MachineInstrBuilder MIB(DataMI);
2110
2111 if (FoldedStore)
2112 MIB.addReg(Reg, true);
2113 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
2114 MIB = X86InstrAddOperand(MIB, BeforeOps[i]);
2115 if (FoldedLoad)
2116 MIB.addReg(Reg);
2117 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
2118 MIB = X86InstrAddOperand(MIB, AfterOps[i]);
2119 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2120 MachineOperand &MO = ImpOps[i];
2121 MIB.addReg(MO.getReg(), MO.isDef(), true, MO.isKill(), MO.isDead());
2122 }
2123 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2124 unsigned NewOpc = 0;
2125 switch (DataMI->getOpcode()) {
2126 default: break;
2127 case X86::CMP64ri32:
2128 case X86::CMP32ri:
2129 case X86::CMP16ri:
2130 case X86::CMP8ri: {
2131 MachineOperand &MO0 = DataMI->getOperand(0);
2132 MachineOperand &MO1 = DataMI->getOperand(1);
2133 if (MO1.getImm() == 0) {
2134 switch (DataMI->getOpcode()) {
2135 default: break;
2136 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
2137 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
2138 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2139 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2140 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00002141 DataMI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002142 MO1.ChangeToRegister(MO0.getReg(), false);
2143 }
2144 }
2145 }
2146 NewMIs.push_back(DataMI);
2147
2148 // Emit the store instruction.
2149 if (UnfoldStore) {
2150 const TargetOperandInfo &DstTOI = TID.OpInfo[0];
Chris Lattnereeedb482008-01-07 02:39:19 +00002151 const TargetRegisterClass *DstRC = DstTOI.isLookupPtrRegClass()
Owen Anderson9a184ef2008-01-07 01:35:02 +00002152 ? getPointerRegClass() : RI.getRegClass(DstTOI.RegClass);
2153 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, NewMIs);
2154 }
2155
2156 return true;
2157}
2158
2159bool
2160X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
2161 SmallVectorImpl<SDNode*> &NewNodes) const {
2162 if (!N->isTargetOpcode())
2163 return false;
2164
2165 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
2166 MemOp2RegOpTable.find((unsigned*)N->getTargetOpcode());
2167 if (I == MemOp2RegOpTable.end())
2168 return false;
2169 unsigned Opc = I->second.first;
2170 unsigned Index = I->second.second & 0xf;
2171 bool FoldedLoad = I->second.second & (1 << 4);
2172 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner5b930372008-01-07 07:27:27 +00002173 const TargetInstrDesc &TID = get(Opc);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002174 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnereeedb482008-01-07 02:39:19 +00002175 const TargetRegisterClass *RC = TOI.isLookupPtrRegClass()
Owen Anderson9a184ef2008-01-07 01:35:02 +00002176 ? getPointerRegClass() : RI.getRegClass(TOI.RegClass);
2177 std::vector<SDOperand> AddrOps;
2178 std::vector<SDOperand> BeforeOps;
2179 std::vector<SDOperand> AfterOps;
2180 unsigned NumOps = N->getNumOperands();
2181 for (unsigned i = 0; i != NumOps-1; ++i) {
2182 SDOperand Op = N->getOperand(i);
2183 if (i >= Index && i < Index+4)
2184 AddrOps.push_back(Op);
2185 else if (i < Index)
2186 BeforeOps.push_back(Op);
2187 else if (i > Index)
2188 AfterOps.push_back(Op);
2189 }
2190 SDOperand Chain = N->getOperand(NumOps-1);
2191 AddrOps.push_back(Chain);
2192
2193 // Emit the load instruction.
2194 SDNode *Load = 0;
2195 if (FoldedLoad) {
Duncan Sands92c43912008-06-06 12:08:01 +00002196 MVT VT = *RC->vt_begin();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002197 Load = DAG.getTargetNode(getLoadRegOpcode(RC, RI.getStackAlignment()), VT,
2198 MVT::Other, &AddrOps[0], AddrOps.size());
2199 NewNodes.push_back(Load);
2200 }
2201
2202 // Emit the data processing instruction.
Duncan Sands92c43912008-06-06 12:08:01 +00002203 std::vector<MVT> VTs;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002204 const TargetRegisterClass *DstRC = 0;
Chris Lattner0c2a4f32008-01-07 03:13:06 +00002205 if (TID.getNumDefs() > 0) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002206 const TargetOperandInfo &DstTOI = TID.OpInfo[0];
Chris Lattnereeedb482008-01-07 02:39:19 +00002207 DstRC = DstTOI.isLookupPtrRegClass()
Owen Anderson9a184ef2008-01-07 01:35:02 +00002208 ? getPointerRegClass() : RI.getRegClass(DstTOI.RegClass);
2209 VTs.push_back(*DstRC->vt_begin());
2210 }
2211 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +00002212 MVT VT = N->getValueType(i);
Chris Lattner0c2a4f32008-01-07 03:13:06 +00002213 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002214 VTs.push_back(VT);
2215 }
2216 if (Load)
2217 BeforeOps.push_back(SDOperand(Load, 0));
2218 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
2219 SDNode *NewNode= DAG.getTargetNode(Opc, VTs, &BeforeOps[0], BeforeOps.size());
2220 NewNodes.push_back(NewNode);
2221
2222 // Emit the store instruction.
2223 if (FoldedStore) {
2224 AddrOps.pop_back();
2225 AddrOps.push_back(SDOperand(NewNode, 0));
2226 AddrOps.push_back(Chain);
2227 SDNode *Store = DAG.getTargetNode(getStoreRegOpcode(DstRC, RI.getStackAlignment()),
2228 MVT::Other, &AddrOps[0], AddrOps.size());
2229 NewNodes.push_back(Store);
2230 }
2231
2232 return true;
2233}
2234
2235unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
2236 bool UnfoldLoad, bool UnfoldStore) const {
2237 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
2238 MemOp2RegOpTable.find((unsigned*)Opc);
2239 if (I == MemOp2RegOpTable.end())
2240 return 0;
2241 bool FoldedLoad = I->second.second & (1 << 4);
2242 bool FoldedStore = I->second.second & (1 << 5);
2243 if (UnfoldLoad && !FoldedLoad)
2244 return 0;
2245 if (UnfoldStore && !FoldedStore)
2246 return 0;
2247 return I->second.first;
2248}
2249
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002250bool X86InstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const {
2251 if (MBB.empty()) return false;
2252
2253 switch (MBB.back().getOpcode()) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002254 case X86::TCRETURNri:
2255 case X86::TCRETURNdi:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002256 case X86::RET: // Return.
2257 case X86::RETI:
2258 case X86::TAILJMPd:
2259 case X86::TAILJMPr:
2260 case X86::TAILJMPm:
2261 case X86::JMP: // Uncond branch.
2262 case X86::JMP32r: // Indirect branch.
Dan Gohmanb15b6b52007-09-17 15:19:08 +00002263 case X86::JMP64r: // Indirect branch (64-bit).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002264 case X86::JMP32m: // Indirect branch through mem.
Dan Gohmanb15b6b52007-09-17 15:19:08 +00002265 case X86::JMP64m: // Indirect branch through mem (64-bit).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002266 return true;
2267 default: return false;
2268 }
2269}
2270
2271bool X86InstrInfo::
2272ReverseBranchCondition(std::vector<MachineOperand> &Cond) const {
2273 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
2274 Cond[0].setImm(GetOppositeBranchCondition((X86::CondCode)Cond[0].getImm()));
2275 return false;
2276}
2277
2278const TargetRegisterClass *X86InstrInfo::getPointerRegClass() const {
2279 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
2280 if (Subtarget->is64Bit())
2281 return &X86::GR64RegClass;
2282 else
2283 return &X86::GR32RegClass;
2284}
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002285
2286unsigned X86InstrInfo::sizeOfImm(const TargetInstrDesc *Desc) {
2287 switch (Desc->TSFlags & X86II::ImmMask) {
2288 case X86II::Imm8: return 1;
2289 case X86II::Imm16: return 2;
2290 case X86II::Imm32: return 4;
2291 case X86II::Imm64: return 8;
2292 default: assert(0 && "Immediate size not set!");
2293 return 0;
2294 }
2295}
2296
2297/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
2298/// e.g. r8, xmm8, etc.
2299bool X86InstrInfo::isX86_64ExtendedReg(const MachineOperand &MO) {
2300 if (!MO.isRegister()) return false;
2301 switch (MO.getReg()) {
2302 default: break;
2303 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2304 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2305 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2306 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2307 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2308 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2309 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2310 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2311 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2312 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
2313 return true;
2314 }
2315 return false;
2316}
2317
2318
2319/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
2320/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
2321/// size, and 3) use of X86-64 extended registers.
2322unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
2323 unsigned REX = 0;
2324 const TargetInstrDesc &Desc = MI.getDesc();
2325
2326 // Pseudo instructions do not need REX prefix byte.
2327 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
2328 return 0;
2329 if (Desc.TSFlags & X86II::REX_W)
2330 REX |= 1 << 3;
2331
2332 unsigned NumOps = Desc.getNumOperands();
2333 if (NumOps) {
2334 bool isTwoAddr = NumOps > 1 &&
2335 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
2336
2337 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
2338 unsigned i = isTwoAddr ? 1 : 0;
2339 for (unsigned e = NumOps; i != e; ++i) {
2340 const MachineOperand& MO = MI.getOperand(i);
2341 if (MO.isRegister()) {
2342 unsigned Reg = MO.getReg();
2343 if (isX86_64NonExtLowByteReg(Reg))
2344 REX |= 0x40;
2345 }
2346 }
2347
2348 switch (Desc.TSFlags & X86II::FormMask) {
2349 case X86II::MRMInitReg:
2350 if (isX86_64ExtendedReg(MI.getOperand(0)))
2351 REX |= (1 << 0) | (1 << 2);
2352 break;
2353 case X86II::MRMSrcReg: {
2354 if (isX86_64ExtendedReg(MI.getOperand(0)))
2355 REX |= 1 << 2;
2356 i = isTwoAddr ? 2 : 1;
2357 for (unsigned e = NumOps; i != e; ++i) {
2358 const MachineOperand& MO = MI.getOperand(i);
2359 if (isX86_64ExtendedReg(MO))
2360 REX |= 1 << 0;
2361 }
2362 break;
2363 }
2364 case X86II::MRMSrcMem: {
2365 if (isX86_64ExtendedReg(MI.getOperand(0)))
2366 REX |= 1 << 2;
2367 unsigned Bit = 0;
2368 i = isTwoAddr ? 2 : 1;
2369 for (; i != NumOps; ++i) {
2370 const MachineOperand& MO = MI.getOperand(i);
2371 if (MO.isRegister()) {
2372 if (isX86_64ExtendedReg(MO))
2373 REX |= 1 << Bit;
2374 Bit++;
2375 }
2376 }
2377 break;
2378 }
2379 case X86II::MRM0m: case X86II::MRM1m:
2380 case X86II::MRM2m: case X86II::MRM3m:
2381 case X86II::MRM4m: case X86II::MRM5m:
2382 case X86II::MRM6m: case X86II::MRM7m:
2383 case X86II::MRMDestMem: {
2384 unsigned e = isTwoAddr ? 5 : 4;
2385 i = isTwoAddr ? 1 : 0;
2386 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
2387 REX |= 1 << 2;
2388 unsigned Bit = 0;
2389 for (; i != e; ++i) {
2390 const MachineOperand& MO = MI.getOperand(i);
2391 if (MO.isRegister()) {
2392 if (isX86_64ExtendedReg(MO))
2393 REX |= 1 << Bit;
2394 Bit++;
2395 }
2396 }
2397 break;
2398 }
2399 default: {
2400 if (isX86_64ExtendedReg(MI.getOperand(0)))
2401 REX |= 1 << 0;
2402 i = isTwoAddr ? 2 : 1;
2403 for (unsigned e = NumOps; i != e; ++i) {
2404 const MachineOperand& MO = MI.getOperand(i);
2405 if (isX86_64ExtendedReg(MO))
2406 REX |= 1 << 2;
2407 }
2408 break;
2409 }
2410 }
2411 }
2412 return REX;
2413}
2414
2415/// sizePCRelativeBlockAddress - This method returns the size of a PC
2416/// relative block address instruction
2417///
2418static unsigned sizePCRelativeBlockAddress() {
2419 return 4;
2420}
2421
2422/// sizeGlobalAddress - Give the size of the emission of this global address
2423///
2424static unsigned sizeGlobalAddress(bool dword) {
2425 return dword ? 8 : 4;
2426}
2427
2428/// sizeConstPoolAddress - Give the size of the emission of this constant
2429/// pool address
2430///
2431static unsigned sizeConstPoolAddress(bool dword) {
2432 return dword ? 8 : 4;
2433}
2434
2435/// sizeExternalSymbolAddress - Give the size of the emission of this external
2436/// symbol
2437///
2438static unsigned sizeExternalSymbolAddress(bool dword) {
2439 return dword ? 8 : 4;
2440}
2441
2442/// sizeJumpTableAddress - Give the size of the emission of this jump
2443/// table address
2444///
2445static unsigned sizeJumpTableAddress(bool dword) {
2446 return dword ? 8 : 4;
2447}
2448
2449static unsigned sizeConstant(unsigned Size) {
2450 return Size;
2451}
2452
2453static unsigned sizeRegModRMByte(){
2454 return 1;
2455}
2456
2457static unsigned sizeSIBByte(){
2458 return 1;
2459}
2460
2461static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
2462 unsigned FinalSize = 0;
2463 // If this is a simple integer displacement that doesn't require a relocation.
2464 if (!RelocOp) {
2465 FinalSize += sizeConstant(4);
2466 return FinalSize;
2467 }
2468
2469 // Otherwise, this is something that requires a relocation.
2470 if (RelocOp->isGlobalAddress()) {
2471 FinalSize += sizeGlobalAddress(false);
2472 } else if (RelocOp->isConstantPoolIndex()) {
2473 FinalSize += sizeConstPoolAddress(false);
2474 } else if (RelocOp->isJumpTableIndex()) {
2475 FinalSize += sizeJumpTableAddress(false);
2476 } else {
2477 assert(0 && "Unknown value to relocate!");
2478 }
2479 return FinalSize;
2480}
2481
2482static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
2483 bool IsPIC, bool Is64BitMode) {
2484 const MachineOperand &Op3 = MI.getOperand(Op+3);
2485 int DispVal = 0;
2486 const MachineOperand *DispForReloc = 0;
2487 unsigned FinalSize = 0;
2488
2489 // Figure out what sort of displacement we have to handle here.
2490 if (Op3.isGlobalAddress()) {
2491 DispForReloc = &Op3;
2492 } else if (Op3.isConstantPoolIndex()) {
2493 if (Is64BitMode || IsPIC) {
2494 DispForReloc = &Op3;
2495 } else {
2496 DispVal = 1;
2497 }
2498 } else if (Op3.isJumpTableIndex()) {
2499 if (Is64BitMode || IsPIC) {
2500 DispForReloc = &Op3;
2501 } else {
2502 DispVal = 1;
2503 }
2504 } else {
2505 DispVal = 1;
2506 }
2507
2508 const MachineOperand &Base = MI.getOperand(Op);
2509 const MachineOperand &IndexReg = MI.getOperand(Op+2);
2510
2511 unsigned BaseReg = Base.getReg();
2512
2513 // Is a SIB byte needed?
2514 if (IndexReg.getReg() == 0 &&
2515 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
2516 if (BaseReg == 0) { // Just a displacement?
2517 // Emit special case [disp32] encoding
2518 ++FinalSize;
2519 FinalSize += getDisplacementFieldSize(DispForReloc);
2520 } else {
2521 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
2522 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
2523 // Emit simple indirect register encoding... [EAX] f.e.
2524 ++FinalSize;
2525 // Be pessimistic and assume it's a disp32, not a disp8
2526 } else {
2527 // Emit the most general non-SIB encoding: [REG+disp32]
2528 ++FinalSize;
2529 FinalSize += getDisplacementFieldSize(DispForReloc);
2530 }
2531 }
2532
2533 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
2534 assert(IndexReg.getReg() != X86::ESP &&
2535 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
2536
2537 bool ForceDisp32 = false;
2538 if (BaseReg == 0 || DispForReloc) {
2539 // Emit the normal disp32 encoding.
2540 ++FinalSize;
2541 ForceDisp32 = true;
2542 } else {
2543 ++FinalSize;
2544 }
2545
2546 FinalSize += sizeSIBByte();
2547
2548 // Do we need to output a displacement?
2549 if (DispVal != 0 || ForceDisp32) {
2550 FinalSize += getDisplacementFieldSize(DispForReloc);
2551 }
2552 }
2553 return FinalSize;
2554}
2555
2556
2557static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
2558 const TargetInstrDesc *Desc,
2559 bool IsPIC, bool Is64BitMode) {
2560
2561 unsigned Opcode = Desc->Opcode;
2562 unsigned FinalSize = 0;
2563
2564 // Emit the lock opcode prefix as needed.
2565 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
2566
2567 // Emit the repeat opcode prefix as needed.
2568 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
2569
2570 // Emit the operand size opcode prefix as needed.
2571 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
2572
2573 // Emit the address size opcode prefix as needed.
2574 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
2575
2576 bool Need0FPrefix = false;
2577 switch (Desc->TSFlags & X86II::Op0Mask) {
2578 case X86II::TB: // Two-byte opcode prefix
2579 case X86II::T8: // 0F 38
2580 case X86II::TA: // 0F 3A
2581 Need0FPrefix = true;
2582 break;
2583 case X86II::REP: break; // already handled.
2584 case X86II::XS: // F3 0F
2585 ++FinalSize;
2586 Need0FPrefix = true;
2587 break;
2588 case X86II::XD: // F2 0F
2589 ++FinalSize;
2590 Need0FPrefix = true;
2591 break;
2592 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
2593 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
2594 ++FinalSize;
2595 break; // Two-byte opcode prefix
2596 default: assert(0 && "Invalid prefix!");
2597 case 0: break; // No prefix!
2598 }
2599
2600 if (Is64BitMode) {
2601 // REX prefix
2602 unsigned REX = X86InstrInfo::determineREX(MI);
2603 if (REX)
2604 ++FinalSize;
2605 }
2606
2607 // 0x0F escape code must be emitted just before the opcode.
2608 if (Need0FPrefix)
2609 ++FinalSize;
2610
2611 switch (Desc->TSFlags & X86II::Op0Mask) {
2612 case X86II::T8: // 0F 38
2613 ++FinalSize;
2614 break;
2615 case X86II::TA: // 0F 3A
2616 ++FinalSize;
2617 break;
2618 }
2619
2620 // If this is a two-address instruction, skip one of the register operands.
2621 unsigned NumOps = Desc->getNumOperands();
2622 unsigned CurOp = 0;
2623 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
2624 CurOp++;
2625
2626 switch (Desc->TSFlags & X86II::FormMask) {
2627 default: assert(0 && "Unknown FormMask value in X86 MachineCodeEmitter!");
2628 case X86II::Pseudo:
2629 // Remember the current PC offset, this is the PIC relocation
2630 // base address.
2631 switch (Opcode) {
2632 default:
2633 break;
2634 case TargetInstrInfo::INLINEASM: {
2635 const MachineFunction *MF = MI.getParent()->getParent();
2636 const char *AsmStr = MI.getOperand(0).getSymbolName();
2637 const TargetAsmInfo* AI = MF->getTarget().getTargetAsmInfo();
2638 FinalSize += AI->getInlineAsmLength(AsmStr);
2639 break;
2640 }
2641 case TargetInstrInfo::LABEL:
2642 break;
2643 case TargetInstrInfo::IMPLICIT_DEF:
2644 case TargetInstrInfo::DECLARE:
2645 case X86::DWARF_LOC:
2646 case X86::FP_REG_KILL:
2647 break;
2648 case X86::MOVPC32r: {
2649 // This emits the "call" portion of this pseudo instruction.
2650 ++FinalSize;
2651 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
2652 break;
2653 }
2654 }
2655 CurOp = NumOps;
2656 break;
2657 case X86II::RawFrm:
2658 ++FinalSize;
2659
2660 if (CurOp != NumOps) {
2661 const MachineOperand &MO = MI.getOperand(CurOp++);
2662 if (MO.isMachineBasicBlock()) {
2663 FinalSize += sizePCRelativeBlockAddress();
2664 } else if (MO.isGlobalAddress()) {
2665 FinalSize += sizeGlobalAddress(false);
2666 } else if (MO.isExternalSymbol()) {
2667 FinalSize += sizeExternalSymbolAddress(false);
2668 } else if (MO.isImmediate()) {
2669 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
2670 } else {
2671 assert(0 && "Unknown RawFrm operand!");
2672 }
2673 }
2674 break;
2675
2676 case X86II::AddRegFrm:
2677 ++FinalSize;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002678 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002679
2680 if (CurOp != NumOps) {
2681 const MachineOperand &MO1 = MI.getOperand(CurOp++);
2682 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
2683 if (MO1.isImmediate())
2684 FinalSize += sizeConstant(Size);
2685 else {
2686 bool dword = false;
2687 if (Opcode == X86::MOV64ri)
2688 dword = true;
2689 if (MO1.isGlobalAddress()) {
2690 FinalSize += sizeGlobalAddress(dword);
2691 } else if (MO1.isExternalSymbol())
2692 FinalSize += sizeExternalSymbolAddress(dword);
2693 else if (MO1.isConstantPoolIndex())
2694 FinalSize += sizeConstPoolAddress(dword);
2695 else if (MO1.isJumpTableIndex())
2696 FinalSize += sizeJumpTableAddress(dword);
2697 }
2698 }
2699 break;
2700
2701 case X86II::MRMDestReg: {
2702 ++FinalSize;
2703 FinalSize += sizeRegModRMByte();
2704 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002705 if (CurOp != NumOps) {
2706 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002707 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002708 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002709 break;
2710 }
2711 case X86II::MRMDestMem: {
2712 ++FinalSize;
2713 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
2714 CurOp += 5;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002715 if (CurOp != NumOps) {
2716 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002717 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002718 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002719 break;
2720 }
2721
2722 case X86II::MRMSrcReg:
2723 ++FinalSize;
2724 FinalSize += sizeRegModRMByte();
2725 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002726 if (CurOp != NumOps) {
2727 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002728 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002729 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002730 break;
2731
2732 case X86II::MRMSrcMem: {
2733
2734 ++FinalSize;
2735 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
2736 CurOp += 5;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002737 if (CurOp != NumOps) {
2738 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002739 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002740 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002741 break;
2742 }
2743
2744 case X86II::MRM0r: case X86II::MRM1r:
2745 case X86II::MRM2r: case X86II::MRM3r:
2746 case X86II::MRM4r: case X86II::MRM5r:
2747 case X86II::MRM6r: case X86II::MRM7r:
2748 ++FinalSize;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002749 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002750 FinalSize += sizeRegModRMByte();
2751
2752 if (CurOp != NumOps) {
2753 const MachineOperand &MO1 = MI.getOperand(CurOp++);
2754 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
2755 if (MO1.isImmediate())
2756 FinalSize += sizeConstant(Size);
2757 else {
2758 bool dword = false;
2759 if (Opcode == X86::MOV64ri32)
2760 dword = true;
2761 if (MO1.isGlobalAddress()) {
2762 FinalSize += sizeGlobalAddress(dword);
2763 } else if (MO1.isExternalSymbol())
2764 FinalSize += sizeExternalSymbolAddress(dword);
2765 else if (MO1.isConstantPoolIndex())
2766 FinalSize += sizeConstPoolAddress(dword);
2767 else if (MO1.isJumpTableIndex())
2768 FinalSize += sizeJumpTableAddress(dword);
2769 }
2770 }
2771 break;
2772
2773 case X86II::MRM0m: case X86II::MRM1m:
2774 case X86II::MRM2m: case X86II::MRM3m:
2775 case X86II::MRM4m: case X86II::MRM5m:
2776 case X86II::MRM6m: case X86II::MRM7m: {
2777
2778 ++FinalSize;
2779 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
2780 CurOp += 4;
2781
2782 if (CurOp != NumOps) {
2783 const MachineOperand &MO = MI.getOperand(CurOp++);
2784 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
2785 if (MO.isImmediate())
2786 FinalSize += sizeConstant(Size);
2787 else {
2788 bool dword = false;
2789 if (Opcode == X86::MOV64mi32)
2790 dword = true;
2791 if (MO.isGlobalAddress()) {
2792 FinalSize += sizeGlobalAddress(dword);
2793 } else if (MO.isExternalSymbol())
2794 FinalSize += sizeExternalSymbolAddress(dword);
2795 else if (MO.isConstantPoolIndex())
2796 FinalSize += sizeConstPoolAddress(dword);
2797 else if (MO.isJumpTableIndex())
2798 FinalSize += sizeJumpTableAddress(dword);
2799 }
2800 }
2801 break;
2802 }
2803
2804 case X86II::MRMInitReg:
2805 ++FinalSize;
2806 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
2807 FinalSize += sizeRegModRMByte();
2808 ++CurOp;
2809 break;
2810 }
2811
2812 if (!Desc->isVariadic() && CurOp != NumOps) {
2813 cerr << "Cannot determine size: ";
2814 MI.dump();
2815 cerr << '\n';
2816 abort();
2817 }
2818
2819
2820 return FinalSize;
2821}
2822
2823
2824unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
2825 const TargetInstrDesc &Desc = MI->getDesc();
2826 bool IsPIC = (TM.getRelocationModel() == Reloc::PIC_);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00002827 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002828 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
2829 if (Desc.getOpcode() == X86::MOVPC32r) {
2830 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
2831 }
2832 return Size;
2833}