blob: ed1ea21e553534200a77aeb14370a03b4173ef75 [file] [log] [blame]
Jason W Kimd4d4f4f2010-09-30 02:17:26 +00001//===-- ARMAsmBackend.cpp - ARM Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000010#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chengbe740292011-07-23 00:00:19 +000011#include "MCTargetDesc/ARMBaseInfo.h"
12#include "MCTargetDesc/ARMFixupKinds.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000013#include "MCTargetDesc/ARMAddressingModes.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000014#include "llvm/ADT/Twine.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000015#include "llvm/MC/MCAssembler.h"
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000016#include "llvm/MC/MCDirectives.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000017#include "llvm/MC/MCELFObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000018#include "llvm/MC/MCExpr.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000019#include "llvm/MC/MCMachObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000020#include "llvm/MC/MCObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000021#include "llvm/MC/MCSectionELF.h"
22#include "llvm/MC/MCSectionMachO.h"
Evan Cheng78c10ee2011-07-25 23:24:55 +000023#include "llvm/MC/MCAsmBackend.h"
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000024#include "llvm/MC/MCSubtargetInfo.h"
Jim Grosbach9b5b1252012-01-18 00:23:57 +000025#include "llvm/MC/MCValue.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000026#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000027#include "llvm/Support/ELF.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000028#include "llvm/Support/ErrorHandling.h"
29#include "llvm/Support/raw_ostream.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000030using namespace llvm;
31
32namespace {
Rafael Espindola6024c972010-12-17 17:45:22 +000033class ARMELFObjectWriter : public MCELFObjectTargetWriter {
34public:
Rafael Espindoladc9a8a32011-12-21 17:00:36 +000035 ARMELFObjectWriter(uint8_t OSABI)
36 : MCELFObjectTargetWriter(/*Is64Bit*/ false, OSABI, ELF::EM_ARM,
Rafael Espindolabff66a82010-12-18 03:27:34 +000037 /*HasRelocationAddend*/ false) {}
Rafael Espindola6024c972010-12-17 17:45:22 +000038};
39
Evan Cheng78c10ee2011-07-25 23:24:55 +000040class ARMAsmBackend : public MCAsmBackend {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000041 const MCSubtargetInfo* STI;
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000042 bool isThumbMode; // Currently emitting Thumb code.
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000043public:
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000044 ARMAsmBackend(const Target &T, const StringRef TT)
45 : MCAsmBackend(), STI(ARM_MC::createARMMCSubtargetInfo(TT, "", "")),
Jim Grosbachb9d3ff82011-08-24 22:27:35 +000046 isThumbMode(TT.startswith("thumb")) {}
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000047
48 ~ARMAsmBackend() {
49 delete STI;
50 }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000051
Daniel Dunbar2761fc42010-12-16 03:20:06 +000052 unsigned getNumFixupKinds() const { return ARM::NumTargetFixupKinds; }
53
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000054 bool hasNOP() const {
55 return (STI->getFeatureBits() & ARM::HasV6T2Ops) != 0;
56 }
57
Daniel Dunbar2761fc42010-12-16 03:20:06 +000058 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
59 const static MCFixupKindInfo Infos[ARM::NumTargetFixupKinds] = {
60// This table *must* be in the order that the fixup_* kinds are defined in
61// ARMFixupKinds.h.
62//
63// Name Offset (bits) Size (bits) Flags
Jim Grosbach2abba842011-11-16 22:48:37 +000064{ "fixup_arm_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000065{ "fixup_t2_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
66 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jim Grosbach2f196742011-12-19 23:06:24 +000067{ "fixup_arm_pcrel_10_unscaled", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach681460f2011-11-01 01:24:45 +000068{ "fixup_arm_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000069{ "fixup_t2_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
70 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
71{ "fixup_thumb_adr_pcrel_10",0, 8, MCFixupKindInfo::FKF_IsPCRel |
72 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jim Grosbach2abba842011-11-16 22:48:37 +000073{ "fixup_arm_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000074{ "fixup_t2_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
75 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jason W Kim685c3502011-02-04 19:47:15 +000076{ "fixup_arm_condbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
77{ "fixup_arm_uncondbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000078{ "fixup_t2_condbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
79{ "fixup_t2_uncondbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
80{ "fixup_arm_thumb_br", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
81{ "fixup_arm_thumb_bl", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach90b5a082011-08-18 16:57:50 +000082{ "fixup_arm_thumb_blx", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000083{ "fixup_arm_thumb_cb", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach67b95f92011-08-19 18:20:48 +000084{ "fixup_arm_thumb_cp", 0, 8, MCFixupKindInfo::FKF_IsPCRel },
Eric Christopherfea51fc2011-05-28 03:16:22 +000085{ "fixup_arm_thumb_bcc", 0, 8, MCFixupKindInfo::FKF_IsPCRel },
Evan Chengf3eb3bb2011-01-14 02:38:49 +000086// movw / movt: 16-bits immediate but scattered into two chunks 0 - 12, 16 - 19.
87{ "fixup_arm_movt_hi16", 0, 20, 0 },
88{ "fixup_arm_movw_lo16", 0, 20, 0 },
89{ "fixup_t2_movt_hi16", 0, 20, 0 },
90{ "fixup_t2_movw_lo16", 0, 20, 0 },
91{ "fixup_arm_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
92{ "fixup_arm_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
93{ "fixup_t2_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
94{ "fixup_t2_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000095 };
96
97 if (Kind < FirstTargetFixupKind)
Evan Cheng78c10ee2011-07-25 23:24:55 +000098 return MCAsmBackend::getFixupKindInfo(Kind);
Daniel Dunbar2761fc42010-12-16 03:20:06 +000099
100 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
101 "Invalid kind!");
102 return Infos[Kind - FirstTargetFixupKind];
103 }
104
Jim Grosbach9b5b1252012-01-18 00:23:57 +0000105 /// processFixupValue - Target hook to process the literal value of a fixup
106 /// if necessary.
107 void processFixupValue(const MCAssembler &Asm, const MCAsmLayout &Layout,
108 const MCFixup &Fixup, const MCFragment *DF,
109 MCValue &Target, uint64_t &Value) {
110 // Some fixups to thumb function symbols need the low bit (thumb bit)
111 // twiddled.
Jim Grosbach5a7efa72012-01-18 00:40:25 +0000112 if ((unsigned)Fixup.getKind() != ARM::fixup_arm_ldst_pcrel_12 &&
113 (unsigned)Fixup.getKind() != ARM::fixup_t2_ldst_pcrel_12 &&
114 (unsigned)Fixup.getKind() != ARM::fixup_arm_thumb_cp) {
115 if (const MCSymbolRefExpr *A = Target.getSymA()) {
116 const MCSymbol &Sym = A->getSymbol().AliasedSymbol();
117 if (Asm.isThumbFunc(&Sym))
118 Value |= 1;
119 }
Jim Grosbach9b5b1252012-01-18 00:23:57 +0000120 }
121 }
122
Jim Grosbachec343382012-01-18 18:52:16 +0000123 bool mayNeedRelaxation(const MCInst &Inst) const;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000124
Jim Grosbach370b78d2011-12-06 00:47:03 +0000125 bool fixupNeedsRelaxation(const MCFixup &Fixup,
126 uint64_t Value,
127 const MCInstFragment *DF,
128 const MCAsmLayout &Layout) const;
129
Jim Grosbachec343382012-01-18 18:52:16 +0000130 void relaxInstruction(const MCInst &Inst, MCInst &Res) const;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000131
Jim Grosbachec343382012-01-18 18:52:16 +0000132 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const;
Jim Grosbach3787a402010-09-30 17:45:51 +0000133
Jim Grosbachec343382012-01-18 18:52:16 +0000134 void handleAssemblerFlag(MCAssemblerFlag Flag) {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000135 switch (Flag) {
136 default: break;
137 case MCAF_Code16:
138 setIsThumb(true);
139 break;
140 case MCAF_Code32:
141 setIsThumb(false);
142 break;
143 }
Jim Grosbach3787a402010-09-30 17:45:51 +0000144 }
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000145
146 unsigned getPointerSize() const { return 4; }
147 bool isThumb() const { return isThumbMode; }
148 void setIsThumb(bool it) { isThumbMode = it; }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000149};
Chris Lattnerb75c6512010-11-17 05:41:32 +0000150} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000151
Jim Grosbachf503ef62011-12-05 23:45:46 +0000152static unsigned getRelaxedOpcode(unsigned Op) {
153 switch (Op) {
154 default: return Op;
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000155 case ARM::tBcc: return ARM::t2Bcc;
156 case ARM::tLDRpciASM: return ARM::t2LDRpci;
Jim Grosbach9363c582012-01-19 02:09:38 +0000157 case ARM::tADR: return ARM::t2ADR;
Jim Grosbachf503ef62011-12-05 23:45:46 +0000158 }
159}
160
Jim Grosbachec343382012-01-18 18:52:16 +0000161bool ARMAsmBackend::mayNeedRelaxation(const MCInst &Inst) const {
Jim Grosbachf503ef62011-12-05 23:45:46 +0000162 if (getRelaxedOpcode(Inst.getOpcode()) != Inst.getOpcode())
163 return true;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000164 return false;
165}
166
Jim Grosbach370b78d2011-12-06 00:47:03 +0000167bool ARMAsmBackend::fixupNeedsRelaxation(const MCFixup &Fixup,
168 uint64_t Value,
169 const MCInstFragment *DF,
170 const MCAsmLayout &Layout) const {
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000171 switch (Fixup.getKind()) {
172 default: assert(0 && "Unexpected fixup kind in fixupNeedsRelaxation()!");
173 case ARM::fixup_arm_thumb_bcc: {
174 // Relaxing tBcc to t2Bcc. tBcc has a signed 9-bit displacement with the
175 // low bit being an implied zero. There's an implied +4 offset for the
176 // branch, so we adjust the other way here to determine what's
177 // encodable.
178 //
179 // Relax if the value is too big for a (signed) i8.
180 int64_t Offset = int64_t(Value) - 4;
181 return Offset > 254 || Offset < -256;
182 }
Jim Grosbach9363c582012-01-19 02:09:38 +0000183 case ARM::fixup_thumb_adr_pcrel_10:
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000184 case ARM::fixup_arm_thumb_cp: {
Jim Grosbachd26bad02012-01-19 01:50:30 +0000185 // If the immediate is negative, greater than 1020, or not a multiple
186 // of four, the wide version of the instruction must be used.
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000187 int64_t Offset = int64_t(Value) - 4;
Jim Grosbachd26bad02012-01-19 01:50:30 +0000188 return Offset > 1020 || Offset < 0 || Offset & 3;
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000189 }
190 }
191 llvm_unreachable("Invalid switch/cash!?");
Jim Grosbach370b78d2011-12-06 00:47:03 +0000192}
193
Jim Grosbachec343382012-01-18 18:52:16 +0000194void ARMAsmBackend::relaxInstruction(const MCInst &Inst, MCInst &Res) const {
Jim Grosbachf503ef62011-12-05 23:45:46 +0000195 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
196
197 // Sanity check w/ diagnostic if we get here w/ a bogus instruction.
198 if (RelaxedOp == Inst.getOpcode()) {
199 SmallString<256> Tmp;
200 raw_svector_ostream OS(Tmp);
201 Inst.dump_pretty(OS);
202 OS << "\n";
203 report_fatal_error("unexpected instruction to relax: " + OS.str());
204 }
205
206 // The instructions we're relaxing have (so far) the same operands.
207 // We just need to update to the proper opcode.
208 Res = Inst;
209 Res.setOpcode(RelaxedOp);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000210}
211
Jim Grosbachec343382012-01-18 18:52:16 +0000212bool ARMAsmBackend::writeNopData(uint64_t Count, MCObjectWriter *OW) const {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000213 const uint16_t Thumb1_16bitNopEncoding = 0x46c0; // using MOV r8,r8
214 const uint16_t Thumb2_16bitNopEncoding = 0xbf00; // NOP
215 const uint32_t ARMv4_NopEncoding = 0xe1a0000; // using MOV r0,r0
Jim Grosbachb84acd22011-11-16 22:40:25 +0000216 const uint32_t ARMv6T2_NopEncoding = 0xe320f000; // NOP
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000217 if (isThumb()) {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000218 const uint16_t nopEncoding = hasNOP() ? Thumb2_16bitNopEncoding
219 : Thumb1_16bitNopEncoding;
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000220 uint64_t NumNops = Count / 2;
221 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000222 OW->Write16(nopEncoding);
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000223 if (Count & 1)
224 OW->Write8(0);
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000225 return true;
226 }
227 // ARM mode
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000228 const uint32_t nopEncoding = hasNOP() ? ARMv6T2_NopEncoding
229 : ARMv4_NopEncoding;
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000230 uint64_t NumNops = Count / 4;
231 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000232 OW->Write32(nopEncoding);
233 // FIXME: should this function return false when unable to write exactly
234 // 'Count' bytes with NOP encodings?
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000235 switch (Count % 4) {
236 default: break; // No leftover bytes to write
237 case 1: OW->Write8(0); break;
238 case 2: OW->Write16(0); break;
239 case 3: OW->Write16(0); OW->Write8(0xa0); break;
240 }
241
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000242 return true;
Jim Grosbach87dc3aa2010-09-30 03:20:34 +0000243}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000244
Jason W Kim0c628c22010-12-01 22:46:50 +0000245static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) {
246 switch (Kind) {
247 default:
248 llvm_unreachable("Unknown fixup kind!");
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000249 case FK_Data_1:
250 case FK_Data_2:
Jason W Kim0c628c22010-12-01 22:46:50 +0000251 case FK_Data_4:
Jason W Kim0c628c22010-12-01 22:46:50 +0000252 return Value;
Jason W Kim2ccf1482010-12-03 19:40:23 +0000253 case ARM::fixup_arm_movt_hi16:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000254 Value >>= 16;
255 // Fallthrough
256 case ARM::fixup_arm_movw_lo16:
Jason W Kim861b9c62011-05-19 20:55:25 +0000257 case ARM::fixup_arm_movt_hi16_pcrel:
Jason W Kim86a97f22011-01-12 00:19:25 +0000258 case ARM::fixup_arm_movw_lo16_pcrel: {
Jason W Kim2ccf1482010-12-03 19:40:23 +0000259 unsigned Hi4 = (Value & 0xF000) >> 12;
260 unsigned Lo12 = Value & 0x0FFF;
261 // inst{19-16} = Hi4;
262 // inst{11-0} = Lo12;
263 Value = (Hi4 << 16) | (Lo12);
264 return Value;
265 }
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000266 case ARM::fixup_t2_movt_hi16:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000267 Value >>= 16;
268 // Fallthrough
269 case ARM::fixup_t2_movw_lo16:
Jim Grosbach8b454562011-06-24 20:06:59 +0000270 case ARM::fixup_t2_movt_hi16_pcrel: //FIXME: Shouldn't this be shifted like
271 // the other hi16 fixup?
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000272 case ARM::fixup_t2_movw_lo16_pcrel: {
273 unsigned Hi4 = (Value & 0xF000) >> 12;
274 unsigned i = (Value & 0x800) >> 11;
275 unsigned Mid3 = (Value & 0x700) >> 8;
276 unsigned Lo8 = Value & 0x0FF;
277 // inst{19-16} = Hi4;
278 // inst{26} = i;
279 // inst{14-12} = Mid3;
280 // inst{7-0} = Lo8;
Jim Grosbachf391e9f2011-09-30 22:02:45 +0000281 Value = (Hi4 << 16) | (i << 26) | (Mid3 << 12) | (Lo8);
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000282 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
283 swapped |= (Value & 0x0000FFFF) << 16;
284 return swapped;
285 }
Owen Andersond7b3f582010-12-09 01:51:07 +0000286 case ARM::fixup_arm_ldst_pcrel_12:
Jason W Kim0c628c22010-12-01 22:46:50 +0000287 // ARM PC-relative values are offset by 8.
Owen Anderson05018c22010-12-09 20:27:52 +0000288 Value -= 4;
Owen Andersonfe7fac72010-12-09 21:34:47 +0000289 // FALLTHROUGH
Owen Andersond7b3f582010-12-09 01:51:07 +0000290 case ARM::fixup_t2_ldst_pcrel_12: {
291 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Anderson05018c22010-12-09 20:27:52 +0000292 Value -= 4;
Owen Andersond7b3f582010-12-09 01:51:07 +0000293 bool isAdd = true;
Jason W Kim0c628c22010-12-01 22:46:50 +0000294 if ((int64_t)Value < 0) {
295 Value = -Value;
296 isAdd = false;
297 }
298 assert ((Value < 4096) && "Out of range pc-relative fixup value!");
299 Value |= isAdd << 23;
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000300
Owen Andersond7b3f582010-12-09 01:51:07 +0000301 // Same addressing mode as fixup_arm_pcrel_10,
302 // but with 16-bit halfwords swapped.
303 if (Kind == ARM::fixup_t2_ldst_pcrel_12) {
304 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
305 swapped |= (Value & 0x0000FFFF) << 16;
306 return swapped;
307 }
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000308
Jason W Kim0c628c22010-12-01 22:46:50 +0000309 return Value;
310 }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000311 case ARM::fixup_thumb_adr_pcrel_10:
312 return ((Value - 4) >> 2) & 0xff;
Jim Grosbachdff84b02010-12-02 00:28:45 +0000313 case ARM::fixup_arm_adr_pcrel_12: {
314 // ARM PC-relative values are offset by 8.
315 Value -= 8;
316 unsigned opc = 4; // bits {24-21}. Default to add: 0b0100
317 if ((int64_t)Value < 0) {
318 Value = -Value;
319 opc = 2; // 0b0010
320 }
321 assert(ARM_AM::getSOImmVal(Value) != -1 &&
322 "Out of range pc-relative fixup value!");
323 // Encode the immediate and shift the opcode into place.
324 return ARM_AM::getSOImmVal(Value) | (opc << 21);
325 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000326
Owen Andersona838a252010-12-14 00:36:49 +0000327 case ARM::fixup_t2_adr_pcrel_12: {
328 Value -= 4;
329 unsigned opc = 0;
330 if ((int64_t)Value < 0) {
331 Value = -Value;
332 opc = 5;
333 }
334
335 uint32_t out = (opc << 21);
Owen Anderson741ad152011-03-23 22:03:44 +0000336 out |= (Value & 0x800) << 15;
Owen Andersona838a252010-12-14 00:36:49 +0000337 out |= (Value & 0x700) << 4;
338 out |= (Value & 0x0FF);
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000339
Owen Andersona838a252010-12-14 00:36:49 +0000340 uint64_t swapped = (out & 0xFFFF0000) >> 16;
341 swapped |= (out & 0x0000FFFF) << 16;
342 return swapped;
343 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000344
Jason W Kim685c3502011-02-04 19:47:15 +0000345 case ARM::fixup_arm_condbranch:
346 case ARM::fixup_arm_uncondbranch:
Jason W Kim0c628c22010-12-01 22:46:50 +0000347 // These values don't encode the low two bits since they're always zero.
348 // Offset by 8 just as above.
Jim Grosbach662a8162010-12-06 23:57:07 +0000349 return 0xffffff & ((Value - 8) >> 2);
Owen Andersonc2666002010-12-13 19:31:11 +0000350 case ARM::fixup_t2_uncondbranch: {
Owen Anderson63ee2202010-12-10 23:02:28 +0000351 Value = Value - 4;
Owen Andersonfb20d892010-12-09 00:27:41 +0000352 Value >>= 1; // Low bit is not encoded.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000353
Jim Grosbach56a25352010-12-13 19:25:46 +0000354 uint32_t out = 0;
Owen Andersonc2666002010-12-13 19:31:11 +0000355 bool I = Value & 0x800000;
356 bool J1 = Value & 0x400000;
357 bool J2 = Value & 0x200000;
358 J1 ^= I;
359 J2 ^= I;
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000360
Owen Andersonc2666002010-12-13 19:31:11 +0000361 out |= I << 26; // S bit
362 out |= !J1 << 13; // J1 bit
363 out |= !J2 << 11; // J2 bit
364 out |= (Value & 0x1FF800) << 5; // imm6 field
365 out |= (Value & 0x0007FF); // imm11 field
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000366
Owen Andersonc2666002010-12-13 19:31:11 +0000367 uint64_t swapped = (out & 0xFFFF0000) >> 16;
368 swapped |= (out & 0x0000FFFF) << 16;
369 return swapped;
370 }
371 case ARM::fixup_t2_condbranch: {
372 Value = Value - 4;
373 Value >>= 1; // Low bit is not encoded.
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000374
Owen Andersonc2666002010-12-13 19:31:11 +0000375 uint64_t out = 0;
Owen Anderson8f079432010-12-09 01:02:09 +0000376 out |= (Value & 0x80000) << 7; // S bit
377 out |= (Value & 0x40000) >> 7; // J2 bit
378 out |= (Value & 0x20000) >> 4; // J1 bit
379 out |= (Value & 0x1F800) << 5; // imm6 field
380 out |= (Value & 0x007FF); // imm11 field
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000381
Jim Grosbach56a25352010-12-13 19:25:46 +0000382 uint32_t swapped = (out & 0xFFFF0000) >> 16;
Owen Andersonfb20d892010-12-09 00:27:41 +0000383 swapped |= (out & 0x0000FFFF) << 16;
384 return swapped;
385 }
Jim Grosbach662a8162010-12-06 23:57:07 +0000386 case ARM::fixup_arm_thumb_bl: {
387 // The value doesn't encode the low bit (always zero) and is offset by
388 // four. The value is encoded into disjoint bit positions in the destination
389 // opcode. x = unchanged, I = immediate value bit, S = sign extension bit
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000390 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000391 // BL: xxxxxSIIIIIIIIII xxxxxIIIIIIIIIII
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000392 //
Jim Grosbach662a8162010-12-06 23:57:07 +0000393 // Note that the halfwords are stored high first, low second; so we need
394 // to transpose the fixup value here to map properly.
Rafael Espindola298c8e12011-05-20 20:01:01 +0000395 unsigned isNeg = (int64_t(Value - 4) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000396 uint32_t Binary = 0;
397 Value = 0x3fffff & ((Value - 4) >> 1);
398 Binary = (Value & 0x7ff) << 16; // Low imm11 value.
399 Binary |= (Value & 0x1ffc00) >> 11; // High imm10 value.
400 Binary |= isNeg << 10; // Sign bit.
Bill Wendling09aa3f02010-12-09 00:39:08 +0000401 return Binary;
402 }
403 case ARM::fixup_arm_thumb_blx: {
404 // The value doesn't encode the low two bits (always zero) and is offset by
405 // four (see fixup_arm_thumb_cp). The value is encoded into disjoint bit
406 // positions in the destination opcode. x = unchanged, I = immediate value
407 // bit, S = sign extension bit, 0 = zero.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000408 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000409 // BLX: xxxxxSIIIIIIIIII xxxxxIIIIIIIIII0
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000410 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000411 // Note that the halfwords are stored high first, low second; so we need
412 // to transpose the fixup value here to map properly.
Rafael Espindola298c8e12011-05-20 20:01:01 +0000413 unsigned isNeg = (int64_t(Value-4) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000414 uint32_t Binary = 0;
415 Value = 0xfffff & ((Value - 2) >> 2);
416 Binary = (Value & 0x3ff) << 17; // Low imm10L value.
417 Binary |= (Value & 0xffc00) >> 10; // High imm10H value.
418 Binary |= isNeg << 10; // Sign bit.
Jim Grosbach662a8162010-12-06 23:57:07 +0000419 return Binary;
420 }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000421 case ARM::fixup_arm_thumb_cp:
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000422 // Offset by 4, and don't encode the low two bits. Two bytes of that
423 // 'off by 4' is implicitly handled by the half-word ordering of the
424 // Thumb encoding, so we only need to adjust by 2 here.
425 return ((Value - 2) >> 2) & 0xff;
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000426 case ARM::fixup_arm_thumb_cb: {
Bill Wendlingdff2f712010-12-08 23:01:43 +0000427 // Offset by 4 and don't encode the lower bit, which is always 0.
428 uint32_t Binary = (Value - 4) >> 1;
Owen Anderson86abd482010-12-14 19:42:53 +0000429 return ((Binary & 0x20) << 4) | ((Binary & 0x1f) << 3);
Bill Wendlingdff2f712010-12-08 23:01:43 +0000430 }
Jim Grosbache2467172010-12-10 18:21:33 +0000431 case ARM::fixup_arm_thumb_br:
432 // Offset by 4 and don't encode the lower bit, which is always 0.
433 return ((Value - 4) >> 1) & 0x7ff;
Jim Grosbach01086452010-12-10 17:13:40 +0000434 case ARM::fixup_arm_thumb_bcc:
435 // Offset by 4 and don't encode the lower bit, which is always 0.
436 return ((Value - 4) >> 1) & 0xff;
Jim Grosbach2f196742011-12-19 23:06:24 +0000437 case ARM::fixup_arm_pcrel_10_unscaled: {
438 Value = Value - 8; // ARM fixups offset by an additional word and don't
439 // need to adjust for the half-word ordering.
440 bool isAdd = true;
441 if ((int64_t)Value < 0) {
442 Value = -Value;
443 isAdd = false;
444 }
445 assert ((Value < 256) && "Out of range pc-relative fixup value!");
446 return Value | (isAdd << 23);
447 }
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000448 case ARM::fixup_arm_pcrel_10:
Owen Andersone2e0f582010-12-10 22:46:47 +0000449 Value = Value - 4; // ARM fixups offset by an additional word and don't
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000450 // need to adjust for the half-word ordering.
451 // Fall through.
452 case ARM::fixup_t2_pcrel_10: {
453 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Andersone2e0f582010-12-10 22:46:47 +0000454 Value = Value - 4;
Jason W Kim0c628c22010-12-01 22:46:50 +0000455 bool isAdd = true;
456 if ((int64_t)Value < 0) {
457 Value = -Value;
458 isAdd = false;
459 }
460 // These values don't encode the low two bits since they're always zero.
461 Value >>= 2;
462 assert ((Value < 256) && "Out of range pc-relative fixup value!");
463 Value |= isAdd << 23;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000464
Jim Grosbach2f196742011-12-19 23:06:24 +0000465 // Same addressing mode as fixup_arm_pcrel_10, but with 16-bit halfwords
466 // swapped.
Owen Andersond8e351b2010-12-08 00:18:36 +0000467 if (Kind == ARM::fixup_t2_pcrel_10) {
Jim Grosbach56a25352010-12-13 19:25:46 +0000468 uint32_t swapped = (Value & 0xFFFF0000) >> 16;
Owen Anderson255eafb2010-12-08 00:21:33 +0000469 swapped |= (Value & 0x0000FFFF) << 16;
Owen Andersond8e351b2010-12-08 00:18:36 +0000470 return swapped;
471 }
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000472
Jason W Kim0c628c22010-12-01 22:46:50 +0000473 return Value;
474 }
475 }
476}
477
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000478namespace {
Bill Wendling52e635e2010-12-07 23:05:20 +0000479
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000480// FIXME: This should be in a separate file.
481// ELF is an ELF of course...
482class ELFARMAsmBackend : public ARMAsmBackend {
483public:
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000484 uint8_t OSABI;
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000485 ELFARMAsmBackend(const Target &T, const StringRef TT,
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000486 uint8_t _OSABI)
487 : ARMAsmBackend(T, TT), OSABI(_OSABI) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000488
Jim Grosbachec343382012-01-18 18:52:16 +0000489 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000490 uint64_t Value) const;
491
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000492 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindola69bbda02011-12-22 00:37:50 +0000493 return createARMELFObjectWriter(OS, OSABI);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000494 }
495};
496
Bill Wendling52e635e2010-12-07 23:05:20 +0000497// FIXME: Raise this to share code between Darwin and ELF.
Jim Grosbachec343382012-01-18 18:52:16 +0000498void ELFARMAsmBackend::applyFixup(const MCFixup &Fixup, char *Data,
Rafael Espindola179821a2010-12-06 19:08:48 +0000499 unsigned DataSize, uint64_t Value) const {
Bill Wendling52e635e2010-12-07 23:05:20 +0000500 unsigned NumBytes = 4; // FIXME: 2 for Thumb
Bill Wendling52e635e2010-12-07 23:05:20 +0000501 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000502 if (!Value) return; // Doesn't change encoding.
Bill Wendling52e635e2010-12-07 23:05:20 +0000503
504 unsigned Offset = Fixup.getOffset();
Bill Wendling52e635e2010-12-07 23:05:20 +0000505
506 // For each byte of the fragment that the fixup touches, mask in the bits from
507 // the fixup value. The Value has been "split up" into the appropriate
508 // bitfields above.
509 for (unsigned i = 0; i != NumBytes; ++i)
510 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000511}
512
513// FIXME: This should be in a separate file.
514class DarwinARMAsmBackend : public ARMAsmBackend {
515public:
Owen Anderson17213242011-04-01 21:07:39 +0000516 const object::mach::CPUSubtypeARM Subtype;
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000517 DarwinARMAsmBackend(const Target &T, const StringRef TT,
518 object::mach::CPUSubtypeARM st)
519 : ARMAsmBackend(T, TT), Subtype(st) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000520
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000521 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jim Grosbach2fc68982011-06-22 20:14:52 +0000522 return createARMMachObjectWriter(OS, /*Is64Bit=*/false,
523 object::mach::CTM_ARM,
524 Subtype);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000525 }
526
Jim Grosbachec343382012-01-18 18:52:16 +0000527 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Owen Anderson17213242011-04-01 21:07:39 +0000528 uint64_t Value) const;
529
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000530 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
531 return false;
532 }
533};
534
Bill Wendlingd832fa02010-12-07 23:11:00 +0000535/// getFixupKindNumBytes - The number of bytes the fixup may change.
Jim Grosbachc466b932010-11-11 18:04:49 +0000536static unsigned getFixupKindNumBytes(unsigned Kind) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000537 switch (Kind) {
Jim Grosbach662a8162010-12-06 23:57:07 +0000538 default:
539 llvm_unreachable("Unknown fixup kind!");
Bill Wendlingb8958b02010-12-08 01:57:09 +0000540
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000541 case FK_Data_1:
Jim Grosbach01086452010-12-10 17:13:40 +0000542 case ARM::fixup_arm_thumb_bcc:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000543 case ARM::fixup_arm_thumb_cp:
Jim Grosbachd40963c2010-12-14 22:28:03 +0000544 case ARM::fixup_thumb_adr_pcrel_10:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000545 return 1;
546
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000547 case FK_Data_2:
Jim Grosbache2467172010-12-10 18:21:33 +0000548 case ARM::fixup_arm_thumb_br:
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000549 case ARM::fixup_arm_thumb_cb:
Bill Wendlingdff2f712010-12-08 23:01:43 +0000550 return 2;
551
Jim Grosbach2f196742011-12-19 23:06:24 +0000552 case ARM::fixup_arm_pcrel_10_unscaled:
Jim Grosbach662a8162010-12-06 23:57:07 +0000553 case ARM::fixup_arm_ldst_pcrel_12:
554 case ARM::fixup_arm_pcrel_10:
555 case ARM::fixup_arm_adr_pcrel_12:
Jason W Kim685c3502011-02-04 19:47:15 +0000556 case ARM::fixup_arm_condbranch:
557 case ARM::fixup_arm_uncondbranch:
Jim Grosbach662a8162010-12-06 23:57:07 +0000558 return 3;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000559
560 case FK_Data_4:
Owen Andersond7b3f582010-12-09 01:51:07 +0000561 case ARM::fixup_t2_ldst_pcrel_12:
Owen Andersonc2666002010-12-13 19:31:11 +0000562 case ARM::fixup_t2_condbranch:
563 case ARM::fixup_t2_uncondbranch:
Owen Andersond8e351b2010-12-08 00:18:36 +0000564 case ARM::fixup_t2_pcrel_10:
Owen Andersona838a252010-12-14 00:36:49 +0000565 case ARM::fixup_t2_adr_pcrel_12:
Jim Grosbach662a8162010-12-06 23:57:07 +0000566 case ARM::fixup_arm_thumb_bl:
Bill Wendling09aa3f02010-12-09 00:39:08 +0000567 case ARM::fixup_arm_thumb_blx:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000568 case ARM::fixup_arm_movt_hi16:
569 case ARM::fixup_arm_movw_lo16:
570 case ARM::fixup_arm_movt_hi16_pcrel:
571 case ARM::fixup_arm_movw_lo16_pcrel:
572 case ARM::fixup_t2_movt_hi16:
573 case ARM::fixup_t2_movw_lo16:
574 case ARM::fixup_t2_movt_hi16_pcrel:
575 case ARM::fixup_t2_movw_lo16_pcrel:
Jim Grosbach662a8162010-12-06 23:57:07 +0000576 return 4;
Jim Grosbach679cbd32010-11-09 01:37:15 +0000577 }
578}
579
Jim Grosbachec343382012-01-18 18:52:16 +0000580void DarwinARMAsmBackend::applyFixup(const MCFixup &Fixup, char *Data,
Rafael Espindola179821a2010-12-06 19:08:48 +0000581 unsigned DataSize, uint64_t Value) const {
Jim Grosbachc466b932010-11-11 18:04:49 +0000582 unsigned NumBytes = getFixupKindNumBytes(Fixup.getKind());
Jim Grosbach679cbd32010-11-09 01:37:15 +0000583 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000584 if (!Value) return; // Doesn't change encoding.
Jim Grosbach679cbd32010-11-09 01:37:15 +0000585
Bill Wendlingd832fa02010-12-07 23:11:00 +0000586 unsigned Offset = Fixup.getOffset();
587 assert(Offset + NumBytes <= DataSize && "Invalid fixup offset!");
588
Jim Grosbach679cbd32010-11-09 01:37:15 +0000589 // For each byte of the fragment that the fixup touches, mask in the
590 // bits from the fixup value.
591 for (unsigned i = 0; i != NumBytes; ++i)
Bill Wendlingd832fa02010-12-07 23:11:00 +0000592 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000593}
Bill Wendling52e635e2010-12-07 23:05:20 +0000594
Jim Grosbachf73fd722010-09-30 03:21:00 +0000595} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000596
Evan Cheng78c10ee2011-07-25 23:24:55 +0000597MCAsmBackend *llvm::createARMAsmBackend(const Target &T, StringRef TT) {
Owen Anderson17213242011-04-01 21:07:39 +0000598 Triple TheTriple(TT);
Daniel Dunbar912225e2011-04-19 21:14:45 +0000599
600 if (TheTriple.isOSDarwin()) {
Evan Chenga6eb2562011-06-14 18:08:33 +0000601 if (TheTriple.getArchName() == "armv4t" ||
602 TheTriple.getArchName() == "thumbv4t")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000603 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V4T);
Evan Chenga6eb2562011-06-14 18:08:33 +0000604 else if (TheTriple.getArchName() == "armv5e" ||
605 TheTriple.getArchName() == "thumbv5e")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000606 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V5TEJ);
Evan Chenga6eb2562011-06-14 18:08:33 +0000607 else if (TheTriple.getArchName() == "armv6" ||
Owen Anderson17213242011-04-01 21:07:39 +0000608 TheTriple.getArchName() == "thumbv6")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000609 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V6);
610 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V7);
Owen Anderson17213242011-04-01 21:07:39 +0000611 }
Daniel Dunbar912225e2011-04-19 21:14:45 +0000612
613 if (TheTriple.isOSWindows())
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000614 assert(0 && "Windows not supported on ARM");
Daniel Dunbar912225e2011-04-19 21:14:45 +0000615
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000616 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(Triple(TT).getOS());
617 return new ELFARMAsmBackend(T, TT, OSABI);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000618}