blob: 697754551116e0ea3a41f65f1c409cef63583a2b [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000081 bool isThumbTwo() const {
82 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
83 }
Jim Grosbach194bd892011-08-16 22:20:01 +000084 bool hasV6Ops() const {
85 return STI.getFeatureBits() & ARM::HasV6Ops;
86 }
Evan Cheng32869202011-07-08 22:36:29 +000087 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000088 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
89 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000090 }
Evan Chengebdeeab2011-07-08 01:53:10 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// @name Auto-generated Match Functions
93 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000094
Chris Lattner0692ee62010-09-06 19:11:01 +000095#define GET_ASSEMBLER_HEADER
96#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000097
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000098 /// }
99
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000104 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000105 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000106 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000107 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000108 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000109 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000110 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
111 StringRef Op, int Low, int High);
112 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
113 return parsePKHImm(O, "lsl", 0, 31);
114 }
115 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
116 return parsePKHImm(O, "asr", 1, 32);
117 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000118 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000119 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000120 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000121 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000122 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000123 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000124
125 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000126 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000127 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000128 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
129 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000130 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000131 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000132 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000134 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
136 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
138 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
139 const SmallVectorImpl<MCParsedAsmOperand*> &);
140 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
141 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000142 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
143 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000144 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
145 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000146 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
147 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000148
149 bool validateInstruction(MCInst &Inst,
150 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000151 void processInstruction(MCInst &Inst,
152 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000153 bool shouldOmitCCOutOperand(StringRef Mnemonic,
154 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000155
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000156public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000157 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000158 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
159 Match_RequiresV6,
160 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000161 };
162
Evan Chengffc0e732011-07-09 05:47:46 +0000163 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000164 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000165 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000166
Evan Chengebdeeab2011-07-08 01:53:10 +0000167 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000168 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000169 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000170
Jim Grosbach1355cf12011-07-26 17:10:22 +0000171 // Implementation of the MCTargetAsmParser interface:
172 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
173 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000174 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000175 bool ParseDirective(AsmToken DirectiveID);
176
Jim Grosbach47a0d522011-08-16 20:45:50 +0000177 unsigned checkTargetMatchPredicate(MCInst &Inst);
178
Jim Grosbach1355cf12011-07-26 17:10:22 +0000179 bool MatchAndEmitInstruction(SMLoc IDLoc,
180 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
181 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000182};
Jim Grosbach16c74252010-10-29 14:46:02 +0000183} // end anonymous namespace
184
Chris Lattner3a697562010-10-28 17:20:03 +0000185namespace {
186
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000187/// ARMOperand - Instances of this class represent a parsed ARM machine
188/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000189class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000190 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000191 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000192 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000193 CoprocNum,
194 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000195 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000196 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000197 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000198 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000199 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000200 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000201 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000202 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000203 DPRRegisterList,
204 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000205 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000206 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000207 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000208 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000209 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000210 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000211 } Kind;
212
Sean Callanan76264762010-04-02 22:27:05 +0000213 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000214 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000215
216 union {
217 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000218 ARMCC::CondCodes Val;
219 } CC;
220
221 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000222 ARM_MB::MemBOpt Val;
223 } MBOpt;
224
225 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000226 unsigned Val;
227 } Cop;
228
229 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000230 ARM_PROC::IFlags Val;
231 } IFlags;
232
233 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000234 unsigned Val;
235 } MMask;
236
237 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000238 const char *Data;
239 unsigned Length;
240 } Tok;
241
242 struct {
243 unsigned RegNum;
244 } Reg;
245
Bill Wendling8155e5b2010-11-06 22:19:43 +0000246 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000247 const MCExpr *Val;
248 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000249
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000250 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000251 struct {
252 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000253 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
254 // was specified.
255 const MCConstantExpr *OffsetImm; // Offset immediate value
256 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
257 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000258 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000259 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000260 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000261
262 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000263 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000264 bool isAdd;
265 ARM_AM::ShiftOpc ShiftTy;
266 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000267 } PostIdxReg;
268
269 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000270 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000271 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000272 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000273 struct {
274 ARM_AM::ShiftOpc ShiftTy;
275 unsigned SrcReg;
276 unsigned ShiftReg;
277 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000278 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000279 struct {
280 ARM_AM::ShiftOpc ShiftTy;
281 unsigned SrcReg;
282 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000283 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000284 struct {
285 unsigned Imm;
286 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000287 struct {
288 unsigned LSB;
289 unsigned Width;
290 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000291 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000292
Bill Wendling146018f2010-11-06 21:42:12 +0000293 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
294public:
Sean Callanan76264762010-04-02 22:27:05 +0000295 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
296 Kind = o.Kind;
297 StartLoc = o.StartLoc;
298 EndLoc = o.EndLoc;
299 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000300 case CondCode:
301 CC = o.CC;
302 break;
Sean Callanan76264762010-04-02 22:27:05 +0000303 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000304 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000305 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000306 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000307 case Register:
308 Reg = o.Reg;
309 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000310 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000311 case DPRRegisterList:
312 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000313 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000314 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000315 case CoprocNum:
316 case CoprocReg:
317 Cop = o.Cop;
318 break;
Sean Callanan76264762010-04-02 22:27:05 +0000319 case Immediate:
320 Imm = o.Imm;
321 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000322 case MemBarrierOpt:
323 MBOpt = o.MBOpt;
324 break;
Sean Callanan76264762010-04-02 22:27:05 +0000325 case Memory:
326 Mem = o.Mem;
327 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000328 case PostIndexRegister:
329 PostIdxReg = o.PostIdxReg;
330 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000331 case MSRMask:
332 MMask = o.MMask;
333 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000334 case ProcIFlags:
335 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000336 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000337 case ShifterImmediate:
338 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000339 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000340 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000341 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000342 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000343 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000344 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000345 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000346 case RotateImmediate:
347 RotImm = o.RotImm;
348 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000349 case BitfieldDescriptor:
350 Bitfield = o.Bitfield;
351 break;
Sean Callanan76264762010-04-02 22:27:05 +0000352 }
353 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000354
Sean Callanan76264762010-04-02 22:27:05 +0000355 /// getStartLoc - Get the location of the first token of this operand.
356 SMLoc getStartLoc() const { return StartLoc; }
357 /// getEndLoc - Get the location of the last token of this operand.
358 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000359
Daniel Dunbar8462b302010-08-11 06:36:53 +0000360 ARMCC::CondCodes getCondCode() const {
361 assert(Kind == CondCode && "Invalid access!");
362 return CC.Val;
363 }
364
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000365 unsigned getCoproc() const {
366 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
367 return Cop.Val;
368 }
369
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000370 StringRef getToken() const {
371 assert(Kind == Token && "Invalid access!");
372 return StringRef(Tok.Data, Tok.Length);
373 }
374
375 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000376 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000377 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000378 }
379
Bill Wendling5fa22a12010-11-09 23:28:44 +0000380 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000381 assert((Kind == RegisterList || Kind == DPRRegisterList ||
382 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000383 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000384 }
385
Kevin Enderbycfe07242009-10-13 22:19:02 +0000386 const MCExpr *getImm() const {
387 assert(Kind == Immediate && "Invalid access!");
388 return Imm.Val;
389 }
390
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000391 ARM_MB::MemBOpt getMemBarrierOpt() const {
392 assert(Kind == MemBarrierOpt && "Invalid access!");
393 return MBOpt.Val;
394 }
395
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000396 ARM_PROC::IFlags getProcIFlags() const {
397 assert(Kind == ProcIFlags && "Invalid access!");
398 return IFlags.Val;
399 }
400
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000401 unsigned getMSRMask() const {
402 assert(Kind == MSRMask && "Invalid access!");
403 return MMask.Val;
404 }
405
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000406 bool isCoprocNum() const { return Kind == CoprocNum; }
407 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000408 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000409 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000410 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000411 bool isImm0_255() const {
412 if (Kind != Immediate)
413 return false;
414 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
415 if (!CE) return false;
416 int64_t Value = CE->getValue();
417 return Value >= 0 && Value < 256;
418 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000419 bool isImm0_7() const {
420 if (Kind != Immediate)
421 return false;
422 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
423 if (!CE) return false;
424 int64_t Value = CE->getValue();
425 return Value >= 0 && Value < 8;
426 }
427 bool isImm0_15() const {
428 if (Kind != Immediate)
429 return false;
430 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
431 if (!CE) return false;
432 int64_t Value = CE->getValue();
433 return Value >= 0 && Value < 16;
434 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000435 bool isImm0_31() const {
436 if (Kind != Immediate)
437 return false;
438 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
439 if (!CE) return false;
440 int64_t Value = CE->getValue();
441 return Value >= 0 && Value < 32;
442 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000443 bool isImm1_16() const {
444 if (Kind != Immediate)
445 return false;
446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
447 if (!CE) return false;
448 int64_t Value = CE->getValue();
449 return Value > 0 && Value < 17;
450 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000451 bool isImm1_32() const {
452 if (Kind != Immediate)
453 return false;
454 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
455 if (!CE) return false;
456 int64_t Value = CE->getValue();
457 return Value > 0 && Value < 33;
458 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000459 bool isImm0_65535() const {
460 if (Kind != Immediate)
461 return false;
462 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
463 if (!CE) return false;
464 int64_t Value = CE->getValue();
465 return Value >= 0 && Value < 65536;
466 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000467 bool isImm0_65535Expr() const {
468 if (Kind != Immediate)
469 return false;
470 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
471 // If it's not a constant expression, it'll generate a fixup and be
472 // handled later.
473 if (!CE) return true;
474 int64_t Value = CE->getValue();
475 return Value >= 0 && Value < 65536;
476 }
Jim Grosbached838482011-07-26 16:24:27 +0000477 bool isImm24bit() const {
478 if (Kind != Immediate)
479 return false;
480 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
481 if (!CE) return false;
482 int64_t Value = CE->getValue();
483 return Value >= 0 && Value <= 0xffffff;
484 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000485 bool isImmThumbSR() const {
486 if (Kind != Immediate)
487 return false;
488 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
489 if (!CE) return false;
490 int64_t Value = CE->getValue();
491 return Value > 0 && Value < 33;
492 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000493 bool isPKHLSLImm() const {
494 if (Kind != Immediate)
495 return false;
496 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
497 if (!CE) return false;
498 int64_t Value = CE->getValue();
499 return Value >= 0 && Value < 32;
500 }
501 bool isPKHASRImm() const {
502 if (Kind != Immediate)
503 return false;
504 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
505 if (!CE) return false;
506 int64_t Value = CE->getValue();
507 return Value > 0 && Value <= 32;
508 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000509 bool isARMSOImm() const {
510 if (Kind != Immediate)
511 return false;
512 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
513 if (!CE) return false;
514 int64_t Value = CE->getValue();
515 return ARM_AM::getSOImmVal(Value) != -1;
516 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000517 bool isT2SOImm() const {
518 if (Kind != Immediate)
519 return false;
520 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
521 if (!CE) return false;
522 int64_t Value = CE->getValue();
523 return ARM_AM::getT2SOImmVal(Value) != -1;
524 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000525 bool isSetEndImm() const {
526 if (Kind != Immediate)
527 return false;
528 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
529 if (!CE) return false;
530 int64_t Value = CE->getValue();
531 return Value == 1 || Value == 0;
532 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000533 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000534 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000535 bool isDPRRegList() const { return Kind == DPRRegisterList; }
536 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000537 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000538 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000539 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000540 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000541 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
542 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000543 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000544 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000545 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
546 bool isPostIdxReg() const {
547 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
548 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000549 bool isMemNoOffset() const {
550 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000551 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000552 // No offset of any kind.
553 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000554 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000555 bool isAddrMode2() const {
556 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000557 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000558 // Check for register offset.
559 if (Mem.OffsetRegNum) return true;
560 // Immediate offset in range [-4095, 4095].
561 if (!Mem.OffsetImm) return true;
562 int64_t Val = Mem.OffsetImm->getValue();
563 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000564 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000565 bool isAM2OffsetImm() const {
566 if (Kind != Immediate)
567 return false;
568 // Immediate offset in range [-4095, 4095].
569 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
570 if (!CE) return false;
571 int64_t Val = CE->getValue();
572 return Val > -4096 && Val < 4096;
573 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000574 bool isAddrMode3() const {
575 if (Kind != Memory)
576 return false;
577 // No shifts are legal for AM3.
578 if (Mem.ShiftType != ARM_AM::no_shift) return false;
579 // Check for register offset.
580 if (Mem.OffsetRegNum) return true;
581 // Immediate offset in range [-255, 255].
582 if (!Mem.OffsetImm) return true;
583 int64_t Val = Mem.OffsetImm->getValue();
584 return Val > -256 && Val < 256;
585 }
586 bool isAM3Offset() const {
587 if (Kind != Immediate && Kind != PostIndexRegister)
588 return false;
589 if (Kind == PostIndexRegister)
590 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
591 // Immediate offset in range [-255, 255].
592 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
593 if (!CE) return false;
594 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000595 // Special case, #-0 is INT32_MIN.
596 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000597 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000598 bool isAddrMode5() const {
599 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000600 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000601 // Check for register offset.
602 if (Mem.OffsetRegNum) return false;
603 // Immediate offset in range [-1020, 1020] and a multiple of 4.
604 if (!Mem.OffsetImm) return true;
605 int64_t Val = Mem.OffsetImm->getValue();
606 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000607 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000608 bool isMemRegOffset() const {
609 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000610 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000611 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000612 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 bool isMemThumbRR() const {
614 // Thumb reg+reg addressing is simple. Just two registers, a base and
615 // an offset. No shifts, negations or any other complicating factors.
616 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
617 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000618 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000619 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000620 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000621 bool isMemImm8Offset() const {
622 if (Kind != Memory || Mem.OffsetRegNum != 0)
623 return false;
624 // Immediate offset in range [-255, 255].
625 if (!Mem.OffsetImm) return true;
626 int64_t Val = Mem.OffsetImm->getValue();
627 return Val > -256 && Val < 256;
628 }
629 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000630 // If we have an immediate that's not a constant, treat it as a label
631 // reference needing a fixup. If it is a constant, it's something else
632 // and we reject it.
633 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
634 return true;
635
Jim Grosbach7ce05792011-08-03 23:50:40 +0000636 if (Kind != Memory || Mem.OffsetRegNum != 0)
637 return false;
638 // Immediate offset in range [-4095, 4095].
639 if (!Mem.OffsetImm) return true;
640 int64_t Val = Mem.OffsetImm->getValue();
641 return Val > -4096 && Val < 4096;
642 }
643 bool isPostIdxImm8() const {
644 if (Kind != Immediate)
645 return false;
646 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
647 if (!CE) return false;
648 int64_t Val = CE->getValue();
649 return Val > -256 && Val < 256;
650 }
651
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000652 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000653 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000654
655 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000656 // Add as immediates when possible. Null MCExpr = 0.
657 if (Expr == 0)
658 Inst.addOperand(MCOperand::CreateImm(0));
659 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000660 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
661 else
662 Inst.addOperand(MCOperand::CreateExpr(Expr));
663 }
664
Daniel Dunbar8462b302010-08-11 06:36:53 +0000665 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000666 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000667 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000668 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
669 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000670 }
671
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000672 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
673 assert(N == 1 && "Invalid number of operands!");
674 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
675 }
676
677 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
678 assert(N == 1 && "Invalid number of operands!");
679 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
680 }
681
Jim Grosbachd67641b2010-12-06 18:21:12 +0000682 void addCCOutOperands(MCInst &Inst, unsigned N) const {
683 assert(N == 1 && "Invalid number of operands!");
684 Inst.addOperand(MCOperand::CreateReg(getReg()));
685 }
686
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000687 void addRegOperands(MCInst &Inst, unsigned N) const {
688 assert(N == 1 && "Invalid number of operands!");
689 Inst.addOperand(MCOperand::CreateReg(getReg()));
690 }
691
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000692 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000693 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000694 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
695 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
696 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000697 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000698 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000699 }
700
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000701 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000702 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000703 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
704 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000705 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000706 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000707 }
708
709
Jim Grosbach580f4a92011-07-25 22:20:28 +0000710 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000711 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000712 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
713 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000714 }
715
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000716 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000717 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000718 const SmallVectorImpl<unsigned> &RegList = getRegList();
719 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000720 I = RegList.begin(), E = RegList.end(); I != E; ++I)
721 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000722 }
723
Bill Wendling0f630752010-11-17 04:32:08 +0000724 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
725 addRegListOperands(Inst, N);
726 }
727
728 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
729 addRegListOperands(Inst, N);
730 }
731
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000732 void addRotImmOperands(MCInst &Inst, unsigned N) const {
733 assert(N == 1 && "Invalid number of operands!");
734 // Encoded as val>>3. The printer handles display as 8, 16, 24.
735 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
736 }
737
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000738 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
739 assert(N == 1 && "Invalid number of operands!");
740 // Munge the lsb/width into a bitfield mask.
741 unsigned lsb = Bitfield.LSB;
742 unsigned width = Bitfield.Width;
743 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
744 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
745 (32 - (lsb + width)));
746 Inst.addOperand(MCOperand::CreateImm(Mask));
747 }
748
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000749 void addImmOperands(MCInst &Inst, unsigned N) const {
750 assert(N == 1 && "Invalid number of operands!");
751 addExpr(Inst, getImm());
752 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000753
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000754 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
755 assert(N == 1 && "Invalid number of operands!");
756 addExpr(Inst, getImm());
757 }
758
Jim Grosbach83ab0702011-07-13 22:01:08 +0000759 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
760 assert(N == 1 && "Invalid number of operands!");
761 addExpr(Inst, getImm());
762 }
763
764 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
765 assert(N == 1 && "Invalid number of operands!");
766 addExpr(Inst, getImm());
767 }
768
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000769 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
770 assert(N == 1 && "Invalid number of operands!");
771 addExpr(Inst, getImm());
772 }
773
Jim Grosbachf4943352011-07-25 23:09:14 +0000774 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
775 assert(N == 1 && "Invalid number of operands!");
776 // The constant encodes as the immediate-1, and we store in the instruction
777 // the bits as encoded, so subtract off one here.
778 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
779 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
780 }
781
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000782 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
783 assert(N == 1 && "Invalid number of operands!");
784 // The constant encodes as the immediate-1, and we store in the instruction
785 // the bits as encoded, so subtract off one here.
786 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
787 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
788 }
789
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000790 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
791 assert(N == 1 && "Invalid number of operands!");
792 addExpr(Inst, getImm());
793 }
794
Jim Grosbachffa32252011-07-19 19:13:28 +0000795 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
796 assert(N == 1 && "Invalid number of operands!");
797 addExpr(Inst, getImm());
798 }
799
Jim Grosbached838482011-07-26 16:24:27 +0000800 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
801 assert(N == 1 && "Invalid number of operands!");
802 addExpr(Inst, getImm());
803 }
804
Jim Grosbach70939ee2011-08-17 21:51:27 +0000805 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
806 assert(N == 1 && "Invalid number of operands!");
807 // The constant encodes as the immediate, except for 32, which encodes as
808 // zero.
809 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
810 unsigned Imm = CE->getValue();
811 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
812 }
813
Jim Grosbachf6c05252011-07-21 17:23:04 +0000814 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
815 assert(N == 1 && "Invalid number of operands!");
816 addExpr(Inst, getImm());
817 }
818
819 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
820 assert(N == 1 && "Invalid number of operands!");
821 // An ASR value of 32 encodes as 0, so that's how we want to add it to
822 // the instruction as well.
823 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
824 int Val = CE->getValue();
825 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
826 }
827
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000828 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
829 assert(N == 1 && "Invalid number of operands!");
830 addExpr(Inst, getImm());
831 }
832
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000833 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
834 assert(N == 1 && "Invalid number of operands!");
835 addExpr(Inst, getImm());
836 }
837
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000838 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
839 assert(N == 1 && "Invalid number of operands!");
840 addExpr(Inst, getImm());
841 }
842
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000843 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
844 assert(N == 1 && "Invalid number of operands!");
845 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
846 }
847
Jim Grosbach7ce05792011-08-03 23:50:40 +0000848 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
849 assert(N == 1 && "Invalid number of operands!");
850 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000851 }
852
Jim Grosbach7ce05792011-08-03 23:50:40 +0000853 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
854 assert(N == 3 && "Invalid number of operands!");
855 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
856 if (!Mem.OffsetRegNum) {
857 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
858 // Special case for #-0
859 if (Val == INT32_MIN) Val = 0;
860 if (Val < 0) Val = -Val;
861 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
862 } else {
863 // For register offset, we encode the shift type and negation flag
864 // here.
865 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000866 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000867 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000868 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
869 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
870 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000871 }
872
Jim Grosbach039c2e12011-08-04 23:01:30 +0000873 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
874 assert(N == 2 && "Invalid number of operands!");
875 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
876 assert(CE && "non-constant AM2OffsetImm operand!");
877 int32_t Val = CE->getValue();
878 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
879 // Special case for #-0
880 if (Val == INT32_MIN) Val = 0;
881 if (Val < 0) Val = -Val;
882 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
883 Inst.addOperand(MCOperand::CreateReg(0));
884 Inst.addOperand(MCOperand::CreateImm(Val));
885 }
886
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000887 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
888 assert(N == 3 && "Invalid number of operands!");
889 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
890 if (!Mem.OffsetRegNum) {
891 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
892 // Special case for #-0
893 if (Val == INT32_MIN) Val = 0;
894 if (Val < 0) Val = -Val;
895 Val = ARM_AM::getAM3Opc(AddSub, Val);
896 } else {
897 // For register offset, we encode the shift type and negation flag
898 // here.
899 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
900 }
901 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
902 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
903 Inst.addOperand(MCOperand::CreateImm(Val));
904 }
905
906 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
907 assert(N == 2 && "Invalid number of operands!");
908 if (Kind == PostIndexRegister) {
909 int32_t Val =
910 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
911 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
912 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000913 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000914 }
915
916 // Constant offset.
917 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
918 int32_t Val = CE->getValue();
919 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
920 // Special case for #-0
921 if (Val == INT32_MIN) Val = 0;
922 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000923 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000924 Inst.addOperand(MCOperand::CreateReg(0));
925 Inst.addOperand(MCOperand::CreateImm(Val));
926 }
927
Jim Grosbach7ce05792011-08-03 23:50:40 +0000928 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
929 assert(N == 2 && "Invalid number of operands!");
930 // The lower two bits are always zero and as such are not encoded.
931 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
932 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
933 // Special case for #-0
934 if (Val == INT32_MIN) Val = 0;
935 if (Val < 0) Val = -Val;
936 Val = ARM_AM::getAM5Opc(AddSub, Val);
937 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
938 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000939 }
940
Jim Grosbach7ce05792011-08-03 23:50:40 +0000941 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
942 assert(N == 2 && "Invalid number of operands!");
943 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
944 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
945 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000946 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000947
Jim Grosbach7ce05792011-08-03 23:50:40 +0000948 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
949 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000950 // If this is an immediate, it's a label reference.
951 if (Kind == Immediate) {
952 addExpr(Inst, getImm());
953 Inst.addOperand(MCOperand::CreateImm(0));
954 return;
955 }
956
957 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000958 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
959 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
960 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000961 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000962
Jim Grosbach7ce05792011-08-03 23:50:40 +0000963 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
964 assert(N == 3 && "Invalid number of operands!");
965 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000966 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000967 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
968 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
969 Inst.addOperand(MCOperand::CreateImm(Val));
970 }
971
972 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
973 assert(N == 2 && "Invalid number of operands!");
974 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
975 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
976 }
977
978 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
979 assert(N == 1 && "Invalid number of operands!");
980 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
981 assert(CE && "non-constant post-idx-imm8 operand!");
982 int Imm = CE->getValue();
983 bool isAdd = Imm >= 0;
984 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
985 Inst.addOperand(MCOperand::CreateImm(Imm));
986 }
987
988 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
989 assert(N == 2 && "Invalid number of operands!");
990 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000991 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
992 }
993
994 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
995 assert(N == 2 && "Invalid number of operands!");
996 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
997 // The sign, shift type, and shift amount are encoded in a single operand
998 // using the AM2 encoding helpers.
999 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1000 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1001 PostIdxReg.ShiftTy);
1002 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001003 }
1004
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001005 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1006 assert(N == 1 && "Invalid number of operands!");
1007 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1008 }
1009
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001010 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1011 assert(N == 1 && "Invalid number of operands!");
1012 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1013 }
1014
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001015 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001016
Chris Lattner3a697562010-10-28 17:20:03 +00001017 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1018 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001019 Op->CC.Val = CC;
1020 Op->StartLoc = S;
1021 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001022 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001023 }
1024
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001025 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1026 ARMOperand *Op = new ARMOperand(CoprocNum);
1027 Op->Cop.Val = CopVal;
1028 Op->StartLoc = S;
1029 Op->EndLoc = S;
1030 return Op;
1031 }
1032
1033 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1034 ARMOperand *Op = new ARMOperand(CoprocReg);
1035 Op->Cop.Val = CopVal;
1036 Op->StartLoc = S;
1037 Op->EndLoc = S;
1038 return Op;
1039 }
1040
Jim Grosbachd67641b2010-12-06 18:21:12 +00001041 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1042 ARMOperand *Op = new ARMOperand(CCOut);
1043 Op->Reg.RegNum = RegNum;
1044 Op->StartLoc = S;
1045 Op->EndLoc = S;
1046 return Op;
1047 }
1048
Chris Lattner3a697562010-10-28 17:20:03 +00001049 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1050 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001051 Op->Tok.Data = Str.data();
1052 Op->Tok.Length = Str.size();
1053 Op->StartLoc = S;
1054 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001055 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001056 }
1057
Bill Wendling50d0f582010-11-18 23:43:05 +00001058 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001059 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001060 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001061 Op->StartLoc = S;
1062 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001063 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001064 }
1065
Jim Grosbache8606dc2011-07-13 17:50:29 +00001066 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1067 unsigned SrcReg,
1068 unsigned ShiftReg,
1069 unsigned ShiftImm,
1070 SMLoc S, SMLoc E) {
1071 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001072 Op->RegShiftedReg.ShiftTy = ShTy;
1073 Op->RegShiftedReg.SrcReg = SrcReg;
1074 Op->RegShiftedReg.ShiftReg = ShiftReg;
1075 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001076 Op->StartLoc = S;
1077 Op->EndLoc = E;
1078 return Op;
1079 }
1080
Owen Anderson92a20222011-07-21 18:54:16 +00001081 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1082 unsigned SrcReg,
1083 unsigned ShiftImm,
1084 SMLoc S, SMLoc E) {
1085 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001086 Op->RegShiftedImm.ShiftTy = ShTy;
1087 Op->RegShiftedImm.SrcReg = SrcReg;
1088 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001089 Op->StartLoc = S;
1090 Op->EndLoc = E;
1091 return Op;
1092 }
1093
Jim Grosbach580f4a92011-07-25 22:20:28 +00001094 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001095 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001096 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1097 Op->ShifterImm.isASR = isASR;
1098 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001099 Op->StartLoc = S;
1100 Op->EndLoc = E;
1101 return Op;
1102 }
1103
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001104 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1105 ARMOperand *Op = new ARMOperand(RotateImmediate);
1106 Op->RotImm.Imm = Imm;
1107 Op->StartLoc = S;
1108 Op->EndLoc = E;
1109 return Op;
1110 }
1111
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001112 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1113 SMLoc S, SMLoc E) {
1114 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1115 Op->Bitfield.LSB = LSB;
1116 Op->Bitfield.Width = Width;
1117 Op->StartLoc = S;
1118 Op->EndLoc = E;
1119 return Op;
1120 }
1121
Bill Wendling7729e062010-11-09 22:44:22 +00001122 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001123 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001124 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001125 KindTy Kind = RegisterList;
1126
Evan Cheng275944a2011-07-25 21:32:49 +00001127 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1128 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001129 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001130 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1131 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001132 Kind = SPRRegisterList;
1133
1134 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001135 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001136 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001137 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001138 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001139 Op->StartLoc = StartLoc;
1140 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001141 return Op;
1142 }
1143
Chris Lattner3a697562010-10-28 17:20:03 +00001144 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1145 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001146 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001147 Op->StartLoc = S;
1148 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001149 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001150 }
1151
Jim Grosbach7ce05792011-08-03 23:50:40 +00001152 static ARMOperand *CreateMem(unsigned BaseRegNum,
1153 const MCConstantExpr *OffsetImm,
1154 unsigned OffsetRegNum,
1155 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001156 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001157 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001158 SMLoc S, SMLoc E) {
1159 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001160 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001161 Op->Mem.OffsetImm = OffsetImm;
1162 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001163 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001164 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001165 Op->Mem.isNegative = isNegative;
1166 Op->StartLoc = S;
1167 Op->EndLoc = E;
1168 return Op;
1169 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001170
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001171 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1172 ARM_AM::ShiftOpc ShiftTy,
1173 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001174 SMLoc S, SMLoc E) {
1175 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1176 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001177 Op->PostIdxReg.isAdd = isAdd;
1178 Op->PostIdxReg.ShiftTy = ShiftTy;
1179 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001180 Op->StartLoc = S;
1181 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001182 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001183 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001184
1185 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1186 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1187 Op->MBOpt.Val = Opt;
1188 Op->StartLoc = S;
1189 Op->EndLoc = S;
1190 return Op;
1191 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001192
1193 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1194 ARMOperand *Op = new ARMOperand(ProcIFlags);
1195 Op->IFlags.Val = IFlags;
1196 Op->StartLoc = S;
1197 Op->EndLoc = S;
1198 return Op;
1199 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001200
1201 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1202 ARMOperand *Op = new ARMOperand(MSRMask);
1203 Op->MMask.Val = MMask;
1204 Op->StartLoc = S;
1205 Op->EndLoc = S;
1206 return Op;
1207 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001208};
1209
1210} // end anonymous namespace.
1211
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001212void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001213 switch (Kind) {
1214 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001215 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001216 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001217 case CCOut:
1218 OS << "<ccout " << getReg() << ">";
1219 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001220 case CoprocNum:
1221 OS << "<coprocessor number: " << getCoproc() << ">";
1222 break;
1223 case CoprocReg:
1224 OS << "<coprocessor register: " << getCoproc() << ">";
1225 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001226 case MSRMask:
1227 OS << "<mask: " << getMSRMask() << ">";
1228 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001229 case Immediate:
1230 getImm()->print(OS);
1231 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001232 case MemBarrierOpt:
1233 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1234 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001235 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001236 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001237 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001238 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001239 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001240 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001241 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1242 << PostIdxReg.RegNum;
1243 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1244 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1245 << PostIdxReg.ShiftImm;
1246 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001247 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001248 case ProcIFlags: {
1249 OS << "<ARM_PROC::";
1250 unsigned IFlags = getProcIFlags();
1251 for (int i=2; i >= 0; --i)
1252 if (IFlags & (1 << i))
1253 OS << ARM_PROC::IFlagsToString(1 << i);
1254 OS << ">";
1255 break;
1256 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001257 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001258 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001259 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001260 case ShifterImmediate:
1261 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1262 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001263 break;
1264 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001265 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001266 << RegShiftedReg.SrcReg
1267 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1268 << ", " << RegShiftedReg.ShiftReg << ", "
1269 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001270 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001271 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001272 case ShiftedImmediate:
1273 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001274 << RegShiftedImm.SrcReg
1275 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1276 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001277 << ">";
1278 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001279 case RotateImmediate:
1280 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1281 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001282 case BitfieldDescriptor:
1283 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1284 << ", width: " << Bitfield.Width << ">";
1285 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001286 case RegisterList:
1287 case DPRRegisterList:
1288 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001289 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001290
Bill Wendling5fa22a12010-11-09 23:28:44 +00001291 const SmallVectorImpl<unsigned> &RegList = getRegList();
1292 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001293 I = RegList.begin(), E = RegList.end(); I != E; ) {
1294 OS << *I;
1295 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001296 }
1297
1298 OS << ">";
1299 break;
1300 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001301 case Token:
1302 OS << "'" << getToken() << "'";
1303 break;
1304 }
1305}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001306
1307/// @name Auto-generated Match Functions
1308/// {
1309
1310static unsigned MatchRegisterName(StringRef Name);
1311
1312/// }
1313
Bob Wilson69df7232011-02-03 21:46:10 +00001314bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1315 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001316 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001317
1318 return (RegNo == (unsigned)-1);
1319}
1320
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001321/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001322/// and if it is a register name the token is eaten and the register number is
1323/// returned. Otherwise return -1.
1324///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001325int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001326 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001327 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001328
Chris Lattnere5658fa2010-10-30 04:09:10 +00001329 // FIXME: Validate register for the current architecture; we have to do
1330 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001331 std::string upperCase = Tok.getString().str();
1332 std::string lowerCase = LowercaseString(upperCase);
1333 unsigned RegNum = MatchRegisterName(lowerCase);
1334 if (!RegNum) {
1335 RegNum = StringSwitch<unsigned>(lowerCase)
1336 .Case("r13", ARM::SP)
1337 .Case("r14", ARM::LR)
1338 .Case("r15", ARM::PC)
1339 .Case("ip", ARM::R12)
1340 .Default(0);
1341 }
1342 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001343
Chris Lattnere5658fa2010-10-30 04:09:10 +00001344 Parser.Lex(); // Eat identifier token.
1345 return RegNum;
1346}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001347
Jim Grosbach19906722011-07-13 18:49:30 +00001348// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1349// If a recoverable error occurs, return 1. If an irrecoverable error
1350// occurs, return -1. An irrecoverable error is one where tokens have been
1351// consumed in the process of trying to parse the shifter (i.e., when it is
1352// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001353int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001354 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1355 SMLoc S = Parser.getTok().getLoc();
1356 const AsmToken &Tok = Parser.getTok();
1357 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1358
1359 std::string upperCase = Tok.getString().str();
1360 std::string lowerCase = LowercaseString(upperCase);
1361 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1362 .Case("lsl", ARM_AM::lsl)
1363 .Case("lsr", ARM_AM::lsr)
1364 .Case("asr", ARM_AM::asr)
1365 .Case("ror", ARM_AM::ror)
1366 .Case("rrx", ARM_AM::rrx)
1367 .Default(ARM_AM::no_shift);
1368
1369 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001370 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001371
Jim Grosbache8606dc2011-07-13 17:50:29 +00001372 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001373
Jim Grosbache8606dc2011-07-13 17:50:29 +00001374 // The source register for the shift has already been added to the
1375 // operand list, so we need to pop it off and combine it into the shifted
1376 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001377 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001378 if (!PrevOp->isReg())
1379 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1380 int SrcReg = PrevOp->getReg();
1381 int64_t Imm = 0;
1382 int ShiftReg = 0;
1383 if (ShiftTy == ARM_AM::rrx) {
1384 // RRX Doesn't have an explicit shift amount. The encoder expects
1385 // the shift register to be the same as the source register. Seems odd,
1386 // but OK.
1387 ShiftReg = SrcReg;
1388 } else {
1389 // Figure out if this is shifted by a constant or a register (for non-RRX).
1390 if (Parser.getTok().is(AsmToken::Hash)) {
1391 Parser.Lex(); // Eat hash.
1392 SMLoc ImmLoc = Parser.getTok().getLoc();
1393 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001394 if (getParser().ParseExpression(ShiftExpr)) {
1395 Error(ImmLoc, "invalid immediate shift value");
1396 return -1;
1397 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001398 // The expression must be evaluatable as an immediate.
1399 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001400 if (!CE) {
1401 Error(ImmLoc, "invalid immediate shift value");
1402 return -1;
1403 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001404 // Range check the immediate.
1405 // lsl, ror: 0 <= imm <= 31
1406 // lsr, asr: 0 <= imm <= 32
1407 Imm = CE->getValue();
1408 if (Imm < 0 ||
1409 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1410 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001411 Error(ImmLoc, "immediate shift value out of range");
1412 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001413 }
1414 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001415 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001416 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001417 if (ShiftReg == -1) {
1418 Error (L, "expected immediate or register in shift operand");
1419 return -1;
1420 }
1421 } else {
1422 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001423 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001424 return -1;
1425 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001426 }
1427
Owen Anderson92a20222011-07-21 18:54:16 +00001428 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1429 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001430 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001431 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001432 else
1433 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1434 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001435
Jim Grosbach19906722011-07-13 18:49:30 +00001436 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001437}
1438
1439
Bill Wendling50d0f582010-11-18 23:43:05 +00001440/// Try to parse a register name. The token must be an Identifier when called.
1441/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1442/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001443///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001444/// TODO this is likely to change to allow different register types and or to
1445/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001446bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001447tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001448 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001449 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001450 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001451 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001452
Bill Wendling50d0f582010-11-18 23:43:05 +00001453 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001454
Chris Lattnere5658fa2010-10-30 04:09:10 +00001455 const AsmToken &ExclaimTok = Parser.getTok();
1456 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001457 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1458 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001459 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001460 }
1461
Bill Wendling50d0f582010-11-18 23:43:05 +00001462 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001463}
1464
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001465/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1466/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1467/// "c5", ...
1468static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001469 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1470 // but efficient.
1471 switch (Name.size()) {
1472 default: break;
1473 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001474 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001475 return -1;
1476 switch (Name[1]) {
1477 default: return -1;
1478 case '0': return 0;
1479 case '1': return 1;
1480 case '2': return 2;
1481 case '3': return 3;
1482 case '4': return 4;
1483 case '5': return 5;
1484 case '6': return 6;
1485 case '7': return 7;
1486 case '8': return 8;
1487 case '9': return 9;
1488 }
1489 break;
1490 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001491 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001492 return -1;
1493 switch (Name[2]) {
1494 default: return -1;
1495 case '0': return 10;
1496 case '1': return 11;
1497 case '2': return 12;
1498 case '3': return 13;
1499 case '4': return 14;
1500 case '5': return 15;
1501 }
1502 break;
1503 }
1504
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001505 return -1;
1506}
1507
Jim Grosbach43904292011-07-25 20:14:50 +00001508/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001509/// token must be an Identifier when called, and if it is a coprocessor
1510/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001511ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001512parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001513 SMLoc S = Parser.getTok().getLoc();
1514 const AsmToken &Tok = Parser.getTok();
1515 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1516
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001517 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001518 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001519 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001520
1521 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001522 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001523 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001524}
1525
Jim Grosbach43904292011-07-25 20:14:50 +00001526/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001527/// token must be an Identifier when called, and if it is a coprocessor
1528/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001529ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001530parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001531 SMLoc S = Parser.getTok().getLoc();
1532 const AsmToken &Tok = Parser.getTok();
1533 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1534
1535 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1536 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001537 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001538
1539 Parser.Lex(); // Eat identifier token.
1540 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001541 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001542}
1543
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001544/// Parse a register list, return it if successful else return null. The first
1545/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001546bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001547parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001548 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001549 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001550 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001551
Bill Wendling7729e062010-11-09 22:44:22 +00001552 // Read the rest of the registers in the list.
1553 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001554 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001555
Bill Wendling7729e062010-11-09 22:44:22 +00001556 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001557 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001558 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001559
Sean Callanan18b83232010-01-19 21:44:56 +00001560 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001561 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001562 if (RegTok.isNot(AsmToken::Identifier)) {
1563 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001564 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001565 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001566
Jim Grosbach1355cf12011-07-26 17:10:22 +00001567 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001568 if (RegNum == -1) {
1569 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001570 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001571 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001572
Bill Wendlinge7176102010-11-06 22:36:58 +00001573 if (IsRange) {
1574 int Reg = PrevRegNum;
1575 do {
1576 ++Reg;
1577 Registers.push_back(std::make_pair(Reg, RegLoc));
1578 } while (Reg != RegNum);
1579 } else {
1580 Registers.push_back(std::make_pair(RegNum, RegLoc));
1581 }
1582
1583 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001584 } while (Parser.getTok().is(AsmToken::Comma) ||
1585 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001586
1587 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001588 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001589 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1590 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001591 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001592 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001593
Bill Wendlinge7176102010-11-06 22:36:58 +00001594 SMLoc E = RCurlyTok.getLoc();
1595 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001596
Bill Wendlinge7176102010-11-06 22:36:58 +00001597 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001598 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001599 RI = Registers.begin(), RE = Registers.end();
1600
Bill Wendling7caebff2011-01-12 21:20:59 +00001601 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001602 bool EmittedWarning = false;
1603
Bill Wendling7caebff2011-01-12 21:20:59 +00001604 DenseMap<unsigned, bool> RegMap;
1605 RegMap[HighRegNum] = true;
1606
Bill Wendlinge7176102010-11-06 22:36:58 +00001607 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001608 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001609 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001610
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001611 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001612 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001613 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001614 }
1615
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001616 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001617 Warning(RegInfo.second,
1618 "register not in ascending order in register list");
1619
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001620 RegMap[Reg] = true;
1621 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001622 }
1623
Bill Wendling50d0f582010-11-18 23:43:05 +00001624 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1625 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001626}
1627
Jim Grosbach43904292011-07-25 20:14:50 +00001628/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001629ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001630parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001631 SMLoc S = Parser.getTok().getLoc();
1632 const AsmToken &Tok = Parser.getTok();
1633 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1634 StringRef OptStr = Tok.getString();
1635
1636 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1637 .Case("sy", ARM_MB::SY)
1638 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001639 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001640 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001641 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001642 .Case("ishst", ARM_MB::ISHST)
1643 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001644 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001645 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001646 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001647 .Case("osh", ARM_MB::OSH)
1648 .Case("oshst", ARM_MB::OSHST)
1649 .Default(~0U);
1650
1651 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001652 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001653
1654 Parser.Lex(); // Eat identifier token.
1655 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001656 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001657}
1658
Jim Grosbach43904292011-07-25 20:14:50 +00001659/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001660ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001661parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001662 SMLoc S = Parser.getTok().getLoc();
1663 const AsmToken &Tok = Parser.getTok();
1664 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1665 StringRef IFlagsStr = Tok.getString();
1666
1667 unsigned IFlags = 0;
1668 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1669 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1670 .Case("a", ARM_PROC::A)
1671 .Case("i", ARM_PROC::I)
1672 .Case("f", ARM_PROC::F)
1673 .Default(~0U);
1674
1675 // If some specific iflag is already set, it means that some letter is
1676 // present more than once, this is not acceptable.
1677 if (Flag == ~0U || (IFlags & Flag))
1678 return MatchOperand_NoMatch;
1679
1680 IFlags |= Flag;
1681 }
1682
1683 Parser.Lex(); // Eat identifier token.
1684 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1685 return MatchOperand_Success;
1686}
1687
Jim Grosbach43904292011-07-25 20:14:50 +00001688/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001689ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001690parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001691 SMLoc S = Parser.getTok().getLoc();
1692 const AsmToken &Tok = Parser.getTok();
1693 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1694 StringRef Mask = Tok.getString();
1695
1696 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1697 size_t Start = 0, Next = Mask.find('_');
1698 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001699 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001700 if (Next != StringRef::npos)
1701 Flags = Mask.slice(Next+1, Mask.size());
1702
1703 // FlagsVal contains the complete mask:
1704 // 3-0: Mask
1705 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1706 unsigned FlagsVal = 0;
1707
1708 if (SpecReg == "apsr") {
1709 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001710 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001711 .Case("g", 0x4) // same as CPSR_s
1712 .Case("nzcvqg", 0xc) // same as CPSR_fs
1713 .Default(~0U);
1714
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001715 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001716 if (!Flags.empty())
1717 return MatchOperand_NoMatch;
1718 else
1719 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001720 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001721 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001722 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1723 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001724 for (int i = 0, e = Flags.size(); i != e; ++i) {
1725 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1726 .Case("c", 1)
1727 .Case("x", 2)
1728 .Case("s", 4)
1729 .Case("f", 8)
1730 .Default(~0U);
1731
1732 // If some specific flag is already set, it means that some letter is
1733 // present more than once, this is not acceptable.
1734 if (FlagsVal == ~0U || (FlagsVal & Flag))
1735 return MatchOperand_NoMatch;
1736 FlagsVal |= Flag;
1737 }
1738 } else // No match for special register.
1739 return MatchOperand_NoMatch;
1740
1741 // Special register without flags are equivalent to "fc" flags.
1742 if (!FlagsVal)
1743 FlagsVal = 0x9;
1744
1745 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1746 if (SpecReg == "spsr")
1747 FlagsVal |= 16;
1748
1749 Parser.Lex(); // Eat identifier token.
1750 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1751 return MatchOperand_Success;
1752}
1753
Jim Grosbachf6c05252011-07-21 17:23:04 +00001754ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1755parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1756 int Low, int High) {
1757 const AsmToken &Tok = Parser.getTok();
1758 if (Tok.isNot(AsmToken::Identifier)) {
1759 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1760 return MatchOperand_ParseFail;
1761 }
1762 StringRef ShiftName = Tok.getString();
1763 std::string LowerOp = LowercaseString(Op);
1764 std::string UpperOp = UppercaseString(Op);
1765 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1766 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1767 return MatchOperand_ParseFail;
1768 }
1769 Parser.Lex(); // Eat shift type token.
1770
1771 // There must be a '#' and a shift amount.
1772 if (Parser.getTok().isNot(AsmToken::Hash)) {
1773 Error(Parser.getTok().getLoc(), "'#' expected");
1774 return MatchOperand_ParseFail;
1775 }
1776 Parser.Lex(); // Eat hash token.
1777
1778 const MCExpr *ShiftAmount;
1779 SMLoc Loc = Parser.getTok().getLoc();
1780 if (getParser().ParseExpression(ShiftAmount)) {
1781 Error(Loc, "illegal expression");
1782 return MatchOperand_ParseFail;
1783 }
1784 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1785 if (!CE) {
1786 Error(Loc, "constant expression expected");
1787 return MatchOperand_ParseFail;
1788 }
1789 int Val = CE->getValue();
1790 if (Val < Low || Val > High) {
1791 Error(Loc, "immediate value out of range");
1792 return MatchOperand_ParseFail;
1793 }
1794
1795 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1796
1797 return MatchOperand_Success;
1798}
1799
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001800ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1801parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1802 const AsmToken &Tok = Parser.getTok();
1803 SMLoc S = Tok.getLoc();
1804 if (Tok.isNot(AsmToken::Identifier)) {
1805 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1806 return MatchOperand_ParseFail;
1807 }
1808 int Val = StringSwitch<int>(Tok.getString())
1809 .Case("be", 1)
1810 .Case("le", 0)
1811 .Default(-1);
1812 Parser.Lex(); // Eat the token.
1813
1814 if (Val == -1) {
1815 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1816 return MatchOperand_ParseFail;
1817 }
1818 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1819 getContext()),
1820 S, Parser.getTok().getLoc()));
1821 return MatchOperand_Success;
1822}
1823
Jim Grosbach580f4a92011-07-25 22:20:28 +00001824/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1825/// instructions. Legal values are:
1826/// lsl #n 'n' in [0,31]
1827/// asr #n 'n' in [1,32]
1828/// n == 32 encoded as n == 0.
1829ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1830parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1831 const AsmToken &Tok = Parser.getTok();
1832 SMLoc S = Tok.getLoc();
1833 if (Tok.isNot(AsmToken::Identifier)) {
1834 Error(S, "shift operator 'asr' or 'lsl' expected");
1835 return MatchOperand_ParseFail;
1836 }
1837 StringRef ShiftName = Tok.getString();
1838 bool isASR;
1839 if (ShiftName == "lsl" || ShiftName == "LSL")
1840 isASR = false;
1841 else if (ShiftName == "asr" || ShiftName == "ASR")
1842 isASR = true;
1843 else {
1844 Error(S, "shift operator 'asr' or 'lsl' expected");
1845 return MatchOperand_ParseFail;
1846 }
1847 Parser.Lex(); // Eat the operator.
1848
1849 // A '#' and a shift amount.
1850 if (Parser.getTok().isNot(AsmToken::Hash)) {
1851 Error(Parser.getTok().getLoc(), "'#' expected");
1852 return MatchOperand_ParseFail;
1853 }
1854 Parser.Lex(); // Eat hash token.
1855
1856 const MCExpr *ShiftAmount;
1857 SMLoc E = Parser.getTok().getLoc();
1858 if (getParser().ParseExpression(ShiftAmount)) {
1859 Error(E, "malformed shift expression");
1860 return MatchOperand_ParseFail;
1861 }
1862 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1863 if (!CE) {
1864 Error(E, "shift amount must be an immediate");
1865 return MatchOperand_ParseFail;
1866 }
1867
1868 int64_t Val = CE->getValue();
1869 if (isASR) {
1870 // Shift amount must be in [1,32]
1871 if (Val < 1 || Val > 32) {
1872 Error(E, "'asr' shift amount must be in range [1,32]");
1873 return MatchOperand_ParseFail;
1874 }
1875 // asr #32 encoded as asr #0.
1876 if (Val == 32) Val = 0;
1877 } else {
1878 // Shift amount must be in [1,32]
1879 if (Val < 0 || Val > 31) {
1880 Error(E, "'lsr' shift amount must be in range [0,31]");
1881 return MatchOperand_ParseFail;
1882 }
1883 }
1884
1885 E = Parser.getTok().getLoc();
1886 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1887
1888 return MatchOperand_Success;
1889}
1890
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001891/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1892/// of instructions. Legal values are:
1893/// ror #n 'n' in {0, 8, 16, 24}
1894ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1895parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1896 const AsmToken &Tok = Parser.getTok();
1897 SMLoc S = Tok.getLoc();
1898 if (Tok.isNot(AsmToken::Identifier)) {
1899 Error(S, "rotate operator 'ror' expected");
1900 return MatchOperand_ParseFail;
1901 }
1902 StringRef ShiftName = Tok.getString();
1903 if (ShiftName != "ror" && ShiftName != "ROR") {
1904 Error(S, "rotate operator 'ror' expected");
1905 return MatchOperand_ParseFail;
1906 }
1907 Parser.Lex(); // Eat the operator.
1908
1909 // A '#' and a rotate amount.
1910 if (Parser.getTok().isNot(AsmToken::Hash)) {
1911 Error(Parser.getTok().getLoc(), "'#' expected");
1912 return MatchOperand_ParseFail;
1913 }
1914 Parser.Lex(); // Eat hash token.
1915
1916 const MCExpr *ShiftAmount;
1917 SMLoc E = Parser.getTok().getLoc();
1918 if (getParser().ParseExpression(ShiftAmount)) {
1919 Error(E, "malformed rotate expression");
1920 return MatchOperand_ParseFail;
1921 }
1922 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1923 if (!CE) {
1924 Error(E, "rotate amount must be an immediate");
1925 return MatchOperand_ParseFail;
1926 }
1927
1928 int64_t Val = CE->getValue();
1929 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1930 // normally, zero is represented in asm by omitting the rotate operand
1931 // entirely.
1932 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1933 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1934 return MatchOperand_ParseFail;
1935 }
1936
1937 E = Parser.getTok().getLoc();
1938 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1939
1940 return MatchOperand_Success;
1941}
1942
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001943ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1944parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1945 SMLoc S = Parser.getTok().getLoc();
1946 // The bitfield descriptor is really two operands, the LSB and the width.
1947 if (Parser.getTok().isNot(AsmToken::Hash)) {
1948 Error(Parser.getTok().getLoc(), "'#' expected");
1949 return MatchOperand_ParseFail;
1950 }
1951 Parser.Lex(); // Eat hash token.
1952
1953 const MCExpr *LSBExpr;
1954 SMLoc E = Parser.getTok().getLoc();
1955 if (getParser().ParseExpression(LSBExpr)) {
1956 Error(E, "malformed immediate expression");
1957 return MatchOperand_ParseFail;
1958 }
1959 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1960 if (!CE) {
1961 Error(E, "'lsb' operand must be an immediate");
1962 return MatchOperand_ParseFail;
1963 }
1964
1965 int64_t LSB = CE->getValue();
1966 // The LSB must be in the range [0,31]
1967 if (LSB < 0 || LSB > 31) {
1968 Error(E, "'lsb' operand must be in the range [0,31]");
1969 return MatchOperand_ParseFail;
1970 }
1971 E = Parser.getTok().getLoc();
1972
1973 // Expect another immediate operand.
1974 if (Parser.getTok().isNot(AsmToken::Comma)) {
1975 Error(Parser.getTok().getLoc(), "too few operands");
1976 return MatchOperand_ParseFail;
1977 }
1978 Parser.Lex(); // Eat hash token.
1979 if (Parser.getTok().isNot(AsmToken::Hash)) {
1980 Error(Parser.getTok().getLoc(), "'#' expected");
1981 return MatchOperand_ParseFail;
1982 }
1983 Parser.Lex(); // Eat hash token.
1984
1985 const MCExpr *WidthExpr;
1986 if (getParser().ParseExpression(WidthExpr)) {
1987 Error(E, "malformed immediate expression");
1988 return MatchOperand_ParseFail;
1989 }
1990 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1991 if (!CE) {
1992 Error(E, "'width' operand must be an immediate");
1993 return MatchOperand_ParseFail;
1994 }
1995
1996 int64_t Width = CE->getValue();
1997 // The LSB must be in the range [1,32-lsb]
1998 if (Width < 1 || Width > 32 - LSB) {
1999 Error(E, "'width' operand must be in the range [1,32-lsb]");
2000 return MatchOperand_ParseFail;
2001 }
2002 E = Parser.getTok().getLoc();
2003
2004 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2005
2006 return MatchOperand_Success;
2007}
2008
Jim Grosbach7ce05792011-08-03 23:50:40 +00002009ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2010parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2011 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002012 // postidx_reg := '+' register {, shift}
2013 // | '-' register {, shift}
2014 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002015
2016 // This method must return MatchOperand_NoMatch without consuming any tokens
2017 // in the case where there is no match, as other alternatives take other
2018 // parse methods.
2019 AsmToken Tok = Parser.getTok();
2020 SMLoc S = Tok.getLoc();
2021 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002022 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002023 int Reg = -1;
2024 if (Tok.is(AsmToken::Plus)) {
2025 Parser.Lex(); // Eat the '+' token.
2026 haveEaten = true;
2027 } else if (Tok.is(AsmToken::Minus)) {
2028 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002029 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002030 haveEaten = true;
2031 }
2032 if (Parser.getTok().is(AsmToken::Identifier))
2033 Reg = tryParseRegister();
2034 if (Reg == -1) {
2035 if (!haveEaten)
2036 return MatchOperand_NoMatch;
2037 Error(Parser.getTok().getLoc(), "register expected");
2038 return MatchOperand_ParseFail;
2039 }
2040 SMLoc E = Parser.getTok().getLoc();
2041
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002042 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2043 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002044 if (Parser.getTok().is(AsmToken::Comma)) {
2045 Parser.Lex(); // Eat the ','.
2046 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2047 return MatchOperand_ParseFail;
2048 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002049
2050 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2051 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002052
2053 return MatchOperand_Success;
2054}
2055
Jim Grosbach251bf252011-08-10 21:56:18 +00002056ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2057parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2058 // Check for a post-index addressing register operand. Specifically:
2059 // am3offset := '+' register
2060 // | '-' register
2061 // | register
2062 // | # imm
2063 // | # + imm
2064 // | # - imm
2065
2066 // This method must return MatchOperand_NoMatch without consuming any tokens
2067 // in the case where there is no match, as other alternatives take other
2068 // parse methods.
2069 AsmToken Tok = Parser.getTok();
2070 SMLoc S = Tok.getLoc();
2071
2072 // Do immediates first, as we always parse those if we have a '#'.
2073 if (Parser.getTok().is(AsmToken::Hash)) {
2074 Parser.Lex(); // Eat the '#'.
2075 // Explicitly look for a '-', as we need to encode negative zero
2076 // differently.
2077 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2078 const MCExpr *Offset;
2079 if (getParser().ParseExpression(Offset))
2080 return MatchOperand_ParseFail;
2081 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2082 if (!CE) {
2083 Error(S, "constant expression expected");
2084 return MatchOperand_ParseFail;
2085 }
2086 SMLoc E = Tok.getLoc();
2087 // Negative zero is encoded as the flag value INT32_MIN.
2088 int32_t Val = CE->getValue();
2089 if (isNegative && Val == 0)
2090 Val = INT32_MIN;
2091
2092 Operands.push_back(
2093 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2094
2095 return MatchOperand_Success;
2096 }
2097
2098
2099 bool haveEaten = false;
2100 bool isAdd = true;
2101 int Reg = -1;
2102 if (Tok.is(AsmToken::Plus)) {
2103 Parser.Lex(); // Eat the '+' token.
2104 haveEaten = true;
2105 } else if (Tok.is(AsmToken::Minus)) {
2106 Parser.Lex(); // Eat the '-' token.
2107 isAdd = false;
2108 haveEaten = true;
2109 }
2110 if (Parser.getTok().is(AsmToken::Identifier))
2111 Reg = tryParseRegister();
2112 if (Reg == -1) {
2113 if (!haveEaten)
2114 return MatchOperand_NoMatch;
2115 Error(Parser.getTok().getLoc(), "register expected");
2116 return MatchOperand_ParseFail;
2117 }
2118 SMLoc E = Parser.getTok().getLoc();
2119
2120 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2121 0, S, E));
2122
2123 return MatchOperand_Success;
2124}
2125
Jim Grosbach1355cf12011-07-26 17:10:22 +00002126/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002127/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2128/// when they refer multiple MIOperands inside a single one.
2129bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002130cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002131 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2132 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2133
2134 // Create a writeback register dummy placeholder.
2135 Inst.addOperand(MCOperand::CreateImm(0));
2136
Jim Grosbach7ce05792011-08-03 23:50:40 +00002137 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002138 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2139 return true;
2140}
2141
Jim Grosbach548340c2011-08-11 19:22:40 +00002142/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2143/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2144/// when they refer multiple MIOperands inside a single one.
2145bool ARMAsmParser::
2146cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2147 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2148 // Create a writeback register dummy placeholder.
2149 Inst.addOperand(MCOperand::CreateImm(0));
2150 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2151 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2152 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2153 return true;
2154}
2155
Jim Grosbach1355cf12011-07-26 17:10:22 +00002156/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002157/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2158/// when they refer multiple MIOperands inside a single one.
2159bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002160cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002161 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2162 // Create a writeback register dummy placeholder.
2163 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002164 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2165 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2166 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002167 return true;
2168}
2169
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002170/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2171/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2172/// when they refer multiple MIOperands inside a single one.
2173bool ARMAsmParser::
2174cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2175 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2176 // Create a writeback register dummy placeholder.
2177 Inst.addOperand(MCOperand::CreateImm(0));
2178 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2179 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2180 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2181 return true;
2182}
2183
Jim Grosbach7ce05792011-08-03 23:50:40 +00002184/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2185/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2186/// when they refer multiple MIOperands inside a single one.
2187bool ARMAsmParser::
2188cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2189 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2190 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002191 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002192 // Create a writeback register dummy placeholder.
2193 Inst.addOperand(MCOperand::CreateImm(0));
2194 // addr
2195 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2196 // offset
2197 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2198 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002199 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2200 return true;
2201}
2202
Jim Grosbach7ce05792011-08-03 23:50:40 +00002203/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002204/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2205/// when they refer multiple MIOperands inside a single one.
2206bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002207cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2208 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2209 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002210 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002211 // Create a writeback register dummy placeholder.
2212 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002213 // addr
2214 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2215 // offset
2216 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2217 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002218 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2219 return true;
2220}
2221
Jim Grosbach7ce05792011-08-03 23:50:40 +00002222/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002223/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2224/// when they refer multiple MIOperands inside a single one.
2225bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002226cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2227 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002228 // Create a writeback register dummy placeholder.
2229 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002230 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002231 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002232 // addr
2233 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2234 // offset
2235 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2236 // pred
2237 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2238 return true;
2239}
2240
2241/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2242/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2243/// when they refer multiple MIOperands inside a single one.
2244bool ARMAsmParser::
2245cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2246 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2247 // Create a writeback register dummy placeholder.
2248 Inst.addOperand(MCOperand::CreateImm(0));
2249 // Rt
2250 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2251 // addr
2252 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2253 // offset
2254 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2255 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002256 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2257 return true;
2258}
2259
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002260/// cvtLdrdPre - Convert parsed operands to MCInst.
2261/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2262/// when they refer multiple MIOperands inside a single one.
2263bool ARMAsmParser::
2264cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2265 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2266 // Rt, Rt2
2267 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2268 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2269 // Create a writeback register dummy placeholder.
2270 Inst.addOperand(MCOperand::CreateImm(0));
2271 // addr
2272 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2273 // pred
2274 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2275 return true;
2276}
2277
Jim Grosbach14605d12011-08-11 20:28:23 +00002278/// cvtStrdPre - Convert parsed operands to MCInst.
2279/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2280/// when they refer multiple MIOperands inside a single one.
2281bool ARMAsmParser::
2282cvtStrdPre(MCInst &Inst, unsigned Opcode,
2283 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2284 // Create a writeback register dummy placeholder.
2285 Inst.addOperand(MCOperand::CreateImm(0));
2286 // Rt, Rt2
2287 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2288 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2289 // addr
2290 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2291 // pred
2292 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2293 return true;
2294}
2295
Jim Grosbach623a4542011-08-10 22:42:16 +00002296/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2297/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2298/// when they refer multiple MIOperands inside a single one.
2299bool ARMAsmParser::
2300cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2301 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2302 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2303 // Create a writeback register dummy placeholder.
2304 Inst.addOperand(MCOperand::CreateImm(0));
2305 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2306 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2307 return true;
2308}
2309
2310
Bill Wendlinge7176102010-11-06 22:36:58 +00002311/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002312/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002313bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002314parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002315 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002316 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002317 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002318 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002319 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002320
Sean Callanan18b83232010-01-19 21:44:56 +00002321 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002322 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002323 if (BaseRegNum == -1)
2324 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002325
Daniel Dunbar05710932011-01-18 05:34:17 +00002326 // The next token must either be a comma or a closing bracket.
2327 const AsmToken &Tok = Parser.getTok();
2328 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002329 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002330
Jim Grosbach7ce05792011-08-03 23:50:40 +00002331 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002332 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002333 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002334
Jim Grosbach7ce05792011-08-03 23:50:40 +00002335 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2336 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002337
Jim Grosbach7ce05792011-08-03 23:50:40 +00002338 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002339 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002340
Jim Grosbach7ce05792011-08-03 23:50:40 +00002341 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2342 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002343
Jim Grosbach7ce05792011-08-03 23:50:40 +00002344 // If we have a '#' it's an immediate offset, else assume it's a register
2345 // offset.
2346 if (Parser.getTok().is(AsmToken::Hash)) {
2347 Parser.Lex(); // Eat the '#'.
2348 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002349
Jim Grosbach7ce05792011-08-03 23:50:40 +00002350 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002351
Jim Grosbach7ce05792011-08-03 23:50:40 +00002352 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002353 if (getParser().ParseExpression(Offset))
2354 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002355
2356 // The expression has to be a constant. Memory references with relocations
2357 // don't come through here, as they use the <label> forms of the relevant
2358 // instructions.
2359 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2360 if (!CE)
2361 return Error (E, "constant expression expected");
2362
2363 // Now we should have the closing ']'
2364 E = Parser.getTok().getLoc();
2365 if (Parser.getTok().isNot(AsmToken::RBrac))
2366 return Error(E, "']' expected");
2367 Parser.Lex(); // Eat right bracket token.
2368
2369 // Don't worry about range checking the value here. That's handled by
2370 // the is*() predicates.
2371 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2372 ARM_AM::no_shift, 0, false, S,E));
2373
2374 // If there's a pre-indexing writeback marker, '!', just add it as a token
2375 // operand.
2376 if (Parser.getTok().is(AsmToken::Exclaim)) {
2377 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2378 Parser.Lex(); // Eat the '!'.
2379 }
2380
2381 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002382 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002383
2384 // The register offset is optionally preceded by a '+' or '-'
2385 bool isNegative = false;
2386 if (Parser.getTok().is(AsmToken::Minus)) {
2387 isNegative = true;
2388 Parser.Lex(); // Eat the '-'.
2389 } else if (Parser.getTok().is(AsmToken::Plus)) {
2390 // Nothing to do.
2391 Parser.Lex(); // Eat the '+'.
2392 }
2393
2394 E = Parser.getTok().getLoc();
2395 int OffsetRegNum = tryParseRegister();
2396 if (OffsetRegNum == -1)
2397 return Error(E, "register expected");
2398
2399 // If there's a shift operator, handle it.
2400 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002401 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002402 if (Parser.getTok().is(AsmToken::Comma)) {
2403 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002404 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002405 return true;
2406 }
2407
2408 // Now we should have the closing ']'
2409 E = Parser.getTok().getLoc();
2410 if (Parser.getTok().isNot(AsmToken::RBrac))
2411 return Error(E, "']' expected");
2412 Parser.Lex(); // Eat right bracket token.
2413
2414 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002415 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002416 S, E));
2417
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002418 // If there's a pre-indexing writeback marker, '!', just add it as a token
2419 // operand.
2420 if (Parser.getTok().is(AsmToken::Exclaim)) {
2421 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2422 Parser.Lex(); // Eat the '!'.
2423 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002424
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002425 return false;
2426}
2427
Jim Grosbach7ce05792011-08-03 23:50:40 +00002428/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002429/// ( lsl | lsr | asr | ror ) , # shift_amount
2430/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002431/// return true if it parses a shift otherwise it returns false.
2432bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2433 unsigned &Amount) {
2434 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002435 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002436 if (Tok.isNot(AsmToken::Identifier))
2437 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002438 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002439 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002440 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002441 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002442 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002443 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002444 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002445 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002446 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002447 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002448 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002449 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002450 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002451 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002452
Jim Grosbach7ce05792011-08-03 23:50:40 +00002453 // rrx stands alone.
2454 Amount = 0;
2455 if (St != ARM_AM::rrx) {
2456 Loc = Parser.getTok().getLoc();
2457 // A '#' and a shift amount.
2458 const AsmToken &HashTok = Parser.getTok();
2459 if (HashTok.isNot(AsmToken::Hash))
2460 return Error(HashTok.getLoc(), "'#' expected");
2461 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002462
Jim Grosbach7ce05792011-08-03 23:50:40 +00002463 const MCExpr *Expr;
2464 if (getParser().ParseExpression(Expr))
2465 return true;
2466 // Range check the immediate.
2467 // lsl, ror: 0 <= imm <= 31
2468 // lsr, asr: 0 <= imm <= 32
2469 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2470 if (!CE)
2471 return Error(Loc, "shift amount must be an immediate");
2472 int64_t Imm = CE->getValue();
2473 if (Imm < 0 ||
2474 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2475 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2476 return Error(Loc, "immediate shift value out of range");
2477 Amount = Imm;
2478 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002479
2480 return false;
2481}
2482
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002483/// Parse a arm instruction operand. For now this parses the operand regardless
2484/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002485bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002486 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002487 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002488
2489 // Check if the current operand has a custom associated parser, if so, try to
2490 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002491 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2492 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002493 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002494 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2495 // there was a match, but an error occurred, in which case, just return that
2496 // the operand parsing failed.
2497 if (ResTy == MatchOperand_ParseFail)
2498 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002499
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002500 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002501 default:
2502 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002503 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002504 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002505 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002506 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002507 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002508 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002509 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002510 else if (Res == -1) // irrecoverable error
2511 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002512
2513 // Fall though for the Identifier case that is not a register or a
2514 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002515 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002516 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2517 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002518 // This was not a register so parse other operands that start with an
2519 // identifier (like labels) as expressions and create them as immediates.
2520 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002521 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002522 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002523 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002524 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002525 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2526 return false;
2527 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002528 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002529 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002530 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002531 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002532 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002533 // #42 -> immediate.
2534 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002535 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002536 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002537 const MCExpr *ImmVal;
2538 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002539 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002540 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002541 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2542 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002543 case AsmToken::Colon: {
2544 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002545 // FIXME: Check it's an expression prefix,
2546 // e.g. (FOO - :lower16:BAR) isn't legal.
2547 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002548 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002549 return true;
2550
Evan Cheng75972122011-01-13 07:58:56 +00002551 const MCExpr *SubExprVal;
2552 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002553 return true;
2554
Evan Cheng75972122011-01-13 07:58:56 +00002555 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2556 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002557 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002558 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002559 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002560 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002561 }
2562}
2563
Jim Grosbach1355cf12011-07-26 17:10:22 +00002564// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002565// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002566bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002567 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002568
2569 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002570 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002571 Parser.Lex(); // Eat ':'
2572
2573 if (getLexer().isNot(AsmToken::Identifier)) {
2574 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2575 return true;
2576 }
2577
2578 StringRef IDVal = Parser.getTok().getIdentifier();
2579 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002580 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002581 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002582 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002583 } else {
2584 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2585 return true;
2586 }
2587 Parser.Lex();
2588
2589 if (getLexer().isNot(AsmToken::Colon)) {
2590 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2591 return true;
2592 }
2593 Parser.Lex(); // Eat the last ':'
2594 return false;
2595}
2596
2597const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002598ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002599 MCSymbolRefExpr::VariantKind Variant) {
2600 // Recurse over the given expression, rebuilding it to apply the given variant
2601 // to the leftmost symbol.
2602 if (Variant == MCSymbolRefExpr::VK_None)
2603 return E;
2604
2605 switch (E->getKind()) {
2606 case MCExpr::Target:
2607 llvm_unreachable("Can't handle target expr yet");
2608 case MCExpr::Constant:
2609 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2610
2611 case MCExpr::SymbolRef: {
2612 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2613
2614 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2615 return 0;
2616
2617 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2618 }
2619
2620 case MCExpr::Unary:
2621 llvm_unreachable("Can't handle unary expressions yet");
2622
2623 case MCExpr::Binary: {
2624 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002625 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002626 const MCExpr *RHS = BE->getRHS();
2627 if (!LHS)
2628 return 0;
2629
2630 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2631 }
2632 }
2633
2634 assert(0 && "Invalid expression kind!");
2635 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002636}
2637
Daniel Dunbar352e1482011-01-11 15:59:50 +00002638/// \brief Given a mnemonic, split out possible predication code and carry
2639/// setting letters to form a canonical mnemonic and flags.
2640//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002641// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002642StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002643 unsigned &PredicationCode,
2644 bool &CarrySetting,
2645 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002646 PredicationCode = ARMCC::AL;
2647 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002648 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002649
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002650 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002651 //
2652 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002653 if ((Mnemonic == "movs" && isThumb()) ||
2654 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2655 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2656 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2657 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2658 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2659 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2660 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002661 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002662
Jim Grosbach3f00e312011-07-11 17:09:57 +00002663 // First, split out any predication code. Ignore mnemonics we know aren't
2664 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002665 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002666 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002667 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002668 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2669 .Case("eq", ARMCC::EQ)
2670 .Case("ne", ARMCC::NE)
2671 .Case("hs", ARMCC::HS)
2672 .Case("cs", ARMCC::HS)
2673 .Case("lo", ARMCC::LO)
2674 .Case("cc", ARMCC::LO)
2675 .Case("mi", ARMCC::MI)
2676 .Case("pl", ARMCC::PL)
2677 .Case("vs", ARMCC::VS)
2678 .Case("vc", ARMCC::VC)
2679 .Case("hi", ARMCC::HI)
2680 .Case("ls", ARMCC::LS)
2681 .Case("ge", ARMCC::GE)
2682 .Case("lt", ARMCC::LT)
2683 .Case("gt", ARMCC::GT)
2684 .Case("le", ARMCC::LE)
2685 .Case("al", ARMCC::AL)
2686 .Default(~0U);
2687 if (CC != ~0U) {
2688 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2689 PredicationCode = CC;
2690 }
Bill Wendling52925b62010-10-29 23:50:21 +00002691 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002692
Daniel Dunbar352e1482011-01-11 15:59:50 +00002693 // Next, determine if we have a carry setting bit. We explicitly ignore all
2694 // the instructions we know end in 's'.
2695 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002696 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002697 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2698 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2699 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002700 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2701 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002702 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2703 CarrySetting = true;
2704 }
2705
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002706 // The "cps" instruction can have a interrupt mode operand which is glued into
2707 // the mnemonic. Check if this is the case, split it and parse the imod op
2708 if (Mnemonic.startswith("cps")) {
2709 // Split out any imod code.
2710 unsigned IMod =
2711 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2712 .Case("ie", ARM_PROC::IE)
2713 .Case("id", ARM_PROC::ID)
2714 .Default(~0U);
2715 if (IMod != ~0U) {
2716 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2717 ProcessorIMod = IMod;
2718 }
2719 }
2720
Daniel Dunbar352e1482011-01-11 15:59:50 +00002721 return Mnemonic;
2722}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002723
2724/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2725/// inclusion of carry set or predication code operands.
2726//
2727// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002728void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002729getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002730 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002731 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2732 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2733 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2734 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002735 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002736 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2737 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002738 Mnemonic == "eor" || Mnemonic == "smlal" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00002739 // FIXME: We need a better way. This really confused Thumb2
2740 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00002741 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002742 CanAcceptCarrySet = true;
2743 } else {
2744 CanAcceptCarrySet = false;
2745 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002746
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002747 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2748 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2749 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2750 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002751 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002752 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002753 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002754 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2755 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002756 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002757 CanAcceptPredicationCode = false;
2758 } else {
2759 CanAcceptPredicationCode = true;
2760 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002761
Evan Chengebdeeab2011-07-08 01:53:10 +00002762 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002763 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002764 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002765 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002766}
2767
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002768bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
2769 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2770
2771 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2772 // another does not. Specifically, the MOVW instruction does not. So we
2773 // special case it here and remove the defaulted (non-setting) cc_out
2774 // operand if that's the instruction we're trying to match.
2775 //
2776 // We do this as post-processing of the explicit operands rather than just
2777 // conditionally adding the cc_out in the first place because we need
2778 // to check the type of the parsed immediate operand.
2779 if (Mnemonic == "mov" && Operands.size() > 4 &&
2780 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
2781 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2782 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2783 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00002784
2785 // Register-register 'add' for thumb does not have a cc_out operand
2786 // when there are only two register operands.
2787 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
2788 static_cast<ARMOperand*>(Operands[3])->isReg() &&
2789 static_cast<ARMOperand*>(Operands[4])->isReg() &&
2790 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2791 return true;
2792
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002793 return false;
2794}
2795
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002796/// Parse an arm instruction mnemonic followed by its operands.
2797bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2798 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2799 // Create the leading tokens for the mnemonic, split by '.' characters.
2800 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002801 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002802
Daniel Dunbar352e1482011-01-11 15:59:50 +00002803 // Split out the predication code and carry setting flag from the mnemonic.
2804 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002805 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002806 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002807 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002808 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002809
Jim Grosbachffa32252011-07-19 19:13:28 +00002810 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2811
2812 // FIXME: This is all a pretty gross hack. We should automatically handle
2813 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002814
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002815 // Next, add the CCOut and ConditionCode operands, if needed.
2816 //
2817 // For mnemonics which can ever incorporate a carry setting bit or predication
2818 // code, our matching model involves us always generating CCOut and
2819 // ConditionCode operands to match the mnemonic "as written" and then we let
2820 // the matcher deal with finding the right instruction or generating an
2821 // appropriate error.
2822 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002823 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002824
Jim Grosbach33c16a22011-07-14 22:04:21 +00002825 // If we had a carry-set on an instruction that can't do that, issue an
2826 // error.
2827 if (!CanAcceptCarrySet && CarrySetting) {
2828 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002829 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002830 "' can not set flags, but 's' suffix specified");
2831 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002832 // If we had a predication code on an instruction that can't do that, issue an
2833 // error.
2834 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2835 Parser.EatToEndOfStatement();
2836 return Error(NameLoc, "instruction '" + Mnemonic +
2837 "' is not predicable, but condition code specified");
2838 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002839
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002840 // Add the carry setting operand, if necessary.
2841 //
2842 // FIXME: It would be awesome if we could somehow invent a location such that
2843 // match errors on this operand would print a nice diagnostic about how the
2844 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002845 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002846 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2847 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002848
2849 // Add the predication code operand, if necessary.
2850 if (CanAcceptPredicationCode) {
2851 Operands.push_back(ARMOperand::CreateCondCode(
2852 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002853 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002854
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002855 // Add the processor imod operand, if necessary.
2856 if (ProcessorIMod) {
2857 Operands.push_back(ARMOperand::CreateImm(
2858 MCConstantExpr::Create(ProcessorIMod, getContext()),
2859 NameLoc, NameLoc));
2860 } else {
2861 // This mnemonic can't ever accept a imod, but the user wrote
2862 // one (or misspelled another mnemonic).
2863
2864 // FIXME: Issue a nice error.
2865 }
2866
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002867 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002868 while (Next != StringRef::npos) {
2869 Start = Next;
2870 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002871 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002872
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002873 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002874 }
2875
2876 // Read the remaining operands.
2877 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002878 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002879 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002880 Parser.EatToEndOfStatement();
2881 return true;
2882 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002883
2884 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002885 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002886
2887 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002888 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002889 Parser.EatToEndOfStatement();
2890 return true;
2891 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002892 }
2893 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002894
Chris Lattnercbf8a982010-09-11 16:18:25 +00002895 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2896 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002897 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002898 }
Bill Wendling146018f2010-11-06 21:42:12 +00002899
Chris Lattner34e53142010-09-08 05:10:46 +00002900 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002901
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002902 // Some instructions, mostly Thumb, have forms for the same mnemonic that
2903 // do and don't have a cc_out optional-def operand. With some spot-checks
2904 // of the operand list, we can figure out which variant we're trying to
2905 // parse and adjust accordingly before actually matching. Reason number
2906 // #317 the table driven matcher doesn't fit well with the ARM instruction
2907 // set.
2908 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002909 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2910 Operands.erase(Operands.begin() + 1);
2911 delete Op;
2912 }
2913
Jim Grosbachcf121c32011-07-28 21:57:55 +00002914 // ARM mode 'blx' need special handling, as the register operand version
2915 // is predicable, but the label operand version is not. So, we can't rely
2916 // on the Mnemonic based checking to correctly figure out when to put
2917 // a CondCode operand in the list. If we're trying to match the label
2918 // version, remove the CondCode operand here.
2919 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2920 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2921 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2922 Operands.erase(Operands.begin() + 1);
2923 delete Op;
2924 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00002925
2926 // The vector-compare-to-zero instructions have a literal token "#0" at
2927 // the end that comes to here as an immediate operand. Convert it to a
2928 // token to play nicely with the matcher.
2929 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
2930 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
2931 static_cast<ARMOperand*>(Operands[5])->isImm()) {
2932 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
2933 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
2934 if (CE && CE->getValue() == 0) {
2935 Operands.erase(Operands.begin() + 5);
2936 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
2937 delete Op;
2938 }
2939 }
Chris Lattner98986712010-01-14 22:21:20 +00002940 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002941}
2942
Jim Grosbach189610f2011-07-26 18:25:39 +00002943// Validate context-sensitive operand constraints.
2944// FIXME: We would really like to be able to tablegen'erate this.
2945bool ARMAsmParser::
2946validateInstruction(MCInst &Inst,
2947 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2948 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002949 case ARM::LDRD:
2950 case ARM::LDRD_PRE:
2951 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002952 case ARM::LDREXD: {
2953 // Rt2 must be Rt + 1.
2954 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2955 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2956 if (Rt2 != Rt + 1)
2957 return Error(Operands[3]->getStartLoc(),
2958 "destination operands must be sequential");
2959 return false;
2960 }
Jim Grosbach14605d12011-08-11 20:28:23 +00002961 case ARM::STRD: {
2962 // Rt2 must be Rt + 1.
2963 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2964 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2965 if (Rt2 != Rt + 1)
2966 return Error(Operands[3]->getStartLoc(),
2967 "source operands must be sequential");
2968 return false;
2969 }
Jim Grosbach53642c52011-08-10 20:49:18 +00002970 case ARM::STRD_PRE:
2971 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002972 case ARM::STREXD: {
2973 // Rt2 must be Rt + 1.
2974 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2975 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2976 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00002977 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00002978 "source operands must be sequential");
2979 return false;
2980 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002981 case ARM::SBFX:
2982 case ARM::UBFX: {
2983 // width must be in range [1, 32-lsb]
2984 unsigned lsb = Inst.getOperand(2).getImm();
2985 unsigned widthm1 = Inst.getOperand(3).getImm();
2986 if (widthm1 >= 32 - lsb)
2987 return Error(Operands[5]->getStartLoc(),
2988 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00002989 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002990 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00002991 case ARM::tLDMIA: {
2992 // Thumb LDM instructions are writeback iff the base register is not
2993 // in the register list.
2994 unsigned Rn = Inst.getOperand(0).getReg();
2995 bool doesWriteback = true;
2996 for (unsigned i = 3; i < Inst.getNumOperands(); ++i) {
2997 unsigned Reg = Inst.getOperand(i).getReg();
2998 if (Reg == Rn)
2999 doesWriteback = false;
3000 // Anything other than a low register isn't legal here.
3001 if (getARMRegisterNumbering(Reg) > 7)
3002 return Error(Operands[4]->getStartLoc(),
3003 "registers must be in range r0-r7");
3004 }
3005 // If we should have writeback, then there should be a '!' token.
3006 if (doesWriteback &&
3007 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
3008 static_cast<ARMOperand*>(Operands[3])->getToken() != "!"))
3009 return Error(Operands[2]->getStartLoc(),
3010 "writeback operator '!' expected");
3011
3012 break;
3013 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003014 }
3015
3016 return false;
3017}
3018
Jim Grosbachf8fce712011-08-11 17:35:48 +00003019void ARMAsmParser::
3020processInstruction(MCInst &Inst,
3021 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3022 switch (Inst.getOpcode()) {
3023 case ARM::LDMIA_UPD:
3024 // If this is a load of a single register via a 'pop', then we should use
3025 // a post-indexed LDR instruction instead, per the ARM ARM.
3026 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3027 Inst.getNumOperands() == 5) {
3028 MCInst TmpInst;
3029 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3030 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3031 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3032 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3033 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3034 TmpInst.addOperand(MCOperand::CreateImm(4));
3035 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3036 TmpInst.addOperand(Inst.getOperand(3));
3037 Inst = TmpInst;
3038 }
3039 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003040 case ARM::STMDB_UPD:
3041 // If this is a store of a single register via a 'push', then we should use
3042 // a pre-indexed STR instruction instead, per the ARM ARM.
3043 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3044 Inst.getNumOperands() == 5) {
3045 MCInst TmpInst;
3046 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3047 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3048 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3049 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3050 TmpInst.addOperand(MCOperand::CreateImm(-4));
3051 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3052 TmpInst.addOperand(Inst.getOperand(3));
3053 Inst = TmpInst;
3054 }
3055 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003056 case ARM::tADDi8:
3057 // If the immediate is in the range 0-7, we really wanted tADDi3.
3058 if (Inst.getOperand(3).getImm() < 8)
3059 Inst.setOpcode(ARM::tADDi3);
3060 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003061 case ARM::tBcc:
3062 // If the conditional is AL, we really want tB.
3063 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3064 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003065 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00003066 }
3067}
3068
Jim Grosbach47a0d522011-08-16 20:45:50 +00003069// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3070// the ARMInsts array) instead. Getting that here requires awkward
3071// API changes, though. Better way?
3072namespace llvm {
3073extern MCInstrDesc ARMInsts[];
3074}
3075static MCInstrDesc &getInstDesc(unsigned Opcode) {
3076 return ARMInsts[Opcode];
3077}
3078
3079unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3080 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3081 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003082 unsigned Opc = Inst.getOpcode();
3083 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003084 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3085 assert(MCID.hasOptionalDef() &&
3086 "optionally flag setting instruction missing optional def operand");
3087 assert(MCID.NumOperands == Inst.getNumOperands() &&
3088 "operand count mismatch!");
3089 // Find the optional-def operand (cc_out).
3090 unsigned OpNo;
3091 for (OpNo = 0;
3092 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3093 ++OpNo)
3094 ;
3095 // If we're parsing Thumb1, reject it completely.
3096 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3097 return Match_MnemonicFail;
3098 // If we're parsing Thumb2, which form is legal depends on whether we're
3099 // in an IT block.
3100 // FIXME: We don't yet do IT blocks, so just always consider it to be
3101 // that we aren't in one until we do.
3102 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3103 return Match_RequiresITBlock;
3104 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003105 // Some high-register supporting Thumb1 encodings only allow both registers
3106 // to be from r0-r7 when in Thumb2.
3107 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3108 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3109 isARMLowRegister(Inst.getOperand(2).getReg()))
3110 return Match_RequiresThumb2;
3111 // Others only require ARMv6 or later.
3112 else if (Opc == ARM::tMOVr && isThumbOne() &&
3113 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3114 isARMLowRegister(Inst.getOperand(1).getReg()))
3115 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003116 return Match_Success;
3117}
3118
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003119bool ARMAsmParser::
3120MatchAndEmitInstruction(SMLoc IDLoc,
3121 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3122 MCStreamer &Out) {
3123 MCInst Inst;
3124 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003125 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003126 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003127 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003128 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003129 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003130 // Context sensitive operand constraints aren't handled by the matcher,
3131 // so check them here.
3132 if (validateInstruction(Inst, Operands))
3133 return true;
3134
Jim Grosbachf8fce712011-08-11 17:35:48 +00003135 // Some instructions need post-processing to, for example, tweak which
3136 // encoding is selected.
3137 processInstruction(Inst, Operands);
3138
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003139 Out.EmitInstruction(Inst);
3140 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003141 case Match_MissingFeature:
3142 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3143 return true;
3144 case Match_InvalidOperand: {
3145 SMLoc ErrorLoc = IDLoc;
3146 if (ErrorInfo != ~0U) {
3147 if (ErrorInfo >= Operands.size())
3148 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003149
Chris Lattnere73d4f82010-10-28 21:41:58 +00003150 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3151 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3152 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003153
Chris Lattnere73d4f82010-10-28 21:41:58 +00003154 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003155 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003156 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003157 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003158 case Match_ConversionFail:
3159 return Error(IDLoc, "unable to convert operands to instruction");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003160 case Match_RequiresITBlock:
3161 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003162 case Match_RequiresV6:
3163 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3164 case Match_RequiresThumb2:
3165 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003166 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003167
Eric Christopherc223e2b2010-10-29 09:26:59 +00003168 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003169 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003170}
3171
Jim Grosbach1355cf12011-07-26 17:10:22 +00003172/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003173bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3174 StringRef IDVal = DirectiveID.getIdentifier();
3175 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003176 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003177 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003178 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003179 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003180 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003181 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003182 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003183 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003184 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003185 return true;
3186}
3187
Jim Grosbach1355cf12011-07-26 17:10:22 +00003188/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003189/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003190bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003191 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3192 for (;;) {
3193 const MCExpr *Value;
3194 if (getParser().ParseExpression(Value))
3195 return true;
3196
Chris Lattneraaec2052010-01-19 19:46:13 +00003197 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003198
3199 if (getLexer().is(AsmToken::EndOfStatement))
3200 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003201
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003202 // FIXME: Improve diagnostic.
3203 if (getLexer().isNot(AsmToken::Comma))
3204 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003205 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003206 }
3207 }
3208
Sean Callananb9a25b72010-01-19 20:27:46 +00003209 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003210 return false;
3211}
3212
Jim Grosbach1355cf12011-07-26 17:10:22 +00003213/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003214/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003215bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003216 if (getLexer().isNot(AsmToken::EndOfStatement))
3217 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003218 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003219
3220 // TODO: set thumb mode
3221 // TODO: tell the MC streamer the mode
3222 // getParser().getStreamer().Emit???();
3223 return false;
3224}
3225
Jim Grosbach1355cf12011-07-26 17:10:22 +00003226/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003227/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003228bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003229 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3230 bool isMachO = MAI.hasSubsectionsViaSymbols();
3231 StringRef Name;
3232
3233 // Darwin asm has function name after .thumb_func direction
3234 // ELF doesn't
3235 if (isMachO) {
3236 const AsmToken &Tok = Parser.getTok();
3237 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3238 return Error(L, "unexpected token in .thumb_func directive");
3239 Name = Tok.getString();
3240 Parser.Lex(); // Consume the identifier token.
3241 }
3242
Kevin Enderby515d5092009-10-15 20:48:48 +00003243 if (getLexer().isNot(AsmToken::EndOfStatement))
3244 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003245 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003246
Rafael Espindola64695402011-05-16 16:17:21 +00003247 // FIXME: assuming function name will be the line following .thumb_func
3248 if (!isMachO) {
3249 Name = Parser.getTok().getString();
3250 }
3251
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003252 // Mark symbol as a thumb symbol.
3253 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3254 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003255 return false;
3256}
3257
Jim Grosbach1355cf12011-07-26 17:10:22 +00003258/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003259/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003260bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003261 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003262 if (Tok.isNot(AsmToken::Identifier))
3263 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003264 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003265 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003266 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003267 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003268 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003269 else
3270 return Error(L, "unrecognized syntax mode in .syntax directive");
3271
3272 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003273 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003274 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003275
3276 // TODO tell the MC streamer the mode
3277 // getParser().getStreamer().Emit???();
3278 return false;
3279}
3280
Jim Grosbach1355cf12011-07-26 17:10:22 +00003281/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003282/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003283bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003284 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003285 if (Tok.isNot(AsmToken::Integer))
3286 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003287 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003288 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003289 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003290 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003291 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003292 else
3293 return Error(L, "invalid operand to .code directive");
3294
3295 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003296 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003297 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003298
Evan Cheng32869202011-07-08 22:36:29 +00003299 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003300 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003301 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003302 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3303 }
Evan Cheng32869202011-07-08 22:36:29 +00003304 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003305 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003306 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003307 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3308 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003309 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003310
Kevin Enderby515d5092009-10-15 20:48:48 +00003311 return false;
3312}
3313
Sean Callanan90b70972010-04-07 20:29:34 +00003314extern "C" void LLVMInitializeARMAsmLexer();
3315
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003316/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003317extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003318 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3319 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003320 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003321}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003322
Chris Lattner0692ee62010-09-06 19:11:01 +00003323#define GET_REGISTER_MATCHER
3324#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003325#include "ARMGenAsmMatcher.inc"