blob: 785ab1f0e033bff13dcf138cb48f698f9f94100c [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
27//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner1b989192007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Andersonfb6914f2008-08-04 23:54:43 +000032#include "llvm/CodeGen/Passes.h"
David Greene28806ab2010-01-04 23:02:10 +000033#include "llvm/Support/Debug.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000034#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/Target/TargetInstrInfo.h"
36#include "llvm/Target/TargetMachine.h"
37#include "llvm/ADT/DepthFirstIterator.h"
38#include "llvm/ADT/SmallPtrSet.h"
Owen Anderson9a4cb152008-06-27 07:05:59 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041#include <algorithm>
42using namespace llvm;
43
44char LiveVariables::ID = 0;
45static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
46
Owen Andersonfb6914f2008-08-04 23:54:43 +000047
48void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const {
49 AU.addRequiredID(UnreachableMachineBlockElimID);
50 AU.setPreservesAll();
Dan Gohmanfdf9ee22009-07-31 18:16:33 +000051 MachineFunctionPass::getAnalysisUsage(AU);
Owen Andersonfb6914f2008-08-04 23:54:43 +000052}
53
Jakob Stoklund Olesenbe9cdbf2009-11-10 22:01:05 +000054MachineInstr *
55LiveVariables::VarInfo::findKill(const MachineBasicBlock *MBB) const {
56 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
57 if (Kills[i]->getParent() == MBB)
58 return Kills[i];
59 return NULL;
60}
61
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062void LiveVariables::VarInfo::dump() const {
David Greene28806ab2010-01-04 23:02:10 +000063 dbgs() << " Alive in blocks: ";
Jeffrey Yasskin02d392b2009-05-26 18:27:15 +000064 for (SparseBitVector<>::iterator I = AliveBlocks.begin(),
65 E = AliveBlocks.end(); I != E; ++I)
David Greene28806ab2010-01-04 23:02:10 +000066 dbgs() << *I << ", ";
67 dbgs() << "\n Killed by:";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068 if (Kills.empty())
David Greene28806ab2010-01-04 23:02:10 +000069 dbgs() << " No instructions.\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 else {
71 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
David Greene28806ab2010-01-04 23:02:10 +000072 dbgs() << "\n #" << i << ": " << *Kills[i];
73 dbgs() << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074 }
75}
76
Bill Wendlingb88bca92008-02-20 06:10:21 +000077/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman1e57df32008-02-10 18:45:23 +000079 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080 "getVarInfo: not a virtual register!");
Dan Gohman1e57df32008-02-10 18:45:23 +000081 RegIdx -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082 if (RegIdx >= VirtRegInfo.size()) {
83 if (RegIdx >= 2*VirtRegInfo.size())
84 VirtRegInfo.resize(RegIdx*2);
85 else
86 VirtRegInfo.resize(2*VirtRegInfo.size());
87 }
Jeffrey Yasskin02d392b2009-05-26 18:27:15 +000088 return VirtRegInfo[RegIdx];
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089}
90
Owen Anderson77d80492008-01-15 22:58:11 +000091void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
92 MachineBasicBlock *DefBlock,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093 MachineBasicBlock *MBB,
94 std::vector<MachineBasicBlock*> &WorkList) {
95 unsigned BBNum = MBB->getNumber();
Owen Anderson92a609a2008-01-15 22:02:46 +000096
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendlingb88bca92008-02-20 06:10:21 +000098 // remove it.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
100 if (VRInfo.Kills[i]->getParent() == MBB) {
101 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
102 break;
103 }
Owen Anderson92a609a2008-01-15 22:02:46 +0000104
Owen Anderson77d80492008-01-15 22:58:11 +0000105 if (MBB == DefBlock) return; // Terminate recursion
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000106
Jeffrey Yasskin02d392b2009-05-26 18:27:15 +0000107 if (VRInfo.AliveBlocks.test(BBNum))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 return; // We already know the block is live
109
110 // Mark the variable known alive in this bb
Jeffrey Yasskin02d392b2009-05-26 18:27:15 +0000111 VRInfo.AliveBlocks.set(BBNum);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112
113 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
114 E = MBB->pred_rend(); PI != E; ++PI)
115 WorkList.push_back(*PI);
116}
117
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000118void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson77d80492008-01-15 22:58:11 +0000119 MachineBasicBlock *DefBlock,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 MachineBasicBlock *MBB) {
121 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson77d80492008-01-15 22:58:11 +0000122 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000123
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 while (!WorkList.empty()) {
125 MachineBasicBlock *Pred = WorkList.back();
126 WorkList.pop_back();
Owen Anderson77d80492008-01-15 22:58:11 +0000127 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128 }
129}
130
Owen Anderson92a609a2008-01-15 22:02:46 +0000131void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 MachineInstr *MI) {
Evan Cheng251fa152008-04-02 18:04:08 +0000133 assert(MRI->getVRegDef(reg) && "Register use before def!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134
Owen Anderson721b2cc2007-11-08 01:20:48 +0000135 unsigned BBNum = MBB->getNumber();
136
Owen Anderson92a609a2008-01-15 22:02:46 +0000137 VarInfo& VRInfo = getVarInfo(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 VRInfo.NumUses++;
139
Bill Wendlingb88bca92008-02-20 06:10:21 +0000140 // Check to see if this basic block is already a kill block.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000142 // Yes, this register is killed in this basic block already. Increase the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143 // live range by updating the kill instruction.
144 VRInfo.Kills.back() = MI;
145 return;
146 }
147
148#ifndef NDEBUG
149 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
150 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
151#endif
152
Bill Wendling09d55662008-06-23 23:41:14 +0000153 // This situation can occur:
154 //
155 // ,------.
156 // | |
157 // | v
158 // | t2 = phi ... t1 ...
159 // | |
160 // | v
161 // | t1 = ...
162 // | ... = ... t1 ...
163 // | |
164 // `------'
165 //
166 // where there is a use in a PHI node that's a predecessor to the defining
167 // block. We don't want to mark all predecessors as having the value "alive"
168 // in this case.
169 if (MBB == MRI->getVRegDef(reg)->getParent()) return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170
Bill Wendlingb88bca92008-02-20 06:10:21 +0000171 // Add a new kill entry for this basic block. If this virtual register is
172 // already marked as alive in this basic block, that means it is alive in at
173 // least one of the successor blocks, it's not a kill.
Jeffrey Yasskin02d392b2009-05-26 18:27:15 +0000174 if (!VRInfo.AliveBlocks.test(BBNum))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175 VRInfo.Kills.push_back(MI);
176
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000177 // Update all dominating blocks to mark them as "known live".
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
179 E = MBB->pred_end(); PI != E; ++PI)
Evan Cheng251fa152008-04-02 18:04:08 +0000180 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181}
182
Dan Gohman706847e2008-09-21 21:11:41 +0000183void LiveVariables::HandleVirtRegDef(unsigned Reg, MachineInstr *MI) {
184 VarInfo &VRInfo = getVarInfo(Reg);
185
Jeffrey Yasskin02d392b2009-05-26 18:27:15 +0000186 if (VRInfo.AliveBlocks.empty())
Dan Gohman706847e2008-09-21 21:11:41 +0000187 // If vr is not alive in any block, then defaults to dead.
188 VRInfo.Kills.push_back(MI);
189}
190
Evan Cheng1c3ee662008-04-16 09:46:40 +0000191/// FindLastPartialDef - Return the last partial def of the specified register.
Evan Chengcd216d52009-09-22 08:34:46 +0000192/// Also returns the sub-registers that're defined by the instruction.
Evan Cheng1c3ee662008-04-16 09:46:40 +0000193MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg,
Evan Chengcd216d52009-09-22 08:34:46 +0000194 SmallSet<unsigned,4> &PartDefRegs) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000195 unsigned LastDefReg = 0;
196 unsigned LastDefDist = 0;
197 MachineInstr *LastDef = NULL;
198 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
199 unsigned SubReg = *SubRegs; ++SubRegs) {
200 MachineInstr *Def = PhysRegDef[SubReg];
201 if (!Def)
202 continue;
203 unsigned Dist = DistanceMap[Def];
204 if (Dist > LastDefDist) {
205 LastDefReg = SubReg;
206 LastDef = Def;
207 LastDefDist = Dist;
208 }
209 }
Evan Chengcd216d52009-09-22 08:34:46 +0000210
211 if (!LastDef)
212 return 0;
213
214 PartDefRegs.insert(LastDefReg);
215 for (unsigned i = 0, e = LastDef->getNumOperands(); i != e; ++i) {
216 MachineOperand &MO = LastDef->getOperand(i);
217 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
218 continue;
219 unsigned DefReg = MO.getReg();
220 if (TRI->isSubRegister(Reg, DefReg)) {
221 PartDefRegs.insert(DefReg);
222 for (const unsigned *SubRegs = TRI->getSubRegisters(DefReg);
223 unsigned SubReg = *SubRegs; ++SubRegs)
224 PartDefRegs.insert(SubReg);
225 }
226 }
Evan Cheng1c3ee662008-04-16 09:46:40 +0000227 return LastDef;
228}
229
Bill Wendling85b03762008-02-20 09:15:16 +0000230/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
231/// implicit defs to a machine instruction if there was an earlier def of its
232/// super-register.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng5cec5f62009-11-13 20:36:40 +0000234 MachineInstr *LastDef = PhysRegDef[Reg];
Evan Cheng1c3ee662008-04-16 09:46:40 +0000235 // If there was a previous use or a "full" def all is well.
Evan Cheng5cec5f62009-11-13 20:36:40 +0000236 if (!LastDef && !PhysRegUse[Reg]) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000237 // Otherwise, the last sub-register def implicitly defines this register.
238 // e.g.
239 // AH =
240 // AL = ... <imp-def EAX>, <imp-kill AH>
241 // = AH
242 // ...
243 // = EAX
244 // All of the sub-registers must have been defined before the use of Reg!
Evan Chengcd216d52009-09-22 08:34:46 +0000245 SmallSet<unsigned, 4> PartDefRegs;
246 MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefRegs);
Evan Cheng1c3ee662008-04-16 09:46:40 +0000247 // If LastPartialDef is NULL, it must be using a livein register.
248 if (LastPartialDef) {
249 LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
250 true/*IsImp*/));
251 PhysRegDef[Reg] = LastPartialDef;
Owen Anderson7ba9a8f2008-08-14 23:41:38 +0000252 SmallSet<unsigned, 8> Processed;
Evan Cheng1c3ee662008-04-16 09:46:40 +0000253 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
254 unsigned SubReg = *SubRegs; ++SubRegs) {
255 if (Processed.count(SubReg))
256 continue;
Evan Chengcd216d52009-09-22 08:34:46 +0000257 if (PartDefRegs.count(SubReg))
Evan Cheng1c3ee662008-04-16 09:46:40 +0000258 continue;
259 // This part of Reg was defined before the last partial def. It's killed
260 // here.
261 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg,
262 false/*IsDef*/,
263 true/*IsImp*/));
264 PhysRegDef[SubReg] = LastPartialDef;
265 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
266 Processed.insert(*SS);
267 }
268 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 }
Evan Cheng5cec5f62009-11-13 20:36:40 +0000270 else if (LastDef && !PhysRegUse[Reg] &&
271 !LastDef->findRegisterDefOperand(Reg))
272 // Last def defines the super register, add an implicit def of reg.
273 LastDef->addOperand(MachineOperand::CreateReg(Reg,
274 true/*IsDef*/, true/*IsImp*/));
Bill Wendlingb88bca92008-02-20 06:10:21 +0000275
Evan Cheng1c3ee662008-04-16 09:46:40 +0000276 // Remember this use.
277 PhysRegUse[Reg] = MI;
Evan Chengc7daf1f2008-03-05 00:59:57 +0000278 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000279 unsigned SubReg = *SubRegs; ++SubRegs)
Evan Cheng1c3ee662008-04-16 09:46:40 +0000280 PhysRegUse[SubReg] = MI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281}
282
Evan Cheng1e996142009-12-01 00:44:45 +0000283/// FindLastRefOrPartRef - Return the last reference or partial reference of
284/// the specified register.
285MachineInstr *LiveVariables::FindLastRefOrPartRef(unsigned Reg) {
286 MachineInstr *LastDef = PhysRegDef[Reg];
287 MachineInstr *LastUse = PhysRegUse[Reg];
288 if (!LastDef && !LastUse)
289 return false;
290
291 MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef;
292 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
293 MachineInstr *LastPartDef = 0;
294 unsigned LastPartDefDist = 0;
295 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
296 unsigned SubReg = *SubRegs; ++SubRegs) {
297 MachineInstr *Def = PhysRegDef[SubReg];
298 if (Def && Def != LastDef) {
299 // There was a def of this sub-register in between. This is a partial
300 // def, keep track of the last one.
301 unsigned Dist = DistanceMap[Def];
302 if (Dist > LastPartDefDist) {
303 LastPartDefDist = Dist;
304 LastPartDef = Def;
305 }
306 continue;
307 }
308 if (MachineInstr *Use = PhysRegUse[SubReg]) {
309 unsigned Dist = DistanceMap[Use];
310 if (Dist > LastRefOrPartRefDist) {
311 LastRefOrPartRefDist = Dist;
312 LastRefOrPartRef = Use;
313 }
314 }
315 }
316
317 return LastRefOrPartRef;
318}
319
Evan Cheng06df4d02009-01-20 21:25:12 +0000320bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *MI) {
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000321 MachineInstr *LastDef = PhysRegDef[Reg];
322 MachineInstr *LastUse = PhysRegUse[Reg];
323 if (!LastDef && !LastUse)
Evan Cheng1c3ee662008-04-16 09:46:40 +0000324 return false;
325
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000326 MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef;
Evan Cheng1c3ee662008-04-16 09:46:40 +0000327 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
328 // The whole register is used.
329 // AL =
330 // AH =
331 //
332 // = AX
333 // = AL, AX<imp-use, kill>
334 // AX =
335 //
336 // Or whole register is defined, but not used at all.
337 // AX<dead> =
338 // ...
339 // AX =
340 //
341 // Or whole register is defined, but only partly used.
342 // AX<dead> = AL<imp-def>
343 // = AL<kill>
344 // AX =
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000345 MachineInstr *LastPartDef = 0;
346 unsigned LastPartDefDist = 0;
Owen Anderson7ba9a8f2008-08-14 23:41:38 +0000347 SmallSet<unsigned, 8> PartUses;
Evan Cheng1c3ee662008-04-16 09:46:40 +0000348 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
349 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000350 MachineInstr *Def = PhysRegDef[SubReg];
351 if (Def && Def != LastDef) {
352 // There was a def of this sub-register in between. This is a partial
353 // def, keep track of the last one.
354 unsigned Dist = DistanceMap[Def];
355 if (Dist > LastPartDefDist) {
356 LastPartDefDist = Dist;
357 LastPartDef = Def;
358 }
359 continue;
360 }
Evan Cheng1c3ee662008-04-16 09:46:40 +0000361 if (MachineInstr *Use = PhysRegUse[SubReg]) {
362 PartUses.insert(SubReg);
363 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
364 PartUses.insert(*SS);
365 unsigned Dist = DistanceMap[Use];
366 if (Dist > LastRefOrPartRefDist) {
367 LastRefOrPartRefDist = Dist;
368 LastRefOrPartRef = Use;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 }
Evan Cheng1c3ee662008-04-16 09:46:40 +0000370 }
371 }
Evan Cheng06df4d02009-01-20 21:25:12 +0000372
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000373 if (LastRefOrPartRef == PhysRegDef[Reg] && LastRefOrPartRef != MI) {
374 if (LastPartDef)
375 // The last partial def kills the register.
376 LastPartDef->addOperand(MachineOperand::CreateReg(Reg, false/*IsDef*/,
377 true/*IsImp*/, true/*IsKill*/));
Evan Chengd94b8ee2009-10-14 23:39:27 +0000378 else {
379 MachineOperand *MO =
380 LastRefOrPartRef->findRegisterDefOperand(Reg, false, TRI);
381 bool NeedEC = MO->isEarlyClobber() && MO->getReg() != Reg;
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000382 // If the last reference is the last def, then it's not used at all.
383 // That is, unless we are currently processing the last reference itself.
384 LastRefOrPartRef->addRegisterDead(Reg, TRI, true);
Evan Chengd94b8ee2009-10-14 23:39:27 +0000385 if (NeedEC) {
386 // If we are adding a subreg def and the superreg def is marked early
387 // clobber, add an early clobber marker to the subreg def.
388 MO = LastRefOrPartRef->findRegisterDefOperand(Reg);
389 if (MO)
390 MO->setIsEarlyClobber();
391 }
392 }
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000393 } else if (!PhysRegUse[Reg]) {
394 // Partial uses. Mark register def dead and add implicit def of
395 // sub-registers which are used.
396 // EAX<dead> = op AL<imp-def>
397 // That is, EAX def is dead but AL def extends pass it.
Evan Cheng1c3ee662008-04-16 09:46:40 +0000398 PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true);
399 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
400 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000401 if (!PartUses.count(SubReg))
402 continue;
403 bool NeedDef = true;
404 if (PhysRegDef[Reg] == PhysRegDef[SubReg]) {
405 MachineOperand *MO = PhysRegDef[Reg]->findRegisterDefOperand(SubReg);
406 if (MO) {
407 NeedDef = false;
408 assert(!MO->isDead());
Evan Cheng2fe17a52009-07-06 21:34:05 +0000409 }
Evan Cheng1c3ee662008-04-16 09:46:40 +0000410 }
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000411 if (NeedDef)
412 PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg,
413 true/*IsDef*/, true/*IsImp*/));
Evan Cheng1e996142009-12-01 00:44:45 +0000414 MachineInstr *LastSubRef = FindLastRefOrPartRef(SubReg);
415 if (LastSubRef)
416 LastSubRef->addRegisterKilled(SubReg, TRI, true);
417 else {
418 LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true);
419 PhysRegUse[SubReg] = LastRefOrPartRef;
420 for (const unsigned *SSRegs = TRI->getSubRegisters(SubReg);
421 unsigned SSReg = *SSRegs; ++SSRegs)
422 PhysRegUse[SSReg] = LastRefOrPartRef;
423 }
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000424 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
425 PartUses.erase(*SS);
Evan Cheng1c3ee662008-04-16 09:46:40 +0000426 }
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000427 } else
Evan Cheng1c3ee662008-04-16 09:46:40 +0000428 LastRefOrPartRef->addRegisterKilled(Reg, TRI, true);
429 return true;
430}
431
Evan Chengd062bf72009-09-23 06:28:31 +0000432void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI,
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000433 SmallVector<unsigned, 4> &Defs) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000434 // What parts of the register are previously defined?
Owen Anderson9a4cb152008-06-27 07:05:59 +0000435 SmallSet<unsigned, 32> Live;
Evan Cheng1c3ee662008-04-16 09:46:40 +0000436 if (PhysRegDef[Reg] || PhysRegUse[Reg]) {
437 Live.insert(Reg);
438 for (const unsigned *SS = TRI->getSubRegisters(Reg); *SS; ++SS)
439 Live.insert(*SS);
440 } else {
441 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
442 unsigned SubReg = *SubRegs; ++SubRegs) {
443 // If a register isn't itself defined, but all parts that make up of it
444 // are defined, then consider it also defined.
445 // e.g.
446 // AL =
447 // AH =
448 // = AX
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000449 if (Live.count(SubReg))
450 continue;
Evan Cheng1c3ee662008-04-16 09:46:40 +0000451 if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) {
452 Live.insert(SubReg);
453 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
454 Live.insert(*SS);
455 }
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000456 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457 }
458
Evan Cheng1c3ee662008-04-16 09:46:40 +0000459 // Start from the largest piece, find the last time any part of the register
460 // is referenced.
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000461 HandlePhysRegKill(Reg, MI);
462 // Only some of the sub-registers are used.
463 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
464 unsigned SubReg = *SubRegs; ++SubRegs) {
465 if (!Live.count(SubReg))
466 // Skip if this sub-register isn't defined.
467 continue;
468 HandlePhysRegKill(SubReg, MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 }
470
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000471 if (MI)
472 Defs.push_back(Reg); // Remember this def.
Evan Chengd062bf72009-09-23 06:28:31 +0000473}
474
475void LiveVariables::UpdatePhysRegDefs(MachineInstr *MI,
476 SmallVector<unsigned, 4> &Defs) {
477 while (!Defs.empty()) {
478 unsigned Reg = Defs.back();
479 Defs.pop_back();
Evan Cheng1c3ee662008-04-16 09:46:40 +0000480 PhysRegDef[Reg] = MI;
481 PhysRegUse[Reg] = NULL;
Evan Chengc7daf1f2008-03-05 00:59:57 +0000482 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000484 PhysRegDef[SubReg] = MI;
485 PhysRegUse[SubReg] = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 }
487 }
488}
489
Evan Chengd062bf72009-09-23 06:28:31 +0000490namespace {
491 struct RegSorter {
492 const TargetRegisterInfo *TRI;
493
494 RegSorter(const TargetRegisterInfo *tri) : TRI(tri) { }
495 bool operator()(unsigned A, unsigned B) {
496 if (TRI->isSubRegister(A, B))
497 return true;
498 else if (TRI->isSubRegister(B, A))
499 return false;
500 return A < B;
501 }
502 };
503}
504
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
506 MF = &mf;
Evan Cheng251fa152008-04-02 18:04:08 +0000507 MRI = &mf.getRegInfo();
Evan Chengc7daf1f2008-03-05 00:59:57 +0000508 TRI = MF->getTarget().getRegisterInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509
Evan Chengc7daf1f2008-03-05 00:59:57 +0000510 ReservedRegisters = TRI->getReservedRegs(mf);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511
Evan Chengc7daf1f2008-03-05 00:59:57 +0000512 unsigned NumRegs = TRI->getNumRegs();
Evan Cheng1c3ee662008-04-16 09:46:40 +0000513 PhysRegDef = new MachineInstr*[NumRegs];
514 PhysRegUse = new MachineInstr*[NumRegs];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
Evan Cheng1c3ee662008-04-16 09:46:40 +0000516 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
517 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518
Bill Wendling85b03762008-02-20 09:15:16 +0000519 /// Get some space for a respectable number of registers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 VirtRegInfo.resize(64);
521
522 analyzePHINodes(mf);
523
524 // Calculate live variable information in depth first order on the CFG of the
525 // function. This guarantees that we will see the definition of a virtual
526 // register before its uses due to dominance properties of SSA (except for PHI
527 // nodes, which are treated as a special case).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528 MachineBasicBlock *Entry = MF->begin();
529 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling85b03762008-02-20 09:15:16 +0000530
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
532 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
533 DFI != E; ++DFI) {
534 MachineBasicBlock *MBB = *DFI;
535
536 // Mark live-in registers as live-in.
Evan Chengd062bf72009-09-23 06:28:31 +0000537 SmallVector<unsigned, 4> Defs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
539 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000540 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 "Cannot have a live-in virtual register!");
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000542 HandlePhysRegDef(*II, 0, Defs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 }
544
545 // Loop over all of the instructions, processing them.
Evan Cheng251fa152008-04-02 18:04:08 +0000546 DistanceMap.clear();
547 unsigned Dist = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
549 I != E; ++I) {
550 MachineInstr *MI = I;
Evan Cheng251fa152008-04-02 18:04:08 +0000551 DistanceMap.insert(std::make_pair(MI, Dist++));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552
553 // Process all of the operands of the instruction...
554 unsigned NumOperandsToProcess = MI->getNumOperands();
555
556 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
557 // of the uses. They will be handled in other basic blocks.
558 if (MI->getOpcode() == TargetInstrInfo::PHI)
559 NumOperandsToProcess = 1;
560
Evan Cheng1c3ee662008-04-16 09:46:40 +0000561 SmallVector<unsigned, 4> UseRegs;
562 SmallVector<unsigned, 4> DefRegs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000564 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng06df4d02009-01-20 21:25:12 +0000565 if (!MO.isReg() || MO.getReg() == 0)
566 continue;
567 unsigned MOReg = MO.getReg();
568 if (MO.isUse())
569 UseRegs.push_back(MOReg);
570 if (MO.isDef())
571 DefRegs.push_back(MOReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572 }
573
Evan Cheng1c3ee662008-04-16 09:46:40 +0000574 // Process all uses.
575 for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) {
576 unsigned MOReg = UseRegs[i];
577 if (TargetRegisterInfo::isVirtualRegister(MOReg))
578 HandleVirtRegUse(MOReg, MBB, MI);
Dan Gohman706847e2008-09-21 21:11:41 +0000579 else if (!ReservedRegisters[MOReg])
Evan Cheng1c3ee662008-04-16 09:46:40 +0000580 HandlePhysRegUse(MOReg, MI);
581 }
582
Bill Wendling85b03762008-02-20 09:15:16 +0000583 // Process all defs.
Evan Cheng1c3ee662008-04-16 09:46:40 +0000584 for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) {
585 unsigned MOReg = DefRegs[i];
Dan Gohman706847e2008-09-21 21:11:41 +0000586 if (TargetRegisterInfo::isVirtualRegister(MOReg))
587 HandleVirtRegDef(MOReg, MI);
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000588 else if (!ReservedRegisters[MOReg])
589 HandlePhysRegDef(MOReg, MI, Defs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 }
Evan Chengd062bf72009-09-23 06:28:31 +0000591 UpdatePhysRegDefs(MI, Defs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 }
593
594 // Handle any virtual assignments from PHI nodes which might be at the
595 // bottom of this basic block. We check all of our successor blocks to see
596 // if they have PHI nodes, and if so, we simulate an assignment at the end
597 // of the current block.
598 if (!PHIVarInfo[MBB->getNumber()].empty()) {
599 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
600
601 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000602 E = VarInfoVec.end(); I != E; ++I)
603 // Mark it alive only in the block we are representing.
Evan Cheng251fa152008-04-02 18:04:08 +0000604 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson77d80492008-01-15 22:58:11 +0000605 MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606 }
607
Bill Wendling85b03762008-02-20 09:15:16 +0000608 // Finally, if the last instruction in the block is a return, make sure to
609 // mark it as using all of the live-out values in the function.
Chris Lattner5b930372008-01-07 07:27:27 +0000610 if (!MBB->empty() && MBB->back().getDesc().isReturn()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 MachineInstr *Ret = &MBB->back();
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000612
Chris Lattner1b989192007-12-31 04:13:23 +0000613 for (MachineRegisterInfo::liveout_iterator
614 I = MF->getRegInfo().liveout_begin(),
615 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000616 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Dan Gohman2d702012008-06-25 22:14:43 +0000617 "Cannot have a live-out virtual register!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 HandlePhysRegUse(*I, Ret);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000619
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000620 // Add live-out registers as implicit uses.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000621 if (!Ret->readsRegister(*I))
Chris Lattner63ab1f22007-12-30 00:41:17 +0000622 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623 }
624 }
625
Evan Cheng1c3ee662008-04-16 09:46:40 +0000626 // Loop over PhysRegDef / PhysRegUse, killing any registers that are
627 // available at the end of the basic block.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng04f3d1d2009-09-24 02:15:22 +0000629 if (PhysRegDef[i] || PhysRegUse[i])
630 HandlePhysRegDef(i, 0, Defs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631
Evan Cheng1c3ee662008-04-16 09:46:40 +0000632 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
633 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 }
635
636 // Convert and transfer the dead / killed information we have gathered into
637 // VirtRegInfo onto MI's.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000639 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j)
640 if (VirtRegInfo[i].Kills[j] ==
Evan Cheng251fa152008-04-02 18:04:08 +0000641 MRI->getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister))
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000642 VirtRegInfo[i]
643 .Kills[j]->addRegisterDead(i +
644 TargetRegisterInfo::FirstVirtualRegister,
Evan Chengc7daf1f2008-03-05 00:59:57 +0000645 TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 else
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000647 VirtRegInfo[i]
648 .Kills[j]->addRegisterKilled(i +
649 TargetRegisterInfo::FirstVirtualRegister,
Evan Chengc7daf1f2008-03-05 00:59:57 +0000650 TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651
652 // Check to make sure there are no unreachable blocks in the MC CFG for the
653 // function. If so, it is due to a bug in the instruction selector or some
654 // other part of the code generator if this happens.
655#ifndef NDEBUG
656 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
657 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
658#endif
659
Evan Cheng1c3ee662008-04-16 09:46:40 +0000660 delete[] PhysRegDef;
661 delete[] PhysRegUse;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662 delete[] PHIVarInfo;
663
664 return false;
665}
666
Evan Chengd1c7e8f2008-07-03 00:07:19 +0000667/// replaceKillInstruction - Update register kill info by replacing a kill
668/// instruction with a new one.
669void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI,
670 MachineInstr *NewMI) {
671 VarInfo &VI = getVarInfo(Reg);
Evan Chengc2c8ebb2008-07-03 00:28:27 +0000672 std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI);
Evan Chengd1c7e8f2008-07-03 00:07:19 +0000673}
674
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675/// removeVirtualRegistersKilled - Remove all killed info for the specified
676/// instruction.
677void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
678 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
679 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000680 if (MO.isReg() && MO.isKill()) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000681 MO.setIsKill(false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 unsigned Reg = MO.getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000683 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 bool removed = getVarInfo(Reg).removeKill(MI);
685 assert(removed && "kill not in register's VarInfo?");
Devang Patel4354f5c2008-11-21 20:00:59 +0000686 removed = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 }
688 }
689 }
690}
691
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling85b03762008-02-20 09:15:16 +0000693/// particular, we want to map the variable information of a virtual register
694/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695///
696void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
697 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
698 I != E; ++I)
699 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
700 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
701 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendlingb88bca92008-02-20 06:10:21 +0000702 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
703 .push_back(BBI->getOperand(i).getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704}
Jakob Stoklund Olesenbe9cdbf2009-11-10 22:01:05 +0000705
Jakob Stoklund Olesene79ff412009-11-21 02:05:21 +0000706bool LiveVariables::VarInfo::isLiveIn(const MachineBasicBlock &MBB,
707 unsigned Reg,
708 MachineRegisterInfo &MRI) {
709 unsigned Num = MBB.getNumber();
710
711 // Reg is live-through.
712 if (AliveBlocks.test(Num))
713 return true;
714
715 // Registers defined in MBB cannot be live in.
716 const MachineInstr *Def = MRI.getVRegDef(Reg);
717 if (Def && Def->getParent() == &MBB)
718 return false;
719
720 // Reg was not defined in MBB, was it killed here?
721 return findKill(&MBB);
722}
723
Jakob Stoklund Olesen9a929cf2009-12-01 17:13:31 +0000724bool LiveVariables::isLiveOut(unsigned Reg, const MachineBasicBlock &MBB) {
725 LiveVariables::VarInfo &VI = getVarInfo(Reg);
726
727 // Loop over all of the successors of the basic block, checking to see if
728 // the value is either live in the block, or if it is killed in the block.
729 std::vector<MachineBasicBlock*> OpSuccBlocks;
730 for (MachineBasicBlock::const_succ_iterator SI = MBB.succ_begin(),
731 E = MBB.succ_end(); SI != E; ++SI) {
732 MachineBasicBlock *SuccMBB = *SI;
733
734 // Is it alive in this successor?
735 unsigned SuccIdx = SuccMBB->getNumber();
736 if (VI.AliveBlocks.test(SuccIdx))
737 return true;
738 OpSuccBlocks.push_back(SuccMBB);
739 }
740
741 // Check to see if this value is live because there is a use in a successor
742 // that kills it.
743 switch (OpSuccBlocks.size()) {
744 case 1: {
745 MachineBasicBlock *SuccMBB = OpSuccBlocks[0];
746 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
747 if (VI.Kills[i]->getParent() == SuccMBB)
748 return true;
749 break;
750 }
751 case 2: {
752 MachineBasicBlock *SuccMBB1 = OpSuccBlocks[0], *SuccMBB2 = OpSuccBlocks[1];
753 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
754 if (VI.Kills[i]->getParent() == SuccMBB1 ||
755 VI.Kills[i]->getParent() == SuccMBB2)
756 return true;
757 break;
758 }
759 default:
760 std::sort(OpSuccBlocks.begin(), OpSuccBlocks.end());
761 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
762 if (std::binary_search(OpSuccBlocks.begin(), OpSuccBlocks.end(),
763 VI.Kills[i]->getParent()))
764 return true;
765 }
766 return false;
767}
768
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +0000769/// addNewBlock - Add a new basic block BB as an empty succcessor to DomBB. All
770/// variables that are live out of DomBB will be marked as passing live through
771/// BB.
772void LiveVariables::addNewBlock(MachineBasicBlock *BB,
Jakob Stoklund Olesene79ff412009-11-21 02:05:21 +0000773 MachineBasicBlock *DomBB,
774 MachineBasicBlock *SuccBB) {
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +0000775 const unsigned NumNew = BB->getNumber();
Jakob Stoklund Olesene79ff412009-11-21 02:05:21 +0000776
777 // All registers used by PHI nodes in SuccBB must be live through BB.
778 for (MachineBasicBlock::const_iterator BBI = SuccBB->begin(),
779 BBE = SuccBB->end();
780 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
781 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
782 if (BBI->getOperand(i+1).getMBB() == BB)
783 getVarInfo(BBI->getOperand(i).getReg()).AliveBlocks.set(NumNew);
Jakob Stoklund Olesenbe9cdbf2009-11-10 22:01:05 +0000784
785 // Update info for all live variables
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +0000786 for (unsigned Reg = TargetRegisterInfo::FirstVirtualRegister,
787 E = MRI->getLastVirtReg()+1; Reg != E; ++Reg) {
788 VarInfo &VI = getVarInfo(Reg);
Jakob Stoklund Olesene79ff412009-11-21 02:05:21 +0000789 if (!VI.AliveBlocks.test(NumNew) && VI.isLiveIn(*SuccBB, Reg, *MRI))
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +0000790 VI.AliveBlocks.set(NumNew);
Jakob Stoklund Olesenbe9cdbf2009-11-10 22:01:05 +0000791 }
792}