blob: 30192420dcb60a028d2a26d09f9a524e6e46219a [file] [log] [blame]
Anton Korobeynikov4403b932009-07-16 13:27:25 +00001//==-- SystemZISelLowering.h - SystemZ DAG Lowering Interface ----*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that SystemZ uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_SystemZ_ISELLOWERING_H
16#define LLVM_TARGET_SystemZ_ISELLOWERING_H
17
18#include "SystemZ.h"
Anton Korobeynikov656ac6f2009-07-16 13:51:53 +000019#include "SystemZRegisterInfo.h"
Anton Korobeynikov4403b932009-07-16 13:27:25 +000020#include "llvm/CodeGen/SelectionDAG.h"
21#include "llvm/Target/TargetLowering.h"
22
23namespace llvm {
24 namespace SystemZISD {
25 enum {
Anton Korobeynikov87a24e32009-07-16 13:28:59 +000026 FIRST_NUMBER = ISD::BUILTIN_OP_END,
27
28 /// Return with a flag operand. Operand 0 is the chain operand.
Anton Korobeynikovba249e42009-07-16 13:50:21 +000029 RET_FLAG,
30
Dan Gohman98ca4f22009-08-05 01:29:28 +000031 /// CALL - These operations represent an abstract call
Anton Korobeynikovba249e42009-07-16 13:50:21 +000032 /// instruction, which includes a bunch of information.
Anton Korobeynikov4ec3e5f2009-07-16 13:52:31 +000033 CALL,
34
Anton Korobeynikovbad769f2009-07-16 13:57:27 +000035 /// PCRelativeWrapper - PC relative address
36 PCRelativeWrapper,
37
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +000038 /// CMP, UCMP - Compare instruction
Anton Korobeynikov4ec3e5f2009-07-16 13:52:31 +000039 CMP,
40 UCMP,
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +000041
42 /// BRCOND - Conditional branch. Operand 0 is chain operand, operand 1 is
43 /// the block to branch if condition is true, operand 2 is condition code
44 /// and operand 3 is the flag operand produced by a CMP instruction.
45 BRCOND,
46
47 /// SELECT - Operands 0 and 1 are selection variables, operand 2 is
48 /// condition code and operand 3 is the flag operand.
49 SELECT
Anton Korobeynikov4403b932009-07-16 13:27:25 +000050 };
51 }
52
53 class SystemZSubtarget;
54 class SystemZTargetMachine;
55
56 class SystemZTargetLowering : public TargetLowering {
57 public:
58 explicit SystemZTargetLowering(SystemZTargetMachine &TM);
59
Owen Anderson95771af2011-02-25 21:41:48 +000060 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i64; }
61
Anton Korobeynikov4403b932009-07-16 13:27:25 +000062 /// LowerOperation - Provide custom lowering hooks for some operations.
Dan Gohmand858e902010-04-17 15:26:15 +000063 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Anton Korobeynikov4403b932009-07-16 13:27:25 +000064
65 /// getTargetNodeName - This method returns the name of a target specific
66 /// DAG node.
67 virtual const char *getTargetNodeName(unsigned Opcode) const;
68
Anton Korobeynikov7df84622009-07-16 14:36:52 +000069 /// getFunctionAlignment - Return the Log2 alignment of this function.
70 virtual unsigned getFunctionAlignment(const Function *F) const {
71 return 1;
72 }
73
Anton Korobeynikov3c2734c2009-08-21 18:15:41 +000074 std::pair<unsigned, const TargetRegisterClass*>
75 getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const;
76 TargetLowering::ConstraintType
77 getConstraintType(const std::string &Constraint) const;
78
Dan Gohmand858e902010-04-17 15:26:15 +000079 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
80 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
81 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
82 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
83 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
Anton Korobeynikovba249e42009-07-16 13:50:21 +000084
Anton Korobeynikov4ec3e5f2009-07-16 13:52:31 +000085 SDValue EmitCmp(SDValue LHS, SDValue RHS,
86 ISD::CondCode CC, SDValue &SystemZCC,
Dan Gohmand858e902010-04-17 15:26:15 +000087 SelectionDAG &DAG) const;
Anton Korobeynikov4ec3e5f2009-07-16 13:52:31 +000088
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +000089
90 MachineBasicBlock* EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000091 MachineBasicBlock *BB) const;
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +000092
Evan Chengeb2f9692009-10-27 19:56:55 +000093 /// isFPImmLegal - Returns true if the target can instruction select the
94 /// specified FP immediate natively. If false, the legalizer will
95 /// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +000096 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Chengeb2f9692009-10-27 19:56:55 +000097
Anton Korobeynikov4403b932009-07-16 13:27:25 +000098 private:
Dan Gohman98ca4f22009-08-05 01:29:28 +000099 SDValue LowerCCCCallTo(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000100 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000101 bool isTailCall,
102 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000103 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000104 const SmallVectorImpl<ISD::InputArg> &Ins,
105 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000106 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000107
108 SDValue LowerCCCArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000109 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000110 bool isVarArg,
111 const SmallVectorImpl<ISD::InputArg> &Ins,
112 DebugLoc dl,
113 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000114 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000115
116 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000117 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 const SmallVectorImpl<ISD::InputArg> &Ins,
119 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000120 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000121
122 virtual SDValue
123 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000124 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000125 const SmallVectorImpl<ISD::InputArg> &Ins,
126 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000127 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000128 virtual SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000129 LowerCall(SDValue Chain, SDValue Callee,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000130 CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000131 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000132 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000133 const SmallVectorImpl<ISD::InputArg> &Ins,
134 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000135 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000136
137 virtual SDValue
138 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000139 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000140 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000141 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000142 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000143
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000144 const SystemZSubtarget &Subtarget;
145 const SystemZTargetMachine &TM;
Anton Korobeynikov656ac6f2009-07-16 13:51:53 +0000146 const SystemZRegisterInfo *RegInfo;
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000147 };
148} // namespace llvm
149
150#endif // LLVM_TARGET_SystemZ_ISELLOWERING_H