blob: c8728f4ade474213b3b2d276ef373a6648046161 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000017#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000018#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000029#include "llvm/CodeGen/SelectionDAGNodes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000030#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000033#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000034#include "llvm/Support/ErrorHandling.h"
Andrew Trick95bc85e2011-11-11 22:18:09 +000035#include "llvm/Support/Debug.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000036#include "llvm/ADT/DenseMap.h"
37#include "llvm/ADT/STLExtras.h"
38#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000039#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000040#include "llvm/ADT/SmallVector.h"
41#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042using namespace llvm;
43
44STATISTIC(NumLDMGened , "Number of ldm instructions generated");
45STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000046STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
47STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000048STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000049STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
50STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
51STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
52STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
53STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
54STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000055
56/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
57/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000058
59namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000060 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000061 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000062 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000063
Evan Chenga8e29892007-01-19 07:51:42 +000064 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000065 const TargetRegisterInfo *TRI;
Evan Cheng3568a102011-11-08 21:21:09 +000066 const ARMSubtarget *STI;
Evan Cheng603b83e2007-03-07 20:30:36 +000067 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000068 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000069 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000070
71 virtual bool runOnMachineFunction(MachineFunction &Fn);
72
73 virtual const char *getPassName() const {
74 return "ARM load / store optimization pass";
75 }
76
77 private:
78 struct MemOpQueueEntry {
79 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000080 unsigned Reg;
81 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000082 unsigned Position;
83 MachineBasicBlock::iterator MBBI;
84 bool Merged;
Owen Anderson848b0c32011-03-29 16:45:53 +000085 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Chengd95ea2d2010-06-21 21:21:14 +000086 MachineBasicBlock::iterator i)
87 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000088 };
89 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
90 typedef MemOpQueue::iterator MemOpQueueIter;
91
Evan Cheng92549222009-06-05 19:08:58 +000092 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000093 int Offset, unsigned Base, bool BaseKill, int Opcode,
94 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
95 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000096 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000097 MemOpQueue &MemOps,
98 unsigned memOpsBegin,
99 unsigned memOpsEnd,
100 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000101 int Offset,
102 unsigned Base,
103 bool BaseKill,
104 int Opcode,
105 ARMCC::CondCodes Pred,
106 unsigned PredReg,
107 unsigned Scratch,
108 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000109 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000110 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
111 int Opcode, unsigned Size,
112 ARMCC::CondCodes Pred, unsigned PredReg,
113 unsigned Scratch, MemOpQueue &MemOps,
114 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000115
Evan Cheng11788fd2007-03-08 02:55:08 +0000116 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000117 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
118 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000119 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
120 MachineBasicBlock::iterator MBBI,
121 const TargetInstrInfo *TII,
122 bool &Advance,
123 MachineBasicBlock::iterator &I);
124 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
125 MachineBasicBlock::iterator MBBI,
126 bool &Advance,
127 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000128 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
129 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
130 };
Devang Patel19974732007-05-03 01:11:54 +0000131 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000132}
133
Bill Wendling73fe34a2010-11-16 01:16:36 +0000134static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000135 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000136 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000137 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000138 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000139 switch (Mode) {
140 default: llvm_unreachable("Unhandled submode!");
141 case ARM_AM::ia: return ARM::LDMIA;
142 case ARM_AM::da: return ARM::LDMDA;
143 case ARM_AM::db: return ARM::LDMDB;
144 case ARM_AM::ib: return ARM::LDMIB;
145 }
146 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000147 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000148 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000149 switch (Mode) {
150 default: llvm_unreachable("Unhandled submode!");
151 case ARM_AM::ia: return ARM::STMIA;
152 case ARM_AM::da: return ARM::STMDA;
153 case ARM_AM::db: return ARM::STMDB;
154 case ARM_AM::ib: return ARM::STMIB;
155 }
156 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000157 case ARM::t2LDRi8:
158 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000159 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000160 switch (Mode) {
161 default: llvm_unreachable("Unhandled submode!");
162 case ARM_AM::ia: return ARM::t2LDMIA;
163 case ARM_AM::db: return ARM::t2LDMDB;
164 }
165 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000166 case ARM::t2STRi8:
167 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000168 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000169 switch (Mode) {
170 default: llvm_unreachable("Unhandled submode!");
171 case ARM_AM::ia: return ARM::t2STMIA;
172 case ARM_AM::db: return ARM::t2STMDB;
173 }
174 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000175 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000176 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000177 switch (Mode) {
178 default: llvm_unreachable("Unhandled submode!");
179 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000180 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000181 }
182 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000183 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000184 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000185 switch (Mode) {
186 default: llvm_unreachable("Unhandled submode!");
187 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000188 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000189 }
190 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000191 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000192 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000193 switch (Mode) {
194 default: llvm_unreachable("Unhandled submode!");
195 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000196 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000197 }
198 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000199 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000200 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000201 switch (Mode) {
202 default: llvm_unreachable("Unhandled submode!");
203 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000204 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000205 }
206 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000207 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000208
Evan Chenga8e29892007-01-19 07:51:42 +0000209 return 0;
210}
211
Bill Wendling2567eec2010-11-17 05:31:09 +0000212namespace llvm {
213 namespace ARM_AM {
214
215AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000216 switch (Opcode) {
217 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000218 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000219 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000220 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000221 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000222 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000223 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000224 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000225 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000226 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000227 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000228 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000229 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000230 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000231 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000232 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000233 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000234 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000235 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000236 return ARM_AM::ia;
237
238 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000239 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000240 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000241 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000242 return ARM_AM::da;
243
244 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000245 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000246 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000247 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000248 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000249 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000250 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000251 case ARM::t2STMDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::VLDMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000253 case ARM::VSTMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000254 case ARM::VLDMDDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000255 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000256 return ARM_AM::db;
257
258 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000259 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000260 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000261 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000262 return ARM_AM::ib;
263 }
264
265 return ARM_AM::bad_am_submode;
266}
267
Bill Wendling2567eec2010-11-17 05:31:09 +0000268 } // end namespace ARM_AM
269} // end namespace llvm
270
Evan Cheng27934da2009-08-04 01:43:45 +0000271static bool isT2i32Load(unsigned Opc) {
272 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
273}
274
Evan Cheng45032f22009-07-09 23:11:34 +0000275static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000276 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000277}
278
279static bool isT2i32Store(unsigned Opc) {
280 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000281}
282
283static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000284 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000285}
286
Evan Cheng92549222009-06-05 19:08:58 +0000287/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000288/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000289/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000290bool
Evan Cheng92549222009-06-05 19:08:58 +0000291ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000292 MachineBasicBlock::iterator MBBI,
293 int Offset, unsigned Base, bool BaseKill,
294 int Opcode, ARMCC::CondCodes Pred,
295 unsigned PredReg, unsigned Scratch, DebugLoc dl,
296 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000297 // Only a single register to load / store. Don't bother.
298 unsigned NumRegs = Regs.size();
299 if (NumRegs <= 1)
300 return false;
301
302 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000303 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000304 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000305 bool haveIBAndDA = isNotVFP && !isThumb2;
306 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000307 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000308 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000309 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000310 else if (Offset == -4 * (int)NumRegs && isNotVFP)
311 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000312 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000313 else if (Offset != 0) {
Owen Andersond0cfc992011-03-29 20:27:38 +0000314 // Check if this is a supported opcode before we insert instructions to
315 // calculate a new base register.
316 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
317
Evan Chenga8e29892007-01-19 07:51:42 +0000318 // If starting offset isn't zero, insert a MI to materialize a new base.
319 // But only do so if it is cost effective, i.e. merging more than two
320 // loads / stores.
321 if (NumRegs <= 2)
322 return false;
323
324 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000325 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000326 // If it is a load, then just use one of the destination register to
327 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000328 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000329 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000330 // Use the scratch register to use as a new base.
331 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000332 if (NewBase == 0)
333 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000334 }
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000335 int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri;
Evan Chenga8e29892007-01-19 07:51:42 +0000336 if (Offset < 0) {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000337 BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri;
Evan Chenga8e29892007-01-19 07:51:42 +0000338 Offset = - Offset;
339 }
Evan Cheng45032f22009-07-09 23:11:34 +0000340 int ImmedOffset = isThumb2
341 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
342 if (ImmedOffset == -1)
343 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000344 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000345
Dale Johannesenb6728402009-02-13 02:25:56 +0000346 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000347 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000348 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000349 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000350 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000351 }
352
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000353 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
354 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000355 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Anderson9eae8002011-03-29 17:42:25 +0000356 if (!Opcode) return false;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000357 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
358 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000359 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000360 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000361 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
362 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000363
364 return true;
365}
366
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000367// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
368// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000369void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
370 MemOpQueue &memOps,
371 unsigned memOpsBegin, unsigned memOpsEnd,
372 unsigned insertAfter, int Offset,
373 unsigned Base, bool BaseKill,
374 int Opcode,
375 ARMCC::CondCodes Pred, unsigned PredReg,
376 unsigned Scratch,
377 DebugLoc dl,
378 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000379 // First calculate which of the registers should be killed by the merged
380 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000381 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000382 SmallSet<unsigned, 4> KilledRegs;
383 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000384 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
385 if (i == memOpsBegin) {
386 i = memOpsEnd;
387 if (i == e)
388 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000389 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000390 if (memOps[i].Position < insertPos && memOps[i].isKill) {
391 unsigned Reg = memOps[i].Reg;
392 KilledRegs.insert(Reg);
393 Killer[Reg] = i;
394 }
395 }
396
397 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000398 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000399 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000400 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000401 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000402 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000403 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000404 }
405
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000406 // Try to do the merge.
407 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000408 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000409 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000410 Pred, PredReg, Scratch, dl, Regs))
411 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000412
413 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000414 Merges.push_back(prior(Loc));
415 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000416 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000417 if (Regs[i-memOpsBegin].second) {
418 unsigned Reg = Regs[i-memOpsBegin].first;
419 if (KilledRegs.count(Reg)) {
420 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000421 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
422 assert(Idx >= 0 && "Cannot find killing operand");
423 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000424 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000425 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000426 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000427 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000428 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000429 // Update this memop to refer to the merged instruction.
430 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000431 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000432 memOps[i].MBBI = Merges.back();
433 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000434 }
435}
436
Evan Chenga90f3402007-03-06 21:59:20 +0000437/// MergeLDR_STR - Merge a number of load / store instructions into one or more
438/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000439void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000440ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000441 unsigned Base, int Opcode, unsigned Size,
442 ARMCC::CondCodes Pred, unsigned PredReg,
443 unsigned Scratch, MemOpQueue &MemOps,
444 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000445 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000446 int Offset = MemOps[SIndex].Offset;
447 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000448 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000449 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000450 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000451 const MachineOperand &PMO = Loc->getOperand(0);
452 unsigned PReg = PMO.getReg();
453 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000454 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000455 unsigned Count = 1;
Bob Wilson61f3cf32011-04-05 23:03:25 +0000456 unsigned Limit = ~0U;
457
458 // vldm / vstm limit are 32 for S variants, 16 for D variants.
459
460 switch (Opcode) {
461 default: break;
462 case ARM::VSTRS:
463 Limit = 32;
464 break;
465 case ARM::VSTRD:
466 Limit = 16;
467 break;
468 case ARM::VLDRD:
469 Limit = 16;
470 break;
471 case ARM::VLDRS:
472 Limit = 32;
473 break;
474 }
Evan Cheng44bec522007-05-15 01:29:07 +0000475
Evan Chenga8e29892007-01-19 07:51:42 +0000476 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
477 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000478 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
479 unsigned Reg = MO.getReg();
480 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000481 : getARMRegisterNumbering(Reg);
Bob Wilson61f3cf32011-04-05 23:03:25 +0000482 // Register numbers must be in ascending order. For VFP / NEON load and
483 // store multiples, the registers must also be consecutive and within the
484 // limit on the number of registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000485 if (Reg != ARM::SP &&
486 NewOffset == Offset + (int)Size &&
Bob Wilson61f3cf32011-04-05 23:03:25 +0000487 ((isNotVFP && RegNum > PRegNum) ||
488 ((Count < Limit) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000489 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000490 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000491 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000492 } else {
493 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000494 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
495 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000496 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
497 MemOps, Merges);
498 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000499 }
500
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000501 if (MemOps[i].Position > MemOps[insertAfter].Position)
502 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000503 }
504
Evan Chengfaa51072007-04-26 19:00:32 +0000505 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000506 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
507 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000508 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000509}
510
511static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000512 unsigned Bytes, unsigned Limit,
513 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000514 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000515 if (!MI)
516 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000517 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000518 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000519 MI->getOpcode() != ARM::SUBri)
520 return false;
521
522 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000523 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000524 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000525
Evan Cheng86198642009-08-07 00:34:42 +0000526 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000527 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000528 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000529 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000530 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000531 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000532}
533
534static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000535 unsigned Bytes, unsigned Limit,
536 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000537 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000538 if (!MI)
539 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000540 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000541 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000542 MI->getOpcode() != ARM::ADDri)
543 return false;
544
Bob Wilson3d38e832010-08-27 21:44:35 +0000545 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000546 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000547 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000548
Evan Cheng86198642009-08-07 00:34:42 +0000549 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000550 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000551 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000552 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000553 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000554 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000555}
556
557static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
558 switch (MI->getOpcode()) {
559 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000560 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000561 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000562 case ARM::t2LDRi8:
563 case ARM::t2LDRi12:
564 case ARM::t2STRi8:
565 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000566 case ARM::VLDRS:
567 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000568 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000569 case ARM::VLDRD:
570 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000571 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000572 case ARM::LDMIA:
573 case ARM::LDMDA:
574 case ARM::LDMDB:
575 case ARM::LDMIB:
576 case ARM::STMIA:
577 case ARM::STMDA:
578 case ARM::STMDB:
579 case ARM::STMIB:
580 case ARM::t2LDMIA:
581 case ARM::t2LDMDB:
582 case ARM::t2STMIA:
583 case ARM::t2STMDB:
584 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000585 case ARM::VSTMSIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000586 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000587 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000588 case ARM::VSTMDIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000589 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000590 }
591}
592
Bill Wendling73fe34a2010-11-16 01:16:36 +0000593static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
594 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000595 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000596 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000597 case ARM::LDMIA:
598 case ARM::LDMDA:
599 case ARM::LDMDB:
600 case ARM::LDMIB:
601 switch (Mode) {
602 default: llvm_unreachable("Unhandled submode!");
603 case ARM_AM::ia: return ARM::LDMIA_UPD;
604 case ARM_AM::ib: return ARM::LDMIB_UPD;
605 case ARM_AM::da: return ARM::LDMDA_UPD;
606 case ARM_AM::db: return ARM::LDMDB_UPD;
607 }
608 break;
609 case ARM::STMIA:
610 case ARM::STMDA:
611 case ARM::STMDB:
612 case ARM::STMIB:
613 switch (Mode) {
614 default: llvm_unreachable("Unhandled submode!");
615 case ARM_AM::ia: return ARM::STMIA_UPD;
616 case ARM_AM::ib: return ARM::STMIB_UPD;
617 case ARM_AM::da: return ARM::STMDA_UPD;
618 case ARM_AM::db: return ARM::STMDB_UPD;
619 }
620 break;
621 case ARM::t2LDMIA:
622 case ARM::t2LDMDB:
623 switch (Mode) {
624 default: llvm_unreachable("Unhandled submode!");
625 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
626 case ARM_AM::db: return ARM::t2LDMDB_UPD;
627 }
628 break;
629 case ARM::t2STMIA:
630 case ARM::t2STMDB:
631 switch (Mode) {
632 default: llvm_unreachable("Unhandled submode!");
633 case ARM_AM::ia: return ARM::t2STMIA_UPD;
634 case ARM_AM::db: return ARM::t2STMDB_UPD;
635 }
636 break;
637 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000638 switch (Mode) {
639 default: llvm_unreachable("Unhandled submode!");
640 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
641 case ARM_AM::db: return ARM::VLDMSDB_UPD;
642 }
643 break;
644 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000645 switch (Mode) {
646 default: llvm_unreachable("Unhandled submode!");
647 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
648 case ARM_AM::db: return ARM::VLDMDDB_UPD;
649 }
650 break;
651 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000652 switch (Mode) {
653 default: llvm_unreachable("Unhandled submode!");
654 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
655 case ARM_AM::db: return ARM::VSTMSDB_UPD;
656 }
657 break;
658 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000659 switch (Mode) {
660 default: llvm_unreachable("Unhandled submode!");
661 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
662 case ARM_AM::db: return ARM::VSTMDDB_UPD;
663 }
664 break;
Bob Wilson815baeb2010-03-13 01:08:20 +0000665 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000666
Bob Wilson815baeb2010-03-13 01:08:20 +0000667 return 0;
668}
669
Evan Cheng45032f22009-07-09 23:11:34 +0000670/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000671/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000672///
673/// stmia rn, <ra, rb, rc>
674/// rn := rn + 4 * 3;
675/// =>
676/// stmia rn!, <ra, rb, rc>
677///
678/// rn := rn - 4 * 3;
679/// ldmia rn, <ra, rb, rc>
680/// =>
681/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000682bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
683 MachineBasicBlock::iterator MBBI,
684 bool &Advance,
685 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000686 MachineInstr *MI = MBBI;
687 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000688 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000689 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000690 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000691 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000692 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000693 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000694
Bob Wilsond4bfd542010-08-27 23:18:17 +0000695 // Can't use an updating ld/st if the base register is also a dest
696 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000697 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000698 if (MI->getOperand(i).getReg() == Base)
699 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000700
701 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000702 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000703
Bob Wilson815baeb2010-03-13 01:08:20 +0000704 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000705 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
706 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000707 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000708 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
709 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000710 if (Mode == ARM_AM::ia &&
711 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
712 Mode = ARM_AM::db;
713 DoMerge = true;
714 } else if (Mode == ARM_AM::ib &&
715 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
716 Mode = ARM_AM::da;
717 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000718 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000719 if (DoMerge)
720 MBB.erase(PrevMBBI);
721 }
Evan Chenga8e29892007-01-19 07:51:42 +0000722
Bob Wilson815baeb2010-03-13 01:08:20 +0000723 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000724 MachineBasicBlock::iterator EndMBBI = MBB.end();
725 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000726 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000727 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
728 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000729 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
730 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
731 DoMerge = true;
732 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
733 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
734 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000735 }
736 if (DoMerge) {
737 if (NextMBBI == I) {
738 Advance = true;
739 ++I;
740 }
741 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000742 }
743 }
744
Bob Wilson815baeb2010-03-13 01:08:20 +0000745 if (!DoMerge)
746 return false;
747
Bill Wendling73fe34a2010-11-16 01:16:36 +0000748 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000749 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
750 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000751 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000752 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000753
Bob Wilson815baeb2010-03-13 01:08:20 +0000754 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000755 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000756 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000757
Bob Wilson815baeb2010-03-13 01:08:20 +0000758 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000759 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson815baeb2010-03-13 01:08:20 +0000760
761 MBB.erase(MBBI);
762 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000763}
764
Bill Wendling73fe34a2010-11-16 01:16:36 +0000765static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
766 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000767 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000768 case ARM::LDRi12:
Owen Anderson9ab0f252011-08-26 20:43:14 +0000769 return ARM::LDR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000770 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000771 return ARM::STR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000772 case ARM::VLDRS:
773 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
774 case ARM::VLDRD:
775 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
776 case ARM::VSTRS:
777 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
778 case ARM::VSTRD:
779 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000780 case ARM::t2LDRi8:
781 case ARM::t2LDRi12:
782 return ARM::t2LDR_PRE;
783 case ARM::t2STRi8:
784 case ARM::t2STRi12:
785 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000786 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000787 }
788 return 0;
789}
790
Bill Wendling73fe34a2010-11-16 01:16:36 +0000791static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
792 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000793 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000794 case ARM::LDRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000795 return ARM::LDR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000796 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000797 return ARM::STR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000798 case ARM::VLDRS:
799 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
800 case ARM::VLDRD:
801 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
802 case ARM::VSTRS:
803 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
804 case ARM::VSTRD:
805 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000806 case ARM::t2LDRi8:
807 case ARM::t2LDRi12:
808 return ARM::t2LDR_POST;
809 case ARM::t2STRi8:
810 case ARM::t2STRi12:
811 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000812 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000813 }
814 return 0;
815}
816
Evan Cheng45032f22009-07-09 23:11:34 +0000817/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000818/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000819bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
820 MachineBasicBlock::iterator MBBI,
821 const TargetInstrInfo *TII,
822 bool &Advance,
823 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000824 MachineInstr *MI = MBBI;
825 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000826 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000827 unsigned Bytes = getLSMultipleTransferSize(MI);
828 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000829 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000830 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
831 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000832 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
833 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000834 if (MI->getOperand(2).getImm() != 0)
835 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000836 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000837 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000838
Jim Grosbache5165492009-11-09 00:11:35 +0000839 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000840 // Can't do the merge if the destination register is the same as the would-be
841 // writeback register.
842 if (isLd && MI->getOperand(0).getReg() == Base)
843 return false;
844
Evan Cheng0e1d3792007-07-05 07:18:20 +0000845 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000846 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000847 bool DoMerge = false;
848 ARM_AM::AddrOpc AddSub = ARM_AM::add;
849 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000850 // AM2 - 12 bits, thumb2 - 8 bits.
851 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000852
853 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000854 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
855 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000856 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000857 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
858 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000859 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000860 DoMerge = true;
861 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000862 } else if (!isAM5 &&
863 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000864 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000865 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000866 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000867 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000868 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000869 }
Evan Chenga8e29892007-01-19 07:51:42 +0000870 }
871
Bob Wilsone4193b22010-03-12 22:50:09 +0000872 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000873 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000874 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000875 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000876 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
877 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000878 if (!isAM5 &&
879 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000880 DoMerge = true;
881 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000882 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000883 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000884 }
Evan Chenge71bff72007-09-19 21:48:07 +0000885 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000886 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000887 if (NextMBBI == I) {
888 Advance = true;
889 ++I;
890 }
Evan Chenga8e29892007-01-19 07:51:42 +0000891 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000892 }
Evan Chenga8e29892007-01-19 07:51:42 +0000893 }
894
895 if (!DoMerge)
896 return false;
897
Bob Wilson3943ac32010-03-13 00:43:32 +0000898 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000899 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000900 // (There are no base-updating versions of VLDR/VSTR instructions, but the
901 // updating load/store-multiple instructions can be used with only one
902 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000903 MachineOperand &MO = MI->getOperand(0);
904 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000905 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000906 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000907 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000908 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
909 getKillRegState(MO.isKill())));
910 } else if (isLd) {
Jim Grosbach10342122011-08-12 22:20:41 +0000911 if (isAM2) {
Owen Anderson07700d42011-08-29 17:59:41 +0000912 // LDR_PRE, LDR_POST
913 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Andersonacb274b2011-08-29 21:14:19 +0000914 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson07700d42011-08-29 17:59:41 +0000915 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
916 .addReg(Base, RegState::Define)
917 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
918 } else {
Owen Andersonacb274b2011-08-29 21:14:19 +0000919 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson07700d42011-08-29 17:59:41 +0000920 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
921 .addReg(Base, RegState::Define)
922 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
923 }
Jim Grosbach10342122011-08-12 22:20:41 +0000924 } else {
925 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000926 // t2LDR_PRE, t2LDR_POST
927 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
928 .addReg(Base, RegState::Define)
929 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000930 }
Evan Cheng27934da2009-08-04 01:43:45 +0000931 } else {
932 MachineOperand &MO = MI->getOperand(0);
Jim Grosbach19dec202011-08-05 20:35:44 +0000933 // FIXME: post-indexed stores use am2offset_imm, which still encodes
934 // the vestigal zero-reg offset register. When that's fixed, this clause
935 // can be removed entirely.
Jim Grosbach10342122011-08-12 22:20:41 +0000936 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
937 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng27934da2009-08-04 01:43:45 +0000938 // STR_PRE, STR_POST
939 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
940 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
941 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000942 } else {
943 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000944 // t2STR_PRE, t2STR_POST
945 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
946 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
947 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000948 }
Evan Chenga8e29892007-01-19 07:51:42 +0000949 }
950 MBB.erase(MBBI);
951
952 return true;
953}
954
Eric Christopher7bb1c402011-05-25 21:19:19 +0000955/// isMemoryOp - Returns true if instruction is a memory operation that this
956/// pass is capable of operating on.
Evan Cheng45032f22009-07-09 23:11:34 +0000957static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000958 // When no memory operands are present, conservatively assume unaligned,
959 // volatile, unfoldable.
960 if (!MI->hasOneMemOperand())
961 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000962
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000963 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000964
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000965 // Don't touch volatile memory accesses - we may be changing their order.
966 if (MMO->isVolatile())
967 return false;
968
969 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
970 // not.
971 if (MMO->getAlignment() < 4)
972 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000973
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000974 // str <undef> could probably be eliminated entirely, but for now we just want
975 // to avoid making a mess of it.
976 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
977 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
978 MI->getOperand(0).isUndef())
979 return false;
980
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000981 // Likewise don't mess with references to undefined addresses.
982 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
983 MI->getOperand(1).isUndef())
984 return false;
985
Evan Chengcc1c4272007-03-06 18:02:41 +0000986 int Opcode = MI->getOpcode();
987 switch (Opcode) {
988 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000989 case ARM::VLDRS:
990 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000991 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000992 case ARM::VLDRD:
993 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000994 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000995 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000996 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000997 case ARM::t2LDRi8:
998 case ARM::t2LDRi12:
999 case ARM::t2STRi8:
1000 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +00001001 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +00001002 }
1003 return false;
1004}
1005
Evan Cheng11788fd2007-03-08 02:55:08 +00001006/// AdvanceRS - Advance register scavenger to just before the earliest memory
1007/// op that is being merged.
1008void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1009 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1010 unsigned Position = MemOps[0].Position;
1011 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1012 if (MemOps[i].Position < Position) {
1013 Position = MemOps[i].Position;
1014 Loc = MemOps[i].MBBI;
1015 }
1016 }
1017
1018 if (Loc != MBB.begin())
1019 RS->forward(prior(Loc));
1020}
1021
Evan Chenge7d6df72009-06-13 09:12:55 +00001022static int getMemoryOpOffset(const MachineInstr *MI) {
1023 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001024 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001025 unsigned NumOperands = MI->getDesc().getNumOperands();
1026 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001027
1028 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1029 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001030 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001031 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001032 return OffField;
1033
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001034 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1035 : ARM_AM::getAM5Offset(OffField) * 4;
1036 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001037 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1038 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001039 } else {
1040 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1041 Offset = -Offset;
1042 }
1043 return Offset;
1044}
1045
Evan Cheng358dec52009-06-15 08:28:29 +00001046static void InsertLDR_STR(MachineBasicBlock &MBB,
1047 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001048 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001049 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001050 unsigned Reg, bool RegDeadKill, bool RegUndef,
1051 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001052 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001053 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001054 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001055 if (isDef) {
1056 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1057 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001058 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001059 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001060 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1061 } else {
1062 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1063 TII->get(NewOpc))
1064 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1065 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001066 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1067 }
Evan Cheng358dec52009-06-15 08:28:29 +00001068}
1069
1070bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1071 MachineBasicBlock::iterator &MBBI) {
1072 MachineInstr *MI = &*MBBI;
1073 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001074 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1075 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng3568a102011-11-08 21:21:09 +00001076 const MachineOperand &BaseOp = MI->getOperand(2);
1077 unsigned BaseReg = BaseOp.getReg();
Evan Cheng358dec52009-06-15 08:28:29 +00001078 unsigned EvenReg = MI->getOperand(0).getReg();
1079 unsigned OddReg = MI->getOperand(1).getReg();
1080 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1081 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Cheng3568a102011-11-08 21:21:09 +00001082 // ARM errata 602117: LDRD with base in list may result in incorrect base
1083 // register when interrupted or faulted.
Evan Cheng44ee4712011-11-09 01:57:03 +00001084 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Cheng3568a102011-11-08 21:21:09 +00001085 if (!Errata602117 &&
1086 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng358dec52009-06-15 08:28:29 +00001087 return false;
1088
Evan Chengd95ea2d2010-06-21 21:21:14 +00001089 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001090 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1091 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001092 bool EvenDeadKill = isLd ?
1093 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001094 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001095 bool OddDeadKill = isLd ?
1096 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001097 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001098 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001099 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001100 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1101 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001102 int OffImm = getMemoryOpOffset(MI);
1103 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001104 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001105
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001106 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001107 // Ascending register numbers and no offset. It's safe to change it to a
1108 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001109 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001110 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1111 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001112 if (isLd) {
1113 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1114 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001115 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001116 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001117 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001118 ++NumLDRD2LDM;
1119 } else {
1120 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1121 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001122 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001123 .addReg(EvenReg,
1124 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1125 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001126 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001127 ++NumSTRD2STM;
1128 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001129 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001130 } else {
1131 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001132 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001133 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001134 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001135 DebugLoc dl = MBBI->getDebugLoc();
1136 // If this is a load and base register is killed, it may have been
1137 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001138 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001139 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001140 (TRI->regsOverlap(EvenReg, BaseReg))) {
1141 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001142 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1143 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001144 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001145 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001146 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001147 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1148 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001149 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001150 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001151 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001152 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001153 // If the two source operands are the same, the kill marker is
1154 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001155 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1156 EvenDeadKill = false;
1157 OddDeadKill = true;
1158 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001159 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001160 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001161 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001162 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001163 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001164 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001165 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001166 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001167 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001168 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001169 if (isLd)
1170 ++NumLDRD2LDR;
1171 else
1172 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001173 }
1174
Evan Cheng358dec52009-06-15 08:28:29 +00001175 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001176 MBBI = NewBBI;
1177 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001178 }
1179 return false;
1180}
1181
Evan Chenga8e29892007-01-19 07:51:42 +00001182/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1183/// ops of the same base and incrementing offset into LDM / STM ops.
1184bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1185 unsigned NumMerges = 0;
1186 unsigned NumMemOps = 0;
1187 MemOpQueue MemOps;
1188 unsigned CurrBase = 0;
1189 int CurrOpc = -1;
1190 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001191 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001192 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001193 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001194 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001195
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001196 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001197 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1198 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001199 if (FixInvalidRegPairOp(MBB, MBBI))
1200 continue;
1201
Evan Chenga8e29892007-01-19 07:51:42 +00001202 bool Advance = false;
1203 bool TryMerge = false;
1204 bool Clobber = false;
1205
Evan Chengcc1c4272007-03-06 18:02:41 +00001206 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001207 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001208 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001209 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001210 const MachineOperand &MO = MBBI->getOperand(0);
1211 unsigned Reg = MO.getReg();
1212 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001213 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001214 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001215 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001216 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001217 // Watch out for:
1218 // r4 := ldr [r5]
1219 // r5 := ldr [r5, #4]
1220 // r6 := ldr [r5, #8]
1221 //
1222 // The second ldr has effectively broken the chain even though it
1223 // looks like the later ldr(s) use the same base register. Try to
1224 // merge the ldr's so far, including this one. But don't try to
1225 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001226 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001227 if (CurrBase == 0 && !Clobber) {
1228 // Start of a new chain.
1229 CurrBase = Base;
1230 CurrOpc = Opcode;
1231 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001232 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001233 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001234 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001235 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001236 Advance = true;
1237 } else {
1238 if (Clobber) {
1239 TryMerge = true;
1240 Advance = true;
1241 }
1242
Evan Cheng44bec522007-05-15 01:29:07 +00001243 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001244 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001245 // Continue adding to the queue.
1246 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001247 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1248 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001249 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001250 Advance = true;
1251 } else {
1252 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1253 I != E; ++I) {
1254 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001255 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1256 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001257 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001258 Advance = true;
1259 break;
1260 } else if (Offset == I->Offset) {
1261 // Collision! This can't be merged!
1262 break;
1263 }
1264 }
1265 }
1266 }
1267 }
1268 }
1269
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001270 if (MBBI->isDebugValue()) {
1271 ++MBBI;
1272 if (MBBI == E)
1273 // Reach the end of the block, try merging the memory instructions.
1274 TryMerge = true;
1275 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001276 ++Position;
1277 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001278 if (MBBI == E)
1279 // Reach the end of the block, try merging the memory instructions.
1280 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001281 } else
1282 TryMerge = true;
1283
1284 if (TryMerge) {
1285 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001286 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001287 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001288 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001289 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001290 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001291 // Process the load / store instructions.
1292 RS->forward(prior(MBBI));
1293
1294 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001295 Merges.clear();
1296 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1297 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001298
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001299 // Try folding preceding/trailing base inc/dec into the generated
Evan Chenga8e29892007-01-19 07:51:42 +00001300 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001301 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001302 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001303 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001304 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001305
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001306 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001307 // that were not merged to form LDM/STM ops.
1308 for (unsigned i = 0; i != NumMemOps; ++i)
1309 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001310 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001311 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001312
Jim Grosbach764ab522009-08-11 15:33:49 +00001313 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001314 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001315 } else if (NumMemOps == 1) {
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001316 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng14883262009-06-04 01:15:28 +00001317 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001318 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001319 ++NumMerges;
1320 RS->forward(prior(MBBI));
1321 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001322 }
Evan Chenga8e29892007-01-19 07:51:42 +00001323
1324 CurrBase = 0;
1325 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001326 CurrSize = 0;
1327 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001328 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001329 if (NumMemOps) {
1330 MemOps.clear();
1331 NumMemOps = 0;
1332 }
1333
1334 // If iterator hasn't been advanced and this is not a memory op, skip it.
1335 // It can't start a new chain anyway.
1336 if (!Advance && !isMemOp && MBBI != E) {
1337 ++Position;
1338 ++MBBI;
1339 }
1340 }
1341 }
1342 return NumMerges > 0;
1343}
1344
Bob Wilsonc88d0722010-03-20 22:20:40 +00001345/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001346/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilsonc88d0722010-03-20 22:20:40 +00001347/// directly restore the value of LR into pc.
1348/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001349/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001350/// or
1351/// ldmfd sp!, {..., lr}
1352/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001353/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001354/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001355bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1356 if (MBB.empty()) return false;
1357
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001358 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001359 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001360 (MBBI->getOpcode() == ARM::BX_RET ||
1361 MBBI->getOpcode() == ARM::tBX_RET ||
1362 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001363 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001364 unsigned Opcode = PrevMI->getOpcode();
1365 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1366 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1367 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001368 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001369 if (MO.getReg() != ARM::LR)
1370 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001371 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1372 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1373 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001374 PrevMI->setDesc(TII->get(NewOpc));
1375 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001376 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001377 MBB.erase(MBBI);
1378 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001379 }
1380 }
1381 return false;
1382}
1383
1384bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001385 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001386 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001387 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001388 TRI = TM.getRegisterInfo();
Evan Cheng3568a102011-11-08 21:21:09 +00001389 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001390 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001391 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001392
Evan Chenga8e29892007-01-19 07:51:42 +00001393 bool Modified = false;
1394 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1395 ++MFI) {
1396 MachineBasicBlock &MBB = *MFI;
1397 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001398 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1399 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001400 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001401
1402 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001403 return Modified;
1404}
Evan Chenge7d6df72009-06-13 09:12:55 +00001405
1406
1407/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1408/// load / stores from consecutive locations close to make it more
1409/// likely they will be combined later.
1410
1411namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001412 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001413 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001414 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001415
Evan Cheng358dec52009-06-15 08:28:29 +00001416 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001417 const TargetInstrInfo *TII;
1418 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001419 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001420 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001421 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001422
1423 virtual bool runOnMachineFunction(MachineFunction &Fn);
1424
1425 virtual const char *getPassName() const {
1426 return "ARM pre- register allocation load / store optimization pass";
1427 }
1428
1429 private:
Evan Chengd780f352009-06-15 20:54:56 +00001430 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1431 unsigned &NewOpc, unsigned &EvenReg,
1432 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001433 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001434 unsigned &PredReg, ARMCC::CondCodes &Pred,
1435 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001436 bool RescheduleOps(MachineBasicBlock *MBB,
1437 SmallVector<MachineInstr*, 4> &Ops,
1438 unsigned Base, bool isLd,
1439 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1440 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1441 };
1442 char ARMPreAllocLoadStoreOpt::ID = 0;
1443}
1444
1445bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001446 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001447 TII = Fn.getTarget().getInstrInfo();
1448 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001449 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001450 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001451 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001452
1453 bool Modified = false;
1454 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1455 ++MFI)
1456 Modified |= RescheduleLoadStoreInstrs(MFI);
1457
1458 return Modified;
1459}
1460
Evan Chengae69a2a2009-06-19 23:17:27 +00001461static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1462 MachineBasicBlock::iterator I,
1463 MachineBasicBlock::iterator E,
1464 SmallPtrSet<MachineInstr*, 4> &MemOps,
1465 SmallSet<unsigned, 4> &MemRegs,
1466 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001467 // Are there stores / loads / calls between them?
1468 // FIXME: This is overly conservative. We should make use of alias information
1469 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001470 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001471 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001472 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001473 continue;
Evan Chenge837dea2011-06-28 19:10:37 +00001474 const MCInstrDesc &MCID = I->getDesc();
1475 if (MCID.isCall() || MCID.isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001476 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001477 if (isLd && MCID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001478 return false;
1479 if (!isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001480 if (MCID.mayLoad())
Evan Chenge7d6df72009-06-13 09:12:55 +00001481 return false;
1482 // It's not safe to move the first 'str' down.
1483 // str r1, [r0]
1484 // strh r5, [r0]
1485 // str r4, [r0, #+4]
Evan Chenge837dea2011-06-28 19:10:37 +00001486 if (MCID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001487 return false;
1488 }
1489 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1490 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001491 if (!MO.isReg())
1492 continue;
1493 unsigned Reg = MO.getReg();
1494 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001495 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001496 if (Reg != Base && !MemRegs.count(Reg))
1497 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001498 }
1499 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001500
1501 // Estimate register pressure increase due to the transformation.
1502 if (MemRegs.size() <= 4)
1503 // Ok if we are moving small number of instructions.
1504 return true;
1505 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001506}
1507
Andrew Trick95bc85e2011-11-11 22:18:09 +00001508
1509/// Copy Op0 and Op1 operands into a new array assigned to MI.
1510static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1511 MachineInstr *Op1) {
1512 assert(MI->memoperands_empty() && "expected a new machineinstr");
1513 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1514 + (Op1->memoperands_end() - Op1->memoperands_begin());
1515
1516 MachineFunction *MF = MI->getParent()->getParent();
1517 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1518 MachineSDNode::mmo_iterator MemEnd =
1519 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1520 MemEnd =
1521 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1522 MI->setMemRefs(MemBegin, MemEnd);
1523}
1524
Evan Chengd780f352009-06-15 20:54:56 +00001525bool
1526ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1527 DebugLoc &dl,
1528 unsigned &NewOpc, unsigned &EvenReg,
1529 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001530 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001531 ARMCC::CondCodes &Pred,
1532 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001533 // Make sure we're allowed to generate LDRD/STRD.
1534 if (!STI->hasV5TEOps())
1535 return false;
1536
Jim Grosbache5165492009-11-09 00:11:35 +00001537 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001538 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001539 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001540 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001541 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001542 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001543 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001544 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1545 NewOpc = ARM::t2LDRDi8;
1546 Scale = 4;
1547 isT2 = true;
1548 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1549 NewOpc = ARM::t2STRDi8;
1550 Scale = 4;
1551 isT2 = true;
1552 } else
1553 return false;
1554
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001555 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001556 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001557 !(*Op0->memoperands_begin())->getValue() ||
1558 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001559 return false;
1560
Dan Gohmanc76909a2009-09-25 20:36:54 +00001561 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001562 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001563 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001564 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001565 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001566 if (Align < ReqAlign)
1567 return false;
1568
1569 // Then make sure the immediate offset fits.
1570 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001571 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001572 int Limit = (1 << 8) * Scale;
1573 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1574 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001575 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001576 } else {
1577 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1578 if (OffImm < 0) {
1579 AddSub = ARM_AM::sub;
1580 OffImm = - OffImm;
1581 }
1582 int Limit = (1 << 8) * Scale;
1583 if (OffImm >= Limit || (OffImm & (Scale-1)))
1584 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001585 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001586 }
Evan Chengd780f352009-06-15 20:54:56 +00001587 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001588 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001589 if (EvenReg == OddReg)
1590 return false;
1591 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001592 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001593 dl = Op0->getDebugLoc();
1594 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001595}
1596
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001597namespace {
1598 struct OffsetCompare {
1599 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1600 int LOffset = getMemoryOpOffset(LHS);
1601 int ROffset = getMemoryOpOffset(RHS);
1602 assert(LHS == RHS || LOffset != ROffset);
1603 return LOffset > ROffset;
1604 }
1605 };
1606}
1607
Evan Chenge7d6df72009-06-13 09:12:55 +00001608bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1609 SmallVector<MachineInstr*, 4> &Ops,
1610 unsigned Base, bool isLd,
1611 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1612 bool RetVal = false;
1613
1614 // Sort by offset (in reverse order).
1615 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1616
1617 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001618 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001619 // 1. Any def of base.
1620 // 2. Any gaps.
1621 while (Ops.size() > 1) {
1622 unsigned FirstLoc = ~0U;
1623 unsigned LastLoc = 0;
1624 MachineInstr *FirstOp = 0;
1625 MachineInstr *LastOp = 0;
1626 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001627 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001628 unsigned LastBytes = 0;
1629 unsigned NumMove = 0;
1630 for (int i = Ops.size() - 1; i >= 0; --i) {
1631 MachineInstr *Op = Ops[i];
1632 unsigned Loc = MI2LocMap[Op];
1633 if (Loc <= FirstLoc) {
1634 FirstLoc = Loc;
1635 FirstOp = Op;
1636 }
1637 if (Loc >= LastLoc) {
1638 LastLoc = Loc;
1639 LastOp = Op;
1640 }
1641
Evan Chengf9f1da12009-06-18 02:04:01 +00001642 unsigned Opcode = Op->getOpcode();
1643 if (LastOpcode && Opcode != LastOpcode)
1644 break;
1645
Evan Chenge7d6df72009-06-13 09:12:55 +00001646 int Offset = getMemoryOpOffset(Op);
1647 unsigned Bytes = getLSMultipleTransferSize(Op);
1648 if (LastBytes) {
1649 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1650 break;
1651 }
1652 LastOffset = Offset;
1653 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001654 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001655 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001656 break;
1657 }
1658
1659 if (NumMove <= 1)
1660 Ops.pop_back();
1661 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001662 SmallPtrSet<MachineInstr*, 4> MemOps;
1663 SmallSet<unsigned, 4> MemRegs;
1664 for (int i = NumMove-1; i >= 0; --i) {
1665 MemOps.insert(Ops[i]);
1666 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1667 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001668
1669 // Be conservative, if the instructions are too far apart, don't
1670 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001671 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001672 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001673 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1674 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001675 if (!DoMove) {
1676 for (unsigned i = 0; i != NumMove; ++i)
1677 Ops.pop_back();
1678 } else {
1679 // This is the new location for the loads / stores.
1680 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001681 while (InsertPos != MBB->end()
1682 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001683 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001684
1685 // If we are moving a pair of loads / stores, see if it makes sense
1686 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001687 MachineInstr *Op0 = Ops.back();
1688 MachineInstr *Op1 = Ops[Ops.size()-2];
1689 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001690 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001691 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001692 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001693 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001694 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001695 DebugLoc dl;
1696 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001697 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001698 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001699 Ops.pop_back();
1700 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001701
Evan Chenge837dea2011-06-28 19:10:37 +00001702 const MCInstrDesc &MCID = TII->get(NewOpc);
1703 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI);
Cameron Zwarich955db422011-05-18 21:25:14 +00001704 MRI->constrainRegClass(EvenReg, TRC);
1705 MRI->constrainRegClass(OddReg, TRC);
1706
Evan Chengd780f352009-06-15 20:54:56 +00001707 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001708 if (isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001709 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001710 .addReg(EvenReg, RegState::Define)
1711 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001712 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001713 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001714 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001715 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001716 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001717 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001718 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick95bc85e2011-11-11 22:18:09 +00001719 concatenateMemOperands(MIB, Op0, Op1);
1720 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Chengf9f1da12009-06-18 02:04:01 +00001721 ++NumLDRDFormed;
1722 } else {
Evan Chenge837dea2011-06-28 19:10:37 +00001723 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001724 .addReg(EvenReg)
1725 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001726 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001727 // FIXME: We're converting from LDRi12 to an insn that still
1728 // uses addrmode2, so we need an explicit offset reg. It should
1729 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001730 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001731 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001732 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick95bc85e2011-11-11 22:18:09 +00001733 concatenateMemOperands(MIB, Op0, Op1);
1734 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Chengf9f1da12009-06-18 02:04:01 +00001735 ++NumSTRDFormed;
1736 }
1737 MBB->erase(Op0);
1738 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001739
1740 // Add register allocation hints to form register pairs.
1741 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1742 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001743 } else {
1744 for (unsigned i = 0; i != NumMove; ++i) {
1745 MachineInstr *Op = Ops.back();
1746 Ops.pop_back();
1747 MBB->splice(InsertPos, MBB, Op);
1748 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001749 }
1750
1751 NumLdStMoved += NumMove;
1752 RetVal = true;
1753 }
1754 }
1755 }
1756
1757 return RetVal;
1758}
1759
1760bool
1761ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1762 bool RetVal = false;
1763
1764 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1765 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1766 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1767 SmallVector<unsigned, 4> LdBases;
1768 SmallVector<unsigned, 4> StBases;
1769
1770 unsigned Loc = 0;
1771 MachineBasicBlock::iterator MBBI = MBB->begin();
1772 MachineBasicBlock::iterator E = MBB->end();
1773 while (MBBI != E) {
1774 for (; MBBI != E; ++MBBI) {
1775 MachineInstr *MI = MBBI;
Evan Chenge837dea2011-06-28 19:10:37 +00001776 const MCInstrDesc &MCID = MI->getDesc();
1777 if (MCID.isCall() || MCID.isTerminator()) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001778 // Stop at barriers.
1779 ++MBBI;
1780 break;
1781 }
1782
Jim Grosbach958e4e12010-06-04 01:23:30 +00001783 if (!MI->isDebugValue())
1784 MI2LocMap[MI] = ++Loc;
1785
Evan Chenge7d6df72009-06-13 09:12:55 +00001786 if (!isMemoryOp(MI))
1787 continue;
1788 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001789 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001790 continue;
1791
Evan Chengeef490f2009-09-25 21:44:53 +00001792 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001793 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001794 unsigned Base = MI->getOperand(1).getReg();
1795 int Offset = getMemoryOpOffset(MI);
1796
1797 bool StopHere = false;
1798 if (isLd) {
1799 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1800 Base2LdsMap.find(Base);
1801 if (BI != Base2LdsMap.end()) {
1802 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1803 if (Offset == getMemoryOpOffset(BI->second[i])) {
1804 StopHere = true;
1805 break;
1806 }
1807 }
1808 if (!StopHere)
1809 BI->second.push_back(MI);
1810 } else {
1811 SmallVector<MachineInstr*, 4> MIs;
1812 MIs.push_back(MI);
1813 Base2LdsMap[Base] = MIs;
1814 LdBases.push_back(Base);
1815 }
1816 } else {
1817 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1818 Base2StsMap.find(Base);
1819 if (BI != Base2StsMap.end()) {
1820 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1821 if (Offset == getMemoryOpOffset(BI->second[i])) {
1822 StopHere = true;
1823 break;
1824 }
1825 }
1826 if (!StopHere)
1827 BI->second.push_back(MI);
1828 } else {
1829 SmallVector<MachineInstr*, 4> MIs;
1830 MIs.push_back(MI);
1831 Base2StsMap[Base] = MIs;
1832 StBases.push_back(Base);
1833 }
1834 }
1835
1836 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001837 // Found a duplicate (a base+offset combination that's seen earlier).
1838 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001839 --Loc;
1840 break;
1841 }
1842 }
1843
1844 // Re-schedule loads.
1845 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1846 unsigned Base = LdBases[i];
1847 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1848 if (Lds.size() > 1)
1849 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1850 }
1851
1852 // Re-schedule stores.
1853 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1854 unsigned Base = StBases[i];
1855 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1856 if (Sts.size() > 1)
1857 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1858 }
1859
1860 if (MBBI != E) {
1861 Base2LdsMap.clear();
1862 Base2StsMap.clear();
1863 LdBases.clear();
1864 StBases.clear();
1865 }
1866 }
1867
1868 return RetVal;
1869}
1870
1871
1872/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1873/// optimization pass.
1874FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1875 if (PreAlloc)
1876 return new ARMPreAllocLoadStoreOpt();
1877 return new ARMLoadStoreOpt();
1878}