blob: 5abc55ba8e2a95a0b6b010f047c0400ef02d5f70 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Micah Villmow3574eca2012-10-08 16:38:25 +000017#include "llvm/DataLayout.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Dan Gohman84023e02010-07-10 09:00:22 +000023#include "llvm/CodeGen/Analysis.h"
Evan Chengad4196b2008-05-12 19:56:52 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000025#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000026#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027#include "llvm/CodeGen/SelectionDAG.h"
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +000028#include "llvm/ADT/BitVector.h"
Owen Anderson718cb662007-09-07 04:06:50 +000029#include "llvm/ADT/STLExtras.h"
Nadav Rotemb6fbec32011-06-01 12:51:46 +000030#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000032#include "llvm/Support/MathExtras.h"
Nick Lewycky476b2422010-12-19 20:43:38 +000033#include <cctype>
Chris Lattner310968c2005-01-07 07:44:53 +000034using namespace llvm;
35
Evan Cheng56966222007-01-12 02:11:51 +000036/// InitLibcallNames - Set default libcall names.
37///
Evan Cheng79cca502007-01-12 22:51:10 +000038static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000039 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000040 Names[RTLIB::SHL_I32] = "__ashlsi3";
41 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000042 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000043 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000044 Names[RTLIB::SRL_I32] = "__lshrsi3";
45 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000046 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000047 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000048 Names[RTLIB::SRA_I32] = "__ashrsi3";
49 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000050 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000051 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000052 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000053 Names[RTLIB::MUL_I32] = "__mulsi3";
54 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000055 Names[RTLIB::MUL_I128] = "__multi3";
Eric Christopher362fee92011-06-17 20:41:29 +000056 Names[RTLIB::MULO_I32] = "__mulosi4";
57 Names[RTLIB::MULO_I64] = "__mulodi4";
58 Names[RTLIB::MULO_I128] = "__muloti4";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000059 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000060 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000061 Names[RTLIB::SDIV_I32] = "__divsi3";
62 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000063 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000064 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000065 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000066 Names[RTLIB::UDIV_I32] = "__udivsi3";
67 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000068 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000069 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000070 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000071 Names[RTLIB::SREM_I32] = "__modsi3";
72 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000073 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000074 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000075 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000076 Names[RTLIB::UREM_I32] = "__umodsi3";
77 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000078 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng8e23e812011-04-01 00:42:02 +000079
80 // These are generally not available.
81 Names[RTLIB::SDIVREM_I8] = 0;
82 Names[RTLIB::SDIVREM_I16] = 0;
83 Names[RTLIB::SDIVREM_I32] = 0;
84 Names[RTLIB::SDIVREM_I64] = 0;
85 Names[RTLIB::SDIVREM_I128] = 0;
86 Names[RTLIB::UDIVREM_I8] = 0;
87 Names[RTLIB::UDIVREM_I16] = 0;
88 Names[RTLIB::UDIVREM_I32] = 0;
89 Names[RTLIB::UDIVREM_I64] = 0;
90 Names[RTLIB::UDIVREM_I128] = 0;
91
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::NEG_I32] = "__negsi2";
93 Names[RTLIB::NEG_I64] = "__negdi2";
94 Names[RTLIB::ADD_F32] = "__addsf3";
95 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000096 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000097 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000098 Names[RTLIB::SUB_F32] = "__subsf3";
99 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000100 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000101 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000102 Names[RTLIB::MUL_F32] = "__mulsf3";
103 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000104 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000105 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000106 Names[RTLIB::DIV_F32] = "__divsf3";
107 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000108 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000109 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::REM_F32] = "fmodf";
111 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000112 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000113 Names[RTLIB::REM_PPCF128] = "fmodl";
Cameron Zwarich33390842011-07-08 21:39:21 +0000114 Names[RTLIB::FMA_F32] = "fmaf";
115 Names[RTLIB::FMA_F64] = "fma";
116 Names[RTLIB::FMA_F80] = "fmal";
117 Names[RTLIB::FMA_PPCF128] = "fmal";
Evan Cheng56966222007-01-12 02:11:51 +0000118 Names[RTLIB::POWI_F32] = "__powisf2";
119 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000120 Names[RTLIB::POWI_F80] = "__powixf2";
121 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000122 Names[RTLIB::SQRT_F32] = "sqrtf";
123 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000124 Names[RTLIB::SQRT_F80] = "sqrtl";
125 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000126 Names[RTLIB::LOG_F32] = "logf";
127 Names[RTLIB::LOG_F64] = "log";
128 Names[RTLIB::LOG_F80] = "logl";
129 Names[RTLIB::LOG_PPCF128] = "logl";
130 Names[RTLIB::LOG2_F32] = "log2f";
131 Names[RTLIB::LOG2_F64] = "log2";
132 Names[RTLIB::LOG2_F80] = "log2l";
133 Names[RTLIB::LOG2_PPCF128] = "log2l";
134 Names[RTLIB::LOG10_F32] = "log10f";
135 Names[RTLIB::LOG10_F64] = "log10";
136 Names[RTLIB::LOG10_F80] = "log10l";
137 Names[RTLIB::LOG10_PPCF128] = "log10l";
138 Names[RTLIB::EXP_F32] = "expf";
139 Names[RTLIB::EXP_F64] = "exp";
140 Names[RTLIB::EXP_F80] = "expl";
141 Names[RTLIB::EXP_PPCF128] = "expl";
142 Names[RTLIB::EXP2_F32] = "exp2f";
143 Names[RTLIB::EXP2_F64] = "exp2";
144 Names[RTLIB::EXP2_F80] = "exp2l";
145 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000146 Names[RTLIB::SIN_F32] = "sinf";
147 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000148 Names[RTLIB::SIN_F80] = "sinl";
149 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000150 Names[RTLIB::COS_F32] = "cosf";
151 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000152 Names[RTLIB::COS_F80] = "cosl";
153 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000154 Names[RTLIB::POW_F32] = "powf";
155 Names[RTLIB::POW_F64] = "pow";
156 Names[RTLIB::POW_F80] = "powl";
157 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000158 Names[RTLIB::CEIL_F32] = "ceilf";
159 Names[RTLIB::CEIL_F64] = "ceil";
160 Names[RTLIB::CEIL_F80] = "ceill";
161 Names[RTLIB::CEIL_PPCF128] = "ceill";
162 Names[RTLIB::TRUNC_F32] = "truncf";
163 Names[RTLIB::TRUNC_F64] = "trunc";
164 Names[RTLIB::TRUNC_F80] = "truncl";
165 Names[RTLIB::TRUNC_PPCF128] = "truncl";
166 Names[RTLIB::RINT_F32] = "rintf";
167 Names[RTLIB::RINT_F64] = "rint";
168 Names[RTLIB::RINT_F80] = "rintl";
169 Names[RTLIB::RINT_PPCF128] = "rintl";
170 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
171 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
172 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
173 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
174 Names[RTLIB::FLOOR_F32] = "floorf";
175 Names[RTLIB::FLOOR_F64] = "floor";
176 Names[RTLIB::FLOOR_F80] = "floorl";
177 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Duncan Sandsd2c817e2010-03-14 21:08:40 +0000178 Names[RTLIB::COPYSIGN_F32] = "copysignf";
179 Names[RTLIB::COPYSIGN_F64] = "copysign";
180 Names[RTLIB::COPYSIGN_F80] = "copysignl";
181 Names[RTLIB::COPYSIGN_PPCF128] = "copysignl";
Evan Cheng56966222007-01-12 02:11:51 +0000182 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000183 Names[RTLIB::FPEXT_F16_F32] = "__gnu_h2f_ieee";
184 Names[RTLIB::FPROUND_F32_F16] = "__gnu_f2h_ieee";
Evan Cheng56966222007-01-12 02:11:51 +0000185 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000186 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
187 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
188 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
189 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000190 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfqi";
191 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000192 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
193 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000194 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000195 Names[RTLIB::FPTOSINT_F64_I8] = "__fixdfqi";
196 Names[RTLIB::FPTOSINT_F64_I16] = "__fixdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000197 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
198 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000199 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000200 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000201 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000202 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000203 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000204 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000205 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000206 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfqi";
207 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000208 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
209 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000210 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000211 Names[RTLIB::FPTOUINT_F64_I8] = "__fixunsdfqi";
212 Names[RTLIB::FPTOUINT_F64_I16] = "__fixunsdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000213 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
214 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000215 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000216 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
217 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000218 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000219 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000220 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000221 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000222 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
223 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000224 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
225 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000226 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
227 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000228 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
229 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000230 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
231 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
232 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
233 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000234 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
235 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000236 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
237 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000238 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
239 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000240 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
241 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
242 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
243 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
244 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
245 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000246 Names[RTLIB::OEQ_F32] = "__eqsf2";
247 Names[RTLIB::OEQ_F64] = "__eqdf2";
248 Names[RTLIB::UNE_F32] = "__nesf2";
249 Names[RTLIB::UNE_F64] = "__nedf2";
250 Names[RTLIB::OGE_F32] = "__gesf2";
251 Names[RTLIB::OGE_F64] = "__gedf2";
252 Names[RTLIB::OLT_F32] = "__ltsf2";
253 Names[RTLIB::OLT_F64] = "__ltdf2";
254 Names[RTLIB::OLE_F32] = "__lesf2";
255 Names[RTLIB::OLE_F64] = "__ledf2";
256 Names[RTLIB::OGT_F32] = "__gtsf2";
257 Names[RTLIB::OGT_F64] = "__gtdf2";
258 Names[RTLIB::UO_F32] = "__unordsf2";
259 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000260 Names[RTLIB::O_F32] = "__unordsf2";
261 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000262 Names[RTLIB::MEMCPY] = "memcpy";
263 Names[RTLIB::MEMMOVE] = "memmove";
264 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000265 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Jim Grosbache03262f2010-06-18 21:43:38 +0000266 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_1] = "__sync_val_compare_and_swap_1";
267 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_2] = "__sync_val_compare_and_swap_2";
268 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_4] = "__sync_val_compare_and_swap_4";
269 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_8] = "__sync_val_compare_and_swap_8";
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000270 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_1] = "__sync_lock_test_and_set_1";
271 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_2] = "__sync_lock_test_and_set_2";
272 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_4] = "__sync_lock_test_and_set_4";
273 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_8] = "__sync_lock_test_and_set_8";
Jim Grosbache03262f2010-06-18 21:43:38 +0000274 Names[RTLIB::SYNC_FETCH_AND_ADD_1] = "__sync_fetch_and_add_1";
275 Names[RTLIB::SYNC_FETCH_AND_ADD_2] = "__sync_fetch_and_add_2";
276 Names[RTLIB::SYNC_FETCH_AND_ADD_4] = "__sync_fetch_and_add_4";
277 Names[RTLIB::SYNC_FETCH_AND_ADD_8] = "__sync_fetch_and_add_8";
278 Names[RTLIB::SYNC_FETCH_AND_SUB_1] = "__sync_fetch_and_sub_1";
279 Names[RTLIB::SYNC_FETCH_AND_SUB_2] = "__sync_fetch_and_sub_2";
280 Names[RTLIB::SYNC_FETCH_AND_SUB_4] = "__sync_fetch_and_sub_4";
281 Names[RTLIB::SYNC_FETCH_AND_SUB_8] = "__sync_fetch_and_sub_8";
282 Names[RTLIB::SYNC_FETCH_AND_AND_1] = "__sync_fetch_and_and_1";
283 Names[RTLIB::SYNC_FETCH_AND_AND_2] = "__sync_fetch_and_and_2";
284 Names[RTLIB::SYNC_FETCH_AND_AND_4] = "__sync_fetch_and_and_4";
285 Names[RTLIB::SYNC_FETCH_AND_AND_8] = "__sync_fetch_and_and_8";
286 Names[RTLIB::SYNC_FETCH_AND_OR_1] = "__sync_fetch_and_or_1";
287 Names[RTLIB::SYNC_FETCH_AND_OR_2] = "__sync_fetch_and_or_2";
288 Names[RTLIB::SYNC_FETCH_AND_OR_4] = "__sync_fetch_and_or_4";
289 Names[RTLIB::SYNC_FETCH_AND_OR_8] = "__sync_fetch_and_or_8";
290 Names[RTLIB::SYNC_FETCH_AND_XOR_1] = "__sync_fetch_and_xor_1";
291 Names[RTLIB::SYNC_FETCH_AND_XOR_2] = "__sync_fetch_and_xor_2";
Jim Grosbach312b7c92011-10-14 15:53:48 +0000292 Names[RTLIB::SYNC_FETCH_AND_XOR_4] = "__sync_fetch_and_xor_4";
Jim Grosbache03262f2010-06-18 21:43:38 +0000293 Names[RTLIB::SYNC_FETCH_AND_XOR_8] = "__sync_fetch_and_xor_8";
294 Names[RTLIB::SYNC_FETCH_AND_NAND_1] = "__sync_fetch_and_nand_1";
295 Names[RTLIB::SYNC_FETCH_AND_NAND_2] = "__sync_fetch_and_nand_2";
296 Names[RTLIB::SYNC_FETCH_AND_NAND_4] = "__sync_fetch_and_nand_4";
297 Names[RTLIB::SYNC_FETCH_AND_NAND_8] = "__sync_fetch_and_nand_8";
Evan Chengd385fd62007-01-31 09:29:11 +0000298}
299
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000300/// InitLibcallCallingConvs - Set default libcall CallingConvs.
301///
302static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
303 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
304 CCs[i] = CallingConv::C;
305 }
306}
307
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000308/// getFPEXT - Return the FPEXT_*_* value for the given types, or
309/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000310RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 if (OpVT == MVT::f32) {
312 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000313 return FPEXT_F32_F64;
314 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000315
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000316 return UNKNOWN_LIBCALL;
317}
318
319/// getFPROUND - Return the FPROUND_*_* value for the given types, or
320/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000321RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 if (RetVT == MVT::f32) {
323 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000324 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000326 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000328 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 } else if (RetVT == MVT::f64) {
330 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000331 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000333 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000335
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000336 return UNKNOWN_LIBCALL;
337}
338
339/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
340/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000341RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 if (OpVT == MVT::f32) {
343 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000344 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000346 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000348 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000352 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000354 if (RetVT == MVT::i8)
355 return FPTOSINT_F64_I8;
356 if (RetVT == MVT::i16)
357 return FPTOSINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000359 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000361 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000363 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 } else if (OpVT == MVT::f80) {
365 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000366 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000368 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000370 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 } else if (OpVT == MVT::ppcf128) {
372 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000375 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000377 return FPTOSINT_PPCF128_I128;
378 }
379 return UNKNOWN_LIBCALL;
380}
381
382/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
383/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000384RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 if (OpVT == MVT::f32) {
386 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000387 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000389 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000391 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000393 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000395 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000397 if (RetVT == MVT::i8)
398 return FPTOUINT_F64_I8;
399 if (RetVT == MVT::i16)
400 return FPTOUINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000402 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000404 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000406 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 } else if (OpVT == MVT::f80) {
408 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000409 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000411 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000413 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 } else if (OpVT == MVT::ppcf128) {
415 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000416 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000418 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000420 return FPTOUINT_PPCF128_I128;
421 }
422 return UNKNOWN_LIBCALL;
423}
424
425/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
426/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000427RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 if (OpVT == MVT::i32) {
429 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000432 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000434 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000436 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 } else if (OpVT == MVT::i64) {
438 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000439 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000441 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000443 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000445 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 } else if (OpVT == MVT::i128) {
447 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000448 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000450 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000452 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000454 return SINTTOFP_I128_PPCF128;
455 }
456 return UNKNOWN_LIBCALL;
457}
458
459/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
460/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000461RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 if (OpVT == MVT::i32) {
463 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000464 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000466 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000468 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000470 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 } else if (OpVT == MVT::i64) {
472 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000473 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000475 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000477 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000479 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 } else if (OpVT == MVT::i128) {
481 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000482 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000484 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000486 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000488 return UINTTOFP_I128_PPCF128;
489 }
490 return UNKNOWN_LIBCALL;
491}
492
Evan Chengd385fd62007-01-31 09:29:11 +0000493/// InitCmpLibcallCCs - Set default comparison libcall CC.
494///
495static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
496 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
497 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
498 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
499 CCs[RTLIB::UNE_F32] = ISD::SETNE;
500 CCs[RTLIB::UNE_F64] = ISD::SETNE;
501 CCs[RTLIB::OGE_F32] = ISD::SETGE;
502 CCs[RTLIB::OGE_F64] = ISD::SETGE;
503 CCs[RTLIB::OLT_F32] = ISD::SETLT;
504 CCs[RTLIB::OLT_F64] = ISD::SETLT;
505 CCs[RTLIB::OLE_F32] = ISD::SETLE;
506 CCs[RTLIB::OLE_F64] = ISD::SETLE;
507 CCs[RTLIB::OGT_F32] = ISD::SETGT;
508 CCs[RTLIB::OGT_F64] = ISD::SETGT;
509 CCs[RTLIB::UO_F32] = ISD::SETNE;
510 CCs[RTLIB::UO_F64] = ISD::SETNE;
511 CCs[RTLIB::O_F32] = ISD::SETEQ;
512 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000513}
514
Chris Lattnerf0144122009-07-28 03:13:23 +0000515/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +0000516TargetLowering::TargetLowering(const TargetMachine &tm,
517 const TargetLoweringObjectFile *tlof)
Micah Villmow3574eca2012-10-08 16:38:25 +0000518 : TM(tm), TD(TM.getDataLayout()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000519 // All operations default to being supported.
520 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000521 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000522 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000523 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000524 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000525
Chris Lattner1a3048b2007-12-22 20:47:56 +0000526 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000528 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000529 for (unsigned IM = (unsigned)ISD::PRE_INC;
530 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
532 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000533 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000534
Chris Lattner1a3048b2007-12-22 20:47:56 +0000535 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000538 }
Evan Chengd2cde682008-03-10 19:38:10 +0000539
540 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000542
543 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000544 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000545 // to optimize expansions for certain constants.
Dan Gohmane3376ec2011-12-20 00:02:33 +0000546 setOperationAction(ISD::ConstantFP, MVT::f16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
548 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
549 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000550
Dale Johannesen0bb41602008-09-22 21:57:32 +0000551 // These library functions default to expand.
Dan Gohmane3376ec2011-12-20 00:02:33 +0000552 setOperationAction(ISD::FLOG , MVT::f16, Expand);
553 setOperationAction(ISD::FLOG2, MVT::f16, Expand);
554 setOperationAction(ISD::FLOG10, MVT::f16, Expand);
555 setOperationAction(ISD::FEXP , MVT::f16, Expand);
556 setOperationAction(ISD::FEXP2, MVT::f16, Expand);
557 setOperationAction(ISD::FFLOOR, MVT::f16, Expand);
558 setOperationAction(ISD::FNEARBYINT, MVT::f16, Expand);
559 setOperationAction(ISD::FCEIL, MVT::f16, Expand);
560 setOperationAction(ISD::FRINT, MVT::f16, Expand);
561 setOperationAction(ISD::FTRUNC, MVT::f16, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000562 setOperationAction(ISD::FLOG , MVT::f32, Expand);
563 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
564 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
565 setOperationAction(ISD::FEXP , MVT::f32, Expand);
566 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
567 setOperationAction(ISD::FFLOOR, MVT::f32, Expand);
568 setOperationAction(ISD::FNEARBYINT, MVT::f32, Expand);
569 setOperationAction(ISD::FCEIL, MVT::f32, Expand);
570 setOperationAction(ISD::FRINT, MVT::f32, Expand);
571 setOperationAction(ISD::FTRUNC, MVT::f32, Expand);
Dan Gohmane3376ec2011-12-20 00:02:33 +0000572 setOperationAction(ISD::FLOG , MVT::f64, Expand);
573 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
574 setOperationAction(ISD::FLOG10, MVT::f64, Expand);
575 setOperationAction(ISD::FEXP , MVT::f64, Expand);
576 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
577 setOperationAction(ISD::FFLOOR, MVT::f64, Expand);
578 setOperationAction(ISD::FNEARBYINT, MVT::f64, Expand);
579 setOperationAction(ISD::FCEIL, MVT::f64, Expand);
580 setOperationAction(ISD::FRINT, MVT::f64, Expand);
581 setOperationAction(ISD::FTRUNC, MVT::f64, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000582
Chris Lattner41bab0b2008-01-15 21:58:08 +0000583 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000585
Shuxin Yang970755e2012-10-19 20:11:16 +0000586 // On most systems, DEBUGTRAP and TRAP have no difference. The "Expand"
587 // here is to inform DAG Legalizer to replace DEBUGTRAP with TRAP.
588 //
589 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Expand);
590
Owen Andersona69571c2006-05-03 01:29:57 +0000591 IsLittleEndian = TD->isLittleEndian();
Micah Villmow7d661462012-10-09 16:06:12 +0000592 PointerTy = MVT::getIntegerVT(8*TD->getPointerSize(0));
Owen Anderson825b72b2009-08-11 20:47:22 +0000593 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000594 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000595 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng05219282011-01-06 06:52:41 +0000596 maxStoresPerMemsetOptSize = maxStoresPerMemcpyOptSize
597 = maxStoresPerMemmoveOptSize = 4;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000598 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000599 UseUnderscoreSetJmp = false;
600 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000601 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000602 IntDivIsCheap = false;
603 Pow2DivIsCheap = false;
Chris Lattnerde189be2010-11-30 18:12:52 +0000604 JumpIsExpensive = false;
Benjamin Krameraaf723d2012-05-05 12:49:14 +0000605 predictableSelectIsExpensive = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000606 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000607 ExceptionPointerRegister = 0;
608 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000609 BooleanContents = UndefinedBooleanContent;
Duncan Sands28b77e92011-09-06 19:07:46 +0000610 BooleanVectorContents = UndefinedBooleanContent;
Dan Gohman8c2d2702011-10-24 17:45:02 +0000611 SchedPreferenceInfo = Sched::ILP;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000612 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000613 JumpBufAlignment = 0;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000614 MinFunctionAlignment = 0;
615 PrefFunctionAlignment = 0;
Evan Chengfb8075d2008-02-28 00:43:03 +0000616 PrefLoopAlignment = 0;
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000617 MinStackArgumentAlignment = 1;
Jim Grosbach9a526492010-06-23 16:07:42 +0000618 ShouldFoldAtomicFences = false;
Eli Friedman26689ac2011-08-03 21:06:02 +0000619 InsertFencesForAtomic = false;
Evan Cheng769951f2012-07-02 22:39:56 +0000620 SupportJumpTables = true;
Sebastian Pop1a37d7e2012-09-25 20:35:36 +0000621 MinimumJumpTableEntries = 4;
Evan Cheng56966222007-01-12 02:11:51 +0000622
623 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000624 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000625 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000626}
627
Chris Lattnerf0144122009-07-28 03:13:23 +0000628TargetLowering::~TargetLowering() {
629 delete &TLOF;
630}
Chris Lattnercba82f92005-01-16 07:28:11 +0000631
Owen Anderson95771af2011-02-25 21:41:48 +0000632MVT TargetLowering::getShiftAmountTy(EVT LHSTy) const {
Micah Villmow7d661462012-10-09 16:06:12 +0000633 return MVT::getIntegerVT(8*TD->getPointerSize(0));
Owen Anderson95771af2011-02-25 21:41:48 +0000634}
635
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000636/// canOpTrap - Returns true if the operation can trap for the value type.
637/// VT must be a legal type.
638bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
639 assert(isTypeLegal(VT));
640 switch (Op) {
641 default:
642 return false;
643 case ISD::FDIV:
644 case ISD::FREM:
645 case ISD::SDIV:
646 case ISD::UDIV:
647 case ISD::SREM:
648 case ISD::UREM:
649 return true;
650 }
651}
652
653
Owen Anderson23b9b192009-08-12 00:36:31 +0000654static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
Chris Lattner598751e2010-07-05 05:36:21 +0000655 unsigned &NumIntermediates,
656 EVT &RegisterVT,
657 TargetLowering *TLI) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000658 // Figure out the right, legal destination reg to copy into.
659 unsigned NumElts = VT.getVectorNumElements();
660 MVT EltTy = VT.getVectorElementType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000661
Owen Anderson23b9b192009-08-12 00:36:31 +0000662 unsigned NumVectorRegs = 1;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000663
664 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
Owen Anderson23b9b192009-08-12 00:36:31 +0000665 // could break down into LHS/RHS like LegalizeDAG does.
666 if (!isPowerOf2_32(NumElts)) {
667 NumVectorRegs = NumElts;
668 NumElts = 1;
669 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000670
Owen Anderson23b9b192009-08-12 00:36:31 +0000671 // Divide the input until we get to a supported size. This will always
672 // end with a scalar if the target doesn't support vectors.
673 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
674 NumElts >>= 1;
675 NumVectorRegs <<= 1;
676 }
677
678 NumIntermediates = NumVectorRegs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000679
Owen Anderson23b9b192009-08-12 00:36:31 +0000680 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
681 if (!TLI->isTypeLegal(NewVT))
682 NewVT = EltTy;
683 IntermediateVT = NewVT;
684
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000685 unsigned NewVTSize = NewVT.getSizeInBits();
686
687 // Convert sizes such as i33 to i64.
688 if (!isPowerOf2_32(NewVTSize))
689 NewVTSize = NextPowerOf2(NewVTSize);
690
Owen Anderson23b9b192009-08-12 00:36:31 +0000691 EVT DestVT = TLI->getRegisterType(NewVT);
692 RegisterVT = DestVT;
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000693 if (EVT(DestVT).bitsLT(NewVT)) // Value is expanded, e.g. i64 -> i16.
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000694 return NumVectorRegs*(NewVTSize/DestVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000696 // Otherwise, promotion or legal types use the same number of registers as
697 // the vector decimated to the appropriate level.
698 return NumVectorRegs;
Owen Anderson23b9b192009-08-12 00:36:31 +0000699}
700
Evan Cheng46dcb572010-07-19 18:47:01 +0000701/// isLegalRC - Return true if the value types that can be represented by the
702/// specified register class are all legal.
703bool TargetLowering::isLegalRC(const TargetRegisterClass *RC) const {
704 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
705 I != E; ++I) {
706 if (isTypeLegal(*I))
707 return true;
708 }
709 return false;
710}
711
Evan Cheng46dcb572010-07-19 18:47:01 +0000712/// findRepresentativeClass - Return the largest legal super-reg register class
Evan Cheng4f6b4672010-07-21 06:09:07 +0000713/// of the register class for the specified type and its associated "cost".
714std::pair<const TargetRegisterClass*, uint8_t>
715TargetLowering::findRepresentativeClass(EVT VT) const {
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000716 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
Evan Cheng4f6b4672010-07-21 06:09:07 +0000717 const TargetRegisterClass *RC = RegClassForVT[VT.getSimpleVT().SimpleTy];
718 if (!RC)
719 return std::make_pair(RC, 0);
Evan Cheng46dcb572010-07-19 18:47:01 +0000720
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000721 // Compute the set of all super-register classes.
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000722 BitVector SuperRegRC(TRI->getNumRegClasses());
Jakob Stoklund Olesen7fc4d9c2012-05-04 22:53:28 +0000723 for (SuperRegClassIterator RCI(RC, TRI); RCI.isValid(); ++RCI)
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000724 SuperRegRC.setBitsInMask(RCI.getMask());
725
Jakob Stoklund Olesen7fc4d9c2012-05-04 22:53:28 +0000726 // Find the first legal register class with the largest spill size.
727 const TargetRegisterClass *BestRC = RC;
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000728 for (int i = SuperRegRC.find_first(); i >= 0; i = SuperRegRC.find_next(i)) {
729 const TargetRegisterClass *SuperRC = TRI->getRegClass(i);
Jakob Stoklund Olesen7fc4d9c2012-05-04 22:53:28 +0000730 // We want the largest possible spill size.
731 if (SuperRC->getSize() <= BestRC->getSize())
732 continue;
733 if (!isLegalRC(SuperRC))
734 continue;
735 BestRC = SuperRC;
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000736 }
Jakob Stoklund Olesen7fc4d9c2012-05-04 22:53:28 +0000737 return std::make_pair(BestRC, 1);
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000738}
Chris Lattnere6f7c262010-08-25 22:49:25 +0000739
Chris Lattner310968c2005-01-07 07:44:53 +0000740/// computeRegisterProperties - Once all of the register classes are added,
741/// this allows us to compute derived properties we expose.
742void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000744 "Too many value types for ValueTypeActions to hold!");
745
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000746 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000748 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000750 }
751 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000753
Chris Lattner310968c2005-01-07 07:44:53 +0000754 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000756 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000758
759 // Every integer value type larger than this largest register takes twice as
760 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000761 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000762 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
763 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000765 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
767 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000768 ValueTypeActions.setTypeAction(ExpandedVT, TypeExpandInteger);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000769 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000770
771 // Inspect all of the ValueType's smaller than the largest integer
772 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000773 unsigned LegalIntReg = LargestIntReg;
774 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 IntReg >= (unsigned)MVT::i1; --IntReg) {
776 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000777 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000778 LegalIntReg = IntReg;
779 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000780 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Roman Divacky59324292012-09-05 22:26:57 +0000781 (const MVT::SimpleValueType)LegalIntReg;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000782 ValueTypeActions.setTypeAction(IVT, TypePromoteInteger);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000783 }
784 }
785
Dale Johannesen161e8972007-10-05 20:04:43 +0000786 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 if (!isTypeLegal(MVT::ppcf128)) {
788 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
789 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
790 TransformToType[MVT::ppcf128] = MVT::f64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000791 ValueTypeActions.setTypeAction(MVT::ppcf128, TypeExpandFloat);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000792 }
Dale Johannesen161e8972007-10-05 20:04:43 +0000793
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000794 // Decide how to handle f64. If the target does not have native f64 support,
795 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 if (!isTypeLegal(MVT::f64)) {
797 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
798 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
799 TransformToType[MVT::f64] = MVT::i64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000800 ValueTypeActions.setTypeAction(MVT::f64, TypeSoftenFloat);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000801 }
802
803 // Decide how to handle f32. If the target does not have native support for
804 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 if (!isTypeLegal(MVT::f32)) {
806 if (isTypeLegal(MVT::f64)) {
807 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
808 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
809 TransformToType[MVT::f32] = MVT::f64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000810 ValueTypeActions.setTypeAction(MVT::f32, TypePromoteInteger);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000811 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
813 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
814 TransformToType[MVT::f32] = MVT::i32;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000815 ValueTypeActions.setTypeAction(MVT::f32, TypeSoftenFloat);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000816 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000817 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000818
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000819 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
821 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000822 MVT VT = (MVT::SimpleValueType)i;
Chris Lattner598751e2010-07-05 05:36:21 +0000823 if (isTypeLegal(VT)) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000824
Chris Lattnere6f7c262010-08-25 22:49:25 +0000825 // Determine if there is a legal wider type. If so, we should promote to
826 // that wider vector type.
827 EVT EltVT = VT.getVectorElementType();
828 unsigned NElts = VT.getVectorNumElements();
829 if (NElts != 1) {
830 bool IsLegalWiderType = false;
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000831 // First try to promote the elements of integer vectors. If no legal
832 // promotion was found, fallback to the widen-vector method.
Chris Lattnere6f7c262010-08-25 22:49:25 +0000833 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
834 EVT SVT = (MVT::SimpleValueType)nVT;
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000835 // Promote vectors of integers to vectors with the same number
836 // of elements, with a wider element type.
837 if (SVT.getVectorElementType().getSizeInBits() > EltVT.getSizeInBits()
838 && SVT.getVectorNumElements() == NElts &&
839 isTypeLegal(SVT) && SVT.getScalarType().isInteger()) {
840 TransformToType[i] = SVT;
841 RegisterTypeForVT[i] = SVT;
842 NumRegistersForVT[i] = 1;
843 ValueTypeActions.setTypeAction(VT, TypePromoteInteger);
844 IsLegalWiderType = true;
845 break;
Nadav Rotemb6fbec32011-06-01 12:51:46 +0000846 }
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000847 }
Nadav Rotemb6fbec32011-06-01 12:51:46 +0000848
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000849 if (IsLegalWiderType) continue;
850
851 // Try to widen the vector.
852 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
853 EVT SVT = (MVT::SimpleValueType)nVT;
Chris Lattnere6f7c262010-08-25 22:49:25 +0000854 if (SVT.getVectorElementType() == EltVT &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000855 SVT.getVectorNumElements() > NElts &&
Dale Johannesene93d99c2010-10-20 21:32:10 +0000856 isTypeLegal(SVT)) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000857 TransformToType[i] = SVT;
858 RegisterTypeForVT[i] = SVT;
859 NumRegistersForVT[i] = 1;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000860 ValueTypeActions.setTypeAction(VT, TypeWidenVector);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000861 IsLegalWiderType = true;
862 break;
863 }
864 }
865 if (IsLegalWiderType) continue;
866 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000867
Chris Lattner598751e2010-07-05 05:36:21 +0000868 MVT IntermediateVT;
869 EVT RegisterVT;
870 unsigned NumIntermediates;
871 NumRegistersForVT[i] =
872 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
873 RegisterVT, this);
874 RegisterTypeForVT[i] = RegisterVT;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000875
Chris Lattnere6f7c262010-08-25 22:49:25 +0000876 EVT NVT = VT.getPow2VectorType();
877 if (NVT == VT) {
878 // Type is already a power of 2. The default action is to split.
879 TransformToType[i] = MVT::Other;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000880 unsigned NumElts = VT.getVectorNumElements();
881 ValueTypeActions.setTypeAction(VT,
882 NumElts > 1 ? TypeSplitVector : TypeScalarizeVector);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000883 } else {
884 TransformToType[i] = NVT;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000885 ValueTypeActions.setTypeAction(VT, TypeWidenVector);
Dan Gohman7f321562007-06-25 16:23:39 +0000886 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000887 }
Evan Cheng46dcb572010-07-19 18:47:01 +0000888
889 // Determine the 'representative' register class for each value type.
890 // An representative register class is the largest (meaning one which is
891 // not a sub-register class / subreg register class) legal register class for
892 // a group of value types. For example, on i386, i8, i16, and i32
893 // representative would be GR32; while on x86_64 it's GR64.
Evan Chengd70f57b2010-07-19 22:15:08 +0000894 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Evan Cheng4f6b4672010-07-21 06:09:07 +0000895 const TargetRegisterClass* RRC;
896 uint8_t Cost;
897 tie(RRC, Cost) = findRepresentativeClass((MVT::SimpleValueType)i);
898 RepRegClassForVT[i] = RRC;
899 RepRegClassCostForVT[i] = Cost;
Evan Chengd70f57b2010-07-19 22:15:08 +0000900 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000901}
Chris Lattnercba82f92005-01-16 07:28:11 +0000902
Evan Cheng72261582005-12-20 06:22:03 +0000903const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
904 return NULL;
905}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000906
Duncan Sands28b77e92011-09-06 19:07:46 +0000907EVT TargetLowering::getSetCCResultType(EVT VT) const {
908 assert(!VT.isVector() && "No default SetCC type for vectors!");
Micah Villmow7d661462012-10-09 16:06:12 +0000909 return getPointerTy(0).SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000910}
911
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000912MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
913 return MVT::i32; // return the default value
914}
915
Dan Gohman7f321562007-06-25 16:23:39 +0000916/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000917/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
918/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
919/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000920///
Dan Gohman7f321562007-06-25 16:23:39 +0000921/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000922/// register. It also returns the VT and quantity of the intermediate values
923/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000924///
Owen Anderson23b9b192009-08-12 00:36:31 +0000925unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000926 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000927 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000928 EVT &RegisterVT) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000929 unsigned NumElts = VT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000930
Chris Lattnere6f7c262010-08-25 22:49:25 +0000931 // If there is a wider vector type with the same element type as this one,
Nadav Rotemdb346162012-04-21 20:08:32 +0000932 // or a promoted vector type that has the same number of elements which
933 // are wider, then we should convert to that legal vector type.
934 // This handles things like <2 x float> -> <4 x float> and
935 // <4 x i1> -> <4 x i32>.
936 LegalizeTypeAction TA = getTypeAction(Context, VT);
937 if (NumElts != 1 && (TA == TypeWidenVector || TA == TypePromoteInteger)) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000938 RegisterVT = getTypeToTransformTo(Context, VT);
939 if (isTypeLegal(RegisterVT)) {
940 IntermediateVT = RegisterVT;
941 NumIntermediates = 1;
942 return 1;
943 }
944 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000945
Chris Lattnere6f7c262010-08-25 22:49:25 +0000946 // Figure out the right, legal destination reg to copy into.
Owen Andersone50ed302009-08-10 22:56:29 +0000947 EVT EltTy = VT.getVectorElementType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000948
Chris Lattnerdc879292006-03-31 00:28:56 +0000949 unsigned NumVectorRegs = 1;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000950
951 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
Nate Begemand73ab882007-11-27 19:28:48 +0000952 // could break down into LHS/RHS like LegalizeDAG does.
953 if (!isPowerOf2_32(NumElts)) {
954 NumVectorRegs = NumElts;
955 NumElts = 1;
956 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000957
Chris Lattnerdc879292006-03-31 00:28:56 +0000958 // Divide the input until we get to a supported size. This will always
959 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000960 while (NumElts > 1 && !isTypeLegal(
961 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000962 NumElts >>= 1;
963 NumVectorRegs <<= 1;
964 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000965
966 NumIntermediates = NumVectorRegs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000967
Owen Anderson23b9b192009-08-12 00:36:31 +0000968 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000969 if (!isTypeLegal(NewVT))
970 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000971 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000972
Owen Anderson23b9b192009-08-12 00:36:31 +0000973 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000974 RegisterVT = DestVT;
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000975 unsigned NewVTSize = NewVT.getSizeInBits();
976
977 // Convert sizes such as i33 to i64.
978 if (!isPowerOf2_32(NewVTSize))
979 NewVTSize = NextPowerOf2(NewVTSize);
980
Chris Lattnere6f7c262010-08-25 22:49:25 +0000981 if (DestVT.bitsLT(NewVT)) // Value is expanded, e.g. i64 -> i16.
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000982 return NumVectorRegs*(NewVTSize/DestVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000983
Chris Lattnere6f7c262010-08-25 22:49:25 +0000984 // Otherwise, promotion or legal types use the same number of registers as
985 // the vector decimated to the appropriate level.
986 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000987}
988
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000989/// Get the EVTs and ArgFlags collections that represent the legalized return
Dan Gohman84023e02010-07-10 09:00:22 +0000990/// type of the given function. This does not require a DAG or a return value,
991/// and is suitable for use before any DAGs for the function are constructed.
992/// TODO: Move this out of TargetLowering.cpp.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000993void llvm::GetReturnInfo(Type* ReturnType, Attributes attr,
Dan Gohman84023e02010-07-10 09:00:22 +0000994 SmallVectorImpl<ISD::OutputArg> &Outs,
Eli Friedman2db0e9e2012-05-25 00:09:29 +0000995 const TargetLowering &TLI) {
Dan Gohman84023e02010-07-10 09:00:22 +0000996 SmallVector<EVT, 4> ValueVTs;
997 ComputeValueVTs(TLI, ReturnType, ValueVTs);
998 unsigned NumValues = ValueVTs.size();
999 if (NumValues == 0) return;
Dan Gohman84023e02010-07-10 09:00:22 +00001000
1001 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1002 EVT VT = ValueVTs[j];
1003 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1004
Bill Wendling67658342012-10-09 07:45:08 +00001005 if (attr.hasAttribute(Attributes::SExt))
Dan Gohman84023e02010-07-10 09:00:22 +00001006 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling67658342012-10-09 07:45:08 +00001007 else if (attr.hasAttribute(Attributes::ZExt))
Dan Gohman84023e02010-07-10 09:00:22 +00001008 ExtendKind = ISD::ZERO_EXTEND;
1009
1010 // FIXME: C calling convention requires the return type to be promoted to
1011 // at least 32-bit. But this is not necessary for non-C calling
1012 // conventions. The frontend should mark functions whose return values
1013 // require promoting with signext or zeroext attributes.
1014 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1015 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
1016 if (VT.bitsLT(MinVT))
1017 VT = MinVT;
1018 }
1019
1020 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
1021 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Dan Gohman84023e02010-07-10 09:00:22 +00001022
1023 // 'inreg' on function refers to return value
1024 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling67658342012-10-09 07:45:08 +00001025 if (attr.hasAttribute(Attributes::InReg))
Dan Gohman84023e02010-07-10 09:00:22 +00001026 Flags.setInReg();
1027
1028 // Propagate extension type if any
Bill Wendling67658342012-10-09 07:45:08 +00001029 if (attr.hasAttribute(Attributes::SExt))
Dan Gohman84023e02010-07-10 09:00:22 +00001030 Flags.setSExt();
Bill Wendling67658342012-10-09 07:45:08 +00001031 else if (attr.hasAttribute(Attributes::ZExt))
Dan Gohman84023e02010-07-10 09:00:22 +00001032 Flags.setZExt();
1033
Bill Wendlinge853d2e2012-09-19 23:35:21 +00001034 for (unsigned i = 0; i < NumParts; ++i)
Dan Gohman84023e02010-07-10 09:00:22 +00001035 Outs.push_back(ISD::OutputArg(Flags, PartVT, /*isFixed=*/true));
Dan Gohman84023e02010-07-10 09:00:22 +00001036 }
1037}
1038
Evan Cheng3ae05432008-01-24 00:22:01 +00001039/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +00001040/// function arguments in the caller parameter area. This is the actual
1041/// alignment, not its logarithm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001042unsigned TargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +00001043 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +00001044}
1045
Chris Lattner071c62f2010-01-25 23:26:13 +00001046/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1047/// current function. The returned value is a member of the
1048/// MachineJumpTableInfo::JTEntryKind enum.
1049unsigned TargetLowering::getJumpTableEncoding() const {
1050 // In non-pic modes, just use the address of a block.
1051 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1052 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001053
Chris Lattner071c62f2010-01-25 23:26:13 +00001054 // In PIC mode, if the target supports a GPRel32 directive, use it.
1055 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
1056 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001057
Chris Lattner071c62f2010-01-25 23:26:13 +00001058 // Otherwise, use a label difference.
1059 return MachineJumpTableInfo::EK_LabelDifference32;
1060}
1061
Dan Gohman475871a2008-07-27 21:46:04 +00001062SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
1063 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +00001064 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka787c3fd2012-04-09 20:32:12 +00001065 unsigned JTEncoding = getJumpTableEncoding();
1066
1067 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
1068 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow7d661462012-10-09 16:06:12 +00001069 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka787c3fd2012-04-09 20:32:12 +00001070
Evan Chengcc415862007-11-09 01:32:10 +00001071 return Table;
1072}
1073
Chris Lattner13e97a22010-01-26 05:30:30 +00001074/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1075/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1076/// MCExpr.
1077const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +00001078TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
1079 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +00001080 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +00001081 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +00001082}
1083
Dan Gohman6520e202008-10-18 02:06:02 +00001084bool
1085TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1086 // Assume that everything is safe in static mode.
1087 if (getTargetMachine().getRelocationModel() == Reloc::Static)
1088 return true;
1089
1090 // In dynamic-no-pic mode, assume that known defined values are safe.
1091 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
1092 GA &&
1093 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +00001094 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +00001095 return true;
1096
1097 // Otherwise assume nothing is safe.
1098 return false;
1099}
1100
Chris Lattnereb8146b2006-02-04 02:13:02 +00001101//===----------------------------------------------------------------------===//
1102// Optimization Methods
1103//===----------------------------------------------------------------------===//
1104
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001105/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman368e18d2006-02-16 21:11:51 +00001106/// specified instruction is a constant integer. If so, check to see if there
1107/// are any bits set in the constant that are not demanded. If so, shrink the
1108/// constant and return true.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001109bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001110 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +00001111 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +00001112
Chris Lattnerec665152006-02-26 23:36:02 +00001113 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +00001114 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001115 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001116 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +00001117 case ISD::AND:
1118 case ISD::OR: {
1119 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
1120 if (!C) return false;
1121
1122 if (Op.getOpcode() == ISD::XOR &&
1123 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
1124 return false;
1125
1126 // if we can expand it to have all bits set, do it
1127 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001128 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +00001129 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
1130 DAG.getConstant(Demanded &
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001131 C->getAPIntValue(),
Bill Wendling36ae6c12009-03-04 00:18:06 +00001132 VT));
1133 return CombineTo(Op, New);
1134 }
1135
Nate Begemande996292006-02-03 22:24:05 +00001136 break;
1137 }
Bill Wendling36ae6c12009-03-04 00:18:06 +00001138 }
1139
Nate Begemande996292006-02-03 22:24:05 +00001140 return false;
1141}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001142
Dan Gohman97121ba2009-04-08 00:15:30 +00001143/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
1144/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
1145/// cast, but it could be generalized for targets with other types of
1146/// implicit widening casts.
1147bool
1148TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
1149 unsigned BitWidth,
1150 const APInt &Demanded,
1151 DebugLoc dl) {
1152 assert(Op.getNumOperands() == 2 &&
1153 "ShrinkDemandedOp only supports binary operators!");
1154 assert(Op.getNode()->getNumValues() == 1 &&
1155 "ShrinkDemandedOp only supports nodes with one result!");
1156
1157 // Don't do this if the node has another user, which may require the
1158 // full value.
1159 if (!Op.getNode()->hasOneUse())
1160 return false;
1161
1162 // Search for the smallest integer type with free casts to and from
1163 // Op's type. For expedience, just check power-of-2 integer types.
1164 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1165 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
1166 if (!isPowerOf2_32(SmallVTBits))
1167 SmallVTBits = NextPowerOf2(SmallVTBits);
1168 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001169 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +00001170 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
1171 TLI.isZExtFree(SmallVT, Op.getValueType())) {
1172 // We found a type with free casts.
1173 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
1174 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
1175 Op.getNode()->getOperand(0)),
1176 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
1177 Op.getNode()->getOperand(1)));
1178 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
1179 return CombineTo(Op, Z);
1180 }
1181 }
1182 return false;
1183}
1184
Nate Begeman368e18d2006-02-16 21:11:51 +00001185/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier8c1ec5a2011-06-11 02:27:46 +00001186/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman368e18d2006-02-16 21:11:51 +00001187/// use this information to simplify Op, create a new simplified DAG node and
1188/// return true, returning the original and new nodes in Old and New. Otherwise,
1189/// analyze the expression and return a mask of KnownOne and KnownZero bits for
1190/// the expression (used to simplify the caller). The KnownZero/One bits may
1191/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +00001192bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001193 const APInt &DemandedMask,
1194 APInt &KnownZero,
1195 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +00001196 TargetLoweringOpt &TLO,
1197 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001198 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +00001199 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001200 "Mask size mismatches value type size!");
1201 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001202 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +00001203
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001204 // Don't know anything.
1205 KnownZero = KnownOne = APInt(BitWidth, 0);
1206
Nate Begeman368e18d2006-02-16 21:11:51 +00001207 // Other users may use these bits.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001208 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001209 if (Depth != 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001210 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman368e18d2006-02-16 21:11:51 +00001211 // simplify things downstream.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001212 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +00001213 return false;
1214 }
1215 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001216 // just set the NewMask to all bits.
1217 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001218 } else if (DemandedMask == 0) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001219 // Not demanding any bits from Op.
1220 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +00001221 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +00001222 return false;
1223 } else if (Depth == 6) { // Limit search depth.
1224 return false;
1225 }
1226
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001227 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001228 switch (Op.getOpcode()) {
1229 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +00001230 // We know all of the bits for a constant!
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001231 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
1232 KnownZero = ~KnownOne;
Chris Lattnerec665152006-02-26 23:36:02 +00001233 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001234 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +00001235 // If the RHS is a constant, check to see if the LHS would be zero without
1236 // using the bits from the RHS. Below, we use knowledge about the RHS to
1237 // simplify the LHS, here we're using information from the LHS to simplify
1238 // the RHS.
1239 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001240 APInt LHSZero, LHSOne;
Dale Johannesen97fd9a52011-01-10 21:53:07 +00001241 // Do not increment Depth here; that can cause an infinite loop.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001242 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattner81cd3552006-02-27 00:36:27 +00001243 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001244 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001245 return TLO.CombineTo(Op, Op.getOperand(0));
1246 // If any of the set bits in the RHS are known zero on the LHS, shrink
1247 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001248 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001249 return true;
1250 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001251
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001252 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001253 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001254 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001255 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001256 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001257 KnownZero2, KnownOne2, TLO, Depth+1))
1258 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001259 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1260
Nate Begeman368e18d2006-02-16 21:11:51 +00001261 // If all of the demanded bits are known one on one side, return the other.
1262 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001263 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001264 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001265 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001266 return TLO.CombineTo(Op, Op.getOperand(1));
1267 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001268 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001269 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1270 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001271 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001272 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001273 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001274 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001275 return true;
1276
Nate Begeman368e18d2006-02-16 21:11:51 +00001277 // Output known-1 bits are only known if set in both the LHS & RHS.
1278 KnownOne &= KnownOne2;
1279 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1280 KnownZero |= KnownZero2;
1281 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001282 case ISD::OR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001283 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001284 KnownOne, TLO, Depth+1))
1285 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001286 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001287 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001288 KnownZero2, KnownOne2, TLO, Depth+1))
1289 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001290 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1291
Nate Begeman368e18d2006-02-16 21:11:51 +00001292 // If all of the demanded bits are known zero on one side, return the other.
1293 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001294 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001295 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001296 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001297 return TLO.CombineTo(Op, Op.getOperand(1));
1298 // If all of the potentially set bits on one side are known to be set on
1299 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001300 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001301 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001302 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001303 return TLO.CombineTo(Op, Op.getOperand(1));
1304 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001305 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001306 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001307 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001308 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001309 return true;
1310
Nate Begeman368e18d2006-02-16 21:11:51 +00001311 // Output known-0 bits are only known if clear in both the LHS & RHS.
1312 KnownZero &= KnownZero2;
1313 // Output known-1 are known to be set if set in either the LHS | RHS.
1314 KnownOne |= KnownOne2;
1315 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001316 case ISD::XOR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001317 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001318 KnownOne, TLO, Depth+1))
1319 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001320 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001321 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001322 KnownOne2, TLO, Depth+1))
1323 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001324 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1325
Nate Begeman368e18d2006-02-16 21:11:51 +00001326 // If all of the demanded bits are known zero on one side, return the other.
1327 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001328 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001329 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001330 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001331 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001332 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001333 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001334 return true;
1335
Chris Lattner3687c1a2006-11-27 21:50:02 +00001336 // If all of the unknown bits are known to be zero on one side or the other
1337 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001338 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001339 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001340 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001341 Op.getOperand(0),
1342 Op.getOperand(1)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001343
Nate Begeman368e18d2006-02-16 21:11:51 +00001344 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1345 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1346 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1347 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001348
Nate Begeman368e18d2006-02-16 21:11:51 +00001349 // If all of the demanded bits on one side are known, and all of the set
1350 // bits on that side are also known to be set on the other side, turn this
1351 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001352 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jonesd16ce172012-04-17 22:23:10 +00001353 // NB: it is okay if more bits are known than are requested
1354 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
1355 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Andersone50ed302009-08-10 22:56:29 +00001356 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001357 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001358 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001359 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001360 }
1361 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001362
Nate Begeman368e18d2006-02-16 21:11:51 +00001363 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001364 // for XOR, we prefer to force bits to 1 if they will make a -1.
1365 // if we can't force bits, try to shrink constant
1366 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1367 APInt Expanded = C->getAPIntValue() | (~NewMask);
1368 // if we can expand it to have all bits set, do it
1369 if (Expanded.isAllOnesValue()) {
1370 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001371 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001372 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001373 TLO.DAG.getConstant(Expanded, VT));
1374 return TLO.CombineTo(Op, New);
1375 }
1376 // if it already has all the bits set, nothing to change
1377 // but don't shrink either!
1378 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1379 return true;
1380 }
1381 }
1382
Nate Begeman368e18d2006-02-16 21:11:51 +00001383 KnownZero = KnownZeroOut;
1384 KnownOne = KnownOneOut;
1385 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001386 case ISD::SELECT:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001387 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001388 KnownOne, TLO, Depth+1))
1389 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001390 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001391 KnownOne2, TLO, Depth+1))
1392 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001393 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1394 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1395
Nate Begeman368e18d2006-02-16 21:11:51 +00001396 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001397 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001398 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001399
Nate Begeman368e18d2006-02-16 21:11:51 +00001400 // Only known if known in both the LHS and RHS.
1401 KnownOne &= KnownOne2;
1402 KnownZero &= KnownZero2;
1403 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001404 case ISD::SELECT_CC:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001405 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001406 KnownOne, TLO, Depth+1))
1407 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001408 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001409 KnownOne2, TLO, Depth+1))
1410 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001411 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1412 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1413
Chris Lattnerec665152006-02-26 23:36:02 +00001414 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001415 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001416 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001417
Chris Lattnerec665152006-02-26 23:36:02 +00001418 // Only known if known in both the LHS and RHS.
1419 KnownOne &= KnownOne2;
1420 KnownZero &= KnownZero2;
1421 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001422 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001423 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001424 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001425 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001426
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001427 // If the shift count is an invalid immediate, don't do anything.
1428 if (ShAmt >= BitWidth)
1429 break;
1430
Chris Lattner895c4ab2007-04-17 21:14:16 +00001431 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1432 // single shift. We can do this if the bottom bits (which are shifted
1433 // out) are never demanded.
1434 if (InOp.getOpcode() == ISD::SRL &&
1435 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001436 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001437 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001438 unsigned Opc = ISD::SHL;
1439 int Diff = ShAmt-C1;
1440 if (Diff < 0) {
1441 Diff = -Diff;
1442 Opc = ISD::SRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001443 }
1444
1445 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001446 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001447 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001448 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001449 InOp.getOperand(0), NewSA));
1450 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001451 }
1452
Dan Gohmana4f4d692010-07-23 18:03:30 +00001453 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001454 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001455 return true;
Dan Gohmana4f4d692010-07-23 18:03:30 +00001456
1457 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
1458 // are not demanded. This will likely allow the anyext to be folded away.
1459 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
1460 SDValue InnerOp = InOp.getNode()->getOperand(0);
1461 EVT InnerVT = InnerOp.getValueType();
Eli Friedman2dd03532011-12-09 01:16:26 +00001462 unsigned InnerBits = InnerVT.getSizeInBits();
1463 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohmana4f4d692010-07-23 18:03:30 +00001464 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001465 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohmancd20c6f2010-07-23 21:08:12 +00001466 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
1467 ShTy = InnerVT;
Dan Gohmana4f4d692010-07-23 18:03:30 +00001468 SDValue NarrowShl =
1469 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohmancd20c6f2010-07-23 21:08:12 +00001470 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohmana4f4d692010-07-23 18:03:30 +00001471 return
1472 TLO.CombineTo(Op,
1473 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
1474 NarrowShl));
1475 }
1476 }
1477
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001478 KnownZero <<= SA->getZExtValue();
1479 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001480 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001481 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001482 }
1483 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001484 case ISD::SRL:
1485 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001486 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001487 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001488 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue InOp = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001490
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001491 // If the shift count is an invalid immediate, don't do anything.
1492 if (ShAmt >= BitWidth)
1493 break;
1494
Chris Lattner895c4ab2007-04-17 21:14:16 +00001495 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1496 // single shift. We can do this if the top bits (which are shifted out)
1497 // are never demanded.
1498 if (InOp.getOpcode() == ISD::SHL &&
1499 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001500 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001501 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001502 unsigned Opc = ISD::SRL;
1503 int Diff = ShAmt-C1;
1504 if (Diff < 0) {
1505 Diff = -Diff;
1506 Opc = ISD::SHL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001507 }
1508
Dan Gohman475871a2008-07-27 21:46:04 +00001509 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001510 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001511 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001512 InOp.getOperand(0), NewSA));
1513 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001514 }
1515
Nate Begeman368e18d2006-02-16 21:11:51 +00001516 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001517 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001518 KnownZero, KnownOne, TLO, Depth+1))
1519 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001520 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001521 KnownZero = KnownZero.lshr(ShAmt);
1522 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001523
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001524 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001525 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001526 }
1527 break;
1528 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001529 // If this is an arithmetic shift right and only the low-bit is set, we can
1530 // always convert this into a logical shr, even if the shift amount is
1531 // variable. The low bit of the shift cannot be an input sign bit unless
1532 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman2dd03532011-12-09 01:16:26 +00001533 if (NewMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +00001534 return TLO.CombineTo(Op,
1535 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
1536 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +00001537
Nate Begeman368e18d2006-02-16 21:11:51 +00001538 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001539 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001540 unsigned ShAmt = SA->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001541
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001542 // If the shift count is an invalid immediate, don't do anything.
1543 if (ShAmt >= BitWidth)
1544 break;
1545
1546 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001547
1548 // If any of the demanded bits are produced by the sign extension, we also
1549 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001550 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1551 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001552 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001553
Chris Lattner1b737132006-05-08 17:22:53 +00001554 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001555 KnownZero, KnownOne, TLO, Depth+1))
1556 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001557 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001558 KnownZero = KnownZero.lshr(ShAmt);
1559 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001560
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001561 // Handle the sign bit, adjusted to where it is now in the mask.
1562 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001563
Nate Begeman368e18d2006-02-16 21:11:51 +00001564 // If the input sign bit is known to be zero, or if none of the top bits
1565 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001566 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001567 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001568 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001569 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001570 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001571 KnownOne |= HighBits;
1572 }
1573 }
1574 break;
1575 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotemcc616562012-01-15 19:27:55 +00001576 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1577
1578 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
1579 // If we only care about the highest bit, don't bother shifting right.
Eli Friedmand49db362012-01-31 01:08:03 +00001580 if (MsbMask == DemandedMask) {
Nadav Rotemcc616562012-01-15 19:27:55 +00001581 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
1582 SDValue InOp = Op.getOperand(0);
Eli Friedmand49db362012-01-31 01:08:03 +00001583
1584 // Compute the correct shift amount type, which must be getShiftAmountTy
1585 // for scalar types after legalization.
1586 EVT ShiftAmtTy = Op.getValueType();
1587 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
1588 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
1589
1590 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
Nadav Rotemcc616562012-01-15 19:27:55 +00001591 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1592 Op.getValueType(), InOp, ShiftAmt));
1593 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001594
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001595 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001596 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001597 APInt NewBits =
1598 APInt::getHighBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +00001599 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001600
Chris Lattnerec665152006-02-26 23:36:02 +00001601 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman1d17d192010-08-02 04:42:25 +00001602 if ((NewBits & NewMask) == 0)
Chris Lattnerec665152006-02-26 23:36:02 +00001603 return TLO.CombineTo(Op, Op.getOperand(0));
1604
Jay Foad40f8f622010-12-07 08:25:19 +00001605 APInt InSignBit =
Nadav Rotemcc616562012-01-15 19:27:55 +00001606 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001607 APInt InputDemandedBits =
1608 APInt::getLowBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +00001609 ExVT.getScalarType().getSizeInBits()) &
Dan Gohmand1996362010-01-09 02:13:55 +00001610 NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001611
Chris Lattnerec665152006-02-26 23:36:02 +00001612 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001613 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001614 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001615
1616 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1617 KnownZero, KnownOne, TLO, Depth+1))
1618 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001619 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman368e18d2006-02-16 21:11:51 +00001620
1621 // If the sign bit of the input is known set or clear, then we know the
1622 // top bits of the result.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001623
Chris Lattnerec665152006-02-26 23:36:02 +00001624 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001625 if (KnownZero.intersects(InSignBit))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001626 return TLO.CombineTo(Op,
Nadav Rotemcc616562012-01-15 19:27:55 +00001627 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001628
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001629 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001630 KnownOne |= NewBits;
1631 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001632 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001633 KnownZero &= ~NewBits;
1634 KnownOne &= ~NewBits;
1635 }
1636 break;
1637 }
Chris Lattnerec665152006-02-26 23:36:02 +00001638 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001639 unsigned OperandBitWidth =
1640 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001641 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001642
Chris Lattnerec665152006-02-26 23:36:02 +00001643 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001644 APInt NewBits =
1645 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1646 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001647 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001648 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +00001649 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001650
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001651 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001652 KnownZero, KnownOne, TLO, Depth+1))
1653 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001654 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +00001655 KnownZero = KnownZero.zext(BitWidth);
1656 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001657 KnownZero |= NewBits;
1658 break;
1659 }
1660 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001661 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001662 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001663 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001664 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001665 APInt NewBits = ~InMask & NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001666
Chris Lattnerec665152006-02-26 23:36:02 +00001667 // If none of the top bits are demanded, convert this into an any_extend.
1668 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001669 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1670 Op.getValueType(),
1671 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001672
Chris Lattnerec665152006-02-26 23:36:02 +00001673 // Since some of the sign extended bits are demanded, we know that the sign
1674 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001675 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001676 InDemandedBits |= InSignBit;
Jay Foad40f8f622010-12-07 08:25:19 +00001677 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001678
1679 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001680 KnownOne, TLO, Depth+1))
1681 return true;
Jay Foad40f8f622010-12-07 08:25:19 +00001682 KnownZero = KnownZero.zext(BitWidth);
1683 KnownOne = KnownOne.zext(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001684
Chris Lattnerec665152006-02-26 23:36:02 +00001685 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001686 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001687 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001688 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +00001689 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001690
Chris Lattnerec665152006-02-26 23:36:02 +00001691 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001692 if (KnownOne.intersects(InSignBit)) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001693 KnownOne |= NewBits;
1694 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +00001695 } else { // Otherwise, top bits aren't known.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001696 assert((KnownOne & NewBits) == 0);
1697 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +00001698 }
1699 break;
1700 }
1701 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001702 unsigned OperandBitWidth =
1703 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001704 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001705 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001706 KnownZero, KnownOne, TLO, Depth+1))
1707 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001708 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +00001709 KnownZero = KnownZero.zext(BitWidth);
1710 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001711 break;
1712 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001713 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001714 // Simplify the input, using demanded bit information, and compute the known
1715 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001716 unsigned OperandBitWidth =
1717 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001718 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001719 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001720 KnownZero, KnownOne, TLO, Depth+1))
1721 return true;
Jay Foad40f8f622010-12-07 08:25:19 +00001722 KnownZero = KnownZero.trunc(BitWidth);
1723 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001724
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001725 // If the input is only used by this truncate, see if we can shrink it based
1726 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001727 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001729 switch (In.getOpcode()) {
1730 default: break;
1731 case ISD::SRL:
1732 // Shrink SRL by a constant if none of the high bits shifted in are
1733 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +00001734 if (TLO.LegalTypes() &&
1735 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1736 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1737 // undesirable.
1738 break;
1739 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1740 if (!ShAmt)
1741 break;
Owen Anderson7adf8622011-04-13 23:22:23 +00001742 SDValue Shift = In.getOperand(1);
1743 if (TLO.LegalTypes()) {
1744 uint64_t ShVal = ShAmt->getZExtValue();
1745 Shift =
1746 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
1747 }
1748
Evan Chenge5b51ac2010-04-17 06:13:15 +00001749 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1750 OperandBitWidth - BitWidth);
Jay Foad40f8f622010-12-07 08:25:19 +00001751 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chenge5b51ac2010-04-17 06:13:15 +00001752
1753 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1754 // None of the shifted in bits are needed. Add a truncate of the
1755 // shift input, then shift it.
1756 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001757 Op.getValueType(),
Evan Chenge5b51ac2010-04-17 06:13:15 +00001758 In.getOperand(0));
1759 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1760 Op.getValueType(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001761 NewTrunc,
Owen Anderson7adf8622011-04-13 23:22:23 +00001762 Shift));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001763 }
1764 break;
1765 }
1766 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001767
1768 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001769 break;
1770 }
Chris Lattnerec665152006-02-26 23:36:02 +00001771 case ISD::AssertZext: {
Owen Anderson7ab15f62011-09-03 00:26:49 +00001772 // AssertZext demands all of the high bits, plus any of the low bits
1773 // demanded by its users.
1774 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1775 APInt InMask = APInt::getLowBitsSet(BitWidth,
1776 VT.getSizeInBits());
1777 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001778 KnownZero, KnownOne, TLO, Depth+1))
1779 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001780 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman400f75c2010-06-03 20:21:33 +00001781
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001782 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001783 break;
1784 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001785 case ISD::BITCAST:
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001786 // If this is an FP->Int bitcast and if the sign bit is the only
1787 // thing demanded, turn this into a FGETSIGN.
Eli Friedmanca072a32011-12-15 02:07:20 +00001788 if (!TLO.LegalOperations() &&
1789 !Op.getValueType().isVector() &&
Eli Friedman0948f0a2011-11-09 22:25:12 +00001790 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem0c3e6782011-06-12 14:56:55 +00001791 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1792 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001793 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1794 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1795 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1796 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001797 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1798 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings090bf192011-06-01 18:32:25 +00001799 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001800 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1801 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings090bf192011-06-01 18:32:25 +00001802 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001803 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsbdce3722011-06-01 14:04:17 +00001804 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings3dfc4b122011-05-19 18:48:20 +00001805 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1806 Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001807 Sign, ShAmt));
1808 }
1809 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001810 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001811 case ISD::ADD:
1812 case ISD::MUL:
1813 case ISD::SUB: {
1814 // Add, Sub, and Mul don't demand any bits in positions beyond that
1815 // of the highest bit demanded of them.
1816 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1817 BitWidth - NewMask.countLeadingZeros());
1818 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1819 KnownOne2, TLO, Depth+1))
1820 return true;
1821 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1822 KnownOne2, TLO, Depth+1))
1823 return true;
1824 // See if the operation should be performed at a smaller bit width.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001825 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001826 return true;
1827 }
1828 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001829 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001830 // Just use ComputeMaskedBits to compute output bits.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001831 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001832 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001833 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001834
Chris Lattnerec665152006-02-26 23:36:02 +00001835 // If we know the value of all of the demanded bits, return this as a
1836 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001837 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001838 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001839
Nate Begeman368e18d2006-02-16 21:11:51 +00001840 return false;
1841}
1842
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001843/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1844/// in Mask are known to be either zero or one and return them in the
Nate Begeman368e18d2006-02-16 21:11:51 +00001845/// KnownZero/KnownOne bitsets.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001846void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001847 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001848 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001849 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001850 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001851 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1852 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1853 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1854 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001855 "Should use MaskedValueIsZero if you don't know whether Op"
1856 " is a target node!");
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001857 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001858}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001859
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001860/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1861/// targets that want to expose additional information about sign bits to the
1862/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001863unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001864 unsigned Depth) const {
1865 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1866 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1867 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1868 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1869 "Should use ComputeNumSignBits if you don't know whether Op"
1870 " is a target node!");
1871 return 1;
1872}
1873
Dan Gohman97d11632009-02-15 23:59:32 +00001874/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1875/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1876/// determine which bit is set.
1877///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001878static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001879 // A left-shift of a constant one will have exactly one bit set, because
1880 // shifting the bit off the end is undefined.
1881 if (Val.getOpcode() == ISD::SHL)
1882 if (ConstantSDNode *C =
1883 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1884 if (C->getAPIntValue() == 1)
1885 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001886
Dan Gohman97d11632009-02-15 23:59:32 +00001887 // Similarly, a right-shift of a constant sign-bit will have exactly
1888 // one bit set.
1889 if (Val.getOpcode() == ISD::SRL)
1890 if (ConstantSDNode *C =
1891 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1892 if (C->getAPIntValue().isSignBit())
1893 return true;
1894
1895 // More could be done here, though the above checks are enough
1896 // to handle some common cases.
1897
1898 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001899 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001900 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001901 APInt KnownZero, KnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001902 DAG.ComputeMaskedBits(Val, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001903 return (KnownZero.countPopulation() == BitWidth - 1) &&
1904 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001905}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001906
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001907/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001908/// and cc. If it is unable to simplify it, return a null SDValue.
1909SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001910TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001911 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001912 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001913 SelectionDAG &DAG = DCI.DAG;
1914
1915 // These setcc operations always fold.
1916 switch (Cond) {
1917 default: break;
1918 case ISD::SETFALSE:
1919 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1920 case ISD::SETTRUE:
1921 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1922 }
1923
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001924 // Ensure that the constant occurs on the RHS, and fold constant
1925 // comparisons.
1926 if (isa<ConstantSDNode>(N0.getNode()))
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001927 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Eric Christopher362fee92011-06-17 20:41:29 +00001928
Gabor Greifba36cb52008-08-28 21:40:38 +00001929 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001930 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001931
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001932 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1933 // equality comparison, then we're just comparing whether X itself is
1934 // zero.
1935 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1936 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1937 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001938 const APInt &ShAmt
1939 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001940 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1941 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1942 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1943 // (srl (ctlz x), 5) == 0 -> X != 0
1944 // (srl (ctlz x), 5) != 1 -> X != 0
1945 Cond = ISD::SETNE;
1946 } else {
1947 // (srl (ctlz x), 5) != 0 -> X == 0
1948 // (srl (ctlz x), 5) == 1 -> X == 0
1949 Cond = ISD::SETEQ;
1950 }
1951 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1952 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1953 Zero, Cond);
1954 }
1955 }
1956
Benjamin Kramerd8228922011-01-17 12:04:57 +00001957 SDValue CTPOP = N0;
1958 // Look through truncs that don't change the value of a ctpop.
1959 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1960 CTPOP = N0.getOperand(0);
1961
1962 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramerc9b6a3e2011-01-17 18:00:28 +00001963 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramerd8228922011-01-17 12:04:57 +00001964 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1965 EVT CTVT = CTPOP.getValueType();
1966 SDValue CTOp = CTPOP.getOperand(0);
1967
1968 // (ctpop x) u< 2 -> (x & x-1) == 0
1969 // (ctpop x) u> 1 -> (x & x-1) != 0
1970 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1971 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1972 DAG.getConstant(1, CTVT));
1973 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1974 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1975 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1976 }
1977
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001978 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramerd8228922011-01-17 12:04:57 +00001979 }
1980
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001981 // (zext x) == C --> x == (trunc C)
1982 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1983 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1984 unsigned MinBits = N0.getValueSizeInBits();
1985 SDValue PreZExt;
1986 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1987 // ZExt
1988 MinBits = N0->getOperand(0).getValueSizeInBits();
1989 PreZExt = N0->getOperand(0);
1990 } else if (N0->getOpcode() == ISD::AND) {
1991 // DAGCombine turns costly ZExts into ANDs
1992 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1993 if ((C->getAPIntValue()+1).isPowerOf2()) {
1994 MinBits = C->getAPIntValue().countTrailingOnes();
1995 PreZExt = N0->getOperand(0);
1996 }
1997 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1998 // ZEXTLOAD
1999 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
2000 MinBits = LN0->getMemoryVT().getSizeInBits();
2001 PreZExt = N0;
2002 }
2003 }
2004
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002005 // Make sure we're not losing bits from the constant.
Benjamin Kramere7cf0622011-04-22 18:47:44 +00002006 if (MinBits < C1.getBitWidth() && MinBits > C1.getActiveBits()) {
2007 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
2008 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
2009 // Will get folded away.
2010 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
2011 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
2012 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
2013 }
2014 }
2015 }
2016
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002017 // If the LHS is '(and load, const)', the RHS is 0,
2018 // the test is for equality or unsigned, and all 1 bits of the const are
2019 // in the same partial word, see if we can shorten the load.
2020 if (DCI.isBeforeLegalize() &&
2021 N0.getOpcode() == ISD::AND && C1 == 0 &&
2022 N0.getNode()->hasOneUse() &&
2023 isa<LoadSDNode>(N0.getOperand(0)) &&
2024 N0.getOperand(0).getNode()->hasOneUse() &&
2025 isa<ConstantSDNode>(N0.getOperand(1))) {
2026 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00002027 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002028 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00002029 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002030 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00002031 unsigned maskWidth = origWidth;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002032 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002033 // 8 bits, but have to be careful...
2034 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
2035 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00002036 const APInt &Mask =
2037 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002038 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00002039 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002040 for (unsigned offset=0; offset<origWidth/width; offset++) {
2041 if ((newMask & Mask) == Mask) {
2042 if (!TD->isLittleEndian())
2043 bestOffset = (origWidth/width - offset - 1) * (width/8);
2044 else
2045 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00002046 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002047 bestWidth = width;
2048 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00002049 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002050 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00002051 }
2052 }
2053 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002054 if (bestWidth) {
Chris Lattnerc0c7fca2011-04-14 04:12:47 +00002055 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002056 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002057 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002058 SDValue Ptr = Lod->getBasePtr();
2059 if (bestOffset != 0)
2060 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
2061 DAG.getConstant(bestOffset, PtrType));
2062 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
2063 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +00002064 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002065 false, false, false, NewAlign);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002066 return DAG.getSetCC(dl, VT,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002067 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00002068 DAG.getConstant(bestMask.trunc(bestWidth),
2069 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002070 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002071 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002072 }
2073 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002074
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002075 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
2076 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
2077 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
2078
2079 // If the comparison constant has bits in the upper part, the
2080 // zero-extended value could never match.
2081 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
2082 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002083 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002084 case ISD::SETUGT:
2085 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002086 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002087 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002088 case ISD::SETULE:
2089 case ISD::SETNE: return DAG.getConstant(1, VT);
2090 case ISD::SETGT:
2091 case ISD::SETGE:
2092 // True if the sign bit of C1 is set.
2093 return DAG.getConstant(C1.isNegative(), VT);
2094 case ISD::SETLT:
2095 case ISD::SETLE:
2096 // True if the sign bit of C1 isn't set.
2097 return DAG.getConstant(C1.isNonNegative(), VT);
2098 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00002099 break;
2100 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002101 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002102
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002103 // Otherwise, we can perform the comparison with the low bits.
2104 switch (Cond) {
2105 case ISD::SETEQ:
2106 case ISD::SETNE:
2107 case ISD::SETUGT:
2108 case ISD::SETUGE:
2109 case ISD::SETULT:
2110 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00002111 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002112 if (DCI.isBeforeLegalizeOps() ||
2113 (isOperationLegal(ISD::SETCC, newVT) &&
2114 getCondCodeAction(Cond, newVT)==Legal))
2115 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Jay Foad40f8f622010-12-07 08:25:19 +00002116 DAG.getConstant(C1.trunc(InSize), newVT),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002117 Cond);
2118 break;
2119 }
2120 default:
2121 break; // todo, be more careful with signed comparisons
2122 }
2123 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00002124 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00002125 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002126 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00002127 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002128 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
2129
Eli Friedmanad78a882010-07-30 06:44:31 +00002130 // If the constant doesn't fit into the number of bits for the source of
2131 // the sign extension, it is impossible for both sides to be equal.
2132 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002133 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002134
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002135 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00002136 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002137 if (Op0Ty == ExtSrcTy) {
2138 ZextOp = N0.getOperand(0);
2139 } else {
2140 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
2141 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
2142 DAG.getConstant(Imm, Op0Ty));
2143 }
2144 if (!DCI.isCalledByLegalizer())
2145 DCI.AddToWorklist(ZextOp.getNode());
2146 // Otherwise, make this a use of a zext.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002147 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002148 DAG.getConstant(C1 & APInt::getLowBitsSet(
2149 ExtDstTyBits,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002150 ExtSrcTyBits),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002151 ExtDstTy),
2152 Cond);
2153 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
2154 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002155 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00002156 if (N0.getOpcode() == ISD::SETCC &&
2157 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00002158 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002159 if (TrueWhenTrue)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002160 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002161 // Invert the condition.
2162 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002163 CC = ISD::getSetCCInverse(CC,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002164 N0.getOperand(0).getValueType().isInteger());
2165 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00002166 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002167
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002168 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002169 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002170 N0.getOperand(0).getOpcode() == ISD::XOR &&
2171 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
2172 isa<ConstantSDNode>(N0.getOperand(1)) &&
2173 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
2174 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
2175 // can only do this if the top bits are known zero.
2176 unsigned BitWidth = N0.getValueSizeInBits();
2177 if (DAG.MaskedValueIsZero(N0,
2178 APInt::getHighBitsSet(BitWidth,
2179 BitWidth-1))) {
2180 // Okay, get the un-inverted input value.
2181 SDValue Val;
2182 if (N0.getOpcode() == ISD::XOR)
2183 Val = N0.getOperand(0);
2184 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002185 assert(N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002186 N0.getOperand(0).getOpcode() == ISD::XOR);
2187 // ((X^1)&1)^1 -> X & 1
2188 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
2189 N0.getOperand(0).getOperand(0),
2190 N0.getOperand(1));
2191 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002192
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002193 return DAG.getSetCC(dl, VT, Val, N1,
2194 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2195 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002196 } else if (N1C->getAPIntValue() == 1 &&
2197 (VT == MVT::i1 ||
Duncan Sands28b77e92011-09-06 19:07:46 +00002198 getBooleanContents(false) == ZeroOrOneBooleanContent)) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00002199 SDValue Op0 = N0;
2200 if (Op0.getOpcode() == ISD::TRUNCATE)
2201 Op0 = Op0.getOperand(0);
2202
2203 if ((Op0.getOpcode() == ISD::XOR) &&
2204 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
2205 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
2206 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
2207 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
2208 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
2209 Cond);
2210 } else if (Op0.getOpcode() == ISD::AND &&
2211 isa<ConstantSDNode>(Op0.getOperand(1)) &&
2212 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
2213 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00002214 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00002215 Op0 = DAG.getNode(ISD::AND, dl, VT,
2216 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
2217 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00002218 else if (Op0.getValueType().bitsLT(VT))
2219 Op0 = DAG.getNode(ISD::AND, dl, VT,
2220 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
2221 DAG.getConstant(1, VT));
2222
Evan Cheng2c755ba2010-02-27 07:36:59 +00002223 return DAG.getSetCC(dl, VT, Op0,
2224 DAG.getConstant(0, Op0.getValueType()),
2225 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2226 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002227 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002228 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002229
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002230 APInt MinVal, MaxVal;
2231 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
2232 if (ISD::isSignedIntSetCC(Cond)) {
2233 MinVal = APInt::getSignedMinValue(OperandBitSize);
2234 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
2235 } else {
2236 MinVal = APInt::getMinValue(OperandBitSize);
2237 MaxVal = APInt::getMaxValue(OperandBitSize);
2238 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002239
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002240 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
2241 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
2242 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
2243 // X >= C0 --> X > (C0-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002244 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002245 DAG.getConstant(C1-1, N1.getValueType()),
2246 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
2247 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002248
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002249 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
2250 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
2251 // X <= C0 --> X < (C0+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002252 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002253 DAG.getConstant(C1+1, N1.getValueType()),
2254 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
2255 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002256
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002257 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
2258 return DAG.getConstant(0, VT); // X < MIN --> false
2259 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
2260 return DAG.getConstant(1, VT); // X >= MIN --> true
2261 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
2262 return DAG.getConstant(0, VT); // X > MAX --> false
2263 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
2264 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00002265
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002266 // Canonicalize setgt X, Min --> setne X, Min
2267 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
2268 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
2269 // Canonicalize setlt X, Max --> setne X, Max
2270 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
2271 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00002272
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002273 // If we have setult X, 1, turn it into seteq X, 0
2274 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002275 return DAG.getSetCC(dl, VT, N0,
2276 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002277 ISD::SETEQ);
2278 // If we have setugt X, Max-1, turn it into seteq X, Max
2279 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002280 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002281 DAG.getConstant(MaxVal, N0.getValueType()),
2282 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00002283
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002284 // If we have "setcc X, C0", check to see if we can shrink the immediate
2285 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00002286
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002287 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002288 if (Cond == ISD::SETUGT &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002289 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002290 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002291 DAG.getConstant(0, N1.getValueType()),
2292 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002293
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002294 // SETULT X, SINTMIN -> SETGT X, -1
2295 if (Cond == ISD::SETULT &&
2296 C1 == APInt::getSignedMinValue(OperandBitSize)) {
2297 SDValue ConstMinusOne =
2298 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
2299 N1.getValueType());
2300 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
2301 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002302
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002303 // Fold bit comparisons when we can.
2304 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00002305 (VT == N0.getValueType() ||
2306 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
2307 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002308 if (ConstantSDNode *AndRHS =
2309 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00002310 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Owen Anderson95771af2011-02-25 21:41:48 +00002311 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002312 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
2313 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00002314 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002315 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2316 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00002317 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002318 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00002319 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002320 // (X & 8) == 8 --> (X & 8) >> 3
2321 // Perform the xform if C1 is a single bit.
2322 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002323 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2324 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
2325 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00002326 }
2327 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002328 }
Evan Cheng70e10d32012-07-17 06:53:39 +00002329
Evan Chengb4d49592012-07-17 07:47:50 +00002330 if (C1.getMinSignedBits() <= 64 &&
2331 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Cheng70e10d32012-07-17 06:53:39 +00002332 // (X & -256) == 256 -> (X >> 8) == 1
2333 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2334 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
2335 if (ConstantSDNode *AndRHS =
2336 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2337 const APInt &AndRHSC = AndRHS->getAPIntValue();
2338 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
2339 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00002340 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Evan Cheng70e10d32012-07-17 06:53:39 +00002341 getPointerTy() : getShiftAmountTy(N0.getValueType());
2342 EVT CmpTy = N0.getValueType();
2343 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
2344 DAG.getConstant(ShiftBits, ShiftTy));
2345 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
2346 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
2347 }
2348 }
Evan Chengf5c05392012-07-17 08:31:11 +00002349 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
2350 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
2351 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
2352 // X < 0x100000000 -> (X >> 32) < 1
2353 // X >= 0x100000000 -> (X >> 32) >= 1
2354 // X <= 0x0ffffffff -> (X >> 32) < 1
2355 // X > 0x0ffffffff -> (X >> 32) >= 1
2356 unsigned ShiftBits;
2357 APInt NewC = C1;
2358 ISD::CondCode NewCond = Cond;
2359 if (AdjOne) {
2360 ShiftBits = C1.countTrailingOnes();
2361 NewC = NewC + 1;
2362 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
2363 } else {
2364 ShiftBits = C1.countTrailingZeros();
2365 }
2366 NewC = NewC.lshr(ShiftBits);
2367 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00002368 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Evan Chengf5c05392012-07-17 08:31:11 +00002369 getPointerTy() : getShiftAmountTy(N0.getValueType());
2370 EVT CmpTy = N0.getValueType();
2371 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
2372 DAG.getConstant(ShiftBits, ShiftTy));
2373 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
2374 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
2375 }
Evan Cheng70e10d32012-07-17 06:53:39 +00002376 }
2377 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002378 }
2379
Gabor Greifba36cb52008-08-28 21:40:38 +00002380 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002381 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002382 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00002383 if (O.getNode()) return O;
2384 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00002385 // If the RHS of an FP comparison is a constant, simplify it away in
2386 // some cases.
2387 if (CFP->getValueAPF().isNaN()) {
2388 // If an operand is known to be a nan, we can fold it.
2389 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002390 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00002391 case 0: // Known false.
2392 return DAG.getConstant(0, VT);
2393 case 1: // Known true.
2394 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00002395 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00002396 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00002397 }
2398 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002399
Chris Lattner63079f02007-12-29 08:37:08 +00002400 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
2401 // constant if knowing that the operand is non-nan is enough. We prefer to
2402 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
2403 // materialize 0.0.
2404 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002405 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00002406
2407 // If the condition is not legal, see if we can find an equivalent one
2408 // which is legal.
2409 if (!isCondCodeLegal(Cond, N0.getValueType())) {
2410 // If the comparison was an awkward floating-point == or != and one of
2411 // the comparison operands is infinity or negative infinity, convert the
2412 // condition to a less-awkward <= or >=.
2413 if (CFP->getValueAPF().isInfinity()) {
2414 if (CFP->getValueAPF().isNegative()) {
2415 if (Cond == ISD::SETOEQ &&
2416 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2417 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2418 if (Cond == ISD::SETUEQ &&
2419 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2420 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2421 if (Cond == ISD::SETUNE &&
2422 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2423 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2424 if (Cond == ISD::SETONE &&
2425 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2426 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2427 } else {
2428 if (Cond == ISD::SETOEQ &&
2429 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2430 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2431 if (Cond == ISD::SETUEQ &&
2432 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2433 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2434 if (Cond == ISD::SETUNE &&
2435 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2436 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2437 if (Cond == ISD::SETONE &&
2438 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2439 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2440 }
2441 }
2442 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002443 }
2444
2445 if (N0 == N1) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00002446 // The sext(setcc()) => setcc() optimization relies on the appropriate
2447 // constant being emitted.
Nadav Roteme7576402012-09-06 11:13:55 +00002448 uint64_t EqVal = 0;
Duncan Sandse7de3b22012-07-05 09:32:46 +00002449 switch (getBooleanContents(N0.getValueType().isVector())) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00002450 case UndefinedBooleanContent:
2451 case ZeroOrOneBooleanContent:
2452 EqVal = ISD::isTrueWhenEqual(Cond);
2453 break;
2454 case ZeroOrNegativeOneBooleanContent:
2455 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
2456 break;
2457 }
2458
Evan Chengfa1eb272007-02-08 22:13:59 +00002459 // We can always fold X == X for integer setcc's.
Chad Rosier9dbb0182012-04-03 20:11:24 +00002460 if (N0.getValueType().isInteger()) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00002461 return DAG.getConstant(EqVal, VT);
Chad Rosier9dbb0182012-04-03 20:11:24 +00002462 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002463 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2464 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sandse7de3b22012-07-05 09:32:46 +00002465 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002466 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sandse7de3b22012-07-05 09:32:46 +00002467 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002468 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2469 // if it is not already.
2470 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmow8c574be2012-07-31 18:07:43 +00002471 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
2472 getCondCodeAction(NewCond, N0.getValueType()) == Legal))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002473 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002474 }
2475
2476 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002477 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002478 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2479 N0.getOpcode() == ISD::XOR) {
2480 // Simplify (X+Y) == (X+Z) --> Y == Z
2481 if (N0.getOpcode() == N1.getOpcode()) {
2482 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002483 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002484 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002485 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002486 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2487 // If X op Y == Y op X, try other combinations.
2488 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002489 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002490 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002491 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002492 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002493 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002494 }
2495 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002496
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00002497 // If RHS is a legal immediate value for a compare instruction, we need
2498 // to be careful about increasing register pressure needlessly.
2499 bool LegalRHSImm = false;
2500
Evan Chengfa1eb272007-02-08 22:13:59 +00002501 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2502 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2503 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002504 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002505 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002506 DAG.getConstant(RHSC->getAPIntValue()-
2507 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002508 N0.getValueType()), Cond);
2509 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002510
Sylvestre Ledru94c22712012-09-27 10:14:43 +00002511 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Chengfa1eb272007-02-08 22:13:59 +00002512 if (N0.getOpcode() == ISD::XOR)
2513 // If we know that all of the inverted bits are zero, don't bother
2514 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002515 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2516 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002517 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002518 DAG.getConstant(LHSR->getAPIntValue() ^
2519 RHSC->getAPIntValue(),
2520 N0.getValueType()),
2521 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002522 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002523
Evan Chengfa1eb272007-02-08 22:13:59 +00002524 // Turn (C1-X) == C2 --> X == C1-C2
2525 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002526 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002527 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002528 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002529 DAG.getConstant(SUBC->getAPIntValue() -
2530 RHSC->getAPIntValue(),
2531 N0.getValueType()),
2532 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002533 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002534 }
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00002535
2536 // Could RHSC fold directly into a compare?
2537 if (RHSC->getValueType(0).getSizeInBits() <= 64)
2538 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Chengfa1eb272007-02-08 22:13:59 +00002539 }
2540
2541 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00002542 // Don't do this if X is an immediate that can fold into a cmp
2543 // instruction and X+Z has other uses. It could be an induction variable
2544 // chain, and the transform would increase register pressure.
2545 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
2546 if (N0.getOperand(0) == N1)
2547 return DAG.getSetCC(dl, VT, N0.getOperand(1),
2548 DAG.getConstant(0, N0.getValueType()), Cond);
2549 if (N0.getOperand(1) == N1) {
2550 if (DAG.isCommutativeBinOp(N0.getOpcode()))
2551 return DAG.getSetCC(dl, VT, N0.getOperand(0),
2552 DAG.getConstant(0, N0.getValueType()), Cond);
2553 else if (N0.getNode()->hasOneUse()) {
2554 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2555 // (Z-X) == X --> Z == X<<1
2556 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Anderson95771af2011-02-25 21:41:48 +00002557 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00002558 if (!DCI.isCalledByLegalizer())
2559 DCI.AddToWorklist(SH.getNode());
2560 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
2561 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002562 }
2563 }
2564 }
2565
2566 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2567 N1.getOpcode() == ISD::XOR) {
2568 // Simplify X == (X+Z) --> Z == 0
2569 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002570 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002571 DAG.getConstant(0, N1.getValueType()), Cond);
2572 } else if (N1.getOperand(1) == N0) {
2573 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002574 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002575 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002576 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002577 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2578 // X == (Z-X) --> X<<1 == Z
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002579 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Anderson95771af2011-02-25 21:41:48 +00002580 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Chengfa1eb272007-02-08 22:13:59 +00002581 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002582 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002583 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002584 }
2585 }
2586 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002587
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002588 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002589 // Note that where y is variable and is known to have at most
2590 // one bit set (for example, if it is z&1) we cannot do this;
2591 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002592 if (N0.getOpcode() == ISD::AND)
2593 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002594 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002595 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2596 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002597 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002598 }
2599 }
2600 if (N1.getOpcode() == ISD::AND)
2601 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002602 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002603 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2604 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002605 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002606 }
2607 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002608 }
2609
2610 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002611 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002612 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002613 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002614 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002615 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002616 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2617 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002618 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002619 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002620 break;
2621 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002622 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002623 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002624 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2625 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002626 Temp = DAG.getNOT(dl, N0, MVT::i1);
2627 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002628 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002629 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002630 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002631 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2632 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002633 Temp = DAG.getNOT(dl, N1, MVT::i1);
2634 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002635 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002636 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002637 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002638 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2639 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002640 Temp = DAG.getNOT(dl, N0, MVT::i1);
2641 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002642 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002643 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002644 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002645 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2646 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002647 Temp = DAG.getNOT(dl, N1, MVT::i1);
2648 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002649 break;
2650 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002651 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002652 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002653 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002654 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002655 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002656 }
2657 return N0;
2658 }
2659
2660 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002661 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002662}
2663
Evan Chengad4196b2008-05-12 19:56:52 +00002664/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2665/// node is a GlobalAddress + offset.
Chris Lattner0a9481f2011-02-13 22:25:43 +00002666bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Chengad4196b2008-05-12 19:56:52 +00002667 int64_t &Offset) const {
2668 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002669 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2670 GA = GASD->getGlobal();
2671 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002672 return true;
2673 }
2674
2675 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002676 SDValue N1 = N->getOperand(0);
2677 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002678 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002679 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2680 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002681 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002682 return true;
2683 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002684 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002685 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2686 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002687 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002688 return true;
2689 }
2690 }
2691 }
Owen Anderson95771af2011-02-25 21:41:48 +00002692
Evan Chengad4196b2008-05-12 19:56:52 +00002693 return false;
2694}
2695
2696
Dan Gohman475871a2008-07-27 21:46:04 +00002697SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002698PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2699 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002700 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002701}
2702
Chris Lattnereb8146b2006-02-04 02:13:02 +00002703//===----------------------------------------------------------------------===//
2704// Inline Assembler Implementation Methods
2705//===----------------------------------------------------------------------===//
2706
Chris Lattner4376fea2008-04-27 00:09:47 +00002707
Chris Lattnereb8146b2006-02-04 02:13:02 +00002708TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002709TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattner4234f572007-03-25 02:14:49 +00002710 if (Constraint.size() == 1) {
2711 switch (Constraint[0]) {
2712 default: break;
2713 case 'r': return C_RegisterClass;
2714 case 'm': // memory
2715 case 'o': // offsetable
2716 case 'V': // not offsetable
2717 return C_Memory;
2718 case 'i': // Simple Integer or Relocatable Constant
2719 case 'n': // Simple Integer
John Thompson67aff162010-09-21 22:04:54 +00002720 case 'E': // Floating Point Constant
2721 case 'F': // Floating Point Constant
Chris Lattner4234f572007-03-25 02:14:49 +00002722 case 's': // Relocatable Constant
John Thompson67aff162010-09-21 22:04:54 +00002723 case 'p': // Address.
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002724 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002725 case 'I': // Target registers.
2726 case 'J':
2727 case 'K':
2728 case 'L':
2729 case 'M':
2730 case 'N':
2731 case 'O':
2732 case 'P':
John Thompson67aff162010-09-21 22:04:54 +00002733 case '<':
2734 case '>':
Chris Lattner4234f572007-03-25 02:14:49 +00002735 return C_Other;
2736 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002737 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002738
2739 if (Constraint.size() > 1 && Constraint[0] == '{' &&
Chris Lattner065421f2007-03-25 02:18:14 +00002740 Constraint[Constraint.size()-1] == '}')
2741 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002742 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002743}
2744
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002745/// LowerXConstraint - try to replace an X constraint, which matches anything,
2746/// with another that has more specific requirements based on the type of the
2747/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002748const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002749 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002750 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002751 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002752 return "f"; // works for many targets
2753 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002754}
2755
Chris Lattner48884cd2007-08-25 00:47:38 +00002756/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2757/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002758void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00002759 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00002760 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002761 SelectionDAG &DAG) const {
Eric Christopher362fee92011-06-17 20:41:29 +00002762
Eric Christopher100c8332011-06-02 23:16:42 +00002763 if (Constraint.length() > 1) return;
Eric Christopher362fee92011-06-17 20:41:29 +00002764
Eric Christopher100c8332011-06-02 23:16:42 +00002765 char ConstraintLetter = Constraint[0];
Chris Lattnereb8146b2006-02-04 02:13:02 +00002766 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002767 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002768 case 'X': // Allows any operand; labels (basic block) use this.
2769 if (Op.getOpcode() == ISD::BasicBlock) {
2770 Ops.push_back(Op);
2771 return;
2772 }
2773 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002774 case 'i': // Simple Integer or Relocatable Constant
2775 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002776 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002777 // These operands are interested in values of the form (GV+C), where C may
2778 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2779 // is possible and fine if either GV or C are missing.
2780 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2781 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002782
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002783 // If we have "(add GV, C)", pull out GV/C
2784 if (Op.getOpcode() == ISD::ADD) {
2785 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2786 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2787 if (C == 0 || GA == 0) {
2788 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2789 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2790 }
2791 if (C == 0 || GA == 0)
2792 C = 0, GA = 0;
2793 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002794
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002795 // If we find a valid operand, map to the TargetXXX version so that the
2796 // value itself doesn't get selected.
2797 if (GA) { // Either &GV or &GV+C
2798 if (ConstraintLetter != 'n') {
2799 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002800 if (C) Offs += C->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002801 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Devang Patel07538ad2010-07-15 18:45:27 +00002802 C ? C->getDebugLoc() : DebugLoc(),
Chris Lattner48884cd2007-08-25 00:47:38 +00002803 Op.getValueType(), Offs));
2804 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002805 }
2806 }
2807 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002808 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002809 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002810 // gcc prints these as sign extended. Sign extend value to 64 bits
2811 // now; without this it would get ZExt'd later in
2812 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2813 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002814 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002815 return;
2816 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002817 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002818 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002819 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002820 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002821}
2822
Chris Lattner1efa40f2006-02-22 00:56:39 +00002823std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002824getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002825 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002826 if (Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002827 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00002828 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2829
2830 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002831 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002832
2833 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002834 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2835 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002836 E = RI->regclass_end(); RCI != E; ++RCI) {
2837 const TargetRegisterClass *RC = *RCI;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002838
2839 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002840 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen22e8a362011-10-12 01:24:51 +00002841 if (!isLegalRC(RC))
2842 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002843
2844 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002845 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002846 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002847 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002848 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002849 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002850
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002851 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Chris Lattner4ccb0702006-01-26 20:37:03 +00002852}
Evan Cheng30b37b52006-03-13 23:18:16 +00002853
2854//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002855// Constraint Selection.
2856
Chris Lattner6bdcda32008-10-17 16:47:46 +00002857/// isMatchingInputConstraint - Return true of this is an input operand that is
2858/// a matching constraint like "4".
2859bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002860 assert(!ConstraintCode.empty() && "No known constraint!");
2861 return isdigit(ConstraintCode[0]);
2862}
2863
2864/// getMatchedOperand - If this is an input matching constraint, this method
2865/// returns the output operand it matches.
2866unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2867 assert(!ConstraintCode.empty() && "No known constraint!");
2868 return atoi(ConstraintCode.c_str());
2869}
2870
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002871
John Thompsoneac6e1d2010-09-13 18:15:37 +00002872/// ParseConstraints - Split up the constraint string from the inline
2873/// assembly value into the specific constraints and their prefixes,
2874/// and also tie in the associated operand values.
2875/// If this returns an empty vector, and if the constraint string itself
2876/// isn't empty, there was an error parsing.
John Thompson44ab89e2010-10-29 17:29:13 +00002877TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002878 ImmutableCallSite CS) const {
2879 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00002880 AsmOperandInfoVector ConstraintOperands;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002881 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompson67aff162010-09-21 22:04:54 +00002882 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002883
2884 // Do a prepass over the constraints, canonicalizing them, and building up the
2885 // ConstraintOperands list.
John Thompson44ab89e2010-10-29 17:29:13 +00002886 InlineAsm::ConstraintInfoVector
John Thompsoneac6e1d2010-09-13 18:15:37 +00002887 ConstraintInfos = IA->ParseConstraints();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002888
John Thompsoneac6e1d2010-09-13 18:15:37 +00002889 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2890 unsigned ResNo = 0; // ResNo - The result number of the next output.
2891
2892 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
2893 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
2894 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2895
John Thompson67aff162010-09-21 22:04:54 +00002896 // Update multiple alternative constraint count.
2897 if (OpInfo.multipleAlternatives.size() > maCount)
2898 maCount = OpInfo.multipleAlternatives.size();
2899
John Thompson44ab89e2010-10-29 17:29:13 +00002900 OpInfo.ConstraintVT = MVT::Other;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002901
2902 // Compute the value type for each operand.
2903 switch (OpInfo.Type) {
2904 case InlineAsm::isOutput:
2905 // Indirect outputs just consume an argument.
2906 if (OpInfo.isIndirect) {
2907 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2908 break;
2909 }
2910
2911 // The return value of the call is this value. As such, there is no
2912 // corresponding argument.
2913 assert(!CS.getType()->isVoidTy() &&
2914 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002915 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
John Thompson44ab89e2010-10-29 17:29:13 +00002916 OpInfo.ConstraintVT = getValueType(STy->getElementType(ResNo));
John Thompsoneac6e1d2010-09-13 18:15:37 +00002917 } else {
2918 assert(ResNo == 0 && "Asm only has one result!");
John Thompson44ab89e2010-10-29 17:29:13 +00002919 OpInfo.ConstraintVT = getValueType(CS.getType());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002920 }
2921 ++ResNo;
2922 break;
2923 case InlineAsm::isInput:
2924 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2925 break;
2926 case InlineAsm::isClobber:
2927 // Nothing to do.
2928 break;
2929 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002930
John Thompson44ab89e2010-10-29 17:29:13 +00002931 if (OpInfo.CallOperandVal) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002932 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002933 if (OpInfo.isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002934 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002935 if (!PtrTy)
2936 report_fatal_error("Indirect operand for inline asm not a pointer!");
2937 OpTy = PtrTy->getElementType();
2938 }
Eric Christopher362fee92011-06-17 20:41:29 +00002939
Eric Christophercef81b72011-05-09 20:04:43 +00002940 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002941 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00002942 if (STy->getNumElements() == 1)
2943 OpTy = STy->getElementType(0);
2944
John Thompson44ab89e2010-10-29 17:29:13 +00002945 // If OpTy is not a single value, it may be a struct/union that we
2946 // can tile with integers.
2947 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
2948 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
2949 switch (BitSize) {
2950 default: break;
2951 case 1:
2952 case 8:
2953 case 16:
2954 case 32:
2955 case 64:
2956 case 128:
Dale Johannesen71365d32010-11-09 01:15:07 +00002957 OpInfo.ConstraintVT =
2958 EVT::getEVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompson44ab89e2010-10-29 17:29:13 +00002959 break;
2960 }
Micah Villmow7d661462012-10-09 16:06:12 +00002961 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
2962 OpInfo.ConstraintVT = MVT::getIntegerVT(
2963 8*TD->getPointerSize(PT->getAddressSpace()));
John Thompson44ab89e2010-10-29 17:29:13 +00002964 } else {
2965 OpInfo.ConstraintVT = EVT::getEVT(OpTy, true);
2966 }
2967 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002968 }
2969
2970 // If we have multiple alternative constraints, select the best alternative.
2971 if (ConstraintInfos.size()) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002972 if (maCount) {
2973 unsigned bestMAIndex = 0;
2974 int bestWeight = -1;
2975 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2976 int weight = -1;
2977 unsigned maIndex;
2978 // Compute the sums of the weights for each alternative, keeping track
2979 // of the best (highest weight) one so far.
2980 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2981 int weightSum = 0;
2982 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2983 cIndex != eIndex; ++cIndex) {
2984 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2985 if (OpInfo.Type == InlineAsm::isClobber)
2986 continue;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002987
John Thompson44ab89e2010-10-29 17:29:13 +00002988 // If this is an output operand with a matching input operand,
2989 // look up the matching input. If their types mismatch, e.g. one
2990 // is an integer, the other is floating point, or their sizes are
2991 // different, flag it as an maCantMatch.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002992 if (OpInfo.hasMatchingInput()) {
2993 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsoneac6e1d2010-09-13 18:15:37 +00002994 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2995 if ((OpInfo.ConstraintVT.isInteger() !=
2996 Input.ConstraintVT.isInteger()) ||
2997 (OpInfo.ConstraintVT.getSizeInBits() !=
2998 Input.ConstraintVT.getSizeInBits())) {
2999 weightSum = -1; // Can't match.
3000 break;
3001 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00003002 }
3003 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00003004 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
3005 if (weight == -1) {
3006 weightSum = -1;
3007 break;
3008 }
3009 weightSum += weight;
3010 }
3011 // Update best.
3012 if (weightSum > bestWeight) {
3013 bestWeight = weightSum;
3014 bestMAIndex = maIndex;
3015 }
3016 }
3017
3018 // Now select chosen alternative in each constraint.
3019 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
3020 cIndex != eIndex; ++cIndex) {
3021 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
3022 if (cInfo.Type == InlineAsm::isClobber)
3023 continue;
3024 cInfo.selectAlternative(bestMAIndex);
3025 }
3026 }
3027 }
3028
3029 // Check and hook up tied operands, choose constraint code to use.
3030 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
3031 cIndex != eIndex; ++cIndex) {
3032 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003033
John Thompsoneac6e1d2010-09-13 18:15:37 +00003034 // If this is an output operand with a matching input operand, look up the
3035 // matching input. If their types mismatch, e.g. one is an integer, the
3036 // other is floating point, or their sizes are different, flag it as an
3037 // error.
3038 if (OpInfo.hasMatchingInput()) {
3039 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson44ab89e2010-10-29 17:29:13 +00003040
John Thompsoneac6e1d2010-09-13 18:15:37 +00003041 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00003042 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
3043 getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3044 OpInfo.ConstraintVT);
3045 std::pair<unsigned, const TargetRegisterClass*> InputRC =
3046 getRegForInlineAsmConstraint(Input.ConstraintCode,
3047 Input.ConstraintVT);
John Thompsoneac6e1d2010-09-13 18:15:37 +00003048 if ((OpInfo.ConstraintVT.isInteger() !=
3049 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00003050 (MatchRC.second != InputRC.second)) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00003051 report_fatal_error("Unsupported asm: input constraint"
3052 " with a matching output constraint of"
3053 " incompatible type!");
3054 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00003055 }
John Thompson44ab89e2010-10-29 17:29:13 +00003056
John Thompsoneac6e1d2010-09-13 18:15:37 +00003057 }
3058 }
3059
3060 return ConstraintOperands;
3061}
3062
Chris Lattner58f15c42008-10-17 16:21:11 +00003063
Chris Lattner4376fea2008-04-27 00:09:47 +00003064/// getConstraintGenerality - Return an integer indicating how general CT
3065/// is.
3066static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
3067 switch (CT) {
Chris Lattner4376fea2008-04-27 00:09:47 +00003068 case TargetLowering::C_Other:
3069 case TargetLowering::C_Unknown:
3070 return 0;
3071 case TargetLowering::C_Register:
3072 return 1;
3073 case TargetLowering::C_RegisterClass:
3074 return 2;
3075 case TargetLowering::C_Memory:
3076 return 3;
3077 }
Chandler Carruth732f05c2012-01-10 18:08:01 +00003078 llvm_unreachable("Invalid constraint type");
Chris Lattner4376fea2008-04-27 00:09:47 +00003079}
3080
John Thompson44ab89e2010-10-29 17:29:13 +00003081/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003082/// This object must already have been set up with the operand type
3083/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00003084TargetLowering::ConstraintWeight
3085 TargetLowering::getMultipleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00003086 AsmOperandInfo &info, int maIndex) const {
John Thompson44ab89e2010-10-29 17:29:13 +00003087 InlineAsm::ConstraintCodeVector *rCodes;
John Thompson67aff162010-09-21 22:04:54 +00003088 if (maIndex >= (int)info.multipleAlternatives.size())
3089 rCodes = &info.Codes;
3090 else
3091 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompson44ab89e2010-10-29 17:29:13 +00003092 ConstraintWeight BestWeight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003093
3094 // Loop over the options, keeping track of the most general one.
John Thompson67aff162010-09-21 22:04:54 +00003095 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompson44ab89e2010-10-29 17:29:13 +00003096 ConstraintWeight weight =
3097 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompsoneac6e1d2010-09-13 18:15:37 +00003098 if (weight > BestWeight)
3099 BestWeight = weight;
3100 }
3101
3102 return BestWeight;
3103}
3104
John Thompson44ab89e2010-10-29 17:29:13 +00003105/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003106/// This object must already have been set up with the operand type
3107/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00003108TargetLowering::ConstraintWeight
3109 TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00003110 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +00003111 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003112 Value *CallOperandVal = info.CallOperandVal;
3113 // If we don't have a value, we can't do a match,
3114 // but allow it at the lowest weight.
3115 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +00003116 return CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003117 // Look at the constraint type.
3118 switch (*constraint) {
3119 case 'i': // immediate integer.
3120 case 'n': // immediate integer with a known value.
John Thompson44ab89e2010-10-29 17:29:13 +00003121 if (isa<ConstantInt>(CallOperandVal))
3122 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003123 break;
3124 case 's': // non-explicit intregal immediate.
John Thompson44ab89e2010-10-29 17:29:13 +00003125 if (isa<GlobalValue>(CallOperandVal))
3126 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003127 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003128 case 'E': // immediate float if host format.
3129 case 'F': // immediate float.
3130 if (isa<ConstantFP>(CallOperandVal))
3131 weight = CW_Constant;
3132 break;
3133 case '<': // memory operand with autodecrement.
3134 case '>': // memory operand with autoincrement.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003135 case 'm': // memory operand.
3136 case 'o': // offsettable memory operand
3137 case 'V': // non-offsettable memory operand
John Thompson44ab89e2010-10-29 17:29:13 +00003138 weight = CW_Memory;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003139 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003140 case 'r': // general register.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003141 case 'g': // general register, memory operand or immediate integer.
John Thompson44ab89e2010-10-29 17:29:13 +00003142 // note: Clang converts "g" to "imr".
3143 if (CallOperandVal->getType()->isIntegerTy())
3144 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003145 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003146 case 'X': // any operand.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003147 default:
John Thompson44ab89e2010-10-29 17:29:13 +00003148 weight = CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003149 break;
3150 }
3151 return weight;
3152}
3153
Chris Lattner4376fea2008-04-27 00:09:47 +00003154/// ChooseConstraint - If there are multiple different constraints that we
3155/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00003156/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00003157/// Other -> immediates and magic values
3158/// Register -> one specific register
3159/// RegisterClass -> a group of regs
3160/// Memory -> memory
3161/// Ideally, we would pick the most specific constraint possible: if we have
3162/// something that fits into a register, we would pick it. The problem here
3163/// is that if we have something that could either be in a register or in
3164/// memory that use of the register could cause selection of *other*
3165/// operands to fail: they might only succeed if we pick memory. Because of
3166/// this the heuristic we use is:
3167///
3168/// 1) If there is an 'other' constraint, and if the operand is valid for
3169/// that constraint, use it. This makes us take advantage of 'i'
3170/// constraints when available.
3171/// 2) Otherwise, pick the most general constraint present. This prefers
3172/// 'm' over 'r', for example.
3173///
3174static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesen1784d162010-06-25 21:55:36 +00003175 const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00003176 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00003177 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
3178 unsigned BestIdx = 0;
3179 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
3180 int BestGenerality = -1;
Dale Johannesena5989f82010-06-28 22:09:45 +00003181
Chris Lattner4376fea2008-04-27 00:09:47 +00003182 // Loop over the options, keeping track of the most general one.
3183 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
3184 TargetLowering::ConstraintType CType =
3185 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesena5989f82010-06-28 22:09:45 +00003186
Chris Lattner5a096902008-04-27 00:37:18 +00003187 // If this is an 'other' constraint, see if the operand is valid for it.
3188 // For example, on X86 we might have an 'rI' constraint. If the operand
3189 // is an integer in the range [0..31] we want to use I (saving a load
3190 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00003191 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00003192 assert(OpInfo.Codes[i].size() == 1 &&
3193 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00003194 std::vector<SDValue> ResultOps;
Eric Christopher100c8332011-06-02 23:16:42 +00003195 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner5a096902008-04-27 00:37:18 +00003196 ResultOps, *DAG);
3197 if (!ResultOps.empty()) {
3198 BestType = CType;
3199 BestIdx = i;
3200 break;
3201 }
3202 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003203
Dale Johannesena5989f82010-06-28 22:09:45 +00003204 // Things with matching constraints can only be registers, per gcc
3205 // documentation. This mainly affects "g" constraints.
3206 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
3207 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003208
Chris Lattner4376fea2008-04-27 00:09:47 +00003209 // This constraint letter is more general than the previous one, use it.
3210 int Generality = getConstraintGenerality(CType);
3211 if (Generality > BestGenerality) {
3212 BestType = CType;
3213 BestIdx = i;
3214 BestGenerality = Generality;
3215 }
3216 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003217
Chris Lattner4376fea2008-04-27 00:09:47 +00003218 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
3219 OpInfo.ConstraintType = BestType;
3220}
3221
3222/// ComputeConstraintToUse - Determines the constraint code and constraint
3223/// type to use for the specific AsmOperandInfo, setting
3224/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00003225void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003226 SDValue Op,
Chris Lattner5a096902008-04-27 00:37:18 +00003227 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00003228 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003229
Chris Lattner4376fea2008-04-27 00:09:47 +00003230 // Single-letter constraints ('r') are very common.
3231 if (OpInfo.Codes.size() == 1) {
3232 OpInfo.ConstraintCode = OpInfo.Codes[0];
3233 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
3234 } else {
Dale Johannesen1784d162010-06-25 21:55:36 +00003235 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00003236 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003237
Chris Lattner4376fea2008-04-27 00:09:47 +00003238 // 'X' matches anything.
3239 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
3240 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003241 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00003242 // the result, which is not what we want to look at; leave them alone.
3243 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003244 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
3245 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00003246 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003247 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003248
Chris Lattner4376fea2008-04-27 00:09:47 +00003249 // Otherwise, try to resolve it to something we know about by looking at
3250 // the actual operand type.
3251 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
3252 OpInfo.ConstraintCode = Repl;
3253 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
3254 }
3255 }
3256}
3257
3258//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00003259// Loop Strength Reduction hooks
3260//===----------------------------------------------------------------------===//
3261
Chris Lattner1436bb62007-03-30 23:14:50 +00003262/// isLegalAddressingMode - Return true if the addressing mode represented
3263/// by AM is legal for this target, for a load/store of the specified type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003264bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003265 Type *Ty) const {
Chris Lattner1436bb62007-03-30 23:14:50 +00003266 // The default implementation of this implements a conservative RISCy, r+r and
3267 // r+i addr mode.
3268
3269 // Allows a sign-extended 16-bit immediate field.
3270 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3271 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003272
Chris Lattner1436bb62007-03-30 23:14:50 +00003273 // No global is ever allowed as a base.
3274 if (AM.BaseGV)
3275 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003276
3277 // Only support r+r,
Chris Lattner1436bb62007-03-30 23:14:50 +00003278 switch (AM.Scale) {
3279 case 0: // "r+i" or just "i", depending on HasBaseReg.
3280 break;
3281 case 1:
3282 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3283 return false;
3284 // Otherwise we have r+r or r+i.
3285 break;
3286 case 2:
3287 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3288 return false;
3289 // Allow 2*r as r+r.
3290 break;
3291 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003292
Chris Lattner1436bb62007-03-30 23:14:50 +00003293 return true;
3294}
3295
Benjamin Kramer9c640302011-07-08 10:31:30 +00003296/// BuildExactDiv - Given an exact SDIV by a constant, create a multiplication
3297/// with the multiplicative inverse of the constant.
3298SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, DebugLoc dl,
3299 SelectionDAG &DAG) const {
3300 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
3301 APInt d = C->getAPIntValue();
3302 assert(d != 0 && "Division by zero!");
3303
3304 // Shift the value upfront if it is even, so the LSB is one.
3305 unsigned ShAmt = d.countTrailingZeros();
3306 if (ShAmt) {
3307 // TODO: For UDIV use SRL instead of SRA.
3308 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
3309 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt);
3310 d = d.ashr(ShAmt);
3311 }
3312
3313 // Calculate the multiplicative inverse, using Newton's method.
3314 APInt t, xn = d;
3315 while ((t = d*xn) != 1)
3316 xn *= APInt(d.getBitWidth(), 2) - t;
3317
3318 Op2 = DAG.getConstant(xn, Op1.getValueType());
3319 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
3320}
3321
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003322/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
3323/// return a DAG expression to select that will generate the same value by
3324/// multiplying by a magic number. See:
3325/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00003326SDValue TargetLowering::
3327BuildSDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
3328 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003329 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003330 DebugLoc dl= N->getDebugLoc();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003331
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003332 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003333 // FIXME: We should be more aggressive here.
3334 if (!isTypeLegal(VT))
3335 return SDValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003336
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003337 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00003338 APInt::ms magics = d.magic();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003339
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003340 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003341 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00003342 SDValue Q;
Richard Osborne19a4daf2011-11-07 17:09:05 +00003343 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
3344 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003345 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00003346 DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00003347 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
3348 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003349 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00003350 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00003351 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00003352 else
Dan Gohman475871a2008-07-27 21:46:04 +00003353 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003354 // If d > 0 and m < 0, add the numerator
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003355 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003356 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003357 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003358 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003359 }
3360 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003361 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003362 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003363 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003364 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003365 }
3366 // Shift right algebraic if shift value is nonzero
3367 if (magics.s > 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003368 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00003369 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003370 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003371 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003372 }
3373 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00003374 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003375 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Owen Anderson95771af2011-02-25 21:41:48 +00003376 getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003377 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003378 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003379 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003380}
3381
3382/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
3383/// return a DAG expression to select that will generate the same value by
3384/// multiplying by a magic number. See:
3385/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00003386SDValue TargetLowering::
3387BuildUDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
3388 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003389 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003390 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00003391
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003392 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00003393 // FIXME: We should be more aggressive here.
3394 if (!isTypeLegal(VT))
3395 return SDValue();
3396
3397 // FIXME: We should use a narrower constant when the upper
3398 // bits are known to be zero.
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003399 const APInt &N1C = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
3400 APInt::mu magics = N1C.magicu();
3401
3402 SDValue Q = N->getOperand(0);
3403
3404 // If the divisor is even, we can avoid using the expensive fixup by shifting
3405 // the divided value upfront.
3406 if (magics.a != 0 && !N1C[0]) {
3407 unsigned Shift = N1C.countTrailingZeros();
3408 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
3409 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
3410 if (Created)
3411 Created->push_back(Q.getNode());
3412
3413 // Get magic number for the shifted divisor.
3414 magics = N1C.lshr(Shift).magicu(Shift);
3415 assert(magics.a == 0 && "Should use cheap fixup now");
3416 }
Eli Friedman201c9772008-11-30 06:02:26 +00003417
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003418 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00003419 // FIXME: We should support doing a MUL in a wider type
Richard Osborne19a4daf2011-11-07 17:09:05 +00003420 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
3421 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003422 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00003423 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
3424 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003425 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
3426 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00003427 else
Dan Gohman475871a2008-07-27 21:46:04 +00003428 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003429 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003430 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003431
3432 if (magics.a == 0) {
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003433 assert(magics.s < N1C.getBitWidth() &&
Eli Friedman201c9772008-11-30 06:02:26 +00003434 "We shouldn't generate an undefined shift!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003435 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00003436 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003437 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003438 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003439 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003440 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003441 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00003442 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003443 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003444 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003445 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003446 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003447 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003448 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00003449 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003450 }
3451}