blob: e8296a74775c88faa15cc8ec8214e260e2f8c741 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "regalloc"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000015#include "PhysRegTracker.h"
16#include "VirtRegMap.h"
Owen Anderson860d4822009-03-11 22:31:21 +000017#include "Spiller.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "llvm/Function.h"
Evan Cheng14f8a502008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng26d17df2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/Passes.h"
26#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene1d80f1b2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Target/TargetMachine.h"
Owen Andersonbac9ae22008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc4c75f52007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/Support/Debug.h"
37#include "llvm/Support/Compiler.h"
38#include <algorithm>
39#include <set>
40#include <queue>
41#include <memory>
42#include <cmath>
43using namespace llvm;
44
45STATISTIC(NumIters , "Number of iterations performed");
46STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc4c75f52007-11-03 07:20:12 +000047STATISTIC(NumCoalesce, "Number of copies coalesced");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048
Evan Chengc5952452008-06-20 21:45:16 +000049static cl::opt<bool>
50NewHeuristic("new-spilling-heuristic",
51 cl::desc("Use new spilling heuristic"),
52 cl::init(false), cl::Hidden);
53
Evan Cheng99dcc172008-10-23 20:43:13 +000054static cl::opt<bool>
55PreSplitIntervals("pre-alloc-split",
56 cl::desc("Pre-register allocation live interval splitting"),
57 cl::init(false), cl::Hidden);
58
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059static RegisterRegAlloc
Dan Gohman669b9bf2008-10-14 20:25:08 +000060linearscanRegAlloc("linearscan", "linear scan register allocator",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 createLinearScanRegisterAllocator);
62
63namespace {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
65 static char ID;
Dan Gohman26f8c272008-09-04 17:05:41 +000066 RALinScan() : MachineFunctionPass(&ID) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067
68 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersonba926a32008-08-15 18:49:41 +000069 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 private:
71 /// RelatedRegClasses - This structure is built the first time a function is
72 /// compiled, and keeps track of which register classes have registers that
73 /// belong to multiple classes or have aliases that are in other classes.
74 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson4a472712008-08-13 23:36:23 +000075 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076
77 MachineFunction* mf_;
Evan Chengc5952452008-06-20 21:45:16 +000078 MachineRegisterInfo* mri_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079 const TargetMachine* tm_;
Dan Gohman1e57df32008-02-10 18:45:23 +000080 const TargetRegisterInfo* tri_;
Evan Chengc4c75f52007-11-03 07:20:12 +000081 const TargetInstrInfo* tii_;
Evan Chengc4c75f52007-11-03 07:20:12 +000082 BitVector allocatableRegs_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083 LiveIntervals* li_;
Evan Cheng14f8a502008-06-04 09:18:41 +000084 LiveStacks* ls_;
Evan Cheng26d17df2007-12-11 02:09:15 +000085 const MachineLoopInfo *loopInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
87 /// handled_ - Intervals are added to the handled_ set in the order of their
88 /// start value. This is uses for backtracking.
89 std::vector<LiveInterval*> handled_;
90
91 /// fixed_ - Intervals that correspond to machine registers.
92 ///
93 IntervalPtrs fixed_;
94
95 /// active_ - Intervals that are currently being processed, and which have a
96 /// live range active for the current point.
97 IntervalPtrs active_;
98
99 /// inactive_ - Intervals that are currently being processed, but which have
100 /// a hold at the current point.
101 IntervalPtrs inactive_;
102
103 typedef std::priority_queue<LiveInterval*,
Owen Andersonba926a32008-08-15 18:49:41 +0000104 SmallVector<LiveInterval*, 64>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 greater_ptr<LiveInterval> > IntervalHeap;
106 IntervalHeap unhandled_;
107 std::auto_ptr<PhysRegTracker> prt_;
Owen Andersondd56ab72009-03-13 05:55:11 +0000108 VirtRegMap* vrm_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 std::auto_ptr<Spiller> spiller_;
110
111 public:
112 virtual const char* getPassName() const {
113 return "Linear Scan Register Allocator";
114 }
115
116 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
117 AU.addRequired<LiveIntervals>();
Owen Andersonbac9ae22008-10-07 20:22:28 +0000118 if (StrongPHIElim)
119 AU.addRequiredID(StrongPHIEliminationID);
David Greene1d80f1b2007-09-06 16:18:45 +0000120 // Make sure PassManager knows which analyses to make available
121 // to coalescing and which analyses coalescing invalidates.
122 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Cheng99dcc172008-10-23 20:43:13 +0000123 if (PreSplitIntervals)
124 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng14f8a502008-06-04 09:18:41 +0000125 AU.addRequired<LiveStacks>();
126 AU.addPreserved<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000127 AU.addRequired<MachineLoopInfo>();
Bill Wendling62264362008-01-04 20:54:55 +0000128 AU.addPreserved<MachineLoopInfo>();
Owen Andersondd56ab72009-03-13 05:55:11 +0000129 AU.addRequired<VirtRegMap>();
130 AU.addPreserved<VirtRegMap>();
Bill Wendling62264362008-01-04 20:54:55 +0000131 AU.addPreservedID(MachineDominatorsID);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 MachineFunctionPass::getAnalysisUsage(AU);
133 }
134
135 /// runOnMachineFunction - register allocate the whole function
136 bool runOnMachineFunction(MachineFunction&);
137
138 private:
139 /// linearScan - the linear scan algorithm
140 void linearScan();
141
142 /// initIntervalSets - initialize the interval sets.
143 ///
144 void initIntervalSets();
145
146 /// processActiveIntervals - expire old intervals and move non-overlapping
147 /// ones to the inactive list.
148 void processActiveIntervals(unsigned CurPoint);
149
150 /// processInactiveIntervals - expire old intervals and move overlapping
151 /// ones to the active list.
152 void processInactiveIntervals(unsigned CurPoint);
153
154 /// assignRegOrStackSlotAtInterval - assign a register if one
155 /// is available, or spill.
156 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
157
Evan Chengc5952452008-06-20 21:45:16 +0000158 /// findIntervalsToSpill - Determine the intervals to spill for the
159 /// specified interval. It's passed the physical registers whose spill
160 /// weight is the lowest among all the registers whose live intervals
161 /// conflict with the interval.
162 void findIntervalsToSpill(LiveInterval *cur,
163 std::vector<std::pair<unsigned,float> > &Candidates,
164 unsigned NumCands,
165 SmallVector<LiveInterval*, 8> &SpillIntervals);
166
Evan Chengc4c75f52007-11-03 07:20:12 +0000167 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
168 /// try allocate the definition the same register as the source register
169 /// if the register is not defined during live time of the interval. This
170 /// eliminate a copy. This is used to coalesce copies which were not
171 /// coalesced away before allocation either due to dest and src being in
172 /// different register classes or because the coalescer was overly
173 /// conservative.
174 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
175
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176 ///
177 /// register handling helpers
178 ///
179
180 /// getFreePhysReg - return a free physical register for this virtual
181 /// register interval if we have one, otherwise return 0.
182 unsigned getFreePhysReg(LiveInterval* cur);
183
184 /// assignVirt2StackSlot - assigns this virtual register to a
185 /// stack slot. returns the stack slot
186 int assignVirt2StackSlot(unsigned virtReg);
187
188 void ComputeRelatedRegClasses();
189
190 template <typename ItTy>
191 void printIntervals(const char* const str, ItTy i, ItTy e) const {
192 if (str) DOUT << str << " intervals:\n";
193 for (; i != e; ++i) {
194 DOUT << "\t" << *i->first << " -> ";
195 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000196 if (TargetRegisterInfo::isVirtualRegister(reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 reg = vrm_->getPhys(reg);
198 }
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000199 DOUT << tri_->getName(reg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200 }
201 }
202 };
203 char RALinScan::ID = 0;
204}
205
Evan Cheng14f8a502008-06-04 09:18:41 +0000206static RegisterPass<RALinScan>
207X("linearscan-regalloc", "Linear Scan Register Allocator");
208
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209void RALinScan::ComputeRelatedRegClasses() {
Dan Gohman1e57df32008-02-10 18:45:23 +0000210 const TargetRegisterInfo &TRI = *tri_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211
212 // First pass, add all reg classes to the union, and determine at least one
213 // reg class that each register is in.
214 bool HasAliases = false;
Dan Gohman1e57df32008-02-10 18:45:23 +0000215 for (TargetRegisterInfo::regclass_iterator RCI = TRI.regclass_begin(),
216 E = TRI.regclass_end(); RCI != E; ++RCI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 RelatedRegClasses.insert(*RCI);
218 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
219 I != E; ++I) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000220 HasAliases = HasAliases || *TRI.getAliasSet(*I) != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221
222 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
223 if (PRC) {
224 // Already processed this register. Just make sure we know that
225 // multiple register classes share a register.
226 RelatedRegClasses.unionSets(PRC, *RCI);
227 } else {
228 PRC = *RCI;
229 }
230 }
231 }
232
233 // Second pass, now that we know conservatively what register classes each reg
234 // belongs to, add info about aliases. We don't need to do this for targets
235 // without register aliases.
236 if (HasAliases)
Owen Anderson4a472712008-08-13 23:36:23 +0000237 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
239 I != E; ++I)
Dan Gohman1e57df32008-02-10 18:45:23 +0000240 for (const unsigned *AS = TRI.getAliasSet(I->first); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
242}
243
Evan Chengc4c75f52007-11-03 07:20:12 +0000244/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
245/// try allocate the definition the same register as the source register
246/// if the register is not defined during live time of the interval. This
247/// eliminate a copy. This is used to coalesce copies which were not
248/// coalesced away before allocation either due to dest and src being in
249/// different register classes or because the coalescer was overly
250/// conservative.
251unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Chengb6aa6712007-11-04 08:32:21 +0000252 if ((cur.preference && cur.preference == Reg) || !cur.containsOneValue())
Evan Chengc4c75f52007-11-03 07:20:12 +0000253 return Reg;
254
Evan Chengdb4b2602009-01-20 00:16:18 +0000255 VNInfo *vni = cur.begin()->valno;
Evan Chengc4c75f52007-11-03 07:20:12 +0000256 if (!vni->def || vni->def == ~1U || vni->def == ~0U)
257 return Reg;
258 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengf97496a2009-01-20 19:12:24 +0000259 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
260 if (!CopyMI ||
261 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000262 return Reg;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000263 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000264 if (!vrm_->isAssignedReg(SrcReg))
265 return Reg;
266 else
267 SrcReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000268 }
Evan Chengc4c75f52007-11-03 07:20:12 +0000269 if (Reg == SrcReg)
270 return Reg;
271
Evan Cheng06b74c52008-09-18 22:38:47 +0000272 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Chengc4c75f52007-11-03 07:20:12 +0000273 if (!RC->contains(SrcReg))
274 return Reg;
275
276 // Try to coalesce.
277 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, SrcReg)) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000278 DOUT << "Coalescing: " << cur << " -> " << tri_->getName(SrcReg)
Bill Wendling8eeb9792008-02-26 21:11:01 +0000279 << '\n';
Evan Chengc4c75f52007-11-03 07:20:12 +0000280 vrm_->clearVirt(cur.reg);
281 vrm_->assignVirt2Phys(cur.reg, SrcReg);
282 ++NumCoalesce;
283 return SrcReg;
284 }
285
286 return Reg;
287}
288
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
290 mf_ = &fn;
Evan Chengc5952452008-06-20 21:45:16 +0000291 mri_ = &fn.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 tm_ = &fn.getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +0000293 tri_ = tm_->getRegisterInfo();
Evan Chengc4c75f52007-11-03 07:20:12 +0000294 tii_ = tm_->getInstrInfo();
Dan Gohman1e57df32008-02-10 18:45:23 +0000295 allocatableRegs_ = tri_->getAllocatableSet(fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng14f8a502008-06-04 09:18:41 +0000297 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000298 loopInfo = &getAnalysis<MachineLoopInfo>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299
David Greene1d80f1b2007-09-06 16:18:45 +0000300 // We don't run the coalescer here because we have no reason to
301 // interact with it. If the coalescer requires interaction, it
302 // won't do anything. If it doesn't require interaction, we assume
303 // it was run as a separate pass.
304
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 // If this is the first function compiled, compute the related reg classes.
306 if (RelatedRegClasses.empty())
307 ComputeRelatedRegClasses();
308
Dan Gohman1e57df32008-02-10 18:45:23 +0000309 if (!prt_.get()) prt_.reset(new PhysRegTracker(*tri_));
Owen Andersondd56ab72009-03-13 05:55:11 +0000310 vrm_ = &getAnalysis<VirtRegMap>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 if (!spiller_.get()) spiller_.reset(createSpiller());
312
313 initIntervalSets();
314
315 linearScan();
316
317 // Rewrite spill code and update the PhysRegsUsed set.
318 spiller_->runOnMachineFunction(*mf_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319
Dan Gohman79a9f152008-06-23 23:51:16 +0000320 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 fixed_.clear();
322 active_.clear();
323 inactive_.clear();
324 handled_.clear();
325
326 return true;
327}
328
329/// initIntervalSets - initialize the interval sets.
330///
331void RALinScan::initIntervalSets()
332{
333 assert(unhandled_.empty() && fixed_.empty() &&
334 active_.empty() && inactive_.empty() &&
335 "interval sets should be empty on initialization");
336
Owen Andersonba926a32008-08-15 18:49:41 +0000337 handled_.reserve(li_->getNumIntervals());
338
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000340 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Evan Cheng06b74c52008-09-18 22:38:47 +0000341 mri_->setPhysRegUsed(i->second->reg);
Owen Anderson348d1d82008-08-13 21:49:13 +0000342 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 } else
Owen Anderson348d1d82008-08-13 21:49:13 +0000344 unhandled_.push(i->second);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 }
346}
347
348void RALinScan::linearScan()
349{
350 // linear scan algorithm
351 DOUT << "********** LINEAR SCAN **********\n";
352 DOUT << "********** Function: " << mf_->getFunction()->getName() << '\n';
353
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355
356 while (!unhandled_.empty()) {
357 // pick the interval with the earliest start point
358 LiveInterval* cur = unhandled_.top();
359 unhandled_.pop();
Evan Chengd48f2bc2007-10-16 21:09:14 +0000360 ++NumIters;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 DOUT << "\n*** CURRENT ***: " << *cur << '\n';
362
Evan Chenga3186992008-04-03 16:40:27 +0000363 if (!cur->empty()) {
364 processActiveIntervals(cur->beginNumber());
365 processInactiveIntervals(cur->beginNumber());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366
Evan Chenga3186992008-04-03 16:40:27 +0000367 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
368 "Can only allocate virtual registers!");
369 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370
371 // Allocating a virtual register. try to find a free
372 // physical register or spill an interval (possibly this one) in order to
373 // assign it one.
374 assignRegOrStackSlotAtInterval(cur);
375
376 DEBUG(printIntervals("active", active_.begin(), active_.end()));
377 DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
378 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379
380 // expire any remaining active intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000381 while (!active_.empty()) {
382 IntervalPtr &IP = active_.back();
383 unsigned reg = IP.first->reg;
384 DOUT << "\tinterval " << *IP.first << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000385 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 "Can only allocate virtual registers!");
387 reg = vrm_->getPhys(reg);
388 prt_->delRegUse(reg);
Evan Chengd48f2bc2007-10-16 21:09:14 +0000389 active_.pop_back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390 }
391
392 // expire any remaining inactive intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000393 DEBUG(for (IntervalPtrs::reverse_iterator
Bill Wendling1817ab82007-11-15 00:40:48 +0000394 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
Evan Chengd48f2bc2007-10-16 21:09:14 +0000395 DOUT << "\tinterval " << *i->first << " expired\n");
396 inactive_.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397
Evan Chengcecc8222007-11-17 00:40:40 +0000398 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Chengf5cdf122007-10-17 02:12:22 +0000399 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000400 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Chengf5cdf122007-10-17 02:12:22 +0000401 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000402 LiveInterval &cur = *i->second;
Evan Chengf5cdf122007-10-17 02:12:22 +0000403 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000404 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Chengcecc8222007-11-17 00:40:40 +0000405 if (isPhys)
Owen Anderson348d1d82008-08-13 21:49:13 +0000406 Reg = cur.reg;
Evan Chengf5cdf122007-10-17 02:12:22 +0000407 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000408 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Chengf5cdf122007-10-17 02:12:22 +0000409 if (!Reg)
410 continue;
Evan Chengcecc8222007-11-17 00:40:40 +0000411 // Ignore splited live intervals.
412 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
413 continue;
Evan Chengf5cdf122007-10-17 02:12:22 +0000414 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
415 I != E; ++I) {
416 const LiveRange &LR = *I;
Evan Cheng84f9fc22008-10-29 05:06:14 +0000417 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Chengf5cdf122007-10-17 02:12:22 +0000418 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
419 if (LiveInMBBs[i] != EntryMBB)
420 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000421 LiveInMBBs.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422 }
423 }
424 }
425
426 DOUT << *vrm_;
427}
428
429/// processActiveIntervals - expire old intervals and move non-overlapping ones
430/// to the inactive list.
431void RALinScan::processActiveIntervals(unsigned CurPoint)
432{
433 DOUT << "\tprocessing active intervals:\n";
434
435 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
436 LiveInterval *Interval = active_[i].first;
437 LiveInterval::iterator IntervalPos = active_[i].second;
438 unsigned reg = Interval->reg;
439
440 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
441
442 if (IntervalPos == Interval->end()) { // Remove expired intervals.
443 DOUT << "\t\tinterval " << *Interval << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000444 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000445 "Can only allocate virtual registers!");
446 reg = vrm_->getPhys(reg);
447 prt_->delRegUse(reg);
448
449 // Pop off the end of the list.
450 active_[i] = active_.back();
451 active_.pop_back();
452 --i; --e;
453
454 } else if (IntervalPos->start > CurPoint) {
455 // Move inactive intervals to inactive list.
456 DOUT << "\t\tinterval " << *Interval << " inactive\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000457 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 "Can only allocate virtual registers!");
459 reg = vrm_->getPhys(reg);
460 prt_->delRegUse(reg);
461 // add to inactive.
462 inactive_.push_back(std::make_pair(Interval, IntervalPos));
463
464 // Pop off the end of the list.
465 active_[i] = active_.back();
466 active_.pop_back();
467 --i; --e;
468 } else {
469 // Otherwise, just update the iterator position.
470 active_[i].second = IntervalPos;
471 }
472 }
473}
474
475/// processInactiveIntervals - expire old intervals and move overlapping
476/// ones to the active list.
477void RALinScan::processInactiveIntervals(unsigned CurPoint)
478{
479 DOUT << "\tprocessing inactive intervals:\n";
480
481 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
482 LiveInterval *Interval = inactive_[i].first;
483 LiveInterval::iterator IntervalPos = inactive_[i].second;
484 unsigned reg = Interval->reg;
485
486 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
487
488 if (IntervalPos == Interval->end()) { // remove expired intervals.
489 DOUT << "\t\tinterval " << *Interval << " expired\n";
490
491 // Pop off the end of the list.
492 inactive_[i] = inactive_.back();
493 inactive_.pop_back();
494 --i; --e;
495 } else if (IntervalPos->start <= CurPoint) {
496 // move re-activated intervals in active list
497 DOUT << "\t\tinterval " << *Interval << " active\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000498 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 "Can only allocate virtual registers!");
500 reg = vrm_->getPhys(reg);
501 prt_->addRegUse(reg);
502 // add to active
503 active_.push_back(std::make_pair(Interval, IntervalPos));
504
505 // Pop off the end of the list.
506 inactive_[i] = inactive_.back();
507 inactive_.pop_back();
508 --i; --e;
509 } else {
510 // Otherwise, just update the iterator position.
511 inactive_[i].second = IntervalPos;
512 }
513 }
514}
515
516/// updateSpillWeights - updates the spill weights of the specifed physical
517/// register and its weight.
518static void updateSpillWeights(std::vector<float> &Weights,
519 unsigned reg, float weight,
Dan Gohman1e57df32008-02-10 18:45:23 +0000520 const TargetRegisterInfo *TRI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 Weights[reg] += weight;
Dan Gohman1e57df32008-02-10 18:45:23 +0000522 for (const unsigned* as = TRI->getAliasSet(reg); *as; ++as)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523 Weights[*as] += weight;
524}
525
526static
527RALinScan::IntervalPtrs::iterator
528FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
529 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
530 I != E; ++I)
531 if (I->first == LI) return I;
532 return IP.end();
533}
534
535static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
536 for (unsigned i = 0, e = V.size(); i != e; ++i) {
537 RALinScan::IntervalPtr &IP = V[i];
538 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
539 IP.second, Point);
540 if (I != IP.first->begin()) --I;
541 IP.second = I;
542 }
543}
544
Evan Cheng14f8a502008-06-04 09:18:41 +0000545/// addStackInterval - Create a LiveInterval for stack if the specified live
546/// interval has been spilled.
547static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengba221ca2008-06-06 07:54:39 +0000548 LiveIntervals *li_, float &Weight,
549 VirtRegMap &vrm_) {
Evan Cheng14f8a502008-06-04 09:18:41 +0000550 int SS = vrm_.getStackSlot(cur->reg);
551 if (SS == VirtRegMap::NO_STACK_SLOT)
552 return;
553 LiveInterval &SI = ls_->getOrCreateInterval(SS);
Evan Chengba221ca2008-06-06 07:54:39 +0000554 SI.weight += Weight;
555
Evan Cheng14f8a502008-06-04 09:18:41 +0000556 VNInfo *VNI;
Evan Cheng29f36f52008-10-29 08:39:34 +0000557 if (SI.hasAtLeastOneValue())
Evan Cheng14f8a502008-06-04 09:18:41 +0000558 VNI = SI.getValNumInfo(0);
559 else
560 VNI = SI.getNextValue(~0U, 0, ls_->getVNInfoAllocator());
561
562 LiveInterval &RI = li_->getInterval(cur->reg);
563 // FIXME: This may be overly conservative.
564 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng14f8a502008-06-04 09:18:41 +0000565}
566
Evan Chengc5952452008-06-20 21:45:16 +0000567/// getConflictWeight - Return the number of conflicts between cur
568/// live interval and defs and uses of Reg weighted by loop depthes.
569static float getConflictWeight(LiveInterval *cur, unsigned Reg,
570 LiveIntervals *li_,
571 MachineRegisterInfo *mri_,
572 const MachineLoopInfo *loopInfo) {
573 float Conflicts = 0;
574 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
575 E = mri_->reg_end(); I != E; ++I) {
576 MachineInstr *MI = &*I;
577 if (cur->liveAt(li_->getInstructionIndex(MI))) {
578 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
579 Conflicts += powf(10.0f, (float)loopDepth);
580 }
581 }
582 return Conflicts;
583}
584
585/// findIntervalsToSpill - Determine the intervals to spill for the
586/// specified interval. It's passed the physical registers whose spill
587/// weight is the lowest among all the registers whose live intervals
588/// conflict with the interval.
589void RALinScan::findIntervalsToSpill(LiveInterval *cur,
590 std::vector<std::pair<unsigned,float> > &Candidates,
591 unsigned NumCands,
592 SmallVector<LiveInterval*, 8> &SpillIntervals) {
593 // We have figured out the *best* register to spill. But there are other
594 // registers that are pretty good as well (spill weight within 3%). Spill
595 // the one that has fewest defs and uses that conflict with cur.
596 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
597 SmallVector<LiveInterval*, 8> SLIs[3];
598
599 DOUT << "\tConsidering " << NumCands << " candidates: ";
600 DEBUG(for (unsigned i = 0; i != NumCands; ++i)
601 DOUT << tri_->getName(Candidates[i].first) << " ";
602 DOUT << "\n";);
603
604 // Calculate the number of conflicts of each candidate.
605 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
606 unsigned Reg = i->first->reg;
607 unsigned PhysReg = vrm_->getPhys(Reg);
608 if (!cur->overlapsFrom(*i->first, i->second))
609 continue;
610 for (unsigned j = 0; j < NumCands; ++j) {
611 unsigned Candidate = Candidates[j].first;
612 if (tri_->regsOverlap(PhysReg, Candidate)) {
613 if (NumCands > 1)
614 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
615 SLIs[j].push_back(i->first);
616 }
617 }
618 }
619
620 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
621 unsigned Reg = i->first->reg;
622 unsigned PhysReg = vrm_->getPhys(Reg);
623 if (!cur->overlapsFrom(*i->first, i->second-1))
624 continue;
625 for (unsigned j = 0; j < NumCands; ++j) {
626 unsigned Candidate = Candidates[j].first;
627 if (tri_->regsOverlap(PhysReg, Candidate)) {
628 if (NumCands > 1)
629 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
630 SLIs[j].push_back(i->first);
631 }
632 }
633 }
634
635 // Which is the best candidate?
636 unsigned BestCandidate = 0;
637 float MinConflicts = Conflicts[0];
638 for (unsigned i = 1; i != NumCands; ++i) {
639 if (Conflicts[i] < MinConflicts) {
640 BestCandidate = i;
641 MinConflicts = Conflicts[i];
642 }
643 }
644
645 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
646 std::back_inserter(SpillIntervals));
647}
648
649namespace {
650 struct WeightCompare {
651 typedef std::pair<unsigned, float> RegWeightPair;
652 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
653 return LHS.second < RHS.second;
654 }
655 };
656}
657
658static bool weightsAreClose(float w1, float w2) {
659 if (!NewHeuristic)
660 return false;
661
662 float diff = w1 - w2;
663 if (diff <= 0.02f) // Within 0.02f
664 return true;
665 return (diff / w2) <= 0.05f; // Within 5%.
666}
667
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
669/// spill.
670void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur)
671{
672 DOUT << "\tallocating current interval: ";
673
Evan Chenga3186992008-04-03 16:40:27 +0000674 // This is an implicitly defined live interval, just assign any register.
Evan Cheng06b74c52008-09-18 22:38:47 +0000675 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chenga3186992008-04-03 16:40:27 +0000676 if (cur->empty()) {
677 unsigned physReg = cur->preference;
678 if (!physReg)
679 physReg = *RC->allocation_order_begin(*mf_);
680 DOUT << tri_->getName(physReg) << '\n';
681 // Note the register is not really in use.
682 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chenga3186992008-04-03 16:40:27 +0000683 return;
684 }
685
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 PhysRegTracker backupPrt = *prt_;
687
688 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
689 unsigned StartPosition = cur->beginNumber();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc4c75f52007-11-03 07:20:12 +0000691
Evan Chengdb4b2602009-01-20 00:16:18 +0000692 // If start of this live interval is defined by a move instruction and its
693 // source is assigned a physical register that is compatible with the target
694 // register class, then we should try to assign it the same register.
Evan Chengc4c75f52007-11-03 07:20:12 +0000695 // This can happen when the move is from a larger register class to a smaller
696 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Chengdb4b2602009-01-20 00:16:18 +0000697 if (!cur->preference && cur->hasAtLeastOneValue()) {
698 VNInfo *vni = cur->begin()->valno;
Evan Chengc4c75f52007-11-03 07:20:12 +0000699 if (vni->def && vni->def != ~1U && vni->def != ~0U) {
700 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengf97496a2009-01-20 19:12:24 +0000701 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
702 if (CopyMI &&
703 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000704 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000705 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000706 Reg = SrcReg;
707 else if (vrm_->isAssignedReg(SrcReg))
708 Reg = vrm_->getPhys(SrcReg);
709 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
710 cur->preference = Reg;
711 }
712 }
713 }
714
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 // for every interval in inactive we overlap with, mark the
716 // register as not free and update spill weights.
717 for (IntervalPtrs::const_iterator i = inactive_.begin(),
718 e = inactive_.end(); i != e; ++i) {
719 unsigned Reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000720 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 "Can only allocate virtual registers!");
Evan Cheng06b74c52008-09-18 22:38:47 +0000722 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 // If this is not in a related reg class to the register we're allocating,
724 // don't check it.
725 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
726 cur->overlapsFrom(*i->first, i->second-1)) {
727 Reg = vrm_->getPhys(Reg);
728 prt_->addRegUse(Reg);
729 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
730 }
731 }
732
733 // Speculatively check to see if we can get a register right now. If not,
734 // we know we won't be able to by adding more constraints. If so, we can
735 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
736 // is very bad (it contains all callee clobbered registers for any functions
737 // with a call), so we want to avoid doing that if possible.
738 unsigned physReg = getFreePhysReg(cur);
Evan Cheng14cc83f2008-03-11 07:19:34 +0000739 unsigned BestPhysReg = physReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740 if (physReg) {
741 // We got a register. However, if it's in the fixed_ list, we might
742 // conflict with it. Check to see if we conflict with it or any of its
743 // aliases.
Evan Chengc4c75f52007-11-03 07:20:12 +0000744 SmallSet<unsigned, 8> RegAliases;
Dan Gohman1e57df32008-02-10 18:45:23 +0000745 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 RegAliases.insert(*AS);
747
748 bool ConflictsWithFixed = false;
749 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
750 IntervalPtr &IP = fixed_[i];
751 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
752 // Okay, this reg is on the fixed list. Check to see if we actually
753 // conflict.
754 LiveInterval *I = IP.first;
755 if (I->endNumber() > StartPosition) {
756 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
757 IP.second = II;
758 if (II != I->begin() && II->start > StartPosition)
759 --II;
760 if (cur->overlapsFrom(*I, II)) {
761 ConflictsWithFixed = true;
762 break;
763 }
764 }
765 }
766 }
767
768 // Okay, the register picked by our speculative getFreePhysReg call turned
769 // out to be in use. Actually add all of the conflicting fixed registers to
770 // prt so we can do an accurate query.
771 if (ConflictsWithFixed) {
772 // For every interval in fixed we overlap with, mark the register as not
773 // free and update spill weights.
774 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
775 IntervalPtr &IP = fixed_[i];
776 LiveInterval *I = IP.first;
777
778 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
779 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
780 I->endNumber() > StartPosition) {
781 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
782 IP.second = II;
783 if (II != I->begin() && II->start > StartPosition)
784 --II;
785 if (cur->overlapsFrom(*I, II)) {
786 unsigned reg = I->reg;
787 prt_->addRegUse(reg);
788 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
789 }
790 }
791 }
792
793 // Using the newly updated prt_ object, which includes conflicts in the
794 // future, see if there are any registers available.
795 physReg = getFreePhysReg(cur);
796 }
797 }
798
799 // Restore the physical register tracker, removing information about the
800 // future.
801 *prt_ = backupPrt;
802
803 // if we find a free register, we are done: assign this virtual to
804 // the free physical register and add this interval to the active
805 // list.
806 if (physReg) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000807 DOUT << tri_->getName(physReg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000808 vrm_->assignVirt2Phys(cur->reg, physReg);
809 prt_->addRegUse(physReg);
810 active_.push_back(std::make_pair(cur, cur->begin()));
811 handled_.push_back(cur);
812 return;
813 }
814 DOUT << "no free registers\n";
815
816 // Compile the spill weights into an array that is better for scanning.
Evan Chengc5952452008-06-20 21:45:16 +0000817 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 for (std::vector<std::pair<unsigned, float> >::iterator
819 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Dan Gohman1e57df32008-02-10 18:45:23 +0000820 updateSpillWeights(SpillWeights, I->first, I->second, tri_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821
822 // for each interval in active, update spill weights.
823 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
824 i != e; ++i) {
825 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000826 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827 "Can only allocate virtual registers!");
828 reg = vrm_->getPhys(reg);
Dan Gohman1e57df32008-02-10 18:45:23 +0000829 updateSpillWeights(SpillWeights, reg, i->first->weight, tri_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830 }
831
832 DOUT << "\tassigning stack slot at interval "<< *cur << ":\n";
833
834 // Find a register to spill.
835 float minWeight = HUGE_VALF;
Evan Chengc5952452008-06-20 21:45:16 +0000836 unsigned minReg = 0; /*cur->preference*/; // Try the preferred register first.
837
838 bool Found = false;
839 std::vector<std::pair<unsigned,float> > RegsWeights;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
841 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
842 e = RC->allocation_order_end(*mf_); i != e; ++i) {
843 unsigned reg = *i;
Evan Chengc5952452008-06-20 21:45:16 +0000844 float regWeight = SpillWeights[reg];
845 if (minWeight > regWeight)
846 Found = true;
847 RegsWeights.push_back(std::make_pair(reg, regWeight));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 }
849
850 // If we didn't find a register that is spillable, try aliases?
Evan Chengc5952452008-06-20 21:45:16 +0000851 if (!Found) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
853 e = RC->allocation_order_end(*mf_); i != e; ++i) {
854 unsigned reg = *i;
855 // No need to worry about if the alias register size < regsize of RC.
856 // We are going to spill all registers that alias it anyway.
Evan Chengc5952452008-06-20 21:45:16 +0000857 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
858 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng14cc83f2008-03-11 07:19:34 +0000859 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860 }
Evan Chengc5952452008-06-20 21:45:16 +0000861
862 // Sort all potential spill candidates by weight.
863 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare());
864 minReg = RegsWeights[0].first;
865 minWeight = RegsWeights[0].second;
866 if (minWeight == HUGE_VALF) {
867 // All registers must have inf weight. Just grab one!
868 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona0e65132008-07-22 22:46:49 +0000869 if (cur->weight == HUGE_VALF ||
Evan Chengaf3c4e32008-09-20 01:28:05 +0000870 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Chengc5952452008-06-20 21:45:16 +0000871 // Spill a physical register around defs and uses.
872 li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_);
Evan Chengaf3c4e32008-09-20 01:28:05 +0000873 assignRegOrStackSlotAtInterval(cur);
874 return;
875 }
Evan Chengc5952452008-06-20 21:45:16 +0000876 }
877
878 // Find up to 3 registers to consider as spill candidates.
879 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
880 while (LastCandidate > 1) {
881 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
882 break;
883 --LastCandidate;
884 }
885
886 DOUT << "\t\tregister(s) with min weight(s): ";
887 DEBUG(for (unsigned i = 0; i != LastCandidate; ++i)
888 DOUT << tri_->getName(RegsWeights[i].first)
889 << " (" << RegsWeights[i].second << ")\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890
891 // if the current has the minimum weight, we need to spill it and
892 // add any added intervals back to unhandled, and restart
893 // linearscan.
894 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
895 DOUT << "\t\t\tspilling(c): " << *cur << '\n';
Evan Chengba221ca2008-06-06 07:54:39 +0000896 float SSWeight;
Evan Chengc84ea132008-09-30 15:44:16 +0000897 SmallVector<LiveInterval*, 8> spillIs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 std::vector<LiveInterval*> added =
Evan Chengc84ea132008-09-30 15:44:16 +0000899 li_->addIntervalsForSpills(*cur, spillIs, loopInfo, *vrm_, SSWeight);
Evan Chengba221ca2008-06-06 07:54:39 +0000900 addStackInterval(cur, ls_, li_, SSWeight, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 if (added.empty())
902 return; // Early exit if all spills were folded.
903
904 // Merge added with unhandled. Note that we know that
905 // addIntervalsForSpills returns intervals sorted by their starting
906 // point.
907 for (unsigned i = 0, e = added.size(); i != e; ++i)
908 unhandled_.push(added[i]);
909 return;
910 }
911
912 ++NumBacktracks;
913
914 // push the current interval back to unhandled since we are going
915 // to re-run at least this iteration. Since we didn't modify it it
916 // should go back right in the front of the list
917 unhandled_.push(cur);
918
Dan Gohman1e57df32008-02-10 18:45:23 +0000919 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 "did not choose a register to spill?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921
Evan Chengc5952452008-06-20 21:45:16 +0000922 // We spill all intervals aliasing the register with
923 // minimum weight, rollback to the interval with the earliest
924 // start point and let the linear scan algorithm run again
925 SmallVector<LiveInterval*, 8> spillIs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926
Evan Chengc5952452008-06-20 21:45:16 +0000927 // Determine which intervals have to be spilled.
928 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
929
930 // Set of spilled vregs (used later to rollback properly)
931 SmallSet<unsigned, 8> spilled;
932
933 // The earliest start of a Spilled interval indicates up to where
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 // in handled we need to roll back
935 unsigned earliestStart = cur->beginNumber();
936
Evan Chengc5952452008-06-20 21:45:16 +0000937 // Spill live intervals of virtual regs mapped to the physical register we
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 // want to clear (and its aliases). We only spill those that overlap with the
939 // current interval as the rest do not affect its allocation. we also keep
940 // track of the earliest start of all spilled live intervals since this will
941 // mark our rollback point.
Evan Chengc5952452008-06-20 21:45:16 +0000942 std::vector<LiveInterval*> added;
943 while (!spillIs.empty()) {
944 LiveInterval *sli = spillIs.back();
945 spillIs.pop_back();
946 DOUT << "\t\t\tspilling(a): " << *sli << '\n';
947 earliestStart = std::min(earliestStart, sli->beginNumber());
948 float SSWeight;
949 std::vector<LiveInterval*> newIs =
Evan Chengc84ea132008-09-30 15:44:16 +0000950 li_->addIntervalsForSpills(*sli, spillIs, loopInfo, *vrm_, SSWeight);
Evan Chengc5952452008-06-20 21:45:16 +0000951 addStackInterval(sli, ls_, li_, SSWeight, *vrm_);
952 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
953 spilled.insert(sli->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954 }
955
956 DOUT << "\t\trolling back to: " << earliestStart << '\n';
957
958 // Scan handled in reverse order up to the earliest start of a
959 // spilled live interval and undo each one, restoring the state of
960 // unhandled.
961 while (!handled_.empty()) {
962 LiveInterval* i = handled_.back();
963 // If this interval starts before t we are done.
964 if (i->beginNumber() < earliestStart)
965 break;
966 DOUT << "\t\t\tundo changes for: " << *i << '\n';
967 handled_.pop_back();
968
969 // When undoing a live interval allocation we must know if it is active or
970 // inactive to properly update the PhysRegTracker and the VirtRegMap.
971 IntervalPtrs::iterator it;
972 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
973 active_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +0000974 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975 if (!spilled.count(i->reg))
976 unhandled_.push(i);
977 prt_->delRegUse(vrm_->getPhys(i->reg));
978 vrm_->clearVirt(i->reg);
979 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
980 inactive_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +0000981 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 if (!spilled.count(i->reg))
983 unhandled_.push(i);
984 vrm_->clearVirt(i->reg);
985 } else {
Dan Gohman1e57df32008-02-10 18:45:23 +0000986 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987 "Can only allocate virtual registers!");
988 vrm_->clearVirt(i->reg);
989 unhandled_.push(i);
990 }
Evan Chengb6aa6712007-11-04 08:32:21 +0000991
992 // It interval has a preference, it must be defined by a copy. Clear the
993 // preference now since the source interval allocation may have been undone
994 // as well.
995 i->preference = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996 }
997
998 // Rewind the iterators in the active, inactive, and fixed lists back to the
999 // point we reverted to.
1000 RevertVectorIteratorsTo(active_, earliestStart);
1001 RevertVectorIteratorsTo(inactive_, earliestStart);
1002 RevertVectorIteratorsTo(fixed_, earliestStart);
1003
1004 // scan the rest and undo each interval that expired after t and
1005 // insert it in active (the next iteration of the algorithm will
1006 // put it in inactive if required)
1007 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1008 LiveInterval *HI = handled_[i];
1009 if (!HI->expiredAt(earliestStart) &&
1010 HI->expiredAt(cur->beginNumber())) {
1011 DOUT << "\t\t\tundo changes for: " << *HI << '\n';
1012 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman1e57df32008-02-10 18:45:23 +00001013 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 prt_->addRegUse(vrm_->getPhys(HI->reg));
1015 }
1016 }
1017
1018 // merge added with unhandled
1019 for (unsigned i = 0, e = added.size(); i != e; ++i)
1020 unhandled_.push(added[i]);
1021}
1022
1023/// getFreePhysReg - return a free physical register for this virtual register
1024/// interval if we have one, otherwise return 0.
1025unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001026 SmallVector<unsigned, 256> inactiveCounts;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 unsigned MaxInactiveCount = 0;
1028
Evan Cheng06b74c52008-09-18 22:38:47 +00001029 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1031
1032 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1033 i != e; ++i) {
1034 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001035 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 "Can only allocate virtual registers!");
1037
1038 // If this is not in a related reg class to the register we're allocating,
1039 // don't check it.
Evan Cheng06b74c52008-09-18 22:38:47 +00001040 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1042 reg = vrm_->getPhys(reg);
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001043 if (inactiveCounts.size() <= reg)
1044 inactiveCounts.resize(reg+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 ++inactiveCounts[reg];
1046 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1047 }
1048 }
1049
1050 unsigned FreeReg = 0;
1051 unsigned FreeRegInactiveCount = 0;
1052
1053 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen94464072008-09-24 01:07:17 +00001054 // available first.
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001055 if (cur->preference) {
Dale Johannesend9e4fd62008-09-20 02:03:04 +00001056 if (prt_->isRegAvail(cur->preference) &&
Dale Johannesen94464072008-09-24 01:07:17 +00001057 RC->contains(cur->preference)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 DOUT << "\t\tassigned the preferred register: "
Bill Wendling9b0baeb2008-02-26 21:47:57 +00001059 << tri_->getName(cur->preference) << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 return cur->preference;
1061 } else
1062 DOUT << "\t\tunable to assign the preferred register: "
Bill Wendling9b0baeb2008-02-26 21:47:57 +00001063 << tri_->getName(cur->preference) << "\n";
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001064 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065
1066 // Scan for the first available register.
1067 TargetRegisterClass::iterator I = RC->allocation_order_begin(*mf_);
1068 TargetRegisterClass::iterator E = RC->allocation_order_end(*mf_);
Evan Chengaf091bd2008-03-24 23:28:21 +00001069 assert(I != E && "No allocatable register in this register class!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 for (; I != E; ++I)
Dale Johannesen94464072008-09-24 01:07:17 +00001071 if (prt_->isRegAvail(*I)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072 FreeReg = *I;
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001073 if (FreeReg < inactiveCounts.size())
1074 FreeRegInactiveCount = inactiveCounts[FreeReg];
1075 else
1076 FreeRegInactiveCount = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077 break;
1078 }
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001079
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 // If there are no free regs, or if this reg has the max inactive count,
1081 // return this register.
1082 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) return FreeReg;
1083
1084 // Continue scanning the registers, looking for the one with the highest
1085 // inactive count. Alkis found that this reduced register pressure very
1086 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1087 // reevaluated now.
1088 for (; I != E; ++I) {
1089 unsigned Reg = *I;
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001090 if (prt_->isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Dale Johannesen94464072008-09-24 01:07:17 +00001091 FreeRegInactiveCount < inactiveCounts[Reg]) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092 FreeReg = Reg;
1093 FreeRegInactiveCount = inactiveCounts[Reg];
1094 if (FreeRegInactiveCount == MaxInactiveCount)
1095 break; // We found the one with the max inactive count.
1096 }
1097 }
1098
1099 return FreeReg;
1100}
1101
1102FunctionPass* llvm::createLinearScanRegisterAllocator() {
1103 return new RALinScan();
1104}