blob: 2c7accd61c76e7e89b498449f4b1b3a602e793ce [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000033#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000034#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000035#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000036
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000037using namespace llvm;
38
Chris Lattner3a697562010-10-28 17:20:03 +000039namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000040
41class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000042
Evan Cheng94b95502011-07-26 00:24:13 +000043class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000044 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &Parser;
46
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000047 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
49
50 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000051 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
52
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 int tryParseRegister();
54 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000055 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000056 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000057 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000058 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
59 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
60 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000061 MCSymbolRefExpr::VariantKind Variant);
62
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000063
Jim Grosbach7ce05792011-08-03 23:50:40 +000064 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
65 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000066 bool parseDirectiveWord(unsigned Size, SMLoc L);
67 bool parseDirectiveThumb(SMLoc L);
68 bool parseDirectiveThumbFunc(SMLoc L);
69 bool parseDirectiveCode(SMLoc L);
70 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000071
Jim Grosbach1355cf12011-07-26 17:10:22 +000072 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +000073 bool &CarrySetting, unsigned &ProcessorIMod,
74 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +000075 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000076 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000077
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumb() const {
79 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000080 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000081 }
Evan Chengebdeeab2011-07-08 01:53:10 +000082 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000083 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000084 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000085 bool isThumbTwo() const {
86 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
87 }
Jim Grosbach194bd892011-08-16 22:20:01 +000088 bool hasV6Ops() const {
89 return STI.getFeatureBits() & ARM::HasV6Ops;
90 }
Evan Cheng32869202011-07-08 22:36:29 +000091 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000092 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
93 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000094 }
Evan Chengebdeeab2011-07-08 01:53:10 +000095
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000096 /// @name Auto-generated Match Functions
97 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000098
Chris Lattner0692ee62010-09-06 19:11:01 +000099#define GET_ASSEMBLER_HEADER
100#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000101
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000102 /// }
103
Jim Grosbach89df9962011-08-26 21:43:41 +0000104 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000105 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000106 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000107 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000108 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000109 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000110 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000111 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000112 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000113 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000114 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000115 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
116 StringRef Op, int Low, int High);
117 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
118 return parsePKHImm(O, "lsl", 0, 31);
119 }
120 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
121 return parsePKHImm(O, "asr", 1, 32);
122 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000123 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000124 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000125 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000126 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000127 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000128 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000129
130 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000131 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000132 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000133 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
134 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000135 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
136 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000137 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000138 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000139 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
140 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000141 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
142 const SmallVectorImpl<MCParsedAsmOperand*> &);
143 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
144 const SmallVectorImpl<MCParsedAsmOperand*> &);
145 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
146 const SmallVectorImpl<MCParsedAsmOperand*> &);
147 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
148 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000149 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
150 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000151 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
152 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000153 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
154 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000155 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
156 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000157
158 bool validateInstruction(MCInst &Inst,
159 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000160 void processInstruction(MCInst &Inst,
161 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000162 bool shouldOmitCCOutOperand(StringRef Mnemonic,
163 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000164
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000165public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000166 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000167 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
168 Match_RequiresV6,
169 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000170 };
171
Evan Chengffc0e732011-07-09 05:47:46 +0000172 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000173 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000174 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000175
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000177 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000179
Jim Grosbach1355cf12011-07-26 17:10:22 +0000180 // Implementation of the MCTargetAsmParser interface:
181 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
182 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000183 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000184 bool ParseDirective(AsmToken DirectiveID);
185
Jim Grosbach47a0d522011-08-16 20:45:50 +0000186 unsigned checkTargetMatchPredicate(MCInst &Inst);
187
Jim Grosbach1355cf12011-07-26 17:10:22 +0000188 bool MatchAndEmitInstruction(SMLoc IDLoc,
189 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
190 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000191};
Jim Grosbach16c74252010-10-29 14:46:02 +0000192} // end anonymous namespace
193
Chris Lattner3a697562010-10-28 17:20:03 +0000194namespace {
195
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000196/// ARMOperand - Instances of this class represent a parsed ARM machine
197/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000198class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000199 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000200 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000201 CCOut,
Jim Grosbach89df9962011-08-26 21:43:41 +0000202 ITCondMask,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000203 CoprocNum,
204 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000205 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000206 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000207 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000208 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000209 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000210 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000211 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000212 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000213 DPRRegisterList,
214 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000215 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000216 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000217 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000218 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000219 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000220 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000221 } Kind;
222
Sean Callanan76264762010-04-02 22:27:05 +0000223 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000224 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000225
226 union {
227 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000228 ARMCC::CondCodes Val;
229 } CC;
230
231 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000232 unsigned Val;
233 } Cop;
234
235 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000236 unsigned Mask:4;
237 } ITMask;
238
239 struct {
240 ARM_MB::MemBOpt Val;
241 } MBOpt;
242
243 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000244 ARM_PROC::IFlags Val;
245 } IFlags;
246
247 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000248 unsigned Val;
249 } MMask;
250
251 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000252 const char *Data;
253 unsigned Length;
254 } Tok;
255
256 struct {
257 unsigned RegNum;
258 } Reg;
259
Bill Wendling8155e5b2010-11-06 22:19:43 +0000260 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000261 const MCExpr *Val;
262 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000263
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000264 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000265 struct {
266 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000267 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
268 // was specified.
269 const MCConstantExpr *OffsetImm; // Offset immediate value
270 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
271 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000272 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000273 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000274 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000275
276 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000277 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000278 bool isAdd;
279 ARM_AM::ShiftOpc ShiftTy;
280 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000281 } PostIdxReg;
282
283 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000284 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000285 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000286 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000287 struct {
288 ARM_AM::ShiftOpc ShiftTy;
289 unsigned SrcReg;
290 unsigned ShiftReg;
291 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000292 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000293 struct {
294 ARM_AM::ShiftOpc ShiftTy;
295 unsigned SrcReg;
296 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000297 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000298 struct {
299 unsigned Imm;
300 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000301 struct {
302 unsigned LSB;
303 unsigned Width;
304 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000305 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000306
Bill Wendling146018f2010-11-06 21:42:12 +0000307 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
308public:
Sean Callanan76264762010-04-02 22:27:05 +0000309 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
310 Kind = o.Kind;
311 StartLoc = o.StartLoc;
312 EndLoc = o.EndLoc;
313 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000314 case CondCode:
315 CC = o.CC;
316 break;
Jim Grosbach89df9962011-08-26 21:43:41 +0000317 case ITCondMask:
318 ITMask = o.ITMask;
319 break;
Sean Callanan76264762010-04-02 22:27:05 +0000320 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000321 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000322 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000323 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000324 case Register:
325 Reg = o.Reg;
326 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000327 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000328 case DPRRegisterList:
329 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000330 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000331 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000332 case CoprocNum:
333 case CoprocReg:
334 Cop = o.Cop;
335 break;
Sean Callanan76264762010-04-02 22:27:05 +0000336 case Immediate:
337 Imm = o.Imm;
338 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000339 case MemBarrierOpt:
340 MBOpt = o.MBOpt;
341 break;
Sean Callanan76264762010-04-02 22:27:05 +0000342 case Memory:
343 Mem = o.Mem;
344 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000345 case PostIndexRegister:
346 PostIdxReg = o.PostIdxReg;
347 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000348 case MSRMask:
349 MMask = o.MMask;
350 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000351 case ProcIFlags:
352 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000353 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000354 case ShifterImmediate:
355 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000356 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000357 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000358 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000359 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000360 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000361 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000362 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000363 case RotateImmediate:
364 RotImm = o.RotImm;
365 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000366 case BitfieldDescriptor:
367 Bitfield = o.Bitfield;
368 break;
Sean Callanan76264762010-04-02 22:27:05 +0000369 }
370 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000371
Sean Callanan76264762010-04-02 22:27:05 +0000372 /// getStartLoc - Get the location of the first token of this operand.
373 SMLoc getStartLoc() const { return StartLoc; }
374 /// getEndLoc - Get the location of the last token of this operand.
375 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000376
Daniel Dunbar8462b302010-08-11 06:36:53 +0000377 ARMCC::CondCodes getCondCode() const {
378 assert(Kind == CondCode && "Invalid access!");
379 return CC.Val;
380 }
381
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000382 unsigned getCoproc() const {
383 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
384 return Cop.Val;
385 }
386
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000387 StringRef getToken() const {
388 assert(Kind == Token && "Invalid access!");
389 return StringRef(Tok.Data, Tok.Length);
390 }
391
392 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000393 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000394 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000395 }
396
Bill Wendling5fa22a12010-11-09 23:28:44 +0000397 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000398 assert((Kind == RegisterList || Kind == DPRRegisterList ||
399 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000400 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000401 }
402
Kevin Enderbycfe07242009-10-13 22:19:02 +0000403 const MCExpr *getImm() const {
404 assert(Kind == Immediate && "Invalid access!");
405 return Imm.Val;
406 }
407
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000408 ARM_MB::MemBOpt getMemBarrierOpt() const {
409 assert(Kind == MemBarrierOpt && "Invalid access!");
410 return MBOpt.Val;
411 }
412
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000413 ARM_PROC::IFlags getProcIFlags() const {
414 assert(Kind == ProcIFlags && "Invalid access!");
415 return IFlags.Val;
416 }
417
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000418 unsigned getMSRMask() const {
419 assert(Kind == MSRMask && "Invalid access!");
420 return MMask.Val;
421 }
422
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000423 bool isCoprocNum() const { return Kind == CoprocNum; }
424 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000425 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000426 bool isCCOut() const { return Kind == CCOut; }
Jim Grosbach89df9962011-08-26 21:43:41 +0000427 bool isITMask() const { return Kind == ITCondMask; }
428 bool isITCondCode() const { return Kind == CondCode; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000429 bool isImm() const { return Kind == Immediate; }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000430 bool isImm0_1020s4() const {
431 if (Kind != Immediate)
432 return false;
433 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
434 if (!CE) return false;
435 int64_t Value = CE->getValue();
436 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
437 }
438 bool isImm0_508s4() const {
439 if (Kind != Immediate)
440 return false;
441 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
442 if (!CE) return false;
443 int64_t Value = CE->getValue();
444 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
445 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000446 bool isImm0_255() const {
447 if (Kind != Immediate)
448 return false;
449 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
450 if (!CE) return false;
451 int64_t Value = CE->getValue();
452 return Value >= 0 && Value < 256;
453 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000454 bool isImm0_7() const {
455 if (Kind != Immediate)
456 return false;
457 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
458 if (!CE) return false;
459 int64_t Value = CE->getValue();
460 return Value >= 0 && Value < 8;
461 }
462 bool isImm0_15() const {
463 if (Kind != Immediate)
464 return false;
465 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
466 if (!CE) return false;
467 int64_t Value = CE->getValue();
468 return Value >= 0 && Value < 16;
469 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000470 bool isImm0_31() const {
471 if (Kind != Immediate)
472 return false;
473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
474 if (!CE) return false;
475 int64_t Value = CE->getValue();
476 return Value >= 0 && Value < 32;
477 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000478 bool isImm1_16() const {
479 if (Kind != Immediate)
480 return false;
481 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
482 if (!CE) return false;
483 int64_t Value = CE->getValue();
484 return Value > 0 && Value < 17;
485 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000486 bool isImm1_32() const {
487 if (Kind != Immediate)
488 return false;
489 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
490 if (!CE) return false;
491 int64_t Value = CE->getValue();
492 return Value > 0 && Value < 33;
493 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000494 bool isImm0_65535() const {
495 if (Kind != Immediate)
496 return false;
497 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
498 if (!CE) return false;
499 int64_t Value = CE->getValue();
500 return Value >= 0 && Value < 65536;
501 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000502 bool isImm0_65535Expr() const {
503 if (Kind != Immediate)
504 return false;
505 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
506 // If it's not a constant expression, it'll generate a fixup and be
507 // handled later.
508 if (!CE) return true;
509 int64_t Value = CE->getValue();
510 return Value >= 0 && Value < 65536;
511 }
Jim Grosbached838482011-07-26 16:24:27 +0000512 bool isImm24bit() const {
513 if (Kind != Immediate)
514 return false;
515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
516 if (!CE) return false;
517 int64_t Value = CE->getValue();
518 return Value >= 0 && Value <= 0xffffff;
519 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000520 bool isImmThumbSR() const {
521 if (Kind != Immediate)
522 return false;
523 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
524 if (!CE) return false;
525 int64_t Value = CE->getValue();
526 return Value > 0 && Value < 33;
527 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000528 bool isPKHLSLImm() const {
529 if (Kind != Immediate)
530 return false;
531 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
532 if (!CE) return false;
533 int64_t Value = CE->getValue();
534 return Value >= 0 && Value < 32;
535 }
536 bool isPKHASRImm() const {
537 if (Kind != Immediate)
538 return false;
539 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
540 if (!CE) return false;
541 int64_t Value = CE->getValue();
542 return Value > 0 && Value <= 32;
543 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000544 bool isARMSOImm() const {
545 if (Kind != Immediate)
546 return false;
547 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
548 if (!CE) return false;
549 int64_t Value = CE->getValue();
550 return ARM_AM::getSOImmVal(Value) != -1;
551 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000552 bool isT2SOImm() const {
553 if (Kind != Immediate)
554 return false;
555 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
556 if (!CE) return false;
557 int64_t Value = CE->getValue();
558 return ARM_AM::getT2SOImmVal(Value) != -1;
559 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000560 bool isSetEndImm() const {
561 if (Kind != Immediate)
562 return false;
563 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
564 if (!CE) return false;
565 int64_t Value = CE->getValue();
566 return Value == 1 || Value == 0;
567 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000568 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000569 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000570 bool isDPRRegList() const { return Kind == DPRRegisterList; }
571 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000572 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000573 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000574 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000575 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000576 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
577 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000578 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000579 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000580 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
581 bool isPostIdxReg() const {
582 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
583 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000584 bool isMemNoOffset() const {
585 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000586 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000587 // No offset of any kind.
588 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000589 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000590 bool isAddrMode2() const {
591 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000592 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000593 // Check for register offset.
594 if (Mem.OffsetRegNum) return true;
595 // Immediate offset in range [-4095, 4095].
596 if (!Mem.OffsetImm) return true;
597 int64_t Val = Mem.OffsetImm->getValue();
598 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000599 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000600 bool isAM2OffsetImm() const {
601 if (Kind != Immediate)
602 return false;
603 // Immediate offset in range [-4095, 4095].
604 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
605 if (!CE) return false;
606 int64_t Val = CE->getValue();
607 return Val > -4096 && Val < 4096;
608 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000609 bool isAddrMode3() const {
610 if (Kind != Memory)
611 return false;
612 // No shifts are legal for AM3.
613 if (Mem.ShiftType != ARM_AM::no_shift) return false;
614 // Check for register offset.
615 if (Mem.OffsetRegNum) return true;
616 // Immediate offset in range [-255, 255].
617 if (!Mem.OffsetImm) return true;
618 int64_t Val = Mem.OffsetImm->getValue();
619 return Val > -256 && Val < 256;
620 }
621 bool isAM3Offset() const {
622 if (Kind != Immediate && Kind != PostIndexRegister)
623 return false;
624 if (Kind == PostIndexRegister)
625 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
626 // Immediate offset in range [-255, 255].
627 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
628 if (!CE) return false;
629 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000630 // Special case, #-0 is INT32_MIN.
631 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000632 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000633 bool isAddrMode5() const {
634 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000635 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000636 // Check for register offset.
637 if (Mem.OffsetRegNum) return false;
638 // Immediate offset in range [-1020, 1020] and a multiple of 4.
639 if (!Mem.OffsetImm) return true;
640 int64_t Val = Mem.OffsetImm->getValue();
641 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000642 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000643 bool isMemRegOffset() const {
644 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000645 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000646 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000647 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000648 bool isMemThumbRR() const {
649 // Thumb reg+reg addressing is simple. Just two registers, a base and
650 // an offset. No shifts, negations or any other complicating factors.
651 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
652 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000653 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000654 return isARMLowRegister(Mem.BaseRegNum) &&
655 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
656 }
657 bool isMemThumbRIs4() const {
658 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
659 !isARMLowRegister(Mem.BaseRegNum))
660 return false;
661 // Immediate offset, multiple of 4 in range [0, 124].
662 if (!Mem.OffsetImm) return true;
663 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000664 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
665 }
Jim Grosbach38466302011-08-19 18:55:51 +0000666 bool isMemThumbRIs2() const {
667 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
668 !isARMLowRegister(Mem.BaseRegNum))
669 return false;
670 // Immediate offset, multiple of 4 in range [0, 62].
671 if (!Mem.OffsetImm) return true;
672 int64_t Val = Mem.OffsetImm->getValue();
673 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
674 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000675 bool isMemThumbRIs1() const {
676 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
677 !isARMLowRegister(Mem.BaseRegNum))
678 return false;
679 // Immediate offset in range [0, 31].
680 if (!Mem.OffsetImm) return true;
681 int64_t Val = Mem.OffsetImm->getValue();
682 return Val >= 0 && Val <= 31;
683 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000684 bool isMemThumbSPI() const {
685 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
686 return false;
687 // Immediate offset, multiple of 4 in range [0, 1020].
688 if (!Mem.OffsetImm) return true;
689 int64_t Val = Mem.OffsetImm->getValue();
690 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000691 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692 bool isMemImm8Offset() const {
693 if (Kind != Memory || Mem.OffsetRegNum != 0)
694 return false;
695 // Immediate offset in range [-255, 255].
696 if (!Mem.OffsetImm) return true;
697 int64_t Val = Mem.OffsetImm->getValue();
698 return Val > -256 && Val < 256;
699 }
700 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000701 // If we have an immediate that's not a constant, treat it as a label
702 // reference needing a fixup. If it is a constant, it's something else
703 // and we reject it.
704 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
705 return true;
706
Jim Grosbach7ce05792011-08-03 23:50:40 +0000707 if (Kind != Memory || Mem.OffsetRegNum != 0)
708 return false;
709 // Immediate offset in range [-4095, 4095].
710 if (!Mem.OffsetImm) return true;
711 int64_t Val = Mem.OffsetImm->getValue();
712 return Val > -4096 && Val < 4096;
713 }
714 bool isPostIdxImm8() const {
715 if (Kind != Immediate)
716 return false;
717 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
718 if (!CE) return false;
719 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +0000720 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000721 }
722
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000723 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000724 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000725
726 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000727 // Add as immediates when possible. Null MCExpr = 0.
728 if (Expr == 0)
729 Inst.addOperand(MCOperand::CreateImm(0));
730 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000731 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
732 else
733 Inst.addOperand(MCOperand::CreateExpr(Expr));
734 }
735
Daniel Dunbar8462b302010-08-11 06:36:53 +0000736 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000737 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000738 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000739 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
740 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000741 }
742
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000743 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
744 assert(N == 1 && "Invalid number of operands!");
745 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
746 }
747
Jim Grosbach89df9962011-08-26 21:43:41 +0000748 void addITMaskOperands(MCInst &Inst, unsigned N) const {
749 assert(N == 1 && "Invalid number of operands!");
750 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
751 }
752
753 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
754 assert(N == 1 && "Invalid number of operands!");
755 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
756 }
757
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000758 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
759 assert(N == 1 && "Invalid number of operands!");
760 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
761 }
762
Jim Grosbachd67641b2010-12-06 18:21:12 +0000763 void addCCOutOperands(MCInst &Inst, unsigned N) const {
764 assert(N == 1 && "Invalid number of operands!");
765 Inst.addOperand(MCOperand::CreateReg(getReg()));
766 }
767
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000768 void addRegOperands(MCInst &Inst, unsigned N) const {
769 assert(N == 1 && "Invalid number of operands!");
770 Inst.addOperand(MCOperand::CreateReg(getReg()));
771 }
772
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000773 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000774 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000775 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
776 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
777 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000778 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000779 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000780 }
781
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000782 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000783 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000784 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
785 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000786 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000787 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000788 }
789
790
Jim Grosbach580f4a92011-07-25 22:20:28 +0000791 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000792 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000793 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
794 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000795 }
796
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000797 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000798 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000799 const SmallVectorImpl<unsigned> &RegList = getRegList();
800 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000801 I = RegList.begin(), E = RegList.end(); I != E; ++I)
802 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000803 }
804
Bill Wendling0f630752010-11-17 04:32:08 +0000805 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
806 addRegListOperands(Inst, N);
807 }
808
809 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
810 addRegListOperands(Inst, N);
811 }
812
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000813 void addRotImmOperands(MCInst &Inst, unsigned N) const {
814 assert(N == 1 && "Invalid number of operands!");
815 // Encoded as val>>3. The printer handles display as 8, 16, 24.
816 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
817 }
818
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000819 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
820 assert(N == 1 && "Invalid number of operands!");
821 // Munge the lsb/width into a bitfield mask.
822 unsigned lsb = Bitfield.LSB;
823 unsigned width = Bitfield.Width;
824 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
825 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
826 (32 - (lsb + width)));
827 Inst.addOperand(MCOperand::CreateImm(Mask));
828 }
829
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000830 void addImmOperands(MCInst &Inst, unsigned N) const {
831 assert(N == 1 && "Invalid number of operands!");
832 addExpr(Inst, getImm());
833 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000834
Jim Grosbach72f39f82011-08-24 21:22:15 +0000835 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
836 assert(N == 1 && "Invalid number of operands!");
837 // The immediate is scaled by four in the encoding and is stored
838 // in the MCInst as such. Lop off the low two bits here.
839 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
840 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
841 }
842
843 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
844 assert(N == 1 && "Invalid number of operands!");
845 // The immediate is scaled by four in the encoding and is stored
846 // in the MCInst as such. Lop off the low two bits here.
847 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
848 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
849 }
850
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000851 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
852 assert(N == 1 && "Invalid number of operands!");
853 addExpr(Inst, getImm());
854 }
855
Jim Grosbach83ab0702011-07-13 22:01:08 +0000856 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
857 assert(N == 1 && "Invalid number of operands!");
858 addExpr(Inst, getImm());
859 }
860
861 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
862 assert(N == 1 && "Invalid number of operands!");
863 addExpr(Inst, getImm());
864 }
865
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000866 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
867 assert(N == 1 && "Invalid number of operands!");
868 addExpr(Inst, getImm());
869 }
870
Jim Grosbachf4943352011-07-25 23:09:14 +0000871 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
872 assert(N == 1 && "Invalid number of operands!");
873 // The constant encodes as the immediate-1, and we store in the instruction
874 // the bits as encoded, so subtract off one here.
875 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
876 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
877 }
878
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000879 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
880 assert(N == 1 && "Invalid number of operands!");
881 // The constant encodes as the immediate-1, and we store in the instruction
882 // the bits as encoded, so subtract off one here.
883 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
884 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
885 }
886
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000887 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
888 assert(N == 1 && "Invalid number of operands!");
889 addExpr(Inst, getImm());
890 }
891
Jim Grosbachffa32252011-07-19 19:13:28 +0000892 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
893 assert(N == 1 && "Invalid number of operands!");
894 addExpr(Inst, getImm());
895 }
896
Jim Grosbached838482011-07-26 16:24:27 +0000897 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
898 assert(N == 1 && "Invalid number of operands!");
899 addExpr(Inst, getImm());
900 }
901
Jim Grosbach70939ee2011-08-17 21:51:27 +0000902 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
903 assert(N == 1 && "Invalid number of operands!");
904 // The constant encodes as the immediate, except for 32, which encodes as
905 // zero.
906 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
907 unsigned Imm = CE->getValue();
908 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
909 }
910
Jim Grosbachf6c05252011-07-21 17:23:04 +0000911 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
912 assert(N == 1 && "Invalid number of operands!");
913 addExpr(Inst, getImm());
914 }
915
916 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
917 assert(N == 1 && "Invalid number of operands!");
918 // An ASR value of 32 encodes as 0, so that's how we want to add it to
919 // the instruction as well.
920 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
921 int Val = CE->getValue();
922 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
923 }
924
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000925 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
926 assert(N == 1 && "Invalid number of operands!");
927 addExpr(Inst, getImm());
928 }
929
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000930 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
931 assert(N == 1 && "Invalid number of operands!");
932 addExpr(Inst, getImm());
933 }
934
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000935 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
936 assert(N == 1 && "Invalid number of operands!");
937 addExpr(Inst, getImm());
938 }
939
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000940 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
941 assert(N == 1 && "Invalid number of operands!");
942 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
943 }
944
Jim Grosbach7ce05792011-08-03 23:50:40 +0000945 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
946 assert(N == 1 && "Invalid number of operands!");
947 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000948 }
949
Jim Grosbach7ce05792011-08-03 23:50:40 +0000950 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
951 assert(N == 3 && "Invalid number of operands!");
952 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
953 if (!Mem.OffsetRegNum) {
954 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
955 // Special case for #-0
956 if (Val == INT32_MIN) Val = 0;
957 if (Val < 0) Val = -Val;
958 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
959 } else {
960 // For register offset, we encode the shift type and negation flag
961 // here.
962 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000963 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000964 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000965 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
966 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
967 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000968 }
969
Jim Grosbach039c2e12011-08-04 23:01:30 +0000970 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
971 assert(N == 2 && "Invalid number of operands!");
972 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
973 assert(CE && "non-constant AM2OffsetImm operand!");
974 int32_t Val = CE->getValue();
975 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
976 // Special case for #-0
977 if (Val == INT32_MIN) Val = 0;
978 if (Val < 0) Val = -Val;
979 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
980 Inst.addOperand(MCOperand::CreateReg(0));
981 Inst.addOperand(MCOperand::CreateImm(Val));
982 }
983
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000984 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
985 assert(N == 3 && "Invalid number of operands!");
986 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
987 if (!Mem.OffsetRegNum) {
988 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
989 // Special case for #-0
990 if (Val == INT32_MIN) Val = 0;
991 if (Val < 0) Val = -Val;
992 Val = ARM_AM::getAM3Opc(AddSub, Val);
993 } else {
994 // For register offset, we encode the shift type and negation flag
995 // here.
996 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
997 }
998 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
999 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1000 Inst.addOperand(MCOperand::CreateImm(Val));
1001 }
1002
1003 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1004 assert(N == 2 && "Invalid number of operands!");
1005 if (Kind == PostIndexRegister) {
1006 int32_t Val =
1007 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1008 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1009 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001010 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001011 }
1012
1013 // Constant offset.
1014 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1015 int32_t Val = CE->getValue();
1016 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1017 // Special case for #-0
1018 if (Val == INT32_MIN) Val = 0;
1019 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001020 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001021 Inst.addOperand(MCOperand::CreateReg(0));
1022 Inst.addOperand(MCOperand::CreateImm(Val));
1023 }
1024
Jim Grosbach7ce05792011-08-03 23:50:40 +00001025 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1026 assert(N == 2 && "Invalid number of operands!");
1027 // The lower two bits are always zero and as such are not encoded.
1028 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1029 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1030 // Special case for #-0
1031 if (Val == INT32_MIN) Val = 0;
1032 if (Val < 0) Val = -Val;
1033 Val = ARM_AM::getAM5Opc(AddSub, Val);
1034 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1035 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001036 }
1037
Jim Grosbach7ce05792011-08-03 23:50:40 +00001038 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1039 assert(N == 2 && "Invalid number of operands!");
1040 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1041 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1042 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001043 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001044
Jim Grosbach7ce05792011-08-03 23:50:40 +00001045 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1046 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001047 // If this is an immediate, it's a label reference.
1048 if (Kind == Immediate) {
1049 addExpr(Inst, getImm());
1050 Inst.addOperand(MCOperand::CreateImm(0));
1051 return;
1052 }
1053
1054 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001055 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1056 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1057 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001058 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001059
Jim Grosbach7ce05792011-08-03 23:50:40 +00001060 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1061 assert(N == 3 && "Invalid number of operands!");
1062 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001063 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001064 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1065 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1066 Inst.addOperand(MCOperand::CreateImm(Val));
1067 }
1068
1069 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1070 assert(N == 2 && "Invalid number of operands!");
1071 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1072 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1073 }
1074
Jim Grosbach60f91a32011-08-19 17:55:24 +00001075 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1076 assert(N == 2 && "Invalid number of operands!");
1077 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1078 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1079 Inst.addOperand(MCOperand::CreateImm(Val));
1080 }
1081
Jim Grosbach38466302011-08-19 18:55:51 +00001082 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1083 assert(N == 2 && "Invalid number of operands!");
1084 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1085 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1086 Inst.addOperand(MCOperand::CreateImm(Val));
1087 }
1088
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001089 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1090 assert(N == 2 && "Invalid number of operands!");
1091 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1092 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1093 Inst.addOperand(MCOperand::CreateImm(Val));
1094 }
1095
Jim Grosbachecd85892011-08-19 18:13:48 +00001096 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1097 assert(N == 2 && "Invalid number of operands!");
1098 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1099 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1100 Inst.addOperand(MCOperand::CreateImm(Val));
1101 }
1102
Jim Grosbach7ce05792011-08-03 23:50:40 +00001103 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1104 assert(N == 1 && "Invalid number of operands!");
1105 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1106 assert(CE && "non-constant post-idx-imm8 operand!");
1107 int Imm = CE->getValue();
1108 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001109 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001110 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1111 Inst.addOperand(MCOperand::CreateImm(Imm));
1112 }
1113
1114 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1115 assert(N == 2 && "Invalid number of operands!");
1116 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001117 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1118 }
1119
1120 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1121 assert(N == 2 && "Invalid number of operands!");
1122 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1123 // The sign, shift type, and shift amount are encoded in a single operand
1124 // using the AM2 encoding helpers.
1125 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1126 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1127 PostIdxReg.ShiftTy);
1128 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001129 }
1130
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001131 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1132 assert(N == 1 && "Invalid number of operands!");
1133 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1134 }
1135
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001136 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1137 assert(N == 1 && "Invalid number of operands!");
1138 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1139 }
1140
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001141 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001142
Jim Grosbach89df9962011-08-26 21:43:41 +00001143 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
1144 ARMOperand *Op = new ARMOperand(ITCondMask);
1145 Op->ITMask.Mask = Mask;
1146 Op->StartLoc = S;
1147 Op->EndLoc = S;
1148 return Op;
1149 }
1150
Chris Lattner3a697562010-10-28 17:20:03 +00001151 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1152 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001153 Op->CC.Val = CC;
1154 Op->StartLoc = S;
1155 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001156 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001157 }
1158
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001159 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1160 ARMOperand *Op = new ARMOperand(CoprocNum);
1161 Op->Cop.Val = CopVal;
1162 Op->StartLoc = S;
1163 Op->EndLoc = S;
1164 return Op;
1165 }
1166
1167 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1168 ARMOperand *Op = new ARMOperand(CoprocReg);
1169 Op->Cop.Val = CopVal;
1170 Op->StartLoc = S;
1171 Op->EndLoc = S;
1172 return Op;
1173 }
1174
Jim Grosbachd67641b2010-12-06 18:21:12 +00001175 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1176 ARMOperand *Op = new ARMOperand(CCOut);
1177 Op->Reg.RegNum = RegNum;
1178 Op->StartLoc = S;
1179 Op->EndLoc = S;
1180 return Op;
1181 }
1182
Chris Lattner3a697562010-10-28 17:20:03 +00001183 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1184 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001185 Op->Tok.Data = Str.data();
1186 Op->Tok.Length = Str.size();
1187 Op->StartLoc = S;
1188 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001189 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001190 }
1191
Bill Wendling50d0f582010-11-18 23:43:05 +00001192 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001193 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001194 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001195 Op->StartLoc = S;
1196 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001197 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001198 }
1199
Jim Grosbache8606dc2011-07-13 17:50:29 +00001200 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1201 unsigned SrcReg,
1202 unsigned ShiftReg,
1203 unsigned ShiftImm,
1204 SMLoc S, SMLoc E) {
1205 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001206 Op->RegShiftedReg.ShiftTy = ShTy;
1207 Op->RegShiftedReg.SrcReg = SrcReg;
1208 Op->RegShiftedReg.ShiftReg = ShiftReg;
1209 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001210 Op->StartLoc = S;
1211 Op->EndLoc = E;
1212 return Op;
1213 }
1214
Owen Anderson92a20222011-07-21 18:54:16 +00001215 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1216 unsigned SrcReg,
1217 unsigned ShiftImm,
1218 SMLoc S, SMLoc E) {
1219 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001220 Op->RegShiftedImm.ShiftTy = ShTy;
1221 Op->RegShiftedImm.SrcReg = SrcReg;
1222 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001223 Op->StartLoc = S;
1224 Op->EndLoc = E;
1225 return Op;
1226 }
1227
Jim Grosbach580f4a92011-07-25 22:20:28 +00001228 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001229 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001230 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1231 Op->ShifterImm.isASR = isASR;
1232 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001233 Op->StartLoc = S;
1234 Op->EndLoc = E;
1235 return Op;
1236 }
1237
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001238 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1239 ARMOperand *Op = new ARMOperand(RotateImmediate);
1240 Op->RotImm.Imm = Imm;
1241 Op->StartLoc = S;
1242 Op->EndLoc = E;
1243 return Op;
1244 }
1245
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001246 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1247 SMLoc S, SMLoc E) {
1248 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1249 Op->Bitfield.LSB = LSB;
1250 Op->Bitfield.Width = Width;
1251 Op->StartLoc = S;
1252 Op->EndLoc = E;
1253 return Op;
1254 }
1255
Bill Wendling7729e062010-11-09 22:44:22 +00001256 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001257 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001258 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001259 KindTy Kind = RegisterList;
1260
Evan Cheng275944a2011-07-25 21:32:49 +00001261 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1262 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001263 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001264 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1265 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001266 Kind = SPRRegisterList;
1267
1268 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001269 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001270 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001271 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001272 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001273 Op->StartLoc = StartLoc;
1274 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001275 return Op;
1276 }
1277
Chris Lattner3a697562010-10-28 17:20:03 +00001278 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1279 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001280 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001281 Op->StartLoc = S;
1282 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001283 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001284 }
1285
Jim Grosbach7ce05792011-08-03 23:50:40 +00001286 static ARMOperand *CreateMem(unsigned BaseRegNum,
1287 const MCConstantExpr *OffsetImm,
1288 unsigned OffsetRegNum,
1289 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001290 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001291 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001292 SMLoc S, SMLoc E) {
1293 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001294 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001295 Op->Mem.OffsetImm = OffsetImm;
1296 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001297 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001298 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001299 Op->Mem.isNegative = isNegative;
1300 Op->StartLoc = S;
1301 Op->EndLoc = E;
1302 return Op;
1303 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001304
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001305 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1306 ARM_AM::ShiftOpc ShiftTy,
1307 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001308 SMLoc S, SMLoc E) {
1309 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1310 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001311 Op->PostIdxReg.isAdd = isAdd;
1312 Op->PostIdxReg.ShiftTy = ShiftTy;
1313 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001314 Op->StartLoc = S;
1315 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001316 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001317 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001318
1319 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1320 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1321 Op->MBOpt.Val = Opt;
1322 Op->StartLoc = S;
1323 Op->EndLoc = S;
1324 return Op;
1325 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001326
1327 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1328 ARMOperand *Op = new ARMOperand(ProcIFlags);
1329 Op->IFlags.Val = IFlags;
1330 Op->StartLoc = S;
1331 Op->EndLoc = S;
1332 return Op;
1333 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001334
1335 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1336 ARMOperand *Op = new ARMOperand(MSRMask);
1337 Op->MMask.Val = MMask;
1338 Op->StartLoc = S;
1339 Op->EndLoc = S;
1340 return Op;
1341 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001342};
1343
1344} // end anonymous namespace.
1345
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001346void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001347 switch (Kind) {
1348 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001349 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001350 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001351 case CCOut:
1352 OS << "<ccout " << getReg() << ">";
1353 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00001354 case ITCondMask: {
1355 static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)",
1356 "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)",
1357 "(tee)", "(eee)" };
1358 assert((ITMask.Mask & 0xf) == ITMask.Mask);
1359 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
1360 break;
1361 }
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001362 case CoprocNum:
1363 OS << "<coprocessor number: " << getCoproc() << ">";
1364 break;
1365 case CoprocReg:
1366 OS << "<coprocessor register: " << getCoproc() << ">";
1367 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001368 case MSRMask:
1369 OS << "<mask: " << getMSRMask() << ">";
1370 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001371 case Immediate:
1372 getImm()->print(OS);
1373 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001374 case MemBarrierOpt:
1375 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1376 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001377 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001378 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001379 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001380 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001381 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001382 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001383 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1384 << PostIdxReg.RegNum;
1385 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1386 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1387 << PostIdxReg.ShiftImm;
1388 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001389 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001390 case ProcIFlags: {
1391 OS << "<ARM_PROC::";
1392 unsigned IFlags = getProcIFlags();
1393 for (int i=2; i >= 0; --i)
1394 if (IFlags & (1 << i))
1395 OS << ARM_PROC::IFlagsToString(1 << i);
1396 OS << ">";
1397 break;
1398 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001399 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001400 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001401 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001402 case ShifterImmediate:
1403 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1404 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001405 break;
1406 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001407 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001408 << RegShiftedReg.SrcReg
1409 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1410 << ", " << RegShiftedReg.ShiftReg << ", "
1411 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001412 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001413 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001414 case ShiftedImmediate:
1415 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001416 << RegShiftedImm.SrcReg
1417 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1418 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001419 << ">";
1420 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001421 case RotateImmediate:
1422 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1423 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001424 case BitfieldDescriptor:
1425 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1426 << ", width: " << Bitfield.Width << ">";
1427 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001428 case RegisterList:
1429 case DPRRegisterList:
1430 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001431 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001432
Bill Wendling5fa22a12010-11-09 23:28:44 +00001433 const SmallVectorImpl<unsigned> &RegList = getRegList();
1434 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001435 I = RegList.begin(), E = RegList.end(); I != E; ) {
1436 OS << *I;
1437 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001438 }
1439
1440 OS << ">";
1441 break;
1442 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001443 case Token:
1444 OS << "'" << getToken() << "'";
1445 break;
1446 }
1447}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001448
1449/// @name Auto-generated Match Functions
1450/// {
1451
1452static unsigned MatchRegisterName(StringRef Name);
1453
1454/// }
1455
Bob Wilson69df7232011-02-03 21:46:10 +00001456bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1457 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001458 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001459
1460 return (RegNo == (unsigned)-1);
1461}
1462
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001463/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001464/// and if it is a register name the token is eaten and the register number is
1465/// returned. Otherwise return -1.
1466///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001467int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001468 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001469 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001470
Chris Lattnere5658fa2010-10-30 04:09:10 +00001471 // FIXME: Validate register for the current architecture; we have to do
1472 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001473 std::string upperCase = Tok.getString().str();
1474 std::string lowerCase = LowercaseString(upperCase);
1475 unsigned RegNum = MatchRegisterName(lowerCase);
1476 if (!RegNum) {
1477 RegNum = StringSwitch<unsigned>(lowerCase)
1478 .Case("r13", ARM::SP)
1479 .Case("r14", ARM::LR)
1480 .Case("r15", ARM::PC)
1481 .Case("ip", ARM::R12)
1482 .Default(0);
1483 }
1484 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001485
Chris Lattnere5658fa2010-10-30 04:09:10 +00001486 Parser.Lex(); // Eat identifier token.
1487 return RegNum;
1488}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001489
Jim Grosbach19906722011-07-13 18:49:30 +00001490// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1491// If a recoverable error occurs, return 1. If an irrecoverable error
1492// occurs, return -1. An irrecoverable error is one where tokens have been
1493// consumed in the process of trying to parse the shifter (i.e., when it is
1494// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001495int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001496 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1497 SMLoc S = Parser.getTok().getLoc();
1498 const AsmToken &Tok = Parser.getTok();
1499 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1500
1501 std::string upperCase = Tok.getString().str();
1502 std::string lowerCase = LowercaseString(upperCase);
1503 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1504 .Case("lsl", ARM_AM::lsl)
1505 .Case("lsr", ARM_AM::lsr)
1506 .Case("asr", ARM_AM::asr)
1507 .Case("ror", ARM_AM::ror)
1508 .Case("rrx", ARM_AM::rrx)
1509 .Default(ARM_AM::no_shift);
1510
1511 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001512 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001513
Jim Grosbache8606dc2011-07-13 17:50:29 +00001514 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001515
Jim Grosbache8606dc2011-07-13 17:50:29 +00001516 // The source register for the shift has already been added to the
1517 // operand list, so we need to pop it off and combine it into the shifted
1518 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001519 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001520 if (!PrevOp->isReg())
1521 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1522 int SrcReg = PrevOp->getReg();
1523 int64_t Imm = 0;
1524 int ShiftReg = 0;
1525 if (ShiftTy == ARM_AM::rrx) {
1526 // RRX Doesn't have an explicit shift amount. The encoder expects
1527 // the shift register to be the same as the source register. Seems odd,
1528 // but OK.
1529 ShiftReg = SrcReg;
1530 } else {
1531 // Figure out if this is shifted by a constant or a register (for non-RRX).
1532 if (Parser.getTok().is(AsmToken::Hash)) {
1533 Parser.Lex(); // Eat hash.
1534 SMLoc ImmLoc = Parser.getTok().getLoc();
1535 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001536 if (getParser().ParseExpression(ShiftExpr)) {
1537 Error(ImmLoc, "invalid immediate shift value");
1538 return -1;
1539 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001540 // The expression must be evaluatable as an immediate.
1541 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001542 if (!CE) {
1543 Error(ImmLoc, "invalid immediate shift value");
1544 return -1;
1545 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001546 // Range check the immediate.
1547 // lsl, ror: 0 <= imm <= 31
1548 // lsr, asr: 0 <= imm <= 32
1549 Imm = CE->getValue();
1550 if (Imm < 0 ||
1551 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1552 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001553 Error(ImmLoc, "immediate shift value out of range");
1554 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001555 }
1556 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001557 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001558 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001559 if (ShiftReg == -1) {
1560 Error (L, "expected immediate or register in shift operand");
1561 return -1;
1562 }
1563 } else {
1564 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001565 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001566 return -1;
1567 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001568 }
1569
Owen Anderson92a20222011-07-21 18:54:16 +00001570 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1571 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001572 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001573 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001574 else
1575 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1576 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001577
Jim Grosbach19906722011-07-13 18:49:30 +00001578 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001579}
1580
1581
Bill Wendling50d0f582010-11-18 23:43:05 +00001582/// Try to parse a register name. The token must be an Identifier when called.
1583/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1584/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001585///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001586/// TODO this is likely to change to allow different register types and or to
1587/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001588bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001589tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001590 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001591 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001592 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001593 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001594
Bill Wendling50d0f582010-11-18 23:43:05 +00001595 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001596
Chris Lattnere5658fa2010-10-30 04:09:10 +00001597 const AsmToken &ExclaimTok = Parser.getTok();
1598 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001599 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1600 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001601 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001602 }
1603
Bill Wendling50d0f582010-11-18 23:43:05 +00001604 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001605}
1606
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001607/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1608/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1609/// "c5", ...
1610static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001611 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1612 // but efficient.
1613 switch (Name.size()) {
1614 default: break;
1615 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001616 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001617 return -1;
1618 switch (Name[1]) {
1619 default: return -1;
1620 case '0': return 0;
1621 case '1': return 1;
1622 case '2': return 2;
1623 case '3': return 3;
1624 case '4': return 4;
1625 case '5': return 5;
1626 case '6': return 6;
1627 case '7': return 7;
1628 case '8': return 8;
1629 case '9': return 9;
1630 }
1631 break;
1632 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001633 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001634 return -1;
1635 switch (Name[2]) {
1636 default: return -1;
1637 case '0': return 10;
1638 case '1': return 11;
1639 case '2': return 12;
1640 case '3': return 13;
1641 case '4': return 14;
1642 case '5': return 15;
1643 }
1644 break;
1645 }
1646
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001647 return -1;
1648}
1649
Jim Grosbach89df9962011-08-26 21:43:41 +00001650/// parseITCondCode - Try to parse a condition code for an IT instruction.
1651ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1652parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1653 SMLoc S = Parser.getTok().getLoc();
1654 const AsmToken &Tok = Parser.getTok();
1655 if (!Tok.is(AsmToken::Identifier))
1656 return MatchOperand_NoMatch;
1657 unsigned CC = StringSwitch<unsigned>(Tok.getString())
1658 .Case("eq", ARMCC::EQ)
1659 .Case("ne", ARMCC::NE)
1660 .Case("hs", ARMCC::HS)
1661 .Case("cs", ARMCC::HS)
1662 .Case("lo", ARMCC::LO)
1663 .Case("cc", ARMCC::LO)
1664 .Case("mi", ARMCC::MI)
1665 .Case("pl", ARMCC::PL)
1666 .Case("vs", ARMCC::VS)
1667 .Case("vc", ARMCC::VC)
1668 .Case("hi", ARMCC::HI)
1669 .Case("ls", ARMCC::LS)
1670 .Case("ge", ARMCC::GE)
1671 .Case("lt", ARMCC::LT)
1672 .Case("gt", ARMCC::GT)
1673 .Case("le", ARMCC::LE)
1674 .Case("al", ARMCC::AL)
1675 .Default(~0U);
1676 if (CC == ~0U)
1677 return MatchOperand_NoMatch;
1678 Parser.Lex(); // Eat the token.
1679
1680 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
1681
1682 return MatchOperand_Success;
1683}
1684
Jim Grosbach43904292011-07-25 20:14:50 +00001685/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001686/// token must be an Identifier when called, and if it is a coprocessor
1687/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001688ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001689parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001690 SMLoc S = Parser.getTok().getLoc();
1691 const AsmToken &Tok = Parser.getTok();
1692 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1693
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001694 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001695 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001696 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001697
1698 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001699 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001700 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001701}
1702
Jim Grosbach43904292011-07-25 20:14:50 +00001703/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001704/// token must be an Identifier when called, and if it is a coprocessor
1705/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001706ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001707parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001708 SMLoc S = Parser.getTok().getLoc();
1709 const AsmToken &Tok = Parser.getTok();
1710 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1711
1712 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1713 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001714 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001715
1716 Parser.Lex(); // Eat identifier token.
1717 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001718 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001719}
1720
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001721/// Parse a register list, return it if successful else return null. The first
1722/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001723bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001724parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001725 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001726 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001727 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001728
Bill Wendling7729e062010-11-09 22:44:22 +00001729 // Read the rest of the registers in the list.
1730 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001731 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001732
Bill Wendling7729e062010-11-09 22:44:22 +00001733 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001734 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001735 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001736
Sean Callanan18b83232010-01-19 21:44:56 +00001737 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001738 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001739 if (RegTok.isNot(AsmToken::Identifier)) {
1740 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001741 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001742 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001743
Jim Grosbach1355cf12011-07-26 17:10:22 +00001744 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001745 if (RegNum == -1) {
1746 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001747 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001748 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001749
Bill Wendlinge7176102010-11-06 22:36:58 +00001750 if (IsRange) {
1751 int Reg = PrevRegNum;
1752 do {
1753 ++Reg;
1754 Registers.push_back(std::make_pair(Reg, RegLoc));
1755 } while (Reg != RegNum);
1756 } else {
1757 Registers.push_back(std::make_pair(RegNum, RegLoc));
1758 }
1759
1760 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001761 } while (Parser.getTok().is(AsmToken::Comma) ||
1762 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001763
1764 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001765 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001766 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1767 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001768 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001769 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001770
Bill Wendlinge7176102010-11-06 22:36:58 +00001771 SMLoc E = RCurlyTok.getLoc();
1772 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001773
Bill Wendlinge7176102010-11-06 22:36:58 +00001774 // Verify the register list.
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001775 bool EmittedWarning = false;
Jim Grosbach11e03e72011-08-22 18:50:36 +00001776 unsigned HighRegNum = 0;
1777 BitVector RegMap(32);
1778 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
1779 const std::pair<unsigned, SMLoc> &RegInfo = Registers[i];
Bill Wendling7caebff2011-01-12 21:20:59 +00001780 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001781
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001782 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001783 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001784 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001785 }
1786
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001787 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001788 Warning(RegInfo.second,
1789 "register not in ascending order in register list");
1790
Jim Grosbach11e03e72011-08-22 18:50:36 +00001791 RegMap.set(Reg);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001792 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001793 }
1794
Bill Wendling50d0f582010-11-18 23:43:05 +00001795 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1796 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001797}
1798
Jim Grosbach43904292011-07-25 20:14:50 +00001799/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001800ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001801parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001802 SMLoc S = Parser.getTok().getLoc();
1803 const AsmToken &Tok = Parser.getTok();
1804 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1805 StringRef OptStr = Tok.getString();
1806
1807 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1808 .Case("sy", ARM_MB::SY)
1809 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001810 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001811 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001812 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001813 .Case("ishst", ARM_MB::ISHST)
1814 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001815 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001816 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001817 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001818 .Case("osh", ARM_MB::OSH)
1819 .Case("oshst", ARM_MB::OSHST)
1820 .Default(~0U);
1821
1822 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001823 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001824
1825 Parser.Lex(); // Eat identifier token.
1826 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001827 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001828}
1829
Jim Grosbach43904292011-07-25 20:14:50 +00001830/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001831ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001832parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001833 SMLoc S = Parser.getTok().getLoc();
1834 const AsmToken &Tok = Parser.getTok();
1835 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1836 StringRef IFlagsStr = Tok.getString();
1837
1838 unsigned IFlags = 0;
1839 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1840 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1841 .Case("a", ARM_PROC::A)
1842 .Case("i", ARM_PROC::I)
1843 .Case("f", ARM_PROC::F)
1844 .Default(~0U);
1845
1846 // If some specific iflag is already set, it means that some letter is
1847 // present more than once, this is not acceptable.
1848 if (Flag == ~0U || (IFlags & Flag))
1849 return MatchOperand_NoMatch;
1850
1851 IFlags |= Flag;
1852 }
1853
1854 Parser.Lex(); // Eat identifier token.
1855 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1856 return MatchOperand_Success;
1857}
1858
Jim Grosbach43904292011-07-25 20:14:50 +00001859/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001860ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001861parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001862 SMLoc S = Parser.getTok().getLoc();
1863 const AsmToken &Tok = Parser.getTok();
1864 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1865 StringRef Mask = Tok.getString();
1866
1867 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1868 size_t Start = 0, Next = Mask.find('_');
1869 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001870 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001871 if (Next != StringRef::npos)
1872 Flags = Mask.slice(Next+1, Mask.size());
1873
1874 // FlagsVal contains the complete mask:
1875 // 3-0: Mask
1876 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1877 unsigned FlagsVal = 0;
1878
1879 if (SpecReg == "apsr") {
1880 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001881 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001882 .Case("g", 0x4) // same as CPSR_s
1883 .Case("nzcvqg", 0xc) // same as CPSR_fs
1884 .Default(~0U);
1885
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001886 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001887 if (!Flags.empty())
1888 return MatchOperand_NoMatch;
1889 else
1890 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001891 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001892 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001893 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1894 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001895 for (int i = 0, e = Flags.size(); i != e; ++i) {
1896 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1897 .Case("c", 1)
1898 .Case("x", 2)
1899 .Case("s", 4)
1900 .Case("f", 8)
1901 .Default(~0U);
1902
1903 // If some specific flag is already set, it means that some letter is
1904 // present more than once, this is not acceptable.
1905 if (FlagsVal == ~0U || (FlagsVal & Flag))
1906 return MatchOperand_NoMatch;
1907 FlagsVal |= Flag;
1908 }
1909 } else // No match for special register.
1910 return MatchOperand_NoMatch;
1911
1912 // Special register without flags are equivalent to "fc" flags.
1913 if (!FlagsVal)
1914 FlagsVal = 0x9;
1915
1916 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1917 if (SpecReg == "spsr")
1918 FlagsVal |= 16;
1919
1920 Parser.Lex(); // Eat identifier token.
1921 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1922 return MatchOperand_Success;
1923}
1924
Jim Grosbachf6c05252011-07-21 17:23:04 +00001925ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1926parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1927 int Low, int High) {
1928 const AsmToken &Tok = Parser.getTok();
1929 if (Tok.isNot(AsmToken::Identifier)) {
1930 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1931 return MatchOperand_ParseFail;
1932 }
1933 StringRef ShiftName = Tok.getString();
1934 std::string LowerOp = LowercaseString(Op);
1935 std::string UpperOp = UppercaseString(Op);
1936 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1937 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1938 return MatchOperand_ParseFail;
1939 }
1940 Parser.Lex(); // Eat shift type token.
1941
1942 // There must be a '#' and a shift amount.
1943 if (Parser.getTok().isNot(AsmToken::Hash)) {
1944 Error(Parser.getTok().getLoc(), "'#' expected");
1945 return MatchOperand_ParseFail;
1946 }
1947 Parser.Lex(); // Eat hash token.
1948
1949 const MCExpr *ShiftAmount;
1950 SMLoc Loc = Parser.getTok().getLoc();
1951 if (getParser().ParseExpression(ShiftAmount)) {
1952 Error(Loc, "illegal expression");
1953 return MatchOperand_ParseFail;
1954 }
1955 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1956 if (!CE) {
1957 Error(Loc, "constant expression expected");
1958 return MatchOperand_ParseFail;
1959 }
1960 int Val = CE->getValue();
1961 if (Val < Low || Val > High) {
1962 Error(Loc, "immediate value out of range");
1963 return MatchOperand_ParseFail;
1964 }
1965
1966 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1967
1968 return MatchOperand_Success;
1969}
1970
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001971ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1972parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1973 const AsmToken &Tok = Parser.getTok();
1974 SMLoc S = Tok.getLoc();
1975 if (Tok.isNot(AsmToken::Identifier)) {
1976 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1977 return MatchOperand_ParseFail;
1978 }
1979 int Val = StringSwitch<int>(Tok.getString())
1980 .Case("be", 1)
1981 .Case("le", 0)
1982 .Default(-1);
1983 Parser.Lex(); // Eat the token.
1984
1985 if (Val == -1) {
1986 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1987 return MatchOperand_ParseFail;
1988 }
1989 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1990 getContext()),
1991 S, Parser.getTok().getLoc()));
1992 return MatchOperand_Success;
1993}
1994
Jim Grosbach580f4a92011-07-25 22:20:28 +00001995/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1996/// instructions. Legal values are:
1997/// lsl #n 'n' in [0,31]
1998/// asr #n 'n' in [1,32]
1999/// n == 32 encoded as n == 0.
2000ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2001parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2002 const AsmToken &Tok = Parser.getTok();
2003 SMLoc S = Tok.getLoc();
2004 if (Tok.isNot(AsmToken::Identifier)) {
2005 Error(S, "shift operator 'asr' or 'lsl' expected");
2006 return MatchOperand_ParseFail;
2007 }
2008 StringRef ShiftName = Tok.getString();
2009 bool isASR;
2010 if (ShiftName == "lsl" || ShiftName == "LSL")
2011 isASR = false;
2012 else if (ShiftName == "asr" || ShiftName == "ASR")
2013 isASR = true;
2014 else {
2015 Error(S, "shift operator 'asr' or 'lsl' expected");
2016 return MatchOperand_ParseFail;
2017 }
2018 Parser.Lex(); // Eat the operator.
2019
2020 // A '#' and a shift amount.
2021 if (Parser.getTok().isNot(AsmToken::Hash)) {
2022 Error(Parser.getTok().getLoc(), "'#' expected");
2023 return MatchOperand_ParseFail;
2024 }
2025 Parser.Lex(); // Eat hash token.
2026
2027 const MCExpr *ShiftAmount;
2028 SMLoc E = Parser.getTok().getLoc();
2029 if (getParser().ParseExpression(ShiftAmount)) {
2030 Error(E, "malformed shift expression");
2031 return MatchOperand_ParseFail;
2032 }
2033 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2034 if (!CE) {
2035 Error(E, "shift amount must be an immediate");
2036 return MatchOperand_ParseFail;
2037 }
2038
2039 int64_t Val = CE->getValue();
2040 if (isASR) {
2041 // Shift amount must be in [1,32]
2042 if (Val < 1 || Val > 32) {
2043 Error(E, "'asr' shift amount must be in range [1,32]");
2044 return MatchOperand_ParseFail;
2045 }
2046 // asr #32 encoded as asr #0.
2047 if (Val == 32) Val = 0;
2048 } else {
2049 // Shift amount must be in [1,32]
2050 if (Val < 0 || Val > 31) {
2051 Error(E, "'lsr' shift amount must be in range [0,31]");
2052 return MatchOperand_ParseFail;
2053 }
2054 }
2055
2056 E = Parser.getTok().getLoc();
2057 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
2058
2059 return MatchOperand_Success;
2060}
2061
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002062/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
2063/// of instructions. Legal values are:
2064/// ror #n 'n' in {0, 8, 16, 24}
2065ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2066parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2067 const AsmToken &Tok = Parser.getTok();
2068 SMLoc S = Tok.getLoc();
2069 if (Tok.isNot(AsmToken::Identifier)) {
2070 Error(S, "rotate operator 'ror' expected");
2071 return MatchOperand_ParseFail;
2072 }
2073 StringRef ShiftName = Tok.getString();
2074 if (ShiftName != "ror" && ShiftName != "ROR") {
2075 Error(S, "rotate operator 'ror' expected");
2076 return MatchOperand_ParseFail;
2077 }
2078 Parser.Lex(); // Eat the operator.
2079
2080 // A '#' and a rotate amount.
2081 if (Parser.getTok().isNot(AsmToken::Hash)) {
2082 Error(Parser.getTok().getLoc(), "'#' expected");
2083 return MatchOperand_ParseFail;
2084 }
2085 Parser.Lex(); // Eat hash token.
2086
2087 const MCExpr *ShiftAmount;
2088 SMLoc E = Parser.getTok().getLoc();
2089 if (getParser().ParseExpression(ShiftAmount)) {
2090 Error(E, "malformed rotate expression");
2091 return MatchOperand_ParseFail;
2092 }
2093 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2094 if (!CE) {
2095 Error(E, "rotate amount must be an immediate");
2096 return MatchOperand_ParseFail;
2097 }
2098
2099 int64_t Val = CE->getValue();
2100 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2101 // normally, zero is represented in asm by omitting the rotate operand
2102 // entirely.
2103 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2104 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2105 return MatchOperand_ParseFail;
2106 }
2107
2108 E = Parser.getTok().getLoc();
2109 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2110
2111 return MatchOperand_Success;
2112}
2113
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002114ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2115parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2116 SMLoc S = Parser.getTok().getLoc();
2117 // The bitfield descriptor is really two operands, the LSB and the width.
2118 if (Parser.getTok().isNot(AsmToken::Hash)) {
2119 Error(Parser.getTok().getLoc(), "'#' expected");
2120 return MatchOperand_ParseFail;
2121 }
2122 Parser.Lex(); // Eat hash token.
2123
2124 const MCExpr *LSBExpr;
2125 SMLoc E = Parser.getTok().getLoc();
2126 if (getParser().ParseExpression(LSBExpr)) {
2127 Error(E, "malformed immediate expression");
2128 return MatchOperand_ParseFail;
2129 }
2130 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2131 if (!CE) {
2132 Error(E, "'lsb' operand must be an immediate");
2133 return MatchOperand_ParseFail;
2134 }
2135
2136 int64_t LSB = CE->getValue();
2137 // The LSB must be in the range [0,31]
2138 if (LSB < 0 || LSB > 31) {
2139 Error(E, "'lsb' operand must be in the range [0,31]");
2140 return MatchOperand_ParseFail;
2141 }
2142 E = Parser.getTok().getLoc();
2143
2144 // Expect another immediate operand.
2145 if (Parser.getTok().isNot(AsmToken::Comma)) {
2146 Error(Parser.getTok().getLoc(), "too few operands");
2147 return MatchOperand_ParseFail;
2148 }
2149 Parser.Lex(); // Eat hash token.
2150 if (Parser.getTok().isNot(AsmToken::Hash)) {
2151 Error(Parser.getTok().getLoc(), "'#' expected");
2152 return MatchOperand_ParseFail;
2153 }
2154 Parser.Lex(); // Eat hash token.
2155
2156 const MCExpr *WidthExpr;
2157 if (getParser().ParseExpression(WidthExpr)) {
2158 Error(E, "malformed immediate expression");
2159 return MatchOperand_ParseFail;
2160 }
2161 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2162 if (!CE) {
2163 Error(E, "'width' operand must be an immediate");
2164 return MatchOperand_ParseFail;
2165 }
2166
2167 int64_t Width = CE->getValue();
2168 // The LSB must be in the range [1,32-lsb]
2169 if (Width < 1 || Width > 32 - LSB) {
2170 Error(E, "'width' operand must be in the range [1,32-lsb]");
2171 return MatchOperand_ParseFail;
2172 }
2173 E = Parser.getTok().getLoc();
2174
2175 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2176
2177 return MatchOperand_Success;
2178}
2179
Jim Grosbach7ce05792011-08-03 23:50:40 +00002180ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2181parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2182 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002183 // postidx_reg := '+' register {, shift}
2184 // | '-' register {, shift}
2185 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002186
2187 // This method must return MatchOperand_NoMatch without consuming any tokens
2188 // in the case where there is no match, as other alternatives take other
2189 // parse methods.
2190 AsmToken Tok = Parser.getTok();
2191 SMLoc S = Tok.getLoc();
2192 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002193 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002194 int Reg = -1;
2195 if (Tok.is(AsmToken::Plus)) {
2196 Parser.Lex(); // Eat the '+' token.
2197 haveEaten = true;
2198 } else if (Tok.is(AsmToken::Minus)) {
2199 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002200 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002201 haveEaten = true;
2202 }
2203 if (Parser.getTok().is(AsmToken::Identifier))
2204 Reg = tryParseRegister();
2205 if (Reg == -1) {
2206 if (!haveEaten)
2207 return MatchOperand_NoMatch;
2208 Error(Parser.getTok().getLoc(), "register expected");
2209 return MatchOperand_ParseFail;
2210 }
2211 SMLoc E = Parser.getTok().getLoc();
2212
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002213 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2214 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002215 if (Parser.getTok().is(AsmToken::Comma)) {
2216 Parser.Lex(); // Eat the ','.
2217 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2218 return MatchOperand_ParseFail;
2219 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002220
2221 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2222 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002223
2224 return MatchOperand_Success;
2225}
2226
Jim Grosbach251bf252011-08-10 21:56:18 +00002227ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2228parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2229 // Check for a post-index addressing register operand. Specifically:
2230 // am3offset := '+' register
2231 // | '-' register
2232 // | register
2233 // | # imm
2234 // | # + imm
2235 // | # - imm
2236
2237 // This method must return MatchOperand_NoMatch without consuming any tokens
2238 // in the case where there is no match, as other alternatives take other
2239 // parse methods.
2240 AsmToken Tok = Parser.getTok();
2241 SMLoc S = Tok.getLoc();
2242
2243 // Do immediates first, as we always parse those if we have a '#'.
2244 if (Parser.getTok().is(AsmToken::Hash)) {
2245 Parser.Lex(); // Eat the '#'.
2246 // Explicitly look for a '-', as we need to encode negative zero
2247 // differently.
2248 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2249 const MCExpr *Offset;
2250 if (getParser().ParseExpression(Offset))
2251 return MatchOperand_ParseFail;
2252 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2253 if (!CE) {
2254 Error(S, "constant expression expected");
2255 return MatchOperand_ParseFail;
2256 }
2257 SMLoc E = Tok.getLoc();
2258 // Negative zero is encoded as the flag value INT32_MIN.
2259 int32_t Val = CE->getValue();
2260 if (isNegative && Val == 0)
2261 Val = INT32_MIN;
2262
2263 Operands.push_back(
2264 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2265
2266 return MatchOperand_Success;
2267 }
2268
2269
2270 bool haveEaten = false;
2271 bool isAdd = true;
2272 int Reg = -1;
2273 if (Tok.is(AsmToken::Plus)) {
2274 Parser.Lex(); // Eat the '+' token.
2275 haveEaten = true;
2276 } else if (Tok.is(AsmToken::Minus)) {
2277 Parser.Lex(); // Eat the '-' token.
2278 isAdd = false;
2279 haveEaten = true;
2280 }
2281 if (Parser.getTok().is(AsmToken::Identifier))
2282 Reg = tryParseRegister();
2283 if (Reg == -1) {
2284 if (!haveEaten)
2285 return MatchOperand_NoMatch;
2286 Error(Parser.getTok().getLoc(), "register expected");
2287 return MatchOperand_ParseFail;
2288 }
2289 SMLoc E = Parser.getTok().getLoc();
2290
2291 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2292 0, S, E));
2293
2294 return MatchOperand_Success;
2295}
2296
Jim Grosbach1355cf12011-07-26 17:10:22 +00002297/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002298/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2299/// when they refer multiple MIOperands inside a single one.
2300bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002301cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002302 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2303 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2304
2305 // Create a writeback register dummy placeholder.
2306 Inst.addOperand(MCOperand::CreateImm(0));
2307
Jim Grosbach7ce05792011-08-03 23:50:40 +00002308 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002309 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2310 return true;
2311}
2312
Owen Anderson9ab0f252011-08-26 20:43:14 +00002313/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2314/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2315/// when they refer multiple MIOperands inside a single one.
2316bool ARMAsmParser::
2317cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2318 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2319 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2320
2321 // Create a writeback register dummy placeholder.
2322 Inst.addOperand(MCOperand::CreateImm(0));
2323
2324 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2325 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2326 return true;
2327}
2328
2329
Jim Grosbach548340c2011-08-11 19:22:40 +00002330/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2331/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2332/// when they refer multiple MIOperands inside a single one.
2333bool ARMAsmParser::
2334cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2335 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2336 // Create a writeback register dummy placeholder.
2337 Inst.addOperand(MCOperand::CreateImm(0));
2338 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2339 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2340 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2341 return true;
2342}
2343
Jim Grosbach1355cf12011-07-26 17:10:22 +00002344/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002345/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2346/// when they refer multiple MIOperands inside a single one.
2347bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002348cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002349 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2350 // Create a writeback register dummy placeholder.
2351 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002352 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2353 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2354 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002355 return true;
2356}
2357
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002358/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2359/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2360/// when they refer multiple MIOperands inside a single one.
2361bool ARMAsmParser::
2362cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2363 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2364 // Create a writeback register dummy placeholder.
2365 Inst.addOperand(MCOperand::CreateImm(0));
2366 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2367 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2368 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2369 return true;
2370}
2371
Jim Grosbach7ce05792011-08-03 23:50:40 +00002372/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2373/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2374/// when they refer multiple MIOperands inside a single one.
2375bool ARMAsmParser::
2376cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2377 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2378 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002379 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002380 // Create a writeback register dummy placeholder.
2381 Inst.addOperand(MCOperand::CreateImm(0));
2382 // addr
2383 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2384 // offset
2385 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2386 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002387 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2388 return true;
2389}
2390
Jim Grosbach7ce05792011-08-03 23:50:40 +00002391/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002392/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2393/// when they refer multiple MIOperands inside a single one.
2394bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002395cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2396 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2397 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002398 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002399 // Create a writeback register dummy placeholder.
2400 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002401 // addr
2402 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2403 // offset
2404 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2405 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002406 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2407 return true;
2408}
2409
Jim Grosbach7ce05792011-08-03 23:50:40 +00002410/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002411/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2412/// when they refer multiple MIOperands inside a single one.
2413bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002414cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2415 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002416 // Create a writeback register dummy placeholder.
2417 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002418 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002419 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002420 // addr
2421 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2422 // offset
2423 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2424 // pred
2425 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2426 return true;
2427}
2428
2429/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2430/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2431/// when they refer multiple MIOperands inside a single one.
2432bool ARMAsmParser::
2433cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2434 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2435 // Create a writeback register dummy placeholder.
2436 Inst.addOperand(MCOperand::CreateImm(0));
2437 // Rt
2438 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2439 // addr
2440 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2441 // offset
2442 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2443 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002444 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2445 return true;
2446}
2447
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002448/// cvtLdrdPre - Convert parsed operands to MCInst.
2449/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2450/// when they refer multiple MIOperands inside a single one.
2451bool ARMAsmParser::
2452cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2453 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2454 // Rt, Rt2
2455 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2456 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2457 // Create a writeback register dummy placeholder.
2458 Inst.addOperand(MCOperand::CreateImm(0));
2459 // addr
2460 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2461 // pred
2462 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2463 return true;
2464}
2465
Jim Grosbach14605d12011-08-11 20:28:23 +00002466/// cvtStrdPre - Convert parsed operands to MCInst.
2467/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2468/// when they refer multiple MIOperands inside a single one.
2469bool ARMAsmParser::
2470cvtStrdPre(MCInst &Inst, unsigned Opcode,
2471 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2472 // Create a writeback register dummy placeholder.
2473 Inst.addOperand(MCOperand::CreateImm(0));
2474 // Rt, Rt2
2475 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2476 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2477 // addr
2478 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2479 // pred
2480 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2481 return true;
2482}
2483
Jim Grosbach623a4542011-08-10 22:42:16 +00002484/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2485/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2486/// when they refer multiple MIOperands inside a single one.
2487bool ARMAsmParser::
2488cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2489 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2490 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2491 // Create a writeback register dummy placeholder.
2492 Inst.addOperand(MCOperand::CreateImm(0));
2493 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2494 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2495 return true;
2496}
2497
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002498/// cvtThumbMultiple- Convert parsed operands to MCInst.
2499/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2500/// when they refer multiple MIOperands inside a single one.
2501bool ARMAsmParser::
2502cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2503 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2504 // The second source operand must be the same register as the destination
2505 // operand.
2506 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002507 (((ARMOperand*)Operands[3])->getReg() !=
2508 ((ARMOperand*)Operands[5])->getReg()) &&
2509 (((ARMOperand*)Operands[3])->getReg() !=
2510 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002511 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002512 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002513 return false;
2514 }
2515 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2516 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2517 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002518 // If we have a three-operand form, use that, else the second source operand
2519 // is just the destination operand again.
2520 if (Operands.size() == 6)
2521 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2522 else
2523 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002524 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2525
2526 return true;
2527}
Jim Grosbach623a4542011-08-10 22:42:16 +00002528
Bill Wendlinge7176102010-11-06 22:36:58 +00002529/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002530/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002531bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002532parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002533 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002534 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002535 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002536 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002537 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002538
Sean Callanan18b83232010-01-19 21:44:56 +00002539 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002540 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002541 if (BaseRegNum == -1)
2542 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002543
Daniel Dunbar05710932011-01-18 05:34:17 +00002544 // The next token must either be a comma or a closing bracket.
2545 const AsmToken &Tok = Parser.getTok();
2546 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002547 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002548
Jim Grosbach7ce05792011-08-03 23:50:40 +00002549 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002550 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002551 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002552
Jim Grosbach7ce05792011-08-03 23:50:40 +00002553 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2554 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002555
Jim Grosbach7ce05792011-08-03 23:50:40 +00002556 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002557 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002558
Jim Grosbach7ce05792011-08-03 23:50:40 +00002559 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2560 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002561
Jim Grosbach7ce05792011-08-03 23:50:40 +00002562 // If we have a '#' it's an immediate offset, else assume it's a register
2563 // offset.
2564 if (Parser.getTok().is(AsmToken::Hash)) {
2565 Parser.Lex(); // Eat the '#'.
2566 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002567
Jim Grosbach7ce05792011-08-03 23:50:40 +00002568 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002569
Jim Grosbach7ce05792011-08-03 23:50:40 +00002570 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002571 if (getParser().ParseExpression(Offset))
2572 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002573
2574 // The expression has to be a constant. Memory references with relocations
2575 // don't come through here, as they use the <label> forms of the relevant
2576 // instructions.
2577 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2578 if (!CE)
2579 return Error (E, "constant expression expected");
2580
2581 // Now we should have the closing ']'
2582 E = Parser.getTok().getLoc();
2583 if (Parser.getTok().isNot(AsmToken::RBrac))
2584 return Error(E, "']' expected");
2585 Parser.Lex(); // Eat right bracket token.
2586
2587 // Don't worry about range checking the value here. That's handled by
2588 // the is*() predicates.
2589 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2590 ARM_AM::no_shift, 0, false, S,E));
2591
2592 // If there's a pre-indexing writeback marker, '!', just add it as a token
2593 // operand.
2594 if (Parser.getTok().is(AsmToken::Exclaim)) {
2595 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2596 Parser.Lex(); // Eat the '!'.
2597 }
2598
2599 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002600 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002601
2602 // The register offset is optionally preceded by a '+' or '-'
2603 bool isNegative = false;
2604 if (Parser.getTok().is(AsmToken::Minus)) {
2605 isNegative = true;
2606 Parser.Lex(); // Eat the '-'.
2607 } else if (Parser.getTok().is(AsmToken::Plus)) {
2608 // Nothing to do.
2609 Parser.Lex(); // Eat the '+'.
2610 }
2611
2612 E = Parser.getTok().getLoc();
2613 int OffsetRegNum = tryParseRegister();
2614 if (OffsetRegNum == -1)
2615 return Error(E, "register expected");
2616
2617 // If there's a shift operator, handle it.
2618 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002619 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002620 if (Parser.getTok().is(AsmToken::Comma)) {
2621 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002622 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002623 return true;
2624 }
2625
2626 // Now we should have the closing ']'
2627 E = Parser.getTok().getLoc();
2628 if (Parser.getTok().isNot(AsmToken::RBrac))
2629 return Error(E, "']' expected");
2630 Parser.Lex(); // Eat right bracket token.
2631
2632 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002633 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002634 S, E));
2635
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002636 // If there's a pre-indexing writeback marker, '!', just add it as a token
2637 // operand.
2638 if (Parser.getTok().is(AsmToken::Exclaim)) {
2639 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2640 Parser.Lex(); // Eat the '!'.
2641 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002642
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002643 return false;
2644}
2645
Jim Grosbach7ce05792011-08-03 23:50:40 +00002646/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002647/// ( lsl | lsr | asr | ror ) , # shift_amount
2648/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002649/// return true if it parses a shift otherwise it returns false.
2650bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2651 unsigned &Amount) {
2652 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002653 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002654 if (Tok.isNot(AsmToken::Identifier))
2655 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002656 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002657 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002658 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002659 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002660 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002661 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002662 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002663 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002664 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002665 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002666 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002667 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002668 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002669 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002670
Jim Grosbach7ce05792011-08-03 23:50:40 +00002671 // rrx stands alone.
2672 Amount = 0;
2673 if (St != ARM_AM::rrx) {
2674 Loc = Parser.getTok().getLoc();
2675 // A '#' and a shift amount.
2676 const AsmToken &HashTok = Parser.getTok();
2677 if (HashTok.isNot(AsmToken::Hash))
2678 return Error(HashTok.getLoc(), "'#' expected");
2679 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002680
Jim Grosbach7ce05792011-08-03 23:50:40 +00002681 const MCExpr *Expr;
2682 if (getParser().ParseExpression(Expr))
2683 return true;
2684 // Range check the immediate.
2685 // lsl, ror: 0 <= imm <= 31
2686 // lsr, asr: 0 <= imm <= 32
2687 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2688 if (!CE)
2689 return Error(Loc, "shift amount must be an immediate");
2690 int64_t Imm = CE->getValue();
2691 if (Imm < 0 ||
2692 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2693 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2694 return Error(Loc, "immediate shift value out of range");
2695 Amount = Imm;
2696 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002697
2698 return false;
2699}
2700
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002701/// Parse a arm instruction operand. For now this parses the operand regardless
2702/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002703bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002704 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002705 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002706
2707 // Check if the current operand has a custom associated parser, if so, try to
2708 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002709 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2710 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002711 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002712 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2713 // there was a match, but an error occurred, in which case, just return that
2714 // the operand parsing failed.
2715 if (ResTy == MatchOperand_ParseFail)
2716 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002717
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002718 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002719 default:
2720 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002721 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002722 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002723 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002724 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002725 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002726 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002727 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002728 else if (Res == -1) // irrecoverable error
2729 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002730
2731 // Fall though for the Identifier case that is not a register or a
2732 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002733 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002734 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2735 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002736 // This was not a register so parse other operands that start with an
2737 // identifier (like labels) as expressions and create them as immediates.
2738 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002739 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002740 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002741 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002742 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002743 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2744 return false;
2745 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002746 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002747 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002748 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002749 return parseRegisterList(Operands);
Owen Anderson63553c72011-08-29 17:17:09 +00002750 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00002751 // #42 -> immediate.
2752 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002753 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002754 Parser.Lex();
Owen Anderson63553c72011-08-29 17:17:09 +00002755 bool isNegative = Parser.getTok().is(AsmToken::Minus);
Kevin Enderby515d5092009-10-15 20:48:48 +00002756 const MCExpr *ImmVal;
2757 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002758 return true;
Owen Anderson63553c72011-08-29 17:17:09 +00002759 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
2760 if (!CE) {
2761 Error(S, "constant expression expected");
2762 return MatchOperand_ParseFail;
2763 }
2764 int32_t Val = CE->getValue();
2765 if (isNegative && Val == 0)
2766 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
Sean Callanan76264762010-04-02 22:27:05 +00002767 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002768 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2769 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00002770 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002771 case AsmToken::Colon: {
2772 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002773 // FIXME: Check it's an expression prefix,
2774 // e.g. (FOO - :lower16:BAR) isn't legal.
2775 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002776 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002777 return true;
2778
Evan Cheng75972122011-01-13 07:58:56 +00002779 const MCExpr *SubExprVal;
2780 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002781 return true;
2782
Evan Cheng75972122011-01-13 07:58:56 +00002783 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2784 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002785 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002786 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002787 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002788 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002789 }
2790}
2791
Jim Grosbach1355cf12011-07-26 17:10:22 +00002792// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002793// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002794bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002795 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002796
2797 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002798 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002799 Parser.Lex(); // Eat ':'
2800
2801 if (getLexer().isNot(AsmToken::Identifier)) {
2802 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2803 return true;
2804 }
2805
2806 StringRef IDVal = Parser.getTok().getIdentifier();
2807 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002808 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002809 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002810 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002811 } else {
2812 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2813 return true;
2814 }
2815 Parser.Lex();
2816
2817 if (getLexer().isNot(AsmToken::Colon)) {
2818 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2819 return true;
2820 }
2821 Parser.Lex(); // Eat the last ':'
2822 return false;
2823}
2824
2825const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002826ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002827 MCSymbolRefExpr::VariantKind Variant) {
2828 // Recurse over the given expression, rebuilding it to apply the given variant
2829 // to the leftmost symbol.
2830 if (Variant == MCSymbolRefExpr::VK_None)
2831 return E;
2832
2833 switch (E->getKind()) {
2834 case MCExpr::Target:
2835 llvm_unreachable("Can't handle target expr yet");
2836 case MCExpr::Constant:
2837 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2838
2839 case MCExpr::SymbolRef: {
2840 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2841
2842 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2843 return 0;
2844
2845 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2846 }
2847
2848 case MCExpr::Unary:
2849 llvm_unreachable("Can't handle unary expressions yet");
2850
2851 case MCExpr::Binary: {
2852 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002853 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002854 const MCExpr *RHS = BE->getRHS();
2855 if (!LHS)
2856 return 0;
2857
2858 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2859 }
2860 }
2861
2862 assert(0 && "Invalid expression kind!");
2863 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002864}
2865
Daniel Dunbar352e1482011-01-11 15:59:50 +00002866/// \brief Given a mnemonic, split out possible predication code and carry
2867/// setting letters to form a canonical mnemonic and flags.
2868//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002869// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00002870// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002871StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002872 unsigned &PredicationCode,
2873 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00002874 unsigned &ProcessorIMod,
2875 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002876 PredicationCode = ARMCC::AL;
2877 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002878 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002879
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002880 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002881 //
2882 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002883 if ((Mnemonic == "movs" && isThumb()) ||
2884 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2885 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2886 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2887 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2888 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2889 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2890 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002891 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002892
Jim Grosbach3f00e312011-07-11 17:09:57 +00002893 // First, split out any predication code. Ignore mnemonics we know aren't
2894 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002895 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002896 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00002897 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
2898 Mnemonic != "sbcs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002899 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2900 .Case("eq", ARMCC::EQ)
2901 .Case("ne", ARMCC::NE)
2902 .Case("hs", ARMCC::HS)
2903 .Case("cs", ARMCC::HS)
2904 .Case("lo", ARMCC::LO)
2905 .Case("cc", ARMCC::LO)
2906 .Case("mi", ARMCC::MI)
2907 .Case("pl", ARMCC::PL)
2908 .Case("vs", ARMCC::VS)
2909 .Case("vc", ARMCC::VC)
2910 .Case("hi", ARMCC::HI)
2911 .Case("ls", ARMCC::LS)
2912 .Case("ge", ARMCC::GE)
2913 .Case("lt", ARMCC::LT)
2914 .Case("gt", ARMCC::GT)
2915 .Case("le", ARMCC::LE)
2916 .Case("al", ARMCC::AL)
2917 .Default(~0U);
2918 if (CC != ~0U) {
2919 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2920 PredicationCode = CC;
2921 }
Bill Wendling52925b62010-10-29 23:50:21 +00002922 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002923
Daniel Dunbar352e1482011-01-11 15:59:50 +00002924 // Next, determine if we have a carry setting bit. We explicitly ignore all
2925 // the instructions we know end in 's'.
2926 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002927 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002928 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2929 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2930 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002931 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2932 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002933 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2934 CarrySetting = true;
2935 }
2936
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002937 // The "cps" instruction can have a interrupt mode operand which is glued into
2938 // the mnemonic. Check if this is the case, split it and parse the imod op
2939 if (Mnemonic.startswith("cps")) {
2940 // Split out any imod code.
2941 unsigned IMod =
2942 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2943 .Case("ie", ARM_PROC::IE)
2944 .Case("id", ARM_PROC::ID)
2945 .Default(~0U);
2946 if (IMod != ~0U) {
2947 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2948 ProcessorIMod = IMod;
2949 }
2950 }
2951
Jim Grosbach89df9962011-08-26 21:43:41 +00002952 // The "it" instruction has the condition mask on the end of the mnemonic.
2953 if (Mnemonic.startswith("it")) {
2954 ITMask = Mnemonic.slice(2, Mnemonic.size());
2955 Mnemonic = Mnemonic.slice(0, 2);
2956 }
2957
Daniel Dunbar352e1482011-01-11 15:59:50 +00002958 return Mnemonic;
2959}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002960
2961/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2962/// inclusion of carry set or predication code operands.
2963//
2964// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002965void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002966getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002967 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002968 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2969 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2970 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2971 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002972 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002973 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2974 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Jim Grosbach2c3f70e2011-08-19 22:51:03 +00002975 Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00002976 // FIXME: We need a better way. This really confused Thumb2
2977 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00002978 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002979 CanAcceptCarrySet = true;
2980 } else {
2981 CanAcceptCarrySet = false;
2982 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002983
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002984 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2985 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2986 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2987 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002988 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002989 Mnemonic == "setend" ||
Jim Grosbach0780b632011-08-19 23:24:36 +00002990 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00002991 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") &&
2992 !isThumb()) ||
2993 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
2994 !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002995 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002996 CanAcceptPredicationCode = false;
2997 } else {
2998 CanAcceptPredicationCode = true;
2999 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003000
Evan Chengebdeeab2011-07-08 01:53:10 +00003001 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003002 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00003003 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003004 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003005}
3006
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003007bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
3008 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3009
3010 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
3011 // another does not. Specifically, the MOVW instruction does not. So we
3012 // special case it here and remove the defaulted (non-setting) cc_out
3013 // operand if that's the instruction we're trying to match.
3014 //
3015 // We do this as post-processing of the explicit operands rather than just
3016 // conditionally adding the cc_out in the first place because we need
3017 // to check the type of the parsed immediate operand.
3018 if (Mnemonic == "mov" && Operands.size() > 4 &&
3019 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
3020 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
3021 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3022 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003023
3024 // Register-register 'add' for thumb does not have a cc_out operand
3025 // when there are only two register operands.
3026 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
3027 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3028 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3029 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3030 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00003031 // Register-register 'add' for thumb does not have a cc_out operand
3032 // when it's an ADD Rdm, SP, {Rdm|#imm} instruction.
3033 if (isThumb() && Mnemonic == "add" && Operands.size() == 6 &&
3034 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3035 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3036 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
3037 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3038 return true;
Jim Grosbachf69c8042011-08-24 21:42:27 +00003039 // Register-register 'add/sub' for thumb does not have a cc_out operand
3040 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
3041 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
3042 // right, this will result in better diagnostics (which operand is off)
3043 // anyway.
3044 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
3045 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003046 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3047 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
3048 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3049 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003050
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003051 return false;
3052}
3053
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003054/// Parse an arm instruction mnemonic followed by its operands.
3055bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
3056 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3057 // Create the leading tokens for the mnemonic, split by '.' characters.
3058 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00003059 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003060
Daniel Dunbar352e1482011-01-11 15:59:50 +00003061 // Split out the predication code and carry setting flag from the mnemonic.
3062 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003063 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003064 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00003065 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003066 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003067 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003068
Jim Grosbach0c49ac02011-08-25 17:23:55 +00003069 // In Thumb1, only the branch (B) instruction can be predicated.
3070 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
3071 Parser.EatToEndOfStatement();
3072 return Error(NameLoc, "conditional execution not supported in Thumb1");
3073 }
3074
Jim Grosbachffa32252011-07-19 19:13:28 +00003075 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
3076
Jim Grosbach89df9962011-08-26 21:43:41 +00003077 // Handle the IT instruction ITMask. Convert it to a bitmask. This
3078 // is the mask as it will be for the IT encoding if the conditional
3079 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
3080 // where the conditional bit0 is zero, the instruction post-processing
3081 // will adjust the mask accordingly.
3082 if (Mnemonic == "it") {
3083 unsigned Mask = 8;
3084 for (unsigned i = ITMask.size(); i != 0; --i) {
3085 char pos = ITMask[i - 1];
3086 if (pos != 't' && pos != 'e') {
3087 Parser.EatToEndOfStatement();
3088 return Error(NameLoc, "illegal IT instruction mask '" + ITMask + "'");
3089 }
3090 Mask >>= 1;
3091 if (ITMask[i - 1] == 't')
3092 Mask |= 8;
3093 }
3094 Operands.push_back(ARMOperand::CreateITMask(Mask, NameLoc));
3095 }
3096
Jim Grosbachffa32252011-07-19 19:13:28 +00003097 // FIXME: This is all a pretty gross hack. We should automatically handle
3098 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00003099
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003100 // Next, add the CCOut and ConditionCode operands, if needed.
3101 //
3102 // For mnemonics which can ever incorporate a carry setting bit or predication
3103 // code, our matching model involves us always generating CCOut and
3104 // ConditionCode operands to match the mnemonic "as written" and then we let
3105 // the matcher deal with finding the right instruction or generating an
3106 // appropriate error.
3107 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003108 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003109
Jim Grosbach33c16a22011-07-14 22:04:21 +00003110 // If we had a carry-set on an instruction that can't do that, issue an
3111 // error.
3112 if (!CanAcceptCarrySet && CarrySetting) {
3113 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00003114 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00003115 "' can not set flags, but 's' suffix specified");
3116 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003117 // If we had a predication code on an instruction that can't do that, issue an
3118 // error.
3119 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
3120 Parser.EatToEndOfStatement();
3121 return Error(NameLoc, "instruction '" + Mnemonic +
3122 "' is not predicable, but condition code specified");
3123 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00003124
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003125 // Add the carry setting operand, if necessary.
3126 //
3127 // FIXME: It would be awesome if we could somehow invent a location such that
3128 // match errors on this operand would print a nice diagnostic about how the
3129 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00003130 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003131 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
3132 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003133
3134 // Add the predication code operand, if necessary.
3135 if (CanAcceptPredicationCode) {
3136 Operands.push_back(ARMOperand::CreateCondCode(
3137 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003138 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003139
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003140 // Add the processor imod operand, if necessary.
3141 if (ProcessorIMod) {
3142 Operands.push_back(ARMOperand::CreateImm(
3143 MCConstantExpr::Create(ProcessorIMod, getContext()),
3144 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003145 }
3146
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003147 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003148 while (Next != StringRef::npos) {
3149 Start = Next;
3150 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003151 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003152
Jim Grosbach4d23e992011-08-24 22:19:48 +00003153 // For now, we're only parsing Thumb1 (for the most part), so
3154 // just ignore ".n" qualifiers. We'll use them to restrict
3155 // matching when we do Thumb2.
3156 if (ExtraToken != ".n")
3157 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00003158 }
3159
3160 // Read the remaining operands.
3161 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003162 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003163 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003164 Parser.EatToEndOfStatement();
3165 return true;
3166 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003167
3168 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003169 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003170
3171 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003172 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003173 Parser.EatToEndOfStatement();
3174 return true;
3175 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003176 }
3177 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003178
Chris Lattnercbf8a982010-09-11 16:18:25 +00003179 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3180 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003181 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003182 }
Bill Wendling146018f2010-11-06 21:42:12 +00003183
Chris Lattner34e53142010-09-08 05:10:46 +00003184 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003185
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003186 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3187 // do and don't have a cc_out optional-def operand. With some spot-checks
3188 // of the operand list, we can figure out which variant we're trying to
3189 // parse and adjust accordingly before actually matching. Reason number
3190 // #317 the table driven matcher doesn't fit well with the ARM instruction
3191 // set.
3192 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003193 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3194 Operands.erase(Operands.begin() + 1);
3195 delete Op;
3196 }
3197
Jim Grosbachcf121c32011-07-28 21:57:55 +00003198 // ARM mode 'blx' need special handling, as the register operand version
3199 // is predicable, but the label operand version is not. So, we can't rely
3200 // on the Mnemonic based checking to correctly figure out when to put
3201 // a CondCode operand in the list. If we're trying to match the label
3202 // version, remove the CondCode operand here.
3203 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3204 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3205 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3206 Operands.erase(Operands.begin() + 1);
3207 delete Op;
3208 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003209
3210 // The vector-compare-to-zero instructions have a literal token "#0" at
3211 // the end that comes to here as an immediate operand. Convert it to a
3212 // token to play nicely with the matcher.
3213 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3214 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3215 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3216 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3217 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3218 if (CE && CE->getValue() == 0) {
3219 Operands.erase(Operands.begin() + 5);
3220 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3221 delete Op;
3222 }
3223 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003224 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3225 // end. Convert it to a token here.
3226 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3227 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3228 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3229 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3230 if (CE && CE->getValue() == 0) {
3231 Operands.erase(Operands.begin() + 5);
3232 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3233 delete Op;
3234 }
3235 }
3236
Chris Lattner98986712010-01-14 22:21:20 +00003237 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003238}
3239
Jim Grosbach189610f2011-07-26 18:25:39 +00003240// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003241
3242// return 'true' if register list contains non-low GPR registers,
3243// 'false' otherwise. If Reg is in the register list or is HiReg, set
3244// 'containsReg' to true.
3245static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3246 unsigned HiReg, bool &containsReg) {
3247 containsReg = false;
3248 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3249 unsigned OpReg = Inst.getOperand(i).getReg();
3250 if (OpReg == Reg)
3251 containsReg = true;
3252 // Anything other than a low register isn't legal here.
3253 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3254 return true;
3255 }
3256 return false;
3257}
3258
Jim Grosbach189610f2011-07-26 18:25:39 +00003259// FIXME: We would really like to be able to tablegen'erate this.
3260bool ARMAsmParser::
3261validateInstruction(MCInst &Inst,
3262 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3263 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003264 case ARM::LDRD:
3265 case ARM::LDRD_PRE:
3266 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003267 case ARM::LDREXD: {
3268 // Rt2 must be Rt + 1.
3269 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3270 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3271 if (Rt2 != Rt + 1)
3272 return Error(Operands[3]->getStartLoc(),
3273 "destination operands must be sequential");
3274 return false;
3275 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003276 case ARM::STRD: {
3277 // Rt2 must be Rt + 1.
3278 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3279 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3280 if (Rt2 != Rt + 1)
3281 return Error(Operands[3]->getStartLoc(),
3282 "source operands must be sequential");
3283 return false;
3284 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003285 case ARM::STRD_PRE:
3286 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003287 case ARM::STREXD: {
3288 // Rt2 must be Rt + 1.
3289 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3290 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3291 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003292 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003293 "source operands must be sequential");
3294 return false;
3295 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003296 case ARM::SBFX:
3297 case ARM::UBFX: {
3298 // width must be in range [1, 32-lsb]
3299 unsigned lsb = Inst.getOperand(2).getImm();
3300 unsigned widthm1 = Inst.getOperand(3).getImm();
3301 if (widthm1 >= 32 - lsb)
3302 return Error(Operands[5]->getStartLoc(),
3303 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003304 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003305 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003306 case ARM::tLDMIA: {
3307 // Thumb LDM instructions are writeback iff the base register is not
3308 // in the register list.
3309 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003310 bool hasWritebackToken =
3311 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3312 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003313 bool listContainsBase;
3314 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase))
3315 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3316 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003317 // If we should have writeback, then there should be a '!' token.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003318 if (!listContainsBase && !hasWritebackToken)
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003319 return Error(Operands[2]->getStartLoc(),
3320 "writeback operator '!' expected");
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003321 // Likewise, if we should not have writeback, there must not be a '!'
Jim Grosbachaa875f82011-08-23 18:13:04 +00003322 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003323 return Error(Operands[3]->getStartLoc(),
3324 "writeback operator '!' not allowed when base register "
3325 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003326
3327 break;
3328 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003329 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003330 bool listContainsBase;
3331 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3332 return Error(Operands[2]->getStartLoc(),
3333 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003334 break;
3335 }
3336 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003337 bool listContainsBase;
3338 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3339 return Error(Operands[2]->getStartLoc(),
3340 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003341 break;
3342 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003343 case ARM::tSTMIA_UPD: {
3344 bool listContainsBase;
Jim Grosbachf95aaf92011-08-24 18:19:42 +00003345 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase))
Jim Grosbach1e84f192011-08-23 18:15:37 +00003346 return Error(Operands[4]->getStartLoc(),
3347 "registers must be in range r0-r7");
3348 break;
3349 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003350 }
3351
3352 return false;
3353}
3354
Jim Grosbachf8fce712011-08-11 17:35:48 +00003355void ARMAsmParser::
3356processInstruction(MCInst &Inst,
3357 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3358 switch (Inst.getOpcode()) {
3359 case ARM::LDMIA_UPD:
3360 // If this is a load of a single register via a 'pop', then we should use
3361 // a post-indexed LDR instruction instead, per the ARM ARM.
3362 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3363 Inst.getNumOperands() == 5) {
3364 MCInst TmpInst;
3365 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3366 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3367 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3368 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3369 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3370 TmpInst.addOperand(MCOperand::CreateImm(4));
3371 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3372 TmpInst.addOperand(Inst.getOperand(3));
3373 Inst = TmpInst;
3374 }
3375 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003376 case ARM::STMDB_UPD:
3377 // If this is a store of a single register via a 'push', then we should use
3378 // a pre-indexed STR instruction instead, per the ARM ARM.
3379 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3380 Inst.getNumOperands() == 5) {
3381 MCInst TmpInst;
3382 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3383 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3384 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3385 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3386 TmpInst.addOperand(MCOperand::CreateImm(-4));
3387 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3388 TmpInst.addOperand(Inst.getOperand(3));
3389 Inst = TmpInst;
3390 }
3391 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003392 case ARM::tADDi8:
3393 // If the immediate is in the range 0-7, we really wanted tADDi3.
3394 if (Inst.getOperand(3).getImm() < 8)
3395 Inst.setOpcode(ARM::tADDi3);
3396 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003397 case ARM::tBcc:
3398 // If the conditional is AL, we really want tB.
3399 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3400 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003401 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00003402 case ARM::t2IT: {
3403 // The mask bits for all but the first condition are represented as
3404 // the low bit of the condition code value implies 't'. We currently
3405 // always have 1 implies 't', so XOR toggle the bits if the low bit
3406 // of the condition code is zero. The encoding also expects the low
3407 // bit of the condition to be encoded as bit 4 of the mask operand,
3408 // so mask that in if needed
3409 MCOperand &MO = Inst.getOperand(1);
3410 unsigned Mask = MO.getImm();
3411 if ((Inst.getOperand(0).getImm() & 1) == 0) {
3412 unsigned TZ = CountTrailingZeros_32(Mask);
3413 assert(Mask && TZ <= 3 && "illegal IT mask value!");
3414 for (unsigned i = 3; i != TZ; --i)
3415 Mask ^= 1 << i;
3416 } else
3417 Mask |= 0x10;
3418 MO.setImm(Mask);
3419 break;
3420 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00003421 }
3422}
3423
Jim Grosbach47a0d522011-08-16 20:45:50 +00003424// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3425// the ARMInsts array) instead. Getting that here requires awkward
3426// API changes, though. Better way?
3427namespace llvm {
3428extern MCInstrDesc ARMInsts[];
3429}
3430static MCInstrDesc &getInstDesc(unsigned Opcode) {
3431 return ARMInsts[Opcode];
3432}
3433
3434unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3435 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3436 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003437 unsigned Opc = Inst.getOpcode();
3438 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003439 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3440 assert(MCID.hasOptionalDef() &&
3441 "optionally flag setting instruction missing optional def operand");
3442 assert(MCID.NumOperands == Inst.getNumOperands() &&
3443 "operand count mismatch!");
3444 // Find the optional-def operand (cc_out).
3445 unsigned OpNo;
3446 for (OpNo = 0;
3447 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3448 ++OpNo)
3449 ;
3450 // If we're parsing Thumb1, reject it completely.
3451 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3452 return Match_MnemonicFail;
3453 // If we're parsing Thumb2, which form is legal depends on whether we're
3454 // in an IT block.
3455 // FIXME: We don't yet do IT blocks, so just always consider it to be
3456 // that we aren't in one until we do.
3457 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3458 return Match_RequiresITBlock;
3459 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003460 // Some high-register supporting Thumb1 encodings only allow both registers
3461 // to be from r0-r7 when in Thumb2.
3462 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3463 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3464 isARMLowRegister(Inst.getOperand(2).getReg()))
3465 return Match_RequiresThumb2;
3466 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003467 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003468 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3469 isARMLowRegister(Inst.getOperand(1).getReg()))
3470 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003471 return Match_Success;
3472}
3473
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003474bool ARMAsmParser::
3475MatchAndEmitInstruction(SMLoc IDLoc,
3476 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3477 MCStreamer &Out) {
3478 MCInst Inst;
3479 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003480 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003481 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003482 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003483 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003484 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003485 // Context sensitive operand constraints aren't handled by the matcher,
3486 // so check them here.
3487 if (validateInstruction(Inst, Operands))
3488 return true;
3489
Jim Grosbachf8fce712011-08-11 17:35:48 +00003490 // Some instructions need post-processing to, for example, tweak which
3491 // encoding is selected.
3492 processInstruction(Inst, Operands);
3493
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003494 Out.EmitInstruction(Inst);
3495 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003496 case Match_MissingFeature:
3497 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3498 return true;
3499 case Match_InvalidOperand: {
3500 SMLoc ErrorLoc = IDLoc;
3501 if (ErrorInfo != ~0U) {
3502 if (ErrorInfo >= Operands.size())
3503 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003504
Chris Lattnere73d4f82010-10-28 21:41:58 +00003505 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3506 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3507 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003508
Chris Lattnere73d4f82010-10-28 21:41:58 +00003509 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003510 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003511 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003512 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003513 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003514 // The converter function will have already emited a diagnostic.
3515 return true;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003516 case Match_RequiresITBlock:
3517 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003518 case Match_RequiresV6:
3519 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3520 case Match_RequiresThumb2:
3521 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003522 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003523
Eric Christopherc223e2b2010-10-29 09:26:59 +00003524 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003525 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003526}
3527
Jim Grosbach1355cf12011-07-26 17:10:22 +00003528/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003529bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3530 StringRef IDVal = DirectiveID.getIdentifier();
3531 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003532 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003533 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003534 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003535 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003536 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003537 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003538 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003539 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003540 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003541 return true;
3542}
3543
Jim Grosbach1355cf12011-07-26 17:10:22 +00003544/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003545/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003546bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003547 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3548 for (;;) {
3549 const MCExpr *Value;
3550 if (getParser().ParseExpression(Value))
3551 return true;
3552
Chris Lattneraaec2052010-01-19 19:46:13 +00003553 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003554
3555 if (getLexer().is(AsmToken::EndOfStatement))
3556 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003557
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003558 // FIXME: Improve diagnostic.
3559 if (getLexer().isNot(AsmToken::Comma))
3560 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003561 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003562 }
3563 }
3564
Sean Callananb9a25b72010-01-19 20:27:46 +00003565 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003566 return false;
3567}
3568
Jim Grosbach1355cf12011-07-26 17:10:22 +00003569/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003570/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003571bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003572 if (getLexer().isNot(AsmToken::EndOfStatement))
3573 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003574 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003575
3576 // TODO: set thumb mode
3577 // TODO: tell the MC streamer the mode
3578 // getParser().getStreamer().Emit???();
3579 return false;
3580}
3581
Jim Grosbach1355cf12011-07-26 17:10:22 +00003582/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003583/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003584bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003585 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3586 bool isMachO = MAI.hasSubsectionsViaSymbols();
3587 StringRef Name;
3588
3589 // Darwin asm has function name after .thumb_func direction
3590 // ELF doesn't
3591 if (isMachO) {
3592 const AsmToken &Tok = Parser.getTok();
3593 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3594 return Error(L, "unexpected token in .thumb_func directive");
3595 Name = Tok.getString();
3596 Parser.Lex(); // Consume the identifier token.
3597 }
3598
Kevin Enderby515d5092009-10-15 20:48:48 +00003599 if (getLexer().isNot(AsmToken::EndOfStatement))
3600 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003601 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003602
Rafael Espindola64695402011-05-16 16:17:21 +00003603 // FIXME: assuming function name will be the line following .thumb_func
3604 if (!isMachO) {
3605 Name = Parser.getTok().getString();
3606 }
3607
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003608 // Mark symbol as a thumb symbol.
3609 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3610 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003611 return false;
3612}
3613
Jim Grosbach1355cf12011-07-26 17:10:22 +00003614/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003615/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003616bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003617 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003618 if (Tok.isNot(AsmToken::Identifier))
3619 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003620 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003621 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003622 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003623 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003624 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003625 else
3626 return Error(L, "unrecognized syntax mode in .syntax directive");
3627
3628 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003629 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003630 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003631
3632 // TODO tell the MC streamer the mode
3633 // getParser().getStreamer().Emit???();
3634 return false;
3635}
3636
Jim Grosbach1355cf12011-07-26 17:10:22 +00003637/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003638/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003639bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003640 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003641 if (Tok.isNot(AsmToken::Integer))
3642 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003643 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003644 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003645 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003646 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003647 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003648 else
3649 return Error(L, "invalid operand to .code directive");
3650
3651 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003652 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003653 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003654
Evan Cheng32869202011-07-08 22:36:29 +00003655 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003656 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003657 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003658 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3659 }
Evan Cheng32869202011-07-08 22:36:29 +00003660 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003661 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003662 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003663 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3664 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003665 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003666
Kevin Enderby515d5092009-10-15 20:48:48 +00003667 return false;
3668}
3669
Sean Callanan90b70972010-04-07 20:29:34 +00003670extern "C" void LLVMInitializeARMAsmLexer();
3671
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003672/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003673extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003674 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3675 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003676 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003677}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003678
Chris Lattner0692ee62010-09-06 19:11:01 +00003679#define GET_REGISTER_MATCHER
3680#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003681#include "ARMGenAsmMatcher.inc"