Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 1 | //===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 9 | // |
Chris Lattner | 5cdfbad | 2003-05-07 20:08:36 +0000 | [diff] [blame] | 10 | // This file implements the LiveVariable analysis pass. For each machine |
| 11 | // instruction in the function, this pass calculates the set of registers that |
| 12 | // are immediately dead after the instruction (i.e., the instruction calculates |
| 13 | // the value, but it is never used) and the set of registers that are used by |
| 14 | // the instruction, but are never used after the instruction (i.e., they are |
| 15 | // killed). |
| 16 | // |
| 17 | // This class computes live variables using are sparse implementation based on |
| 18 | // the machine code SSA form. This class computes live variable information for |
| 19 | // each virtual and _register allocatable_ physical register in a function. It |
| 20 | // uses the dominance properties of SSA form to efficiently compute live |
| 21 | // variables for virtual registers, and assumes that physical registers are only |
| 22 | // live within a single basic block (allowing it to do a single local analysis |
| 23 | // to resolve physical register lifetimes in each basic block). If a physical |
| 24 | // register is not register allocatable, it is not tracked. This is useful for |
| 25 | // things like the stack pointer and condition codes. |
| 26 | // |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 27 | //===----------------------------------------------------------------------===// |
| 28 | |
| 29 | #include "llvm/CodeGen/LiveVariables.h" |
| 30 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Owen Anderson | bd3ba46 | 2008-08-04 23:54:43 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/Passes.h" |
David Greene | 1d44df6 | 2010-01-04 23:02:10 +0000 | [diff] [blame] | 33 | #include "llvm/Support/Debug.h" |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetInstrInfo.h" |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetMachine.h" |
Andrew Trick | 8dd2625 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 36 | #include "llvm/Support/ErrorHandling.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/DepthFirstIterator.h" |
Evan Cheng | 0410407 | 2007-06-27 05:23:00 +0000 | [diff] [blame] | 38 | #include "llvm/ADT/SmallPtrSet.h" |
Owen Anderson | bffdf66 | 2008-06-27 07:05:59 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/SmallSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | 657b4d1 | 2005-08-24 00:09:33 +0000 | [diff] [blame] | 41 | #include <algorithm> |
Chris Lattner | 49a5aaa | 2004-01-30 22:08:53 +0000 | [diff] [blame] | 42 | using namespace llvm; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 43 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 44 | char LiveVariables::ID = 0; |
Andrew Trick | 8dd2625 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 45 | char &llvm::LiveVariablesID = LiveVariables::ID; |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 46 | INITIALIZE_PASS_BEGIN(LiveVariables, "livevars", |
| 47 | "Live Variable Analysis", false, false) |
| 48 | INITIALIZE_PASS_DEPENDENCY(UnreachableMachineBlockElim) |
| 49 | INITIALIZE_PASS_END(LiveVariables, "livevars", |
Owen Anderson | ce665bd | 2010-10-07 22:25:06 +0000 | [diff] [blame] | 50 | "Live Variable Analysis", false, false) |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 51 | |
Owen Anderson | bd3ba46 | 2008-08-04 23:54:43 +0000 | [diff] [blame] | 52 | |
| 53 | void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const { |
| 54 | AU.addRequiredID(UnreachableMachineBlockElimID); |
| 55 | AU.setPreservesAll(); |
Dan Gohman | ad2afc2 | 2009-07-31 18:16:33 +0000 | [diff] [blame] | 56 | MachineFunctionPass::getAnalysisUsage(AU); |
Owen Anderson | bd3ba46 | 2008-08-04 23:54:43 +0000 | [diff] [blame] | 57 | } |
| 58 | |
Jakob Stoklund Olesen | f235f13 | 2009-11-10 22:01:05 +0000 | [diff] [blame] | 59 | MachineInstr * |
| 60 | LiveVariables::VarInfo::findKill(const MachineBasicBlock *MBB) const { |
| 61 | for (unsigned i = 0, e = Kills.size(); i != e; ++i) |
| 62 | if (Kills[i]->getParent() == MBB) |
| 63 | return Kills[i]; |
| 64 | return NULL; |
| 65 | } |
| 66 | |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 67 | void LiveVariables::VarInfo::dump() const { |
David Greene | 1d44df6 | 2010-01-04 23:02:10 +0000 | [diff] [blame] | 68 | dbgs() << " Alive in blocks: "; |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 69 | for (SparseBitVector<>::iterator I = AliveBlocks.begin(), |
| 70 | E = AliveBlocks.end(); I != E; ++I) |
David Greene | 1d44df6 | 2010-01-04 23:02:10 +0000 | [diff] [blame] | 71 | dbgs() << *I << ", "; |
| 72 | dbgs() << "\n Killed by:"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 73 | if (Kills.empty()) |
David Greene | 1d44df6 | 2010-01-04 23:02:10 +0000 | [diff] [blame] | 74 | dbgs() << " No instructions.\n"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 75 | else { |
| 76 | for (unsigned i = 0, e = Kills.size(); i != e; ++i) |
David Greene | 1d44df6 | 2010-01-04 23:02:10 +0000 | [diff] [blame] | 77 | dbgs() << "\n #" << i << ": " << *Kills[i]; |
| 78 | dbgs() << "\n"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 79 | } |
| 80 | } |
| 81 | |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 82 | /// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg. |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 83 | LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 84 | assert(TargetRegisterInfo::isVirtualRegister(RegIdx) && |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 85 | "getVarInfo: not a virtual register!"); |
Jakob Stoklund Olesen | b421c56 | 2011-01-08 23:10:57 +0000 | [diff] [blame] | 86 | VirtRegInfo.grow(RegIdx); |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 87 | return VirtRegInfo[RegIdx]; |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 88 | } |
| 89 | |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 90 | void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo, |
| 91 | MachineBasicBlock *DefBlock, |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 92 | MachineBasicBlock *MBB, |
| 93 | std::vector<MachineBasicBlock*> &WorkList) { |
Chris Lattner | 8ba9771 | 2004-07-01 04:29:47 +0000 | [diff] [blame] | 94 | unsigned BBNum = MBB->getNumber(); |
Andrew Trick | 8247e0d | 2012-02-03 05:12:30 +0000 | [diff] [blame] | 95 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 96 | // Check to see if this basic block is one of the killing blocks. If so, |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 97 | // remove it. |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 98 | for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i) |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 99 | if (VRInfo.Kills[i]->getParent() == MBB) { |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 100 | VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry |
| 101 | break; |
| 102 | } |
Andrew Trick | 8247e0d | 2012-02-03 05:12:30 +0000 | [diff] [blame] | 103 | |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 104 | if (MBB == DefBlock) return; // Terminate recursion |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 105 | |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 106 | if (VRInfo.AliveBlocks.test(BBNum)) |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 107 | return; // We already know the block is live |
| 108 | |
| 109 | // Mark the variable known alive in this bb |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 110 | VRInfo.AliveBlocks.set(BBNum); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 111 | |
Jakob Stoklund Olesen | 9ab3dbe | 2012-03-09 23:41:44 +0000 | [diff] [blame^] | 112 | assert(MBB != &MF->front() && "Can't find reaching def for virtreg"); |
Benjamin Kramer | f337fb2 | 2011-03-08 17:28:36 +0000 | [diff] [blame] | 113 | WorkList.insert(WorkList.end(), MBB->pred_rbegin(), MBB->pred_rend()); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 114 | } |
| 115 | |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 116 | void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo, |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 117 | MachineBasicBlock *DefBlock, |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 118 | MachineBasicBlock *MBB) { |
| 119 | std::vector<MachineBasicBlock*> WorkList; |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 120 | MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList); |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 121 | |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 122 | while (!WorkList.empty()) { |
| 123 | MachineBasicBlock *Pred = WorkList.back(); |
| 124 | WorkList.pop_back(); |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 125 | MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList); |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 126 | } |
| 127 | } |
| 128 | |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 129 | void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB, |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 130 | MachineInstr *MI) { |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 131 | assert(MRI->getVRegDef(reg) && "Register use before def!"); |
Alkis Evlogimenos | 2e58a41 | 2004-09-01 22:34:52 +0000 | [diff] [blame] | 132 | |
Owen Anderson | a018540 | 2007-11-08 01:20:48 +0000 | [diff] [blame] | 133 | unsigned BBNum = MBB->getNumber(); |
| 134 | |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 135 | VarInfo& VRInfo = getVarInfo(reg); |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 136 | |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 137 | // Check to see if this basic block is already a kill block. |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 138 | if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) { |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 139 | // Yes, this register is killed in this basic block already. Increase the |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 140 | // live range by updating the kill instruction. |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 141 | VRInfo.Kills.back() = MI; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 142 | return; |
| 143 | } |
| 144 | |
| 145 | #ifndef NDEBUG |
| 146 | for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i) |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 147 | assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!"); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 148 | #endif |
| 149 | |
Bill Wendling | ebcba61 | 2008-06-23 23:41:14 +0000 | [diff] [blame] | 150 | // This situation can occur: |
| 151 | // |
| 152 | // ,------. |
| 153 | // | | |
| 154 | // | v |
| 155 | // | t2 = phi ... t1 ... |
| 156 | // | | |
| 157 | // | v |
| 158 | // | t1 = ... |
| 159 | // | ... = ... t1 ... |
| 160 | // | | |
| 161 | // `------' |
| 162 | // |
| 163 | // where there is a use in a PHI node that's a predecessor to the defining |
| 164 | // block. We don't want to mark all predecessors as having the value "alive" |
| 165 | // in this case. |
| 166 | if (MBB == MRI->getVRegDef(reg)->getParent()) return; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 167 | |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 168 | // Add a new kill entry for this basic block. If this virtual register is |
| 169 | // already marked as alive in this basic block, that means it is alive in at |
| 170 | // least one of the successor blocks, it's not a kill. |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 171 | if (!VRInfo.AliveBlocks.test(BBNum)) |
Evan Cheng | e2ee996 | 2007-03-09 09:48:56 +0000 | [diff] [blame] | 172 | VRInfo.Kills.push_back(MI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 173 | |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 174 | // Update all dominating blocks to mark them as "known live". |
Chris Lattner | f25fb4b | 2004-05-01 21:24:24 +0000 | [diff] [blame] | 175 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 176 | E = MBB->pred_end(); PI != E; ++PI) |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 177 | MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 178 | } |
| 179 | |
Dan Gohman | 3bdf5fe | 2008-09-21 21:11:41 +0000 | [diff] [blame] | 180 | void LiveVariables::HandleVirtRegDef(unsigned Reg, MachineInstr *MI) { |
| 181 | VarInfo &VRInfo = getVarInfo(Reg); |
| 182 | |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 183 | if (VRInfo.AliveBlocks.empty()) |
Dan Gohman | 3bdf5fe | 2008-09-21 21:11:41 +0000 | [diff] [blame] | 184 | // If vr is not alive in any block, then defaults to dead. |
| 185 | VRInfo.Kills.push_back(MI); |
| 186 | } |
| 187 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 188 | /// FindLastPartialDef - Return the last partial def of the specified register. |
Evan Cheng | 60c7df2 | 2009-09-22 08:34:46 +0000 | [diff] [blame] | 189 | /// Also returns the sub-registers that're defined by the instruction. |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 190 | MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg, |
Evan Cheng | 60c7df2 | 2009-09-22 08:34:46 +0000 | [diff] [blame] | 191 | SmallSet<unsigned,4> &PartDefRegs) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 192 | unsigned LastDefReg = 0; |
| 193 | unsigned LastDefDist = 0; |
| 194 | MachineInstr *LastDef = NULL; |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 195 | for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 196 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 197 | MachineInstr *Def = PhysRegDef[SubReg]; |
| 198 | if (!Def) |
| 199 | continue; |
| 200 | unsigned Dist = DistanceMap[Def]; |
| 201 | if (Dist > LastDefDist) { |
| 202 | LastDefReg = SubReg; |
| 203 | LastDef = Def; |
| 204 | LastDefDist = Dist; |
| 205 | } |
| 206 | } |
Evan Cheng | 60c7df2 | 2009-09-22 08:34:46 +0000 | [diff] [blame] | 207 | |
| 208 | if (!LastDef) |
| 209 | return 0; |
| 210 | |
| 211 | PartDefRegs.insert(LastDefReg); |
| 212 | for (unsigned i = 0, e = LastDef->getNumOperands(); i != e; ++i) { |
| 213 | MachineOperand &MO = LastDef->getOperand(i); |
| 214 | if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0) |
| 215 | continue; |
| 216 | unsigned DefReg = MO.getReg(); |
| 217 | if (TRI->isSubRegister(Reg, DefReg)) { |
| 218 | PartDefRegs.insert(DefReg); |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 219 | for (const uint16_t *SubRegs = TRI->getSubRegisters(DefReg); |
Evan Cheng | 60c7df2 | 2009-09-22 08:34:46 +0000 | [diff] [blame] | 220 | unsigned SubReg = *SubRegs; ++SubRegs) |
| 221 | PartDefRegs.insert(SubReg); |
| 222 | } |
| 223 | } |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 224 | return LastDef; |
| 225 | } |
| 226 | |
Bill Wendling | 6d79474 | 2008-02-20 09:15:16 +0000 | [diff] [blame] | 227 | /// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add |
| 228 | /// implicit defs to a machine instruction if there was an earlier def of its |
| 229 | /// super-register. |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 230 | void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) { |
Evan Cheng | 236490d | 2009-11-13 20:36:40 +0000 | [diff] [blame] | 231 | MachineInstr *LastDef = PhysRegDef[Reg]; |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 232 | // If there was a previous use or a "full" def all is well. |
Evan Cheng | 236490d | 2009-11-13 20:36:40 +0000 | [diff] [blame] | 233 | if (!LastDef && !PhysRegUse[Reg]) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 234 | // Otherwise, the last sub-register def implicitly defines this register. |
| 235 | // e.g. |
| 236 | // AH = |
| 237 | // AL = ... <imp-def EAX>, <imp-kill AH> |
| 238 | // = AH |
| 239 | // ... |
| 240 | // = EAX |
| 241 | // All of the sub-registers must have been defined before the use of Reg! |
Evan Cheng | 60c7df2 | 2009-09-22 08:34:46 +0000 | [diff] [blame] | 242 | SmallSet<unsigned, 4> PartDefRegs; |
| 243 | MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefRegs); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 244 | // If LastPartialDef is NULL, it must be using a livein register. |
| 245 | if (LastPartialDef) { |
| 246 | LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/, |
| 247 | true/*IsImp*/)); |
| 248 | PhysRegDef[Reg] = LastPartialDef; |
Owen Anderson | bbf5583 | 2008-08-14 23:41:38 +0000 | [diff] [blame] | 249 | SmallSet<unsigned, 8> Processed; |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 250 | for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 251 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 252 | if (Processed.count(SubReg)) |
| 253 | continue; |
Evan Cheng | 60c7df2 | 2009-09-22 08:34:46 +0000 | [diff] [blame] | 254 | if (PartDefRegs.count(SubReg)) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 255 | continue; |
| 256 | // This part of Reg was defined before the last partial def. It's killed |
| 257 | // here. |
| 258 | LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg, |
| 259 | false/*IsDef*/, |
| 260 | true/*IsImp*/)); |
| 261 | PhysRegDef[SubReg] = LastPartialDef; |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 262 | for (const uint16_t *SS = TRI->getSubRegisters(SubReg); *SS; ++SS) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 263 | Processed.insert(*SS); |
| 264 | } |
| 265 | } |
Evan Cheng | bfe8afa | 2012-01-14 01:53:46 +0000 | [diff] [blame] | 266 | } else if (LastDef && !PhysRegUse[Reg] && |
| 267 | !LastDef->findRegisterDefOperand(Reg)) |
Evan Cheng | 236490d | 2009-11-13 20:36:40 +0000 | [diff] [blame] | 268 | // Last def defines the super register, add an implicit def of reg. |
Evan Cheng | bfe8afa | 2012-01-14 01:53:46 +0000 | [diff] [blame] | 269 | LastDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/, |
| 270 | true/*IsImp*/)); |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 271 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 272 | // Remember this use. |
| 273 | PhysRegUse[Reg] = MI; |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 274 | for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg); |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 275 | unsigned SubReg = *SubRegs; ++SubRegs) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 276 | PhysRegUse[SubReg] = MI; |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 277 | } |
| 278 | |
Evan Cheng | a4025df | 2009-12-01 00:44:45 +0000 | [diff] [blame] | 279 | /// FindLastRefOrPartRef - Return the last reference or partial reference of |
| 280 | /// the specified register. |
| 281 | MachineInstr *LiveVariables::FindLastRefOrPartRef(unsigned Reg) { |
| 282 | MachineInstr *LastDef = PhysRegDef[Reg]; |
| 283 | MachineInstr *LastUse = PhysRegUse[Reg]; |
| 284 | if (!LastDef && !LastUse) |
Chris Lattner | 98cdfc7 | 2010-06-14 18:28:34 +0000 | [diff] [blame] | 285 | return 0; |
Evan Cheng | a4025df | 2009-12-01 00:44:45 +0000 | [diff] [blame] | 286 | |
| 287 | MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef; |
| 288 | unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef]; |
Evan Cheng | a4025df | 2009-12-01 00:44:45 +0000 | [diff] [blame] | 289 | unsigned LastPartDefDist = 0; |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 290 | for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg); |
Evan Cheng | a4025df | 2009-12-01 00:44:45 +0000 | [diff] [blame] | 291 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 292 | MachineInstr *Def = PhysRegDef[SubReg]; |
| 293 | if (Def && Def != LastDef) { |
| 294 | // There was a def of this sub-register in between. This is a partial |
| 295 | // def, keep track of the last one. |
| 296 | unsigned Dist = DistanceMap[Def]; |
Benjamin Kramer | e7078ae | 2010-01-07 17:29:08 +0000 | [diff] [blame] | 297 | if (Dist > LastPartDefDist) |
Evan Cheng | a4025df | 2009-12-01 00:44:45 +0000 | [diff] [blame] | 298 | LastPartDefDist = Dist; |
Benjamin Kramer | e7078ae | 2010-01-07 17:29:08 +0000 | [diff] [blame] | 299 | } else if (MachineInstr *Use = PhysRegUse[SubReg]) { |
Evan Cheng | a4025df | 2009-12-01 00:44:45 +0000 | [diff] [blame] | 300 | unsigned Dist = DistanceMap[Use]; |
| 301 | if (Dist > LastRefOrPartRefDist) { |
| 302 | LastRefOrPartRefDist = Dist; |
| 303 | LastRefOrPartRef = Use; |
| 304 | } |
| 305 | } |
| 306 | } |
| 307 | |
| 308 | return LastRefOrPartRef; |
| 309 | } |
| 310 | |
Evan Cheng | a894ae1 | 2009-01-20 21:25:12 +0000 | [diff] [blame] | 311 | bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *MI) { |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 312 | MachineInstr *LastDef = PhysRegDef[Reg]; |
| 313 | MachineInstr *LastUse = PhysRegUse[Reg]; |
| 314 | if (!LastDef && !LastUse) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 315 | return false; |
| 316 | |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 317 | MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef; |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 318 | unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef]; |
| 319 | // The whole register is used. |
| 320 | // AL = |
| 321 | // AH = |
| 322 | // |
| 323 | // = AX |
| 324 | // = AL, AX<imp-use, kill> |
| 325 | // AX = |
| 326 | // |
| 327 | // Or whole register is defined, but not used at all. |
| 328 | // AX<dead> = |
| 329 | // ... |
| 330 | // AX = |
| 331 | // |
| 332 | // Or whole register is defined, but only partly used. |
| 333 | // AX<dead> = AL<imp-def> |
| 334 | // = AL<kill> |
Andrew Trick | 8247e0d | 2012-02-03 05:12:30 +0000 | [diff] [blame] | 335 | // AX = |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 336 | MachineInstr *LastPartDef = 0; |
| 337 | unsigned LastPartDefDist = 0; |
Owen Anderson | bbf5583 | 2008-08-14 23:41:38 +0000 | [diff] [blame] | 338 | SmallSet<unsigned, 8> PartUses; |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 339 | for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 340 | unsigned SubReg = *SubRegs; ++SubRegs) { |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 341 | MachineInstr *Def = PhysRegDef[SubReg]; |
| 342 | if (Def && Def != LastDef) { |
| 343 | // There was a def of this sub-register in between. This is a partial |
| 344 | // def, keep track of the last one. |
| 345 | unsigned Dist = DistanceMap[Def]; |
| 346 | if (Dist > LastPartDefDist) { |
| 347 | LastPartDefDist = Dist; |
| 348 | LastPartDef = Def; |
| 349 | } |
| 350 | continue; |
| 351 | } |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 352 | if (MachineInstr *Use = PhysRegUse[SubReg]) { |
| 353 | PartUses.insert(SubReg); |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 354 | for (const uint16_t *SS = TRI->getSubRegisters(SubReg); *SS; ++SS) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 355 | PartUses.insert(*SS); |
| 356 | unsigned Dist = DistanceMap[Use]; |
| 357 | if (Dist > LastRefOrPartRefDist) { |
| 358 | LastRefOrPartRefDist = Dist; |
| 359 | LastRefOrPartRef = Use; |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 360 | } |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 361 | } |
| 362 | } |
Evan Cheng | a894ae1 | 2009-01-20 21:25:12 +0000 | [diff] [blame] | 363 | |
Jakob Stoklund Olesen | 53e000b | 2010-03-05 21:49:17 +0000 | [diff] [blame] | 364 | if (!PhysRegUse[Reg]) { |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 365 | // Partial uses. Mark register def dead and add implicit def of |
| 366 | // sub-registers which are used. |
| 367 | // EAX<dead> = op AL<imp-def> |
| 368 | // That is, EAX def is dead but AL def extends pass it. |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 369 | PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true); |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 370 | for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 371 | unsigned SubReg = *SubRegs; ++SubRegs) { |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 372 | if (!PartUses.count(SubReg)) |
| 373 | continue; |
| 374 | bool NeedDef = true; |
| 375 | if (PhysRegDef[Reg] == PhysRegDef[SubReg]) { |
| 376 | MachineOperand *MO = PhysRegDef[Reg]->findRegisterDefOperand(SubReg); |
| 377 | if (MO) { |
| 378 | NeedDef = false; |
| 379 | assert(!MO->isDead()); |
Evan Cheng | 2c4d96d | 2009-07-06 21:34:05 +0000 | [diff] [blame] | 380 | } |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 381 | } |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 382 | if (NeedDef) |
| 383 | PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg, |
| 384 | true/*IsDef*/, true/*IsImp*/)); |
Evan Cheng | a4025df | 2009-12-01 00:44:45 +0000 | [diff] [blame] | 385 | MachineInstr *LastSubRef = FindLastRefOrPartRef(SubReg); |
| 386 | if (LastSubRef) |
| 387 | LastSubRef->addRegisterKilled(SubReg, TRI, true); |
| 388 | else { |
| 389 | LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true); |
| 390 | PhysRegUse[SubReg] = LastRefOrPartRef; |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 391 | for (const uint16_t *SSRegs = TRI->getSubRegisters(SubReg); |
Evan Cheng | a4025df | 2009-12-01 00:44:45 +0000 | [diff] [blame] | 392 | unsigned SSReg = *SSRegs; ++SSRegs) |
| 393 | PhysRegUse[SSReg] = LastRefOrPartRef; |
| 394 | } |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 395 | for (const uint16_t *SS = TRI->getSubRegisters(SubReg); *SS; ++SS) |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 396 | PartUses.erase(*SS); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 397 | } |
Jakob Stoklund Olesen | 53e000b | 2010-03-05 21:49:17 +0000 | [diff] [blame] | 398 | } else if (LastRefOrPartRef == PhysRegDef[Reg] && LastRefOrPartRef != MI) { |
| 399 | if (LastPartDef) |
| 400 | // The last partial def kills the register. |
| 401 | LastPartDef->addOperand(MachineOperand::CreateReg(Reg, false/*IsDef*/, |
| 402 | true/*IsImp*/, true/*IsKill*/)); |
| 403 | else { |
| 404 | MachineOperand *MO = |
| 405 | LastRefOrPartRef->findRegisterDefOperand(Reg, false, TRI); |
| 406 | bool NeedEC = MO->isEarlyClobber() && MO->getReg() != Reg; |
| 407 | // If the last reference is the last def, then it's not used at all. |
| 408 | // That is, unless we are currently processing the last reference itself. |
| 409 | LastRefOrPartRef->addRegisterDead(Reg, TRI, true); |
| 410 | if (NeedEC) { |
| 411 | // If we are adding a subreg def and the superreg def is marked early |
| 412 | // clobber, add an early clobber marker to the subreg def. |
| 413 | MO = LastRefOrPartRef->findRegisterDefOperand(Reg); |
| 414 | if (MO) |
| 415 | MO->setIsEarlyClobber(); |
| 416 | } |
| 417 | } |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 418 | } else |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 419 | LastRefOrPartRef->addRegisterKilled(Reg, TRI, true); |
| 420 | return true; |
| 421 | } |
| 422 | |
Jakob Stoklund Olesen | 8c47ad8 | 2012-01-21 00:58:53 +0000 | [diff] [blame] | 423 | void LiveVariables::HandleRegMask(const MachineOperand &MO) { |
| 424 | // Call HandlePhysRegKill() for all live registers clobbered by Mask. |
| 425 | // Clobbered registers are always dead, sp there is no need to use |
| 426 | // HandlePhysRegDef(). |
| 427 | for (unsigned Reg = 1, NumRegs = TRI->getNumRegs(); Reg != NumRegs; ++Reg) { |
| 428 | // Skip dead regs. |
| 429 | if (!PhysRegDef[Reg] && !PhysRegUse[Reg]) |
| 430 | continue; |
| 431 | // Skip mask-preserved regs. |
Evan Cheng | 7423db2 | 2012-01-21 03:31:03 +0000 | [diff] [blame] | 432 | if (!MO.clobbersPhysReg(Reg)) |
Jakob Stoklund Olesen | 8c47ad8 | 2012-01-21 00:58:53 +0000 | [diff] [blame] | 433 | continue; |
| 434 | // Kill the largest clobbered super-register. |
| 435 | // This avoids needless implicit operands. |
| 436 | unsigned Super = Reg; |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 437 | for (const uint16_t *SR = TRI->getSuperRegisters(Reg); *SR; ++SR) |
Jakob Stoklund Olesen | 8c47ad8 | 2012-01-21 00:58:53 +0000 | [diff] [blame] | 438 | if ((PhysRegDef[*SR] || PhysRegUse[*SR]) && MO.clobbersPhysReg(*SR)) |
| 439 | Super = *SR; |
| 440 | HandlePhysRegKill(Super, 0); |
| 441 | } |
| 442 | } |
| 443 | |
Evan Cheng | 296925d | 2009-09-23 06:28:31 +0000 | [diff] [blame] | 444 | void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI, |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 445 | SmallVector<unsigned, 4> &Defs) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 446 | // What parts of the register are previously defined? |
Owen Anderson | bffdf66 | 2008-06-27 07:05:59 +0000 | [diff] [blame] | 447 | SmallSet<unsigned, 32> Live; |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 448 | if (PhysRegDef[Reg] || PhysRegUse[Reg]) { |
| 449 | Live.insert(Reg); |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 450 | for (const uint16_t *SS = TRI->getSubRegisters(Reg); *SS; ++SS) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 451 | Live.insert(*SS); |
| 452 | } else { |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 453 | for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 454 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 455 | // If a register isn't itself defined, but all parts that make up of it |
| 456 | // are defined, then consider it also defined. |
| 457 | // e.g. |
| 458 | // AL = |
| 459 | // AH = |
| 460 | // = AX |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 461 | if (Live.count(SubReg)) |
| 462 | continue; |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 463 | if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) { |
| 464 | Live.insert(SubReg); |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 465 | for (const uint16_t *SS = TRI->getSubRegisters(SubReg); *SS; ++SS) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 466 | Live.insert(*SS); |
| 467 | } |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 468 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 469 | } |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 470 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 471 | // Start from the largest piece, find the last time any part of the register |
| 472 | // is referenced. |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 473 | HandlePhysRegKill(Reg, MI); |
| 474 | // Only some of the sub-registers are used. |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 475 | for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg); |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 476 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 477 | if (!Live.count(SubReg)) |
| 478 | // Skip if this sub-register isn't defined. |
| 479 | continue; |
| 480 | HandlePhysRegKill(SubReg, MI); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 481 | } |
| 482 | |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 483 | if (MI) |
| 484 | Defs.push_back(Reg); // Remember this def. |
Evan Cheng | 296925d | 2009-09-23 06:28:31 +0000 | [diff] [blame] | 485 | } |
| 486 | |
| 487 | void LiveVariables::UpdatePhysRegDefs(MachineInstr *MI, |
| 488 | SmallVector<unsigned, 4> &Defs) { |
| 489 | while (!Defs.empty()) { |
| 490 | unsigned Reg = Defs.back(); |
| 491 | Defs.pop_back(); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 492 | PhysRegDef[Reg] = MI; |
| 493 | PhysRegUse[Reg] = NULL; |
Craig Topper | 9ebfbf8 | 2012-03-05 05:37:41 +0000 | [diff] [blame] | 494 | for (const uint16_t *SubRegs = TRI->getSubRegisters(Reg); |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 495 | unsigned SubReg = *SubRegs; ++SubRegs) { |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 496 | PhysRegDef[SubReg] = MI; |
| 497 | PhysRegUse[SubReg] = NULL; |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 498 | } |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 499 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 500 | } |
| 501 | |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 502 | bool LiveVariables::runOnMachineFunction(MachineFunction &mf) { |
| 503 | MF = &mf; |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 504 | MRI = &mf.getRegInfo(); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 505 | TRI = MF->getTarget().getRegisterInfo(); |
Chris Lattner | 96aef89 | 2004-02-09 01:35:21 +0000 | [diff] [blame] | 506 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 507 | ReservedRegisters = TRI->getReservedRegs(mf); |
Chris Lattner | 5cdfbad | 2003-05-07 20:08:36 +0000 | [diff] [blame] | 508 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 509 | unsigned NumRegs = TRI->getNumRegs(); |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 510 | PhysRegDef = new MachineInstr*[NumRegs]; |
| 511 | PhysRegUse = new MachineInstr*[NumRegs]; |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 512 | PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()]; |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 513 | std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0); |
| 514 | std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 515 | PHIJoins.clear(); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 516 | |
Andrew Trick | 8dd2625 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 517 | // FIXME: LiveIntervals will be updated to remove its dependence on |
| 518 | // LiveVariables to improve compilation time and eliminate bizarre pass |
| 519 | // dependencies. Until then, we can't change much in -O0. |
| 520 | if (!MRI->isSSA()) |
| 521 | report_fatal_error("regalloc=... not currently supported with -O0"); |
| 522 | |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 523 | analyzePHINodes(mf); |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 524 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 525 | // Calculate live variable information in depth first order on the CFG of the |
| 526 | // function. This guarantees that we will see the definition of a virtual |
| 527 | // register before its uses due to dominance properties of SSA (except for PHI |
| 528 | // nodes, which are treated as a special case). |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 529 | MachineBasicBlock *Entry = MF->begin(); |
Evan Cheng | 0410407 | 2007-06-27 05:23:00 +0000 | [diff] [blame] | 530 | SmallPtrSet<MachineBasicBlock*,16> Visited; |
Bill Wendling | 6d79474 | 2008-02-20 09:15:16 +0000 | [diff] [blame] | 531 | |
Evan Cheng | 0410407 | 2007-06-27 05:23:00 +0000 | [diff] [blame] | 532 | for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> > |
| 533 | DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited); |
| 534 | DFI != E; ++DFI) { |
Chris Lattner | f25fb4b | 2004-05-01 21:24:24 +0000 | [diff] [blame] | 535 | MachineBasicBlock *MBB = *DFI; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 536 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 537 | // Mark live-in registers as live-in. |
Evan Cheng | 296925d | 2009-09-23 06:28:31 +0000 | [diff] [blame] | 538 | SmallVector<unsigned, 4> Defs; |
Dan Gohman | 81bf03e | 2010-04-13 16:57:55 +0000 | [diff] [blame] | 539 | for (MachineBasicBlock::livein_iterator II = MBB->livein_begin(), |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 540 | EE = MBB->livein_end(); II != EE; ++II) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 541 | assert(TargetRegisterInfo::isPhysicalRegister(*II) && |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 542 | "Cannot have a live-in virtual register!"); |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 543 | HandlePhysRegDef(*II, 0, Defs); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 544 | } |
| 545 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 546 | // Loop over all of the instructions, processing them. |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 547 | DistanceMap.clear(); |
| 548 | unsigned Dist = 0; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 549 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 550 | I != E; ++I) { |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 551 | MachineInstr *MI = I; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 552 | if (MI->isDebugValue()) |
Dale Johannesen | d94998f | 2010-02-09 02:01:46 +0000 | [diff] [blame] | 553 | continue; |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 554 | DistanceMap.insert(std::make_pair(MI, Dist++)); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 555 | |
| 556 | // Process all of the operands of the instruction... |
| 557 | unsigned NumOperandsToProcess = MI->getNumOperands(); |
| 558 | |
| 559 | // Unless it is a PHI node. In this case, ONLY process the DEF, not any |
| 560 | // of the uses. They will be handled in other basic blocks. |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 561 | if (MI->isPHI()) |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 562 | NumOperandsToProcess = 1; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 563 | |
Evan Cheng | d05e805 | 2010-03-26 02:12:24 +0000 | [diff] [blame] | 564 | // Clear kill and dead markers. LV will recompute them. |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 565 | SmallVector<unsigned, 4> UseRegs; |
| 566 | SmallVector<unsigned, 4> DefRegs; |
Jakob Stoklund Olesen | 8c47ad8 | 2012-01-21 00:58:53 +0000 | [diff] [blame] | 567 | SmallVector<unsigned, 1> RegMasks; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 568 | for (unsigned i = 0; i != NumOperandsToProcess; ++i) { |
Evan Cheng | d05e805 | 2010-03-26 02:12:24 +0000 | [diff] [blame] | 569 | MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | 8c47ad8 | 2012-01-21 00:58:53 +0000 | [diff] [blame] | 570 | if (MO.isRegMask()) { |
| 571 | RegMasks.push_back(i); |
| 572 | continue; |
| 573 | } |
Evan Cheng | a894ae1 | 2009-01-20 21:25:12 +0000 | [diff] [blame] | 574 | if (!MO.isReg() || MO.getReg() == 0) |
| 575 | continue; |
| 576 | unsigned MOReg = MO.getReg(); |
Evan Cheng | d05e805 | 2010-03-26 02:12:24 +0000 | [diff] [blame] | 577 | if (MO.isUse()) { |
| 578 | MO.setIsKill(false); |
Evan Cheng | a894ae1 | 2009-01-20 21:25:12 +0000 | [diff] [blame] | 579 | UseRegs.push_back(MOReg); |
Evan Cheng | d05e805 | 2010-03-26 02:12:24 +0000 | [diff] [blame] | 580 | } else /*MO.isDef()*/ { |
| 581 | MO.setIsDead(false); |
Evan Cheng | a894ae1 | 2009-01-20 21:25:12 +0000 | [diff] [blame] | 582 | DefRegs.push_back(MOReg); |
Evan Cheng | d05e805 | 2010-03-26 02:12:24 +0000 | [diff] [blame] | 583 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 584 | } |
| 585 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 586 | // Process all uses. |
| 587 | for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) { |
| 588 | unsigned MOReg = UseRegs[i]; |
| 589 | if (TargetRegisterInfo::isVirtualRegister(MOReg)) |
| 590 | HandleVirtRegUse(MOReg, MBB, MI); |
Dan Gohman | 3bdf5fe | 2008-09-21 21:11:41 +0000 | [diff] [blame] | 591 | else if (!ReservedRegisters[MOReg]) |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 592 | HandlePhysRegUse(MOReg, MI); |
| 593 | } |
| 594 | |
Jakob Stoklund Olesen | 8c47ad8 | 2012-01-21 00:58:53 +0000 | [diff] [blame] | 595 | // Process all masked registers. (Call clobbers). |
| 596 | for (unsigned i = 0, e = RegMasks.size(); i != e; ++i) |
| 597 | HandleRegMask(MI->getOperand(RegMasks[i])); |
| 598 | |
Bill Wendling | 6d79474 | 2008-02-20 09:15:16 +0000 | [diff] [blame] | 599 | // Process all defs. |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 600 | for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) { |
| 601 | unsigned MOReg = DefRegs[i]; |
Dan Gohman | 3bdf5fe | 2008-09-21 21:11:41 +0000 | [diff] [blame] | 602 | if (TargetRegisterInfo::isVirtualRegister(MOReg)) |
| 603 | HandleVirtRegDef(MOReg, MI); |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 604 | else if (!ReservedRegisters[MOReg]) |
| 605 | HandlePhysRegDef(MOReg, MI, Defs); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 606 | } |
Evan Cheng | 296925d | 2009-09-23 06:28:31 +0000 | [diff] [blame] | 607 | UpdatePhysRegDefs(MI, Defs); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 608 | } |
| 609 | |
| 610 | // Handle any virtual assignments from PHI nodes which might be at the |
| 611 | // bottom of this basic block. We check all of our successor blocks to see |
| 612 | // if they have PHI nodes, and if so, we simulate an assignment at the end |
| 613 | // of the current block. |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 614 | if (!PHIVarInfo[MBB->getNumber()].empty()) { |
| 615 | SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()]; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 616 | |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 617 | for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(), |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 618 | E = VarInfoVec.end(); I != E; ++I) |
| 619 | // Mark it alive only in the block we are representing. |
Evan Cheng | ea1d9cd | 2008-04-02 18:04:08 +0000 | [diff] [blame] | 620 | MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(), |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 621 | MBB); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 622 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 623 | |
Bill Wendling | 6d79474 | 2008-02-20 09:15:16 +0000 | [diff] [blame] | 624 | // Finally, if the last instruction in the block is a return, make sure to |
| 625 | // mark it as using all of the live-out values in the function. |
Dale Johannesen | 88004c2 | 2010-06-05 00:30:45 +0000 | [diff] [blame] | 626 | // Things marked both call and return are tail calls; do not do this for |
| 627 | // them. The tail callee need not take the same registers as input |
| 628 | // that it produces as output, and there are dependencies for its input |
| 629 | // registers elsewhere. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 630 | if (!MBB->empty() && MBB->back().isReturn() |
| 631 | && !MBB->back().isCall()) { |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 632 | MachineInstr *Ret = &MBB->back(); |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 633 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 634 | for (MachineRegisterInfo::liveout_iterator |
| 635 | I = MF->getRegInfo().liveout_begin(), |
| 636 | E = MF->getRegInfo().liveout_end(); I != E; ++I) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 637 | assert(TargetRegisterInfo::isPhysicalRegister(*I) && |
Dan Gohman | 48b0b88 | 2008-06-25 22:14:43 +0000 | [diff] [blame] | 638 | "Cannot have a live-out virtual register!"); |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 639 | HandlePhysRegUse(*I, Ret); |
Bill Wendling | 420cdeb | 2008-02-20 07:36:31 +0000 | [diff] [blame] | 640 | |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 641 | // Add live-out registers as implicit uses. |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 642 | if (!Ret->readsRegister(*I)) |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 643 | Ret->addOperand(MachineOperand::CreateReg(*I, false, true)); |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 644 | } |
| 645 | } |
| 646 | |
Evan Cheng | bfe8afa | 2012-01-14 01:53:46 +0000 | [diff] [blame] | 647 | // MachineCSE may CSE instructions which write to non-allocatable physical |
| 648 | // registers across MBBs. Remember if any reserved register is liveout. |
| 649 | SmallSet<unsigned, 4> LiveOuts; |
| 650 | for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(), |
| 651 | SE = MBB->succ_end(); SI != SE; ++SI) { |
| 652 | MachineBasicBlock *SuccMBB = *SI; |
| 653 | if (SuccMBB->isLandingPad()) |
| 654 | continue; |
| 655 | for (MachineBasicBlock::livein_iterator LI = SuccMBB->livein_begin(), |
| 656 | LE = SuccMBB->livein_end(); LI != LE; ++LI) { |
| 657 | unsigned LReg = *LI; |
| 658 | if (!TRI->isInAllocatableClass(LReg)) |
| 659 | // Ignore other live-ins, e.g. those that are live into landing pads. |
| 660 | LiveOuts.insert(LReg); |
| 661 | } |
| 662 | } |
| 663 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 664 | // Loop over PhysRegDef / PhysRegUse, killing any registers that are |
| 665 | // available at the end of the basic block. |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 666 | for (unsigned i = 0; i != NumRegs; ++i) |
Evan Cheng | bfe8afa | 2012-01-14 01:53:46 +0000 | [diff] [blame] | 667 | if ((PhysRegDef[i] || PhysRegUse[i]) && !LiveOuts.count(i)) |
Evan Cheng | ad934b8 | 2009-09-24 02:15:22 +0000 | [diff] [blame] | 668 | HandlePhysRegDef(i, 0, Defs); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 669 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 670 | std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0); |
| 671 | std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 672 | } |
| 673 | |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 674 | // Convert and transfer the dead / killed information we have gathered into |
| 675 | // VirtRegInfo onto MI's. |
Jakob Stoklund Olesen | b421c56 | 2011-01-08 23:10:57 +0000 | [diff] [blame] | 676 | for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i) { |
| 677 | const unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
| 678 | for (unsigned j = 0, e2 = VirtRegInfo[Reg].Kills.size(); j != e2; ++j) |
| 679 | if (VirtRegInfo[Reg].Kills[j] == MRI->getVRegDef(Reg)) |
| 680 | VirtRegInfo[Reg].Kills[j]->addRegisterDead(Reg, TRI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 681 | else |
Jakob Stoklund Olesen | b421c56 | 2011-01-08 23:10:57 +0000 | [diff] [blame] | 682 | VirtRegInfo[Reg].Kills[j]->addRegisterKilled(Reg, TRI); |
| 683 | } |
Chris Lattner | a5287a6 | 2004-07-01 04:24:29 +0000 | [diff] [blame] | 684 | |
Chris Lattner | 9fb6cf1 | 2004-07-09 16:44:37 +0000 | [diff] [blame] | 685 | // Check to make sure there are no unreachable blocks in the MC CFG for the |
| 686 | // function. If so, it is due to a bug in the instruction selector or some |
| 687 | // other part of the code generator if this happens. |
| 688 | #ifndef NDEBUG |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 689 | for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i) |
Chris Lattner | 9fb6cf1 | 2004-07-09 16:44:37 +0000 | [diff] [blame] | 690 | assert(Visited.count(&*i) != 0 && "unreachable basic block found"); |
| 691 | #endif |
| 692 | |
Evan Cheng | 0d4bdde | 2008-04-16 09:46:40 +0000 | [diff] [blame] | 693 | delete[] PhysRegDef; |
| 694 | delete[] PhysRegUse; |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 695 | delete[] PHIVarInfo; |
| 696 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 697 | return false; |
| 698 | } |
Chris Lattner | 5ed001b | 2004-02-19 18:28:02 +0000 | [diff] [blame] | 699 | |
Evan Cheng | be04dc1 | 2008-07-03 00:07:19 +0000 | [diff] [blame] | 700 | /// replaceKillInstruction - Update register kill info by replacing a kill |
| 701 | /// instruction with a new one. |
| 702 | void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI, |
| 703 | MachineInstr *NewMI) { |
| 704 | VarInfo &VI = getVarInfo(Reg); |
Evan Cheng | 5b9f60b | 2008-07-03 00:28:27 +0000 | [diff] [blame] | 705 | std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI); |
Evan Cheng | be04dc1 | 2008-07-03 00:07:19 +0000 | [diff] [blame] | 706 | } |
| 707 | |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 708 | /// removeVirtualRegistersKilled - Remove all killed info for the specified |
| 709 | /// instruction. |
| 710 | void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 711 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 712 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 713 | if (MO.isReg() && MO.isKill()) { |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 714 | MO.setIsKill(false); |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 715 | unsigned Reg = MO.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 716 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 717 | bool removed = getVarInfo(Reg).removeKill(MI); |
| 718 | assert(removed && "kill not in register's VarInfo?"); |
Duncan Sands | 1f6a329 | 2011-08-12 14:54:45 +0000 | [diff] [blame] | 719 | (void)removed; |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 720 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 721 | } |
| 722 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 723 | } |
| 724 | |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 725 | /// analyzePHINodes - Gather information about the PHI nodes in here. In |
Bill Wendling | 6d79474 | 2008-02-20 09:15:16 +0000 | [diff] [blame] | 726 | /// particular, we want to map the variable information of a virtual register |
| 727 | /// which is used in a PHI node. We map that to the BB the vreg is coming from. |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 728 | /// |
| 729 | void LiveVariables::analyzePHINodes(const MachineFunction& Fn) { |
| 730 | for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end(); |
| 731 | I != E; ++I) |
| 732 | for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end(); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 733 | BBI != BBE && BBI->isPHI(); ++BBI) |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 734 | for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) |
Bill Wendling | 90a3868 | 2008-02-20 06:10:21 +0000 | [diff] [blame] | 735 | PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()] |
| 736 | .push_back(BBI->getOperand(i).getReg()); |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 737 | } |
Jakob Stoklund Olesen | f235f13 | 2009-11-10 22:01:05 +0000 | [diff] [blame] | 738 | |
Jakob Stoklund Olesen | 323d8c3 | 2009-11-21 02:05:21 +0000 | [diff] [blame] | 739 | bool LiveVariables::VarInfo::isLiveIn(const MachineBasicBlock &MBB, |
| 740 | unsigned Reg, |
| 741 | MachineRegisterInfo &MRI) { |
| 742 | unsigned Num = MBB.getNumber(); |
| 743 | |
| 744 | // Reg is live-through. |
| 745 | if (AliveBlocks.test(Num)) |
| 746 | return true; |
| 747 | |
| 748 | // Registers defined in MBB cannot be live in. |
| 749 | const MachineInstr *Def = MRI.getVRegDef(Reg); |
| 750 | if (Def && Def->getParent() == &MBB) |
| 751 | return false; |
| 752 | |
| 753 | // Reg was not defined in MBB, was it killed here? |
| 754 | return findKill(&MBB); |
| 755 | } |
| 756 | |
Jakob Stoklund Olesen | 8f72235 | 2009-12-01 17:13:31 +0000 | [diff] [blame] | 757 | bool LiveVariables::isLiveOut(unsigned Reg, const MachineBasicBlock &MBB) { |
| 758 | LiveVariables::VarInfo &VI = getVarInfo(Reg); |
| 759 | |
| 760 | // Loop over all of the successors of the basic block, checking to see if |
| 761 | // the value is either live in the block, or if it is killed in the block. |
Benjamin Kramer | f337fb2 | 2011-03-08 17:28:36 +0000 | [diff] [blame] | 762 | SmallVector<MachineBasicBlock*, 8> OpSuccBlocks; |
Jakob Stoklund Olesen | 8f72235 | 2009-12-01 17:13:31 +0000 | [diff] [blame] | 763 | for (MachineBasicBlock::const_succ_iterator SI = MBB.succ_begin(), |
| 764 | E = MBB.succ_end(); SI != E; ++SI) { |
| 765 | MachineBasicBlock *SuccMBB = *SI; |
| 766 | |
| 767 | // Is it alive in this successor? |
| 768 | unsigned SuccIdx = SuccMBB->getNumber(); |
| 769 | if (VI.AliveBlocks.test(SuccIdx)) |
| 770 | return true; |
| 771 | OpSuccBlocks.push_back(SuccMBB); |
| 772 | } |
| 773 | |
| 774 | // Check to see if this value is live because there is a use in a successor |
| 775 | // that kills it. |
| 776 | switch (OpSuccBlocks.size()) { |
| 777 | case 1: { |
| 778 | MachineBasicBlock *SuccMBB = OpSuccBlocks[0]; |
| 779 | for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i) |
| 780 | if (VI.Kills[i]->getParent() == SuccMBB) |
| 781 | return true; |
| 782 | break; |
| 783 | } |
| 784 | case 2: { |
| 785 | MachineBasicBlock *SuccMBB1 = OpSuccBlocks[0], *SuccMBB2 = OpSuccBlocks[1]; |
| 786 | for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i) |
| 787 | if (VI.Kills[i]->getParent() == SuccMBB1 || |
| 788 | VI.Kills[i]->getParent() == SuccMBB2) |
| 789 | return true; |
| 790 | break; |
| 791 | } |
| 792 | default: |
| 793 | std::sort(OpSuccBlocks.begin(), OpSuccBlocks.end()); |
| 794 | for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i) |
| 795 | if (std::binary_search(OpSuccBlocks.begin(), OpSuccBlocks.end(), |
| 796 | VI.Kills[i]->getParent())) |
| 797 | return true; |
| 798 | } |
| 799 | return false; |
| 800 | } |
| 801 | |
Jakob Stoklund Olesen | 3e20475 | 2009-11-11 19:31:31 +0000 | [diff] [blame] | 802 | /// addNewBlock - Add a new basic block BB as an empty succcessor to DomBB. All |
| 803 | /// variables that are live out of DomBB will be marked as passing live through |
| 804 | /// BB. |
| 805 | void LiveVariables::addNewBlock(MachineBasicBlock *BB, |
Jakob Stoklund Olesen | 323d8c3 | 2009-11-21 02:05:21 +0000 | [diff] [blame] | 806 | MachineBasicBlock *DomBB, |
| 807 | MachineBasicBlock *SuccBB) { |
Jakob Stoklund Olesen | 3e20475 | 2009-11-11 19:31:31 +0000 | [diff] [blame] | 808 | const unsigned NumNew = BB->getNumber(); |
Jakob Stoklund Olesen | 323d8c3 | 2009-11-21 02:05:21 +0000 | [diff] [blame] | 809 | |
| 810 | // All registers used by PHI nodes in SuccBB must be live through BB. |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 811 | for (MachineBasicBlock::iterator BBI = SuccBB->begin(), |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 812 | BBE = SuccBB->end(); BBI != BBE && BBI->isPHI(); ++BBI) |
Jakob Stoklund Olesen | 323d8c3 | 2009-11-21 02:05:21 +0000 | [diff] [blame] | 813 | for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) |
| 814 | if (BBI->getOperand(i+1).getMBB() == BB) |
| 815 | getVarInfo(BBI->getOperand(i).getReg()).AliveBlocks.set(NumNew); |
Jakob Stoklund Olesen | f235f13 | 2009-11-10 22:01:05 +0000 | [diff] [blame] | 816 | |
| 817 | // Update info for all live variables |
Jakob Stoklund Olesen | b421c56 | 2011-01-08 23:10:57 +0000 | [diff] [blame] | 818 | for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { |
| 819 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
Jakob Stoklund Olesen | 3e20475 | 2009-11-11 19:31:31 +0000 | [diff] [blame] | 820 | VarInfo &VI = getVarInfo(Reg); |
Jakob Stoklund Olesen | 323d8c3 | 2009-11-21 02:05:21 +0000 | [diff] [blame] | 821 | if (!VI.AliveBlocks.test(NumNew) && VI.isLiveIn(*SuccBB, Reg, *MRI)) |
Jakob Stoklund Olesen | 3e20475 | 2009-11-11 19:31:31 +0000 | [diff] [blame] | 822 | VI.AliveBlocks.set(NumNew); |
Jakob Stoklund Olesen | f235f13 | 2009-11-10 22:01:05 +0000 | [diff] [blame] | 823 | } |
| 824 | } |