blob: 8af75e0552e05d8eee4bc7cf523f0b916945eb49 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000027#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Akira Hatanakadbe9a312011-08-18 20:07:42 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
40// mask (Pos), and return true.
Akira Hatanaka854a7db2011-08-19 22:59:00 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
42static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Chris Lattnerf0144122009-07-28 03:13:23 +000051const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
52 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000053 case MipsISD::JmpLink: return "MipsISD::JmpLink";
54 case MipsISD::Hi: return "MipsISD::Hi";
55 case MipsISD::Lo: return "MipsISD::Lo";
56 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000057 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::Ret: return "MipsISD::Ret";
59 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
60 case MipsISD::FPCmp: return "MipsISD::FPCmp";
61 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
62 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
63 case MipsISD::FPRound: return "MipsISD::FPRound";
64 case MipsISD::MAdd: return "MipsISD::MAdd";
65 case MipsISD::MAddu: return "MipsISD::MAddu";
66 case MipsISD::MSub: return "MipsISD::MSub";
67 case MipsISD::MSubu: return "MipsISD::MSubu";
68 case MipsISD::DivRem: return "MipsISD::DivRem";
69 case MipsISD::DivRemU: return "MipsISD::DivRemU";
70 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
71 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000072 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000073 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000074 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000075 case MipsISD::Ext: return "MipsISD::Ext";
76 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000077 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000078 }
79}
80
81MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000082MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000083 : TargetLowering(TM, new MipsTargetObjectFile()),
84 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000085 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
86 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000087
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000088 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000089 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000090 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000091 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000092
93 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000094 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
95 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000096
Akira Hatanaka95934842011-09-24 01:34:44 +000097 if (HasMips64)
98 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
99
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000100 // When dealing with single precision only, use libcalls
Akira Hatanaka792016b2011-09-23 18:28:39 +0000101 if (!Subtarget->isSingleFloat()) {
102 if (HasMips64)
103 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
104 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Akira Hatanaka792016b2011-09-23 18:28:39 +0000106 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000107
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000108 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
110 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
111 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000112
Eli Friedman6055a6a2009-07-17 04:07:24 +0000113 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
115 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000116
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000117 // Used by legalize types to correctly generate the setcc result.
118 // Without this, every float setcc comes with a AND/OR with the result,
119 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000120 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000122
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000123 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000125 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000126 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Akira Hatanaka9b944a82011-11-16 22:42:10 +0000127 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Akira Hatanakaca074792011-12-08 20:34:32 +0000129 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +0000131 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Akira Hatanaka620db892011-11-16 22:44:38 +0000133 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::SELECT, MVT::f32, Custom);
135 setOperationAction(ISD::SELECT, MVT::f64, Custom);
136 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
138 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Akira Hatanaka93883832011-12-20 23:35:46 +0000139 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000140 setOperationAction(ISD::VASTART, MVT::Other, Custom);
141
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000142 setOperationAction(ISD::SDIV, MVT::i32, Expand);
143 setOperationAction(ISD::SREM, MVT::i32, Expand);
144 setOperationAction(ISD::UDIV, MVT::i32, Expand);
145 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000146 setOperationAction(ISD::SDIV, MVT::i64, Expand);
147 setOperationAction(ISD::SREM, MVT::i64, Expand);
148 setOperationAction(ISD::UDIV, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000150
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000151 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
153 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
154 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
155 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000156 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000158 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
160 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
161 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000162 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
163 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
164 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000167 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000168
Akira Hatanaka56633442011-09-20 23:53:09 +0000169 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000170 setOperationAction(ISD::ROTR, MVT::i32, Expand);
171
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000172 if (!Subtarget->hasMips64r2())
173 setOperationAction(ISD::ROTR, MVT::i64, Expand);
174
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
176 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
177 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000178 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
179 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000181 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000183 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
185 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000186 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FLOG, MVT::f32, Expand);
188 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
189 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
190 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000191 setOperationAction(ISD::FMA, MVT::f32, Expand);
192 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000193
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000194 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
195 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000196
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000197 setOperationAction(ISD::VAARG, MVT::Other, Expand);
198 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
199 setOperationAction(ISD::VAEND, MVT::Other, Expand);
200
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000201 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
203 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000204
Akira Hatanakadb548262011-07-19 23:30:50 +0000205 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000206 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000207
Eli Friedman4db5aca2011-08-29 18:23:02 +0000208 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000209 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000210 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000211 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000212
Eli Friedman26689ac2011-08-03 21:06:02 +0000213 setInsertFencesForAtomic(true);
214
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000215 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000217
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000218 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
220 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000221 }
222
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000223 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000225
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000226 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000228 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
229 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000230
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000231 setTargetDAGCombine(ISD::ADDE);
232 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000233 setTargetDAGCombine(ISD::SDIVREM);
234 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000235 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000236 setTargetDAGCombine(ISD::AND);
237 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000238
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000239 setMinFunctionAlignment(2);
240
Akira Hatanaka056a1bc2011-12-20 23:28:36 +0000241 setStackPointerRegisterToSaveRestore(HasMips64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000242 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000243
244 setExceptionPointerRegister(Mips::A0);
245 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000246}
247
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000248bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000249 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000250 return SVT == MVT::i64 || SVT == MVT::i32 || SVT == MVT::i16;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000251}
252
Duncan Sands28b77e92011-09-06 19:07:46 +0000253EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000255}
256
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000257// SelectMadd -
258// Transforms a subgraph in CurDAG if the following pattern is found:
259// (addc multLo, Lo0), (adde multHi, Hi0),
260// where,
261// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000262// Lo0: initial value of Lo register
263// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000264// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000265static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000266 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000267 // for the matching to be successful.
268 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
269
270 if (ADDCNode->getOpcode() != ISD::ADDC)
271 return false;
272
273 SDValue MultHi = ADDENode->getOperand(0);
274 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000275 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000276 unsigned MultOpc = MultHi.getOpcode();
277
278 // MultHi and MultLo must be generated by the same node,
279 if (MultLo.getNode() != MultNode)
280 return false;
281
282 // and it must be a multiplication.
283 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
284 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000285
286 // MultLo amd MultHi must be the first and second output of MultNode
287 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000288 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
289 return false;
290
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000291 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000292 // of the values of MultNode, in which case MultNode will be removed in later
293 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000294 // If there exist users other than ADDENode or ADDCNode, this function returns
295 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000296 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000297 // produced.
298 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
299 return false;
300
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000301 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000302 DebugLoc dl = ADDENode->getDebugLoc();
303
304 // create MipsMAdd(u) node
305 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000306
Akira Hatanaka82099682011-12-19 19:52:25 +0000307 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000308 MultNode->getOperand(0),// Factor 0
309 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000310 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000311 ADDENode->getOperand(1));// Hi0
312
313 // create CopyFromReg nodes
314 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
315 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000316 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000317 Mips::HI, MVT::i32,
318 CopyFromLo.getValue(2));
319
320 // replace uses of adde and addc here
321 if (!SDValue(ADDCNode, 0).use_empty())
322 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
323
324 if (!SDValue(ADDENode, 0).use_empty())
325 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
326
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000327 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000328}
329
330// SelectMsub -
331// Transforms a subgraph in CurDAG if the following pattern is found:
332// (addc Lo0, multLo), (sube Hi0, multHi),
333// where,
334// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000335// Lo0: initial value of Lo register
336// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000337// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000338static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000339 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000340 // for the matching to be successful.
341 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
342
343 if (SUBCNode->getOpcode() != ISD::SUBC)
344 return false;
345
346 SDValue MultHi = SUBENode->getOperand(1);
347 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000348 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000349 unsigned MultOpc = MultHi.getOpcode();
350
351 // MultHi and MultLo must be generated by the same node,
352 if (MultLo.getNode() != MultNode)
353 return false;
354
355 // and it must be a multiplication.
356 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
357 return false;
358
359 // MultLo amd MultHi must be the first and second output of MultNode
360 // respectively.
361 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
362 return false;
363
364 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
365 // of the values of MultNode, in which case MultNode will be removed in later
366 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000367 // If there exist users other than SUBENode or SUBCNode, this function returns
368 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000369 // instruction node rather than a pair of MULT and MSUB instructions being
370 // produced.
371 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
372 return false;
373
374 SDValue Chain = CurDAG->getEntryNode();
375 DebugLoc dl = SUBENode->getDebugLoc();
376
377 // create MipsSub(u) node
378 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
379
Akira Hatanaka82099682011-12-19 19:52:25 +0000380 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000381 MultNode->getOperand(0),// Factor 0
382 MultNode->getOperand(1),// Factor 1
383 SUBCNode->getOperand(0),// Lo0
384 SUBENode->getOperand(0));// Hi0
385
386 // create CopyFromReg nodes
387 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
388 MSub);
389 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
390 Mips::HI, MVT::i32,
391 CopyFromLo.getValue(2));
392
393 // replace uses of sube and subc here
394 if (!SDValue(SUBCNode, 0).use_empty())
395 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
396
397 if (!SDValue(SUBENode, 0).use_empty())
398 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
399
400 return true;
401}
402
403static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
404 TargetLowering::DAGCombinerInfo &DCI,
405 const MipsSubtarget* Subtarget) {
406 if (DCI.isBeforeLegalize())
407 return SDValue();
408
Akira Hatanakae184fec2011-11-11 04:18:21 +0000409 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
410 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000411 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000412
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000413 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000414}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000415
416static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
417 TargetLowering::DAGCombinerInfo &DCI,
418 const MipsSubtarget* Subtarget) {
419 if (DCI.isBeforeLegalize())
420 return SDValue();
421
Akira Hatanakae184fec2011-11-11 04:18:21 +0000422 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
423 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000424 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000425
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000426 return SDValue();
427}
428
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000429static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
430 TargetLowering::DAGCombinerInfo &DCI,
431 const MipsSubtarget* Subtarget) {
432 if (DCI.isBeforeLegalizeOps())
433 return SDValue();
434
Akira Hatanakadda4a072011-10-03 21:06:13 +0000435 EVT Ty = N->getValueType(0);
436 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
437 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000438 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
439 MipsISD::DivRemU;
440 DebugLoc dl = N->getDebugLoc();
441
442 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
443 N->getOperand(0), N->getOperand(1));
444 SDValue InChain = DAG.getEntryNode();
445 SDValue InGlue = DivRem;
446
447 // insert MFLO
448 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000449 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000450 InGlue);
451 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
452 InChain = CopyFromLo.getValue(1);
453 InGlue = CopyFromLo.getValue(2);
454 }
455
456 // insert MFHI
457 if (N->hasAnyUseOfValue(1)) {
458 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000459 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000460 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
461 }
462
463 return SDValue();
464}
465
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000466static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
467 switch (CC) {
468 default: llvm_unreachable("Unknown fp condition code!");
469 case ISD::SETEQ:
470 case ISD::SETOEQ: return Mips::FCOND_OEQ;
471 case ISD::SETUNE: return Mips::FCOND_UNE;
472 case ISD::SETLT:
473 case ISD::SETOLT: return Mips::FCOND_OLT;
474 case ISD::SETGT:
475 case ISD::SETOGT: return Mips::FCOND_OGT;
476 case ISD::SETLE:
477 case ISD::SETOLE: return Mips::FCOND_OLE;
478 case ISD::SETGE:
479 case ISD::SETOGE: return Mips::FCOND_OGE;
480 case ISD::SETULT: return Mips::FCOND_ULT;
481 case ISD::SETULE: return Mips::FCOND_ULE;
482 case ISD::SETUGT: return Mips::FCOND_UGT;
483 case ISD::SETUGE: return Mips::FCOND_UGE;
484 case ISD::SETUO: return Mips::FCOND_UN;
485 case ISD::SETO: return Mips::FCOND_OR;
486 case ISD::SETNE:
487 case ISD::SETONE: return Mips::FCOND_ONE;
488 case ISD::SETUEQ: return Mips::FCOND_UEQ;
489 }
490}
491
492
493// Returns true if condition code has to be inverted.
494static bool InvertFPCondCode(Mips::CondCode CC) {
495 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
496 return false;
497
Akira Hatanaka82099682011-12-19 19:52:25 +0000498 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
499 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000500
Akira Hatanaka82099682011-12-19 19:52:25 +0000501 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000502}
503
504// Creates and returns an FPCmp node from a setcc node.
505// Returns Op if setcc is not a floating point comparison.
506static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
507 // must be a SETCC node
508 if (Op.getOpcode() != ISD::SETCC)
509 return Op;
510
511 SDValue LHS = Op.getOperand(0);
512
513 if (!LHS.getValueType().isFloatingPoint())
514 return Op;
515
516 SDValue RHS = Op.getOperand(1);
517 DebugLoc dl = Op.getDebugLoc();
518
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000519 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
520 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000521 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
522
523 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
524 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
525}
526
527// Creates and returns a CMovFPT/F node.
528static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
529 SDValue False, DebugLoc DL) {
530 bool invert = InvertFPCondCode((Mips::CondCode)
531 cast<ConstantSDNode>(Cond.getOperand(2))
532 ->getSExtValue());
533
534 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
535 True.getValueType(), True, False, Cond);
536}
537
538static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
539 TargetLowering::DAGCombinerInfo &DCI,
540 const MipsSubtarget* Subtarget) {
541 if (DCI.isBeforeLegalizeOps())
542 return SDValue();
543
544 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
545
546 if (Cond.getOpcode() != MipsISD::FPCmp)
547 return SDValue();
548
549 SDValue True = DAG.getConstant(1, MVT::i32);
550 SDValue False = DAG.getConstant(0, MVT::i32);
551
552 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
553}
554
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000555static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
556 TargetLowering::DAGCombinerInfo &DCI,
557 const MipsSubtarget* Subtarget) {
558 // Pattern match EXT.
559 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
560 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000561 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000562 return SDValue();
563
564 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000565 unsigned ShiftRightOpc = ShiftRight.getOpcode();
566
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000567 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000568 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000569 return SDValue();
570
571 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000572 ConstantSDNode *CN;
573 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
574 return SDValue();
575
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000576 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000577 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000578
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000579 // Op's second operand must be a shifted mask.
580 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000581 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000582 return SDValue();
583
584 // Return if the shifted mask does not start at bit 0 or the sum of its size
585 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000586 EVT ValTy = N->getValueType(0);
587 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000588 return SDValue();
589
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000590 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000591 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000592 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000593}
594
595static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
596 TargetLowering::DAGCombinerInfo &DCI,
597 const MipsSubtarget* Subtarget) {
598 // Pattern match INS.
599 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
600 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
601 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000602 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000603 return SDValue();
604
605 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
606 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
607 ConstantSDNode *CN;
608
609 // See if Op's first operand matches (and $src1 , mask0).
610 if (And0.getOpcode() != ISD::AND)
611 return SDValue();
612
613 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000614 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000615 return SDValue();
616
617 // See if Op's second operand matches (and (shl $src, pos), mask1).
618 if (And1.getOpcode() != ISD::AND)
619 return SDValue();
620
621 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000622 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000623 return SDValue();
624
625 // The shift masks must have the same position and size.
626 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
627 return SDValue();
628
629 SDValue Shl = And1.getOperand(0);
630 if (Shl.getOpcode() != ISD::SHL)
631 return SDValue();
632
633 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
634 return SDValue();
635
636 unsigned Shamt = CN->getZExtValue();
637
638 // Return if the shift amount and the first bit position of mask are not the
639 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000640 EVT ValTy = N->getValueType(0);
641 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000642 return SDValue();
643
Akira Hatanaka82099682011-12-19 19:52:25 +0000644 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000645 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000646 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000647}
648
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000649SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000650 const {
651 SelectionDAG &DAG = DCI.DAG;
652 unsigned opc = N->getOpcode();
653
654 switch (opc) {
655 default: break;
656 case ISD::ADDE:
657 return PerformADDECombine(N, DAG, DCI, Subtarget);
658 case ISD::SUBE:
659 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000660 case ISD::SDIVREM:
661 case ISD::UDIVREM:
662 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000663 case ISD::SETCC:
664 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000665 case ISD::AND:
666 return PerformANDCombine(N, DAG, DCI, Subtarget);
667 case ISD::OR:
668 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000669 }
670
671 return SDValue();
672}
673
Dan Gohman475871a2008-07-27 21:46:04 +0000674SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000675LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000676{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000677 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000678 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000679 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000680 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
681 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000682 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000683 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000684 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
685 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000686 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000687 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000688 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000689 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000690 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000691 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000692 }
Dan Gohman475871a2008-07-27 21:46:04 +0000693 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000694}
695
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000696//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000697// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000698//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000699
700// AddLiveIn - This helper function adds the specified physical register to the
701// MachineFunction as a live in value. It also creates a corresponding
702// virtual register for it.
703static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000704AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000705{
706 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000707 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
708 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000709 return VReg;
710}
711
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000712// Get fp branch code (not opcode) from condition code.
713static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
714 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
715 return Mips::BRANCH_T;
716
Akira Hatanaka82099682011-12-19 19:52:25 +0000717 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
718 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000719
Akira Hatanaka82099682011-12-19 19:52:25 +0000720 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000721}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000722
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000723/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000724static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
725 DebugLoc dl,
726 const MipsSubtarget* Subtarget,
727 const TargetInstrInfo *TII,
728 bool isFPCmp, unsigned Opc) {
729 // There is no need to expand CMov instructions if target has
730 // conditional moves.
731 if (Subtarget->hasCondMov())
732 return BB;
733
734 // To "insert" a SELECT_CC instruction, we actually have to insert the
735 // diamond control-flow pattern. The incoming instruction knows the
736 // destination vreg to set, the condition code register to branch on, the
737 // true/false values to select between, and a branch opcode to use.
738 const BasicBlock *LLVM_BB = BB->getBasicBlock();
739 MachineFunction::iterator It = BB;
740 ++It;
741
742 // thisMBB:
743 // ...
744 // TrueVal = ...
745 // setcc r1, r2, r3
746 // bNE r1, r0, copy1MBB
747 // fallthrough --> copy0MBB
748 MachineBasicBlock *thisMBB = BB;
749 MachineFunction *F = BB->getParent();
750 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
751 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
752 F->insert(It, copy0MBB);
753 F->insert(It, sinkMBB);
754
755 // Transfer the remainder of BB and its successor edges to sinkMBB.
756 sinkMBB->splice(sinkMBB->begin(), BB,
757 llvm::next(MachineBasicBlock::iterator(MI)),
758 BB->end());
759 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
760
761 // Next, add the true and fallthrough blocks as its successors.
762 BB->addSuccessor(copy0MBB);
763 BB->addSuccessor(sinkMBB);
764
765 // Emit the right instruction according to the type of the operands compared
766 if (isFPCmp)
767 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
768 else
769 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
770 .addReg(Mips::ZERO).addMBB(sinkMBB);
771
772 // copy0MBB:
773 // %FalseValue = ...
774 // # fallthrough to sinkMBB
775 BB = copy0MBB;
776
777 // Update machine-CFG edges
778 BB->addSuccessor(sinkMBB);
779
780 // sinkMBB:
781 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
782 // ...
783 BB = sinkMBB;
784
785 if (isFPCmp)
786 BuildMI(*BB, BB->begin(), dl,
787 TII->get(Mips::PHI), MI->getOperand(0).getReg())
788 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
789 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
790 else
791 BuildMI(*BB, BB->begin(), dl,
792 TII->get(Mips::PHI), MI->getOperand(0).getReg())
793 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
794 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
795
796 MI->eraseFromParent(); // The pseudo instruction is gone now.
797 return BB;
798}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000799*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000800MachineBasicBlock *
801MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000802 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000803 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000804 default:
805 assert(false && "Unexpected instr type to insert");
806 return NULL;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000807 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000808 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000809 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
810 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000811 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000812 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
813 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000814 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000815 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000816 case Mips::ATOMIC_LOAD_ADD_I64:
817 case Mips::ATOMIC_LOAD_ADD_I64_P8:
818 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000819
820 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000821 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000822 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
823 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000824 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000825 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
826 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000827 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000828 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000829 case Mips::ATOMIC_LOAD_AND_I64:
830 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000831 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000832
833 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000834 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000835 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
836 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000837 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000838 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
839 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000840 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000841 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000842 case Mips::ATOMIC_LOAD_OR_I64:
843 case Mips::ATOMIC_LOAD_OR_I64_P8:
844 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000845
846 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000847 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000848 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
849 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000850 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000851 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
852 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000853 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000854 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000855 case Mips::ATOMIC_LOAD_XOR_I64:
856 case Mips::ATOMIC_LOAD_XOR_I64_P8:
857 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000858
859 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000860 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000861 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
862 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000863 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000864 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
865 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000866 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000867 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000868 case Mips::ATOMIC_LOAD_NAND_I64:
869 case Mips::ATOMIC_LOAD_NAND_I64_P8:
870 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000871
872 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000873 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000874 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
875 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000876 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000877 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
878 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000879 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000880 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000881 case Mips::ATOMIC_LOAD_SUB_I64:
882 case Mips::ATOMIC_LOAD_SUB_I64_P8:
883 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000884
885 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000886 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000887 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
888 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000889 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000890 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
891 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000892 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000893 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000894 case Mips::ATOMIC_SWAP_I64:
895 case Mips::ATOMIC_SWAP_I64_P8:
896 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000897
898 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000899 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000900 return EmitAtomicCmpSwapPartword(MI, BB, 1);
901 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000902 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000903 return EmitAtomicCmpSwapPartword(MI, BB, 2);
904 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000905 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000906 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000907 case Mips::ATOMIC_CMP_SWAP_I64:
908 case Mips::ATOMIC_CMP_SWAP_I64_P8:
909 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000910 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000911}
912
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000913// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
914// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
915MachineBasicBlock *
916MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000917 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000918 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000919 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000920
921 MachineFunction *MF = BB->getParent();
922 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000923 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000924 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
925 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000926 unsigned LL, SC, AND, NOR, ZERO, BEQ;
927
928 if (Size == 4) {
929 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
930 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
931 AND = Mips::AND;
932 NOR = Mips::NOR;
933 ZERO = Mips::ZERO;
934 BEQ = Mips::BEQ;
935 }
936 else {
937 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
938 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
939 AND = Mips::AND64;
940 NOR = Mips::NOR64;
941 ZERO = Mips::ZERO_64;
942 BEQ = Mips::BEQ64;
943 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000944
Akira Hatanaka4061da12011-07-19 20:11:17 +0000945 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946 unsigned Ptr = MI->getOperand(1).getReg();
947 unsigned Incr = MI->getOperand(2).getReg();
948
Akira Hatanaka4061da12011-07-19 20:11:17 +0000949 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
950 unsigned AndRes = RegInfo.createVirtualRegister(RC);
951 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000952
953 // insert new blocks after the current block
954 const BasicBlock *LLVM_BB = BB->getBasicBlock();
955 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
956 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
957 MachineFunction::iterator It = BB;
958 ++It;
959 MF->insert(It, loopMBB);
960 MF->insert(It, exitMBB);
961
962 // Transfer the remainder of BB and its successor edges to exitMBB.
963 exitMBB->splice(exitMBB->begin(), BB,
964 llvm::next(MachineBasicBlock::iterator(MI)),
965 BB->end());
966 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
967
968 // thisMBB:
969 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000970 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000971 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000972 loopMBB->addSuccessor(loopMBB);
973 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000974
975 // loopMBB:
976 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000977 // <binop> storeval, oldval, incr
978 // sc success, storeval, 0(ptr)
979 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000980 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +0000981 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000982 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000983 // and andres, oldval, incr
984 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +0000985 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
986 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000987 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000988 // <binop> storeval, oldval, incr
989 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000991 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000993 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
994 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000995
996 MI->eraseFromParent(); // The instruction is gone now.
997
Akira Hatanaka939ece12011-07-19 03:42:13 +0000998 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000999}
1000
1001MachineBasicBlock *
1002MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001003 MachineBasicBlock *BB,
1004 unsigned Size, unsigned BinOpcode,
1005 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001006 assert((Size == 1 || Size == 2) &&
1007 "Unsupported size for EmitAtomicBinaryPartial.");
1008
1009 MachineFunction *MF = BB->getParent();
1010 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1011 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1012 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1013 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001014 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1015 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001016
1017 unsigned Dest = MI->getOperand(0).getReg();
1018 unsigned Ptr = MI->getOperand(1).getReg();
1019 unsigned Incr = MI->getOperand(2).getReg();
1020
Akira Hatanaka4061da12011-07-19 20:11:17 +00001021 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1022 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001023 unsigned Mask = RegInfo.createVirtualRegister(RC);
1024 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001025 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1026 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001027 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001028 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1029 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1030 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1031 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1032 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001033 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001034 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1035 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1036 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1037 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1038 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001039
1040 // insert new blocks after the current block
1041 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1042 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001043 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001044 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1045 MachineFunction::iterator It = BB;
1046 ++It;
1047 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001048 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001049 MF->insert(It, exitMBB);
1050
1051 // Transfer the remainder of BB and its successor edges to exitMBB.
1052 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001053 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001054 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1055
Akira Hatanaka81b44112011-07-19 17:09:53 +00001056 BB->addSuccessor(loopMBB);
1057 loopMBB->addSuccessor(loopMBB);
1058 loopMBB->addSuccessor(sinkMBB);
1059 sinkMBB->addSuccessor(exitMBB);
1060
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001061 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001062 // addiu masklsb2,$0,-4 # 0xfffffffc
1063 // and alignedaddr,ptr,masklsb2
1064 // andi ptrlsb2,ptr,3
1065 // sll shiftamt,ptrlsb2,3
1066 // ori maskupper,$0,255 # 0xff
1067 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001068 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001069 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001070
1071 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001072 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1073 .addReg(Mips::ZERO).addImm(-4);
1074 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1075 .addReg(Ptr).addReg(MaskLSB2);
1076 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1077 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1078 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1079 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001080 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1081 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001082 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001083 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001084
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001085 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001086 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001087 // ll oldval,0(alignedaddr)
1088 // binop binopres,oldval,incr2
1089 // and newval,binopres,mask
1090 // and maskedoldval0,oldval,mask2
1091 // or storeval,maskedoldval0,newval
1092 // sc success,storeval,0(alignedaddr)
1093 // beq success,$0,loopMBB
1094
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001095 // atomic.swap
1096 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001097 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001098 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001099 // and maskedoldval0,oldval,mask2
1100 // or storeval,maskedoldval0,newval
1101 // sc success,storeval,0(alignedaddr)
1102 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001103
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001104 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001105 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001106 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001107 // and andres, oldval, incr2
1108 // nor binopres, $0, andres
1109 // and newval, binopres, mask
1110 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1111 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1112 .addReg(Mips::ZERO).addReg(AndRes);
1113 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001115 // <binop> binopres, oldval, incr2
1116 // and newval, binopres, mask
1117 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1118 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001119 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001120 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001121 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001122 }
1123
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001124 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001125 .addReg(OldVal).addReg(Mask2);
1126 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001127 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001128 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001129 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001131 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001132
Akira Hatanaka939ece12011-07-19 03:42:13 +00001133 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001134 // and maskedoldval1,oldval,mask
1135 // srl srlres,maskedoldval1,shiftamt
1136 // sll sllres,srlres,24
1137 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001138 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001139 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001140
Akira Hatanaka4061da12011-07-19 20:11:17 +00001141 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1142 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001143 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1144 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001145 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1146 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001147 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001148 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001149
1150 MI->eraseFromParent(); // The instruction is gone now.
1151
Akira Hatanaka939ece12011-07-19 03:42:13 +00001152 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001153}
1154
1155MachineBasicBlock *
1156MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001157 MachineBasicBlock *BB,
1158 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001159 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001160
1161 MachineFunction *MF = BB->getParent();
1162 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001163 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001164 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1165 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001166 unsigned LL, SC, ZERO, BNE, BEQ;
1167
1168 if (Size == 4) {
1169 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1170 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1171 ZERO = Mips::ZERO;
1172 BNE = Mips::BNE;
1173 BEQ = Mips::BEQ;
1174 }
1175 else {
1176 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1177 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1178 ZERO = Mips::ZERO_64;
1179 BNE = Mips::BNE64;
1180 BEQ = Mips::BEQ64;
1181 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001182
1183 unsigned Dest = MI->getOperand(0).getReg();
1184 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001185 unsigned OldVal = MI->getOperand(2).getReg();
1186 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001187
Akira Hatanaka4061da12011-07-19 20:11:17 +00001188 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001189
1190 // insert new blocks after the current block
1191 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1192 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1193 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1194 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1195 MachineFunction::iterator It = BB;
1196 ++It;
1197 MF->insert(It, loop1MBB);
1198 MF->insert(It, loop2MBB);
1199 MF->insert(It, exitMBB);
1200
1201 // Transfer the remainder of BB and its successor edges to exitMBB.
1202 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001203 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001204 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1205
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001206 // thisMBB:
1207 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001208 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001209 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001210 loop1MBB->addSuccessor(exitMBB);
1211 loop1MBB->addSuccessor(loop2MBB);
1212 loop2MBB->addSuccessor(loop1MBB);
1213 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001214
1215 // loop1MBB:
1216 // ll dest, 0(ptr)
1217 // bne dest, oldval, exitMBB
1218 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001219 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1220 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001221 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001222
1223 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001224 // sc success, newval, 0(ptr)
1225 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001226 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001227 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001228 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001229 BuildMI(BB, dl, TII->get(BEQ))
1230 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001231
1232 MI->eraseFromParent(); // The instruction is gone now.
1233
Akira Hatanaka939ece12011-07-19 03:42:13 +00001234 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001235}
1236
1237MachineBasicBlock *
1238MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001239 MachineBasicBlock *BB,
1240 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001241 assert((Size == 1 || Size == 2) &&
1242 "Unsupported size for EmitAtomicCmpSwapPartial.");
1243
1244 MachineFunction *MF = BB->getParent();
1245 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1246 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1247 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1248 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001249 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1250 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001251
1252 unsigned Dest = MI->getOperand(0).getReg();
1253 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001254 unsigned CmpVal = MI->getOperand(2).getReg();
1255 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001256
Akira Hatanaka4061da12011-07-19 20:11:17 +00001257 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1258 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001259 unsigned Mask = RegInfo.createVirtualRegister(RC);
1260 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001261 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1262 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1263 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1264 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1265 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1266 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1267 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1268 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1269 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1270 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1271 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1272 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1273 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1274 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001275
1276 // insert new blocks after the current block
1277 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1278 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1279 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001280 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001281 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1282 MachineFunction::iterator It = BB;
1283 ++It;
1284 MF->insert(It, loop1MBB);
1285 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001286 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001287 MF->insert(It, exitMBB);
1288
1289 // Transfer the remainder of BB and its successor edges to exitMBB.
1290 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001291 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001292 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1293
Akira Hatanaka81b44112011-07-19 17:09:53 +00001294 BB->addSuccessor(loop1MBB);
1295 loop1MBB->addSuccessor(sinkMBB);
1296 loop1MBB->addSuccessor(loop2MBB);
1297 loop2MBB->addSuccessor(loop1MBB);
1298 loop2MBB->addSuccessor(sinkMBB);
1299 sinkMBB->addSuccessor(exitMBB);
1300
Akira Hatanaka70564a92011-07-19 18:14:26 +00001301 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001302 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001303 // addiu masklsb2,$0,-4 # 0xfffffffc
1304 // and alignedaddr,ptr,masklsb2
1305 // andi ptrlsb2,ptr,3
1306 // sll shiftamt,ptrlsb2,3
1307 // ori maskupper,$0,255 # 0xff
1308 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001309 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001310 // andi maskedcmpval,cmpval,255
1311 // sll shiftedcmpval,maskedcmpval,shiftamt
1312 // andi maskednewval,newval,255
1313 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001314 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001315 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1316 .addReg(Mips::ZERO).addImm(-4);
1317 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1318 .addReg(Ptr).addReg(MaskLSB2);
1319 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1320 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1321 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1322 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001323 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1324 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001325 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001326 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1327 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001328 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1329 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001330 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1331 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001332 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1333 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001334
1335 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001336 // ll oldval,0(alginedaddr)
1337 // and maskedoldval0,oldval,mask
1338 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001339 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001340 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001341 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1342 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001343 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001344 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001345
1346 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001347 // and maskedoldval1,oldval,mask2
1348 // or storeval,maskedoldval1,shiftednewval
1349 // sc success,storeval,0(alignedaddr)
1350 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001351 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001352 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1353 .addReg(OldVal).addReg(Mask2);
1354 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1355 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001356 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001357 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001358 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001359 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001360
Akira Hatanaka939ece12011-07-19 03:42:13 +00001361 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001362 // srl srlres,maskedoldval0,shiftamt
1363 // sll sllres,srlres,24
1364 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001365 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001366 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001367
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001368 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1369 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001370 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1371 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001372 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001373 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001374
1375 MI->eraseFromParent(); // The instruction is gone now.
1376
Akira Hatanaka939ece12011-07-19 03:42:13 +00001377 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001378}
1379
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001380//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001381// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001382//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001383SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001384LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001385{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001386 MachineFunction &MF = DAG.getMachineFunction();
1387 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001388 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001389
1390 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001391 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1392 "Cannot lower if the alignment of the allocated space is larger than \
1393 that of the stack.");
1394
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001395 SDValue Chain = Op.getOperand(0);
1396 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001397 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001398
1399 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001400 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001401
1402 // Subtract the dynamic size from the actual stack size to
1403 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001404 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001405
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001406 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001407 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001408 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001409
1410 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001411 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001412 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001413 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1414 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1415
1416 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001417}
1418
1419SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001420LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001421{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001422 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001423 // the block to branch to if the condition is true.
1424 SDValue Chain = Op.getOperand(0);
1425 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001426 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001427
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001428 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1429
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001430 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001431 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001432 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001433
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001434 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001435 Mips::CondCode CC =
1436 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001437 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001438
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001439 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001440 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001441}
1442
1443SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001444LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001445{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001446 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001447
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001448 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001449 if (Cond.getOpcode() != MipsISD::FPCmp)
1450 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001451
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001452 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1453 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001454}
1455
Dan Gohmand858e902010-04-17 15:26:15 +00001456SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1457 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001458 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001459 DebugLoc dl = Op.getDebugLoc();
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001460 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001461
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001462 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001463 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001464
Chris Lattnerb71b9092009-08-13 06:28:06 +00001465 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001466
Chris Lattnere3736f82009-08-13 05:41:27 +00001467 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001468 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1469 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001470 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001471 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1472 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001473 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001474 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001475 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001476 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1477 MipsII::MO_ABS_HI);
1478 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1479 MipsII::MO_ABS_LO);
1480 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1481 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001482 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001483 }
1484
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001485 EVT ValTy = Op.getValueType();
1486 bool HasGotOfst = (GV->hasInternalLinkage() ||
1487 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1488 unsigned GotFlag = IsN64 ?
1489 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001490 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001491 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001492 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001493 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1494 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001495 // On functions and global targets not internal linked only
1496 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001497 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001498 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001499 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1500 IsN64 ? MipsII::MO_GOT_OFST :
1501 MipsII::MO_ABS_LO);
1502 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1503 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001504}
1505
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001506SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1507 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001508 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1509 // FIXME there isn't actually debug info here
1510 DebugLoc dl = Op.getDebugLoc();
1511
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001512 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001513 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001514 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1515 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001516 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1517 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1518 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001519 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001520
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001521 EVT ValTy = Op.getValueType();
1522 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1523 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1524 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001525 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy, BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001526 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001527 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001528 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001529 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1530 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001531}
1532
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001533SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001534LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001535{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001536 // If the relocation model is PIC, use the General Dynamic TLS Model or
1537 // Local Dynamic TLS model, otherwise use the Initial Exec or
1538 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001539
1540 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1541 DebugLoc dl = GA->getDebugLoc();
1542 const GlobalValue *GV = GA->getGlobal();
1543 EVT PtrVT = getPointerTy();
1544
1545 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1546 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001547 bool LocalDynamic = GV->hasInternalLinkage();
1548 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1549 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001550 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001551 unsigned PtrSize = PtrVT.getSizeInBits();
1552 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1553
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001554 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001555
1556 ArgListTy Args;
1557 ArgListEntry Entry;
1558 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001559 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001560 Args.push_back(Entry);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001561
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001562 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001563 LowerCallTo(DAG.getEntryNode(), PtrTy,
1564 false, false, false, false, 0, CallingConv::C, false, true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001565 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001566
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001567 SDValue Ret = CallResult.first;
1568
1569 if (!LocalDynamic)
1570 return Ret;
1571
1572 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1573 MipsII::MO_DTPREL_HI);
1574 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1575 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1576 MipsII::MO_DTPREL_LO);
1577 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1578 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1579 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001580 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001581
1582 SDValue Offset;
1583 if (GV->isDeclaration()) {
1584 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001585 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001586 MipsII::MO_GOTTPREL);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001587 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001588 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001589 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001590 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001591 } else {
1592 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001593 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001594 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001595 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001596 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001597 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1598 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1599 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001600 }
1601
1602 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1603 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001604}
1605
1606SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001607LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001608{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001609 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001610 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001611 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001612 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001613 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001614 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001615
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001616 if (!IsPIC && !IsN64) {
1617 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1618 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1619 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001620 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001621 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1622 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1623 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001624 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001625 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1626 MachinePointerInfo(), false, false, false, 0);
1627 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001628 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001629
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001630 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1631 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001632}
1633
Dan Gohman475871a2008-07-27 21:46:04 +00001634SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001635LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001636{
Dan Gohman475871a2008-07-27 21:46:04 +00001637 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001638 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001639 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001640 // FIXME there isn't actually debug info here
1641 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001642
1643 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001644 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001645 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001646 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001647 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001648 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1650 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001651 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001652
1653 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001654 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001655 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001656 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001657 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001658 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1659 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001661 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001662 EVT ValTy = Op.getValueType();
1663 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1664 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1665 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1666 N->getOffset(), GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001667 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001668 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1669 MachinePointerInfo::getConstantPool(), false,
1670 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001671 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1672 N->getOffset(), OFSTFlag);
1673 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1674 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001675 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001676
1677 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001678}
1679
Dan Gohmand858e902010-04-17 15:26:15 +00001680SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001681 MachineFunction &MF = DAG.getMachineFunction();
1682 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1683
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001684 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001685 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1686 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001687
1688 // vastart just stores the address of the VarArgsFrameIndex slot into the
1689 // memory location argument.
1690 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001691 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001692 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001693}
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001694
1695// Called if the size of integer registers is large enough to hold the whole
1696// floating point number.
1697static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001698 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001699 EVT ValTy = Op.getValueType();
1700 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1701 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001702 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001703 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1704 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1705 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1706 DAG.getConstant(Mask - 1, IntValTy));
1707 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1708 DAG.getConstant(Mask, IntValTy));
1709 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1710 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001711}
1712
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001713// Called if the size of integer registers is not large enough to hold the whole
1714// floating point number (e.g. f64 & 32-bit integer register).
1715static SDValue
1716LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001717 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001718 // Use ext/ins instructions if target architecture is Mips32r2.
1719 // Eliminate redundant mfc1 and mtc1 instructions.
1720 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001721
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001722 if (!isLittle)
1723 std::swap(LoIdx, HiIdx);
1724
1725 DebugLoc dl = Op.getDebugLoc();
1726 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1727 Op.getOperand(0),
1728 DAG.getConstant(LoIdx, MVT::i32));
1729 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1730 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1731 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1732 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1733 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1734 DAG.getConstant(0x7fffffff, MVT::i32));
1735 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1736 DAG.getConstant(0x80000000, MVT::i32));
1737 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1738
1739 if (!isLittle)
1740 std::swap(Word0, Word1);
1741
1742 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1743}
1744
Akira Hatanaka82099682011-12-19 19:52:25 +00001745SDValue
1746MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001747 EVT Ty = Op.getValueType();
1748
1749 assert(Ty == MVT::f32 || Ty == MVT::f64);
1750
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001751 if (Ty == MVT::f32 || HasMips64)
1752 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Akira Hatanaka82099682011-12-19 19:52:25 +00001753
1754 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001755}
1756
Akira Hatanaka2e591472011-06-02 00:24:44 +00001757SDValue MipsTargetLowering::
1758LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001759 // check the depth
1760 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001761 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001762
1763 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1764 MFI->setFrameAddressIsTaken(true);
1765 EVT VT = Op.getValueType();
1766 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001767 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1768 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001769 return FrameAddr;
1770}
1771
Akira Hatanakadb548262011-07-19 23:30:50 +00001772// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001773SDValue
1774MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001775 unsigned SType = 0;
1776 DebugLoc dl = Op.getDebugLoc();
1777 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1778 DAG.getConstant(SType, MVT::i32));
1779}
1780
Eli Friedman14648462011-07-27 22:21:52 +00001781SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1782 SelectionDAG& DAG) const {
1783 // FIXME: Need pseudo-fence for 'singlethread' fences
1784 // FIXME: Set SType for weaker fences where supported/appropriate.
1785 unsigned SType = 0;
1786 DebugLoc dl = Op.getDebugLoc();
1787 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1788 DAG.getConstant(SType, MVT::i32));
1789}
1790
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001791//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001792// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001793//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001794
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001795//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001796// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001797// Mips O32 ABI rules:
1798// ---
1799// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001800// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001801// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001802// f64 - Only passed in two aliased f32 registers if no int reg has been used
1803// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001804// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1805// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001806//
1807// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001808//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001809
Duncan Sands1e96bab2010-11-04 10:49:57 +00001810static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001811 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001812 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1813
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001814 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001815
1816 static const unsigned IntRegs[] = {
1817 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1818 };
1819 static const unsigned F32Regs[] = {
1820 Mips::F12, Mips::F14
1821 };
1822 static const unsigned F64Regs[] = {
1823 Mips::D6, Mips::D7
1824 };
1825
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001826 // ByVal Args
1827 if (ArgFlags.isByVal()) {
1828 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1829 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1830 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1831 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1832 r < std::min(IntRegsSize, NextReg); ++r)
1833 State.AllocateReg(IntRegs[r]);
1834 return false;
1835 }
1836
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001837 // Promote i8 and i16
1838 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1839 LocVT = MVT::i32;
1840 if (ArgFlags.isSExt())
1841 LocInfo = CCValAssign::SExt;
1842 else if (ArgFlags.isZExt())
1843 LocInfo = CCValAssign::ZExt;
1844 else
1845 LocInfo = CCValAssign::AExt;
1846 }
1847
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001848 unsigned Reg;
1849
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001850 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1851 // is true: function is vararg, argument is 3rd or higher, there is previous
1852 // argument which is not f32 or f64.
1853 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1854 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001855 unsigned OrigAlign = ArgFlags.getOrigAlign();
1856 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001857
1858 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001859 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001860 // If this is the first part of an i64 arg,
1861 // the allocated register must be either A0 or A2.
1862 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1863 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001864 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001865 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1866 // Allocate int register and shadow next int register. If first
1867 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001868 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1869 if (Reg == Mips::A1 || Reg == Mips::A3)
1870 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1871 State.AllocateReg(IntRegs, IntRegsSize);
1872 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001873 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1874 // we are guaranteed to find an available float register
1875 if (ValVT == MVT::f32) {
1876 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1877 // Shadow int register
1878 State.AllocateReg(IntRegs, IntRegsSize);
1879 } else {
1880 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1881 // Shadow int registers
1882 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1883 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1884 State.AllocateReg(IntRegs, IntRegsSize);
1885 State.AllocateReg(IntRegs, IntRegsSize);
1886 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001887 } else
1888 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001889
Akira Hatanakad37776d2011-05-20 21:39:54 +00001890 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1891 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1892
1893 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001894 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001895 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001896 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001897
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001898 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001899}
1900
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001901static const unsigned Mips64IntRegs[8] =
1902 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1903 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
1904static const unsigned Mips64DPRegs[8] =
1905 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1906 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1907
1908static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1909 CCValAssign::LocInfo LocInfo,
1910 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1911 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1912 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1913 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1914
1915 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1916
1917 // If byval is 16-byte aligned, the first arg register must be even.
1918 if ((Align == 16) && (FirstIdx % 2)) {
1919 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1920 ++FirstIdx;
1921 }
1922
1923 // Mark the registers allocated.
1924 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1925 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1926
1927 // Allocate space on caller's stack.
1928 unsigned Offset = State.AllocateStack(Size, Align);
1929
1930 if (FirstIdx < 8)
1931 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
1932 LocVT, LocInfo));
1933 else
1934 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1935
1936 return true;
1937}
1938
1939#include "MipsGenCallingConv.inc"
1940
Akira Hatanaka49617092011-11-14 19:02:54 +00001941static void
1942AnalyzeMips64CallOperands(CCState CCInfo,
1943 const SmallVectorImpl<ISD::OutputArg> &Outs) {
1944 unsigned NumOps = Outs.size();
1945 for (unsigned i = 0; i != NumOps; ++i) {
1946 MVT ArgVT = Outs[i].VT;
1947 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
1948 bool R;
1949
1950 if (Outs[i].IsFixed)
1951 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1952 else
1953 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1954
Akira Hatanaka49617092011-11-14 19:02:54 +00001955 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00001956#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00001957 dbgs() << "Call operand #" << i << " has unhandled type "
1958 << EVT(ArgVT).getEVTString();
1959#endif
1960 llvm_unreachable(0);
1961 }
1962 }
1963}
1964
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001965//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001967//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001968
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001969static const unsigned O32IntRegsSize = 4;
1970
1971static const unsigned O32IntRegs[] = {
1972 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1973};
1974
Akira Hatanaka373e3a42011-09-23 00:58:33 +00001975// Return next O32 integer argument register.
1976static unsigned getNextIntArgReg(unsigned Reg) {
1977 assert((Reg == Mips::A0) || (Reg == Mips::A2));
1978 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
1979}
1980
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001981// Write ByVal Arg to arg registers and stack.
1982static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001983WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001984 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1985 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1986 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001987 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001988 MVT PtrType, bool isLittle) {
1989 unsigned LocMemOffset = VA.getLocMemOffset();
1990 unsigned Offset = 0;
1991 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00001992 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001993
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001994 // Copy the first 4 words of byval arg to registers A0 - A3.
1995 // FIXME: Use a stricter alignment if it enables better optimization in passes
1996 // run later.
1997 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
1998 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001999 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002000 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002001 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002002 MachinePointerInfo(), false, false, false,
2003 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002004 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002005 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002006 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2007 }
2008
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002009 if (RemainingSize == 0)
2010 return;
2011
2012 // If there still is a register available for argument passing, write the
2013 // remaining part of the structure to it using subword loads and shifts.
2014 if (LocMemOffset < 4 * 4) {
2015 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2016 "There must be one to three bytes remaining.");
2017 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2018 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2019 DAG.getConstant(Offset, MVT::i32));
2020 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2021 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2022 LoadPtr, MachinePointerInfo(),
2023 MVT::getIntegerVT(LoadSize * 8), false,
2024 false, Alignment);
2025 MemOpChains.push_back(LoadVal.getValue(1));
2026
2027 // If target is big endian, shift it to the most significant half-word or
2028 // byte.
2029 if (!isLittle)
2030 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2031 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2032
2033 Offset += LoadSize;
2034 RemainingSize -= LoadSize;
2035
2036 // Read second subword if necessary.
2037 if (RemainingSize != 0) {
2038 assert(RemainingSize == 1 && "There must be one byte remaining.");
2039 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2040 DAG.getConstant(Offset, MVT::i32));
2041 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2042 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2043 LoadPtr, MachinePointerInfo(),
2044 MVT::i8, false, false, Alignment);
2045 MemOpChains.push_back(Subword.getValue(1));
2046 // Insert the loaded byte to LoadVal.
2047 // FIXME: Use INS if supported by target.
2048 unsigned ShiftAmt = isLittle ? 16 : 8;
2049 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2050 DAG.getConstant(ShiftAmt, MVT::i32));
2051 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2052 }
2053
2054 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2055 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2056 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002057 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002058
2059 // Create a fixed object on stack at offset LocMemOffset and copy
2060 // remaining part of byval arg to it using memcpy.
2061 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2062 DAG.getConstant(Offset, MVT::i32));
2063 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2064 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002065 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2066 DAG.getConstant(RemainingSize, MVT::i32),
2067 std::min(ByValAlign, (unsigned)4),
2068 /*isVolatile=*/false, /*AlwaysInline=*/false,
2069 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002070}
2071
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002072// Copy Mips64 byVal arg to registers and stack.
2073void static
2074PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2075 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2076 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2077 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2078 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2079 EVT PtrTy, bool isLittle) {
2080 unsigned ByValSize = Flags.getByValSize();
2081 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2082 bool IsRegLoc = VA.isRegLoc();
2083 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2084 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002085 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002086
2087 if (!IsRegLoc)
2088 LocMemOffset = VA.getLocMemOffset();
2089 else {
2090 const unsigned *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
2091 VA.getLocReg());
2092 const unsigned *RegEnd = Mips64IntRegs + 8;
2093
2094 // Copy double words to registers.
2095 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2096 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2097 DAG.getConstant(Offset, PtrTy));
2098 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2099 MachinePointerInfo(), false, false, false,
2100 Alignment);
2101 MemOpChains.push_back(LoadVal.getValue(1));
2102 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2103 }
2104
Akira Hatanaka16040852011-11-15 18:42:25 +00002105 // Return if the struct has been fully copied.
2106 if (!(MemCpySize = ByValSize - Offset))
2107 return;
2108
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002109 // If there is an argument register available, copy the remainder of the
2110 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002111 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002112 assert((ByValSize < Offset + 8) &&
2113 "Size of the remainder should be smaller than 8-byte.");
2114 SDValue Val;
2115 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2116 unsigned RemSize = ByValSize - Offset;
2117
2118 if (RemSize < LoadSize)
2119 continue;
2120
2121 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2122 DAG.getConstant(Offset, PtrTy));
2123 SDValue LoadVal =
2124 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2125 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2126 false, false, Alignment);
2127 MemOpChains.push_back(LoadVal.getValue(1));
2128
2129 // Offset in number of bits from double word boundary.
2130 unsigned OffsetDW = (Offset % 8) * 8;
2131 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2132 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2133 DAG.getConstant(Shamt, MVT::i32));
2134
2135 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2136 Shift;
2137 Offset += LoadSize;
2138 Alignment = std::min(Alignment, LoadSize);
2139 }
2140
2141 RegsToPass.push_back(std::make_pair(*Reg, Val));
2142 return;
2143 }
2144 }
2145
Akira Hatanaka16040852011-11-15 18:42:25 +00002146 assert(MemCpySize && "MemCpySize must not be zero.");
2147
2148 // Create a fixed object on stack at offset LocMemOffset and copy
2149 // remainder of byval arg to it with memcpy.
2150 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2151 DAG.getConstant(Offset, PtrTy));
2152 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2153 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2154 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2155 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2156 /*isVolatile=*/false, /*AlwaysInline=*/false,
2157 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002158}
2159
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002161/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002162/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002164MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002165 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002166 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002168 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 const SmallVectorImpl<ISD::InputArg> &Ins,
2170 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002171 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002172 // MIPs target does not yet support tail call optimization.
2173 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002175 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002176 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002177 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002178 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002179 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002180
2181 // Analyze operands of the call, assigning locations to each operand.
2182 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002183 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002184 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002185
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002186 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002187 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002188 else if (HasMips64)
2189 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002190 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002192
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002193 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002194 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2195
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002196 // Chain is the output chain of the last Load/Store or CopyToReg node.
2197 // ByValChain is the output chain of the last Memcpy node created for copying
2198 // byval arguments to the stack.
2199 SDValue Chain, CallSeqStart, ByValChain;
2200 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2201 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2202 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002203
2204 // If this is the first call, create a stack frame object that points to
2205 // a location to which .cprestore saves $gp.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002206 if (IsO32 && IsPIC && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002207 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2208
Akira Hatanaka21afc632011-06-21 00:40:49 +00002209 // Get the frame index of the stack frame object that points to the location
2210 // of dynamically allocated area on the stack.
2211 int DynAllocFI = MipsFI->getDynAllocFI();
2212
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002213 // Update size of the maximum argument space.
2214 // For O32, a minimum of four words (16 bytes) of argument space is
2215 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002216 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002217 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2218
2219 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2220
2221 if (MaxCallFrameSize < NextStackOffset) {
2222 MipsFI->setMaxCallFrameSize(NextStackOffset);
2223
Akira Hatanaka21afc632011-06-21 00:40:49 +00002224 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2225 // allocated stack space. These offsets must be aligned to a boundary
2226 // determined by the stack alignment of the ABI.
2227 unsigned StackAlignment = TFL->getStackAlignment();
2228 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2229 StackAlignment * StackAlignment;
2230
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002231 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002232 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2233
2234 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002235 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002236
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002237 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002238 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2239 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002240
Eric Christopher471e4222011-06-08 23:55:35 +00002241 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002242
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002243 // Walk the register/memloc assignments, inserting copies/loads.
2244 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002245 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002246 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002247 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002248 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2249
2250 // ByVal Arg.
2251 if (Flags.isByVal()) {
2252 assert(Flags.getByValSize() &&
2253 "ByVal args of size 0 should have been ignored by front-end.");
2254 if (IsO32)
2255 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2256 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2257 Subtarget->isLittle());
2258 else
2259 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2260 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2261 Subtarget->isLittle());
2262 continue;
2263 }
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002264
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002265 // Promote the value if needed.
2266 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002267 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002268 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002269 if (VA.isRegLoc()) {
2270 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2271 (ValVT == MVT::f64 && LocVT == MVT::i64))
2272 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2273 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002274 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2275 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002276 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2277 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002278 if (!Subtarget->isLittle())
2279 std::swap(Lo, Hi);
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002280 unsigned LocRegLo = VA.getLocReg();
2281 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2282 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2283 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002284 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002285 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002286 }
2287 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002288 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002289 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002290 break;
2291 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002292 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002293 break;
2294 case CCValAssign::AExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002295 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002296 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002297 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002298
2299 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002300 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002301 if (VA.isRegLoc()) {
2302 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002303 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002304 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002305
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002306 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002307 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002308
Chris Lattnere0b12152008-03-17 06:57:02 +00002309 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002310 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002311 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002312 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002313
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002314 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002315 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002316 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002317 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002318 }
2319
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002320 // Extend range of indices of frame objects for outgoing arguments that were
2321 // created during this function call. Skip this step if no such objects were
2322 // created.
2323 if (LastFI)
2324 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2325
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002326 // If a memcpy has been created to copy a byval arg to a stack, replace the
2327 // chain input of CallSeqStart with ByValChain.
2328 if (InChain != ByValChain)
2329 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2330 NextStackOffsetVal);
2331
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002332 // Transform all store nodes into one single node because all store
2333 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002334 if (!MemOpChains.empty())
2335 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002336 &MemOpChains[0], MemOpChains.size());
2337
Bill Wendling056292f2008-09-16 21:48:12 +00002338 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002339 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2340 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002341 unsigned char OpFlag;
2342 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002343 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002344 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002345
2346 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002347 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2348 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2349 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2350 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2351 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002352 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002353 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002354 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002355 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002356 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2357 getPointerTy(), 0, OpFlag);
2358 }
2359
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002360 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002361 }
2362 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002363 if (IsN64 || (!IsO32 && IsPIC))
2364 OpFlag = MipsII::MO_GOT_DISP;
2365 else if (!IsPIC) // !N64 && static
2366 OpFlag = MipsII::MO_NO_FLAG;
2367 else // O32 & PIC
2368 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002369 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2370 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002371 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002372 }
2373
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002374 SDValue InFlag;
2375
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002376 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002377 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002378 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002379 // Load callee address
Akira Hatanaka6df7e232011-12-09 01:53:17 +00002380 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002381 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2382 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002383 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002384
2385 // Use GOT+LO if callee has internal linkage.
2386 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002387 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2388 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002389 } else
2390 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002391 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002392 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002393
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002394 // T9 should contain the address of the callee function if
2395 // -reloction-model=pic or it is an indirect call.
2396 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002397 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002398 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2399 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002400 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002401 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002402 }
Bill Wendling056292f2008-09-16 21:48:12 +00002403
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002404 // Build a sequence of copy-to-reg nodes chained together with token
2405 // chain and flag operands which copy the outgoing args into registers.
2406 // The InFlag in necessary since all emitted instructions must be
2407 // stuck together.
2408 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2409 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2410 RegsToPass[i].second, InFlag);
2411 InFlag = Chain.getValue(1);
2412 }
2413
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002414 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002415 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002416 //
2417 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002418 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002419 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002420 Ops.push_back(Chain);
2421 Ops.push_back(Callee);
2422
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002423 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002424 // known live into the call.
2425 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2426 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2427 RegsToPass[i].second.getValueType()));
2428
Gabor Greifba36cb52008-08-28 21:40:38 +00002429 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002430 Ops.push_back(InFlag);
2431
Dale Johannesen33c960f2009-02-04 20:06:27 +00002432 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002433 InFlag = Chain.getValue(1);
2434
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002435 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002436 Chain = DAG.getCALLSEQ_END(Chain,
2437 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002438 DAG.getIntPtrConstant(0, true), InFlag);
2439 InFlag = Chain.getValue(1);
2440
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002441 // Handle result values, copying them out of physregs into vregs that we
2442 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002443 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2444 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002445}
2446
Dan Gohman98ca4f22009-08-05 01:29:28 +00002447/// LowerCallResult - Lower the result values of a call into the
2448/// appropriate copies out of appropriate physical registers.
2449SDValue
2450MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002451 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 const SmallVectorImpl<ISD::InputArg> &Ins,
2453 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002454 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002455 // Assign locations to each value returned by this call.
2456 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002457 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2458 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002459
Dan Gohman98ca4f22009-08-05 01:29:28 +00002460 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002461
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002462 // Copy all of the result registers out of their specified physreg.
2463 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002464 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002465 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002466 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002467 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002468 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002469
Dan Gohman98ca4f22009-08-05 01:29:28 +00002470 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002471}
2472
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002473//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002474// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002475//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002476static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2477 std::vector<SDValue>& OutChains,
2478 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2479 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2480 unsigned LocMem = VA.getLocMemOffset();
2481 unsigned FirstWord = LocMem / 4;
2482
2483 // copy register A0 - A3 to frame object
2484 for (unsigned i = 0; i < NumWords; ++i) {
2485 unsigned CurWord = FirstWord + i;
2486 if (CurWord >= O32IntRegsSize)
2487 break;
2488
2489 unsigned SrcReg = O32IntRegs[CurWord];
2490 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2491 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2492 DAG.getConstant(i * 4, MVT::i32));
2493 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2494 StorePtr, MachinePointerInfo(), false,
2495 false, 0);
2496 OutChains.push_back(Store);
2497 }
2498}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002499
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002500// Create frame object on stack and copy registers used for byval passing to it.
2501static unsigned
2502CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2503 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2504 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2505 MachineFrameInfo *MFI, bool IsRegLoc,
2506 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
2507 EVT PtrTy) {
2508 const unsigned *Reg = Mips64IntRegs + 8;
2509 int FOOffset; // Frame object offset from virtual frame pointer.
2510
2511 if (IsRegLoc) {
2512 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2513 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002514 }
2515 else
2516 FOOffset = VA.getLocMemOffset();
2517
2518 // Create frame object.
2519 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2520 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2521 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2522 InVals.push_back(FIN);
2523
2524 // Copy arg registers.
2525 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2526 ++Reg, ++I) {
2527 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2528 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2529 DAG.getConstant(I * 8, PtrTy));
2530 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
2531 StorePtr, MachinePointerInfo(), false,
2532 false, 0);
2533 OutChains.push_back(Store);
2534 }
2535
2536 return LastFI;
2537}
2538
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002539/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002540/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002541SDValue
2542MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002543 CallingConv::ID CallConv,
2544 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002545 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002546 DebugLoc dl, SelectionDAG &DAG,
2547 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002548 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002549 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002550 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002551 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002552
Dan Gohman1e93df62010-04-17 14:41:14 +00002553 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002554
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002555 // Used with vargs to acumulate store chains.
2556 std::vector<SDValue> OutChains;
2557
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002558 // Assign locations to all of the incoming arguments.
2559 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002560 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002561 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002562
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002563 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002564 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002565 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002566 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002567
Akira Hatanaka43299772011-05-20 23:22:14 +00002568 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002569
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002570 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002571 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002572 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002573 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2574 bool IsRegLoc = VA.isRegLoc();
2575
2576 if (Flags.isByVal()) {
2577 assert(Flags.getByValSize() &&
2578 "ByVal args of size 0 should have been ignored by front-end.");
2579 if (IsO32) {
2580 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2581 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2582 true);
2583 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2584 InVals.push_back(FIN);
2585 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2586 } else // N32/64
2587 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2588 MFI, IsRegLoc, InVals, MipsFI,
2589 getPointerTy());
2590 continue;
2591 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002592
2593 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002594 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002595 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002596 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002597 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002598
Owen Anderson825b72b2009-08-11 20:47:22 +00002599 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002600 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002601 else if (RegVT == MVT::i64)
2602 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002603 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002604 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002605 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002606 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002607 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002608 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002609
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002610 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002611 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002612 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002613 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002614
2615 // If this is an 8 or 16-bit value, it has been passed promoted
2616 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002617 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002618 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002619 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002620 if (VA.getLocInfo() == CCValAssign::SExt)
2621 Opcode = ISD::AssertSext;
2622 else if (VA.getLocInfo() == CCValAssign::ZExt)
2623 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002624 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002625 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002626 DAG.getValueType(ValVT));
2627 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002628 }
2629
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002630 // Handle floating point arguments passed in integer registers.
2631 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2632 (RegVT == MVT::i64 && ValVT == MVT::f64))
2633 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2634 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2635 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2636 getNextIntArgReg(ArgReg), RC);
2637 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2638 if (!Subtarget->isLittle())
2639 std::swap(ArgValue, ArgValue2);
2640 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2641 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002642 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002643
Dan Gohman98ca4f22009-08-05 01:29:28 +00002644 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002645 } else { // VA.isRegLoc()
2646
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002647 // sanity check
2648 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002649
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002650 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002651 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002652 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002653
2654 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002655 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002656 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002657 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002658 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002659 }
2660 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002661
2662 // The mips ABIs for returning structs by value requires that we copy
2663 // the sret argument into $v0 for the return. Save the argument into
2664 // a virtual register so that we can access it from the return points.
2665 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2666 unsigned Reg = MipsFI->getSRetReturnReg();
2667 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002668 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002669 MipsFI->setSRetReturnReg(Reg);
2670 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002671 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002673 }
2674
Akira Hatanakabad53f42011-11-14 19:01:09 +00002675 if (isVarArg) {
2676 unsigned NumOfRegs = IsO32 ? 4 : 8;
2677 const unsigned *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
2678 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2679 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
2680 TargetRegisterClass *RC
2681 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2682 unsigned RegSize = RC->getSize();
2683 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2684
2685 // Offset of the first variable argument from stack pointer.
2686 int FirstVaArgOffset;
2687
2688 if (IsO32 || (Idx == NumOfRegs)) {
2689 FirstVaArgOffset =
2690 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2691 } else
2692 FirstVaArgOffset = RegSlotOffset;
2693
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002694 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002695 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002696 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002697 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002698
Akira Hatanakabad53f42011-11-14 19:01:09 +00002699 // Copy the integer registers that have not been used for argument passing
2700 // to the argument register save area. For O32, the save area is allocated
2701 // in the caller's stack frame, while for N32/64, it is allocated in the
2702 // callee's stack frame.
2703 for (int StackOffset = RegSlotOffset;
2704 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2705 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2706 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2707 MVT::getIntegerVT(RegSize * 8));
2708 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002709 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2710 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002711 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002712 }
2713 }
2714
Akira Hatanaka43299772011-05-20 23:22:14 +00002715 MipsFI->setLastInArgFI(LastFI);
2716
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002717 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002718 // the size of Ins and InVals. This only happens when on varg functions
2719 if (!OutChains.empty()) {
2720 OutChains.push_back(Chain);
2721 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2722 &OutChains[0], OutChains.size());
2723 }
2724
Dan Gohman98ca4f22009-08-05 01:29:28 +00002725 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002726}
2727
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002728//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002729// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002730//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002731
Dan Gohman98ca4f22009-08-05 01:29:28 +00002732SDValue
2733MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002734 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002735 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002736 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002737 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002738
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002739 // CCValAssign - represent the assignment of
2740 // the return value to a location
2741 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002742
2743 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002744 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2745 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002746
Dan Gohman98ca4f22009-08-05 01:29:28 +00002747 // Analize return values.
2748 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002749
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002750 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002751 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002752 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002753 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002754 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002755 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002756 }
2757
Dan Gohman475871a2008-07-27 21:46:04 +00002758 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002759
2760 // Copy the result values into the output registers.
2761 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2762 CCValAssign &VA = RVLocs[i];
2763 assert(VA.isRegLoc() && "Can only return in registers!");
2764
Akira Hatanaka82099682011-12-19 19:52:25 +00002765 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002766
2767 // guarantee that all emitted copies are
2768 // stuck together, avoiding something bad
2769 Flag = Chain.getValue(1);
2770 }
2771
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002772 // The mips ABIs for returning structs by value requires that we copy
2773 // the sret argument into $v0 for the return. We saved the argument into
2774 // a virtual register in the entry block, so now we copy the value out
2775 // and into $v0.
2776 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2777 MachineFunction &MF = DAG.getMachineFunction();
2778 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2779 unsigned Reg = MipsFI->getSRetReturnReg();
2780
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002781 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002782 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002783 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002784
Dale Johannesena05dca42009-02-04 23:02:30 +00002785 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002786 Flag = Chain.getValue(1);
2787 }
2788
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002789 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002790 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002791 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002792 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002793 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002794 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002795 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002796}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002797
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002798//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002799// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002800//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002801
2802/// getConstraintType - Given a constraint letter, return the type of
2803/// constraint it is for this target.
2804MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002805getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002806{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002807 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002808 // GCC config/mips/constraints.md
2809 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002810 // 'd' : An address register. Equivalent to r
2811 // unless generating MIPS16 code.
2812 // 'y' : Equivalent to r; retained for
2813 // backwards compatibility.
2814 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002815 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002816 switch (Constraint[0]) {
2817 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002818 case 'd':
2819 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002820 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002821 return C_RegisterClass;
2822 break;
2823 }
2824 }
2825 return TargetLowering::getConstraintType(Constraint);
2826}
2827
John Thompson44ab89e2010-10-29 17:29:13 +00002828/// Examine constraint type and operand type and determine a weight value.
2829/// This object must already have been set up with the operand type
2830/// and the current alternative constraint selected.
2831TargetLowering::ConstraintWeight
2832MipsTargetLowering::getSingleConstraintMatchWeight(
2833 AsmOperandInfo &info, const char *constraint) const {
2834 ConstraintWeight weight = CW_Invalid;
2835 Value *CallOperandVal = info.CallOperandVal;
2836 // If we don't have a value, we can't do a match,
2837 // but allow it at the lowest weight.
2838 if (CallOperandVal == NULL)
2839 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002840 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002841 // Look at the constraint type.
2842 switch (*constraint) {
2843 default:
2844 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2845 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002846 case 'd':
2847 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002848 if (type->isIntegerTy())
2849 weight = CW_Register;
2850 break;
2851 case 'f':
2852 if (type->isFloatTy())
2853 weight = CW_Register;
2854 break;
2855 }
2856 return weight;
2857}
2858
Eric Christopher38d64262011-06-29 19:33:04 +00002859/// Given a register class constraint, like 'r', if this corresponds directly
2860/// to an LLVM register class, return a register of 0 and the register class
2861/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002862std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002863getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002864{
2865 if (Constraint.size() == 1) {
2866 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002867 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2868 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002869 case 'r':
2870 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002871 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002872 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002873 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002874 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002875 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2876 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002877 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002878 }
2879 }
2880 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2881}
2882
Dan Gohman6520e202008-10-18 02:06:02 +00002883bool
2884MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2885 // The Mips target isn't yet aware of offsets.
2886 return false;
2887}
Evan Chengeb2f9692009-10-27 19:56:55 +00002888
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002889bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2890 if (VT != MVT::f32 && VT != MVT::f64)
2891 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002892 if (Imm.isNegZero())
2893 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002894 return Imm.isZero();
2895}