blob: df570213369a45607c40ae8181b25477a62cccd5 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PPCISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "PPCISelLowering.h"
15#include "PPCMachineFunctionInfo.h"
16#include "PPCPredicates.h"
17#include "PPCTargetMachine.h"
18#include "PPCPerfectShuffle.h"
Owen Anderson1636de92007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/CallingConvLower.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofera0032722008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Constants.h"
30#include "llvm/Function.h"
31#include "llvm/Intrinsics.h"
32#include "llvm/Support/MathExtras.h"
33#include "llvm/Target/TargetOptions.h"
34#include "llvm/Support/CommandLine.h"
35using namespace llvm;
36
37static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
40
41PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Chengaf964df2008-07-12 02:23:19 +000042 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043
44 setPow2DivIsCheap();
Dale Johannesen493492f2008-07-31 18:13:12 +000045
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
47 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
49
50 // Set up the register classes.
51 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
54
55 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng08c171a2008-10-14 21:26:46 +000056 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
57 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands082524c2008-01-23 20:39:46 +000058
Chris Lattner3bc08502008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
67 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen472d15d2007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen3d8578b2007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen472d15d2007-10-06 01:24:11 +000079
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080 // PowerPC has no SREM/UREM instructions
81 setOperationAction(ISD::SREM, MVT::i32, Expand);
82 setOperationAction(ISD::UREM, MVT::i32, Expand);
83 setOperationAction(ISD::SREM, MVT::i64, Expand);
84 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohmanc9130bb2007-10-08 17:28:24 +000085
86 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
87 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
88 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
90 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
92 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
94 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095
Dan Gohman2f7b1982007-10-11 23:21:31 +000096 // We don't support sin/cos/sqrt/fmod/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
99 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000100 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101 setOperationAction(ISD::FSIN , MVT::f32, Expand);
102 setOperationAction(ISD::FCOS , MVT::f32, Expand);
103 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000104 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen436e3802008-01-18 19:55:37 +0000105
Dan Gohman819574c2008-01-31 00:41:03 +0000106 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107
108 // If we're enabling GP optimizations, use hardware square root
109 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
110 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
111 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
112 }
113
114 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
115 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
116
117 // PowerPC does not have BSWAP, CTPOP or CTTZ
118 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
119 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
120 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
121 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
122 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
124
125 // PowerPC does not have ROTR
126 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling36794552008-08-31 02:53:19 +0000127 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128
129 // PowerPC does not have Select
130 setOperationAction(ISD::SELECT, MVT::i32, Expand);
131 setOperationAction(ISD::SELECT, MVT::i64, Expand);
132 setOperationAction(ISD::SELECT, MVT::f32, Expand);
133 setOperationAction(ISD::SELECT, MVT::f64, Expand);
134
135 // PowerPC wants to turn select_cc of FP into fsel when possible.
136 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
137 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
138
139 // PowerPC wants to optimize integer setcc a bit
140 setOperationAction(ISD::SETCC, MVT::i32, Custom);
141
142 // PowerPC does not have BRCOND which requires SetCC
143 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
144
145 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
146
147 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
148 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
149
150 // PowerPC does not have [U|S]INT_TO_FP
151 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
152 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
153
154 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
156 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
157 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
158
159 // We cannot sextinreg(i1). Expand to shifts.
160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
161
162 // Support label based line numbers.
Dan Gohman472d12c2008-06-30 20:59:49 +0000163 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray61864762007-12-21 12:19:44 +0000165
166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
168 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
169 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
170
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171
172 // We want to legalize GlobalAddress and ConstantPool nodes into the
173 // appropriate instructions to materialize the address.
174 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
175 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
176 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
177 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
178 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
179 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
180 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
181 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
182
Nate Begemanf46776e2008-08-11 17:36:31 +0000183 // RET must be custom lowered, to meet ABI requirements.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands38947cd2007-07-27 12:58:54 +0000185
Nate Begemanf46776e2008-08-11 17:36:31 +0000186 // TRAP is legal.
187 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling2c394b62008-09-17 00:30:57 +0000188
189 // TRAMPOLINE is custom lowered.
190 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
191
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
193 setOperationAction(ISD::VASTART , MVT::Other, Custom);
194
195 // VAARG is custom lowered with ELF 32 ABI
196 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
197 setOperationAction(ISD::VAARG, MVT::Other, Custom);
198 else
199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
200
201 // Use the default implementation.
202 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
203 setOperationAction(ISD::VAEND , MVT::Other, Expand);
204 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
205 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
208
209 // We want to custom lower some of our intrinsics.
210 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
211
Dale Johannesen32100b22008-11-07 22:54:33 +0000212 // Comparisons that require checking two conditions.
213 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
214 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
215 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
216 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
217 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
218 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
219 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
220 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
221 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
222 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
223 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
224 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
225
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
227 // They also have instructions for converting between i64 and fp.
228 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
229 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
230 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
231 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
232 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
233
234 // FIXME: disable this lowered code. This generates 64-bit register values,
235 // and we don't model the fact that the top part is clobbered by calls. We
236 // need to flag these together so that the value isn't live across a call.
237 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
238
239 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
240 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
241 } else {
242 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
243 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
244 }
245
246 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000247 // 64-bit PowerPC implementations can support i64 types directly
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
249 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
250 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman71619ec2008-03-07 20:36:53 +0000251 // 64-bit PowerPC wants to expand i128 shifts itself.
252 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
253 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
254 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 } else {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000256 // 32-bit PowerPC wants to expand i64 shifts itself.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000257 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
258 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
259 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
260 }
261
262 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
263 // First set operation action for all vector types to expand. Then we
264 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands92c43912008-06-06 12:08:01 +0000265 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
266 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
267 MVT VT = (MVT::SimpleValueType)i;
268
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 // add/sub are legal for all supported vector VT's.
Duncan Sands92c43912008-06-06 12:08:01 +0000270 setOperationAction(ISD::ADD , VT, Legal);
271 setOperationAction(ISD::SUB , VT, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272
273 // We promote all shuffles to v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +0000274 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
275 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276
277 // We promote all non-typed operations to v4i32.
Duncan Sands92c43912008-06-06 12:08:01 +0000278 setOperationAction(ISD::AND , VT, Promote);
279 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
280 setOperationAction(ISD::OR , VT, Promote);
281 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
282 setOperationAction(ISD::XOR , VT, Promote);
283 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
284 setOperationAction(ISD::LOAD , VT, Promote);
285 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
286 setOperationAction(ISD::SELECT, VT, Promote);
287 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
288 setOperationAction(ISD::STORE, VT, Promote);
289 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290
291 // No other operations are legal.
Duncan Sands92c43912008-06-06 12:08:01 +0000292 setOperationAction(ISD::MUL , VT, Expand);
293 setOperationAction(ISD::SDIV, VT, Expand);
294 setOperationAction(ISD::SREM, VT, Expand);
295 setOperationAction(ISD::UDIV, VT, Expand);
296 setOperationAction(ISD::UREM, VT, Expand);
297 setOperationAction(ISD::FDIV, VT, Expand);
298 setOperationAction(ISD::FNEG, VT, Expand);
299 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
300 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
301 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
302 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
303 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
304 setOperationAction(ISD::UDIVREM, VT, Expand);
305 setOperationAction(ISD::SDIVREM, VT, Expand);
306 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
307 setOperationAction(ISD::FPOW, VT, Expand);
308 setOperationAction(ISD::CTPOP, VT, Expand);
309 setOperationAction(ISD::CTLZ, VT, Expand);
310 setOperationAction(ISD::CTTZ, VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 }
312
313 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
314 // with merges, splats, etc.
315 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
316
317 setOperationAction(ISD::AND , MVT::v4i32, Legal);
318 setOperationAction(ISD::OR , MVT::v4i32, Legal);
319 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
320 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
321 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
322 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
323
324 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
325 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
326 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
327 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
328
329 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
330 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
331 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
332 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
333
334 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
335 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
336
337 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
338 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
339 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
340 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
341 }
342
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 setShiftAmountType(MVT::i32);
Duncan Sands8cf4a822008-11-23 15:47:28 +0000344 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345
346 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
347 setStackPointerRegisterToSaveRestore(PPC::X1);
348 setExceptionPointerRegister(PPC::X3);
349 setExceptionSelectorRegister(PPC::X4);
350 } else {
351 setStackPointerRegisterToSaveRestore(PPC::R1);
352 setExceptionPointerRegister(PPC::R3);
353 setExceptionSelectorRegister(PPC::R4);
354 }
355
356 // We have target-specific dag combine patterns for the following nodes:
357 setTargetDAGCombine(ISD::SINT_TO_FP);
358 setTargetDAGCombine(ISD::STORE);
359 setTargetDAGCombine(ISD::BR_CC);
360 setTargetDAGCombine(ISD::BSWAP);
361
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000362 // Darwin long double math library functions have $LDBL128 appended.
363 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands37a3f472008-01-10 10:28:30 +0000364 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000365 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
366 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands37a3f472008-01-10 10:28:30 +0000367 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
368 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen92b33082008-09-04 00:47:13 +0000369 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
370 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
371 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
372 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
373 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000374 }
375
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 computeRegisterProperties();
377}
378
Dale Johannesen88945f82008-02-28 22:31:51 +0000379/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
380/// function arguments in the caller parameter area.
381unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
382 TargetMachine &TM = getTargetMachine();
383 // Darwin passes everything on 4 byte boundary.
384 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
385 return 4;
386 // FIXME Elf TBD
387 return 4;
388}
389
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
391 switch (Opcode) {
392 default: return 0;
Evan Chengaf964df2008-07-12 02:23:19 +0000393 case PPCISD::FSEL: return "PPCISD::FSEL";
394 case PPCISD::FCFID: return "PPCISD::FCFID";
395 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
396 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
397 case PPCISD::STFIWX: return "PPCISD::STFIWX";
398 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
399 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
400 case PPCISD::VPERM: return "PPCISD::VPERM";
401 case PPCISD::Hi: return "PPCISD::Hi";
402 case PPCISD::Lo: return "PPCISD::Lo";
403 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
404 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
405 case PPCISD::SRL: return "PPCISD::SRL";
406 case PPCISD::SRA: return "PPCISD::SRA";
407 case PPCISD::SHL: return "PPCISD::SHL";
408 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
409 case PPCISD::STD_32: return "PPCISD::STD_32";
410 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
411 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
412 case PPCISD::MTCTR: return "PPCISD::MTCTR";
413 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
414 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
415 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
416 case PPCISD::MFCR: return "PPCISD::MFCR";
417 case PPCISD::VCMP: return "PPCISD::VCMP";
418 case PPCISD::VCMPo: return "PPCISD::VCMPo";
419 case PPCISD::LBRX: return "PPCISD::LBRX";
420 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Chengaf964df2008-07-12 02:23:19 +0000421 case PPCISD::LARX: return "PPCISD::LARX";
422 case PPCISD::STCX: return "PPCISD::STCX";
423 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
424 case PPCISD::MFFS: return "PPCISD::MFFS";
425 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
426 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
427 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
428 case PPCISD::MTFSF: return "PPCISD::MTFSF";
429 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
430 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 }
432}
433
Scott Michel502151f2008-03-10 15:42:14 +0000434
Duncan Sands4a361272009-01-01 15:52:00 +0000435MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000436 return MVT::i32;
437}
438
439
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440//===----------------------------------------------------------------------===//
441// Node matching predicates, for use by the tblgen matching code.
442//===----------------------------------------------------------------------===//
443
444/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +0000445static bool isFloatingPointZero(SDValue Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000447 return CFP->getValueAPF().isZero();
Gabor Greif1c80d112008-08-28 21:40:38 +0000448 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449 // Maybe this has already been legalized into the constant pool?
450 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
451 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000452 return CFP->getValueAPF().isZero();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453 }
454 return false;
455}
456
457/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
458/// true if Op is undef or if it matches the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +0000459static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 return Op.getOpcode() == ISD::UNDEF ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000461 cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462}
463
464/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
465/// VPKUHUM instruction.
466bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
467 if (!isUnary) {
468 for (unsigned i = 0; i != 16; ++i)
469 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
470 return false;
471 } else {
472 for (unsigned i = 0; i != 8; ++i)
473 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
474 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
475 return false;
476 }
477 return true;
478}
479
480/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
481/// VPKUWUM instruction.
482bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
483 if (!isUnary) {
484 for (unsigned i = 0; i != 16; i += 2)
485 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
486 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
487 return false;
488 } else {
489 for (unsigned i = 0; i != 8; i += 2)
490 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
491 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
492 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
493 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
494 return false;
495 }
496 return true;
497}
498
499/// isVMerge - Common function, used to match vmrg* shuffles.
500///
501static bool isVMerge(SDNode *N, unsigned UnitSize,
502 unsigned LHSStart, unsigned RHSStart) {
503 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
504 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
505 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
506 "Unsupported merge size!");
507
508 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
509 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
510 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
511 LHSStart+j+i*UnitSize) ||
512 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
513 RHSStart+j+i*UnitSize))
514 return false;
515 }
516 return true;
517}
518
519/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
520/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
521bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
522 if (!isUnary)
523 return isVMerge(N, UnitSize, 8, 24);
524 return isVMerge(N, UnitSize, 8, 8);
525}
526
527/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
528/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
529bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
530 if (!isUnary)
531 return isVMerge(N, UnitSize, 0, 16);
532 return isVMerge(N, UnitSize, 0, 0);
533}
534
535
536/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
537/// amount, otherwise return -1.
538int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
539 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
540 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
541 // Find the first non-undef value in the shuffle mask.
542 unsigned i;
543 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
544 /*search*/;
545
546 if (i == 16) return -1; // all undef.
547
548 // Otherwise, check to see if the rest of the elements are consequtively
549 // numbered from this value.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000550 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 if (ShiftAmt < i) return -1;
552 ShiftAmt -= i;
553
554 if (!isUnary) {
555 // Check the rest of the elements to see if they are consequtive.
556 for (++i; i != 16; ++i)
557 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
558 return -1;
559 } else {
560 // Check the rest of the elements to see if they are consequtive.
561 for (++i; i != 16; ++i)
562 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
563 return -1;
564 }
565
566 return ShiftAmt;
567}
568
569/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
570/// specifies a splat of a single element that is suitable for input to
571/// VSPLTB/VSPLTH/VSPLTW.
572bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
573 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
574 N->getNumOperands() == 16 &&
575 (EltSize == 1 || EltSize == 2 || EltSize == 4));
576
577 // This is a splat operation if each element of the permute is the same, and
578 // if the value doesn't reference the second vector.
579 unsigned ElementBase = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +0000580 SDValue Elt = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000582 ElementBase = EltV->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 else
584 return false; // FIXME: Handle UNDEF elements too!
585
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000586 if (cast<ConstantSDNode>(Elt)->getZExtValue() >= 16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 return false;
588
589 // Check that they are consequtive.
590 for (unsigned i = 1; i != EltSize; ++i) {
591 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000592 cast<ConstantSDNode>(N->getOperand(i))->getZExtValue() != i+ElementBase)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 return false;
594 }
595
596 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
597 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
598 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
599 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
600 "Invalid VECTOR_SHUFFLE mask!");
601 for (unsigned j = 0; j != EltSize; ++j)
602 if (N->getOperand(i+j) != N->getOperand(j))
603 return false;
604 }
605
606 return true;
607}
608
Evan Chengc5912e32007-07-30 07:51:22 +0000609/// isAllNegativeZeroVector - Returns true if all elements of build_vector
610/// are -0.0.
611bool PPC::isAllNegativeZeroVector(SDNode *N) {
612 assert(N->getOpcode() == ISD::BUILD_VECTOR);
613 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
614 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000615 return CFP->getValueAPF().isNegZero();
Evan Chengc5912e32007-07-30 07:51:22 +0000616 return false;
617}
618
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
620/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
621unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
622 assert(isSplatShuffleMask(N, EltSize));
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000623 return cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() / EltSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624}
625
626/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
627/// by using a vspltis[bhw] instruction of the specified element size, return
628/// the constant being splatted. The ByteSize field indicates the number of
629/// bytes of each element [124] -> [bhw].
Dan Gohman8181bd12008-07-27 21:46:04 +0000630SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
631 SDValue OpVal(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632
633 // If ByteSize of the splat is bigger than the element size of the
634 // build_vector, then we have a case where we are checking for a splat where
635 // multiple elements of the buildvector are folded together into a single
636 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
637 unsigned EltSize = 16/N->getNumOperands();
638 if (EltSize < ByteSize) {
639 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman8181bd12008-07-27 21:46:04 +0000640 SDValue UniquedVals[4];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
642
643 // See if all of the elements in the buildvector agree across.
644 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
645 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
646 // If the element isn't a constant, bail fully out.
Dan Gohman8181bd12008-07-27 21:46:04 +0000647 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648
649
Gabor Greif1c80d112008-08-28 21:40:38 +0000650 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
652 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000653 return SDValue(); // no match.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 }
655
656 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
657 // either constant or undef values that are identical for each chunk. See
658 // if these chunks can form into a larger vspltis*.
659
660 // Check to see if all of the leading entries are either 0 or -1. If
661 // neither, then this won't fit into the immediate field.
662 bool LeadingZero = true;
663 bool LeadingOnes = true;
664 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000665 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666
667 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
668 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
669 }
670 // Finally, check the least significant entry.
671 if (LeadingZero) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000672 if (UniquedVals[Multiple-1].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000673 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000674 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675 if (Val < 16)
676 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
677 }
678 if (LeadingOnes) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000679 if (UniquedVals[Multiple-1].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman40686732008-09-26 21:54:37 +0000681 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
683 return DAG.getTargetConstant(Val, MVT::i32);
684 }
685
Dan Gohman8181bd12008-07-27 21:46:04 +0000686 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 }
688
689 // Check to see if this buildvec has a single non-undef value in its elements.
690 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
691 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +0000692 if (OpVal.getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 OpVal = N->getOperand(i);
694 else if (OpVal != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000695 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 }
697
Gabor Greif1c80d112008-08-28 21:40:38 +0000698 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699
700 unsigned ValSizeInBytes = 0;
701 uint64_t Value = 0;
702 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000703 Value = CN->getZExtValue();
Duncan Sands92c43912008-06-06 12:08:01 +0000704 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
706 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesendf8a8312007-08-31 04:03:46 +0000707 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 ValSizeInBytes = 4;
709 }
710
711 // If the splat value is larger than the element value, then we can never do
712 // this splat. The only case that we could fit the replicated bits into our
713 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman8181bd12008-07-27 21:46:04 +0000714 if (ValSizeInBytes < ByteSize) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715
716 // If the element value is larger than the splat value, cut it in half and
717 // check to see if the two halves are equal. Continue doing this until we
718 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
719 while (ValSizeInBytes > ByteSize) {
720 ValSizeInBytes >>= 1;
721
722 // If the top half equals the bottom half, we're still ok.
723 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
724 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman8181bd12008-07-27 21:46:04 +0000725 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 }
727
728 // Properly sign extend the value.
729 int ShAmt = (4-ByteSize)*8;
730 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
731
732 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman8181bd12008-07-27 21:46:04 +0000733 if (MaskVal == 0) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734
735 // Finally, if this value fits in a 5 bit sext field, return it
736 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
737 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +0000738 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739}
740
741//===----------------------------------------------------------------------===//
742// Addressing Mode Selection
743//===----------------------------------------------------------------------===//
744
745/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
746/// or 64-bit immediate, and if the value can be accurately represented as a
747/// sign extension from a 16-bit value. If so, this returns true and the
748/// immediate.
749static bool isIntS16Immediate(SDNode *N, short &Imm) {
750 if (N->getOpcode() != ISD::Constant)
751 return false;
752
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000753 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754 if (N->getValueType(0) == MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000755 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756 else
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000757 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758}
Dan Gohman8181bd12008-07-27 21:46:04 +0000759static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000760 return isIntS16Immediate(Op.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761}
762
763
764/// SelectAddressRegReg - Given the specified addressed, check to see if it
765/// can be represented as an indexed [r+r] operation. Returns false if it
766/// can be more efficiently represented with [r+imm].
Dan Gohman8181bd12008-07-27 21:46:04 +0000767bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
768 SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000769 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770 short imm = 0;
771 if (N.getOpcode() == ISD::ADD) {
772 if (isIntS16Immediate(N.getOperand(1), imm))
773 return false; // r+i
774 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
775 return false; // r+i
776
777 Base = N.getOperand(0);
778 Index = N.getOperand(1);
779 return true;
780 } else if (N.getOpcode() == ISD::OR) {
781 if (isIntS16Immediate(N.getOperand(1), imm))
782 return false; // r+i can fold it if we can.
783
784 // If this is an or of disjoint bitfields, we can codegen this as an add
785 // (for better address arithmetic) if the LHS and RHS of the OR are provably
786 // disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000787 APInt LHSKnownZero, LHSKnownOne;
788 APInt RHSKnownZero, RHSKnownOne;
789 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000790 APInt::getAllOnesValue(N.getOperand(0)
791 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000792 LHSKnownZero, LHSKnownOne);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793
Dan Gohman63f4e462008-02-27 01:23:58 +0000794 if (LHSKnownZero.getBoolValue()) {
795 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000796 APInt::getAllOnesValue(N.getOperand(1)
797 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000798 RHSKnownZero, RHSKnownOne);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799 // If all of the bits are known zero on the LHS or RHS, the add won't
800 // carry.
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000801 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 Base = N.getOperand(0);
803 Index = N.getOperand(1);
804 return true;
805 }
806 }
807 }
808
809 return false;
810}
811
812/// Returns true if the address N can be represented by a base register plus
813/// a signed 16-bit displacement [r+imm], and if it is not better
814/// represented as reg+reg.
Dan Gohman8181bd12008-07-27 21:46:04 +0000815bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000816 SDValue &Base,
817 SelectionDAG &DAG) const {
Dale Johannesen5d398a32009-02-06 19:16:40 +0000818 // FIXME dl should come from parent load or store, not from address
819 DebugLoc dl = N.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820 // If this can be more profitably realized as r+r, fail.
821 if (SelectAddressRegReg(N, Disp, Base, DAG))
822 return false;
823
824 if (N.getOpcode() == ISD::ADD) {
825 short imm = 0;
826 if (isIntS16Immediate(N.getOperand(1), imm)) {
827 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
828 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
829 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
830 } else {
831 Base = N.getOperand(0);
832 }
833 return true; // [r+i]
834 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
835 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000836 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837 && "Cannot handle constant offsets yet!");
838 Disp = N.getOperand(1).getOperand(0); // The global address.
839 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
840 Disp.getOpcode() == ISD::TargetConstantPool ||
841 Disp.getOpcode() == ISD::TargetJumpTable);
842 Base = N.getOperand(0);
843 return true; // [&g+r]
844 }
845 } else if (N.getOpcode() == ISD::OR) {
846 short imm = 0;
847 if (isIntS16Immediate(N.getOperand(1), imm)) {
848 // If this is an or of disjoint bitfields, we can codegen this as an add
849 // (for better address arithmetic) if the LHS and RHS of the OR are
850 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000851 APInt LHSKnownZero, LHSKnownOne;
852 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000853 APInt::getAllOnesValue(N.getOperand(0)
854 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000855 LHSKnownZero, LHSKnownOne);
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000856
Dan Gohman63f4e462008-02-27 01:23:58 +0000857 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 // If all of the bits are known zero on the LHS or RHS, the add won't
859 // carry.
860 Base = N.getOperand(0);
861 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
862 return true;
863 }
864 }
865 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
866 // Loading from a constant address.
867
868 // If this address fits entirely in a 16-bit sext immediate field, codegen
869 // this as "d, 0"
870 short Imm;
871 if (isIntS16Immediate(CN, Imm)) {
872 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
873 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
874 return true;
875 }
876
877 // Handle 32-bit sext immediates with LIS + addr mode.
878 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000879 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
880 int Addr = (int)CN->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881
882 // Otherwise, break this down into an LIS + disp.
883 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
884
885 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
886 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesen5d398a32009-02-06 19:16:40 +0000887 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 return true;
889 }
890 }
891
892 Disp = DAG.getTargetConstant(0, getPointerTy());
893 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
894 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
895 else
896 Base = N;
897 return true; // [r+0]
898}
899
900/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
901/// represented as an indexed [r+r] operation.
Dan Gohman8181bd12008-07-27 21:46:04 +0000902bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
903 SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000904 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905 // Check to see if we can easily represent this as an [r+r] address. This
906 // will fail if it thinks that the address is more profitably represented as
907 // reg+imm, e.g. where imm = 0.
908 if (SelectAddressRegReg(N, Base, Index, DAG))
909 return true;
910
911 // If the operand is an addition, always emit this as [r+r], since this is
912 // better (for code size, and execution, as the memop does the add for free)
913 // than emitting an explicit add.
914 if (N.getOpcode() == ISD::ADD) {
915 Base = N.getOperand(0);
916 Index = N.getOperand(1);
917 return true;
918 }
919
920 // Otherwise, do it the hard way, using R0 as the base register.
921 Base = DAG.getRegister(PPC::R0, N.getValueType());
922 Index = N;
923 return true;
924}
925
926/// SelectAddressRegImmShift - Returns true if the address N can be
927/// represented by a base register plus a signed 14-bit displacement
928/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman8181bd12008-07-27 21:46:04 +0000929bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
930 SDValue &Base,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000931 SelectionDAG &DAG) const {
Dale Johannesen5d398a32009-02-06 19:16:40 +0000932 // FIXME dl should come from the parent load or store, not the address
933 DebugLoc dl = N.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 // If this can be more profitably realized as r+r, fail.
935 if (SelectAddressRegReg(N, Disp, Base, DAG))
936 return false;
937
938 if (N.getOpcode() == ISD::ADD) {
939 short imm = 0;
940 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
941 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
942 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
943 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
944 } else {
945 Base = N.getOperand(0);
946 }
947 return true; // [r+i]
948 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
949 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000950 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 && "Cannot handle constant offsets yet!");
952 Disp = N.getOperand(1).getOperand(0); // The global address.
953 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
954 Disp.getOpcode() == ISD::TargetConstantPool ||
955 Disp.getOpcode() == ISD::TargetJumpTable);
956 Base = N.getOperand(0);
957 return true; // [&g+r]
958 }
959 } else if (N.getOpcode() == ISD::OR) {
960 short imm = 0;
961 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
962 // If this is an or of disjoint bitfields, we can codegen this as an add
963 // (for better address arithmetic) if the LHS and RHS of the OR are
964 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000965 APInt LHSKnownZero, LHSKnownOne;
966 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000967 APInt::getAllOnesValue(N.getOperand(0)
968 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000969 LHSKnownZero, LHSKnownOne);
970 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 // If all of the bits are known zero on the LHS or RHS, the add won't
972 // carry.
973 Base = N.getOperand(0);
974 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
975 return true;
976 }
977 }
978 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
979 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000980 if ((CN->getZExtValue() & 3) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 // If this address fits entirely in a 14-bit sext immediate field, codegen
982 // this as "d, 0"
983 short Imm;
984 if (isIntS16Immediate(CN, Imm)) {
985 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
986 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
987 return true;
988 }
989
990 // Fold the low-part of 32-bit absolute addresses into addr mode.
991 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000992 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
993 int Addr = (int)CN->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994
995 // Otherwise, break this down into an LIS + disp.
996 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
998 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesen5d398a32009-02-06 19:16:40 +0000999 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base),0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 return true;
1001 }
1002 }
1003 }
1004
1005 Disp = DAG.getTargetConstant(0, getPointerTy());
1006 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1007 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1008 else
1009 Base = N;
1010 return true; // [r+0]
1011}
1012
1013
1014/// getPreIndexedAddressParts - returns true by value, base pointer and
1015/// offset pointer and addressing mode by reference if the node's address
1016/// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001017bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1018 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +00001020 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 // Disabled by default for now.
1022 if (!EnablePPCPreinc) return false;
1023
Dan Gohman8181bd12008-07-27 21:46:04 +00001024 SDValue Ptr;
Duncan Sands92c43912008-06-06 12:08:01 +00001025 MVT VT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1027 Ptr = LD->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001028 VT = LD->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029
1030 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1031 ST = ST;
1032 Ptr = ST->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001033 VT = ST->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 } else
1035 return false;
1036
1037 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands92c43912008-06-06 12:08:01 +00001038 if (VT.isVector())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 return false;
1040
1041 // TODO: Check reg+reg first.
1042
1043 // LDU/STU use reg+imm*4, others use reg+imm.
1044 if (VT != MVT::i64) {
1045 // reg + imm
1046 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1047 return false;
1048 } else {
1049 // reg + imm * 4.
1050 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1051 return false;
1052 }
1053
1054 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1055 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1056 // sext i32 to i64 when addr mode is r+i.
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001057 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 LD->getExtensionType() == ISD::SEXTLOAD &&
1059 isa<ConstantSDNode>(Offset))
1060 return false;
1061 }
1062
1063 AM = ISD::PRE_INC;
1064 return true;
1065}
1066
1067//===----------------------------------------------------------------------===//
1068// LowerOperation implementation
1069//===----------------------------------------------------------------------===//
1070
Dan Gohman8181bd12008-07-27 21:46:04 +00001071SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00001072 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00001073 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
1075 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001076 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1077 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001078 // FIXME there isn't really any debug info here
1079 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080
1081 const TargetMachine &TM = DAG.getTarget();
1082
Dale Johannesen175fdef2009-02-06 21:50:26 +00001083 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1084 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085
1086 // If this is a non-darwin platform, we don't support non-static relo models
1087 // yet.
1088 if (TM.getRelocationModel() == Reloc::Static ||
1089 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1090 // Generate non-pic code that has direct accesses to the constant pool.
1091 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen175fdef2009-02-06 21:50:26 +00001092 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 }
1094
1095 if (TM.getRelocationModel() == Reloc::PIC_) {
1096 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen175fdef2009-02-06 21:50:26 +00001097 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
1099 }
1100
Dale Johannesen175fdef2009-02-06 21:50:26 +00001101 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 return Lo;
1103}
1104
Dan Gohman8181bd12008-07-27 21:46:04 +00001105SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00001106 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001108 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1109 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001110 // FIXME there isn't really any debug loc here
1111 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112
1113 const TargetMachine &TM = DAG.getTarget();
1114
Dale Johannesen175fdef2009-02-06 21:50:26 +00001115 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1116 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001117
1118 // If this is a non-darwin platform, we don't support non-static relo models
1119 // yet.
1120 if (TM.getRelocationModel() == Reloc::Static ||
1121 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1122 // Generate non-pic code that has direct accesses to the constant pool.
1123 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen175fdef2009-02-06 21:50:26 +00001124 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125 }
1126
1127 if (TM.getRelocationModel() == Reloc::PIC_) {
1128 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen175fdef2009-02-06 21:50:26 +00001129 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
1131 }
1132
Dale Johannesen175fdef2009-02-06 21:50:26 +00001133 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 return Lo;
1135}
1136
Dan Gohman8181bd12008-07-27 21:46:04 +00001137SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00001138 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139 assert(0 && "TLS not implemented for PPC.");
Dan Gohman8181bd12008-07-27 21:46:04 +00001140 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141}
1142
Dan Gohman8181bd12008-07-27 21:46:04 +00001143SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengb6facc42009-01-16 22:57:32 +00001144 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00001145 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1147 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001148 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00001149 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001150 // FIXME there isn't really any debug info here
Dale Johannesenea996922009-02-04 20:06:27 +00001151 DebugLoc dl = GSDN->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152
1153 const TargetMachine &TM = DAG.getTarget();
1154
Dale Johannesenea996922009-02-04 20:06:27 +00001155 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1156 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001157
1158 // If this is a non-darwin platform, we don't support non-static relo models
1159 // yet.
1160 if (TM.getRelocationModel() == Reloc::Static ||
1161 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1162 // Generate non-pic code that has direct accesses to globals.
1163 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesenea996922009-02-04 20:06:27 +00001164 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001165 }
1166
1167 if (TM.getRelocationModel() == Reloc::PIC_) {
1168 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesenea996922009-02-04 20:06:27 +00001169 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
1171 }
1172
Dale Johannesenea996922009-02-04 20:06:27 +00001173 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174
1175 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
1176 return Lo;
1177
1178 // If the global is weak or external, we have to go through the lazy
1179 // resolution stub.
Dale Johannesenea996922009-02-04 20:06:27 +00001180 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181}
1182
Dan Gohman8181bd12008-07-27 21:46:04 +00001183SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen85fc0932009-02-04 01:48:28 +00001185 DebugLoc dl = Op.getNode()->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186
1187 // If we're comparing for equality to zero, expose the fact that this is
1188 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1189 // fold the new nodes.
1190 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1191 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands92c43912008-06-06 12:08:01 +00001192 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001193 SDValue Zext = Op.getOperand(0);
Duncan Sandsec142ee2008-06-08 20:54:56 +00001194 if (VT.bitsLT(MVT::i32)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195 VT = MVT::i32;
Dale Johannesen85fc0932009-02-04 01:48:28 +00001196 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197 }
Duncan Sands92c43912008-06-06 12:08:01 +00001198 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00001199 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1200 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Duncan Sandsbf54b432008-10-30 19:28:32 +00001201 DAG.getConstant(Log2b, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00001202 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001203 }
1204 // Leave comparisons against 0 and -1 alone for now, since they're usually
1205 // optimized. FIXME: revisit this when we can custom lower all setcc
1206 // optimizations.
1207 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman8181bd12008-07-27 21:46:04 +00001208 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209 }
1210
1211 // If we have an integer seteq/setne, turn it into a compare against zero
1212 // by xor'ing the rhs with the lhs, which is faster than setting a
1213 // condition register, reading it back out, and masking the correct bit. The
1214 // normal approach here uses sub to do this instead of xor. Using xor exposes
1215 // the result to other bit-twiddling opportunities.
Duncan Sands92c43912008-06-06 12:08:01 +00001216 MVT LHSVT = Op.getOperand(0).getValueType();
1217 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1218 MVT VT = Op.getValueType();
Dale Johannesen85fc0932009-02-04 01:48:28 +00001219 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220 Op.getOperand(1));
Dale Johannesen85fc0932009-02-04 01:48:28 +00001221 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001223 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224}
1225
Dan Gohman8181bd12008-07-27 21:46:04 +00001226SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227 int VarArgsFrameIndex,
1228 int VarArgsStackOffset,
1229 unsigned VarArgsNumGPR,
1230 unsigned VarArgsNumFPR,
1231 const PPCSubtarget &Subtarget) {
1232
1233 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman8181bd12008-07-27 21:46:04 +00001234 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235}
1236
Bill Wendling2c394b62008-09-17 00:30:57 +00001237SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1238 SDValue Chain = Op.getOperand(0);
1239 SDValue Trmp = Op.getOperand(1); // trampoline
1240 SDValue FPtr = Op.getOperand(2); // nested function
1241 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesenca6237b2009-01-30 23:10:59 +00001242 DebugLoc dl = Op.getNode()->getDebugLoc();
Bill Wendling2c394b62008-09-17 00:30:57 +00001243
1244 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1245 bool isPPC64 = (PtrVT == MVT::i64);
1246 const Type *IntPtrTy =
1247 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1248
1249 TargetLowering::ArgListTy Args;
1250 TargetLowering::ArgListEntry Entry;
1251
1252 Entry.Ty = IntPtrTy;
1253 Entry.Node = Trmp; Args.push_back(Entry);
1254
1255 // TrampSize == (isPPC64 ? 48 : 40);
1256 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1257 isPPC64 ? MVT::i64 : MVT::i32);
1258 Args.push_back(Entry);
1259
1260 Entry.Node = FPtr; Args.push_back(Entry);
1261 Entry.Node = Nest; Args.push_back(Entry);
1262
1263 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1264 std::pair<SDValue, SDValue> CallResult =
1265 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Dale Johannesen67cc9b62008-09-26 19:31:26 +00001266 false, false, CallingConv::C, false,
Bill Wendling2c394b62008-09-17 00:30:57 +00001267 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesenca6237b2009-01-30 23:10:59 +00001268 Args, DAG, dl);
Bill Wendling2c394b62008-09-17 00:30:57 +00001269
1270 SDValue Ops[] =
1271 { CallResult.first, CallResult.second };
1272
Dale Johannesen2bfdee32009-02-05 00:20:09 +00001273 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling2c394b62008-09-17 00:30:57 +00001274}
1275
Dan Gohman8181bd12008-07-27 21:46:04 +00001276SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling2c394b62008-09-17 00:30:57 +00001277 int VarArgsFrameIndex,
1278 int VarArgsStackOffset,
1279 unsigned VarArgsNumGPR,
1280 unsigned VarArgsNumFPR,
1281 const PPCSubtarget &Subtarget) {
Dale Johannesenea996922009-02-04 20:06:27 +00001282 DebugLoc dl = Op.getNode()->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283
1284 if (Subtarget.isMachoABI()) {
1285 // vastart just stores the address of the VarArgsFrameIndex slot into the
1286 // memory location argument.
Duncan Sands92c43912008-06-06 12:08:01 +00001287 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00001288 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001289 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesenea996922009-02-04 20:06:27 +00001290 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001291 }
1292
1293 // For ELF 32 ABI we follow the layout of the va_list struct.
1294 // We suppose the given va_list is already allocated.
1295 //
1296 // typedef struct {
1297 // char gpr; /* index into the array of 8 GPRs
1298 // * stored in the register save area
1299 // * gpr=0 corresponds to r3,
1300 // * gpr=1 to r4, etc.
1301 // */
1302 // char fpr; /* index into the array of 8 FPRs
1303 // * stored in the register save area
1304 // * fpr=0 corresponds to f1,
1305 // * fpr=1 to f2, etc.
1306 // */
1307 // char *overflow_arg_area;
1308 // /* location on stack that holds
1309 // * the next overflow argument
1310 // */
1311 // char *reg_save_area;
1312 // /* where r3:r10 and f1:f8 (if saved)
1313 // * are stored
1314 // */
1315 // } va_list[1];
1316
1317
Dan Gohman8181bd12008-07-27 21:46:04 +00001318 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1319 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320
1321
Duncan Sands92c43912008-06-06 12:08:01 +00001322 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001323
Dan Gohman8181bd12008-07-27 21:46:04 +00001324 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1325 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326
Duncan Sands92c43912008-06-06 12:08:01 +00001327 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman8181bd12008-07-27 21:46:04 +00001328 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001329
Duncan Sands92c43912008-06-06 12:08:01 +00001330 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001331 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001332
1333 uint64_t FPROffset = 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001334 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001335
Dan Gohman12a9c082008-02-06 22:27:42 +00001336 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337
1338 // Store first byte : number of int regs
Dale Johannesenea996922009-02-04 20:06:27 +00001339 SDValue firstStore = DAG.getStore(Op.getOperand(0), dl, ArgGPR,
Dan Gohman12a9c082008-02-06 22:27:42 +00001340 Op.getOperand(1), SV, 0);
1341 uint64_t nextOffset = FPROffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001342 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001343 ConstFPROffset);
1344
1345 // Store second byte : number of float regs
Dan Gohman8181bd12008-07-27 21:46:04 +00001346 SDValue secondStore =
Dale Johannesenea996922009-02-04 20:06:27 +00001347 DAG.getStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset);
Dan Gohman12a9c082008-02-06 22:27:42 +00001348 nextOffset += StackOffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001349 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001350
1351 // Store second word : arguments given on stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001352 SDValue thirdStore =
Dale Johannesenea996922009-02-04 20:06:27 +00001353 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman12a9c082008-02-06 22:27:42 +00001354 nextOffset += FrameOffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001355 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001356
1357 // Store third word : arguments given in registers
Dale Johannesenea996922009-02-04 20:06:27 +00001358 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359
1360}
1361
1362#include "PPCGenCallingConv.inc"
1363
1364/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1365/// depending on which subtarget is selected.
1366static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1367 if (Subtarget.isMachoABI()) {
1368 static const unsigned FPR[] = {
1369 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1370 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1371 };
1372 return FPR;
1373 }
1374
1375
1376 static const unsigned FPR[] = {
1377 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1378 PPC::F8
1379 };
1380 return FPR;
1381}
1382
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001383/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1384/// the stack.
Dan Gohman705e3f72008-09-13 01:54:27 +00001385static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001386 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands92c43912008-06-06 12:08:01 +00001387 MVT ArgVT = Arg.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00001388 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001389 if (Flags.isByVal())
1390 ArgSize = Flags.getByValSize();
1391 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1392
1393 return ArgSize;
1394}
1395
Dan Gohman8181bd12008-07-27 21:46:04 +00001396SDValue
1397PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001398 SelectionDAG &DAG,
1399 int &VarArgsFrameIndex,
1400 int &VarArgsStackOffset,
1401 unsigned &VarArgsNumGPR,
1402 unsigned &VarArgsNumFPR,
1403 const PPCSubtarget &Subtarget) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001404 // TODO: add description of PPC stack frame format, or at least some docs.
1405 //
1406 MachineFunction &MF = DAG.getMachineFunction();
1407 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner1b989192007-12-31 04:13:23 +00001408 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001409 SmallVector<SDValue, 8> ArgValues;
1410 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001411 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001412 DebugLoc dl = Op.getNode()->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413
Duncan Sands92c43912008-06-06 12:08:01 +00001414 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415 bool isPPC64 = PtrVT == MVT::i64;
1416 bool isMachoABI = Subtarget.isMachoABI();
1417 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001418 // Potential tail calls could cause overwriting of argument stack slots.
1419 unsigned CC = MF.getFunction()->getCallingConv();
1420 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001421 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1422
1423 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001424 // Area that is at least reserved in caller of this function.
1425 unsigned MinReservedArea = ArgOffset;
1426
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427 static const unsigned GPR_32[] = { // 32-bit registers.
1428 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1429 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1430 };
1431 static const unsigned GPR_64[] = { // 64-bit registers.
1432 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1433 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1434 };
1435
1436 static const unsigned *FPR = GetFPR(Subtarget);
1437
1438 static const unsigned VR[] = {
1439 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1440 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1441 };
1442
Owen Anderson1636de92007-09-07 04:06:50 +00001443 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson1636de92007-09-07 04:06:50 +00001445 const unsigned Num_VR_Regs = array_lengthof( VR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001446
1447 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1448
1449 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1450
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001451 // In 32-bit non-varargs functions, the stack space for vectors is after the
1452 // stack space for non-vectors. We do not use this space unless we have
1453 // too many vectors to fit in registers, something that only occurs in
1454 // constructed examples:), but we have to walk the arglist to figure
1455 // that out...for the pathological case, compute VecArgOffset as the
1456 // start of the vector parameter area. Computing VecArgOffset is the
1457 // entire point of the following loop.
1458 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1459 // to handle Elf here.
1460 unsigned VecArgOffset = ArgOffset;
1461 if (!isVarArg && !isPPC64) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001462 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001463 ++ArgNo) {
Duncan Sands92c43912008-06-06 12:08:01 +00001464 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1465 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001466 ISD::ArgFlagsTy Flags =
1467 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001468
Duncan Sandsc93fae32008-03-21 09:14:45 +00001469 if (Flags.isByVal()) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001470 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001471 ObjSize = Flags.getByValSize();
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001472 unsigned ArgSize =
1473 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1474 VecArgOffset += ArgSize;
1475 continue;
1476 }
1477
Duncan Sands92c43912008-06-06 12:08:01 +00001478 switch(ObjectVT.getSimpleVT()) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001479 default: assert(0 && "Unhandled argument type!");
1480 case MVT::i32:
1481 case MVT::f32:
1482 VecArgOffset += isPPC64 ? 8 : 4;
1483 break;
1484 case MVT::i64: // PPC64
1485 case MVT::f64:
1486 VecArgOffset += 8;
1487 break;
1488 case MVT::v4f32:
1489 case MVT::v4i32:
1490 case MVT::v8i16:
1491 case MVT::v16i8:
1492 // Nothing to do, we're only looking at Nonvector args here.
1493 break;
1494 }
1495 }
1496 }
1497 // We've found where the vector parameter area in memory is. Skip the
1498 // first 12 parameters; these don't use that memory.
1499 VecArgOffset = ((VecArgOffset+15)/16)*16;
1500 VecArgOffset += 12*16;
1501
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 // Add DAG nodes to load the arguments or copy them out of registers. On
1503 // entry to a function on PPC, the arguments start after the linkage area,
1504 // although the first ones are often in registers.
1505 //
1506 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
1507 // represented with two words (long long or double) must be copied to an
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001508 // even GPR_idx value or to an even ArgOffset value.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001509
Dan Gohman8181bd12008-07-27 21:46:04 +00001510 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001511 unsigned nAltivecParamsAtEnd = 0;
Gabor Greife9f7f582008-08-31 15:37:04 +00001512 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1513 ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001514 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515 bool needsLoad = false;
Duncan Sands92c43912008-06-06 12:08:01 +00001516 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1517 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518 unsigned ArgSize = ObjSize;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001519 ISD::ArgFlagsTy Flags =
1520 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521 // See if next argument requires stack alignment in ELF
Nicolas Geoffray4fda2572008-04-15 08:08:50 +00001522 bool Align = Flags.isSplit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523
1524 unsigned CurArgOffset = ArgOffset;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001525
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001526 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1527 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1528 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1529 if (isVarArg || isPPC64) {
1530 MinReservedArea = ((MinReservedArea+15)/16)*16;
1531 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman705e3f72008-09-13 01:54:27 +00001532 Flags,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001533 isVarArg,
1534 PtrByteSize);
1535 } else nAltivecParamsAtEnd++;
1536 } else
1537 // Calculate min reserved area.
1538 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman705e3f72008-09-13 01:54:27 +00001539 Flags,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001540 isVarArg,
1541 PtrByteSize);
1542
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001543 // FIXME alignment for ELF may not be right
1544 // FIXME the codegen can be much improved in some cases.
1545 // We do not have to keep everything in memory.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001546 if (Flags.isByVal()) {
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001547 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001548 ObjSize = Flags.getByValSize();
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001549 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001550 // Double word align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001551 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001552 // Objects of size 1 and 2 are right justified, everything else is
1553 // left justified. This means the memory address is adjusted forwards.
1554 if (ObjSize==1 || ObjSize==2) {
1555 CurArgOffset = CurArgOffset + (4 - ObjSize);
1556 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001557 // The value of the object is its address.
1558 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman8181bd12008-07-27 21:46:04 +00001559 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001560 ArgValues.push_back(FIN);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001561 if (ObjSize==1 || ObjSize==2) {
1562 if (GPR_idx != Num_GPR_Regs) {
1563 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1564 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001565 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1566 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001567 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1568 MemOps.push_back(Store);
1569 ++GPR_idx;
1570 if (isMachoABI) ArgOffset += PtrByteSize;
1571 } else {
1572 ArgOffset += PtrByteSize;
1573 }
1574 continue;
1575 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001576 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1577 // Store whatever pieces of the object are in registers
1578 // to memory. ArgVal will be address of the beginning of
1579 // the object.
1580 if (GPR_idx != Num_GPR_Regs) {
1581 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1582 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1583 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman8181bd12008-07-27 21:46:04 +00001584 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001585 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1586 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001587 MemOps.push_back(Store);
1588 ++GPR_idx;
1589 if (isMachoABI) ArgOffset += PtrByteSize;
1590 } else {
1591 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1592 break;
1593 }
1594 }
1595 continue;
1596 }
1597
Duncan Sands92c43912008-06-06 12:08:01 +00001598 switch (ObjectVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001599 default: assert(0 && "Unhandled argument type!");
1600 case MVT::i32:
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001601 if (!isPPC64) {
1602 // Double word align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001603 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001604
1605 if (GPR_idx != Num_GPR_Regs) {
1606 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1607 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001608 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001609 ++GPR_idx;
1610 } else {
1611 needsLoad = true;
1612 ArgSize = PtrByteSize;
1613 }
1614 // Stack align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001615 if (needsLoad && Align && isELF32_ABI)
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001616 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1617 // All int arguments reserve stack space in Macho ABI.
1618 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1619 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620 }
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001621 // FALLTHROUGH
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622 case MVT::i64: // PPC64
1623 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner1b989192007-12-31 04:13:23 +00001624 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1625 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001626 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001627
1628 if (ObjectVT == MVT::i32) {
1629 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1630 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001631 if (Flags.isSExt())
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001632 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001633 DAG.getValueType(ObjectVT));
Duncan Sandsc93fae32008-03-21 09:14:45 +00001634 else if (Flags.isZExt())
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001635 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001636 DAG.getValueType(ObjectVT));
1637
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001638 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001639 }
1640
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 ++GPR_idx;
1642 } else {
1643 needsLoad = true;
Evan Cheng42ede2f2008-07-24 08:17:07 +00001644 ArgSize = PtrByteSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001645 }
1646 // All int arguments reserve stack space in Macho ABI.
1647 if (isMachoABI || needsLoad) ArgOffset += 8;
1648 break;
1649
1650 case MVT::f32:
1651 case MVT::f64:
1652 // Every 4 bytes of argument space consumes one of the GPRs available for
1653 // argument passing.
1654 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
1655 ++GPR_idx;
1656 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
1657 ++GPR_idx;
1658 }
1659 if (FPR_idx != Num_FPR_Regs) {
1660 unsigned VReg;
1661 if (ObjectVT == MVT::f32)
Chris Lattner1b989192007-12-31 04:13:23 +00001662 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001663 else
Chris Lattner1b989192007-12-31 04:13:23 +00001664 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1665 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001666 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001667 ++FPR_idx;
1668 } else {
1669 needsLoad = true;
1670 }
1671
1672 // Stack align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001673 if (needsLoad && Align && isELF32_ABI)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001674 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1675 // All FP arguments reserve stack space in Macho ABI.
1676 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
1677 break;
1678 case MVT::v4f32:
1679 case MVT::v4i32:
1680 case MVT::v8i16:
1681 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001682 // Note that vector arguments in registers don't reserve stack space,
1683 // except in varargs functions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001684 if (VR_idx != Num_VR_Regs) {
Chris Lattner1b989192007-12-31 04:13:23 +00001685 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1686 RegInfo.addLiveIn(VR[VR_idx], VReg);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001687 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001688 if (isVarArg) {
1689 while ((ArgOffset % 16) != 0) {
1690 ArgOffset += PtrByteSize;
1691 if (GPR_idx != Num_GPR_Regs)
1692 GPR_idx++;
1693 }
1694 ArgOffset += 16;
1695 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1696 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697 ++VR_idx;
1698 } else {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001699 if (!isVarArg && !isPPC64) {
1700 // Vectors go after all the nonvectors.
1701 CurArgOffset = VecArgOffset;
1702 VecArgOffset += 16;
1703 } else {
1704 // Vectors are aligned.
1705 ArgOffset = ((ArgOffset+15)/16)*16;
1706 CurArgOffset = ArgOffset;
1707 ArgOffset += 16;
Dale Johannesen896870b2008-03-12 00:49:20 +00001708 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001709 needsLoad = true;
1710 }
1711 break;
1712 }
1713
1714 // We need to load the argument to a virtual register if we determined above
Chris Lattner60069452008-02-13 07:35:30 +00001715 // that we ran out of physical registers of the appropriate type.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001716 if (needsLoad) {
Chris Lattner60069452008-02-13 07:35:30 +00001717 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001718 CurArgOffset + (ArgSize - ObjSize),
1719 isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001720 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001721 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001722 }
1723
1724 ArgValues.push_back(ArgVal);
1725 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001726
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001727 // Set the size that is at least reserved in caller of this function. Tail
1728 // call optimized function's reserved stack space needs to be aligned so that
1729 // taking the difference between two stack areas will result in an aligned
1730 // stack.
1731 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1732 // Add the Altivec parameters at the end, if needed.
1733 if (nAltivecParamsAtEnd) {
1734 MinReservedArea = ((MinReservedArea+15)/16)*16;
1735 MinReservedArea += 16*nAltivecParamsAtEnd;
1736 }
1737 MinReservedArea =
1738 std::max(MinReservedArea,
1739 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1740 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1741 getStackAlignment();
1742 unsigned AlignMask = TargetAlign-1;
1743 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1744 FI->setMinReservedArea(MinReservedArea);
1745
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001746 // If the function takes variable number of arguments, make a frame index for
1747 // the start of the first vararg value... for expansion of llvm.va_start.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001748 if (isVarArg) {
1749
1750 int depth;
1751 if (isELF32_ABI) {
1752 VarArgsNumGPR = GPR_idx;
1753 VarArgsNumFPR = FPR_idx;
1754
1755 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1756 // pointer.
Duncan Sands92c43912008-06-06 12:08:01 +00001757 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1758 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1759 PtrVT.getSizeInBits()/8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001760
Duncan Sands92c43912008-06-06 12:08:01 +00001761 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001762 ArgOffset);
1763
1764 }
1765 else
1766 depth = ArgOffset;
1767
Duncan Sands92c43912008-06-06 12:08:01 +00001768 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769 depth);
Dan Gohman8181bd12008-07-27 21:46:04 +00001770 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1773 // stored to the VarArgsFrameIndex on the stack.
1774 if (isELF32_ABI) {
1775 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001776 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001777 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001778 MemOps.push_back(Store);
1779 // Increment the address by four for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001780 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001781 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782 }
1783 }
1784
1785 // If this function is vararg, store any remaining integer argument regs
1786 // to their spots on the stack so that they may be loaded by deferencing the
1787 // result of va_next.
1788 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
1789 unsigned VReg;
1790 if (isPPC64)
Chris Lattner1b989192007-12-31 04:13:23 +00001791 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792 else
Chris Lattner1b989192007-12-31 04:13:23 +00001793 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001794
Chris Lattner1b989192007-12-31 04:13:23 +00001795 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001796 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1797 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001798 MemOps.push_back(Store);
1799 // Increment the address by four for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001800 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001801 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001802 }
1803
1804 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1805 // on the stack.
1806 if (isELF32_ABI) {
1807 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001808 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001809 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001810 MemOps.push_back(Store);
1811 // Increment the address by eight for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001812 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001813 PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001814 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001815 }
1816
1817 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1818 unsigned VReg;
Chris Lattner1b989192007-12-31 04:13:23 +00001819 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001820
Chris Lattner1b989192007-12-31 04:13:23 +00001821 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001822 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::f64);
1823 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001824 MemOps.push_back(Store);
1825 // Increment the address by eight for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001826 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001827 PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001828 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001829 }
1830 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001831 }
1832
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001833 if (!MemOps.empty())
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001834 Root = DAG.getNode(ISD::TokenFactor, dl,
1835 MVT::Other, &MemOps[0], MemOps.size());
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001836
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001837 ArgValues.push_back(Root);
1838
1839 // Return the new list of results.
Dale Johannesen3c4fb222009-02-04 02:34:38 +00001840 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +00001841 &ArgValues[0], ArgValues.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001842}
1843
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001844/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1845/// linkage area.
1846static unsigned
1847CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1848 bool isPPC64,
1849 bool isMachoABI,
1850 bool isVarArg,
1851 unsigned CC,
Dan Gohman705e3f72008-09-13 01:54:27 +00001852 CallSDNode *TheCall,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001853 unsigned &nAltivecParamsAtEnd) {
1854 // Count how many bytes are to be pushed on the stack, including the linkage
1855 // area, and parameter passing area. We start with 24/48 bytes, which is
1856 // prereserved space for [SP][CR][LR][3 x unused].
1857 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman705e3f72008-09-13 01:54:27 +00001858 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001859 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1860
1861 // Add up all the space actually used.
1862 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1863 // they all go in registers, but we must reserve stack space for them for
1864 // possible use by the caller. In varargs or 64-bit calls, parameters are
1865 // assigned stack space in order, with padding so Altivec parameters are
1866 // 16-byte aligned.
1867 nAltivecParamsAtEnd = 0;
1868 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001869 SDValue Arg = TheCall->getArg(i);
1870 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands92c43912008-06-06 12:08:01 +00001871 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001872 // Varargs Altivec parameters are padded to a 16 byte boundary.
1873 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1874 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1875 if (!isVarArg && !isPPC64) {
1876 // Non-varargs Altivec parameters go after all the non-Altivec
1877 // parameters; handle those later so we know how much padding we need.
1878 nAltivecParamsAtEnd++;
1879 continue;
1880 }
1881 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1882 NumBytes = ((NumBytes+15)/16)*16;
1883 }
Dan Gohman705e3f72008-09-13 01:54:27 +00001884 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001885 }
1886
1887 // Allow for Altivec parameters at the end, if needed.
1888 if (nAltivecParamsAtEnd) {
1889 NumBytes = ((NumBytes+15)/16)*16;
1890 NumBytes += 16*nAltivecParamsAtEnd;
1891 }
1892
1893 // The prolog code of the callee may store up to 8 GPR argument registers to
1894 // the stack, allowing va_start to index over them in memory if its varargs.
1895 // Because we cannot tell if this is needed on the caller side, we have to
1896 // conservatively assume that it is needed. As such, make sure we have at
1897 // least enough stack space for the caller to store the 8 GPRs.
1898 NumBytes = std::max(NumBytes,
1899 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1900
1901 // Tail call needs the stack to be aligned.
1902 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1903 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1904 getStackAlignment();
1905 unsigned AlignMask = TargetAlign-1;
1906 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1907 }
1908
1909 return NumBytes;
1910}
1911
1912/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1913/// adjusted to accomodate the arguments for the tailcall.
1914static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1915 unsigned ParamSize) {
1916
1917 if (!IsTailCall) return 0;
1918
1919 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1920 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1921 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1922 // Remember only if the new adjustement is bigger.
1923 if (SPDiff < FI->getTailCallSPDelta())
1924 FI->setTailCallSPDelta(SPDiff);
1925
1926 return SPDiff;
1927}
1928
1929/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1930/// following the call is a return. A function is eligible if caller/callee
1931/// calling conventions match, currently only fastcc supports tail calls, and
1932/// the function CALL is immediatly followed by a RET.
1933bool
Dan Gohman705e3f72008-09-13 01:54:27 +00001934PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00001935 SDValue Ret,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001936 SelectionDAG& DAG) const {
1937 // Variable argument functions are not supported.
Dan Gohman705e3f72008-09-13 01:54:27 +00001938 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001939 return false;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001940
Dan Gohman705e3f72008-09-13 01:54:27 +00001941 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001942 MachineFunction &MF = DAG.getMachineFunction();
1943 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman705e3f72008-09-13 01:54:27 +00001944 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001945 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1946 // Functions containing by val parameters are not supported.
Dan Gohman705e3f72008-09-13 01:54:27 +00001947 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1948 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001949 if (Flags.isByVal()) return false;
1950 }
1951
Dan Gohman705e3f72008-09-13 01:54:27 +00001952 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001953 // Non PIC/GOT tail calls are supported.
1954 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1955 return true;
1956
1957 // At the moment we can only do local tail calls (in same module, hidden
1958 // or protected) if we are generating PIC.
1959 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1960 return G->getGlobal()->hasHiddenVisibility()
1961 || G->getGlobal()->hasProtectedVisibility();
1962 }
1963 }
1964
1965 return false;
1966}
1967
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001968/// isCallCompatibleAddress - Return the immediate to use if the specified
1969/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman8181bd12008-07-27 21:46:04 +00001970static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001971 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1972 if (!C) return 0;
1973
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001974 int Addr = C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001975 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1976 (Addr << 6 >> 6) != Addr)
1977 return 0; // Top 6 bits have to be sext of immediate.
1978
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001979 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greif1c80d112008-08-28 21:40:38 +00001980 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001981}
1982
Dan Gohman089efff2008-05-13 00:00:25 +00001983namespace {
1984
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001985struct TailCallArgumentInfo {
Dan Gohman8181bd12008-07-27 21:46:04 +00001986 SDValue Arg;
1987 SDValue FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001988 int FrameIdx;
1989
1990 TailCallArgumentInfo() : FrameIdx(0) {}
1991};
1992
Dan Gohman089efff2008-05-13 00:00:25 +00001993}
1994
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001995/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1996static void
1997StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001998 SDValue Chain,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001999 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesenea996922009-02-04 20:06:27 +00002000 SmallVector<SDValue, 8> &MemOpChains,
2001 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002002 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002003 SDValue Arg = TailCallArgs[i].Arg;
2004 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002005 int FI = TailCallArgs[i].FrameIdx;
2006 // Store relative to framepointer.
Dale Johannesenea996922009-02-04 20:06:27 +00002007 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00002008 PseudoSourceValue::getFixedStack(FI),
2009 0));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002010 }
2011}
2012
2013/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2014/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman8181bd12008-07-27 21:46:04 +00002015static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002016 MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00002017 SDValue Chain,
2018 SDValue OldRetAddr,
2019 SDValue OldFP,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002020 int SPDiff,
2021 bool isPPC64,
Dale Johannesenea996922009-02-04 20:06:27 +00002022 bool isMachoABI,
2023 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002024 if (SPDiff) {
2025 // Calculate the new stack slot for the return address.
2026 int SlotSize = isPPC64 ? 8 : 4;
2027 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2028 isMachoABI);
2029 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2030 NewRetAddrLoc);
2031 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2032 isMachoABI);
2033 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2034
Duncan Sands92c43912008-06-06 12:08:01 +00002035 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00002036 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesenea996922009-02-04 20:06:27 +00002037 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00002038 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +00002039 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Dale Johannesenea996922009-02-04 20:06:27 +00002040 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00002041 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002042 }
2043 return Chain;
2044}
2045
2046/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2047/// the position of the argument.
2048static void
2049CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman8181bd12008-07-27 21:46:04 +00002050 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002051 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2052 int Offset = ArgOffset + SPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00002053 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002054 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands92c43912008-06-06 12:08:01 +00002055 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00002056 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002057 TailCallArgumentInfo Info;
2058 Info.Arg = Arg;
2059 Info.FrameIdxOp = FIN;
2060 Info.FrameIdx = FI;
2061 TailCallArguments.push_back(Info);
2062}
2063
2064/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2065/// stack slot. Returns the chain as result and the loaded frame pointers in
2066/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman8181bd12008-07-27 21:46:04 +00002067SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesenea996922009-02-04 20:06:27 +00002068 int SPDiff,
2069 SDValue Chain,
2070 SDValue &LROpOut,
2071 SDValue &FPOpOut,
2072 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002073 if (SPDiff) {
2074 // Load the LR and FP stack slot for later adjusting.
Duncan Sands92c43912008-06-06 12:08:01 +00002075 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002076 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesenea996922009-02-04 20:06:27 +00002077 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002078 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002079 FPOpOut = getFramePointerFrameIndex(DAG);
Dale Johannesenea996922009-02-04 20:06:27 +00002080 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002081 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002082 }
2083 return Chain;
2084}
2085
Dale Johannesen8be83a72008-03-04 23:17:14 +00002086/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2087/// by "Src" to address "Dst" of size "Size". Alignment information is
2088/// specified by the specific parameter attribute. The copy will be passed as
2089/// a byval function parameter.
2090/// Sometimes what we are copying is the end of a larger object, the part that
2091/// does not fit in registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00002092static SDValue
2093CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00002094 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Dale Johannesene234ef92009-02-04 01:17:06 +00002095 unsigned Size, DebugLoc dl) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002096 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dale Johannesene234ef92009-02-04 01:17:06 +00002097 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2098 false, NULL, 0, NULL, 0);
Dale Johannesen8be83a72008-03-04 23:17:14 +00002099}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002101/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2102/// tail calls.
2103static void
Dan Gohman8181bd12008-07-27 21:46:04 +00002104LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2105 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002106 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00002107 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002108 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2109 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002110 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002111 if (!isTailCall) {
2112 if (isVector) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002113 SDValue StackPtr;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002114 if (isPPC64)
2115 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2116 else
2117 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesenea996922009-02-04 20:06:27 +00002118 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002119 DAG.getConstant(ArgOffset, PtrVT));
2120 }
Dale Johannesenea996922009-02-04 20:06:27 +00002121 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002122 // Calculate and remember argument location.
2123 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2124 TailCallArguments);
2125}
2126
Dan Gohman8181bd12008-07-27 21:46:04 +00002127SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman9f153572008-03-19 21:39:28 +00002128 const PPCSubtarget &Subtarget,
2129 TargetMachine &TM) {
Dan Gohman705e3f72008-09-13 01:54:27 +00002130 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2131 SDValue Chain = TheCall->getChain();
2132 bool isVarArg = TheCall->isVarArg();
2133 unsigned CC = TheCall->getCallingConv();
2134 bool isTailCall = TheCall->isTailCall()
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002135 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman705e3f72008-09-13 01:54:27 +00002136 SDValue Callee = TheCall->getCallee();
2137 unsigned NumOps = TheCall->getNumArgs();
Dale Johannesene234ef92009-02-04 01:17:06 +00002138 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139
2140 bool isMachoABI = Subtarget.isMachoABI();
2141 bool isELF32_ABI = Subtarget.isELF32_ABI();
2142
Duncan Sands92c43912008-06-06 12:08:01 +00002143 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002144 bool isPPC64 = PtrVT == MVT::i64;
2145 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2146
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002147 MachineFunction &MF = DAG.getMachineFunction();
2148
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002149 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2150 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00002151 std::vector<SDValue> args_to_use;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002152
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002153 // Mark this function as potentially containing a function that contains a
2154 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2155 // and restoring the callers stack pointer in this functions epilog. This is
2156 // done because by tail calling the called function might overwrite the value
2157 // in this function's (MF) stack pointer stack slot 0(SP).
2158 if (PerformTailCallOpt && CC==CallingConv::Fast)
2159 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2160
2161 unsigned nAltivecParamsAtEnd = 0;
2162
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002163 // Count how many bytes are to be pushed on the stack, including the linkage
2164 // area, and parameter passing area. We start with 24/48 bytes, which is
2165 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002166 unsigned NumBytes =
2167 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman705e3f72008-09-13 01:54:27 +00002168 TheCall, nAltivecParamsAtEnd);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002169
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002170 // Calculate by how many bytes the stack has to be adjusted in case of tail
2171 // call optimization.
2172 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173
2174 // Adjust the stack pointer for the new arguments...
2175 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnerfe5d4022008-10-11 22:08:30 +00002176 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman8181bd12008-07-27 21:46:04 +00002177 SDValue CallSeqStart = Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002178
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002179 // Load the return address and frame pointer so it can be move somewhere else
2180 // later.
Dan Gohman8181bd12008-07-27 21:46:04 +00002181 SDValue LROp, FPOp;
Dale Johannesenea996922009-02-04 20:06:27 +00002182 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002183
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 // Set up a copy of the stack pointer for use loading and storing any
2185 // arguments that may not fit in the registers available for argument
2186 // passing.
Dan Gohman8181bd12008-07-27 21:46:04 +00002187 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188 if (isPPC64)
2189 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2190 else
2191 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2192
2193 // Figure out which arguments are going to go in registers, and which in
2194 // memory. Also, if this is a vararg function, floating point operations
2195 // must be stored to our stack, and loaded into integer regs as well, if
2196 // any integer regs are available for argument passing.
2197 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
2198 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2199
2200 static const unsigned GPR_32[] = { // 32-bit registers.
2201 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2202 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2203 };
2204 static const unsigned GPR_64[] = { // 64-bit registers.
2205 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2206 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2207 };
2208 static const unsigned *FPR = GetFPR(Subtarget);
2209
2210 static const unsigned VR[] = {
2211 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2212 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2213 };
Owen Anderson1636de92007-09-07 04:06:50 +00002214 const unsigned NumGPRs = array_lengthof(GPR_32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson1636de92007-09-07 04:06:50 +00002216 const unsigned NumVRs = array_lengthof( VR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002217
2218 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2219
Dan Gohman8181bd12008-07-27 21:46:04 +00002220 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002221 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2222
Dan Gohman8181bd12008-07-27 21:46:04 +00002223 SmallVector<SDValue, 8> MemOpChains;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002224 for (unsigned i = 0; i != NumOps; ++i) {
2225 bool inMem = false;
Dan Gohman705e3f72008-09-13 01:54:27 +00002226 SDValue Arg = TheCall->getArg(i);
2227 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002228 // See if next argument requires stack alignment in ELF
Nicolas Geoffray4fda2572008-04-15 08:08:50 +00002229 bool Align = Flags.isSplit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002230
2231 // PtrOff will be used to store the current argument to the stack if a
2232 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00002233 SDValue PtrOff;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002234
2235 // Stack align in ELF 32
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002236 if (isELF32_ABI && Align)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002237 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2238 StackPtr.getValueType());
2239 else
2240 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2241
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002242 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243
2244 // On PPC64, promote integers to 64-bit values.
2245 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsc93fae32008-03-21 09:14:45 +00002246 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2247 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002248 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002249 }
Dale Johannesen8be83a72008-03-04 23:17:14 +00002250
2251 // FIXME Elf untested, what are alignment rules?
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002252 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sandsc93fae32008-03-21 09:14:45 +00002253 if (Flags.isByVal()) {
2254 unsigned Size = Flags.getByValSize();
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002255 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002256 if (Size==1 || Size==2) {
2257 // Very small objects are passed right-justified.
2258 // Everything else is passed left-justified.
Duncan Sands92c43912008-06-06 12:08:01 +00002259 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002260 if (GPR_idx != NumGPRs) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002261 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002262 NULL, 0, VT);
2263 MemOpChains.push_back(Load.getValue(1));
2264 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2265 if (isMachoABI)
2266 ArgOffset += PtrByteSize;
2267 } else {
Dan Gohman8181bd12008-07-27 21:46:04 +00002268 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002269 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman8181bd12008-07-27 21:46:04 +00002270 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Gabor Greif1c80d112008-08-28 21:40:38 +00002271 CallSeqStart.getNode()->getOperand(0),
Dale Johannesene234ef92009-02-04 01:17:06 +00002272 Flags, DAG, Size, dl);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002273 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00002274 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00002275 CallSeqStart.getNode()->getOperand(1));
Gabor Greife9f7f582008-08-31 15:37:04 +00002276 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2277 NewCallSeqStart.getNode());
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002278 Chain = CallSeqStart = NewCallSeqStart;
2279 ArgOffset += PtrByteSize;
2280 }
2281 continue;
2282 }
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002283 // Copy entire object into memory. There are cases where gcc-generated
2284 // code assumes it is there, even if it could be put entirely into
2285 // registers. (This is not what the doc says.)
Dan Gohman8181bd12008-07-27 21:46:04 +00002286 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Gabor Greif1c80d112008-08-28 21:40:38 +00002287 CallSeqStart.getNode()->getOperand(0),
Dale Johannesene234ef92009-02-04 01:17:06 +00002288 Flags, DAG, Size, dl);
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002289 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00002290 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00002291 CallSeqStart.getNode()->getOperand(1));
2292 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002293 Chain = CallSeqStart = NewCallSeqStart;
2294 // And copy the pieces of it that fit into registers.
Dale Johannesen8be83a72008-03-04 23:17:14 +00002295 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002296 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002297 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen8be83a72008-03-04 23:17:14 +00002298 if (GPR_idx != NumGPRs) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002299 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen7a7aa102008-03-05 23:31:27 +00002300 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen8be83a72008-03-04 23:17:14 +00002301 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2302 if (isMachoABI)
2303 ArgOffset += PtrByteSize;
2304 } else {
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002305 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002306 break;
Dale Johannesen8be83a72008-03-04 23:17:14 +00002307 }
2308 }
2309 continue;
2310 }
2311
Duncan Sands92c43912008-06-06 12:08:01 +00002312 switch (Arg.getValueType().getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002313 default: assert(0 && "Unexpected ValueType for argument!");
2314 case MVT::i32:
2315 case MVT::i64:
2316 // Double word align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002317 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002318 if (GPR_idx != NumGPRs) {
2319 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
2320 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002321 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2322 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002323 TailCallArguments, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002324 inMem = true;
2325 }
2326 if (inMem || isMachoABI) {
2327 // Stack align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002328 if (isELF32_ABI && Align)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002329 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2330
2331 ArgOffset += PtrByteSize;
2332 }
2333 break;
2334 case MVT::f32:
2335 case MVT::f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002336 if (FPR_idx != NumFPRs) {
2337 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2338
2339 if (isVarArg) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002340 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002341 MemOpChains.push_back(Store);
2342
2343 // Float varargs are always shadowed in available integer registers
2344 if (GPR_idx != NumGPRs) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002345 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002346 MemOpChains.push_back(Load.getValue(1));
2347 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2348 Load));
2349 }
2350 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman8181bd12008-07-27 21:46:04 +00002351 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002352 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
2353 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002354 MemOpChains.push_back(Load.getValue(1));
2355 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2356 Load));
2357 }
2358 } else {
2359 // If we have any FPRs remaining, we may also have GPRs remaining.
2360 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2361 // GPRs.
2362 if (isMachoABI) {
2363 if (GPR_idx != NumGPRs)
2364 ++GPR_idx;
2365 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2366 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2367 ++GPR_idx;
2368 }
2369 }
2370 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002371 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2372 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002373 TailCallArguments, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002374 inMem = true;
2375 }
2376 if (inMem || isMachoABI) {
2377 // Stack align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002378 if (isELF32_ABI && Align)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002379 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2380 if (isPPC64)
2381 ArgOffset += 8;
2382 else
2383 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2384 }
2385 break;
2386 case MVT::v4f32:
2387 case MVT::v4i32:
2388 case MVT::v8i16:
2389 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002390 if (isVarArg) {
2391 // These go aligned on the stack, or in the corresponding R registers
2392 // when within range. The Darwin PPC ABI doc claims they also go in
2393 // V registers; in fact gcc does this only for arguments that are
2394 // prototyped, not for those that match the ... We do it for all
2395 // arguments, seems to work.
2396 while (ArgOffset % 16 !=0) {
2397 ArgOffset += PtrByteSize;
2398 if (GPR_idx != NumGPRs)
2399 GPR_idx++;
2400 }
2401 // We could elide this store in the case where the object fits
2402 // entirely in R registers. Maybe later.
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002403 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002404 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002405 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002406 MemOpChains.push_back(Store);
2407 if (VR_idx != NumVRs) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002408 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002409 MemOpChains.push_back(Load.getValue(1));
2410 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2411 }
2412 ArgOffset += 16;
2413 for (unsigned i=0; i<16; i+=PtrByteSize) {
2414 if (GPR_idx == NumGPRs)
2415 break;
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002416 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002417 DAG.getConstant(i, PtrVT));
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002418 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002419 MemOpChains.push_back(Load.getValue(1));
2420 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2421 }
2422 break;
2423 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002424
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002425 // Non-varargs Altivec params generally go in registers, but have
2426 // stack space allocated at the end.
2427 if (VR_idx != NumVRs) {
2428 // Doesn't have GPR space allocated.
2429 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2430 } else if (nAltivecParamsAtEnd==0) {
2431 // We are emitting Altivec params in order.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002432 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2433 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002434 TailCallArguments, dl);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002435 ArgOffset += 16;
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002436 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002437 break;
2438 }
2439 }
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002440 // If all Altivec parameters fit in registers, as they usually do,
2441 // they get stack space following the non-Altivec parameters. We
2442 // don't track this here because nobody below needs it.
2443 // If there are more Altivec parameters than fit in registers emit
2444 // the stores here.
2445 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2446 unsigned j = 0;
2447 // Offset is aligned; skip 1st 12 params which go in V registers.
2448 ArgOffset = ((ArgOffset+15)/16)*16;
2449 ArgOffset += 12*16;
2450 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman705e3f72008-09-13 01:54:27 +00002451 SDValue Arg = TheCall->getArg(i);
Duncan Sands92c43912008-06-06 12:08:01 +00002452 MVT ArgType = Arg.getValueType();
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002453 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2454 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2455 if (++j > NumVRs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002456 SDValue PtrOff;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002457 // We are emitting Altivec params in order.
2458 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2459 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002460 TailCallArguments, dl);
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002461 ArgOffset += 16;
2462 }
2463 }
2464 }
2465 }
2466
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467 if (!MemOpChains.empty())
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002468 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002469 &MemOpChains[0], MemOpChains.size());
2470
2471 // Build a sequence of copy-to-reg nodes chained together with token chain
2472 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00002473 SDValue InFlag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002474 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002475 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2476 RegsToPass[i].second, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002477 InFlag = Chain.getValue(1);
2478 }
2479
2480 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2481 if (isVarArg && isELF32_ABI) {
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002482 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, dl, MVT::i32), 0);
2483 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 InFlag = Chain.getValue(1);
2485 }
2486
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002487 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2488 // might overwrite each other in case of tail call optimization.
2489 if (isTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002490 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002491 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00002492 InFlag = SDValue();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002493 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
Dale Johannesenea996922009-02-04 20:06:27 +00002494 MemOpChains2, dl);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002495 if (!MemOpChains2.empty())
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002496 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002497 &MemOpChains2[0], MemOpChains2.size());
2498
2499 // Store the return address to the appropriate stack slot.
2500 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
Dale Johannesenea996922009-02-04 20:06:27 +00002501 isPPC64, isMachoABI, dl);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002502 }
2503
2504 // Emit callseq_end just before tailcall node.
2505 if (isTailCall) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002506 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2507 DAG.getIntPtrConstant(0, true), InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002508 InFlag = Chain.getValue(1);
2509 }
2510
Duncan Sands92c43912008-06-06 12:08:01 +00002511 std::vector<MVT> NodeTys;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002512 NodeTys.push_back(MVT::Other); // Returns a chain
2513 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2514
Dan Gohman8181bd12008-07-27 21:46:04 +00002515 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002516 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
2517
Bill Wendlingfef06052008-09-16 21:48:12 +00002518 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2519 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2520 // node so that legalize doesn't hack it.
Nicolas Geoffray455a2e02007-12-21 12:22:29 +00002521 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2522 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendlingfef06052008-09-16 21:48:12 +00002523 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2524 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002525 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2526 // If this is an absolute destination address, use the munged value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002527 Callee = SDValue(Dest, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002528 else {
2529 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2530 // to do the call, we can't use PPCISD::CALL.
Dan Gohman8181bd12008-07-27 21:46:04 +00002531 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002532 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
Gabor Greife9f7f582008-08-31 15:37:04 +00002533 2 + (InFlag.getNode() != 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002534 InFlag = Chain.getValue(1);
2535
Chris Lattner6eae8c62008-03-09 20:49:33 +00002536 // Copy the callee address into R12/X12 on darwin.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002537 if (isMachoABI) {
Chris Lattner6eae8c62008-03-09 20:49:33 +00002538 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002539 Chain = DAG.getCopyToReg(Chain, dl, Reg, Callee, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002540 InFlag = Chain.getValue(1);
2541 }
2542
2543 NodeTys.clear();
2544 NodeTys.push_back(MVT::Other);
2545 NodeTys.push_back(MVT::Flag);
2546 Ops.push_back(Chain);
2547 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greif1c80d112008-08-28 21:40:38 +00002548 Callee.setNode(0);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002549 // Add CTR register as callee so a bctr can be emitted later.
2550 if (isTailCall)
2551 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002552 }
2553
2554 // If this is a direct call, pass the chain and the callee.
Gabor Greif1c80d112008-08-28 21:40:38 +00002555 if (Callee.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002556 Ops.push_back(Chain);
2557 Ops.push_back(Callee);
2558 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002559 // If this is a tail call add stack pointer delta.
2560 if (isTailCall)
2561 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2562
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002563 // Add argument registers to the end of the list so that they are known live
2564 // into the call.
2565 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2566 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2567 RegsToPass[i].second.getValueType()));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002568
2569 // When performing tail call optimization the callee pops its arguments off
2570 // the stack. Account for this here so these bytes can be pushed back on in
2571 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2572 int BytesCalleePops =
2573 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2574
Gabor Greif1c80d112008-08-28 21:40:38 +00002575 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002576 Ops.push_back(InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002577
2578 // Emit tail call.
2579 if (isTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002580 assert(InFlag.getNode() &&
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002581 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002582 Chain = DAG.getNode(PPCISD::TAILCALL, dl,
Dan Gohman705e3f72008-09-13 01:54:27 +00002583 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greif1c80d112008-08-28 21:40:38 +00002584 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002585 }
2586
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002587 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002588 InFlag = Chain.getValue(1);
2589
Chris Lattnerfe5d4022008-10-11 22:08:30 +00002590 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2591 DAG.getIntPtrConstant(BytesCalleePops, true),
Bill Wendling22f8deb2007-11-13 00:44:25 +00002592 InFlag);
Dan Gohman705e3f72008-09-13 01:54:27 +00002593 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling22f8deb2007-11-13 00:44:25 +00002594 InFlag = Chain.getValue(1);
2595
Dan Gohman8181bd12008-07-27 21:46:04 +00002596 SmallVector<SDValue, 16> ResultVals;
Dan Gohman9f153572008-03-19 21:39:28 +00002597 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002598 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2599 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00002600 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002601
Dan Gohman9f153572008-03-19 21:39:28 +00002602 // Copy all of the result registers out of their specified physreg.
2603 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2604 CCValAssign &VA = RVLocs[i];
Duncan Sands92c43912008-06-06 12:08:01 +00002605 MVT VT = VA.getValVT();
Dan Gohman9f153572008-03-19 21:39:28 +00002606 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002607 Chain = DAG.getCopyFromReg(Chain, dl,
2608 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman9f153572008-03-19 21:39:28 +00002609 ResultVals.push_back(Chain.getValue(0));
2610 InFlag = Chain.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002611 }
Dan Gohman9f153572008-03-19 21:39:28 +00002612
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002613 // If the function returns void, just return the chain.
Dan Gohman9f153572008-03-19 21:39:28 +00002614 if (RVLocs.empty())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002615 return Chain;
2616
2617 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman9f153572008-03-19 21:39:28 +00002618 ResultVals.push_back(Chain);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002619 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +00002620 &ResultVals[0], ResultVals.size());
Gabor Greif46bf5472008-08-26 22:36:50 +00002621 return Res.getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002622}
2623
Dan Gohman8181bd12008-07-27 21:46:04 +00002624SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen8be83a72008-03-04 23:17:14 +00002625 TargetMachine &TM) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002626 SmallVector<CCValAssign, 16> RVLocs;
2627 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
2628 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002629 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002630 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00002631 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002632
2633 // If this is the first return lowered for this function, add the regs to the
2634 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00002635 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002636 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00002637 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002638 }
2639
Dan Gohman8181bd12008-07-27 21:46:04 +00002640 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002641
2642 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2643 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002644 SDValue TailCall = Chain;
2645 SDValue TargetAddress = TailCall.getOperand(1);
2646 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002647
2648 assert(((TargetAddress.getOpcode() == ISD::Register &&
2649 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendlingfef06052008-09-16 21:48:12 +00002650 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002651 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2652 isa<ConstantSDNode>(TargetAddress)) &&
2653 "Expecting an global address, external symbol, absolute value or register");
2654
2655 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2656 "Expecting a const value");
2657
Dan Gohman8181bd12008-07-27 21:46:04 +00002658 SmallVector<SDValue,8> Operands;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002659 Operands.push_back(Chain.getOperand(0));
2660 Operands.push_back(TargetAddress);
2661 Operands.push_back(StackAdjustment);
2662 // Copy registers used by the call. Last operand is a flag so it is not
2663 // copied.
2664 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2665 Operands.push_back(Chain.getOperand(i));
2666 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002667 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002668 Operands.size());
2669 }
2670
Dan Gohman8181bd12008-07-27 21:46:04 +00002671 SDValue Flag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002672
2673 // Copy the result values into the output registers.
2674 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2675 CCValAssign &VA = RVLocs[i];
2676 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002677 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2678 Op.getOperand(i*2+1), Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002679 Flag = Chain.getValue(1);
2680 }
2681
Gabor Greif1c80d112008-08-28 21:40:38 +00002682 if (Flag.getNode())
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002683 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002684 else
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002685 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002686}
2687
Dan Gohman8181bd12008-07-27 21:46:04 +00002688SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002689 const PPCSubtarget &Subtarget) {
2690 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesenea996922009-02-04 20:06:27 +00002691 DebugLoc dl = Op.getNode()->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002692
2693 // Get the corect type for pointers.
Duncan Sands92c43912008-06-06 12:08:01 +00002694 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002695
2696 // Construct the stack pointer operand.
2697 bool IsPPC64 = Subtarget.isPPC64();
2698 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman8181bd12008-07-27 21:46:04 +00002699 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002700
2701 // Get the operands for the STACKRESTORE.
Dan Gohman8181bd12008-07-27 21:46:04 +00002702 SDValue Chain = Op.getOperand(0);
2703 SDValue SaveSP = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002704
2705 // Load the old link SP.
Dale Johannesenea996922009-02-04 20:06:27 +00002706 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002707
2708 // Restore the stack pointer.
Dale Johannesenea996922009-02-04 20:06:27 +00002709 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002710
2711 // Store the old link SP.
Dale Johannesenea996922009-02-04 20:06:27 +00002712 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002713}
2714
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002715
2716
Dan Gohman8181bd12008-07-27 21:46:04 +00002717SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002718PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002719 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002720 bool IsPPC64 = PPCSubTarget.isPPC64();
2721 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands92c43912008-06-06 12:08:01 +00002722 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002723
2724 // Get current frame pointer save index. The users of this index will be
2725 // primarily DYNALLOC instructions.
2726 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2727 int RASI = FI->getReturnAddrSaveIndex();
2728
2729 // If the frame pointer save index hasn't been defined yet.
2730 if (!RASI) {
2731 // Find out what the fix offset of the frame pointer save area.
2732 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2733 // Allocate the frame index for frame pointer save area.
2734 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2735 // Save the result.
2736 FI->setReturnAddrSaveIndex(RASI);
2737 }
2738 return DAG.getFrameIndex(RASI, PtrVT);
2739}
2740
Dan Gohman8181bd12008-07-27 21:46:04 +00002741SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002742PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2743 MachineFunction &MF = DAG.getMachineFunction();
2744 bool IsPPC64 = PPCSubTarget.isPPC64();
2745 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands92c43912008-06-06 12:08:01 +00002746 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002747
2748 // Get current frame pointer save index. The users of this index will be
2749 // primarily DYNALLOC instructions.
2750 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2751 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002752
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002753 // If the frame pointer save index hasn't been defined yet.
2754 if (!FPSI) {
2755 // Find out what the fix offset of the frame pointer save area.
2756 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2757
2758 // Allocate the frame index for frame pointer save area.
2759 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
2760 // Save the result.
2761 FI->setFramePointerSaveIndex(FPSI);
2762 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002763 return DAG.getFrameIndex(FPSI, PtrVT);
2764}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002765
Dan Gohman8181bd12008-07-27 21:46:04 +00002766SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002767 SelectionDAG &DAG,
2768 const PPCSubtarget &Subtarget) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002769 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00002770 SDValue Chain = Op.getOperand(0);
2771 SDValue Size = Op.getOperand(1);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002772 DebugLoc dl = Op.getDebugLoc();
2773
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002774 // Get the corect type for pointers.
Duncan Sands92c43912008-06-06 12:08:01 +00002775 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002776 // Negate the size.
Dale Johannesen175fdef2009-02-06 21:50:26 +00002777 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002778 DAG.getConstant(0, PtrVT), Size);
2779 // Construct a node for the frame pointer save index.
Dan Gohman8181bd12008-07-27 21:46:04 +00002780 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002781 // Build a DYNALLOC node.
Dan Gohman8181bd12008-07-27 21:46:04 +00002782 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002783 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002784 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002785}
2786
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002787/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2788/// possible.
Dan Gohman8181bd12008-07-27 21:46:04 +00002789SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002790 // Not FP? Not a fsel.
Duncan Sands92c43912008-06-06 12:08:01 +00002791 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2792 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman8181bd12008-07-27 21:46:04 +00002793 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002794
2795 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2796
2797 // Cannot handle SETEQ/SETNE.
Dan Gohman8181bd12008-07-27 21:46:04 +00002798 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002799
Duncan Sands92c43912008-06-06 12:08:01 +00002800 MVT ResVT = Op.getValueType();
2801 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002802 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2803 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002804 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002805
2806 // If the RHS of the comparison is a 0.0, we don't need to do the
2807 // subtraction at all.
2808 if (isFloatingPointZero(RHS))
2809 switch (CC) {
2810 default: break; // SETUO etc aren't handled by fsel.
2811 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002812 case ISD::SETLT:
2813 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002814 case ISD::SETOGE:
2815 case ISD::SETGE:
2816 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002817 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2818 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002819 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002820 case ISD::SETGT:
2821 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002822 case ISD::SETOLE:
2823 case ISD::SETLE:
2824 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002825 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2826 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
2827 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002828 }
2829
Dan Gohman8181bd12008-07-27 21:46:04 +00002830 SDValue Cmp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002831 switch (CC) {
2832 default: break; // SETUO etc aren't handled by fsel.
2833 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002834 case ISD::SETLT:
Dale Johannesen175fdef2009-02-06 21:50:26 +00002835 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002836 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002837 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2838 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002839 case ISD::SETOGE:
2840 case ISD::SETGE:
Dale Johannesen175fdef2009-02-06 21:50:26 +00002841 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002842 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002843 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2844 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002845 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002846 case ISD::SETGT:
Dale Johannesen175fdef2009-02-06 21:50:26 +00002847 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002848 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002849 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2850 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002851 case ISD::SETOLE:
2852 case ISD::SETLE:
Dale Johannesen175fdef2009-02-06 21:50:26 +00002853 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002854 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesen175fdef2009-02-06 21:50:26 +00002855 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2856 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002857 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002858 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002859}
2860
Chris Lattner28771092007-11-28 18:44:47 +00002861// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen8a423f72009-02-05 22:07:54 +00002862SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2863 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002864 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman8181bd12008-07-27 21:46:04 +00002865 SDValue Src = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002866 if (Src.getValueType() == MVT::f32)
Dale Johannesenea996922009-02-04 20:06:27 +00002867 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands62353c62008-07-19 16:26:02 +00002868
Dan Gohman8181bd12008-07-27 21:46:04 +00002869 SDValue Tmp;
Duncan Sands92c43912008-06-06 12:08:01 +00002870 switch (Op.getValueType().getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002871 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2872 case MVT::i32:
Dale Johannesenea996922009-02-04 20:06:27 +00002873 Tmp = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002874 break;
2875 case MVT::i64:
Dale Johannesenea996922009-02-04 20:06:27 +00002876 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002877 break;
2878 }
Duncan Sands62353c62008-07-19 16:26:02 +00002879
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002880 // Convert the FP value to an int value through memory.
Dan Gohman8181bd12008-07-27 21:46:04 +00002881 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sands62353c62008-07-19 16:26:02 +00002882
Chris Lattnera216bee2007-10-15 20:14:52 +00002883 // Emit a store to the stack slot.
Dale Johannesenea996922009-02-04 20:06:27 +00002884 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattnera216bee2007-10-15 20:14:52 +00002885
2886 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2887 // add in a bias.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888 if (Op.getValueType() == MVT::i32)
Dale Johannesenea996922009-02-04 20:06:27 +00002889 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattnera216bee2007-10-15 20:14:52 +00002890 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesenea996922009-02-04 20:06:27 +00002891 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002892}
2893
Dan Gohman8181bd12008-07-27 21:46:04 +00002894SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenea996922009-02-04 20:06:27 +00002895 DebugLoc dl = Op.getNode()->getDebugLoc();
Dan Gohman8b232ff2008-03-11 01:59:03 +00002896 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2897 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman8181bd12008-07-27 21:46:04 +00002898 return SDValue();
Dan Gohman8b232ff2008-03-11 01:59:03 +00002899
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002900 if (Op.getOperand(0).getValueType() == MVT::i64) {
Dale Johannesenea996922009-02-04 20:06:27 +00002901 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
2902 MVT::f64, Op.getOperand(0));
2903 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002904 if (Op.getValueType() == MVT::f32)
Dale Johannesenea996922009-02-04 20:06:27 +00002905 FP = DAG.getNode(ISD::FP_ROUND, dl,
2906 MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002907 return FP;
2908 }
2909
2910 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2911 "Unhandled SINT_TO_FP type in custom expander!");
2912 // Since we only generate this in 64-bit mode, we can take advantage of
2913 // 64-bit registers. In particular, sign extend the input value into the
2914 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2915 // then lfd it and fcfid it.
2916 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2917 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands92c43912008-06-06 12:08:01 +00002918 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00002919 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002920
Dale Johannesenea996922009-02-04 20:06:27 +00002921 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002922 Op.getOperand(0));
2923
2924 // STD the extended value into the stack slot.
Dan Gohman1fc34bc2008-07-11 22:44:52 +00002925 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2926 MachineMemOperand::MOStore, 0, 8, 8);
Dale Johannesenea996922009-02-04 20:06:27 +00002927 SDValue Store = DAG.getNode(PPCISD::STD_32, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002928 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman12a9c082008-02-06 22:27:42 +00002929 DAG.getMemOperand(MO));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002930 // Load the value as a double.
Dale Johannesenea996922009-02-04 20:06:27 +00002931 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002932
2933 // FCFID it and return it.
Dale Johannesenea996922009-02-04 20:06:27 +00002934 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002935 if (Op.getValueType() == MVT::f32)
Dale Johannesenea996922009-02-04 20:06:27 +00002936 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002937 return FP;
2938}
2939
Dan Gohman8181bd12008-07-27 21:46:04 +00002940SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenea996922009-02-04 20:06:27 +00002941 DebugLoc dl = Op.getNode()->getDebugLoc();
Dale Johannesen436e3802008-01-18 19:55:37 +00002942 /*
2943 The rounding mode is in bits 30:31 of FPSR, and has the following
2944 settings:
2945 00 Round to nearest
2946 01 Round to 0
2947 10 Round to +inf
2948 11 Round to -inf
2949
2950 FLT_ROUNDS, on the other hand, expects the following:
2951 -1 Undefined
2952 0 Round to 0
2953 1 Round to nearest
2954 2 Round to +inf
2955 3 Round to -inf
2956
2957 To perform the conversion, we do:
2958 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2959 */
2960
2961 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00002962 MVT VT = Op.getValueType();
2963 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2964 std::vector<MVT> NodeTys;
Dan Gohman8181bd12008-07-27 21:46:04 +00002965 SDValue MFFSreg, InFlag;
Dale Johannesen436e3802008-01-18 19:55:37 +00002966
2967 // Save FP Control Word to register
2968 NodeTys.push_back(MVT::f64); // return register
2969 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesenea996922009-02-04 20:06:27 +00002970 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00002971
2972 // Save FP register to stack slot
2973 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00002974 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesenea996922009-02-04 20:06:27 +00002975 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen436e3802008-01-18 19:55:37 +00002976 StackSlot, NULL, 0);
2977
2978 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00002979 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesenea996922009-02-04 20:06:27 +00002980 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
2981 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00002982
2983 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00002984 SDValue CWD1 =
Dale Johannesenea996922009-02-04 20:06:27 +00002985 DAG.getNode(ISD::AND, dl, MVT::i32,
Dale Johannesen436e3802008-01-18 19:55:37 +00002986 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman8181bd12008-07-27 21:46:04 +00002987 SDValue CWD2 =
Dale Johannesenea996922009-02-04 20:06:27 +00002988 DAG.getNode(ISD::SRL, dl, MVT::i32,
2989 DAG.getNode(ISD::AND, dl, MVT::i32,
2990 DAG.getNode(ISD::XOR, dl, MVT::i32,
Dale Johannesen436e3802008-01-18 19:55:37 +00002991 CWD, DAG.getConstant(3, MVT::i32)),
2992 DAG.getConstant(3, MVT::i32)),
Duncan Sandsbf54b432008-10-30 19:28:32 +00002993 DAG.getConstant(1, MVT::i32));
Dale Johannesen436e3802008-01-18 19:55:37 +00002994
Dan Gohman8181bd12008-07-27 21:46:04 +00002995 SDValue RetVal =
Dale Johannesenea996922009-02-04 20:06:27 +00002996 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen436e3802008-01-18 19:55:37 +00002997
Duncan Sands92c43912008-06-06 12:08:01 +00002998 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenea996922009-02-04 20:06:27 +00002999 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen436e3802008-01-18 19:55:37 +00003000}
3001
Dan Gohman8181bd12008-07-27 21:46:04 +00003002SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003003 MVT VT = Op.getValueType();
3004 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003005 DebugLoc dl = Op.getDebugLoc();
Dan Gohman71619ec2008-03-07 20:36:53 +00003006 assert(Op.getNumOperands() == 3 &&
3007 VT == Op.getOperand(1).getValueType() &&
3008 "Unexpected SHL!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003009
3010 // Expand into a bunch of logical ops. Note that these ops
3011 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00003012 SDValue Lo = Op.getOperand(0);
3013 SDValue Hi = Op.getOperand(1);
3014 SDValue Amt = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003015 MVT AmtVT = Amt.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003016
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003017 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003018 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003019 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3020 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3021 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3022 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003023 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003024 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3025 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3026 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003027 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003028 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003029}
3030
Dan Gohman8181bd12008-07-27 21:46:04 +00003031SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003032 MVT VT = Op.getValueType();
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003033 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00003034 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003035 assert(Op.getNumOperands() == 3 &&
3036 VT == Op.getOperand(1).getValueType() &&
3037 "Unexpected SRL!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003038
Dan Gohman71619ec2008-03-07 20:36:53 +00003039 // Expand into a bunch of logical ops. Note that these ops
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003040 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00003041 SDValue Lo = Op.getOperand(0);
3042 SDValue Hi = Op.getOperand(1);
3043 SDValue Amt = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003044 MVT AmtVT = Amt.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003045
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003046 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003047 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003048 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3049 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3050 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3051 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003052 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003053 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3054 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3055 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003056 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003057 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003058}
3059
Dan Gohman8181bd12008-07-27 21:46:04 +00003060SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen85fc0932009-02-04 01:48:28 +00003061 DebugLoc dl = Op.getNode()->getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00003062 MVT VT = Op.getValueType();
3063 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003064 assert(Op.getNumOperands() == 3 &&
3065 VT == Op.getOperand(1).getValueType() &&
3066 "Unexpected SRA!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003067
Dan Gohman71619ec2008-03-07 20:36:53 +00003068 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman8181bd12008-07-27 21:46:04 +00003069 SDValue Lo = Op.getOperand(0);
3070 SDValue Hi = Op.getOperand(1);
3071 SDValue Amt = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003072 MVT AmtVT = Amt.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003073
Dale Johannesen85fc0932009-02-04 01:48:28 +00003074 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003075 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen85fc0932009-02-04 01:48:28 +00003076 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3077 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3078 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3079 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003080 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen85fc0932009-02-04 01:48:28 +00003081 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3082 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3083 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sandsbf54b432008-10-30 19:28:32 +00003084 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman8181bd12008-07-27 21:46:04 +00003085 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003086 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003087}
3088
3089//===----------------------------------------------------------------------===//
3090// Vector related lowering.
3091//
3092
3093// If this is a vector of constants or undefs, get the bits. A bit in
3094// UndefBits is set if the corresponding element of the vector is an
3095// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3096// zero. Return true if this is not an array of constants, false if it is.
3097//
3098static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3099 uint64_t UndefBits[2]) {
3100 // Start with zero'd results.
3101 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3102
Duncan Sands92c43912008-06-06 12:08:01 +00003103 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003104 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003105 SDValue OpVal = BV->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003106
3107 unsigned PartNo = i >= e/2; // In the upper 128 bits?
3108 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
3109
3110 uint64_t EltBits = 0;
3111 if (OpVal.getOpcode() == ISD::UNDEF) {
3112 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3113 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3114 continue;
3115 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003116 EltBits = CN->getZExtValue() & (~0U >> (32-EltBitSize));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003117 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3118 assert(CN->getValueType(0) == MVT::f32 &&
3119 "Only one legal FP vector type!");
Dale Johannesendf8a8312007-08-31 04:03:46 +00003120 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003121 } else {
3122 // Nonconstant element.
3123 return true;
3124 }
3125
3126 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3127 }
3128
3129 //printf("%llx %llx %llx %llx\n",
3130 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3131 return false;
3132}
3133
3134// If this is a splat (repetition) of a value across the whole vector, return
3135// the smallest size that splats it. For example, "0x01010101010101..." is a
3136// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3137// SplatSize = 1 byte.
3138static bool isConstantSplat(const uint64_t Bits128[2],
3139 const uint64_t Undef128[2],
3140 unsigned &SplatBits, unsigned &SplatUndef,
3141 unsigned &SplatSize) {
3142
3143 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3144 // the same as the lower 64-bits, ignoring undefs.
3145 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3146 return false; // Can't be a splat if two pieces don't match.
3147
3148 uint64_t Bits64 = Bits128[0] | Bits128[1];
3149 uint64_t Undef64 = Undef128[0] & Undef128[1];
3150
3151 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3152 // undefs.
3153 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3154 return false; // Can't be a splat if two pieces don't match.
3155
3156 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3157 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3158
3159 // If the top 16-bits are different than the lower 16-bits, ignoring
3160 // undefs, we have an i32 splat.
3161 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3162 SplatBits = Bits32;
3163 SplatUndef = Undef32;
3164 SplatSize = 4;
3165 return true;
3166 }
3167
3168 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3169 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3170
3171 // If the top 8-bits are different than the lower 8-bits, ignoring
3172 // undefs, we have an i16 splat.
3173 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3174 SplatBits = Bits16;
3175 SplatUndef = Undef16;
3176 SplatSize = 2;
3177 return true;
3178 }
3179
3180 // Otherwise, we have an 8-bit splat.
3181 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3182 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3183 SplatSize = 1;
3184 return true;
3185}
3186
3187/// BuildSplatI - Build a canonical splati of Val with an element size of
3188/// SplatSize. Cast the result to VT.
Dan Gohman8181bd12008-07-27 21:46:04 +00003189static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Dale Johannesen913ba762009-02-06 01:31:28 +00003190 SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003191 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
3192
Duncan Sands92c43912008-06-06 12:08:01 +00003193 static const MVT VTys[] = { // canonical VT to use for each size.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003194 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3195 };
3196
Duncan Sands92c43912008-06-06 12:08:01 +00003197 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003198
3199 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3200 if (Val == -1)
3201 SplatSize = 1;
3202
Duncan Sands92c43912008-06-06 12:08:01 +00003203 MVT CanonicalVT = VTys[SplatSize-1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003204
3205 // Build a canonical splat for this value.
Dan Gohman8181bd12008-07-27 21:46:04 +00003206 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3207 SmallVector<SDValue, 8> Ops;
Duncan Sands92c43912008-06-06 12:08:01 +00003208 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Dale Johannesen913ba762009-02-06 01:31:28 +00003209 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003210 &Ops[0], Ops.size());
Dale Johannesen913ba762009-02-06 01:31:28 +00003211 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003212}
3213
3214/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
3215/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003216static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesen913ba762009-02-06 01:31:28 +00003217 SelectionDAG &DAG, DebugLoc dl,
3218 MVT DestVT = MVT::Other) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003219 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00003220 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003221 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3222}
3223
3224/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3225/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003226static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen913ba762009-02-06 01:31:28 +00003227 SDValue Op2, SelectionDAG &DAG,
3228 DebugLoc dl, MVT DestVT = MVT::Other) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003229 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00003230 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003231 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3232}
3233
3234
3235/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3236/// amount. The result has the specified value type.
Dan Gohman8181bd12008-07-27 21:46:04 +00003237static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Dale Johannesen913ba762009-02-06 01:31:28 +00003238 MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003239 // Force LHS/RHS to be the right type.
Dale Johannesen913ba762009-02-06 01:31:28 +00003240 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3241 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003242
Dan Gohman8181bd12008-07-27 21:46:04 +00003243 SDValue Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003244 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003245 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dale Johannesen913ba762009-02-06 01:31:28 +00003246 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v16i8, LHS, RHS,
3247 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, Ops,16));
3248 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003249}
3250
3251// If this is a case we can't handle, return null and let the default
3252// expansion code take care of it. If we CAN select this case, and if it
3253// selects to a single instruction, return Op. Otherwise, if we can codegen
3254// this case more efficiently than a constant pool load, lower it to the
3255// sequence of ops that should be used.
Dan Gohman8181bd12008-07-27 21:46:04 +00003256SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00003257 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003258 // If this is a vector of constants or undefs, get the bits. A bit in
3259 // UndefBits is set if the corresponding element of the vector is an
3260 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3261 // zero.
3262 uint64_t VectorBits[2];
3263 uint64_t UndefBits[2];
Dale Johannesen913ba762009-02-06 01:31:28 +00003264 DebugLoc dl = Op.getDebugLoc();
Gabor Greif1c80d112008-08-28 21:40:38 +00003265 if (GetConstantBuildVectorBits(Op.getNode(), VectorBits, UndefBits))
Dan Gohman8181bd12008-07-27 21:46:04 +00003266 return SDValue(); // Not a constant vector.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003267
3268 // If this is a splat (repetition) of a value across the whole vector, return
3269 // the smallest size that splats it. For example, "0x01010101010101..." is a
3270 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3271 // SplatSize = 1 byte.
3272 unsigned SplatBits, SplatUndef, SplatSize;
3273 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3274 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3275
3276 // First, handle single instruction cases.
3277
3278 // All zeros?
3279 if (SplatBits == 0) {
3280 // Canonicalize all zero vectors to be v4i32.
3281 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003282 SDValue Z = DAG.getConstant(0, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00003283 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
3284 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003285 }
3286 return Op;
3287 }
3288
3289 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3290 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
3291 if (SextVal >= -16 && SextVal <= 15)
Dale Johannesen913ba762009-02-06 01:31:28 +00003292 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003293
3294
3295 // Two instruction sequences.
3296
3297 // If this value is in the range [-32,30] and is even, use:
3298 // tmp = VSPLTI[bhw], result = add tmp, tmp
3299 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003300 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
3301 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3302 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003303 }
3304
3305 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3306 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3307 // for fneg/fabs.
3308 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3309 // Make -1 and vspltisw -1:
Dale Johannesen913ba762009-02-06 01:31:28 +00003310 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003311
3312 // Make the VSLW intrinsic, computing 0x8000_0000.
Dan Gohman8181bd12008-07-27 21:46:04 +00003313 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
Dale Johannesen913ba762009-02-06 01:31:28 +00003314 OnesV, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003315
3316 // xor by OnesV to invert it.
Dale Johannesen913ba762009-02-06 01:31:28 +00003317 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
3318 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003319 }
3320
3321 // Check to see if this is a wide variety of vsplti*, binop self cases.
3322 unsigned SplatBitSize = SplatSize*8;
3323 static const signed char SplatCsts[] = {
3324 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3325 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3326 };
3327
Owen Anderson1636de92007-09-07 04:06:50 +00003328 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003329 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3330 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3331 int i = SplatCsts[idx];
3332
3333 // Figure out what shift amount will be used by altivec if shifted by i in
3334 // this splat size.
3335 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3336
3337 // vsplti + shl self.
3338 if (SextVal == (i << (int)TypeShiftAmt)) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003339 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003340 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3341 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3342 Intrinsic::ppc_altivec_vslw
3343 };
Dale Johannesen913ba762009-02-06 01:31:28 +00003344 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3345 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003346 }
3347
3348 // vsplti + srl self.
3349 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003350 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003351 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3352 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3353 Intrinsic::ppc_altivec_vsrw
3354 };
Dale Johannesen913ba762009-02-06 01:31:28 +00003355 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3356 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003357 }
3358
3359 // vsplti + sra self.
3360 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003361 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003362 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3363 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3364 Intrinsic::ppc_altivec_vsraw
3365 };
Dale Johannesen913ba762009-02-06 01:31:28 +00003366 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3367 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003368 }
3369
3370 // vsplti + rol self.
3371 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3372 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003373 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003374 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3375 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3376 Intrinsic::ppc_altivec_vrlw
3377 };
Dale Johannesen913ba762009-02-06 01:31:28 +00003378 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3379 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003380 }
3381
3382 // t = vsplti c, result = vsldoi t, t, 1
3383 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003384 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3385 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003386 }
3387 // t = vsplti c, result = vsldoi t, t, 2
3388 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003389 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3390 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003391 }
3392 // t = vsplti c, result = vsldoi t, t, 3
3393 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003394 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3395 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003396 }
3397 }
3398
3399 // Three instruction sequences.
3400
3401 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3402 if (SextVal >= 0 && SextVal <= 31) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003403 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3404 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3405 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3406 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003407 }
3408 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3409 if (SextVal >= -31 && SextVal <= 0) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003410 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3411 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3412 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3413 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003414 }
3415 }
3416
Dan Gohman8181bd12008-07-27 21:46:04 +00003417 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003418}
3419
3420/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3421/// the specified operations to build the shuffle.
Dan Gohman8181bd12008-07-27 21:46:04 +00003422static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Dale Johannesen913ba762009-02-06 01:31:28 +00003423 SDValue RHS, SelectionDAG &DAG,
3424 DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003425 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling2c394b62008-09-17 00:30:57 +00003426 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003427 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3428
3429 enum {
3430 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3431 OP_VMRGHW,
3432 OP_VMRGLW,
3433 OP_VSPLTISW0,
3434 OP_VSPLTISW1,
3435 OP_VSPLTISW2,
3436 OP_VSPLTISW3,
3437 OP_VSLDOI4,
3438 OP_VSLDOI8,
3439 OP_VSLDOI12
3440 };
3441
3442 if (OpNum == OP_COPY) {
3443 if (LHSID == (1*9+2)*9+3) return LHS;
3444 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3445 return RHS;
3446 }
3447
Dan Gohman8181bd12008-07-27 21:46:04 +00003448 SDValue OpLHS, OpRHS;
Dale Johannesen913ba762009-02-06 01:31:28 +00003449 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3450 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003451
3452 unsigned ShufIdxs[16];
3453 switch (OpNum) {
3454 default: assert(0 && "Unknown i32 permute!");
3455 case OP_VMRGHW:
3456 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3457 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3458 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3459 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3460 break;
3461 case OP_VMRGLW:
3462 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3463 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3464 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3465 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3466 break;
3467 case OP_VSPLTISW0:
3468 for (unsigned i = 0; i != 16; ++i)
3469 ShufIdxs[i] = (i&3)+0;
3470 break;
3471 case OP_VSPLTISW1:
3472 for (unsigned i = 0; i != 16; ++i)
3473 ShufIdxs[i] = (i&3)+4;
3474 break;
3475 case OP_VSPLTISW2:
3476 for (unsigned i = 0; i != 16; ++i)
3477 ShufIdxs[i] = (i&3)+8;
3478 break;
3479 case OP_VSPLTISW3:
3480 for (unsigned i = 0; i != 16; ++i)
3481 ShufIdxs[i] = (i&3)+12;
3482 break;
3483 case OP_VSLDOI4:
Dale Johannesen913ba762009-02-06 01:31:28 +00003484 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003485 case OP_VSLDOI8:
Dale Johannesen913ba762009-02-06 01:31:28 +00003486 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003487 case OP_VSLDOI12:
Dale Johannesen913ba762009-02-06 01:31:28 +00003488 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003489 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003490 SDValue Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003491 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003492 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003493
Dale Johannesen913ba762009-02-06 01:31:28 +00003494 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, OpLHS.getValueType(),
3495 OpLHS, OpRHS,
3496 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, Ops, 16));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003497}
3498
3499/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3500/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3501/// return the code it can be lowered into. Worst case, it can always be
3502/// lowered into a vperm.
Dan Gohman8181bd12008-07-27 21:46:04 +00003503SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00003504 SelectionDAG &DAG) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003505 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003506 SDValue V1 = Op.getOperand(0);
3507 SDValue V2 = Op.getOperand(1);
3508 SDValue PermMask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003509
3510 // Cases that are handled by instructions that take permute immediates
3511 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3512 // selected by the instruction selector.
3513 if (V2.getOpcode() == ISD::UNDEF) {
Gabor Greif1c80d112008-08-28 21:40:38 +00003514 if (PPC::isSplatShuffleMask(PermMask.getNode(), 1) ||
3515 PPC::isSplatShuffleMask(PermMask.getNode(), 2) ||
3516 PPC::isSplatShuffleMask(PermMask.getNode(), 4) ||
3517 PPC::isVPKUWUMShuffleMask(PermMask.getNode(), true) ||
3518 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), true) ||
3519 PPC::isVSLDOIShuffleMask(PermMask.getNode(), true) != -1 ||
3520 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, true) ||
3521 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, true) ||
3522 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, true) ||
3523 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, true) ||
3524 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, true) ||
3525 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, true)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003526 return Op;
3527 }
3528 }
3529
3530 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3531 // and produce a fixed permutation. If any of these match, do not lower to
3532 // VPERM.
Gabor Greif1c80d112008-08-28 21:40:38 +00003533 if (PPC::isVPKUWUMShuffleMask(PermMask.getNode(), false) ||
3534 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), false) ||
3535 PPC::isVSLDOIShuffleMask(PermMask.getNode(), false) != -1 ||
3536 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, false) ||
3537 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, false) ||
3538 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, false) ||
3539 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, false) ||
3540 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, false) ||
3541 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, false))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003542 return Op;
3543
3544 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3545 // perfect shuffle table to emit an optimal matching sequence.
3546 unsigned PFIndexes[4];
3547 bool isFourElementShuffle = true;
3548 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3549 unsigned EltNo = 8; // Start out undef.
3550 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3551 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3552 continue; // Undef, ignore it.
3553
3554 unsigned ByteSource =
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003555 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003556 if ((ByteSource & 3) != j) {
3557 isFourElementShuffle = false;
3558 break;
3559 }
3560
3561 if (EltNo == 8) {
3562 EltNo = ByteSource/4;
3563 } else if (EltNo != ByteSource/4) {
3564 isFourElementShuffle = false;
3565 break;
3566 }
3567 }
3568 PFIndexes[i] = EltNo;
3569 }
3570
3571 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3572 // perfect shuffle vector to determine if it is cost effective to do this as
3573 // discrete instructions, or whether we should use a vperm.
3574 if (isFourElementShuffle) {
3575 // Compute the index in the perfect shuffle table.
3576 unsigned PFTableIndex =
3577 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3578
3579 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3580 unsigned Cost = (PFEntry >> 30);
3581
3582 // Determining when to avoid vperm is tricky. Many things affect the cost
3583 // of vperm, particularly how many times the perm mask needs to be computed.
3584 // For example, if the perm mask can be hoisted out of a loop or is already
3585 // used (perhaps because there are multiple permutes with the same shuffle
3586 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3587 // the loop requires an extra register.
3588 //
3589 // As a compromise, we only emit discrete instructions if the shuffle can be
3590 // generated in 3 or fewer operations. When we have loop information
3591 // available, if this block is within a loop, we should avoid using vperm
3592 // for 3-operation perms and use a constant pool load instead.
3593 if (Cost < 3)
Dale Johannesen913ba762009-02-06 01:31:28 +00003594 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003595 }
3596
3597 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3598 // vector that will get spilled to the constant pool.
3599 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3600
3601 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3602 // that it is in input element units, not in bytes. Convert now.
Duncan Sands92c43912008-06-06 12:08:01 +00003603 MVT EltVT = V1.getValueType().getVectorElementType();
3604 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003605
Dan Gohman8181bd12008-07-27 21:46:04 +00003606 SmallVector<SDValue, 16> ResultMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003607 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
3608 unsigned SrcElt;
3609 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3610 SrcElt = 0;
3611 else
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003612 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003613
3614 for (unsigned j = 0; j != BytesPerElement; ++j)
3615 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3616 MVT::i8));
3617 }
3618
Dale Johannesen913ba762009-02-06 01:31:28 +00003619 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003620 &ResultMask[0], ResultMask.size());
Dale Johannesen913ba762009-02-06 01:31:28 +00003621 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003622}
3623
3624/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3625/// altivec comparison. If it is, return true and fill in Opc/isDot with
3626/// information about the intrinsic.
Dan Gohman8181bd12008-07-27 21:46:04 +00003627static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003628 bool &isDot) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003629 unsigned IntrinsicID =
3630 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003631 CompareOpc = -1;
3632 isDot = false;
3633 switch (IntrinsicID) {
3634 default: return false;
3635 // Comparison predicates.
3636 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3637 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3638 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3639 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3640 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3641 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3642 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3643 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3644 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3645 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3646 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3647 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3648 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3649
3650 // Normal Comparisons.
3651 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3652 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3653 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3654 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3655 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3656 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3657 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3658 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3659 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3660 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3661 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3662 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3663 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3664 }
3665 return true;
3666}
3667
3668/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3669/// lower, do it, otherwise return null.
Dan Gohman8181bd12008-07-27 21:46:04 +00003670SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00003671 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003672 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3673 // opcode number of the comparison.
Dale Johannesen8a423f72009-02-05 22:07:54 +00003674 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003675 int CompareOpc;
3676 bool isDot;
3677 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman8181bd12008-07-27 21:46:04 +00003678 return SDValue(); // Don't custom lower most intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003679
3680 // If this is a non-dot comparison, make the VCMP node and we are done.
3681 if (!isDot) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00003682 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003683 Op.getOperand(1), Op.getOperand(2),
3684 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen8a423f72009-02-05 22:07:54 +00003685 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003686 }
3687
3688 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman8181bd12008-07-27 21:46:04 +00003689 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003690 Op.getOperand(2), // LHS
3691 Op.getOperand(3), // RHS
3692 DAG.getConstant(CompareOpc, MVT::i32)
3693 };
Duncan Sands92c43912008-06-06 12:08:01 +00003694 std::vector<MVT> VTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003695 VTs.push_back(Op.getOperand(2).getValueType());
3696 VTs.push_back(MVT::Flag);
Dale Johannesen8a423f72009-02-05 22:07:54 +00003697 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003698
3699 // Now that we have the comparison, emit a copy from the CR to a GPR.
3700 // This is flagged to the above dot comparison.
Dale Johannesen8a423f72009-02-05 22:07:54 +00003701 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003702 DAG.getRegister(PPC::CR6, MVT::i32),
3703 CompNode.getValue(1));
3704
3705 // Unpack the result based on how the target uses it.
3706 unsigned BitNo; // Bit # of CR6.
3707 bool InvertBit; // Invert result?
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003708 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003709 default: // Can't happen, don't crash on invalid number though.
3710 case 0: // Return the value of the EQ bit of CR6.
3711 BitNo = 0; InvertBit = false;
3712 break;
3713 case 1: // Return the inverted value of the EQ bit of CR6.
3714 BitNo = 0; InvertBit = true;
3715 break;
3716 case 2: // Return the value of the LT bit of CR6.
3717 BitNo = 2; InvertBit = false;
3718 break;
3719 case 3: // Return the inverted value of the LT bit of CR6.
3720 BitNo = 2; InvertBit = true;
3721 break;
3722 }
3723
3724 // Shift the bit into the low position.
Dale Johannesen8a423f72009-02-05 22:07:54 +00003725 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003726 DAG.getConstant(8-(3-BitNo), MVT::i32));
3727 // Isolate the bit.
Dale Johannesen8a423f72009-02-05 22:07:54 +00003728 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003729 DAG.getConstant(1, MVT::i32));
3730
3731 // If we are supposed to, toggle the bit.
3732 if (InvertBit)
Dale Johannesen8a423f72009-02-05 22:07:54 +00003733 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003734 DAG.getConstant(1, MVT::i32));
3735 return Flags;
3736}
3737
Dan Gohman8181bd12008-07-27 21:46:04 +00003738SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00003739 SelectionDAG &DAG) {
Dale Johannesenea996922009-02-04 20:06:27 +00003740 DebugLoc dl = Op.getNode()->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003741 // Create a stack slot that is 16-byte aligned.
3742 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3743 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00003744 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00003745 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003746
3747 // Store the input value into Value#0 of the stack slot.
Dale Johannesenea996922009-02-04 20:06:27 +00003748 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003749 Op.getOperand(0), FIdx, NULL, 0);
3750 // Load it out.
Dale Johannesenea996922009-02-04 20:06:27 +00003751 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003752}
3753
Dan Gohman8181bd12008-07-27 21:46:04 +00003754SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen913ba762009-02-06 01:31:28 +00003755 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003756 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003757 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003758
Dale Johannesen913ba762009-02-06 01:31:28 +00003759 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
3760 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003761
Dan Gohman8181bd12008-07-27 21:46:04 +00003762 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen913ba762009-02-06 01:31:28 +00003763 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003764
3765 // Shrinkify inputs to v8i16.
Dale Johannesen913ba762009-02-06 01:31:28 +00003766 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
3767 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
3768 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003769
3770 // Low parts multiplied together, generating 32-bit results (we ignore the
3771 // top parts).
Dan Gohman8181bd12008-07-27 21:46:04 +00003772 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Dale Johannesen913ba762009-02-06 01:31:28 +00003773 LHS, RHS, DAG, dl, MVT::v4i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003774
Dan Gohman8181bd12008-07-27 21:46:04 +00003775 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Dale Johannesen913ba762009-02-06 01:31:28 +00003776 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003777 // Shift the high parts up 16 bits.
Dale Johannesen913ba762009-02-06 01:31:28 +00003778 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
3779 Neg16, DAG, dl);
3780 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003781 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003782 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003783
Dale Johannesen913ba762009-02-06 01:31:28 +00003784 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003785
3786 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen913ba762009-02-06 01:31:28 +00003787 LHS, RHS, Zero, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003788 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003789 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003790
3791 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00003792 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Dale Johannesen913ba762009-02-06 01:31:28 +00003793 LHS, RHS, DAG, dl, MVT::v8i16);
3794 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003795
3796 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00003797 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Dale Johannesen913ba762009-02-06 01:31:28 +00003798 LHS, RHS, DAG, dl, MVT::v8i16);
3799 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003800
3801 // Merge the results together.
Dan Gohman8181bd12008-07-27 21:46:04 +00003802 SDValue Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003803 for (unsigned i = 0; i != 8; ++i) {
3804 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3805 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
3806 }
Dale Johannesen913ba762009-02-06 01:31:28 +00003807 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v16i8, EvenParts, OddParts,
3808 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, Ops, 16));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003809 } else {
3810 assert(0 && "Unknown mul to lower!");
3811 abort();
3812 }
3813}
3814
3815/// LowerOperation - Provide custom lowering hooks for some operations.
3816///
Dan Gohman8181bd12008-07-27 21:46:04 +00003817SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003818 switch (Op.getOpcode()) {
3819 default: assert(0 && "Wasn't expecting to be able to lower this!");
3820 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3821 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
3822 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
3823 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
3824 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling2c394b62008-09-17 00:30:57 +00003825 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003826 case ISD::VASTART:
3827 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3828 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3829
3830 case ISD::VAARG:
3831 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3832 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3833
3834 case ISD::FORMAL_ARGUMENTS:
3835 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3836 VarArgsStackOffset, VarArgsNumGPR,
3837 VarArgsNumFPR, PPCSubTarget);
3838
Dan Gohman9f153572008-03-19 21:39:28 +00003839 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3840 getTargetMachine());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003841 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
3842 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
3843 case ISD::DYNAMIC_STACKALLOC:
3844 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng4df1f9d2008-04-19 01:30:48 +00003845
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003846 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen8a423f72009-02-05 22:07:54 +00003847 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG,
3848 Op.getDebugLoc());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003849 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00003850 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003851
3852 // Lower 64-bit shifts.
3853 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3854 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3855 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
3856
3857 // Vector-related lowering.
3858 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3859 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3860 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3861 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
3862 case ISD::MUL: return LowerMUL(Op, DAG);
3863
Chris Lattnerf8b93372007-12-08 06:59:59 +00003864 // Frame & Return address.
3865 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003866 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
3867 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003868 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003869}
3870
Duncan Sands7d9834b2008-12-01 11:39:25 +00003871void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
3872 SmallVectorImpl<SDValue>&Results,
3873 SelectionDAG &DAG) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00003874 DebugLoc dl = N->getDebugLoc();
Chris Lattner28771092007-11-28 18:44:47 +00003875 switch (N->getOpcode()) {
Duncan Sandsff258b12008-10-28 15:00:32 +00003876 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00003877 assert(false && "Do not know how to custom type legalize this operation!");
3878 return;
3879 case ISD::FP_ROUND_INREG: {
3880 assert(N->getValueType(0) == MVT::ppcf128);
3881 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Dale Johannesen8a423f72009-02-05 22:07:54 +00003882 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
3883 MVT::f64, N->getOperand(0),
Duncan Sands7d9834b2008-12-01 11:39:25 +00003884 DAG.getIntPtrConstant(0));
Dale Johannesen8a423f72009-02-05 22:07:54 +00003885 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
3886 MVT::f64, N->getOperand(0),
Duncan Sands7d9834b2008-12-01 11:39:25 +00003887 DAG.getIntPtrConstant(1));
3888
3889 // This sequence changes FPSCR to do round-to-zero, adds the two halves
3890 // of the long double, and puts FPSCR back the way it was. We do not
3891 // actually model FPSCR.
3892 std::vector<MVT> NodeTys;
3893 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
3894
3895 NodeTys.push_back(MVT::f64); // Return register
3896 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen8a423f72009-02-05 22:07:54 +00003897 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands7d9834b2008-12-01 11:39:25 +00003898 MFFSreg = Result.getValue(0);
3899 InFlag = Result.getValue(1);
3900
3901 NodeTys.clear();
3902 NodeTys.push_back(MVT::Flag); // Returns a flag
3903 Ops[0] = DAG.getConstant(31, MVT::i32);
3904 Ops[1] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00003905 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands7d9834b2008-12-01 11:39:25 +00003906 InFlag = Result.getValue(0);
3907
3908 NodeTys.clear();
3909 NodeTys.push_back(MVT::Flag); // Returns a flag
3910 Ops[0] = DAG.getConstant(30, MVT::i32);
3911 Ops[1] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00003912 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands7d9834b2008-12-01 11:39:25 +00003913 InFlag = Result.getValue(0);
3914
3915 NodeTys.clear();
3916 NodeTys.push_back(MVT::f64); // result of add
3917 NodeTys.push_back(MVT::Flag); // Returns a flag
3918 Ops[0] = Lo;
3919 Ops[1] = Hi;
3920 Ops[2] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00003921 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands7d9834b2008-12-01 11:39:25 +00003922 FPreg = Result.getValue(0);
3923 InFlag = Result.getValue(1);
3924
3925 NodeTys.clear();
3926 NodeTys.push_back(MVT::f64);
3927 Ops[0] = DAG.getConstant(1, MVT::i32);
3928 Ops[1] = MFFSreg;
3929 Ops[2] = FPreg;
3930 Ops[3] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00003931 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands7d9834b2008-12-01 11:39:25 +00003932 FPreg = Result.getValue(0);
3933
3934 // We know the low half is about to be thrown away, so just use something
3935 // convenient.
Dale Johannesen8a423f72009-02-05 22:07:54 +00003936 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
3937 FPreg, FPreg));
Duncan Sands7d9834b2008-12-01 11:39:25 +00003938 return;
Duncan Sands62353c62008-07-19 16:26:02 +00003939 }
Duncan Sands7d9834b2008-12-01 11:39:25 +00003940 case ISD::FP_TO_SINT:
Dale Johannesen8a423f72009-02-05 22:07:54 +00003941 Results.push_back(LowerFP_TO_SINT(SDValue(N, 0), DAG, dl));
Duncan Sands7d9834b2008-12-01 11:39:25 +00003942 return;
Chris Lattner28771092007-11-28 18:44:47 +00003943 }
3944}
3945
3946
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003947//===----------------------------------------------------------------------===//
3948// Other Lowering Code
3949//===----------------------------------------------------------------------===//
3950
3951MachineBasicBlock *
Dale Johannesene91a2d62008-08-25 22:34:37 +00003952PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3953 bool is64bit, unsigned BinOpcode) {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003954 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesene91a2d62008-08-25 22:34:37 +00003955 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3956
3957 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3958 MachineFunction *F = BB->getParent();
3959 MachineFunction::iterator It = BB;
3960 ++It;
3961
3962 unsigned dest = MI->getOperand(0).getReg();
3963 unsigned ptrA = MI->getOperand(1).getReg();
3964 unsigned ptrB = MI->getOperand(2).getReg();
3965 unsigned incr = MI->getOperand(3).getReg();
3966
3967 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3968 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3969 F->insert(It, loopMBB);
3970 F->insert(It, exitMBB);
3971 exitMBB->transferSuccessors(BB);
3972
3973 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003974 unsigned TmpReg = (!BinOpcode) ? incr :
3975 RegInfo.createVirtualRegister(
Dale Johannesen9e7b9692008-09-02 20:30:23 +00003976 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3977 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesene91a2d62008-08-25 22:34:37 +00003978
3979 // thisMBB:
3980 // ...
3981 // fallthrough --> loopMBB
3982 BB->addSuccessor(loopMBB);
3983
3984 // loopMBB:
3985 // l[wd]arx dest, ptr
3986 // add r0, dest, incr
3987 // st[wd]cx. r0, ptr
3988 // bne- loopMBB
3989 // fallthrough --> exitMBB
3990 BB = loopMBB;
3991 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
3992 .addReg(ptrA).addReg(ptrB);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003993 if (BinOpcode)
3994 BuildMI(BB, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
Dale Johannesene91a2d62008-08-25 22:34:37 +00003995 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
3996 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
3997 BuildMI(BB, TII->get(PPC::BCC))
3998 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
3999 BB->addSuccessor(loopMBB);
4000 BB->addSuccessor(exitMBB);
4001
4002 // exitMBB:
4003 // ...
4004 BB = exitMBB;
4005 return BB;
4006}
4007
4008MachineBasicBlock *
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004009PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
4010 MachineBasicBlock *BB,
4011 bool is8bit, // operation
4012 unsigned BinOpcode) {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004013 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004014 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4015 // In 64 bit mode we have to use 64 bits for addresses, even though the
4016 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4017 // registers without caring whether they're 32 or 64, but here we're
4018 // doing actual arithmetic on the addresses.
4019 bool is64bit = PPCSubTarget.isPPC64();
4020
4021 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4022 MachineFunction *F = BB->getParent();
4023 MachineFunction::iterator It = BB;
4024 ++It;
4025
4026 unsigned dest = MI->getOperand(0).getReg();
4027 unsigned ptrA = MI->getOperand(1).getReg();
4028 unsigned ptrB = MI->getOperand(2).getReg();
4029 unsigned incr = MI->getOperand(3).getReg();
4030
4031 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4032 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4033 F->insert(It, loopMBB);
4034 F->insert(It, exitMBB);
4035 exitMBB->transferSuccessors(BB);
4036
4037 MachineRegisterInfo &RegInfo = F->getRegInfo();
4038 const TargetRegisterClass *RC =
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004039 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4040 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004041 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4042 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4043 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4044 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4045 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4046 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4047 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4048 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4049 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4050 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004051 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004052 unsigned Ptr1Reg;
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004053 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004054
4055 // thisMBB:
4056 // ...
4057 // fallthrough --> loopMBB
4058 BB->addSuccessor(loopMBB);
4059
4060 // The 4-byte load must be aligned, while a char or short may be
4061 // anywhere in the word. Hence all this nasty bookkeeping code.
4062 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4063 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004064 // xori shift, shift1, 24 [16]
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004065 // rlwinm ptr, ptr1, 0, 0, 29
4066 // slw incr2, incr, shift
4067 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4068 // slw mask, mask2, shift
4069 // loopMBB:
Dale Johannesen99b74922008-08-30 00:08:53 +00004070 // lwarx tmpDest, ptr
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004071 // add tmp, tmpDest, incr2
4072 // andc tmp2, tmpDest, mask
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004073 // and tmp3, tmp, mask
4074 // or tmp4, tmp3, tmp2
Dale Johannesen99b74922008-08-30 00:08:53 +00004075 // stwcx. tmp4, ptr
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004076 // bne- loopMBB
4077 // fallthrough --> exitMBB
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004078 // srw dest, tmpDest, shift
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004079
4080 if (ptrA!=PPC::R0) {
4081 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4082 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4083 .addReg(ptrA).addReg(ptrB);
4084 } else {
4085 Ptr1Reg = ptrB;
4086 }
4087 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4088 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004089 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004090 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4091 if (is64bit)
4092 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4093 .addReg(Ptr1Reg).addImm(0).addImm(61);
4094 else
4095 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4096 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4097 BuildMI(BB, TII->get(PPC::SLW), Incr2Reg)
4098 .addReg(incr).addReg(ShiftReg);
4099 if (is8bit)
4100 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4101 else {
4102 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4103 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4104 }
4105 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4106 .addReg(Mask2Reg).addReg(ShiftReg);
4107
4108 BB = loopMBB;
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004109 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004110 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004111 if (BinOpcode)
4112 BuildMI(BB, TII->get(BinOpcode), TmpReg)
4113 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004114 BuildMI(BB, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004115 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004116 BuildMI(BB, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
4117 .addReg(TmpReg).addReg(MaskReg);
4118 BuildMI(BB, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
4119 .addReg(Tmp3Reg).addReg(Tmp2Reg);
4120 BuildMI(BB, TII->get(PPC::STWCX))
4121 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
4122 BuildMI(BB, TII->get(PPC::BCC))
4123 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4124 BB->addSuccessor(loopMBB);
4125 BB->addSuccessor(exitMBB);
4126
4127 // exitMBB:
4128 // ...
4129 BB = exitMBB;
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004130 BuildMI(BB, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004131 return BB;
4132}
4133
4134MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00004135PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
4136 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004137 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chengaf964df2008-07-12 02:23:19 +00004138
4139 // To "insert" these instructions we actually have to insert their
4140 // control-flow patterns.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004141 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00004142 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004143 ++It;
Evan Chengaf964df2008-07-12 02:23:19 +00004144
Dan Gohman221a4372008-07-07 23:14:23 +00004145 MachineFunction *F = BB->getParent();
Evan Chengaf964df2008-07-12 02:23:19 +00004146
4147 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4148 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4149 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4150 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4151 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4152
4153 // The incoming instruction knows the destination vreg to set, the
4154 // condition code register to branch on, the true/false values to
4155 // select between, and a branch opcode to use.
4156
4157 // thisMBB:
4158 // ...
4159 // TrueVal = ...
4160 // cmpTY ccX, r1, r2
4161 // bCC copy1MBB
4162 // fallthrough --> copy0MBB
4163 MachineBasicBlock *thisMBB = BB;
4164 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4165 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4166 unsigned SelectPred = MI->getOperand(4).getImm();
4167 BuildMI(BB, TII->get(PPC::BCC))
4168 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4169 F->insert(It, copy0MBB);
4170 F->insert(It, sinkMBB);
4171 // Update machine-CFG edges by transferring all successors of the current
4172 // block to the new block which will contain the Phi node for the select.
4173 sinkMBB->transferSuccessors(BB);
4174 // Next, add the true and fallthrough blocks as its successors.
4175 BB->addSuccessor(copy0MBB);
4176 BB->addSuccessor(sinkMBB);
4177
4178 // copy0MBB:
4179 // %FalseValue = ...
4180 // # fallthrough to sinkMBB
4181 BB = copy0MBB;
4182
4183 // Update machine-CFG edges
4184 BB->addSuccessor(sinkMBB);
4185
4186 // sinkMBB:
4187 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4188 // ...
4189 BB = sinkMBB;
4190 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
4191 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4192 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4193 }
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004194 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4195 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4196 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4197 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004198 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4199 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4200 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4201 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004202
4203 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4204 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4205 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4206 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004207 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4208 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4209 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4210 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004211
4212 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4213 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4214 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4215 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004216 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4217 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4218 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4219 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004220
4221 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4222 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4223 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4224 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004225 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4226 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4227 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4228 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004229
4230 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004231 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004232 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004233 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004234 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004235 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004236 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004237 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004238
4239 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4240 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4241 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4242 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004243 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4244 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4245 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4246 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004247
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004248 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4249 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4250 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4251 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4252 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4253 BB = EmitAtomicBinary(MI, BB, false, 0);
4254 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4255 BB = EmitAtomicBinary(MI, BB, true, 0);
4256
Evan Chengaf964df2008-07-12 02:23:19 +00004257 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4258 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4259 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4260
4261 unsigned dest = MI->getOperand(0).getReg();
4262 unsigned ptrA = MI->getOperand(1).getReg();
4263 unsigned ptrB = MI->getOperand(2).getReg();
4264 unsigned oldval = MI->getOperand(3).getReg();
4265 unsigned newval = MI->getOperand(4).getReg();
4266
Dale Johannesen85af4c92008-08-25 18:53:26 +00004267 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4268 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4269 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Chengaf964df2008-07-12 02:23:19 +00004270 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004271 F->insert(It, loop1MBB);
4272 F->insert(It, loop2MBB);
4273 F->insert(It, midMBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004274 F->insert(It, exitMBB);
4275 exitMBB->transferSuccessors(BB);
4276
4277 // thisMBB:
4278 // ...
4279 // fallthrough --> loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004280 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004281
Dale Johannesen85af4c92008-08-25 18:53:26 +00004282 // loop1MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004283 // l[wd]arx dest, ptr
Dale Johannesen85af4c92008-08-25 18:53:26 +00004284 // cmp[wd] dest, oldval
4285 // bne- midMBB
4286 // loop2MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004287 // st[wd]cx. newval, ptr
4288 // bne- loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004289 // b exitBB
4290 // midMBB:
4291 // st[wd]cx. dest, ptr
4292 // exitBB:
4293 BB = loop1MBB;
Evan Chengaf964df2008-07-12 02:23:19 +00004294 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4295 .addReg(ptrA).addReg(ptrB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004296 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Chengaf964df2008-07-12 02:23:19 +00004297 .addReg(oldval).addReg(dest);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004298 BuildMI(BB, TII->get(PPC::BCC))
4299 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4300 BB->addSuccessor(loop2MBB);
4301 BB->addSuccessor(midMBB);
4302
4303 BB = loop2MBB;
Evan Chengaf964df2008-07-12 02:23:19 +00004304 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4305 .addReg(newval).addReg(ptrA).addReg(ptrB);
4306 BuildMI(BB, TII->get(PPC::BCC))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004307 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4308 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4309 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004310 BB->addSuccessor(exitMBB);
4311
Dale Johannesen85af4c92008-08-25 18:53:26 +00004312 BB = midMBB;
4313 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4314 .addReg(dest).addReg(ptrA).addReg(ptrB);
4315 BB->addSuccessor(exitMBB);
4316
Evan Chengaf964df2008-07-12 02:23:19 +00004317 // exitMBB:
4318 // ...
4319 BB = exitMBB;
Dale Johannesen99b74922008-08-30 00:08:53 +00004320 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4321 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4322 // We must use 64-bit registers for addresses when targeting 64-bit,
4323 // since we're actually doing arithmetic on them. Other registers
4324 // can be 32-bit.
4325 bool is64bit = PPCSubTarget.isPPC64();
4326 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4327
4328 unsigned dest = MI->getOperand(0).getReg();
4329 unsigned ptrA = MI->getOperand(1).getReg();
4330 unsigned ptrB = MI->getOperand(2).getReg();
4331 unsigned oldval = MI->getOperand(3).getReg();
4332 unsigned newval = MI->getOperand(4).getReg();
4333
4334 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4335 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4336 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4337 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4338 F->insert(It, loop1MBB);
4339 F->insert(It, loop2MBB);
4340 F->insert(It, midMBB);
4341 F->insert(It, exitMBB);
4342 exitMBB->transferSuccessors(BB);
4343
4344 MachineRegisterInfo &RegInfo = F->getRegInfo();
4345 const TargetRegisterClass *RC =
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004346 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4347 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen99b74922008-08-30 00:08:53 +00004348 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4349 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4350 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4351 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4352 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4353 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4354 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4355 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4356 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4357 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4358 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4359 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4360 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4361 unsigned Ptr1Reg;
4362 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4363 // thisMBB:
4364 // ...
4365 // fallthrough --> loopMBB
4366 BB->addSuccessor(loop1MBB);
4367
4368 // The 4-byte load must be aligned, while a char or short may be
4369 // anywhere in the word. Hence all this nasty bookkeeping code.
4370 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4371 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004372 // xori shift, shift1, 24 [16]
Dale Johannesen99b74922008-08-30 00:08:53 +00004373 // rlwinm ptr, ptr1, 0, 0, 29
4374 // slw newval2, newval, shift
4375 // slw oldval2, oldval,shift
4376 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4377 // slw mask, mask2, shift
4378 // and newval3, newval2, mask
4379 // and oldval3, oldval2, mask
4380 // loop1MBB:
4381 // lwarx tmpDest, ptr
4382 // and tmp, tmpDest, mask
4383 // cmpw tmp, oldval3
4384 // bne- midMBB
4385 // loop2MBB:
4386 // andc tmp2, tmpDest, mask
4387 // or tmp4, tmp2, newval3
4388 // stwcx. tmp4, ptr
4389 // bne- loop1MBB
4390 // b exitBB
4391 // midMBB:
4392 // stwcx. tmpDest, ptr
4393 // exitBB:
4394 // srw dest, tmpDest, shift
4395 if (ptrA!=PPC::R0) {
4396 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4397 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4398 .addReg(ptrA).addReg(ptrB);
4399 } else {
4400 Ptr1Reg = ptrB;
4401 }
4402 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4403 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004404 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004405 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4406 if (is64bit)
4407 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4408 .addReg(Ptr1Reg).addImm(0).addImm(61);
4409 else
4410 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4411 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4412 BuildMI(BB, TII->get(PPC::SLW), NewVal2Reg)
4413 .addReg(newval).addReg(ShiftReg);
4414 BuildMI(BB, TII->get(PPC::SLW), OldVal2Reg)
4415 .addReg(oldval).addReg(ShiftReg);
4416 if (is8bit)
4417 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4418 else {
4419 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4420 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4421 }
4422 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4423 .addReg(Mask2Reg).addReg(ShiftReg);
4424 BuildMI(BB, TII->get(PPC::AND), NewVal3Reg)
4425 .addReg(NewVal2Reg).addReg(MaskReg);
4426 BuildMI(BB, TII->get(PPC::AND), OldVal3Reg)
4427 .addReg(OldVal2Reg).addReg(MaskReg);
4428
4429 BB = loop1MBB;
4430 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
4431 .addReg(PPC::R0).addReg(PtrReg);
4432 BuildMI(BB, TII->get(PPC::AND),TmpReg).addReg(TmpDestReg).addReg(MaskReg);
4433 BuildMI(BB, TII->get(PPC::CMPW), PPC::CR0)
4434 .addReg(TmpReg).addReg(OldVal3Reg);
4435 BuildMI(BB, TII->get(PPC::BCC))
4436 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4437 BB->addSuccessor(loop2MBB);
4438 BB->addSuccessor(midMBB);
4439
4440 BB = loop2MBB;
4441 BuildMI(BB, TII->get(PPC::ANDC),Tmp2Reg).addReg(TmpDestReg).addReg(MaskReg);
4442 BuildMI(BB, TII->get(PPC::OR),Tmp4Reg).addReg(Tmp2Reg).addReg(NewVal3Reg);
4443 BuildMI(BB, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
4444 .addReg(PPC::R0).addReg(PtrReg);
4445 BuildMI(BB, TII->get(PPC::BCC))
4446 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4447 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4448 BB->addSuccessor(loop1MBB);
4449 BB->addSuccessor(exitMBB);
4450
4451 BB = midMBB;
4452 BuildMI(BB, TII->get(PPC::STWCX)).addReg(TmpDestReg)
4453 .addReg(PPC::R0).addReg(PtrReg);
4454 BB->addSuccessor(exitMBB);
4455
4456 // exitMBB:
4457 // ...
4458 BB = exitMBB;
4459 BuildMI(BB, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
4460 } else {
Evan Chengaf964df2008-07-12 02:23:19 +00004461 assert(0 && "Unexpected instr type to insert");
4462 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004463
Dan Gohman221a4372008-07-07 23:14:23 +00004464 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004465 return BB;
4466}
4467
4468//===----------------------------------------------------------------------===//
4469// Target Optimization Hooks
4470//===----------------------------------------------------------------------===//
4471
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004472SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4473 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004474 TargetMachine &TM = getTargetMachine();
4475 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004476 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004477 switch (N->getOpcode()) {
4478 default: break;
4479 case PPCISD::SHL:
4480 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004481 if (C->getZExtValue() == 0) // 0 << V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004482 return N->getOperand(0);
4483 }
4484 break;
4485 case PPCISD::SRL:
4486 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004487 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004488 return N->getOperand(0);
4489 }
4490 break;
4491 case PPCISD::SRA:
4492 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004493 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004494 C->isAllOnesValue()) // -1 >>s V -> -1.
4495 return N->getOperand(0);
4496 }
4497 break;
4498
4499 case ISD::SINT_TO_FP:
4500 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
4501 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4502 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4503 // We allow the src/dst to be either f32/f64, but the intermediate
4504 // type must be i64.
Dale Johannesencbc03512007-10-23 23:20:14 +00004505 if (N->getOperand(0).getValueType() == MVT::i64 &&
4506 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004507 SDValue Val = N->getOperand(0).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004508 if (Val.getValueType() == MVT::f32) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00004509 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004510 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004511 }
4512
Dale Johannesen8a423f72009-02-05 22:07:54 +00004513 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004514 DCI.AddToWorklist(Val.getNode());
Dale Johannesen8a423f72009-02-05 22:07:54 +00004515 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004516 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004517 if (N->getValueType(0) == MVT::f32) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00004518 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner5872a362008-01-17 07:00:52 +00004519 DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00004520 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004521 }
4522 return Val;
4523 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4524 // If the intermediate type is i32, we can avoid the load/store here
4525 // too.
4526 }
4527 }
4528 }
4529 break;
4530 case ISD::STORE:
4531 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4532 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerdf7a4ae2008-01-18 16:54:56 +00004533 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004534 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesencbc03512007-10-23 23:20:14 +00004535 N->getOperand(1).getValueType() == MVT::i32 &&
4536 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004537 SDValue Val = N->getOperand(1).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004538 if (Val.getValueType() == MVT::f32) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00004539 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004540 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004541 }
Dale Johannesen8a423f72009-02-05 22:07:54 +00004542 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004543 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004544
Dale Johannesen8a423f72009-02-05 22:07:54 +00004545 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004546 N->getOperand(2), N->getOperand(3));
Gabor Greif1c80d112008-08-28 21:40:38 +00004547 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004548 return Val;
4549 }
4550
4551 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4552 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004553 N->getOperand(1).getNode()->hasOneUse() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004554 (N->getOperand(1).getValueType() == MVT::i32 ||
4555 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004556 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004557 // Do an any-extend to 32-bits if this is a half-word input.
4558 if (BSwapOp.getValueType() == MVT::i16)
Dale Johannesen8a423f72009-02-05 22:07:54 +00004559 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004560
Dale Johannesen8a423f72009-02-05 22:07:54 +00004561 return DAG.getNode(PPCISD::STBRX, dl, MVT::Other, N->getOperand(0),
4562 BSwapOp, N->getOperand(2), N->getOperand(3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004563 DAG.getValueType(N->getOperand(1).getValueType()));
4564 }
4565 break;
4566 case ISD::BSWAP:
4567 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greif1c80d112008-08-28 21:40:38 +00004568 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004569 N->getOperand(0).hasOneUse() &&
4570 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004571 SDValue Load = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004572 LoadSDNode *LD = cast<LoadSDNode>(Load);
4573 // Create the byte-swapping load.
Duncan Sands92c43912008-06-06 12:08:01 +00004574 std::vector<MVT> VTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004575 VTs.push_back(MVT::i32);
4576 VTs.push_back(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004577 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4578 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004579 LD->getChain(), // Chain
4580 LD->getBasePtr(), // Ptr
Dan Gohman12a9c082008-02-06 22:27:42 +00004581 MO, // MemOperand
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004582 DAG.getValueType(N->getValueType(0)) // VT
4583 };
Dale Johannesen8a423f72009-02-05 22:07:54 +00004584 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, dl, VTs, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004585
4586 // If this is an i16 load, insert the truncate.
Dan Gohman8181bd12008-07-27 21:46:04 +00004587 SDValue ResVal = BSLoad;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004588 if (N->getValueType(0) == MVT::i16)
Dale Johannesen8a423f72009-02-05 22:07:54 +00004589 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004590
4591 // First, combine the bswap away. This makes the value produced by the
4592 // load dead.
4593 DCI.CombineTo(N, ResVal);
4594
4595 // Next, combine the load away, we give it a bogus result value but a real
4596 // chain result. The result value is dead because the bswap is dead.
Gabor Greif1c80d112008-08-28 21:40:38 +00004597 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004598
4599 // Return N so it doesn't get rechecked!
Dan Gohman8181bd12008-07-27 21:46:04 +00004600 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004601 }
4602
4603 break;
4604 case PPCISD::VCMP: {
4605 // If a VCMPo node already exists with exactly the same operands as this
4606 // node, use its result instead of this node (VCMPo computes both a CR6 and
4607 // a normal output).
4608 //
4609 if (!N->getOperand(0).hasOneUse() &&
4610 !N->getOperand(1).hasOneUse() &&
4611 !N->getOperand(2).hasOneUse()) {
4612
4613 // Scan all of the users of the LHS, looking for VCMPo's that match.
4614 SDNode *VCMPoNode = 0;
4615
Gabor Greif1c80d112008-08-28 21:40:38 +00004616 SDNode *LHSN = N->getOperand(0).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004617 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4618 UI != E; ++UI)
Dan Gohman0c97f1d2008-07-27 20:43:25 +00004619 if (UI->getOpcode() == PPCISD::VCMPo &&
4620 UI->getOperand(1) == N->getOperand(1) &&
4621 UI->getOperand(2) == N->getOperand(2) &&
4622 UI->getOperand(0) == N->getOperand(0)) {
4623 VCMPoNode = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004624 break;
4625 }
4626
4627 // If there is no VCMPo node, or if the flag value has a single use, don't
4628 // transform this.
4629 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4630 break;
4631
4632 // Look at the (necessarily single) use of the flag value. If it has a
4633 // chain, this transformation is more complex. Note that multiple things
4634 // could use the value result, which we should ignore.
4635 SDNode *FlagUser = 0;
4636 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4637 FlagUser == 0; ++UI) {
4638 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman0c97f1d2008-07-27 20:43:25 +00004639 SDNode *User = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004640 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004641 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004642 FlagUser = User;
4643 break;
4644 }
4645 }
4646 }
4647
4648 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4649 // give up for right now.
4650 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman8181bd12008-07-27 21:46:04 +00004651 return SDValue(VCMPoNode, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004652 }
4653 break;
4654 }
4655 case ISD::BR_CC: {
4656 // If this is a branch on an altivec predicate comparison, lower this so
4657 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4658 // lowering is done pre-legalize, because the legalizer lowers the predicate
4659 // compare down to code that is difficult to reassemble.
4660 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman8181bd12008-07-27 21:46:04 +00004661 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004662 int CompareOpc;
4663 bool isDot;
4664
4665 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4666 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4667 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4668 assert(isDot && "Can't compare against a vector result!");
4669
4670 // If this is a comparison against something other than 0/1, then we know
4671 // that the condition is never/always true.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004672 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004673 if (Val != 0 && Val != 1) {
4674 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4675 return N->getOperand(0);
4676 // Always !=, turn it into an unconditional branch.
Dale Johannesen8a423f72009-02-05 22:07:54 +00004677 return DAG.getNode(ISD::BR, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004678 N->getOperand(0), N->getOperand(4));
4679 }
4680
4681 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4682
4683 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands92c43912008-06-06 12:08:01 +00004684 std::vector<MVT> VTs;
Dan Gohman8181bd12008-07-27 21:46:04 +00004685 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004686 LHS.getOperand(2), // LHS of compare
4687 LHS.getOperand(3), // RHS of compare
4688 DAG.getConstant(CompareOpc, MVT::i32)
4689 };
4690 VTs.push_back(LHS.getOperand(2).getValueType());
4691 VTs.push_back(MVT::Flag);
Dale Johannesen8a423f72009-02-05 22:07:54 +00004692 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004693
4694 // Unpack the result based on how the target uses it.
4695 PPC::Predicate CompOpc;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004696 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004697 default: // Can't happen, don't crash on invalid number though.
4698 case 0: // Branch on the value of the EQ bit of CR6.
4699 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
4700 break;
4701 case 1: // Branch on the inverted value of the EQ bit of CR6.
4702 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
4703 break;
4704 case 2: // Branch on the value of the LT bit of CR6.
4705 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
4706 break;
4707 case 3: // Branch on the inverted value of the LT bit of CR6.
4708 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
4709 break;
4710 }
4711
Dale Johannesen8a423f72009-02-05 22:07:54 +00004712 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004713 DAG.getConstant(CompOpc, MVT::i32),
4714 DAG.getRegister(PPC::CR6, MVT::i32),
4715 N->getOperand(4), CompNode.getValue(1));
4716 }
4717 break;
4718 }
4719 }
4720
Dan Gohman8181bd12008-07-27 21:46:04 +00004721 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004722}
4723
4724//===----------------------------------------------------------------------===//
4725// Inline Assembly Support
4726//===----------------------------------------------------------------------===//
4727
Dan Gohman8181bd12008-07-27 21:46:04 +00004728void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00004729 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00004730 APInt &KnownZero,
4731 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004732 const SelectionDAG &DAG,
4733 unsigned Depth) const {
Dan Gohman229fa052008-02-13 00:35:47 +00004734 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004735 switch (Op.getOpcode()) {
4736 default: break;
4737 case PPCISD::LBRX: {
4738 // lhbrx is known to have the top bits cleared out.
4739 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4740 KnownZero = 0xFFFF0000;
4741 break;
4742 }
4743 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004744 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004745 default: break;
4746 case Intrinsic::ppc_altivec_vcmpbfp_p:
4747 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4748 case Intrinsic::ppc_altivec_vcmpequb_p:
4749 case Intrinsic::ppc_altivec_vcmpequh_p:
4750 case Intrinsic::ppc_altivec_vcmpequw_p:
4751 case Intrinsic::ppc_altivec_vcmpgefp_p:
4752 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4753 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4754 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4755 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4756 case Intrinsic::ppc_altivec_vcmpgtub_p:
4757 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4758 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4759 KnownZero = ~1U; // All bits but the low one are known to be zero.
4760 break;
4761 }
4762 }
4763 }
4764}
4765
4766
4767/// getConstraintType - Given a constraint, return the type of
4768/// constraint it is for this target.
4769PPCTargetLowering::ConstraintType
4770PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4771 if (Constraint.size() == 1) {
4772 switch (Constraint[0]) {
4773 default: break;
4774 case 'b':
4775 case 'r':
4776 case 'f':
4777 case 'v':
4778 case 'y':
4779 return C_RegisterClass;
4780 }
4781 }
4782 return TargetLowering::getConstraintType(Constraint);
4783}
4784
4785std::pair<unsigned, const TargetRegisterClass*>
4786PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00004787 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004788 if (Constraint.size() == 1) {
4789 // GCC RS6000 Constraint Letters
4790 switch (Constraint[0]) {
4791 case 'b': // R1-R31
4792 case 'r': // R0-R31
4793 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4794 return std::make_pair(0U, PPC::G8RCRegisterClass);
4795 return std::make_pair(0U, PPC::GPRCRegisterClass);
4796 case 'f':
4797 if (VT == MVT::f32)
4798 return std::make_pair(0U, PPC::F4RCRegisterClass);
4799 else if (VT == MVT::f64)
4800 return std::make_pair(0U, PPC::F8RCRegisterClass);
4801 break;
4802 case 'v':
4803 return std::make_pair(0U, PPC::VRRCRegisterClass);
4804 case 'y': // crrc
4805 return std::make_pair(0U, PPC::CRRCRegisterClass);
4806 }
4807 }
4808
4809 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4810}
4811
4812
Chris Lattnera531abc2007-08-25 00:47:38 +00004813/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Cheng7f250d62008-09-24 00:05:32 +00004814/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4815/// it means one of the asm constraint of the inline asm instruction being
4816/// processed is 'm'.
Dan Gohman8181bd12008-07-27 21:46:04 +00004817void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Cheng7f250d62008-09-24 00:05:32 +00004818 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00004819 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00004820 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00004821 SDValue Result(0,0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004822 switch (Letter) {
4823 default: break;
4824 case 'I':
4825 case 'J':
4826 case 'K':
4827 case 'L':
4828 case 'M':
4829 case 'N':
4830 case 'O':
4831 case 'P': {
4832 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnera531abc2007-08-25 00:47:38 +00004833 if (!CST) return; // Must be an immediate to match.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004834 unsigned Value = CST->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004835 switch (Letter) {
4836 default: assert(0 && "Unknown constraint letter!");
4837 case 'I': // "I" is a signed 16-bit constant.
4838 if ((short)Value == (int)Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00004839 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004840 break;
4841 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4842 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
4843 if ((short)Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00004844 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004845 break;
4846 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
4847 if ((Value >> 16) == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00004848 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004849 break;
4850 case 'M': // "M" is a constant that is greater than 31.
4851 if (Value > 31)
Chris Lattnera531abc2007-08-25 00:47:38 +00004852 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004853 break;
4854 case 'N': // "N" is a positive constant that is an exact power of two.
4855 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnera531abc2007-08-25 00:47:38 +00004856 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004857 break;
4858 case 'O': // "O" is the constant zero.
4859 if (Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00004860 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004861 break;
4862 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
4863 if ((short)-Value == (int)-Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00004864 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004865 break;
4866 }
4867 break;
4868 }
4869 }
4870
Gabor Greif1c80d112008-08-28 21:40:38 +00004871 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00004872 Ops.push_back(Result);
4873 return;
4874 }
4875
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004876 // Handle standard constraint letters.
Evan Cheng7f250d62008-09-24 00:05:32 +00004877 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004878}
4879
4880// isLegalAddressingMode - Return true if the addressing mode represented
4881// by AM is legal for this target, for a load/store of the specified type.
4882bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4883 const Type *Ty) const {
4884 // FIXME: PPC does not allow r+i addressing modes for vectors!
4885
4886 // PPC allows a sign-extended 16-bit immediate field.
4887 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4888 return false;
4889
4890 // No global is ever allowed as a base.
4891 if (AM.BaseGV)
4892 return false;
4893
4894 // PPC only support r+r,
4895 switch (AM.Scale) {
4896 case 0: // "r+i" or just "i", depending on HasBaseReg.
4897 break;
4898 case 1:
4899 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4900 return false;
4901 // Otherwise we have r+r or r+i.
4902 break;
4903 case 2:
4904 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4905 return false;
4906 // Allow 2*r as r+r.
4907 break;
4908 default:
4909 // No other scales are supported.
4910 return false;
4911 }
4912
4913 return true;
4914}
4915
4916/// isLegalAddressImmediate - Return true if the integer value can be used
4917/// as the offset of the target addressing mode for load / store of the
4918/// given type.
4919bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
4920 // PPC allows a sign-extended 16-bit immediate field.
4921 return (V > -(1 << 16) && V < (1 << 16)-1);
4922}
4923
4924bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
4925 return false;
4926}
4927
Dan Gohman8181bd12008-07-27 21:46:04 +00004928SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenea996922009-02-04 20:06:27 +00004929 DebugLoc dl = Op.getNode()->getDebugLoc();
Chris Lattnerf8b93372007-12-08 06:59:59 +00004930 // Depths > 0 not supported yet!
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004931 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00004932 return SDValue();
Chris Lattnerf8b93372007-12-08 06:59:59 +00004933
4934 MachineFunction &MF = DAG.getMachineFunction();
4935 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattnerf8b93372007-12-08 06:59:59 +00004936
Chris Lattnerf8b93372007-12-08 06:59:59 +00004937 // Just load the return address off the stack.
Dan Gohman8181bd12008-07-27 21:46:04 +00004938 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00004939
4940 // Make sure the function really does not optimize away the store of the RA
4941 // to the stack.
4942 FuncInfo->setLRStoreRequired();
Dale Johannesenea996922009-02-04 20:06:27 +00004943 return DAG.getLoad(getPointerTy(), dl,
4944 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattnerf8b93372007-12-08 06:59:59 +00004945}
4946
Dan Gohman8181bd12008-07-27 21:46:04 +00004947SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00004948 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004949 // Depths > 0 not supported yet!
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004950 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00004951 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004952
Duncan Sands92c43912008-06-06 12:08:01 +00004953 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004954 bool isPPC64 = PtrVT == MVT::i64;
4955
4956 MachineFunction &MF = DAG.getMachineFunction();
4957 MachineFrameInfo *MFI = MF.getFrameInfo();
4958 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4959 && MFI->getStackSize();
4960
4961 if (isPPC64)
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00004962 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Bill Wendling5e28ab12007-08-30 00:59:19 +00004963 MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004964 else
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00004965 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004966 MVT::i32);
4967}
Dan Gohman4a369df2008-10-21 03:41:46 +00004968
4969bool
4970PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4971 // The PowerPC target isn't yet aware of offsets.
4972 return false;
4973}