blob: 5fd981f07dcb797864cd6ad4789086950c2cd1cb [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
Mon P Wang1f292322008-11-23 04:37:22 +000041#include "llvm/Support/CommandLine.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042using namespace llvm;
43
Mon P Wang1f292322008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wangba7e48e2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang1f292322008-11-23 04:37:22 +000046
Evan Cheng2aea0b42008-04-25 19:11:04 +000047// Forward declarations.
Dale Johannesence0805b2009-02-03 19:33:06 +000048static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl);
Evan Cheng2aea0b42008-04-25 19:11:04 +000049
Dan Gohmanb41dfba2008-05-14 01:58:56 +000050X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 : TargetLowering(TM) {
52 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000053 X86ScalarSSEf64 = Subtarget->hasSSE2();
54 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000056
Chris Lattnerdec9cb52008-01-24 08:07:48 +000057 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000060 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
62 // Set up the TargetLowering object.
63
64 // X86 is weird, it always uses i8 for shift amounts and setcc results.
65 setShiftAmountType(MVT::i8);
Duncan Sands8cf4a822008-11-23 15:47:28 +000066 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 setSchedulingPreference(SchedulingForRegPressure);
68 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
69 setStackPointerRegisterToSaveRestore(X86StackPtr);
70
71 if (Subtarget->isTargetDarwin()) {
72 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
73 setUseUnderscoreSetJmp(false);
74 setUseUnderscoreLongJmp(false);
75 } else if (Subtarget->isTargetMingw()) {
76 // MS runtime is weird: it exports _setjmp, but longjmp!
77 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(false);
79 } else {
80 setUseUnderscoreSetJmp(true);
81 setUseUnderscoreLongJmp(true);
82 }
Scott Michel91099d62009-02-17 22:15:04 +000083
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084 // Set up the register classes.
85 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
86 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
87 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
88 if (Subtarget->is64Bit())
89 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
90
Evan Cheng08c171a2008-10-14 21:26:46 +000091 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092
Scott Michel91099d62009-02-17 22:15:04 +000093 // We don't accept any truncstore of integer registers.
Chris Lattner3bc08502008-01-17 19:59:44 +000094 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
97 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
98 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng71343822008-10-15 02:05:31 +000099 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
100
101 // SETOEQ and SETUNE require checking two conditions.
102 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000108
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
110 // operation.
111 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
114
115 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling6b42d012009-03-13 08:41:47 +0000117 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118 } else {
Bill Wendling6b42d012009-03-13 08:41:47 +0000119 if (!UseSoftFloat && !NoImplicitFloat && X86ScalarSSEf64) {
Dale Johannesena359b8b2008-10-21 20:50:01 +0000120 // We have an impenetrably clever algorithm for ui64->double only.
121 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling14a30ef2009-01-17 03:56:04 +0000122
123 // We have faster algorithm for ui32->single only.
124 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Bill Wendling6b42d012009-03-13 08:41:47 +0000125 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling6b42d012009-03-13 08:41:47 +0000127 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128 }
129
130 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
131 // this operation.
132 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
133 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling6b42d012009-03-13 08:41:47 +0000134
135 if (!UseSoftFloat && !NoImplicitFloat) {
136 // SSE has no i16 to fp conversion, only i32
137 if (X86ScalarSSEf32) {
138 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
139 // f32 and f64 cases are Legal, f80 case is not
140 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
141 } else {
142 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
143 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
144 }
Dale Johannesen2fc20782007-09-14 22:26:36 +0000145 } else {
Bill Wendling6b42d012009-03-13 08:41:47 +0000146 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148 }
149
Dale Johannesen958b08b2007-09-19 23:55:34 +0000150 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
151 // are Legal, f80 is custom lowered.
152 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
153 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154
155 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
156 // this operation.
157 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
158 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
159
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000160 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000162 // f32 and f64 cases are Legal, f80 case is not
163 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164 } else {
165 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
166 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
167 }
168
169 // Handle FP_TO_UINT by promoting the destination to a larger signed
170 // conversion.
171 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
173 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
174
175 if (Subtarget->is64Bit()) {
176 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
177 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
178 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000179 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180 // Expand FP_TO_UINT into a select.
181 // FIXME: We would like to use a Custom expander here eventually to do
182 // the optimal thing for SSE vs. the default expansion in the legalizer.
183 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
184 else
185 // With SSE3 we can use fisttpll to convert to a signed i64.
186 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
187 }
188
189 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000190 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
192 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
193 }
194
Dan Gohman8450d862008-02-18 19:34:53 +0000195 // Scalar integer divide and remainder are lowered to use operations that
196 // produce two results, to match the available instructions. This exposes
197 // the two-result form to trivial CSE, which is able to combine x/y and x%y
198 // into a single instruction.
199 //
200 // Scalar integer multiply-high is also lowered to use two-result
201 // operations, to match the available instructions. However, plain multiply
202 // (low) operations are left as Legal, as there are single-result
203 // instructions for this in x86. Using the two-result multiply instructions
204 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000205 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
206 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
207 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
208 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
209 setOperationAction(ISD::SREM , MVT::i8 , Expand);
210 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000211 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
212 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
213 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
214 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
215 setOperationAction(ISD::SREM , MVT::i16 , Expand);
216 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000217 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
218 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
219 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
220 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
221 setOperationAction(ISD::SREM , MVT::i32 , Expand);
222 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000223 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
224 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
225 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
226 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
227 setOperationAction(ISD::SREM , MVT::i64 , Expand);
228 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000229
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
231 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
232 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
233 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
237 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
239 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000240 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000242 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000243 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000244
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000246 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
247 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000249 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
250 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000252 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
253 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254 if (Subtarget->is64Bit()) {
255 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000256 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
257 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258 }
259
260 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
261 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
262
263 // These should be promoted to a larger select which is supported.
264 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
265 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
266 // X86 wants to expand cmov itself.
267 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
268 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
269 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
270 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000271 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
273 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
274 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
275 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
276 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000277 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 if (Subtarget->is64Bit()) {
279 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
280 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
281 }
282 // X86 ret instruction may pop stack.
283 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000284 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285
286 // Darwin ABI issue.
287 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
288 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
289 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
290 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000291 if (Subtarget->is64Bit())
292 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000293 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294 if (Subtarget->is64Bit()) {
295 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
296 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
297 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000298 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 }
300 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
301 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
302 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
303 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000304 if (Subtarget->is64Bit()) {
305 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
306 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
307 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
308 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309
Evan Cheng8d51ab32008-03-10 19:38:10 +0000310 if (Subtarget->hasSSE1())
311 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000312
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000313 if (!Subtarget->hasSSE2())
314 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
315
Mon P Wang078a62d2008-05-05 19:05:59 +0000316 // Expand certain atomics
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
319 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
320 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000321
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000326
Dale Johannesenf160d802008-10-02 18:53:47 +0000327 if (!Subtarget->is64Bit()) {
Dan Gohmanbebba8d2008-12-23 21:37:04 +0000328 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
333 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
334 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesenf160d802008-10-02 18:53:47 +0000335 }
336
Dan Gohman472d12c2008-06-30 20:59:49 +0000337 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
338 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 // FIXME - use subtarget debug flags
340 if (!Subtarget->isTargetDarwin() &&
341 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000342 !Subtarget->isTargetCygMing()) {
343 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
344 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
345 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346
347 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
348 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
349 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
350 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
351 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 setExceptionPointerRegister(X86::RAX);
353 setExceptionSelectorRegister(X86::RDX);
354 } else {
355 setExceptionPointerRegister(X86::EAX);
356 setExceptionSelectorRegister(X86::EDX);
357 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000358 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000359 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
360
Duncan Sands7407a9f2007-09-11 14:10:23 +0000361 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000362
Chris Lattner56b941f2008-01-15 21:58:22 +0000363 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000364
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
366 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000368 if (Subtarget->is64Bit()) {
369 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000371 } else {
372 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000374 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375
376 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
377 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
378 if (Subtarget->is64Bit())
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
380 if (Subtarget->isTargetCygMing())
381 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
382 else
383 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
384
Evan Cheng0b84fe12009-02-13 22:36:38 +0000385 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000386 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 // Set up the FP register classes.
388 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
389 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
390
391 // Use ANDPD to simulate FABS.
392 setOperationAction(ISD::FABS , MVT::f64, Custom);
393 setOperationAction(ISD::FABS , MVT::f32, Custom);
394
395 // Use XORP to simulate FNEG.
396 setOperationAction(ISD::FNEG , MVT::f64, Custom);
397 setOperationAction(ISD::FNEG , MVT::f32, Custom);
398
399 // Use ANDPD and ORPD to simulate FCOPYSIGN.
400 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
401 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
402
403 // We don't support sin/cos/fmod
404 setOperationAction(ISD::FSIN , MVT::f64, Expand);
405 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 setOperationAction(ISD::FSIN , MVT::f32, Expand);
407 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408
409 // Expand FP immediates into loads from the stack, except for the special
410 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000411 addLegalFPImmediate(APFloat(+0.0)); // xorpd
412 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000413
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000414 // Floating truncations from f80 and extensions to f80 go through memory.
415 // If optimizing, we lie about this though and handle it in
416 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
417 if (Fast) {
418 setConvertAction(MVT::f32, MVT::f80, Expand);
419 setConvertAction(MVT::f64, MVT::f80, Expand);
420 setConvertAction(MVT::f80, MVT::f32, Expand);
421 setConvertAction(MVT::f80, MVT::f64, Expand);
422 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000423 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000424 // Use SSE for f32, x87 for f64.
425 // Set up the FP register classes.
426 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
427 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
428
429 // Use ANDPS to simulate FABS.
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
431
432 // Use XORP to simulate FNEG.
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
434
435 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
436
437 // Use ANDPS and ORPS to simulate FCOPYSIGN.
438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
440
441 // We don't support sin/cos/fmod
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000444
Nate Begemane2ba64f2008-02-14 08:57:00 +0000445 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000446 addLegalFPImmediate(APFloat(+0.0f)); // xorps
447 addLegalFPImmediate(APFloat(+0.0)); // FLD0
448 addLegalFPImmediate(APFloat(+1.0)); // FLD1
449 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
450 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
451
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000452 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
453 // this though and handle it in InstructionSelectPreprocess so that
454 // dagcombine2 can hack on these.
455 if (Fast) {
456 setConvertAction(MVT::f32, MVT::f64, Expand);
457 setConvertAction(MVT::f32, MVT::f80, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000458 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000459 setConvertAction(MVT::f64, MVT::f32, Expand);
460 // And x87->x87 truncations also.
461 setConvertAction(MVT::f80, MVT::f64, Expand);
462 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000463
464 if (!UnsafeFPMath) {
465 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
466 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
467 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000468 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000469 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 // Set up the FP register classes.
471 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
472 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
473
474 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
475 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
477 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000478
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000479 // Floating truncations go through memory. If optimizing, we lie about
480 // this though and handle it in InstructionSelectPreprocess so that
481 // dagcombine2 can hack on these.
482 if (Fast) {
Scott Michel91099d62009-02-17 22:15:04 +0000483 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000484 setConvertAction(MVT::f64, MVT::f32, Expand);
485 setConvertAction(MVT::f80, MVT::f64, Expand);
486 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487
488 if (!UnsafeFPMath) {
489 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
490 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
491 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000492 addLegalFPImmediate(APFloat(+0.0)); // FLD0
493 addLegalFPImmediate(APFloat(+1.0)); // FLD1
494 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
495 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000496 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
497 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
498 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
499 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500 }
501
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000502 // Long double always uses X87.
Evan Chenge738dc32009-03-26 23:06:32 +0000503 if (!UseSoftFloat) {
Evan Cheng0b84fe12009-02-13 22:36:38 +0000504 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
505 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
506 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
507 {
508 bool ignored;
509 APFloat TmpFlt(+0.0);
510 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
511 &ignored);
512 addLegalFPImmediate(TmpFlt); // FLD0
513 TmpFlt.changeSign();
514 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
515 APFloat TmpFlt2(+1.0);
516 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt2); // FLD1
519 TmpFlt2.changeSign();
520 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
521 }
Scott Michel91099d62009-02-17 22:15:04 +0000522
Evan Cheng0b84fe12009-02-13 22:36:38 +0000523 if (!UnsafeFPMath) {
524 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
525 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
526 }
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000527 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000528
Dan Gohman2f7b1982007-10-11 23:21:31 +0000529 // Always use a library call for pow.
530 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
531 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
532 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
533
Dale Johannesen92b33082008-09-04 00:47:13 +0000534 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000535 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000536 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000537 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000538 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
539
Mon P Wanga5a239f2008-11-06 05:31:54 +0000540 // First set operation action for all vector types to either promote
Mon P Wang1448aad2008-10-30 08:01:45 +0000541 // (for widening) or expand (for scalarization). Then we will selectively
542 // turn on ones that can be effectively codegen'd.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
544 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000545 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000558 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
560 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000561 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesen177edff2008-09-10 17:31:40 +0000583 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588 }
589
Evan Cheng0b84fe12009-02-13 22:36:38 +0000590 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
591 // with -msoft-float, disable use of MMX as well.
Evan Chenge738dc32009-03-26 23:06:32 +0000592 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
594 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
595 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000596 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
598
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
600 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
601 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
602 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
603
604 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
605 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
606 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000607 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000608
609 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
610 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
611
612 setOperationAction(ISD::AND, MVT::v8i8, Promote);
613 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
614 setOperationAction(ISD::AND, MVT::v4i16, Promote);
615 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
616 setOperationAction(ISD::AND, MVT::v2i32, Promote);
617 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
618 setOperationAction(ISD::AND, MVT::v1i64, Legal);
619
620 setOperationAction(ISD::OR, MVT::v8i8, Promote);
621 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
622 setOperationAction(ISD::OR, MVT::v4i16, Promote);
623 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
624 setOperationAction(ISD::OR, MVT::v2i32, Promote);
625 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
626 setOperationAction(ISD::OR, MVT::v1i64, Legal);
627
628 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
629 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
630 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
631 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
632 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
633 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
634 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
635
636 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
637 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
638 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
639 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
640 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
641 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000642 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
643 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
645
646 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
647 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
648 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000649 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
651
652 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
653 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
654 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
655 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
656
Evan Cheng759fe022008-07-22 18:39:19 +0000657 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
659 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000661
662 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang83edba52008-12-12 01:25:51 +0000663
Bill Wendling042eda32009-03-11 22:30:01 +0000664 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang83edba52008-12-12 01:25:51 +0000665 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
666 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
667 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
668 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
669 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 }
671
Evan Chenge738dc32009-03-26 23:06:32 +0000672 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000673 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
674
675 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
676 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
677 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
678 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
679 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
680 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
684 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
685 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000686 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 }
688
Evan Chenge738dc32009-03-26 23:06:32 +0000689 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000691
Bill Wendling042eda32009-03-11 22:30:01 +0000692 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
693 // registers cannot be used even for integer operations.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
695 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
696 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
697 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
698
699 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
700 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
701 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
702 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wang14edb092008-12-18 21:42:19 +0000703 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
705 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
706 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
707 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
708 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
709 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
710 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
711 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
712 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
714 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715
Nate Begeman03605a02008-07-17 16:51:19 +0000716 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
718 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
719 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000720
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
722 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
723 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
724 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
726
727 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000728 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
729 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000730 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000731 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000732 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000733 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
734 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
735 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 }
Bill Wendling042eda32009-03-11 22:30:01 +0000737
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
739 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
740 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
741 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendling042eda32009-03-11 22:30:01 +0000744
Nate Begeman4294c1f2008-02-12 22:51:28 +0000745 if (Subtarget->is64Bit()) {
746 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000747 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000748 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749
750 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
751 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000752 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
753 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
754 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
755 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
756 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
757 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
758 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
759 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
760 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
761 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000762 }
763
Chris Lattner3bc08502008-01-17 19:59:44 +0000764 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000765
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000766 // Custom lower v2i64 and v2f64 selects.
767 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
768 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
769 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
770 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000771
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000773
Nate Begemand77e59e2008-02-11 04:19:36 +0000774 if (Subtarget->hasSSE41()) {
775 // FIXME: Do we need to handle scalar-to-vector here?
776 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
777
778 // i8 and i16 vectors are custom , because the source register and source
779 // source memory operand types are not the same width. f32 vectors are
780 // custom since the immediate controlling the insert encodes additional
781 // information.
782 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
783 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangac2a3c52009-01-15 21:10:20 +0000784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
786
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
788 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangac2a3c52009-01-15 21:10:20 +0000789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng6c249332008-03-24 21:52:23 +0000790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000791
792 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000793 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
794 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000795 }
796 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000797
Nate Begeman03605a02008-07-17 16:51:19 +0000798 if (Subtarget->hasSSE42()) {
799 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
800 }
Scott Michel91099d62009-02-17 22:15:04 +0000801
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 // We want to custom lower some of our intrinsics.
803 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
804
Bill Wendling7e04be62008-12-09 22:08:41 +0000805 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling4c134df2008-11-24 19:21:46 +0000806 setOperationAction(ISD::SADDO, MVT::i32, Custom);
807 setOperationAction(ISD::SADDO, MVT::i64, Custom);
808 setOperationAction(ISD::UADDO, MVT::i32, Custom);
809 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling7e04be62008-12-09 22:08:41 +0000810 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
811 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
812 setOperationAction(ISD::USUBO, MVT::i32, Custom);
813 setOperationAction(ISD::USUBO, MVT::i64, Custom);
814 setOperationAction(ISD::SMULO, MVT::i32, Custom);
815 setOperationAction(ISD::SMULO, MVT::i64, Custom);
816 setOperationAction(ISD::UMULO, MVT::i32, Custom);
817 setOperationAction(ISD::UMULO, MVT::i64, Custom);
Bill Wendling4c134df2008-11-24 19:21:46 +0000818
Evan Cheng9c215602009-03-31 19:38:51 +0000819 if (!Subtarget->is64Bit()) {
820 // These libcalls are not available in 32-bit.
821 setLibcallName(RTLIB::SHL_I128, 0);
822 setLibcallName(RTLIB::SRL_I128, 0);
823 setLibcallName(RTLIB::SRA_I128, 0);
824 }
825
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826 // We have target-specific dag combine patterns for the following nodes:
827 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000828 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829 setTargetDAGCombine(ISD::SELECT);
sampo025b75c2009-01-26 00:52:55 +0000830 setTargetDAGCombine(ISD::SHL);
831 setTargetDAGCombine(ISD::SRA);
832 setTargetDAGCombine(ISD::SRL);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000833 setTargetDAGCombine(ISD::STORE);
Evan Cheng04ecee12009-03-28 05:57:29 +0000834 if (Subtarget->is64Bit())
835 setTargetDAGCombine(ISD::MUL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836
837 computeRegisterProperties();
838
839 // FIXME: These should be based on subtarget info. Plus, the values should
840 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000841 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
842 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
843 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000845 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846}
847
Scott Michel502151f2008-03-10 15:42:14 +0000848
Duncan Sands4a361272009-01-01 15:52:00 +0000849MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000850 return MVT::i8;
851}
852
853
Evan Cheng5a67b812008-01-23 23:17:41 +0000854/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
855/// the desired ByVal argument alignment.
856static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
857 if (MaxAlign == 16)
858 return;
859 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
860 if (VTy->getBitWidth() == 128)
861 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000862 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
863 unsigned EltAlign = 0;
864 getMaxByValAlign(ATy->getElementType(), EltAlign);
865 if (EltAlign > MaxAlign)
866 MaxAlign = EltAlign;
867 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
868 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
869 unsigned EltAlign = 0;
870 getMaxByValAlign(STy->getElementType(i), EltAlign);
871 if (EltAlign > MaxAlign)
872 MaxAlign = EltAlign;
873 if (MaxAlign == 16)
874 break;
875 }
876 }
877 return;
878}
879
880/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
881/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000882/// that contain SSE vectors are placed at 16-byte boundaries while the rest
883/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000884unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000885 if (Subtarget->is64Bit()) {
886 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000887 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000888 if (TyAlign > 8)
889 return TyAlign;
890 return 8;
891 }
892
Evan Cheng5a67b812008-01-23 23:17:41 +0000893 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000894 if (Subtarget->hasSSE1())
895 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000896 return Align;
897}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898
Evan Cheng8c590372008-05-15 08:39:06 +0000899/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000900/// and store operations as a result of memset, memcpy, and memmove
901/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000902/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000903MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000904X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
905 bool isSrcConst, bool isSrcStr) const {
Chris Lattnerf0bf1062008-10-28 05:49:35 +0000906 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
907 // linux. This is because the stack realignment code can't handle certain
908 // cases like PR2962. This should be removed when PR2962 is fixed.
Bill Wendling042eda32009-03-11 22:30:01 +0000909 if (!NoImplicitFloat && Subtarget->getStackAlignment() >= 16) {
Chris Lattnerf0bf1062008-10-28 05:49:35 +0000910 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
911 return MVT::v4i32;
912 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
913 return MVT::v4f32;
914 }
Evan Cheng8c590372008-05-15 08:39:06 +0000915 if (Subtarget->is64Bit() && Size >= 8)
916 return MVT::i64;
917 return MVT::i32;
918}
919
Evan Cheng6fb06762007-11-09 01:32:10 +0000920/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
921/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000922SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000923 SelectionDAG &DAG) const {
924 if (usesGlobalOffsetTable())
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000925 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +0000926 if (!Subtarget->isPICStyleRIPRel())
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000927 // This doesn't have DebugLoc associated with it, but is not really the
928 // same as a Register.
929 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
930 getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +0000931 return Table;
932}
933
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934//===----------------------------------------------------------------------===//
935// Return Value Calling Convention Implementation
936//===----------------------------------------------------------------------===//
937
938#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000939
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000941SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +0000942 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michel91099d62009-02-17 22:15:04 +0000944
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945 SmallVector<CCValAssign, 16> RVLocs;
946 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
947 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
948 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000949 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +0000950
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 // If this is the first return lowered for this function, add the regs to the
952 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000953 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954 for (unsigned i = 0; i != RVLocs.size(); ++i)
955 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000956 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000958 SDValue Chain = Op.getOperand(0);
Scott Michel91099d62009-02-17 22:15:04 +0000959
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000960 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000961 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000962 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000963 SDValue TailCall = Chain;
964 SDValue TargetAddress = TailCall.getOperand(1);
965 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000966 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +0000967 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000968 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendlingfef06052008-09-16 21:48:12 +0000969 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michel91099d62009-02-17 22:15:04 +0000970 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000971 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000972 assert(StackAdjustment.getOpcode() == ISD::Constant &&
973 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000974
Dan Gohman8181bd12008-07-27 21:46:04 +0000975 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000976 Operands.push_back(Chain.getOperand(0));
977 Operands.push_back(TargetAddress);
978 Operands.push_back(StackAdjustment);
979 // Copy registers used by the call. Last operand is a flag so it is not
980 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000981 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000982 Operands.push_back(Chain.getOperand(i));
983 }
Scott Michel91099d62009-02-17 22:15:04 +0000984 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000985 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000986 }
Scott Michel91099d62009-02-17 22:15:04 +0000987
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000988 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000989 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000990
Dan Gohman8181bd12008-07-27 21:46:04 +0000991 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000992 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
993 // Operand #1 = Bytes To Pop
994 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michel91099d62009-02-17 22:15:04 +0000995
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000997 for (unsigned i = 0; i != RVLocs.size(); ++i) {
998 CCValAssign &VA = RVLocs[i];
999 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +00001000 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michel91099d62009-02-17 22:15:04 +00001001
Chris Lattnerb56cc342008-03-11 03:23:40 +00001002 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1003 // the RET instruction and handled by the FP Stackifier.
Dan Gohman6c4be722009-02-04 17:28:58 +00001004 if (VA.getLocReg() == X86::ST0 ||
1005 VA.getLocReg() == X86::ST1) {
Chris Lattnerb56cc342008-03-11 03:23:40 +00001006 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1007 // change the value to the FP stack register class.
Dan Gohman6c4be722009-02-04 17:28:58 +00001008 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesence0805b2009-02-03 19:33:06 +00001009 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattnerb56cc342008-03-11 03:23:40 +00001010 RetOps.push_back(ValToCopy);
1011 // Don't emit a copytoreg.
1012 continue;
1013 }
Dale Johannesena585daf2008-06-24 22:01:44 +00001014
Evan Chengef356282009-02-23 09:03:22 +00001015 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1016 // which is returned in RAX / RDX.
Evan Chenge8db6e02009-02-22 08:05:12 +00001017 if (Subtarget->is64Bit()) {
1018 MVT ValVT = ValToCopy.getValueType();
Evan Chengef356282009-02-23 09:03:22 +00001019 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Chenge8db6e02009-02-22 08:05:12 +00001020 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Chengef356282009-02-23 09:03:22 +00001021 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1022 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1023 }
Evan Chenge8db6e02009-02-22 08:05:12 +00001024 }
1025
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001026 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 Flag = Chain.getValue(1);
1028 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001029
1030 // The x86-64 ABI for returning structs by value requires that we copy
1031 // the sret argument into %rax for the return. We saved the argument into
1032 // a virtual register in the entry block, so now we copy the value out
1033 // and into %rax.
1034 if (Subtarget->is64Bit() &&
1035 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1036 MachineFunction &MF = DAG.getMachineFunction();
1037 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1038 unsigned Reg = FuncInfo->getSRetReturnReg();
1039 if (!Reg) {
1040 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1041 FuncInfo->setSRetReturnReg(Reg);
1042 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001043 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001044
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001045 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001046 Flag = Chain.getValue(1);
1047 }
Scott Michel91099d62009-02-17 22:15:04 +00001048
Chris Lattnerb56cc342008-03-11 03:23:40 +00001049 RetOps[0] = Chain; // Update chain.
1050
1051 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +00001052 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +00001053 RetOps.push_back(Flag);
Scott Michel91099d62009-02-17 22:15:04 +00001054
1055 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00001056 MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057}
1058
1059
1060/// LowerCallResult - Lower the result values of an ISD::CALL into the
1061/// appropriate copies out of appropriate physical registers. This assumes that
1062/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1063/// being lowered. The returns a SDNode with the same number of values as the
1064/// ISD::CALL.
1065SDNode *X86TargetLowering::
Scott Michel91099d62009-02-17 22:15:04 +00001066LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001068
Scott Michel91099d62009-02-17 22:15:04 +00001069 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 // Assign locations to each value returned by this call.
1071 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman705e3f72008-09-13 01:54:27 +00001072 bool isVarArg = TheCall->isVarArg();
Edwin Törökaf8e1332009-02-01 18:15:56 +00001073 bool Is64Bit = Subtarget->is64Bit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
1075 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1076
Dan Gohman8181bd12008-07-27 21:46:04 +00001077 SmallVector<SDValue, 8> ResultVals;
Scott Michel91099d62009-02-17 22:15:04 +00001078
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001080 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman6c4be722009-02-04 17:28:58 +00001081 CCValAssign &VA = RVLocs[i];
1082 MVT CopyVT = VA.getValVT();
Scott Michel91099d62009-02-17 22:15:04 +00001083
Edwin Törökaf8e1332009-02-01 18:15:56 +00001084 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michel91099d62009-02-17 22:15:04 +00001085 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001086 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
1087 cerr << "SSE register return with SSE disabled\n";
1088 exit(1);
1089 }
1090
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001091 // If this is a call to a function that returns an fp value on the floating
1092 // point stack, but where we prefer to use the value in xmm registers, copy
1093 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman6c4be722009-02-04 17:28:58 +00001094 if ((VA.getLocReg() == X86::ST0 ||
1095 VA.getLocReg() == X86::ST1) &&
1096 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001097 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098 }
Scott Michel91099d62009-02-17 22:15:04 +00001099
Evan Cheng9cc600e2009-02-20 20:43:02 +00001100 SDValue Val;
1101 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Chengef356282009-02-23 09:03:22 +00001102 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1103 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1104 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1105 MVT::v2i64, InFlag).getValue(1);
1106 Val = Chain.getValue(0);
1107 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1108 Val, DAG.getConstant(0, MVT::i64));
1109 } else {
1110 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1111 MVT::i64, InFlag).getValue(1);
1112 Val = Chain.getValue(0);
1113 }
Evan Cheng9cc600e2009-02-20 20:43:02 +00001114 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1115 } else {
1116 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1117 CopyVT, InFlag).getValue(1);
1118 Val = Chain.getValue(0);
1119 }
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001120 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001121
Dan Gohman6c4be722009-02-04 17:28:58 +00001122 if (CopyVT != VA.getValVT()) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001123 // Round the F80 the right size, which also moves to the appropriate xmm
1124 // register.
Dan Gohman6c4be722009-02-04 17:28:58 +00001125 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001126 // This truncation won't change the value.
1127 DAG.getIntPtrConstant(1));
1128 }
Scott Michel91099d62009-02-17 22:15:04 +00001129
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001130 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 }
Duncan Sands698842f2008-07-02 17:40:58 +00001132
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133 // Merge everything together with a MERGE_VALUES node.
1134 ResultVals.push_back(Chain);
Dale Johannesence0805b2009-02-03 19:33:06 +00001135 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1136 &ResultVals[0], ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137}
1138
1139
1140//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001141// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142//===----------------------------------------------------------------------===//
1143// StdCall calling convention seems to be standard for many Windows' API
1144// routines and around. It differs from C calling convention just a little:
1145// callee should clean up the stack, not caller. Symbols should be also
1146// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001147// For info on fast calling convention see Fast Calling Convention (tail call)
1148// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149
1150/// AddLiveIn - This helper function adds the specified physical register to the
1151/// MachineFunction as a live in value. It also creates a corresponding virtual
1152/// register for it.
1153static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1154 const TargetRegisterClass *RC) {
1155 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001156 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1157 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158 return VReg;
1159}
1160
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001161/// CallIsStructReturn - Determines whether a CALL node uses struct return
1162/// semantics.
Dan Gohman705e3f72008-09-13 01:54:27 +00001163static bool CallIsStructReturn(CallSDNode *TheCall) {
1164 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001165 if (!NumOps)
1166 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001167
Dan Gohman705e3f72008-09-13 01:54:27 +00001168 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001169}
1170
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001171/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1172/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001173static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001174 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001175 if (!NumArgs)
1176 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001177
1178 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001179}
1180
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001181/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1182/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001183/// calls.
Dan Gohman705e3f72008-09-13 01:54:27 +00001184bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001185 if (IsVarArg)
1186 return false;
1187
Dan Gohman705e3f72008-09-13 01:54:27 +00001188 switch (CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001189 default:
1190 return false;
1191 case CallingConv::X86_StdCall:
1192 return !Subtarget->is64Bit();
1193 case CallingConv::X86_FastCall:
1194 return !Subtarget->is64Bit();
1195 case CallingConv::Fast:
1196 return PerformTailCallOpt;
1197 }
1198}
1199
Dan Gohman705e3f72008-09-13 01:54:27 +00001200/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1201/// given CallingConvention value.
1202CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001203 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001204 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001205 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001206 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1207 return CC_X86_64_TailCall;
1208 else
1209 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001210 }
1211
Gordon Henriksen18ace102008-01-05 16:56:59 +00001212 if (CC == CallingConv::X86_FastCall)
1213 return CC_X86_32_FastCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001214 else if (CC == CallingConv::Fast)
1215 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001216 else
1217 return CC_X86_32_C;
1218}
1219
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001220/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1221/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001222NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001223X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001224 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001225 if (CC == CallingConv::X86_FastCall)
1226 return FastCall;
1227 else if (CC == CallingConv::X86_StdCall)
1228 return StdCall;
1229 return None;
1230}
1231
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001232
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001233/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1234/// in a register before calling.
1235bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1236 return !IsTailCall && !Is64Bit &&
1237 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1238 Subtarget->isPICStyleGOT();
1239}
1240
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001241/// CallRequiresFnAddressInReg - Check whether the call requires the function
1242/// address to be loaded in a register.
Scott Michel91099d62009-02-17 22:15:04 +00001243bool
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001244X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
Scott Michel91099d62009-02-17 22:15:04 +00001245 return !Is64Bit && IsTailCall &&
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001246 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1247 Subtarget->isPICStyleGOT();
1248}
1249
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001250/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1251/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001252/// the specific parameter attribute. The copy will be passed as a byval
1253/// function parameter.
Scott Michel91099d62009-02-17 22:15:04 +00001254static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00001255CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001256 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1257 DebugLoc dl) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001258 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001259 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001260 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001261}
1262
Dan Gohman8181bd12008-07-27 21:46:04 +00001263SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001264 const CCValAssign &VA,
1265 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001266 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001267 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001268 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001269 ISD::ArgFlagsTy Flags =
1270 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001271 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001272 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001273
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001274 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michel91099d62009-02-17 22:15:04 +00001275 // changed with more analysis.
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001276 // In case of tail call optimization mark all arguments mutable. Since they
1277 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001278 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001279 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001280 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001281 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001282 return FIN;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001283 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001284 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001285}
1286
Dan Gohman8181bd12008-07-27 21:46:04 +00001287SDValue
1288X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001289 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001290 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001291 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001292
Gordon Henriksen18ace102008-01-05 16:56:59 +00001293 const Function* Fn = MF.getFunction();
1294 if (Fn->hasExternalLinkage() &&
1295 Subtarget->isTargetCygMing() &&
1296 Fn->getName() == "main")
1297 FuncInfo->setForceFramePointer(true);
1298
1299 // Decorate the function name.
1300 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michel91099d62009-02-17 22:15:04 +00001301
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001303 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001304 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001305 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001306 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001307 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001308
1309 assert(!(isVarArg && CC == CallingConv::Fast) &&
1310 "Var args not supported with calling convention fastcc");
1311
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312 // Assign locations to all of the incoming arguments.
1313 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001314 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001315 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michel91099d62009-02-17 22:15:04 +00001316
Dan Gohman8181bd12008-07-27 21:46:04 +00001317 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001318 unsigned LastVal = ~0U;
1319 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1320 CCValAssign &VA = ArgLocs[i];
1321 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1322 // places.
1323 assert(VA.getValNo() != LastVal &&
1324 "Don't support value assigned to multiple locs yet");
1325 LastVal = VA.getValNo();
Scott Michel91099d62009-02-17 22:15:04 +00001326
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001327 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001328 MVT RegVT = VA.getLocVT();
Devang Patelf3707e82009-01-05 17:31:22 +00001329 TargetRegisterClass *RC = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001330 if (RegVT == MVT::i32)
1331 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001332 else if (Is64Bit && RegVT == MVT::i64)
1333 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001334 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001335 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001336 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001337 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001338 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001339 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001340 else if (RegVT.isVector()) {
1341 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001342 if (!Is64Bit)
1343 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1344 else {
1345 // Darwin calling convention passes MMX values in either GPRs or
1346 // XMMs in x86-64. Other targets pass them in memory.
1347 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1348 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1349 RegVT = MVT::v2i64;
1350 } else {
1351 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1352 RegVT = MVT::i64;
1353 }
1354 }
1355 } else {
1356 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001358
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001360 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michel91099d62009-02-17 22:15:04 +00001361
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001362 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1363 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1364 // right size.
1365 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001366 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001367 DAG.getValueType(VA.getValVT()));
1368 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001369 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001370 DAG.getValueType(VA.getValVT()));
Scott Michel91099d62009-02-17 22:15:04 +00001371
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesence0805b2009-02-03 19:33:06 +00001373 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michel91099d62009-02-17 22:15:04 +00001374
Gordon Henriksen18ace102008-01-05 16:56:59 +00001375 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001376 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001377 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesence0805b2009-02-03 19:33:06 +00001378 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001379 else if (RC == X86::VR128RegisterClass) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001380 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1381 ArgValue, DAG.getConstant(0, MVT::i64));
1382 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001383 }
1384 }
Scott Michel91099d62009-02-17 22:15:04 +00001385
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386 ArgValues.push_back(ArgValue);
1387 } else {
1388 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001389 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001390 }
1391 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001392
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001393 // The x86-64 ABI for returning structs by value requires that we copy
1394 // the sret argument into %rax for the return. Save the argument into
1395 // a virtual register so that we can access it from the return points.
1396 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1397 MachineFunction &MF = DAG.getMachineFunction();
1398 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1399 unsigned Reg = FuncInfo->getSRetReturnReg();
1400 if (!Reg) {
1401 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1402 FuncInfo->setSRetReturnReg(Reg);
1403 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001404 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesence0805b2009-02-03 19:33:06 +00001405 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001406 }
1407
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001409 // align stack specially for tail calls
Evan Chengded8f902008-09-07 09:07:23 +00001410 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001411 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412
1413 // If the function takes variable number of arguments, make a frame index for
1414 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001415 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001416 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1417 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1418 }
1419 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001420 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1421
1422 // FIXME: We should really autogenerate these arrays
1423 static const unsigned GPR64ArgRegsWin64[] = {
1424 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001425 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001426 static const unsigned XMMArgRegsWin64[] = {
1427 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1428 };
1429 static const unsigned GPR64ArgRegs64Bit[] = {
1430 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1431 };
1432 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001433 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1434 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1435 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001436 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1437
1438 if (IsWin64) {
1439 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1440 GPR64ArgRegs = GPR64ArgRegsWin64;
1441 XMMArgRegs = XMMArgRegsWin64;
1442 } else {
1443 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1444 GPR64ArgRegs = GPR64ArgRegs64Bit;
1445 XMMArgRegs = XMMArgRegs64Bit;
1446 }
1447 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1448 TotalNumIntRegs);
1449 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1450 TotalNumXMMRegs);
1451
Evan Cheng0b84fe12009-02-13 22:36:38 +00001452 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001453 "SSE register cannot be used when SSE is disabled!");
Bill Wendling042eda32009-03-11 22:30:01 +00001454 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloat) &&
Evan Cheng0b84fe12009-02-13 22:36:38 +00001455 "SSE register cannot be used when SSE is disabled!");
Bill Wendling042eda32009-03-11 22:30:01 +00001456 if (UseSoftFloat || NoImplicitFloat || !Subtarget->hasSSE1())
Edwin Törökaf8e1332009-02-01 18:15:56 +00001457 // Kernel mode asks for SSE to be disabled, so don't push them
1458 // on the stack.
1459 TotalNumXMMRegs = 0;
Bill Wendling042eda32009-03-11 22:30:01 +00001460
Gordon Henriksen18ace102008-01-05 16:56:59 +00001461 // For X86-64, if there are vararg parameters that are passed via
1462 // registers, then we must store them to their spots on the stack so they
1463 // may be loaded by deferencing the result of va_next.
1464 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001465 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1466 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1467 TotalNumXMMRegs * 16, 16);
1468
Gordon Henriksen18ace102008-01-05 16:56:59 +00001469 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001470 SmallVector<SDValue, 8> MemOps;
1471 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00001472 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001473 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001474 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001475 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1476 X86::GR64RegisterClass);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001477 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman8181bd12008-07-27 21:46:04 +00001478 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001479 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001480 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001481 MemOps.push_back(Store);
Dale Johannesence0805b2009-02-03 19:33:06 +00001482 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001483 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001484 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001485
Gordon Henriksen18ace102008-01-05 16:56:59 +00001486 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001487 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001488 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001489 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001490 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1491 X86::VR128RegisterClass);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001492 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman8181bd12008-07-27 21:46:04 +00001493 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001494 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001495 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001496 MemOps.push_back(Store);
Dale Johannesence0805b2009-02-03 19:33:06 +00001497 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001498 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001499 }
1500 if (!MemOps.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001501 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen18ace102008-01-05 16:56:59 +00001502 &MemOps[0], MemOps.size());
1503 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001504 }
Scott Michel91099d62009-02-17 22:15:04 +00001505
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001506 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001507
Gordon Henriksen18ace102008-01-05 16:56:59 +00001508 // Some CCs need callee pop.
Dan Gohman705e3f72008-09-13 01:54:27 +00001509 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001510 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 BytesCallerReserves = 0;
1512 } else {
1513 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001514 // If this is an sret function, the return should pop the hidden pointer.
Evan Chenga9d15b92008-09-10 18:25:29 +00001515 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michel91099d62009-02-17 22:15:04 +00001516 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 BytesCallerReserves = StackSize;
1518 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001519
Gordon Henriksen18ace102008-01-05 16:56:59 +00001520 if (!Is64Bit) {
1521 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1522 if (CC == CallingConv::X86_FastCall)
1523 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1524 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001525
Anton Korobeynikove844e472007-08-15 17:12:32 +00001526 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527
1528 // Return the new list of results.
Dale Johannesence0805b2009-02-03 19:33:06 +00001529 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +00001530 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531}
1532
Dan Gohman8181bd12008-07-27 21:46:04 +00001533SDValue
Dan Gohman705e3f72008-09-13 01:54:27 +00001534X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001535 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001536 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001537 SDValue Chain,
Dan Gohman705e3f72008-09-13 01:54:27 +00001538 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesence0805b2009-02-03 19:33:06 +00001539 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman1190f3a2008-02-07 16:28:05 +00001540 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001541 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesence0805b2009-02-03 19:33:06 +00001542 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001543 if (Flags.isByVal()) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001544 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengbc077bf2008-01-10 00:09:10 +00001545 }
Dale Johannesence0805b2009-02-03 19:33:06 +00001546 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001547 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001548}
1549
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001550/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001551/// optimization is performed and it is required.
Scott Michel91099d62009-02-17 22:15:04 +00001552SDValue
1553X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001554 SDValue &OutRetAddr,
Scott Michel91099d62009-02-17 22:15:04 +00001555 SDValue Chain,
1556 bool IsTailCall,
1557 bool Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001558 int FPDiff,
1559 DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001560 if (!IsTailCall || FPDiff==0) return Chain;
1561
1562 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001563 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001564 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001565
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001566 // Load the "old" Return address.
Dale Johannesence0805b2009-02-03 19:33:06 +00001567 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001568 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001569}
1570
1571/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1572/// optimization is performed and it is required (FPDiff!=0).
Scott Michel91099d62009-02-17 22:15:04 +00001573static SDValue
1574EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001575 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesence0805b2009-02-03 19:33:06 +00001576 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001577 // Store the return address to the appropriate stack slot.
1578 if (!FPDiff) return Chain;
1579 // Calculate the new stack slot for the return address.
1580 int SlotSize = Is64Bit ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00001581 int NewReturnAddrFI =
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001582 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001583 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001584 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michel91099d62009-02-17 22:15:04 +00001585 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001586 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001587 return Chain;
1588}
1589
Dan Gohman8181bd12008-07-27 21:46:04 +00001590SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001591 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman705e3f72008-09-13 01:54:27 +00001592 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1593 SDValue Chain = TheCall->getChain();
1594 unsigned CC = TheCall->getCallingConv();
1595 bool isVarArg = TheCall->isVarArg();
1596 bool IsTailCall = TheCall->isTailCall() &&
1597 CC == CallingConv::Fast && PerformTailCallOpt;
1598 SDValue Callee = TheCall->getCallee();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001599 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman705e3f72008-09-13 01:54:27 +00001600 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesence0805b2009-02-03 19:33:06 +00001601 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001602
1603 assert(!(isVarArg && CC == CallingConv::Fast) &&
1604 "Var args not supported with calling convention fastcc");
1605
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001606 // Analyze operands of the call, assigning locations to each operand.
1607 SmallVector<CCValAssign, 16> ArgLocs;
1608 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001609 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michel91099d62009-02-17 22:15:04 +00001610
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001611 // Get a count of how many bytes are to be pushed on the stack.
1612 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofere91fdbf2008-09-11 20:28:43 +00001613 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001614 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001615
Gordon Henriksen18ace102008-01-05 16:56:59 +00001616 int FPDiff = 0;
1617 if (IsTailCall) {
1618 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michel91099d62009-02-17 22:15:04 +00001619 unsigned NumBytesCallerPushed =
Gordon Henriksen18ace102008-01-05 16:56:59 +00001620 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1621 FPDiff = NumBytesCallerPushed - NumBytes;
1622
1623 // Set the delta of movement of the returnaddr stackslot.
1624 // But only set if delta is greater than previous delta.
1625 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1626 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1627 }
1628
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001629 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630
Dan Gohman8181bd12008-07-27 21:46:04 +00001631 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001632 // Load return adress for tail calls.
1633 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001634 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001635
Dan Gohman8181bd12008-07-27 21:46:04 +00001636 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1637 SmallVector<SDValue, 8> MemOpChains;
1638 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001639
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001640 // Walk the register/memloc assignments, inserting copies/loads. In the case
1641 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001642 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1643 CCValAssign &VA = ArgLocs[i];
Dan Gohman705e3f72008-09-13 01:54:27 +00001644 SDValue Arg = TheCall->getArg(i);
1645 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1646 bool isByVal = Flags.isByVal();
Scott Michel91099d62009-02-17 22:15:04 +00001647
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001648 // Promote the value if needed.
1649 switch (VA.getLocInfo()) {
1650 default: assert(0 && "Unknown loc info!");
1651 case CCValAssign::Full: break;
1652 case CCValAssign::SExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001653 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001654 break;
1655 case CCValAssign::ZExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001656 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657 break;
1658 case CCValAssign::AExt:
Dale Johannesence0805b2009-02-03 19:33:06 +00001659 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001660 break;
1661 }
Scott Michel91099d62009-02-17 22:15:04 +00001662
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001663 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001664 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001665 MVT RegVT = VA.getLocVT();
1666 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001667 switch (VA.getLocReg()) {
1668 default:
1669 break;
1670 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1671 case X86::R8: {
1672 // Special case: passing MMX values in GPR registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001673 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng2aea0b42008-04-25 19:11:04 +00001674 break;
1675 }
1676 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1677 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1678 // Special case: passing MMX values in XMM registers.
Dale Johannesence0805b2009-02-03 19:33:06 +00001679 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1680 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1681 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00001682 DAG.getUNDEF(MVT::v2i64), Arg,
Dale Johannesence0805b2009-02-03 19:33:06 +00001683 getMOVLMask(2, DAG, dl));
Evan Cheng2aea0b42008-04-25 19:11:04 +00001684 break;
1685 }
1686 }
1687 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1689 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001690 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001691 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001692 if (StackPtr.getNode() == 0)
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001693 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michel91099d62009-02-17 22:15:04 +00001694
Dan Gohman705e3f72008-09-13 01:54:27 +00001695 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1696 Chain, Arg, Flags));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001697 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 }
1699 }
Scott Michel91099d62009-02-17 22:15:04 +00001700
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 if (!MemOpChains.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001702 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703 &MemOpChains[0], MemOpChains.size());
1704
1705 // Build a sequence of copy-to-reg nodes chained together with token chain
1706 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001707 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001708 // Tail call byval lowering might overwrite argument registers so in case of
1709 // tail call optimization the copies to registers are lowered later.
1710 if (!IsTailCall)
1711 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001712 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001713 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001714 InFlag = Chain.getValue(1);
1715 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001716
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001717 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Scott Michel91099d62009-02-17 22:15:04 +00001718 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001719 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001720 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
Scott Michel91099d62009-02-17 22:15:04 +00001721 DAG.getNode(X86ISD::GlobalBaseReg,
1722 DebugLoc::getUnknownLoc(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001723 getPointerTy()),
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001724 InFlag);
1725 InFlag = Chain.getValue(1);
1726 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001727 // If we are tail calling and generating PIC/GOT style code load the address
1728 // of the callee into ecx. The value in ecx is used as target of the tail
1729 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1730 // calls on PIC/GOT architectures. Normally we would just put the address of
1731 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1732 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001733 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001734 // Note: The actual moving to ecx is done further down.
1735 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Cheng7f250d62008-09-24 00:05:32 +00001736 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001737 !G->getGlobal()->hasProtectedVisibility())
1738 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00001739 else if (isa<ExternalSymbolSDNode>(Callee))
1740 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001742
Gordon Henriksen18ace102008-01-05 16:56:59 +00001743 if (Is64Bit && isVarArg) {
1744 // From AMD64 ABI document:
1745 // For calls that may call functions that use varargs or stdargs
1746 // (prototype-less calls or calls to functions containing ellipsis (...) in
1747 // the declaration) %al is used as hidden argument to specify the number
1748 // of SSE registers used. The contents of %al do not need to match exactly
1749 // the number of registers, but must be an ubound on the number of SSE
1750 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001751
1752 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001753 // Count the number of XMM registers allocated.
1754 static const unsigned XMMArgRegs[] = {
1755 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1756 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1757 };
1758 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michel91099d62009-02-17 22:15:04 +00001759 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Edwin Törökaf8e1332009-02-01 18:15:56 +00001760 && "SSE registers cannot be used when SSE is disabled");
Scott Michel91099d62009-02-17 22:15:04 +00001761
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001762 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen18ace102008-01-05 16:56:59 +00001763 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1764 InFlag = Chain.getValue(1);
1765 }
1766
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001767
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001768 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001769 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001770 SmallVector<SDValue, 8> MemOpChains2;
1771 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001772 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001773 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001774 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001775 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1776 CCValAssign &VA = ArgLocs[i];
1777 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001778 assert(VA.isMemLoc());
Dan Gohman705e3f72008-09-13 01:54:27 +00001779 SDValue Arg = TheCall->getArg(i);
1780 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001781 // Create frame index.
1782 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001783 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001784 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001785 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001786
Duncan Sandsc93fae32008-03-21 09:14:45 +00001787 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001788 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001789 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001790 if (StackPtr.getNode() == 0)
Scott Michel91099d62009-02-17 22:15:04 +00001791 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001792 getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00001793 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001794
1795 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001796 Flags, DAG, dl));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001797 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001798 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001799 MemOpChains2.push_back(
Dale Johannesence0805b2009-02-03 19:33:06 +00001800 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001801 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michel91099d62009-02-17 22:15:04 +00001802 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001803 }
1804 }
1805
1806 if (!MemOpChains2.empty())
Dale Johannesence0805b2009-02-03 19:33:06 +00001807 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001808 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001809
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001810 // Copy arguments to their registers.
1811 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001812 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001813 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001814 InFlag = Chain.getValue(1);
1815 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001816 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001817
Gordon Henriksen18ace102008-01-05 16:56:59 +00001818 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001819 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00001820 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001821 }
1822
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001823 // If the callee is a GlobalAddress node (quite common, every direct call is)
1824 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1825 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1826 // We should use extra load for direct calls to dllimported functions in
1827 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001828 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1829 getTargetMachine(), true))
Dan Gohman36322c72008-10-18 02:06:02 +00001830 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1831 G->getOffset());
Bill Wendlingfef06052008-09-16 21:48:12 +00001832 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1833 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001834 } else if (IsTailCall) {
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +00001835 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001836
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001837 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michel91099d62009-02-17 22:15:04 +00001838 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001839 Callee,InFlag);
1840 Callee = DAG.getRegister(Opc, getPointerTy());
1841 // Add register as live out.
1842 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001843 }
Scott Michel91099d62009-02-17 22:15:04 +00001844
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001845 // Returns a chain & a flag for retval copy to use.
1846 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001847 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001848
1849 if (IsTailCall) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00001850 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1851 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001852 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00001853
Gordon Henriksen18ace102008-01-05 16:56:59 +00001854 // Returns a chain & a flag for retval copy to use.
1855 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1856 Ops.clear();
1857 }
Scott Michel91099d62009-02-17 22:15:04 +00001858
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001859 Ops.push_back(Chain);
1860 Ops.push_back(Callee);
1861
Gordon Henriksen18ace102008-01-05 16:56:59 +00001862 if (IsTailCall)
1863 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001864
Gordon Henriksen18ace102008-01-05 16:56:59 +00001865 // Add argument registers to the end of the list so that they are known live
1866 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001867 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1868 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1869 RegsToPass[i].second.getValueType()));
Scott Michel91099d62009-02-17 22:15:04 +00001870
Evan Cheng8ba45e62008-03-18 23:36:35 +00001871 // Add an implicit use GOT pointer in EBX.
1872 if (!IsTailCall && !Is64Bit &&
1873 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1874 Subtarget->isPICStyleGOT())
1875 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1876
1877 // Add an implicit use of AL for x86 vararg functions.
1878 if (Is64Bit && isVarArg)
1879 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1880
Gabor Greif1c80d112008-08-28 21:40:38 +00001881 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001882 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001883
Gordon Henriksen18ace102008-01-05 16:56:59 +00001884 if (IsTailCall) {
Scott Michel91099d62009-02-17 22:15:04 +00001885 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001886 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesence0805b2009-02-03 19:33:06 +00001887 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman705e3f72008-09-13 01:54:27 +00001888 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michel91099d62009-02-17 22:15:04 +00001889
Gabor Greif1c80d112008-08-28 21:40:38 +00001890 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001891 }
1892
Dale Johannesence0805b2009-02-03 19:33:06 +00001893 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001894 InFlag = Chain.getValue(1);
1895
1896 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001897 unsigned NumBytesForCalleeToPush;
Dan Gohman705e3f72008-09-13 01:54:27 +00001898 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen18ace102008-01-05 16:56:59 +00001899 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chenga9d15b92008-09-10 18:25:29 +00001900 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001901 // If this is is a call to a struct-return function, the callee
1902 // pops the hidden struct pointer, so we have to push it back.
1903 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001904 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001905 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001906 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michel91099d62009-02-17 22:15:04 +00001907
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001908 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001909 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001910 DAG.getIntPtrConstant(NumBytes, true),
1911 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1912 true),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001913 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001914 InFlag = Chain.getValue(1);
1915
1916 // Handle result values, copying them out of physregs into vregs that we
1917 // return.
Dan Gohman705e3f72008-09-13 01:54:27 +00001918 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif825aa892008-08-28 23:19:51 +00001919 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001920}
1921
1922
1923//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001924// Fast Calling Convention (tail call) implementation
1925//===----------------------------------------------------------------------===//
1926
1927// Like std call, callee cleans arguments, convention except that ECX is
1928// reserved for storing the tail called function address. Only 2 registers are
1929// free for argument passing (inreg). Tail call optimization is performed
1930// provided:
1931// * tailcallopt is enabled
1932// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001933// On X86_64 architecture with GOT-style position independent code only local
1934// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001935// To keep the stack aligned according to platform abi the function
1936// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1937// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001938// If a tail called function callee has more arguments than the caller the
1939// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001940// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001941// original REtADDR, but before the saved framepointer or the spilled registers
1942// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1943// stack layout:
1944// arg1
1945// arg2
1946// RETADDR
Scott Michel91099d62009-02-17 22:15:04 +00001947// [ new RETADDR
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001948// move area ]
1949// (possible EBP)
1950// ESI
1951// EDI
1952// local1 ..
1953
1954/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1955/// for a 16 byte align requirement.
Scott Michel91099d62009-02-17 22:15:04 +00001956unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001957 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00001958 MachineFunction &MF = DAG.getMachineFunction();
1959 const TargetMachine &TM = MF.getTarget();
1960 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1961 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michel91099d62009-02-17 22:15:04 +00001962 uint64_t AlignMask = StackAlignment - 1;
Evan Chengded8f902008-09-07 09:07:23 +00001963 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001964 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00001965 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1966 // Number smaller than 12 so just add the difference.
1967 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1968 } else {
1969 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michel91099d62009-02-17 22:15:04 +00001970 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chengded8f902008-09-07 09:07:23 +00001971 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001972 }
Evan Chengded8f902008-09-07 09:07:23 +00001973 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001974}
1975
1976/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001977/// following the call is a return. A function is eligible if caller/callee
1978/// calling conventions match, currently only fastcc supports tail calls, and
1979/// the function CALL is immediatly followed by a RET.
Dan Gohman705e3f72008-09-13 01:54:27 +00001980bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00001981 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001982 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001983 if (!PerformTailCallOpt)
1984 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001985
Dan Gohman705e3f72008-09-13 01:54:27 +00001986 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001987 MachineFunction &MF = DAG.getMachineFunction();
1988 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman705e3f72008-09-13 01:54:27 +00001989 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001990 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001991 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001992 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001993 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001994 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001995 return true;
1996
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001997 // Can only do local tail calls (in same module, hidden or protected) on
1998 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001999 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2000 return G->getGlobal()->hasHiddenVisibility()
2001 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002002 }
2003 }
Evan Chenge7a87392007-11-02 01:26:22 +00002004
2005 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002006}
2007
Dan Gohmanca4857a2008-09-03 23:12:08 +00002008FastISel *
2009X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohman76dd96e2008-09-23 21:53:34 +00002010 MachineModuleInfo *mmo,
Devang Patelfcf1c752009-01-13 00:35:13 +00002011 DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +00002012 DenseMap<const Value *, unsigned> &vm,
2013 DenseMap<const BasicBlock *,
Dan Gohmand6211a72008-09-10 20:11:02 +00002014 MachineBasicBlock *> &bm,
Dan Gohman9dd43582008-10-14 23:54:11 +00002015 DenseMap<const AllocaInst *, int> &am
2016#ifndef NDEBUG
2017 , SmallSet<Instruction*, 8> &cil
2018#endif
2019 ) {
Devang Patelfcf1c752009-01-13 00:35:13 +00002020 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohman9dd43582008-10-14 23:54:11 +00002021#ifndef NDEBUG
2022 , cil
2023#endif
2024 );
Dan Gohman97805ee2008-08-19 21:32:53 +00002025}
2026
2027
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002028//===----------------------------------------------------------------------===//
2029// Other Lowering Hooks
2030//===----------------------------------------------------------------------===//
2031
2032
Dan Gohman8181bd12008-07-27 21:46:04 +00002033SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00002034 MachineFunction &MF = DAG.getMachineFunction();
2035 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2036 int ReturnAddrIndex = FuncInfo->getRAIndex();
2037
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002038 if (ReturnAddrIndex == 0) {
2039 // Set up a frame object for the return address.
Bill Wendling6ddc87b2009-01-16 19:25:27 +00002040 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00002041 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikove844e472007-08-15 17:12:32 +00002042 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002043 }
2044
2045 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
2046}
2047
2048
Chris Lattnerebb91142008-12-24 23:53:05 +00002049/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2050/// specific condition code, returning the condition code and the LHS/RHS of the
2051/// comparison to make.
2052static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2053 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002054 if (!isFP) {
2055 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2056 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2057 // X > -1 -> X == 0, jump !sign.
2058 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002059 return X86::COND_NS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002060 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2061 // X < 0 -> X == 0, jump on sign.
Chris Lattnerebb91142008-12-24 23:53:05 +00002062 return X86::COND_S;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002063 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00002064 // X < 1 -> X <= 0
2065 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002066 return X86::COND_LE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002067 }
2068 }
2069
2070 switch (SetCCOpcode) {
Chris Lattnerb8397512008-12-23 23:42:27 +00002071 default: assert(0 && "Invalid integer condition!");
Chris Lattnerebb91142008-12-24 23:53:05 +00002072 case ISD::SETEQ: return X86::COND_E;
2073 case ISD::SETGT: return X86::COND_G;
2074 case ISD::SETGE: return X86::COND_GE;
2075 case ISD::SETLT: return X86::COND_L;
2076 case ISD::SETLE: return X86::COND_LE;
2077 case ISD::SETNE: return X86::COND_NE;
2078 case ISD::SETULT: return X86::COND_B;
2079 case ISD::SETUGT: return X86::COND_A;
2080 case ISD::SETULE: return X86::COND_BE;
2081 case ISD::SETUGE: return X86::COND_AE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 }
Chris Lattnerb8397512008-12-23 23:42:27 +00002083 }
Scott Michel91099d62009-02-17 22:15:04 +00002084
Chris Lattnerb8397512008-12-23 23:42:27 +00002085 // First determine if it is required or is profitable to flip the operands.
Duncan Sandsc2a04622008-10-24 13:03:10 +00002086
Chris Lattnerb8397512008-12-23 23:42:27 +00002087 // If LHS is a foldable load, but RHS is not, flip the condition.
2088 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2089 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2090 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2091 std::swap(LHS, RHS);
Evan Chengfc937c92008-08-28 23:48:31 +00002092 }
2093
Chris Lattnerb8397512008-12-23 23:42:27 +00002094 switch (SetCCOpcode) {
2095 default: break;
2096 case ISD::SETOLT:
2097 case ISD::SETOLE:
2098 case ISD::SETUGT:
2099 case ISD::SETUGE:
2100 std::swap(LHS, RHS);
2101 break;
2102 }
2103
2104 // On a floating point condition, the flags are set as follows:
2105 // ZF PF CF op
2106 // 0 | 0 | 0 | X > Y
2107 // 0 | 0 | 1 | X < Y
2108 // 1 | 0 | 0 | X == Y
2109 // 1 | 1 | 1 | unordered
2110 switch (SetCCOpcode) {
Chris Lattnerebb91142008-12-24 23:53:05 +00002111 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattnerb8397512008-12-23 23:42:27 +00002112 case ISD::SETUEQ:
Chris Lattnerebb91142008-12-24 23:53:05 +00002113 case ISD::SETEQ: return X86::COND_E;
Chris Lattnerb8397512008-12-23 23:42:27 +00002114 case ISD::SETOLT: // flipped
2115 case ISD::SETOGT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002116 case ISD::SETGT: return X86::COND_A;
Chris Lattnerb8397512008-12-23 23:42:27 +00002117 case ISD::SETOLE: // flipped
2118 case ISD::SETOGE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002119 case ISD::SETGE: return X86::COND_AE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002120 case ISD::SETUGT: // flipped
2121 case ISD::SETULT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002122 case ISD::SETLT: return X86::COND_B;
Chris Lattnerb8397512008-12-23 23:42:27 +00002123 case ISD::SETUGE: // flipped
2124 case ISD::SETULE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002125 case ISD::SETLE: return X86::COND_BE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002126 case ISD::SETONE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002127 case ISD::SETNE: return X86::COND_NE;
2128 case ISD::SETUO: return X86::COND_P;
2129 case ISD::SETO: return X86::COND_NP;
Chris Lattnerb8397512008-12-23 23:42:27 +00002130 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131}
2132
2133/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2134/// code. Current x86 isa includes the following FP cmov instructions:
2135/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2136static bool hasFPCMov(unsigned X86CC) {
2137 switch (X86CC) {
2138 default:
2139 return false;
2140 case X86::COND_B:
2141 case X86::COND_BE:
2142 case X86::COND_E:
2143 case X86::COND_P:
2144 case X86::COND_A:
2145 case X86::COND_AE:
2146 case X86::COND_NE:
2147 case X86::COND_NP:
2148 return true;
2149 }
2150}
2151
2152/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2153/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002154static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002155 if (Op.getOpcode() == ISD::UNDEF)
2156 return true;
2157
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002158 unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159 return (Val >= Low && Val < Hi);
2160}
2161
2162/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2163/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002164static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 if (Op.getOpcode() == ISD::UNDEF)
2166 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002167 return cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168}
2169
2170/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2171/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2172bool X86::isPSHUFDMask(SDNode *N) {
2173 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2174
Dan Gohman7dc19012007-08-02 21:17:01 +00002175 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 return false;
2177
2178 // Check if the value doesn't reference the second vector.
2179 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002180 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002181 if (Arg.getOpcode() == ISD::UNDEF) continue;
2182 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002183 if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 return false;
2185 }
2186
2187 return true;
2188}
2189
2190/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2191/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2192bool X86::isPSHUFHWMask(SDNode *N) {
2193 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2194
2195 if (N->getNumOperands() != 8)
2196 return false;
2197
2198 // Lower quadword copied in order.
2199 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002200 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002201 if (Arg.getOpcode() == ISD::UNDEF) continue;
2202 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002203 if (cast<ConstantSDNode>(Arg)->getZExtValue() != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002204 return false;
2205 }
2206
2207 // Upper quadword shuffled.
2208 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002209 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002210 if (Arg.getOpcode() == ISD::UNDEF) continue;
2211 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002212 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002213 if (Val < 4 || Val > 7)
2214 return false;
2215 }
2216
2217 return true;
2218}
2219
2220/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2221/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2222bool X86::isPSHUFLWMask(SDNode *N) {
2223 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2224
2225 if (N->getNumOperands() != 8)
2226 return false;
2227
2228 // Upper quadword copied in order.
2229 for (unsigned i = 4; i != 8; ++i)
2230 if (!isUndefOrEqual(N->getOperand(i), i))
2231 return false;
2232
2233 // Lower quadword shuffled.
2234 for (unsigned i = 0; i != 4; ++i)
2235 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2236 return false;
2237
2238 return true;
2239}
2240
2241/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2242/// specifies a shuffle of elements that is suitable for input to SHUFP*.
djgc2517d32009-01-26 04:35:06 +00002243template<class SDOperand>
2244static bool isSHUFPMask(SDOperand *Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245 if (NumElems != 2 && NumElems != 4) return false;
2246
2247 unsigned Half = NumElems / 2;
2248 for (unsigned i = 0; i < Half; ++i)
2249 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2250 return false;
2251 for (unsigned i = Half; i < NumElems; ++i)
2252 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2253 return false;
2254
2255 return true;
2256}
2257
2258bool X86::isSHUFPMask(SDNode *N) {
2259 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2260 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2261}
2262
2263/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2264/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2265/// half elements to come from vector 1 (which would equal the dest.) and
2266/// the upper half to come from vector 2.
djgc2517d32009-01-26 04:35:06 +00002267template<class SDOperand>
2268static bool isCommutedSHUFP(SDOperand *Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002269 if (NumOps != 2 && NumOps != 4) return false;
2270
2271 unsigned Half = NumOps / 2;
2272 for (unsigned i = 0; i < Half; ++i)
2273 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2274 return false;
2275 for (unsigned i = Half; i < NumOps; ++i)
2276 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2277 return false;
2278 return true;
2279}
2280
2281static bool isCommutedSHUFP(SDNode *N) {
2282 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2283 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2284}
2285
2286/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2287/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2288bool X86::isMOVHLPSMask(SDNode *N) {
2289 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2290
2291 if (N->getNumOperands() != 4)
2292 return false;
2293
2294 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2295 return isUndefOrEqual(N->getOperand(0), 6) &&
2296 isUndefOrEqual(N->getOperand(1), 7) &&
2297 isUndefOrEqual(N->getOperand(2), 2) &&
2298 isUndefOrEqual(N->getOperand(3), 3);
2299}
2300
2301/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2302/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2303/// <2, 3, 2, 3>
2304bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2305 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2306
2307 if (N->getNumOperands() != 4)
2308 return false;
2309
2310 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2311 return isUndefOrEqual(N->getOperand(0), 2) &&
2312 isUndefOrEqual(N->getOperand(1), 3) &&
2313 isUndefOrEqual(N->getOperand(2), 2) &&
2314 isUndefOrEqual(N->getOperand(3), 3);
2315}
2316
2317/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2318/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2319bool X86::isMOVLPMask(SDNode *N) {
2320 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2321
2322 unsigned NumElems = N->getNumOperands();
2323 if (NumElems != 2 && NumElems != 4)
2324 return false;
2325
2326 for (unsigned i = 0; i < NumElems/2; ++i)
2327 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2328 return false;
2329
2330 for (unsigned i = NumElems/2; i < NumElems; ++i)
2331 if (!isUndefOrEqual(N->getOperand(i), i))
2332 return false;
2333
2334 return true;
2335}
2336
2337/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2338/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2339/// and MOVLHPS.
2340bool X86::isMOVHPMask(SDNode *N) {
2341 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2342
2343 unsigned NumElems = N->getNumOperands();
2344 if (NumElems != 2 && NumElems != 4)
2345 return false;
2346
2347 for (unsigned i = 0; i < NumElems/2; ++i)
2348 if (!isUndefOrEqual(N->getOperand(i), i))
2349 return false;
2350
2351 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002352 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002353 if (!isUndefOrEqual(Arg, i + NumElems))
2354 return false;
2355 }
2356
2357 return true;
2358}
2359
2360/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2361/// specifies a shuffle of elements that is suitable for input to UNPCKL.
djgc2517d32009-01-26 04:35:06 +00002362template<class SDOperand>
2363bool static isUNPCKLMask(SDOperand *Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002364 bool V2IsSplat = false) {
2365 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2366 return false;
2367
2368 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002369 SDValue BitI = Elts[i];
2370 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002371 if (!isUndefOrEqual(BitI, j))
2372 return false;
2373 if (V2IsSplat) {
Mon P Wang56d91642009-02-04 01:16:59 +00002374 if (!isUndefOrEqual(BitI1, NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002375 return false;
2376 } else {
2377 if (!isUndefOrEqual(BitI1, j + NumElts))
2378 return false;
2379 }
2380 }
2381
2382 return true;
2383}
2384
2385bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2386 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2387 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2388}
2389
2390/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2391/// specifies a shuffle of elements that is suitable for input to UNPCKH.
djgc2517d32009-01-26 04:35:06 +00002392template<class SDOperand>
2393bool static isUNPCKHMask(SDOperand *Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002394 bool V2IsSplat = false) {
2395 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2396 return false;
2397
2398 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002399 SDValue BitI = Elts[i];
2400 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002401 if (!isUndefOrEqual(BitI, j + NumElts/2))
2402 return false;
2403 if (V2IsSplat) {
2404 if (isUndefOrEqual(BitI1, NumElts))
2405 return false;
2406 } else {
2407 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2408 return false;
2409 }
2410 }
2411
2412 return true;
2413}
2414
2415bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2416 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2417 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2418}
2419
2420/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2421/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2422/// <0, 0, 1, 1>
2423bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2424 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2425
2426 unsigned NumElems = N->getNumOperands();
2427 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2428 return false;
2429
2430 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002431 SDValue BitI = N->getOperand(i);
2432 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002433
2434 if (!isUndefOrEqual(BitI, j))
2435 return false;
2436 if (!isUndefOrEqual(BitI1, j))
2437 return false;
2438 }
2439
2440 return true;
2441}
2442
2443/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2444/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2445/// <2, 2, 3, 3>
2446bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2447 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2448
2449 unsigned NumElems = N->getNumOperands();
2450 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2451 return false;
2452
2453 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002454 SDValue BitI = N->getOperand(i);
2455 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002456
2457 if (!isUndefOrEqual(BitI, j))
2458 return false;
2459 if (!isUndefOrEqual(BitI1, j))
2460 return false;
2461 }
2462
2463 return true;
2464}
2465
2466/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2467/// specifies a shuffle of elements that is suitable for input to MOVSS,
2468/// MOVSD, and MOVD, i.e. setting the lowest element.
djgc2517d32009-01-26 04:35:06 +00002469template<class SDOperand>
2470static bool isMOVLMask(SDOperand *Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002471 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002472 return false;
2473
2474 if (!isUndefOrEqual(Elts[0], NumElts))
2475 return false;
2476
2477 for (unsigned i = 1; i < NumElts; ++i) {
2478 if (!isUndefOrEqual(Elts[i], i))
2479 return false;
2480 }
2481
2482 return true;
2483}
2484
2485bool X86::isMOVLMask(SDNode *N) {
2486 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2487 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2488}
2489
2490/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2491/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2492/// element of vector 2 and the other elements to come from vector 1 in order.
djgc2517d32009-01-26 04:35:06 +00002493template<class SDOperand>
2494static bool isCommutedMOVL(SDOperand *Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002495 bool V2IsSplat = false,
2496 bool V2IsUndef = false) {
2497 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2498 return false;
2499
2500 if (!isUndefOrEqual(Ops[0], 0))
2501 return false;
2502
2503 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002504 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002505 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2506 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2507 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2508 return false;
2509 }
2510
2511 return true;
2512}
2513
2514static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2515 bool V2IsUndef = false) {
2516 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2517 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2518 V2IsSplat, V2IsUndef);
2519}
2520
2521/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2522/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2523bool X86::isMOVSHDUPMask(SDNode *N) {
2524 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2525
2526 if (N->getNumOperands() != 4)
2527 return false;
2528
2529 // Expect 1, 1, 3, 3
2530 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002531 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002532 if (Arg.getOpcode() == ISD::UNDEF) continue;
2533 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002534 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002535 if (Val != 1) return false;
2536 }
2537
2538 bool HasHi = false;
2539 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002540 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002541 if (Arg.getOpcode() == ISD::UNDEF) continue;
2542 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002543 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002544 if (Val != 3) return false;
2545 HasHi = true;
2546 }
2547
2548 // Don't use movshdup if it can be done with a shufps.
2549 return HasHi;
2550}
2551
2552/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2553/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2554bool X86::isMOVSLDUPMask(SDNode *N) {
2555 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2556
2557 if (N->getNumOperands() != 4)
2558 return false;
2559
2560 // Expect 0, 0, 2, 2
2561 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002562 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002563 if (Arg.getOpcode() == ISD::UNDEF) continue;
2564 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002565 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002566 if (Val != 0) return false;
2567 }
2568
2569 bool HasHi = false;
2570 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002571 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002572 if (Arg.getOpcode() == ISD::UNDEF) continue;
2573 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002574 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002575 if (Val != 2) return false;
2576 HasHi = true;
2577 }
2578
2579 // Don't use movshdup if it can be done with a shufps.
2580 return HasHi;
2581}
2582
2583/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2584/// specifies a identity operation on the LHS or RHS.
2585static bool isIdentityMask(SDNode *N, bool RHS = false) {
2586 unsigned NumElems = N->getNumOperands();
2587 for (unsigned i = 0; i < NumElems; ++i)
2588 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2589 return false;
2590 return true;
2591}
2592
2593/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2594/// a splat of a single element.
2595static bool isSplatMask(SDNode *N) {
2596 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2597
2598 // This is a splat operation if each element of the permute is the same, and
2599 // if the value doesn't reference the second vector.
2600 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002601 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002602 unsigned i = 0;
2603 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002604 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002605 if (isa<ConstantSDNode>(Elt)) {
2606 ElementBase = Elt;
2607 break;
2608 }
2609 }
2610
Gabor Greif1c80d112008-08-28 21:40:38 +00002611 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612 return false;
2613
2614 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002615 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002616 if (Arg.getOpcode() == ISD::UNDEF) continue;
2617 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2618 if (Arg != ElementBase) return false;
2619 }
2620
2621 // Make sure it is a splat of the first vector operand.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002622 return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002623}
2624
Mon P Wang532c9632008-12-23 04:03:27 +00002625/// getSplatMaskEltNo - Given a splat mask, return the index to the element
2626/// we want to splat.
2627static SDValue getSplatMaskEltNo(SDNode *N) {
2628 assert(isSplatMask(N) && "Not a splat mask");
2629 unsigned NumElems = N->getNumOperands();
2630 SDValue ElementBase;
2631 unsigned i = 0;
2632 for (; i != NumElems; ++i) {
2633 SDValue Elt = N->getOperand(i);
2634 if (isa<ConstantSDNode>(Elt))
2635 return Elt;
2636 }
2637 assert(0 && " No splat value found!");
2638 return SDValue();
2639}
2640
2641
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002642/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2643/// a splat of a single element and it's a 2 or 4 element mask.
2644bool X86::isSplatMask(SDNode *N) {
2645 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2646
2647 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2648 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2649 return false;
2650 return ::isSplatMask(N);
2651}
2652
2653/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2654/// specifies a splat of zero element.
2655bool X86::isSplatLoMask(SDNode *N) {
2656 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2657
2658 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2659 if (!isUndefOrEqual(N->getOperand(i), 0))
2660 return false;
2661 return true;
2662}
2663
Evan Chenga2497eb2008-09-25 20:50:48 +00002664/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2665/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
2666bool X86::isMOVDDUPMask(SDNode *N) {
2667 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2668
2669 unsigned e = N->getNumOperands() / 2;
2670 for (unsigned i = 0; i < e; ++i)
2671 if (!isUndefOrEqual(N->getOperand(i), i))
2672 return false;
2673 for (unsigned i = 0; i < e; ++i)
2674 if (!isUndefOrEqual(N->getOperand(e+i), i))
2675 return false;
2676 return true;
2677}
2678
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002679/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2680/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2681/// instructions.
2682unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2683 unsigned NumOperands = N->getNumOperands();
2684 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2685 unsigned Mask = 0;
2686 for (unsigned i = 0; i < NumOperands; ++i) {
2687 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002688 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002689 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002690 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002691 if (Val >= NumOperands) Val -= NumOperands;
2692 Mask |= Val;
2693 if (i != NumOperands - 1)
2694 Mask <<= Shift;
2695 }
2696
2697 return Mask;
2698}
2699
2700/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2701/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2702/// instructions.
2703unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2704 unsigned Mask = 0;
2705 // 8 nodes, but we only care about the last 4.
2706 for (unsigned i = 7; i >= 4; --i) {
2707 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002708 SDValue Arg = N->getOperand(i);
Mon P Wang56d91642009-02-04 01:16:59 +00002709 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002710 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Mon P Wang56d91642009-02-04 01:16:59 +00002711 Mask |= (Val - 4);
2712 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002713 if (i != 4)
2714 Mask <<= 2;
2715 }
2716
2717 return Mask;
2718}
2719
2720/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2721/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2722/// instructions.
2723unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2724 unsigned Mask = 0;
2725 // 8 nodes, but we only care about the first 4.
2726 for (int i = 3; i >= 0; --i) {
2727 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002728 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002729 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002730 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002731 Mask |= Val;
2732 if (i != 0)
2733 Mask <<= 2;
2734 }
2735
2736 return Mask;
2737}
2738
Chris Lattnere6aa3862007-11-25 00:24:49 +00002739/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002740/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002741static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2742 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002743 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002744 MVT VT = Op.getValueType();
2745 MVT MaskVT = Mask.getValueType();
2746 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002747 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002748 SmallVector<SDValue, 8> MaskVec;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002749 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002750
2751 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002752 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002753 if (Arg.getOpcode() == ISD::UNDEF) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002754 MaskVec.push_back(DAG.getUNDEF(EltVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002755 continue;
2756 }
2757 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002758 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002759 if (Val < NumElems)
2760 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2761 else
2762 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2763 }
2764
2765 std::swap(V1, V2);
Evan Cheng907a2d22009-02-25 22:49:59 +00002766 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &MaskVec[0], NumElems);
Dale Johannesence0805b2009-02-03 19:33:06 +00002767 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002768}
2769
Evan Chenga6769df2007-12-07 21:30:01 +00002770/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2771/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002772static
Dale Johannesence0805b2009-02-03 19:33:06 +00002773SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002774 MVT MaskVT = Mask.getValueType();
2775 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002776 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002777 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002778 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002779 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002780 if (Arg.getOpcode() == ISD::UNDEF) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002781 MaskVec.push_back(DAG.getUNDEF(EltVT));
Evan Chengfca29242007-12-07 08:07:39 +00002782 continue;
2783 }
2784 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002785 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengfca29242007-12-07 08:07:39 +00002786 if (Val < NumElems)
2787 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2788 else
2789 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2790 }
Evan Cheng907a2d22009-02-25 22:49:59 +00002791 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &MaskVec[0], NumElems);
Evan Chengfca29242007-12-07 08:07:39 +00002792}
2793
2794
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002795/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2796/// match movhlps. The lower half elements should come from upper half of
2797/// V1 (and in order), and the upper half elements should come from the upper
2798/// half of V2 (and in order).
2799static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2800 unsigned NumElems = Mask->getNumOperands();
2801 if (NumElems != 4)
2802 return false;
2803 for (unsigned i = 0, e = 2; i != e; ++i)
2804 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2805 return false;
2806 for (unsigned i = 2; i != 4; ++i)
2807 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2808 return false;
2809 return true;
2810}
2811
2812/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002813/// is promoted to a vector. It also returns the LoadSDNode by reference if
2814/// required.
2815static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00002816 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2817 return false;
2818 N = N->getOperand(0).getNode();
2819 if (!ISD::isNON_EXTLoad(N))
2820 return false;
2821 if (LD)
2822 *LD = cast<LoadSDNode>(N);
2823 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002824}
2825
2826/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2827/// match movlp{s|d}. The lower half elements should come from lower half of
2828/// V1 (and in order), and the upper half elements should come from the upper
2829/// half of V2 (and in order). And since V1 will become the source of the
2830/// MOVLP, it must be either a vector load or a scalar load to vector.
2831static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2832 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2833 return false;
2834 // Is V2 is a vector load, don't do this transformation. We will try to use
2835 // load folding shufps op.
2836 if (ISD::isNON_EXTLoad(V2))
2837 return false;
2838
2839 unsigned NumElems = Mask->getNumOperands();
2840 if (NumElems != 2 && NumElems != 4)
2841 return false;
2842 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2843 if (!isUndefOrEqual(Mask->getOperand(i), i))
2844 return false;
2845 for (unsigned i = NumElems/2; i != NumElems; ++i)
2846 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2847 return false;
2848 return true;
2849}
2850
2851/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2852/// all the same.
2853static bool isSplatVector(SDNode *N) {
2854 if (N->getOpcode() != ISD::BUILD_VECTOR)
2855 return false;
2856
Dan Gohman8181bd12008-07-27 21:46:04 +00002857 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002858 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2859 if (N->getOperand(i) != SplatValue)
2860 return false;
2861 return true;
2862}
2863
2864/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2865/// to an undef.
2866static bool isUndefShuffle(SDNode *N) {
2867 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2868 return false;
2869
Dan Gohman8181bd12008-07-27 21:46:04 +00002870 SDValue V1 = N->getOperand(0);
2871 SDValue V2 = N->getOperand(1);
2872 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002873 unsigned NumElems = Mask.getNumOperands();
2874 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002875 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002877 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002878 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2879 return false;
2880 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2881 return false;
2882 }
2883 }
2884 return true;
2885}
2886
2887/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2888/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002889static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002891 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002892 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002893 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002894}
2895
2896/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2897/// to an zero vector.
2898static bool isZeroShuffle(SDNode *N) {
2899 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2900 return false;
2901
Dan Gohman8181bd12008-07-27 21:46:04 +00002902 SDValue V1 = N->getOperand(0);
2903 SDValue V2 = N->getOperand(1);
2904 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002905 unsigned NumElems = Mask.getNumOperands();
2906 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002907 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002908 if (Arg.getOpcode() == ISD::UNDEF)
2909 continue;
Scott Michel91099d62009-02-17 22:15:04 +00002910
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002911 unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
Chris Lattnere6aa3862007-11-25 00:24:49 +00002912 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002913 unsigned Opc = V1.getNode()->getOpcode();
2914 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002915 continue;
2916 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002917 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002918 return false;
2919 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002920 unsigned Opc = V2.getNode()->getOpcode();
2921 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002922 continue;
2923 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002924 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002925 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926 }
2927 }
2928 return true;
2929}
2930
2931/// getZeroVector - Returns a vector of specified type with all zero elements.
2932///
Dale Johannesence0805b2009-02-03 19:33:06 +00002933static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2934 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002935 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00002936
Chris Lattnere6aa3862007-11-25 00:24:49 +00002937 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2938 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002939 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002940 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002941 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Cheng907a2d22009-02-25 22:49:59 +00002942 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002943 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002944 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Cheng907a2d22009-02-25 22:49:59 +00002945 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002946 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002947 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Cheng907a2d22009-02-25 22:49:59 +00002948 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002949 }
Dale Johannesence0805b2009-02-03 19:33:06 +00002950 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002951}
2952
Chris Lattnere6aa3862007-11-25 00:24:49 +00002953/// getOnesVector - Returns a vector of specified type with all bits set.
2954///
Dale Johannesence0805b2009-02-03 19:33:06 +00002955static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00002956 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00002957
Chris Lattnere6aa3862007-11-25 00:24:49 +00002958 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2959 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002960 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2961 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002962 if (VT.getSizeInBits() == 64) // MMX
Evan Cheng907a2d22009-02-25 22:49:59 +00002963 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002964 else // SSE
Evan Cheng907a2d22009-02-25 22:49:59 +00002965 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesence0805b2009-02-03 19:33:06 +00002966 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002967}
2968
2969
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002970/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2971/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002972static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002973 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2974
2975 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002976 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002977 unsigned NumElems = Mask.getNumOperands();
2978 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002979 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002980 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002981 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002982 if (Val > NumElems) {
2983 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2984 Changed = true;
2985 }
2986 }
2987 MaskVec.push_back(Arg);
2988 }
2989
2990 if (Changed)
Evan Cheng907a2d22009-02-25 22:49:59 +00002991 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getDebugLoc(),
2992 Mask.getValueType(),
2993 &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002994 return Mask;
2995}
2996
2997/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2998/// operation of specified width.
Dale Johannesence0805b2009-02-03 19:33:06 +00002999static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003000 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3001 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003002
Dan Gohman8181bd12008-07-27 21:46:04 +00003003 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003004 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
3005 for (unsigned i = 1; i != NumElems; ++i)
3006 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Evan Cheng907a2d22009-02-25 22:49:59 +00003007 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3008 &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003009}
3010
3011/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
3012/// of specified width.
Scott Michel91099d62009-02-17 22:15:04 +00003013static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003014 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003015 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3016 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003017 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003018 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
3019 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3020 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
3021 }
Evan Cheng907a2d22009-02-25 22:49:59 +00003022 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3023 &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003024}
3025
3026/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
3027/// of specified width.
Dale Johannesence0805b2009-02-03 19:33:06 +00003028static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG,
3029 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003030 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3031 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003032 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00003033 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003034 for (unsigned i = 0; i != Half; ++i) {
3035 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
3036 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
3037 }
Evan Cheng907a2d22009-02-25 22:49:59 +00003038 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3039 &MaskVec[0], MaskVec.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003040}
3041
Chris Lattner2d91b962008-03-09 01:05:04 +00003042/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
3043/// element #0 of a vector with the specified index, leaving the rest of the
3044/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00003045static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Dale Johannesence0805b2009-02-03 19:33:06 +00003046 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003047 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3048 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003049 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00003050 // Element #0 of the result gets the elt we are replacing.
3051 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
3052 for (unsigned i = 1; i != NumElems; ++i)
3053 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
Evan Cheng907a2d22009-02-25 22:49:59 +00003054 return DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3055 &MaskVec[0], MaskVec.size());
Chris Lattner2d91b962008-03-09 01:05:04 +00003056}
3057
Evan Chengbf8b2c52008-04-05 00:30:36 +00003058/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00003059static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003060 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
3061 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00003062 if (PVT == VT)
3063 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00003064 SDValue V1 = Op.getOperand(0);
3065 SDValue Mask = Op.getOperand(2);
Mon P Wang532c9632008-12-23 04:03:27 +00003066 unsigned MaskNumElems = Mask.getNumOperands();
3067 unsigned NumElems = MaskNumElems;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003068 DebugLoc dl = Op.getDebugLoc();
Evan Chengbf8b2c52008-04-05 00:30:36 +00003069 // Special handling of v4f32 -> v4i32.
3070 if (VT != MVT::v4f32) {
Mon P Wang532c9632008-12-23 04:03:27 +00003071 // Find which element we want to splat.
3072 SDNode* EltNoNode = getSplatMaskEltNo(Mask.getNode()).getNode();
3073 unsigned EltNo = cast<ConstantSDNode>(EltNoNode)->getZExtValue();
3074 // unpack elements to the correct location
Evan Chengbf8b2c52008-04-05 00:30:36 +00003075 while (NumElems > 4) {
Mon P Wang532c9632008-12-23 04:03:27 +00003076 if (EltNo < NumElems/2) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003077 Mask = getUnpacklMask(MaskNumElems, DAG, dl);
Mon P Wang532c9632008-12-23 04:03:27 +00003078 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00003079 Mask = getUnpackhMask(MaskNumElems, DAG, dl);
Mon P Wang532c9632008-12-23 04:03:27 +00003080 EltNo -= NumElems/2;
3081 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003082 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1, Mask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00003083 NumElems >>= 1;
3084 }
Mon P Wang532c9632008-12-23 04:03:27 +00003085 SDValue Cst = DAG.getConstant(EltNo, MVT::i32);
Evan Cheng907a2d22009-02-25 22:49:59 +00003086 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003087 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003088
Dale Johannesence0805b2009-02-03 19:33:06 +00003089 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
3090 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003091 DAG.getUNDEF(PVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00003092 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003093}
3094
Evan Chenga2497eb2008-09-25 20:50:48 +00003095/// isVectorLoad - Returns true if the node is a vector load, a scalar
3096/// load that's promoted to vector, or a load bitcasted.
3097static bool isVectorLoad(SDValue Op) {
3098 assert(Op.getValueType().isVector() && "Expected a vector type");
3099 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR ||
3100 Op.getOpcode() == ISD::BIT_CONVERT) {
3101 return isa<LoadSDNode>(Op.getOperand(0));
3102 }
3103 return isa<LoadSDNode>(Op);
3104}
3105
3106
3107/// CanonicalizeMovddup - Cannonicalize movddup shuffle to v2f64.
3108///
3109static SDValue CanonicalizeMovddup(SDValue Op, SDValue V1, SDValue Mask,
3110 SelectionDAG &DAG, bool HasSSE3) {
3111 // If we have sse3 and shuffle has more than one use or input is a load, then
3112 // use movddup. Otherwise, use movlhps.
3113 bool UseMovddup = HasSSE3 && (!Op.hasOneUse() || isVectorLoad(V1));
3114 MVT PVT = UseMovddup ? MVT::v2f64 : MVT::v4f32;
3115 MVT VT = Op.getValueType();
3116 if (VT == PVT)
3117 return Op;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003118 DebugLoc dl = Op.getDebugLoc();
Evan Chenga2497eb2008-09-25 20:50:48 +00003119 unsigned NumElems = PVT.getVectorNumElements();
3120 if (NumElems == 2) {
3121 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Cheng907a2d22009-02-25 22:49:59 +00003122 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chenga2497eb2008-09-25 20:50:48 +00003123 } else {
3124 assert(NumElems == 4);
3125 SDValue Cst0 = DAG.getTargetConstant(0, MVT::i32);
3126 SDValue Cst1 = DAG.getTargetConstant(1, MVT::i32);
Evan Cheng907a2d22009-02-25 22:49:59 +00003127 Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
3128 Cst0, Cst1, Cst0, Cst1);
Evan Chenga2497eb2008-09-25 20:50:48 +00003129 }
3130
Dale Johannesence0805b2009-02-03 19:33:06 +00003131 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
3132 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, PVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003133 DAG.getUNDEF(PVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00003134 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Shuffle);
Evan Chenga2497eb2008-09-25 20:50:48 +00003135}
3136
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003137/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003138/// vector of zero or undef vector. This produces a shuffle where the low
3139/// element of V2 is swizzled into the zero/undef vector, landing at element
3140/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003141static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003142 bool isZero, bool HasSSE2,
3143 SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003144 DebugLoc dl = V2.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00003145 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003146 SDValue V1 = isZero
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003147 ? getZeroVector(VT, HasSSE2, DAG, dl) : DAG.getUNDEF(VT);
Duncan Sands92c43912008-06-06 12:08:01 +00003148 unsigned NumElems = V2.getValueType().getVectorNumElements();
3149 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3150 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003151 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003152 for (unsigned i = 0; i != NumElems; ++i)
3153 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
3154 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
3155 else
3156 MaskVec.push_back(DAG.getConstant(i, EVT));
Evan Cheng907a2d22009-02-25 22:49:59 +00003157 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3158 &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003159 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003160}
3161
Evan Chengdea99362008-05-29 08:22:04 +00003162/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3163/// a shuffle that is zero.
3164static
Dan Gohman8181bd12008-07-27 21:46:04 +00003165unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00003166 unsigned NumElems, bool Low,
3167 SelectionDAG &DAG) {
3168 unsigned NumZeros = 0;
3169 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003170 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00003171 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00003172 if (Idx.getOpcode() == ISD::UNDEF) {
3173 ++NumZeros;
3174 continue;
3175 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003176 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
3177 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003178 ++NumZeros;
3179 else
3180 break;
3181 }
3182 return NumZeros;
3183}
3184
3185/// isVectorShift - Returns true if the shuffle can be implemented as a
3186/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003187static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3188 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003189 unsigned NumElems = Mask.getNumOperands();
3190
3191 isLeft = true;
3192 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3193 if (!NumZeros) {
3194 isLeft = false;
3195 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3196 if (!NumZeros)
3197 return false;
3198 }
3199
3200 bool SeenV1 = false;
3201 bool SeenV2 = false;
3202 for (unsigned i = NumZeros; i < NumElems; ++i) {
3203 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003204 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003205 if (Idx.getOpcode() == ISD::UNDEF)
3206 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003207 unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue();
Evan Chengdea99362008-05-29 08:22:04 +00003208 if (Index < NumElems)
3209 SeenV1 = true;
3210 else {
3211 Index -= NumElems;
3212 SeenV2 = true;
3213 }
3214 if (Index != Val)
3215 return false;
3216 }
3217 if (SeenV1 && SeenV2)
3218 return false;
3219
3220 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3221 ShAmt = NumZeros;
3222 return true;
3223}
3224
3225
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003226/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3227///
Dan Gohman8181bd12008-07-27 21:46:04 +00003228static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003229 unsigned NumNonZero, unsigned NumZero,
3230 SelectionDAG &DAG, TargetLowering &TLI) {
3231 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003232 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003233
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003234 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003235 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003236 bool First = true;
3237 for (unsigned i = 0; i < 16; ++i) {
3238 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3239 if (ThisIsNonZero && First) {
3240 if (NumZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003241 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003242 else
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003243 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003244 First = false;
3245 }
3246
3247 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003248 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003249 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3250 if (LastIsNonZero) {
Scott Michel91099d62009-02-17 22:15:04 +00003251 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00003252 MVT::i16, Op.getOperand(i-1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003253 }
3254 if (ThisIsNonZero) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003255 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3256 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003257 ThisElt, DAG.getConstant(8, MVT::i8));
3258 if (LastIsNonZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003259 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003260 } else
3261 ThisElt = LastElt;
3262
Gabor Greif1c80d112008-08-28 21:40:38 +00003263 if (ThisElt.getNode())
Dale Johannesence0805b2009-02-03 19:33:06 +00003264 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003265 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003266 }
3267 }
3268
Dale Johannesence0805b2009-02-03 19:33:06 +00003269 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003270}
3271
3272/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3273///
Dan Gohman8181bd12008-07-27 21:46:04 +00003274static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003275 unsigned NumNonZero, unsigned NumZero,
3276 SelectionDAG &DAG, TargetLowering &TLI) {
3277 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003278 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003279
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003280 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003281 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003282 bool First = true;
3283 for (unsigned i = 0; i < 8; ++i) {
3284 bool isNonZero = (NonZeros & (1 << i)) != 0;
3285 if (isNonZero) {
3286 if (First) {
3287 if (NumZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003288 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003289 else
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003290 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003291 First = false;
3292 }
Scott Michel91099d62009-02-17 22:15:04 +00003293 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00003294 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003295 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003296 }
3297 }
3298
3299 return V;
3300}
3301
Evan Chengdea99362008-05-29 08:22:04 +00003302/// getVShift - Return a vector logical shift node.
3303///
Dan Gohman8181bd12008-07-27 21:46:04 +00003304static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003305 unsigned NumBits, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003306 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003307 bool isMMX = VT.getSizeInBits() == 64;
3308 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003309 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesence0805b2009-02-03 19:33:06 +00003310 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3311 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3312 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003313 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003314}
3315
Dan Gohman8181bd12008-07-27 21:46:04 +00003316SDValue
3317X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003318 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere6aa3862007-11-25 00:24:49 +00003319 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003320 if (ISD::isBuildVectorAllZeros(Op.getNode())
3321 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003322 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3323 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3324 // eliminated on x86-32 hosts.
3325 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3326 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003327
Gabor Greif1c80d112008-08-28 21:40:38 +00003328 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00003329 return getOnesVector(Op.getValueType(), DAG, dl);
3330 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003331 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003332
Duncan Sands92c43912008-06-06 12:08:01 +00003333 MVT VT = Op.getValueType();
3334 MVT EVT = VT.getVectorElementType();
3335 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003336
3337 unsigned NumElems = Op.getNumOperands();
3338 unsigned NumZero = 0;
3339 unsigned NumNonZero = 0;
3340 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003341 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003342 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003343 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003344 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003345 if (Elt.getOpcode() == ISD::UNDEF)
3346 continue;
3347 Values.insert(Elt);
3348 if (Elt.getOpcode() != ISD::Constant &&
3349 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003350 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003351 if (isZeroNode(Elt))
3352 NumZero++;
3353 else {
3354 NonZeros |= (1 << i);
3355 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003356 }
3357 }
3358
3359 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003360 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003361 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003362 }
3363
Chris Lattner66a4dda2008-03-09 05:42:06 +00003364 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003365 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003366 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003367 SDValue Item = Op.getOperand(Idx);
Scott Michel91099d62009-02-17 22:15:04 +00003368
Chris Lattner2d91b962008-03-09 01:05:04 +00003369 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3370 // the value are obviously zero, truncate the value to i32 and do the
3371 // insertion that way. Only do this if the value is non-constant or if the
3372 // value is a constant being inserted into element 0. It is cheaper to do
3373 // a constant pool load than it is to do a movd + shuffle.
3374 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3375 (!IsAllConstants || Idx == 0)) {
3376 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3377 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003378 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3379 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michel91099d62009-02-17 22:15:04 +00003380
Chris Lattner2d91b962008-03-09 01:05:04 +00003381 // Truncate the value (which may itself be a constant) to i32, and
3382 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesence0805b2009-02-03 19:33:06 +00003383 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3384 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003385 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3386 Subtarget->hasSSE2(), DAG);
Scott Michel91099d62009-02-17 22:15:04 +00003387
Chris Lattner2d91b962008-03-09 01:05:04 +00003388 // Now we have our 32-bit value zero extended in the low element of
3389 // a vector. If Idx != 0, swizzle it into place.
3390 if (Idx != 0) {
Scott Michel91099d62009-02-17 22:15:04 +00003391 SDValue Ops[] = {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003392 Item, DAG.getUNDEF(Item.getValueType()),
Dale Johannesence0805b2009-02-03 19:33:06 +00003393 getSwapEltZeroMask(VecElts, Idx, DAG, dl)
Chris Lattner2d91b962008-03-09 01:05:04 +00003394 };
Dale Johannesence0805b2009-02-03 19:33:06 +00003395 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VecVT, Ops, 3);
Chris Lattner2d91b962008-03-09 01:05:04 +00003396 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003397 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner2d91b962008-03-09 01:05:04 +00003398 }
3399 }
Scott Michel91099d62009-02-17 22:15:04 +00003400
Chris Lattnerac914892008-03-08 22:59:52 +00003401 // If we have a constant or non-constant insertion into the low element of
3402 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3403 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3404 // depending on what the source datatype is. Because we can only get here
3405 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3406 if (Idx == 0 &&
3407 // Don't do this for i64 values on x86-32.
3408 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003409 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003410 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003411 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3412 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003413 }
Evan Chengdea99362008-05-29 08:22:04 +00003414
3415 // Is it a vector logical left shift?
3416 if (NumElems == 2 && Idx == 1 &&
3417 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003418 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003419 return getVShift(true, VT,
Scott Michel91099d62009-02-17 22:15:04 +00003420 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00003421 VT, Op.getOperand(1)),
Dale Johannesence0805b2009-02-03 19:33:06 +00003422 NumBits/2, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00003423 }
Scott Michel91099d62009-02-17 22:15:04 +00003424
Chris Lattner92bdcb52008-03-08 22:48:29 +00003425 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003426 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003427
Chris Lattnerac914892008-03-08 22:59:52 +00003428 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3429 // is a non-constant being inserted into an element other than the low one,
3430 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3431 // movd/movss) to move this into the low element, then shuffle it into
3432 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003433 if (EVTBits == 32) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003434 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michel91099d62009-02-17 22:15:04 +00003435
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003436 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003437 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3438 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003439 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3440 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003441 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003442 for (unsigned i = 0; i < NumElems; i++)
3443 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Evan Cheng907a2d22009-02-25 22:49:59 +00003444 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3445 &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003446 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, Item,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003447 DAG.getUNDEF(VT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003448 }
3449 }
3450
Chris Lattner66a4dda2008-03-09 05:42:06 +00003451 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3452 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003453 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00003454
Dan Gohman21463242007-07-24 22:55:08 +00003455 // A vector full of immediates; various special cases are already
3456 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003457 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003458 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003459
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003460 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003461 if (EVTBits == 64) {
3462 if (NumNonZero == 1) {
3463 // One half is zero or undef.
3464 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesence0805b2009-02-03 19:33:06 +00003465 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003466 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003467 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3468 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003469 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003470 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003471 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003472
3473 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3474 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003475 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003476 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003477 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003478 }
3479
3480 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003481 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003482 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003483 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003484 }
3485
3486 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003487 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003488 V.resize(NumElems);
3489 if (NumElems == 4 && NumZero > 0) {
3490 for (unsigned i = 0; i < 4; ++i) {
3491 bool isZero = !(NonZeros & (1 << i));
3492 if (isZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003493 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003494 else
Dale Johannesence0805b2009-02-03 19:33:06 +00003495 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003496 }
3497
3498 for (unsigned i = 0; i < 2; ++i) {
3499 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3500 default: break;
3501 case 0:
3502 V[i] = V[i*2]; // Must be a zero vector.
3503 break;
3504 case 1:
Dale Johannesence0805b2009-02-03 19:33:06 +00003505 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2+1], V[i*2],
3506 getMOVLMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003507 break;
3508 case 2:
Dale Johannesence0805b2009-02-03 19:33:06 +00003509 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1],
3510 getMOVLMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003511 break;
3512 case 3:
Dale Johannesence0805b2009-02-03 19:33:06 +00003513 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i*2], V[i*2+1],
3514 getUnpacklMask(NumElems, DAG, dl));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003515 break;
3516 }
3517 }
3518
Duncan Sands92c43912008-06-06 12:08:01 +00003519 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3520 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003521 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003522 bool Reverse = (NonZeros & 0x3) == 2;
3523 for (unsigned i = 0; i < 2; ++i)
3524 if (Reverse)
3525 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3526 else
3527 MaskVec.push_back(DAG.getConstant(i, EVT));
3528 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3529 for (unsigned i = 0; i < 2; ++i)
3530 if (Reverse)
3531 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3532 else
3533 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Evan Cheng907a2d22009-02-25 22:49:59 +00003534 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
3535 &MaskVec[0], MaskVec.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00003536 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[0], V[1], ShufMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003537 }
3538
3539 if (Values.size() > 2) {
3540 // Expand into a number of unpckl*.
3541 // e.g. for v4f32
3542 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3543 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3544 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dale Johannesence0805b2009-02-03 19:33:06 +00003545 SDValue UnpckMask = getUnpacklMask(NumElems, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003546 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00003547 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003548 NumElems >>= 1;
3549 while (NumElems != 0) {
3550 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00003551 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V[i], V[i + NumElems],
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003552 UnpckMask);
3553 NumElems >>= 1;
3554 }
3555 return V[0];
3556 }
3557
Dan Gohman8181bd12008-07-27 21:46:04 +00003558 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003559}
3560
Nate Begeman2c87c422009-02-23 08:49:38 +00003561// v8i16 shuffles - Prefer shuffles in the following order:
3562// 1. [all] pshuflw, pshufhw, optional move
3563// 2. [ssse3] 1 x pshufb
3564// 3. [ssse3] 2 x pshufb + 1 x por
3565// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Chengfca29242007-12-07 08:07:39 +00003566static
Dan Gohman8181bd12008-07-27 21:46:04 +00003567SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003568 SDValue PermMask, SelectionDAG &DAG,
Nate Begeman2c87c422009-02-23 08:49:38 +00003569 X86TargetLowering &TLI, DebugLoc dl) {
Gabor Greif1c80d112008-08-28 21:40:38 +00003570 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3571 PermMask.getNode()->op_end());
Nate Begeman2c87c422009-02-23 08:49:38 +00003572 SmallVector<int, 8> MaskVals;
Evan Cheng75184a92007-12-11 01:46:18 +00003573
Nate Begeman2c87c422009-02-23 08:49:38 +00003574 // Determine if more than 1 of the words in each of the low and high quadwords
3575 // of the result come from the same quadword of one of the two inputs. Undef
3576 // mask values count as coming from any quadword, for better codegen.
3577 SmallVector<unsigned, 4> LoQuad(4);
3578 SmallVector<unsigned, 4> HiQuad(4);
3579 BitVector InputQuads(4);
3580 for (unsigned i = 0; i < 8; ++i) {
3581 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Dan Gohman8181bd12008-07-27 21:46:04 +00003582 SDValue Elt = MaskElts[i];
Nate Begeman2c87c422009-02-23 08:49:38 +00003583 int EltIdx = Elt.getOpcode() == ISD::UNDEF ? -1 :
3584 cast<ConstantSDNode>(Elt)->getZExtValue();
3585 MaskVals.push_back(EltIdx);
3586 if (EltIdx < 0) {
3587 ++Quad[0];
3588 ++Quad[1];
3589 ++Quad[2];
3590 ++Quad[3];
Evan Cheng75184a92007-12-11 01:46:18 +00003591 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003592 }
3593 ++Quad[EltIdx / 4];
3594 InputQuads.set(EltIdx / 4);
Evan Cheng75184a92007-12-11 01:46:18 +00003595 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003596
Nate Begeman2c87c422009-02-23 08:49:38 +00003597 int BestLoQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00003598 unsigned MaxQuad = 1;
3599 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003600 if (LoQuad[i] > MaxQuad) {
3601 BestLoQuad = i;
3602 MaxQuad = LoQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003603 }
Evan Chengfca29242007-12-07 08:07:39 +00003604 }
3605
Nate Begeman2c87c422009-02-23 08:49:38 +00003606 int BestHiQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00003607 MaxQuad = 1;
3608 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003609 if (HiQuad[i] > MaxQuad) {
3610 BestHiQuad = i;
3611 MaxQuad = HiQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003612 }
3613 }
3614
Nate Begeman2c87c422009-02-23 08:49:38 +00003615 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3616 // of the two input vectors, shuffle them into one input vector so only a
3617 // single pshufb instruction is necessary. If There are more than 2 input
3618 // quads, disable the next transformation since it does not help SSSE3.
3619 bool V1Used = InputQuads[0] || InputQuads[1];
3620 bool V2Used = InputQuads[2] || InputQuads[3];
3621 if (TLI.getSubtarget()->hasSSSE3()) {
3622 if (InputQuads.count() == 2 && V1Used && V2Used) {
3623 BestLoQuad = InputQuads.find_first();
3624 BestHiQuad = InputQuads.find_next(BestLoQuad);
3625 }
3626 if (InputQuads.count() > 2) {
3627 BestLoQuad = -1;
3628 BestHiQuad = -1;
3629 }
3630 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003631
Nate Begeman2c87c422009-02-23 08:49:38 +00003632 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3633 // the shuffle mask. If a quad is scored as -1, that means that it contains
3634 // words from all 4 input quadwords.
3635 SDValue NewV;
3636 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
3637 SmallVector<SDValue,8> MaskV;
3638 MaskV.push_back(DAG.getConstant(BestLoQuad < 0 ? 0 : BestLoQuad, MVT::i64));
3639 MaskV.push_back(DAG.getConstant(BestHiQuad < 0 ? 1 : BestHiQuad, MVT::i64));
Evan Cheng907a2d22009-02-25 22:49:59 +00003640 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, &MaskV[0], 2);
Nate Begeman2c87c422009-02-23 08:49:38 +00003641
Dale Johannesence0805b2009-02-03 19:33:06 +00003642 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2i64,
Nate Begeman2c87c422009-02-23 08:49:38 +00003643 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3644 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00003645 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00003646
Nate Begeman2c87c422009-02-23 08:49:38 +00003647 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3648 // source words for the shuffle, to aid later transformations.
3649 bool AllWordsInNewV = true;
Mon P Wangb1db1202009-03-11 06:35:11 +00003650 bool InOrder[2] = { true, true };
Evan Cheng75184a92007-12-11 01:46:18 +00003651 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003652 int idx = MaskVals[i];
Mon P Wangb1db1202009-03-11 06:35:11 +00003653 if (idx != (int)i)
3654 InOrder[i/4] = false;
Nate Begeman2c87c422009-02-23 08:49:38 +00003655 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng75184a92007-12-11 01:46:18 +00003656 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003657 AllWordsInNewV = false;
3658 break;
Evan Cheng75184a92007-12-11 01:46:18 +00003659 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003660
Nate Begeman2c87c422009-02-23 08:49:38 +00003661 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3662 if (AllWordsInNewV) {
3663 for (int i = 0; i != 8; ++i) {
3664 int idx = MaskVals[i];
3665 if (idx < 0)
Evan Cheng75184a92007-12-11 01:46:18 +00003666 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00003667 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3668 if ((idx != i) && idx < 4)
3669 pshufhw = false;
3670 if ((idx != i) && idx > 3)
3671 pshuflw = false;
Evan Cheng75184a92007-12-11 01:46:18 +00003672 }
Nate Begeman2c87c422009-02-23 08:49:38 +00003673 V1 = NewV;
3674 V2Used = false;
3675 BestLoQuad = 0;
3676 BestHiQuad = 1;
Evan Chengfca29242007-12-07 08:07:39 +00003677 }
Evan Cheng75184a92007-12-11 01:46:18 +00003678
Nate Begeman2c87c422009-02-23 08:49:38 +00003679 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3680 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wangb1db1202009-03-11 06:35:11 +00003681 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman2c87c422009-02-23 08:49:38 +00003682 MaskV.clear();
3683 for (unsigned i = 0; i != 8; ++i)
3684 MaskV.push_back((MaskVals[i] < 0) ? DAG.getUNDEF(MVT::i16)
3685 : DAG.getConstant(MaskVals[i],
3686 MVT::i16));
3687 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3688 DAG.getUNDEF(MVT::v8i16),
Evan Cheng907a2d22009-02-25 22:49:59 +00003689 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16,
3690 &MaskV[0], 8));
Evan Cheng75184a92007-12-11 01:46:18 +00003691 }
Evan Cheng75184a92007-12-11 01:46:18 +00003692 }
Nate Begeman2c87c422009-02-23 08:49:38 +00003693
3694 // If we have SSSE3, and all words of the result are from 1 input vector,
3695 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3696 // is present, fall back to case 4.
3697 if (TLI.getSubtarget()->hasSSSE3()) {
3698 SmallVector<SDValue,16> pshufbMask;
3699
3700 // If we have elements from both input vectors, set the high bit of the
3701 // shuffle mask element to zero out elements that come from V2 in the V1
3702 // mask, and elements that come from V1 in the V2 mask, so that the two
3703 // results can be OR'd together.
3704 bool TwoInputs = V1Used && V2Used;
3705 for (unsigned i = 0; i != 8; ++i) {
3706 int EltIdx = MaskVals[i] * 2;
3707 if (TwoInputs && (EltIdx >= 16)) {
3708 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3709 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3710 continue;
3711 }
3712 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3713 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3714 }
3715 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3716 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00003717 DAG.getNode(ISD::BUILD_VECTOR, dl,
3718 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00003719 if (!TwoInputs)
3720 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3721
3722 // Calculate the shuffle mask for the second input, shuffle it, and
3723 // OR it with the first shuffled input.
3724 pshufbMask.clear();
3725 for (unsigned i = 0; i != 8; ++i) {
3726 int EltIdx = MaskVals[i] * 2;
3727 if (EltIdx < 16) {
3728 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3729 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3730 continue;
3731 }
3732 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3733 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3734 }
3735 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3736 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00003737 DAG.getNode(ISD::BUILD_VECTOR, dl,
3738 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00003739 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3740 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3741 }
3742
3743 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3744 // and update MaskVals with new element order.
3745 BitVector InOrder(8);
3746 if (BestLoQuad >= 0) {
3747 SmallVector<SDValue, 8> MaskV;
3748 for (int i = 0; i != 4; ++i) {
3749 int idx = MaskVals[i];
3750 if (idx < 0) {
3751 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3752 InOrder.set(i);
3753 } else if ((idx / 4) == BestLoQuad) {
3754 MaskV.push_back(DAG.getConstant(idx & 3, MVT::i16));
3755 InOrder.set(i);
3756 } else {
3757 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3758 }
3759 }
3760 for (unsigned i = 4; i != 8; ++i)
3761 MaskV.push_back(DAG.getConstant(i, MVT::i16));
3762 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3763 DAG.getUNDEF(MVT::v8i16),
Evan Cheng907a2d22009-02-25 22:49:59 +00003764 DAG.getNode(ISD::BUILD_VECTOR, dl,
3765 MVT::v8i16, &MaskV[0], 8));
Nate Begeman2c87c422009-02-23 08:49:38 +00003766 }
3767
3768 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3769 // and update MaskVals with the new element order.
3770 if (BestHiQuad >= 0) {
3771 SmallVector<SDValue, 8> MaskV;
3772 for (unsigned i = 0; i != 4; ++i)
3773 MaskV.push_back(DAG.getConstant(i, MVT::i16));
3774 for (unsigned i = 4; i != 8; ++i) {
3775 int idx = MaskVals[i];
3776 if (idx < 0) {
3777 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3778 InOrder.set(i);
3779 } else if ((idx / 4) == BestHiQuad) {
3780 MaskV.push_back(DAG.getConstant((idx & 3) + 4, MVT::i16));
3781 InOrder.set(i);
3782 } else {
3783 MaskV.push_back(DAG.getUNDEF(MVT::i16));
3784 }
3785 }
3786 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v8i16, NewV,
3787 DAG.getUNDEF(MVT::v8i16),
Evan Cheng907a2d22009-02-25 22:49:59 +00003788 DAG.getNode(ISD::BUILD_VECTOR, dl,
3789 MVT::v8i16, &MaskV[0], 8));
Nate Begeman2c87c422009-02-23 08:49:38 +00003790 }
3791
3792 // In case BestHi & BestLo were both -1, which means each quadword has a word
3793 // from each of the four input quadwords, calculate the InOrder bitvector now
3794 // before falling through to the insert/extract cleanup.
3795 if (BestLoQuad == -1 && BestHiQuad == -1) {
3796 NewV = V1;
3797 for (int i = 0; i != 8; ++i)
3798 if (MaskVals[i] < 0 || MaskVals[i] == i)
3799 InOrder.set(i);
3800 }
3801
3802 // The other elements are put in the right place using pextrw and pinsrw.
3803 for (unsigned i = 0; i != 8; ++i) {
3804 if (InOrder[i])
3805 continue;
3806 int EltIdx = MaskVals[i];
3807 if (EltIdx < 0)
3808 continue;
3809 SDValue ExtOp = (EltIdx < 8)
3810 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3811 DAG.getIntPtrConstant(EltIdx))
3812 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3813 DAG.getIntPtrConstant(EltIdx - 8));
3814 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3815 DAG.getIntPtrConstant(i));
3816 }
3817 return NewV;
3818}
3819
3820// v16i8 shuffles - Prefer shuffles in the following order:
3821// 1. [ssse3] 1 x pshufb
3822// 2. [ssse3] 2 x pshufb + 1 x por
3823// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3824static
3825SDValue LowerVECTOR_SHUFFLEv16i8(SDValue V1, SDValue V2,
3826 SDValue PermMask, SelectionDAG &DAG,
3827 X86TargetLowering &TLI, DebugLoc dl) {
3828 SmallVector<SDValue, 16> MaskElts(PermMask.getNode()->op_begin(),
3829 PermMask.getNode()->op_end());
3830 SmallVector<int, 16> MaskVals;
3831
3832 // If we have SSSE3, case 1 is generated when all result bytes come from
3833 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3834 // present, fall back to case 3.
3835 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3836 bool V1Only = true;
3837 bool V2Only = true;
3838 for (unsigned i = 0; i < 16; ++i) {
3839 SDValue Elt = MaskElts[i];
3840 int EltIdx = Elt.getOpcode() == ISD::UNDEF ? -1 :
3841 cast<ConstantSDNode>(Elt)->getZExtValue();
3842 MaskVals.push_back(EltIdx);
3843 if (EltIdx < 0)
3844 continue;
3845 if (EltIdx < 16)
3846 V2Only = false;
3847 else
3848 V1Only = false;
3849 }
3850
3851 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3852 if (TLI.getSubtarget()->hasSSSE3()) {
3853 SmallVector<SDValue,16> pshufbMask;
3854
3855 // If all result elements are from one input vector, then only translate
3856 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3857 //
3858 // Otherwise, we have elements from both input vectors, and must zero out
3859 // elements that come from V2 in the first mask, and V1 in the second mask
3860 // so that we can OR them together.
3861 bool TwoInputs = !(V1Only || V2Only);
3862 for (unsigned i = 0; i != 16; ++i) {
3863 int EltIdx = MaskVals[i];
3864 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3865 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3866 continue;
3867 }
3868 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3869 }
3870 // If all the elements are from V2, assign it to V1 and return after
3871 // building the first pshufb.
3872 if (V2Only)
3873 V1 = V2;
3874 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00003875 DAG.getNode(ISD::BUILD_VECTOR, dl,
3876 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00003877 if (!TwoInputs)
3878 return V1;
3879
3880 // Calculate the shuffle mask for the second input, shuffle it, and
3881 // OR it with the first shuffled input.
3882 pshufbMask.clear();
3883 for (unsigned i = 0; i != 16; ++i) {
3884 int EltIdx = MaskVals[i];
3885 if (EltIdx < 16) {
3886 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3887 continue;
3888 }
3889 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3890 }
3891 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00003892 DAG.getNode(ISD::BUILD_VECTOR, dl,
3893 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00003894 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3895 }
3896
3897 // No SSSE3 - Calculate in place words and then fix all out of place words
3898 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3899 // the 16 different words that comprise the two doublequadword input vectors.
3900 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3901 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3902 SDValue NewV = V2Only ? V2 : V1;
3903 for (int i = 0; i != 8; ++i) {
3904 int Elt0 = MaskVals[i*2];
3905 int Elt1 = MaskVals[i*2+1];
3906
3907 // This word of the result is all undef, skip it.
3908 if (Elt0 < 0 && Elt1 < 0)
3909 continue;
3910
3911 // This word of the result is already in the correct place, skip it.
3912 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3913 continue;
3914 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3915 continue;
3916
3917 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3918 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3919 SDValue InsElt;
Mon P Wangd0cec7a2009-03-11 18:47:57 +00003920
3921 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3922 // using a single extract together, load it and store it.
3923 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3924 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3925 DAG.getIntPtrConstant(Elt1 / 2));
3926 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3927 DAG.getIntPtrConstant(i));
3928 continue;
3929 }
3930
Nate Begeman2c87c422009-02-23 08:49:38 +00003931 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wangd0cec7a2009-03-11 18:47:57 +00003932 // source byte is not also odd, shift the extracted word left 8 bits
3933 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begeman2c87c422009-02-23 08:49:38 +00003934 if (Elt1 >= 0) {
3935 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3936 DAG.getIntPtrConstant(Elt1 / 2));
3937 if ((Elt1 & 1) == 0)
3938 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3939 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wangd0cec7a2009-03-11 18:47:57 +00003940 else if (Elt0 >= 0)
3941 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3942 DAG.getConstant(0xFF00, MVT::i16));
Nate Begeman2c87c422009-02-23 08:49:38 +00003943 }
3944 // If Elt0 is defined, extract it from the appropriate source. If the
3945 // source byte is not also even, shift the extracted word right 8 bits. If
3946 // Elt1 was also defined, OR the extracted values together before
3947 // inserting them in the result.
3948 if (Elt0 >= 0) {
3949 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3950 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3951 if ((Elt0 & 1) != 0)
3952 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3953 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wangd0cec7a2009-03-11 18:47:57 +00003954 else if (Elt1 >= 0)
3955 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3956 DAG.getConstant(0x00FF, MVT::i16));
Nate Begeman2c87c422009-02-23 08:49:38 +00003957 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3958 : InsElt0;
3959 }
3960 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3961 DAG.getIntPtrConstant(i));
3962 }
3963 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00003964}
3965
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003966/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3967/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3968/// done when every pair / quad of shuffle mask elements point to elements in
3969/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003970/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3971static
Dan Gohman8181bd12008-07-27 21:46:04 +00003972SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003973 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003974 SDValue PermMask, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003975 TargetLowering &TLI, DebugLoc dl) {
Evan Cheng75184a92007-12-11 01:46:18 +00003976 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003977 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003978 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003979 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003980 MVT NewVT = MaskVT;
3981 switch (VT.getSimpleVT()) {
3982 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003983 case MVT::v4f32: NewVT = MVT::v2f64; break;
3984 case MVT::v4i32: NewVT = MVT::v2i64; break;
3985 case MVT::v8i16: NewVT = MVT::v4i32; break;
3986 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003987 }
3988
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003989 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003990 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003991 NewVT = MVT::v2i64;
3992 else
3993 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003994 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003995 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003996 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003997 for (unsigned i = 0; i < NumElems; i += Scale) {
3998 unsigned StartIdx = ~0U;
3999 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004000 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00004001 if (Elt.getOpcode() == ISD::UNDEF)
4002 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004003 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004004 if (StartIdx == ~0U)
4005 StartIdx = EltIdx - (EltIdx % Scale);
4006 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00004007 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004008 }
4009 if (StartIdx == ~0U)
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004010 MaskVec.push_back(DAG.getUNDEF(MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00004011 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00004012 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00004013 }
4014
Dale Johannesence0805b2009-02-03 19:33:06 +00004015 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4016 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
4017 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, NewVT, V1, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004018 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4019 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00004020}
4021
Evan Chenge9b9c672008-05-09 21:53:03 +00004022/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00004023///
Dan Gohman8181bd12008-07-27 21:46:04 +00004024static SDValue getVZextMovL(MVT VT, MVT OpVT,
4025 SDValue SrcOp, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00004026 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004027 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
4028 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00004029 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00004030 LD = dyn_cast<LoadSDNode>(SrcOp);
4031 if (!LD) {
4032 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4033 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00004034 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004035 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
4036 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4037 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
4038 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
4039 // PR2108
4040 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00004041 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4042 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4043 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4044 OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00004045 SrcOp.getOperand(0)
4046 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00004047 }
4048 }
4049 }
4050
Dale Johannesence0805b2009-02-03 19:33:06 +00004051 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4052 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michel91099d62009-02-17 22:15:04 +00004053 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004054 OpVT, SrcOp)));
Evan Cheng40ee6e52008-05-08 00:57:18 +00004055}
4056
Evan Chengf50554e2008-07-22 21:13:36 +00004057/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4058/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00004059static SDValue
4060LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
Dale Johannesence0805b2009-02-03 19:33:06 +00004061 SDValue PermMask, MVT VT, SelectionDAG &DAG,
4062 DebugLoc dl) {
Evan Chengf50554e2008-07-22 21:13:36 +00004063 MVT MaskVT = PermMask.getValueType();
4064 MVT MaskEVT = MaskVT.getVectorElementType();
4065 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00004066 Locs.resize(4);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004067 SmallVector<SDValue, 8> Mask1(4, DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00004068 unsigned NumHi = 0;
4069 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00004070 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004071 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00004072 if (Elt.getOpcode() == ISD::UNDEF) {
4073 Locs[i] = std::make_pair(-1, -1);
4074 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004075 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00004076 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00004077 if (Val < 4) {
4078 Locs[i] = std::make_pair(0, NumLo);
4079 Mask1[NumLo] = Elt;
4080 NumLo++;
4081 } else {
4082 Locs[i] = std::make_pair(1, NumHi);
4083 if (2+NumHi < 4)
4084 Mask1[2+NumHi] = Elt;
4085 NumHi++;
4086 }
4087 }
4088 }
Evan Cheng3cae0332008-07-23 00:22:17 +00004089
Evan Chengf50554e2008-07-22 21:13:36 +00004090 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00004091 // If no more than two elements come from either vector. This can be
4092 // implemented with two shuffles. First shuffle gather the elements.
4093 // The second shuffle, which takes the first shuffle as both of its
4094 // vector operands, put the elements into the right order.
Dale Johannesence0805b2009-02-03 19:33:06 +00004095 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004096 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4097 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00004098
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004099 SmallVector<SDValue, 8> Mask2(4, DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00004100 for (unsigned i = 0; i != 4; ++i) {
4101 if (Locs[i].first == -1)
4102 continue;
4103 else {
4104 unsigned Idx = (i < 2) ? 0 : 4;
4105 Idx += Locs[i].first * 2 + Locs[i].second;
4106 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
4107 }
4108 }
4109
Dale Johannesence0805b2009-02-03 19:33:06 +00004110 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00004111 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4112 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00004113 } else if (NumLo == 3 || NumHi == 3) {
4114 // Otherwise, we must have three elements from one vector, call it X, and
4115 // one element from the other, call it Y. First, use a shufps to build an
4116 // intermediate vector with the one element from Y and the element from X
4117 // that will be in the same half in the final destination (the indexes don't
4118 // matter). Then, use a shufps to build the final vector, taking the half
4119 // containing the element from Y from the intermediate, and the other half
4120 // from X.
4121 if (NumHi == 3) {
4122 // Normalize it so the 3 elements come from V1.
Dale Johannesence0805b2009-02-03 19:33:06 +00004123 PermMask = CommuteVectorShuffleMask(PermMask, DAG, dl);
Evan Cheng3cae0332008-07-23 00:22:17 +00004124 std::swap(V1, V2);
4125 }
4126
4127 // Find the element from V2.
4128 unsigned HiIndex;
4129 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004130 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00004131 if (Elt.getOpcode() == ISD::UNDEF)
4132 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004133 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng3cae0332008-07-23 00:22:17 +00004134 if (Val >= 4)
4135 break;
4136 }
4137
4138 Mask1[0] = PermMask.getOperand(HiIndex);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004139 Mask1[1] = DAG.getUNDEF(MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00004140 Mask1[2] = PermMask.getOperand(HiIndex^1);
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004141 Mask1[3] = DAG.getUNDEF(MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00004142 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004143 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004144
4145 if (HiIndex >= 2) {
4146 Mask1[0] = PermMask.getOperand(0);
4147 Mask1[1] = PermMask.getOperand(1);
4148 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
4149 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00004150 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004151 DAG.getNode(ISD::BUILD_VECTOR, dl,
4152 MaskVT, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004153 } else {
4154 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
4155 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
4156 Mask1[2] = PermMask.getOperand(2);
4157 Mask1[3] = PermMask.getOperand(3);
4158 if (Mask1[2].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004159 Mask1[2] =
4160 DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4,
4161 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00004162 if (Mask1[3].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004163 Mask1[3] =
4164 DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4,
4165 MaskEVT);
Dale Johannesence0805b2009-02-03 19:33:06 +00004166 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V2, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00004167 DAG.getNode(ISD::BUILD_VECTOR, dl,
4168 MaskVT, &Mask1[0], 4));
Evan Cheng3cae0332008-07-23 00:22:17 +00004169 }
Evan Chengf50554e2008-07-22 21:13:36 +00004170 }
4171
4172 // Break it into (shuffle shuffle_hi, shuffle_lo).
4173 Locs.clear();
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004174 SmallVector<SDValue,8> LoMask(4, DAG.getUNDEF(MaskEVT));
4175 SmallVector<SDValue,8> HiMask(4, DAG.getUNDEF(MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004176 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00004177 unsigned MaskIdx = 0;
4178 unsigned LoIdx = 0;
4179 unsigned HiIdx = 2;
4180 for (unsigned i = 0; i != 4; ++i) {
4181 if (i == 2) {
4182 MaskPtr = &HiMask;
4183 MaskIdx = 1;
4184 LoIdx = 0;
4185 HiIdx = 2;
4186 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004187 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00004188 if (Elt.getOpcode() == ISD::UNDEF) {
4189 Locs[i] = std::make_pair(-1, -1);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004190 } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004191 Locs[i] = std::make_pair(MaskIdx, LoIdx);
4192 (*MaskPtr)[LoIdx] = Elt;
4193 LoIdx++;
4194 } else {
4195 Locs[i] = std::make_pair(MaskIdx, HiIdx);
4196 (*MaskPtr)[HiIdx] = Elt;
4197 HiIdx++;
4198 }
4199 }
4200
Dale Johannesence0805b2009-02-03 19:33:06 +00004201 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004202 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Evan Chengf50554e2008-07-22 21:13:36 +00004203 &LoMask[0], LoMask.size()));
Dale Johannesence0805b2009-02-03 19:33:06 +00004204 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004205 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
Evan Chengf50554e2008-07-22 21:13:36 +00004206 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004207 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00004208 for (unsigned i = 0; i != 4; ++i) {
4209 if (Locs[i].first == -1) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004210 MaskOps.push_back(DAG.getUNDEF(MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00004211 } else {
4212 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
4213 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
4214 }
4215 }
Dale Johannesence0805b2009-02-03 19:33:06 +00004216 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, LoShuffle, HiShuffle,
Evan Cheng907a2d22009-02-25 22:49:59 +00004217 DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4218 &MaskOps[0], MaskOps.size()));
Evan Chengf50554e2008-07-22 21:13:36 +00004219}
4220
Dan Gohman8181bd12008-07-27 21:46:04 +00004221SDValue
4222X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
4223 SDValue V1 = Op.getOperand(0);
4224 SDValue V2 = Op.getOperand(1);
4225 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00004226 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004227 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004228 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00004229 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004230 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4231 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
4232 bool V1IsSplat = false;
4233 bool V2IsSplat = false;
4234
Nate Begeman2c87c422009-02-23 08:49:38 +00004235 // FIXME: Check for legal shuffle and return?
4236
Gabor Greif1c80d112008-08-28 21:40:38 +00004237 if (isUndefShuffle(Op.getNode()))
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004238 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004239
Gabor Greif1c80d112008-08-28 21:40:38 +00004240 if (isZeroShuffle(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004241 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004242
Gabor Greif1c80d112008-08-28 21:40:38 +00004243 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004244 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00004245 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004246 return V2;
4247
Evan Chengae6c9212008-09-25 23:35:16 +00004248 // Canonicalize movddup shuffles.
4249 if (V2IsUndef && Subtarget->hasSSE2() &&
Evan Chengbdd9d9f2008-10-06 21:13:08 +00004250 VT.getSizeInBits() == 128 &&
Evan Chengae6c9212008-09-25 23:35:16 +00004251 X86::isMOVDDUPMask(PermMask.getNode()))
4252 return CanonicalizeMovddup(Op, V1, PermMask, DAG, Subtarget->hasSSE3());
4253
Gabor Greif1c80d112008-08-28 21:40:38 +00004254 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004255 if (isMMX || NumElems < 4) return Op;
4256 // Promote it to a v4{if}32 splat.
4257 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004258 }
4259
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004260 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4261 // do it!
4262 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004263 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG,
4264 *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004265 if (NewOp.getNode())
Scott Michel91099d62009-02-17 22:15:04 +00004266 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesence0805b2009-02-03 19:33:06 +00004267 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004268 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4269 // FIXME: Figure out a cleaner way to do this.
4270 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00004271 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004272 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Dale Johannesence0805b2009-02-03 19:33:06 +00004273 DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004274 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004275 SDValue NewV1 = NewOp.getOperand(0);
4276 SDValue NewV2 = NewOp.getOperand(1);
4277 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00004278 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004279 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Dale Johannesence0805b2009-02-03 19:33:06 +00004280 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget,
4281 dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004282 }
4283 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004284 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004285 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Dale Johannesence0805b2009-02-03 19:33:06 +00004286 DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004287 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004288 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Dale Johannesence0805b2009-02-03 19:33:06 +00004289 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004290 }
4291 }
4292
Evan Chengdea99362008-05-29 08:22:04 +00004293 // Check if this can be converted into a logical shift.
4294 bool isLeft = false;
4295 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004296 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00004297 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
4298 if (isShift && ShVal.hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00004299 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengdea99362008-05-29 08:22:04 +00004300 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00004301 MVT EVT = VT.getVectorElementType();
4302 ShAmt *= EVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004303 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004304 }
4305
Gabor Greif1c80d112008-08-28 21:40:38 +00004306 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004307 if (V1IsUndef)
4308 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004309 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004310 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004311 if (!isMMX)
4312 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004313 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004314
Gabor Greif1c80d112008-08-28 21:40:38 +00004315 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
4316 X86::isMOVSLDUPMask(PermMask.getNode()) ||
4317 X86::isMOVHLPSMask(PermMask.getNode()) ||
4318 X86::isMOVHPMask(PermMask.getNode()) ||
4319 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004320 return Op;
4321
Gabor Greif1c80d112008-08-28 21:40:38 +00004322 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
4323 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004324 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4325
Evan Chengdea99362008-05-29 08:22:04 +00004326 if (isShift) {
4327 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00004328 MVT EVT = VT.getVectorElementType();
4329 ShAmt *= EVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004330 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004331 }
4332
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004333 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004334 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4335 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004336 V1IsSplat = isSplatVector(V1.getNode());
4337 V2IsSplat = isSplatVector(V2.getNode());
Scott Michel91099d62009-02-17 22:15:04 +00004338
Chris Lattnere6aa3862007-11-25 00:24:49 +00004339 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004340 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
4341 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4342 std::swap(V1IsSplat, V2IsSplat);
4343 std::swap(V1IsUndef, V2IsUndef);
4344 Commuted = true;
4345 }
4346
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004347 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00004348 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004349 if (V2IsUndef) return V1;
4350 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4351 if (V2IsSplat) {
4352 // V2 is a splat, so the mask may be malformed. That is, it may point
4353 // to any V2 element. The instruction selectior won't like this. Get
4354 // a corrected mask and commute to form a proper MOVS{S|D}.
Dale Johannesence0805b2009-02-03 19:33:06 +00004355 SDValue NewMask = getMOVLMask(NumElems, DAG, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004356 if (NewMask.getNode() != PermMask.getNode())
Dale Johannesence0805b2009-02-03 19:33:06 +00004357 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004358 }
4359 return Op;
4360 }
4361
Gabor Greif1c80d112008-08-28 21:40:38 +00004362 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4363 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4364 X86::isUNPCKLMask(PermMask.getNode()) ||
4365 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004366 return Op;
4367
4368 if (V2IsSplat) {
4369 // Normalize mask so all entries that point to V2 points to its first
4370 // element then try to match unpck{h|l} again. If match, return a
4371 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004372 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004373 if (NewMask.getNode() != PermMask.getNode()) {
Mon P Wang56d91642009-02-04 01:16:59 +00004374 if (X86::isUNPCKLMask(NewMask.getNode(), true)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004375 SDValue NewMask = getUnpacklMask(NumElems, DAG, dl);
4376 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Mon P Wang56d91642009-02-04 01:16:59 +00004377 } else if (X86::isUNPCKHMask(NewMask.getNode(), true)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004378 SDValue NewMask = getUnpackhMask(NumElems, DAG, dl);
4379 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1, V2, NewMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004380 }
4381 }
4382 }
4383
4384 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004385 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004386 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4387
4388 if (Commuted) {
4389 // Commute is back and try unpck* again.
4390 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004391 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4392 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4393 X86::isUNPCKLMask(PermMask.getNode()) ||
4394 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004395 return Op;
4396 }
4397
Nate Begeman2c87c422009-02-23 08:49:38 +00004398 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Evan Chengbf8b2c52008-04-05 00:30:36 +00004399 // Try PSHUF* first, then SHUFP*.
4400 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4401 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004402 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004403 if (V2.getOpcode() != ISD::UNDEF)
Dale Johannesence0805b2009-02-03 19:33:06 +00004404 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, VT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004405 DAG.getUNDEF(VT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004406 return Op;
4407 }
4408
4409 if (!isMMX) {
4410 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004411 (X86::isPSHUFDMask(PermMask.getNode()) ||
4412 X86::isPSHUFHWMask(PermMask.getNode()) ||
4413 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004414 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004415 if (VT == MVT::v4f32) {
4416 RVT = MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00004417 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT,
4418 DAG.getNode(ISD::BIT_CONVERT, dl, RVT, V1),
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004419 DAG.getUNDEF(RVT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004420 } else if (V2.getOpcode() != ISD::UNDEF)
Dale Johannesence0805b2009-02-03 19:33:06 +00004421 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, RVT, V1,
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004422 DAG.getUNDEF(RVT), PermMask);
Evan Chengbf8b2c52008-04-05 00:30:36 +00004423 if (RVT != VT)
Dale Johannesence0805b2009-02-03 19:33:06 +00004424 Op = DAG.getNode(ISD::BIT_CONVERT, dl, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004425 return Op;
4426 }
4427
Evan Chengbf8b2c52008-04-05 00:30:36 +00004428 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004429 if (X86::isSHUFPMask(PermMask.getNode()) ||
4430 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004431 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004432 }
4433
Evan Cheng75184a92007-12-11 01:46:18 +00004434 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4435 if (VT == MVT::v8i16) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004436 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004437 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004438 return NewOp;
4439 }
4440
Nate Begeman2c87c422009-02-23 08:49:38 +00004441 if (VT == MVT::v16i8) {
4442 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(V1, V2, PermMask, DAG, *this, dl);
4443 if (NewOp.getNode())
4444 return NewOp;
4445 }
4446
Evan Chengf50554e2008-07-22 21:13:36 +00004447 // Handle all 4 wide cases with a number of shuffles except for MMX.
4448 if (NumElems == 4 && !isMMX)
Dale Johannesence0805b2009-02-03 19:33:06 +00004449 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004450
Dan Gohman8181bd12008-07-27 21:46:04 +00004451 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004452}
4453
Dan Gohman8181bd12008-07-27 21:46:04 +00004454SDValue
4455X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004456 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004457 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004458 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004459 if (VT.getSizeInBits() == 8) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004460 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004461 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004462 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004463 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004464 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004465 } else if (VT.getSizeInBits() == 16) {
Evan Chengf9393b32009-01-02 05:29:08 +00004466 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4467 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4468 if (Idx == 0)
Dale Johannesence0805b2009-02-03 19:33:06 +00004469 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4470 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4471 DAG.getNode(ISD::BIT_CONVERT, dl,
4472 MVT::v4i32,
Evan Chengf9393b32009-01-02 05:29:08 +00004473 Op.getOperand(0)),
4474 Op.getOperand(1)));
Dale Johannesence0805b2009-02-03 19:33:06 +00004475 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004476 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004477 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004478 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004479 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004480 } else if (VT == MVT::f32) {
4481 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4482 // the result back to FR32 register. It's only worth matching if the
Dan Gohman9fdd0142008-10-31 00:57:24 +00004483 // result has a single use which is a store or a bitcast to i32. And in
4484 // the case of a store, it's not worth it if the index is a constant 0,
4485 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng6c249332008-03-24 21:52:23 +00004486 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004487 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004488 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman9fdd0142008-10-31 00:57:24 +00004489 if ((User->getOpcode() != ISD::STORE ||
4490 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4491 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman788db592008-04-16 02:32:24 +00004492 (User->getOpcode() != ISD::BIT_CONVERT ||
4493 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004494 return SDValue();
Dale Johannesence0805b2009-02-03 19:33:06 +00004495 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004496 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004497 Op.getOperand(0)),
4498 Op.getOperand(1));
4499 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangac2a3c52009-01-15 21:10:20 +00004500 } else if (VT == MVT::i32) {
4501 // ExtractPS works with constant index.
4502 if (isa<ConstantSDNode>(Op.getOperand(1)))
4503 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004504 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004505 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004506}
4507
4508
Dan Gohman8181bd12008-07-27 21:46:04 +00004509SDValue
4510X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004511 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004512 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004513
Evan Cheng6c249332008-03-24 21:52:23 +00004514 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004515 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004516 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004517 return Res;
4518 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004519
Duncan Sands92c43912008-06-06 12:08:01 +00004520 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004521 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004522 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004523 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004524 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004525 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004526 if (Idx == 0)
Dale Johannesence0805b2009-02-03 19:33:06 +00004527 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4528 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004529 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004530 MVT::v4i32, Vec),
Evan Cheng75184a92007-12-11 01:46:18 +00004531 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004532 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004533 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesence0805b2009-02-03 19:33:06 +00004534 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004535 Op.getOperand(0), Op.getOperand(1));
Dale Johannesence0805b2009-02-03 19:33:06 +00004536 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004537 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004538 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004539 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004540 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004541 if (Idx == 0)
4542 return Op;
4543 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004544 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004545 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004546 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004547 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004548 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004549 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004550 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004551 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004552 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004553 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Evan Cheng907a2d22009-02-25 22:49:59 +00004554 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4555 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004556 SDValue Vec = Op.getOperand(0);
Dale Johannesence0805b2009-02-03 19:33:06 +00004557 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(),
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004558 Vec, DAG.getUNDEF(Vec.getValueType()), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004559 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004560 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004561 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004562 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4563 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4564 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004565 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004566 if (Idx == 0)
4567 return Op;
4568
4569 // UNPCKHPD the element to the lowest double word, then movsd.
4570 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4571 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004572 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004573 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004574 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004575 IdxVec.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004576 push_back(DAG.getUNDEF(MaskVT.getVectorElementType()));
Evan Cheng907a2d22009-02-25 22:49:59 +00004577 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVT,
4578 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004579 SDValue Vec = Op.getOperand(0);
Dale Johannesence0805b2009-02-03 19:33:06 +00004580 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, Vec.getValueType(),
Scott Michel91099d62009-02-17 22:15:04 +00004581 Vec, DAG.getUNDEF(Vec.getValueType()),
Dale Johannesence0805b2009-02-03 19:33:06 +00004582 Mask);
4583 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004584 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004585 }
4586
Dan Gohman8181bd12008-07-27 21:46:04 +00004587 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004588}
4589
Dan Gohman8181bd12008-07-27 21:46:04 +00004590SDValue
4591X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004592 MVT VT = Op.getValueType();
4593 MVT EVT = VT.getVectorElementType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004594 DebugLoc dl = Op.getDebugLoc();
Nate Begemand77e59e2008-02-11 04:19:36 +00004595
Dan Gohman8181bd12008-07-27 21:46:04 +00004596 SDValue N0 = Op.getOperand(0);
4597 SDValue N1 = Op.getOperand(1);
4598 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004599
Dan Gohman5a7af042008-08-14 22:53:18 +00004600 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4601 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004602 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begeman2c87c422009-02-23 08:49:38 +00004603 : X86ISD::PINSRW;
Nate Begemand77e59e2008-02-11 04:19:36 +00004604 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4605 // argument.
4606 if (N1.getValueType() != MVT::i32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004607 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begemand77e59e2008-02-11 04:19:36 +00004608 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004609 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004610 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004611 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004612 // Bits [7:6] of the constant are the source select. This will always be
4613 // zero here. The DAG Combiner may combine an extract_elt index into these
4614 // bits. For example (insert (extract, 3), 2) could be matched by putting
4615 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michel91099d62009-02-17 22:15:04 +00004616 // Bits [5:4] of the constant are the destination select. This is the
Nate Begemand77e59e2008-02-11 04:19:36 +00004617 // value of the incoming immediate.
Scott Michel91099d62009-02-17 22:15:04 +00004618 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begemand77e59e2008-02-11 04:19:36 +00004619 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004620 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesence0805b2009-02-03 19:33:06 +00004621 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangac2a3c52009-01-15 21:10:20 +00004622 } else if (EVT == MVT::i32) {
4623 // InsertPS works with constant index.
4624 if (isa<ConstantSDNode>(N2))
4625 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004626 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004627 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004628}
4629
Dan Gohman8181bd12008-07-27 21:46:04 +00004630SDValue
4631X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004632 MVT VT = Op.getValueType();
4633 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004634
4635 if (Subtarget->hasSSE41())
4636 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4637
Evan Chenge12a7eb2007-12-12 07:55:34 +00004638 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004639 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004640
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004641 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004642 SDValue N0 = Op.getOperand(0);
4643 SDValue N1 = Op.getOperand(1);
4644 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004645
Duncan Sands92c43912008-06-06 12:08:01 +00004646 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004647 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4648 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004649 if (N1.getValueType() != MVT::i32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004650 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004651 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004652 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00004653 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004654 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004655 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004656}
4657
Dan Gohman8181bd12008-07-27 21:46:04 +00004658SDValue
4659X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004660 DebugLoc dl = Op.getDebugLoc();
Evan Cheng759fe022008-07-22 18:39:19 +00004661 if (Op.getValueType() == MVT::v2f32)
Dale Johannesence0805b2009-02-03 19:33:06 +00004662 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4663 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4664 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng759fe022008-07-22 18:39:19 +00004665 Op.getOperand(0))));
4666
Dale Johannesence0805b2009-02-03 19:33:06 +00004667 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004668 MVT VT = MVT::v2i32;
4669 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004670 default: break;
4671 case MVT::v16i8:
4672 case MVT::v8i16:
4673 VT = MVT::v4i32;
4674 break;
4675 }
Dale Johannesence0805b2009-02-03 19:33:06 +00004676 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4677 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004678}
4679
Bill Wendlingfef06052008-09-16 21:48:12 +00004680// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4681// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4682// one of the above mentioned nodes. It has to be wrapped because otherwise
4683// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4684// be used to form addressing mode. These wrapped nodes will be selected
4685// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004686SDValue
4687X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004688 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dale Johannesen175fdef2009-02-06 21:50:26 +00004689 // FIXME there isn't really any debug info here, should come from the parent
4690 DebugLoc dl = CP->getDebugLoc();
Evan Cheng68c18682009-03-13 07:51:59 +00004691 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
4692 CP->getAlignment());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004693 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004694 // With PIC, the address is actually $g + Offset.
4695 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4696 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004697 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004698 DAG.getNode(X86ISD::GlobalBaseReg,
4699 DebugLoc::getUnknownLoc(),
4700 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004701 Result);
4702 }
4703
4704 return Result;
4705}
4706
Dan Gohman8181bd12008-07-27 21:46:04 +00004707SDValue
Dale Johannesenea996922009-02-04 20:06:27 +00004708X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman36322c72008-10-18 02:06:02 +00004709 int64_t Offset,
Evan Cheng7f250d62008-09-24 00:05:32 +00004710 SelectionDAG &DAG) const {
Dan Gohman36322c72008-10-18 02:06:02 +00004711 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4712 bool ExtraLoadRequired =
4713 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4714
4715 // Create the TargetGlobalAddress node, folding in the constant
4716 // offset if it is legal.
4717 SDValue Result;
Dan Gohman3d5257c2008-10-21 03:38:42 +00004718 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman36322c72008-10-18 02:06:02 +00004719 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4720 Offset = 0;
4721 } else
4722 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0);
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004723 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman36322c72008-10-18 02:06:02 +00004724
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004725 // With PIC, the address is actually $g + Offset.
Dan Gohman36322c72008-10-18 02:06:02 +00004726 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dale Johannesenea996922009-02-04 20:06:27 +00004727 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4728 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004729 Result);
4730 }
Scott Michel91099d62009-02-17 22:15:04 +00004731
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004732 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4733 // load the value at address GV, not the value of GV itself. This means that
4734 // the GlobalAddress must be in the base or index register of the address, not
4735 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4736 // The same applies for external symbols during PIC codegen
Dan Gohman36322c72008-10-18 02:06:02 +00004737 if (ExtraLoadRequired)
Dale Johannesenea996922009-02-04 20:06:27 +00004738 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004739 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004740
Dan Gohman36322c72008-10-18 02:06:02 +00004741 // If there was a non-zero offset that we didn't fold, create an explicit
4742 // addition for it.
4743 if (Offset != 0)
Dale Johannesenea996922009-02-04 20:06:27 +00004744 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman36322c72008-10-18 02:06:02 +00004745 DAG.getConstant(Offset, getPointerTy()));
4746
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004747 return Result;
4748}
4749
Evan Cheng7f250d62008-09-24 00:05:32 +00004750SDValue
4751X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4752 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00004753 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004754 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00004755}
4756
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004757// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004758static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004759LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004760 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004761 SDValue InFlag;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004762 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4763 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004764 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004765 DebugLoc::getUnknownLoc(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004766 PtrVT), InFlag);
4767 InFlag = Chain.getValue(1);
4768
4769 // emit leal symbol@TLSGD(,%ebx,1), %eax
4770 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004771 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004772 GA->getValueType(0),
4773 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004774 SDValue Ops[] = { Chain, TGA, InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004775 SDValue Result = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004776 InFlag = Result.getValue(2);
4777 Chain = Result.getValue(1);
4778
4779 // call ___tls_get_addr. This function receives its argument in
4780 // the register EAX.
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004781 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Result, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004782 InFlag = Chain.getValue(1);
4783
4784 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004785 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004786 DAG.getTargetExternalSymbol("___tls_get_addr",
4787 PtrVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004788 DAG.getRegister(X86::EAX, PtrVT),
4789 DAG.getRegister(X86::EBX, PtrVT),
4790 InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004791 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004792 InFlag = Chain.getValue(1);
4793
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004794 return DAG.getCopyFromReg(Chain, dl, X86::EAX, PtrVT, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004795}
4796
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004797// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004798static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004799LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004800 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004801 SDValue InFlag, Chain;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004802 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004803
4804 // emit leaq symbol@TLSGD(%rip), %rdi
4805 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004806 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004807 GA->getValueType(0),
4808 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004809 SDValue Ops[] = { DAG.getEntryNode(), TGA};
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004810 SDValue Result = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004811 Chain = Result.getValue(1);
4812 InFlag = Result.getValue(2);
4813
aslb204cd52008-08-16 12:58:29 +00004814 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004815 // the register RDI.
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004816 Chain = DAG.getCopyToReg(Chain, dl, X86::RDI, Result, InFlag);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004817 InFlag = Chain.getValue(1);
4818
4819 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004820 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004821 DAG.getTargetExternalSymbol("__tls_get_addr",
4822 PtrVT),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004823 DAG.getRegister(X86::RDI, PtrVT),
4824 InFlag };
Dale Johannesen9bfc0172009-02-06 23:05:02 +00004825 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops1, 4);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004826 InFlag = Chain.getValue(1);
4827
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00004828 return DAG.getCopyFromReg(Chain, dl, X86::RAX, PtrVT, InFlag);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004829}
4830
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004831// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4832// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004833static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7b620af2009-02-27 13:37:18 +00004834 const MVT PtrVT, TLSModel::Model model) {
Dale Johannesenea996922009-02-04 20:06:27 +00004835 DebugLoc dl = GA->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004836 // Get the Thread Pointer
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004837 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER,
4838 DebugLoc::getUnknownLoc(), PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004839 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4840 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004841 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004842 GA->getValueType(0),
4843 GA->getOffset());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004844 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004845
Rafael Espindola7b620af2009-02-27 13:37:18 +00004846 if (model == TLSModel::InitialExec)
Dale Johannesenea996922009-02-04 20:06:27 +00004847 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004848 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004849
4850 // The address of the thread local variable is the add of the thread
4851 // pointer with the offset of the variable.
Dale Johannesenea996922009-02-04 20:06:27 +00004852 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004853}
4854
Dan Gohman8181bd12008-07-27 21:46:04 +00004855SDValue
4856X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004857 // TODO: implement the "local dynamic" model
4858 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004859 assert(Subtarget->isTargetELF() &&
4860 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004861 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Rafael Espindola7b620af2009-02-27 13:37:18 +00004862 GlobalValue *GV = GA->getGlobal();
4863 TLSModel::Model model =
4864 getTLSModel (GV, getTargetMachine().getRelocationModel());
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004865 if (Subtarget->is64Bit()) {
Rafael Espindola7b620af2009-02-27 13:37:18 +00004866 switch (model) {
4867 case TLSModel::GeneralDynamic:
4868 case TLSModel::LocalDynamic: // not implemented
4869 case TLSModel::InitialExec: // not implemented
4870 case TLSModel::LocalExec: // not implemented
4871 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4872 default:
4873 assert (0 && "Unknown TLS model");
4874 }
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004875 } else {
Rafael Espindola7b620af2009-02-27 13:37:18 +00004876 switch (model) {
4877 case TLSModel::GeneralDynamic:
4878 case TLSModel::LocalDynamic: // not implemented
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004879 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Rafael Espindola7b620af2009-02-27 13:37:18 +00004880
4881 case TLSModel::InitialExec:
4882 case TLSModel::LocalExec:
4883 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model);
4884 default:
4885 assert (0 && "Unknown TLS model");
4886 }
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004887 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004888}
4889
Dan Gohman8181bd12008-07-27 21:46:04 +00004890SDValue
4891X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004892 // FIXME there isn't really any debug info here
4893 DebugLoc dl = Op.getDebugLoc();
Bill Wendlingfef06052008-09-16 21:48:12 +00004894 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4895 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004896 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004897 // With PIC, the address is actually $g + Offset.
4898 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4899 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004900 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Scott Michel91099d62009-02-17 22:15:04 +00004901 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004902 DebugLoc::getUnknownLoc(),
4903 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004904 Result);
4905 }
4906
4907 return Result;
4908}
4909
Dan Gohman8181bd12008-07-27 21:46:04 +00004910SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004911 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dale Johannesen175fdef2009-02-06 21:50:26 +00004912 // FIXME there isn't really any debug into here
4913 DebugLoc dl = JT->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004914 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004915 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004916 // With PIC, the address is actually $g + Offset.
4917 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4918 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00004919 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00004920 DAG.getNode(X86ISD::GlobalBaseReg,
4921 DebugLoc::getUnknownLoc(),
4922 getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004923 Result);
4924 }
4925
4926 return Result;
4927}
4928
Chris Lattner62814a32007-10-17 06:02:13 +00004929/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michel91099d62009-02-17 22:15:04 +00004930/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004931SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004932 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004933 MVT VT = Op.getValueType();
4934 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004935 DebugLoc dl = Op.getDebugLoc();
Chris Lattner62814a32007-10-17 06:02:13 +00004936 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004937 SDValue ShOpLo = Op.getOperand(0);
4938 SDValue ShOpHi = Op.getOperand(1);
4939 SDValue ShAmt = Op.getOperand(2);
4940 SDValue Tmp1 = isSRA ?
Scott Michel91099d62009-02-17 22:15:04 +00004941 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesence0805b2009-02-03 19:33:06 +00004942 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman092014e2008-03-03 22:22:09 +00004943 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004944
Dan Gohman8181bd12008-07-27 21:46:04 +00004945 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004946 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004947 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4948 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004949 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00004950 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4951 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004952 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004953
Dale Johannesence0805b2009-02-03 19:33:06 +00004954 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004955 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00004956 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004957 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004958
Dan Gohman8181bd12008-07-27 21:46:04 +00004959 SDValue Hi, Lo;
4960 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4961 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4962 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004963
Chris Lattner62814a32007-10-17 06:02:13 +00004964 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00004965 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4966 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004967 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00004968 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4969 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004970 }
4971
Dan Gohman8181bd12008-07-27 21:46:04 +00004972 SDValue Ops[2] = { Lo, Hi };
Dale Johannesence0805b2009-02-03 19:33:06 +00004973 return DAG.getMergeValues(Ops, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004974}
4975
Dan Gohman8181bd12008-07-27 21:46:04 +00004976SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004977 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004978 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004979 "Unknown SINT_TO_FP to lower!");
Scott Michel91099d62009-02-17 22:15:04 +00004980
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004981 // These are really Legal; caller falls through into that case.
4982 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004983 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00004984 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004985 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004986 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00004987
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004988 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004989 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004990 MachineFunction &MF = DAG.getMachineFunction();
4991 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004992 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00004993 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling6b42d012009-03-13 08:41:47 +00004994 StackSlot,
4995 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004996
4997 // Build the FILD
4998 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004999 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005000 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005001 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
5002 else
5003 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00005004 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005005 Ops.push_back(Chain);
5006 Ops.push_back(StackSlot);
5007 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesence0805b2009-02-03 19:33:06 +00005008 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00005009 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005010
Dale Johannesen2fc20782007-09-14 22:26:36 +00005011 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005012 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00005013 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005014
5015 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5016 // shouldn't be necessary except that RFP cannot be live across
5017 // multiple blocks. When stackifier is fixed, they can be uncoupled.
5018 MachineFunction &MF = DAG.getMachineFunction();
5019 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00005020 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005021 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00005022 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005023 Ops.push_back(Chain);
5024 Ops.push_back(Result);
5025 Ops.push_back(StackSlot);
5026 Ops.push_back(DAG.getValueType(Op.getValueType()));
5027 Ops.push_back(InFlag);
Dale Johannesence0805b2009-02-03 19:33:06 +00005028 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5029 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00005030 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005031 }
5032
5033 return Result;
5034}
5035
Bill Wendling14a30ef2009-01-17 03:56:04 +00005036// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5037SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5038 // This algorithm is not obvious. Here it is in C code, more or less:
5039 /*
5040 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5041 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5042 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesenfb019af2008-10-21 23:07:49 +00005043
Bill Wendling14a30ef2009-01-17 03:56:04 +00005044 // Copy ints to xmm registers.
5045 __m128i xh = _mm_cvtsi32_si128( hi );
5046 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005047
Bill Wendling14a30ef2009-01-17 03:56:04 +00005048 // Combine into low half of a single xmm register.
5049 __m128i x = _mm_unpacklo_epi32( xh, xl );
5050 __m128d d;
5051 double sd;
Dale Johannesenfb019af2008-10-21 23:07:49 +00005052
Bill Wendling14a30ef2009-01-17 03:56:04 +00005053 // Merge in appropriate exponents to give the integer bits the right
5054 // magnitude.
5055 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005056
Bill Wendling14a30ef2009-01-17 03:56:04 +00005057 // Subtract away the biases to deal with the IEEE-754 double precision
5058 // implicit 1.
5059 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005060
Bill Wendling14a30ef2009-01-17 03:56:04 +00005061 // All conversions up to here are exact. The correctly rounded result is
5062 // calculated using the current rounding mode using the following
5063 // horizontal add.
5064 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5065 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5066 // store doesn't really need to be here (except
5067 // maybe to zero the other double)
5068 return sd;
5069 }
5070 */
Dale Johannesenfb019af2008-10-21 23:07:49 +00005071
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005072 DebugLoc dl = Op.getDebugLoc();
Dale Johannesence0805b2009-02-03 19:33:06 +00005073
Dale Johannesena359b8b2008-10-21 20:50:01 +00005074 // Build some magic constants.
Bill Wendling14a30ef2009-01-17 03:56:04 +00005075 std::vector<Constant*> CV0;
Dale Johannesena359b8b2008-10-21 20:50:01 +00005076 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
5077 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
5078 CV0.push_back(ConstantInt::get(APInt(32, 0)));
5079 CV0.push_back(ConstantInt::get(APInt(32, 0)));
5080 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng68c18682009-03-13 07:51:59 +00005081 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesena359b8b2008-10-21 20:50:01 +00005082
Bill Wendling14a30ef2009-01-17 03:56:04 +00005083 std::vector<Constant*> CV1;
Dale Johannesena359b8b2008-10-21 20:50:01 +00005084 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
5085 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
5086 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng68c18682009-03-13 07:51:59 +00005087 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesena359b8b2008-10-21 20:50:01 +00005088
5089 SmallVector<SDValue, 4> MaskVec;
5090 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
5091 MaskVec.push_back(DAG.getConstant(4, MVT::i32));
5092 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
5093 MaskVec.push_back(DAG.getConstant(5, MVT::i32));
Evan Cheng907a2d22009-02-25 22:49:59 +00005094 SDValue UnpcklMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
5095 &MaskVec[0], MaskVec.size());
Dale Johannesena359b8b2008-10-21 20:50:01 +00005096 SmallVector<SDValue, 4> MaskVec2;
Duncan Sandsca872ca2008-10-22 11:24:12 +00005097 MaskVec2.push_back(DAG.getConstant(1, MVT::i32));
5098 MaskVec2.push_back(DAG.getConstant(0, MVT::i32));
Evan Cheng907a2d22009-02-25 22:49:59 +00005099 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32,
5100 &MaskVec2[0], MaskVec2.size());
Dale Johannesena359b8b2008-10-21 20:50:01 +00005101
Dale Johannesence0805b2009-02-03 19:33:06 +00005102 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5103 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005104 Op.getOperand(0),
5105 DAG.getIntPtrConstant(1)));
Dale Johannesence0805b2009-02-03 19:33:06 +00005106 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5107 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005108 Op.getOperand(0),
5109 DAG.getIntPtrConstant(0)));
Dale Johannesence0805b2009-02-03 19:33:06 +00005110 SDValue Unpck1 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005111 XR1, XR2, UnpcklMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00005112 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005113 PseudoSourceValue::getConstantPool(), 0,
5114 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005115 SDValue Unpck2 = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v4i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005116 Unpck1, CLod0, UnpcklMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00005117 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5118 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005119 PseudoSourceValue::getConstantPool(), 0,
5120 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005121 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005122
Dale Johannesena359b8b2008-10-21 20:50:01 +00005123 // Add the halves; easiest way is to swap them into another reg first.
Dale Johannesence0805b2009-02-03 19:33:06 +00005124 SDValue Shuf = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v2f64,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005125 Sub, Sub, ShufMask);
Dale Johannesence0805b2009-02-03 19:33:06 +00005126 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5127 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005128 DAG.getIntPtrConstant(0));
5129}
5130
Bill Wendling14a30ef2009-01-17 03:56:04 +00005131// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5132SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005133 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005134 // FP constant to bias correct the final result.
5135 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
5136 MVT::f64);
5137
5138 // Load the 32-bit value into an XMM register.
Dale Johannesence0805b2009-02-03 19:33:06 +00005139 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5140 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005141 Op.getOperand(0),
5142 DAG.getIntPtrConstant(0)));
5143
Dale Johannesence0805b2009-02-03 19:33:06 +00005144 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5145 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005146 DAG.getIntPtrConstant(0));
5147
5148 // Or the load with the bias.
Dale Johannesence0805b2009-02-03 19:33:06 +00005149 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5150 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
5151 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Chengc0ab5e52009-01-19 08:19:57 +00005152 MVT::v2f64, Load)),
Dale Johannesence0805b2009-02-03 19:33:06 +00005153 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
5154 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Chengc0ab5e52009-01-19 08:19:57 +00005155 MVT::v2f64, Bias)));
Dale Johannesence0805b2009-02-03 19:33:06 +00005156 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5157 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005158 DAG.getIntPtrConstant(0));
5159
5160 // Subtract the bias.
Dale Johannesence0805b2009-02-03 19:33:06 +00005161 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005162
5163 // Handle final rounding.
Bill Wendlingdb547de2009-01-17 07:40:19 +00005164 MVT DestVT = Op.getValueType();
5165
5166 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005167 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendlingdb547de2009-01-17 07:40:19 +00005168 DAG.getIntPtrConstant(0));
5169 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005170 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendlingdb547de2009-01-17 07:40:19 +00005171 }
5172
5173 // Handle final rounding.
5174 return Sub;
Bill Wendling14a30ef2009-01-17 03:56:04 +00005175}
5176
5177SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Cheng44fd2392009-01-19 08:08:22 +00005178 SDValue N0 = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005179 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005180
Evan Cheng44fd2392009-01-19 08:08:22 +00005181 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5182 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5183 // the optimization here.
5184 if (DAG.SignBitIsZero(N0))
Dale Johannesence0805b2009-02-03 19:33:06 +00005185 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Cheng44fd2392009-01-19 08:08:22 +00005186
5187 MVT SrcVT = N0.getValueType();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005188 if (SrcVT == MVT::i64) {
5189 // We only handle SSE2 f64 target here; caller can handle the rest.
5190 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
5191 return SDValue();
Bill Wendlingdb547de2009-01-17 07:40:19 +00005192
Bill Wendling14a30ef2009-01-17 03:56:04 +00005193 return LowerUINT_TO_FP_i64(Op, DAG);
5194 } else if (SrcVT == MVT::i32) {
Bill Wendling14a30ef2009-01-17 03:56:04 +00005195 return LowerUINT_TO_FP_i32(Op, DAG);
5196 }
5197
5198 assert(0 && "Unknown UINT_TO_FP to lower!");
5199 return SDValue();
5200}
5201
Dan Gohman8181bd12008-07-27 21:46:04 +00005202std::pair<SDValue,SDValue> X86TargetLowering::
5203FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005204 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsec142ee2008-06-08 20:54:56 +00005205 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
5206 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005207 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005208
Dale Johannesen2fc20782007-09-14 22:26:36 +00005209 // These are really Legal.
Scott Michel91099d62009-02-17 22:15:04 +00005210 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005211 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005212 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00005213 if (Subtarget->is64Bit() &&
5214 Op.getValueType() == MVT::i64 &&
5215 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00005216 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005217
Evan Cheng05441e62007-10-15 20:11:21 +00005218 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5219 // stack slot.
5220 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00005221 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00005222 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00005223 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005224 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00005225 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005226 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5227 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5228 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5229 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005230 }
5231
Dan Gohman8181bd12008-07-27 21:46:04 +00005232 SDValue Chain = DAG.getEntryNode();
5233 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00005234 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005235 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesence0805b2009-02-03 19:33:06 +00005236 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00005237 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005238 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00005239 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005240 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5241 };
Dale Johannesence0805b2009-02-03 19:33:06 +00005242 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005243 Chain = Value.getValue(1);
5244 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5245 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5246 }
5247
5248 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00005249 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesence0805b2009-02-03 19:33:06 +00005250 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005251
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005252 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005253}
5254
Dan Gohman8181bd12008-07-27 21:46:04 +00005255SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
5256 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
5257 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00005258 if (FIST.getNode() == 0) return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00005259
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005260 // Load the result.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005261 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesence0805b2009-02-03 19:33:06 +00005262 FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005263}
5264
Dan Gohman8181bd12008-07-27 21:46:04 +00005265SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005266 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005267 MVT VT = Op.getValueType();
5268 MVT EltVT = VT;
5269 if (VT.isVector())
5270 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005271 std::vector<Constant*> CV;
5272 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005273 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005274 CV.push_back(C);
5275 CV.push_back(C);
5276 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005277 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005278 CV.push_back(C);
5279 CV.push_back(C);
5280 CV.push_back(C);
5281 CV.push_back(C);
5282 }
Dan Gohman11821702007-07-27 17:16:43 +00005283 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005284 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005285 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005286 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005287 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005288 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005289}
5290
Dan Gohman8181bd12008-07-27 21:46:04 +00005291SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005292 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005293 MVT VT = Op.getValueType();
5294 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00005295 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00005296 if (VT.isVector()) {
5297 EltVT = VT.getVectorElementType();
5298 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00005299 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005300 std::vector<Constant*> CV;
5301 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005302 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005303 CV.push_back(C);
5304 CV.push_back(C);
5305 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005306 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005307 CV.push_back(C);
5308 CV.push_back(C);
5309 CV.push_back(C);
5310 CV.push_back(C);
5311 }
Dan Gohman11821702007-07-27 17:16:43 +00005312 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005313 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005314 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005315 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005316 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00005317 if (VT.isVector()) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005318 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5319 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michel91099d62009-02-17 22:15:04 +00005320 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005321 Op.getOperand(0)),
5322 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Cheng92b8f782007-07-19 23:36:01 +00005323 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005324 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng92b8f782007-07-19 23:36:01 +00005325 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005326}
5327
Dan Gohman8181bd12008-07-27 21:46:04 +00005328SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5329 SDValue Op0 = Op.getOperand(0);
5330 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005331 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005332 MVT VT = Op.getValueType();
5333 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005334
5335 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005336 if (SrcVT.bitsLT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005337 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005338 SrcVT = VT;
5339 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005340 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005341 if (SrcVT.bitsGT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005342 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005343 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005344 }
5345
5346 // At this point the operands and the result should have the same
5347 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005348
5349 // First get the sign bit of second operand.
5350 std::vector<Constant*> CV;
5351 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005352 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5353 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005354 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005355 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5356 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5357 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5358 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005359 }
Dan Gohman11821702007-07-27 17:16:43 +00005360 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005361 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005362 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005363 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005364 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005365 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005366
5367 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005368 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005369 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesence0805b2009-02-03 19:33:06 +00005370 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5371 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005372 DAG.getConstant(32, MVT::i32));
Dale Johannesence0805b2009-02-03 19:33:06 +00005373 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5374 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00005375 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005376 }
5377
5378 // Clear first operand sign bit.
5379 CV.clear();
5380 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005381 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5382 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005383 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00005384 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5385 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5386 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5387 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005388 }
Dan Gohman11821702007-07-27 17:16:43 +00005389 C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005390 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005391 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00005392 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00005393 false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005394 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005395
5396 // Or the value with the sign bit.
Dale Johannesence0805b2009-02-03 19:33:06 +00005397 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005398}
5399
Dan Gohman99a12192009-03-04 19:44:21 +00005400/// Emit nodes that will be selected as "test Op0,Op0", or something
5401/// equivalent.
Dan Gohmanc8b47852009-03-07 01:58:32 +00005402SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5403 SelectionDAG &DAG) {
Dan Gohman99a12192009-03-04 19:44:21 +00005404 DebugLoc dl = Op.getDebugLoc();
5405
Dan Gohmanc8b47852009-03-07 01:58:32 +00005406 // CF and OF aren't always set the way we want. Determine which
5407 // of these we need.
5408 bool NeedCF = false;
5409 bool NeedOF = false;
5410 switch (X86CC) {
5411 case X86::COND_A: case X86::COND_AE:
5412 case X86::COND_B: case X86::COND_BE:
5413 NeedCF = true;
5414 break;
5415 case X86::COND_G: case X86::COND_GE:
5416 case X86::COND_L: case X86::COND_LE:
5417 case X86::COND_O: case X86::COND_NO:
5418 NeedOF = true;
5419 break;
5420 default: break;
5421 }
5422
Dan Gohman99a12192009-03-04 19:44:21 +00005423 // See if we can use the EFLAGS value from the operand instead of
Dan Gohmanc8b47852009-03-07 01:58:32 +00005424 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5425 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5426 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman99a12192009-03-04 19:44:21 +00005427 unsigned Opcode = 0;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005428 unsigned NumOperands = 0;
Dan Gohman99a12192009-03-04 19:44:21 +00005429 switch (Op.getNode()->getOpcode()) {
5430 case ISD::ADD:
5431 // Due to an isel shortcoming, be conservative if this add is likely to
5432 // be selected as part of a load-modify-store instruction. When the root
5433 // node in a match is a store, isel doesn't know how to remap non-chain
5434 // non-flag uses of other nodes in the match, such as the ADD in this
5435 // case. This leads to the ADD being left around and reselected, with
5436 // the result being two adds in the output.
5437 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5438 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5439 if (UI->getOpcode() == ISD::STORE)
5440 goto default_case;
Dan Gohman99a12192009-03-04 19:44:21 +00005441 if (ConstantSDNode *C =
Dan Gohmand90a8fd2009-03-05 19:32:48 +00005442 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5443 // An add of one will be selected as an INC.
Dan Gohman99a12192009-03-04 19:44:21 +00005444 if (C->getAPIntValue() == 1) {
5445 Opcode = X86ISD::INC;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005446 NumOperands = 1;
Dan Gohman99a12192009-03-04 19:44:21 +00005447 break;
5448 }
Dan Gohmand90a8fd2009-03-05 19:32:48 +00005449 // An add of negative one (subtract of one) will be selected as a DEC.
5450 if (C->getAPIntValue().isAllOnesValue()) {
5451 Opcode = X86ISD::DEC;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005452 NumOperands = 1;
Dan Gohmand90a8fd2009-03-05 19:32:48 +00005453 break;
5454 }
5455 }
Dan Gohman99a12192009-03-04 19:44:21 +00005456 // Otherwise use a regular EFLAGS-setting add.
5457 Opcode = X86ISD::ADD;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005458 NumOperands = 2;
Dan Gohman99a12192009-03-04 19:44:21 +00005459 break;
5460 case ISD::SUB:
5461 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5462 // likely to be selected as part of a load-modify-store instruction.
5463 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5464 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5465 if (UI->getOpcode() == ISD::STORE)
5466 goto default_case;
Dan Gohman99a12192009-03-04 19:44:21 +00005467 // Otherwise use a regular EFLAGS-setting sub.
5468 Opcode = X86ISD::SUB;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005469 NumOperands = 2;
Dan Gohman99a12192009-03-04 19:44:21 +00005470 break;
5471 case X86ISD::ADD:
5472 case X86ISD::SUB:
5473 case X86ISD::INC:
5474 case X86ISD::DEC:
5475 return SDValue(Op.getNode(), 1);
5476 default:
5477 default_case:
5478 break;
5479 }
5480 if (Opcode != 0) {
5481 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::i32);
5482 SmallVector<SDValue, 4> Ops;
Dan Gohmanc8b47852009-03-07 01:58:32 +00005483 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman99a12192009-03-04 19:44:21 +00005484 Ops.push_back(Op.getOperand(i));
Dan Gohmanc8b47852009-03-07 01:58:32 +00005485 SDValue New = DAG.getNode(Opcode, dl, VTs, 2, &Ops[0], NumOperands);
Dan Gohman99a12192009-03-04 19:44:21 +00005486 DAG.ReplaceAllUsesWith(Op, New);
5487 return SDValue(New.getNode(), 1);
5488 }
5489 }
5490
5491 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5492 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5493 DAG.getConstant(0, Op.getValueType()));
5494}
5495
5496/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5497/// equivalent.
Dan Gohmanc8b47852009-03-07 01:58:32 +00005498SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5499 SelectionDAG &DAG) {
Dan Gohman99a12192009-03-04 19:44:21 +00005500 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5501 if (C->getAPIntValue() == 0)
Dan Gohmanc8b47852009-03-07 01:58:32 +00005502 return EmitTest(Op0, X86CC, DAG);
Dan Gohman99a12192009-03-04 19:44:21 +00005503
5504 DebugLoc dl = Op0.getDebugLoc();
5505 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5506}
5507
Dan Gohman8181bd12008-07-27 21:46:04 +00005508SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00005509 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00005510 SDValue Op0 = Op.getOperand(0);
5511 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005512 DebugLoc dl = Op.getDebugLoc();
Chris Lattner77a62312008-12-25 05:34:37 +00005513 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michel91099d62009-02-17 22:15:04 +00005514
Dan Gohman22cefb02009-01-29 01:59:02 +00005515 // Lower (X & (1 << N)) == 0 to BT(X, N).
5516 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5517 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman13dd9522009-01-13 23:25:30 +00005518 if (Op0.getOpcode() == ISD::AND &&
5519 Op0.hasOneUse() &&
5520 Op1.getOpcode() == ISD::Constant &&
Dan Gohman22cefb02009-01-29 01:59:02 +00005521 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattner77a62312008-12-25 05:34:37 +00005522 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohman22cefb02009-01-29 01:59:02 +00005523 SDValue LHS, RHS;
5524 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5525 if (ConstantSDNode *Op010C =
5526 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5527 if (Op010C->getZExtValue() == 1) {
5528 LHS = Op0.getOperand(0);
5529 RHS = Op0.getOperand(1).getOperand(1);
5530 }
5531 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5532 if (ConstantSDNode *Op000C =
5533 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5534 if (Op000C->getZExtValue() == 1) {
5535 LHS = Op0.getOperand(1);
5536 RHS = Op0.getOperand(0).getOperand(1);
5537 }
5538 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5539 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5540 SDValue AndLHS = Op0.getOperand(0);
5541 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5542 LHS = AndLHS.getOperand(0);
5543 RHS = AndLHS.getOperand(1);
5544 }
5545 }
Evan Cheng950aac02007-09-25 01:57:46 +00005546
Dan Gohman22cefb02009-01-29 01:59:02 +00005547 if (LHS.getNode()) {
Chris Lattner77a62312008-12-25 05:34:37 +00005548 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5549 // instruction. Since the shift amount is in-range-or-undefined, we know
5550 // that doing a bittest on the i16 value is ok. We extend to i32 because
5551 // the encoding for the i16 version is larger than the i32 version.
5552 if (LHS.getValueType() == MVT::i8)
Dale Johannesence0805b2009-02-03 19:33:06 +00005553 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattner77a62312008-12-25 05:34:37 +00005554
5555 // If the operand types disagree, extend the shift amount to match. Since
5556 // BT ignores high bits (like shifts) we can use anyextend.
5557 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesence0805b2009-02-03 19:33:06 +00005558 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohman22cefb02009-01-29 01:59:02 +00005559
Dale Johannesence0805b2009-02-03 19:33:06 +00005560 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman0fc9ed62009-01-07 00:15:08 +00005561 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesence0805b2009-02-03 19:33:06 +00005562 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner77a62312008-12-25 05:34:37 +00005563 DAG.getConstant(Cond, MVT::i8), BT);
5564 }
5565 }
5566
5567 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5568 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00005569
Dan Gohmanc8b47852009-03-07 01:58:32 +00005570 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesence0805b2009-02-03 19:33:06 +00005571 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner60435922008-12-24 00:11:37 +00005572 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005573}
5574
Dan Gohman8181bd12008-07-27 21:46:04 +00005575SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5576 SDValue Cond;
5577 SDValue Op0 = Op.getOperand(0);
5578 SDValue Op1 = Op.getOperand(1);
5579 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00005580 MVT VT = Op.getValueType();
5581 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5582 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005583 DebugLoc dl = Op.getDebugLoc();
Nate Begeman03605a02008-07-17 16:51:19 +00005584
5585 if (isFP) {
5586 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00005587 MVT VT0 = Op0.getValueType();
5588 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5589 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00005590 bool Swap = false;
5591
5592 switch (SetCCOpcode) {
5593 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005594 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00005595 case ISD::SETEQ: SSECC = 0; break;
Scott Michel91099d62009-02-17 22:15:04 +00005596 case ISD::SETOGT:
Nate Begeman03605a02008-07-17 16:51:19 +00005597 case ISD::SETGT: Swap = true; // Fallthrough
5598 case ISD::SETLT:
5599 case ISD::SETOLT: SSECC = 1; break;
5600 case ISD::SETOGE:
5601 case ISD::SETGE: Swap = true; // Fallthrough
5602 case ISD::SETLE:
5603 case ISD::SETOLE: SSECC = 2; break;
5604 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005605 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00005606 case ISD::SETNE: SSECC = 4; break;
5607 case ISD::SETULE: Swap = true;
5608 case ISD::SETUGE: SSECC = 5; break;
5609 case ISD::SETULT: Swap = true;
5610 case ISD::SETUGT: SSECC = 6; break;
5611 case ISD::SETO: SSECC = 7; break;
5612 }
5613 if (Swap)
5614 std::swap(Op0, Op1);
5615
Nate Begeman6357f9d2008-07-25 19:05:58 +00005616 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00005617 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00005618 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005619 SDValue UNORD, EQ;
Dale Johannesence0805b2009-02-03 19:33:06 +00005620 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5621 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5622 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00005623 }
5624 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005625 SDValue ORD, NEQ;
Dale Johannesence0805b2009-02-03 19:33:06 +00005626 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5627 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5628 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00005629 }
5630 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00005631 }
5632 // Handle all other FP comparisons here.
Dale Johannesence0805b2009-02-03 19:33:06 +00005633 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman03605a02008-07-17 16:51:19 +00005634 }
Scott Michel91099d62009-02-17 22:15:04 +00005635
Nate Begeman03605a02008-07-17 16:51:19 +00005636 // We are handling one of the integer comparisons here. Since SSE only has
5637 // GT and EQ comparisons for integer, swapping operands and multiple
5638 // operations may be required for some comparisons.
5639 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5640 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michel91099d62009-02-17 22:15:04 +00005641
Nate Begeman03605a02008-07-17 16:51:19 +00005642 switch (VT.getSimpleVT()) {
5643 default: break;
5644 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5645 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5646 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5647 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5648 }
Scott Michel91099d62009-02-17 22:15:04 +00005649
Nate Begeman03605a02008-07-17 16:51:19 +00005650 switch (SetCCOpcode) {
5651 default: break;
5652 case ISD::SETNE: Invert = true;
5653 case ISD::SETEQ: Opc = EQOpc; break;
5654 case ISD::SETLT: Swap = true;
5655 case ISD::SETGT: Opc = GTOpc; break;
5656 case ISD::SETGE: Swap = true;
5657 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5658 case ISD::SETULT: Swap = true;
5659 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5660 case ISD::SETUGE: Swap = true;
5661 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5662 }
5663 if (Swap)
5664 std::swap(Op0, Op1);
Scott Michel91099d62009-02-17 22:15:04 +00005665
Nate Begeman03605a02008-07-17 16:51:19 +00005666 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5667 // bits of the inputs before performing those operations.
5668 if (FlipSigns) {
5669 MVT EltVT = VT.getVectorElementType();
Duncan Sands505ba942009-02-01 18:06:53 +00005670 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5671 EltVT);
Dan Gohman8181bd12008-07-27 21:46:04 +00005672 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Cheng907a2d22009-02-25 22:49:59 +00005673 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5674 SignBits.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00005675 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5676 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman03605a02008-07-17 16:51:19 +00005677 }
Scott Michel91099d62009-02-17 22:15:04 +00005678
Dale Johannesence0805b2009-02-03 19:33:06 +00005679 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00005680
5681 // If the logical-not of the result is required, perform that now.
Bob Wilson81a42cf2009-01-22 17:39:32 +00005682 if (Invert)
Dale Johannesence0805b2009-02-03 19:33:06 +00005683 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson81a42cf2009-01-22 17:39:32 +00005684
Nate Begeman03605a02008-07-17 16:51:19 +00005685 return Result;
5686}
Evan Cheng950aac02007-09-25 01:57:46 +00005687
Evan Chengd580f022008-12-03 08:38:43 +00005688// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman99a12192009-03-04 19:44:21 +00005689static bool isX86LogicalCmp(SDValue Op) {
5690 unsigned Opc = Op.getNode()->getOpcode();
5691 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5692 return true;
5693 if (Op.getResNo() == 1 &&
5694 (Opc == X86ISD::ADD ||
5695 Opc == X86ISD::SUB ||
5696 Opc == X86ISD::SMUL ||
5697 Opc == X86ISD::UMUL ||
5698 Opc == X86ISD::INC ||
5699 Opc == X86ISD::DEC))
5700 return true;
5701
5702 return false;
Evan Chengd580f022008-12-03 08:38:43 +00005703}
5704
Dan Gohman8181bd12008-07-27 21:46:04 +00005705SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005706 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005707 SDValue Cond = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005708 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00005709 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005710
5711 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005712 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005713
Evan Cheng50d37ab2007-10-08 22:16:29 +00005714 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5715 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005716 if (Cond.getOpcode() == X86ISD::SETCC) {
5717 CC = Cond.getOperand(0);
5718
Dan Gohman8181bd12008-07-27 21:46:04 +00005719 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005720 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00005721 MVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00005722
Evan Cheng50d37ab2007-10-08 22:16:29 +00005723 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00005724 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005725 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00005726 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michel91099d62009-02-17 22:15:04 +00005727
Chris Lattnere4577dc2009-03-12 06:52:53 +00005728 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5729 Opc == X86ISD::BT) { // FIXME
Evan Cheng50d37ab2007-10-08 22:16:29 +00005730 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005731 addTest = false;
5732 }
5733 }
5734
5735 if (addTest) {
5736 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohmanc8b47852009-03-07 01:58:32 +00005737 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng950aac02007-09-25 01:57:46 +00005738 }
5739
Duncan Sands92c43912008-06-06 12:08:01 +00005740 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005741 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005742 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00005743 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5744 // condition is true.
5745 Ops.push_back(Op.getOperand(2));
5746 Ops.push_back(Op.getOperand(1));
5747 Ops.push_back(CC);
5748 Ops.push_back(Cond);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005749 return DAG.getNode(X86ISD::CMOV, dl, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00005750}
5751
Evan Chengd580f022008-12-03 08:38:43 +00005752// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5753// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5754// from the AND / OR.
5755static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5756 Opc = Op.getOpcode();
5757 if (Opc != ISD::OR && Opc != ISD::AND)
5758 return false;
5759 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5760 Op.getOperand(0).hasOneUse() &&
5761 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5762 Op.getOperand(1).hasOneUse());
5763}
5764
Evan Cheng67f98b12009-02-02 08:19:07 +00005765// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5766// 1 and that the SETCC node has a single use.
Evan Cheng8c3af2c2009-02-02 08:07:36 +00005767static bool isXor1OfSetCC(SDValue Op) {
5768 if (Op.getOpcode() != ISD::XOR)
5769 return false;
5770 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5771 if (N1C && N1C->getAPIntValue() == 1) {
5772 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5773 Op.getOperand(0).hasOneUse();
5774 }
5775 return false;
5776}
5777
Dan Gohman8181bd12008-07-27 21:46:04 +00005778SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005779 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005780 SDValue Chain = Op.getOperand(0);
5781 SDValue Cond = Op.getOperand(1);
5782 SDValue Dest = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005783 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00005784 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005785
5786 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005787 Cond = LowerSETCC(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00005788#if 0
5789 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingf5399032008-12-12 21:15:41 +00005790 else if (Cond.getOpcode() == X86ISD::ADD ||
5791 Cond.getOpcode() == X86ISD::SUB ||
5792 Cond.getOpcode() == X86ISD::SMUL ||
5793 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling7e04be62008-12-09 22:08:41 +00005794 Cond = LowerXALUO(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00005795#endif
Scott Michel91099d62009-02-17 22:15:04 +00005796
Evan Cheng50d37ab2007-10-08 22:16:29 +00005797 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5798 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005799 if (Cond.getOpcode() == X86ISD::SETCC) {
5800 CC = Cond.getOperand(0);
5801
Dan Gohman8181bd12008-07-27 21:46:04 +00005802 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005803 unsigned Opc = Cmp.getOpcode();
Chris Lattner77a62312008-12-25 05:34:37 +00005804 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman99a12192009-03-04 19:44:21 +00005805 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005806 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005807 addTest = false;
Bill Wendlingd3511522008-12-02 01:06:39 +00005808 } else {
Evan Chengd580f022008-12-03 08:38:43 +00005809 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling809e7bd2008-12-03 08:32:02 +00005810 default: break;
5811 case X86::COND_O:
Dan Gohman0fc9ed62009-01-07 00:15:08 +00005812 case X86::COND_B:
Chris Lattner77a62312008-12-25 05:34:37 +00005813 // These can only come from an arithmetic instruction with overflow,
5814 // e.g. SADDO, UADDO.
Bill Wendling809e7bd2008-12-03 08:32:02 +00005815 Cond = Cond.getNode()->getOperand(1);
5816 addTest = false;
5817 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00005818 }
Evan Cheng950aac02007-09-25 01:57:46 +00005819 }
Evan Chengd580f022008-12-03 08:38:43 +00005820 } else {
5821 unsigned CondOpc;
5822 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5823 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Chengd580f022008-12-03 08:38:43 +00005824 if (CondOpc == ISD::OR) {
5825 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5826 // two branches instead of an explicit OR instruction with a
5827 // separate test.
5828 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman99a12192009-03-04 19:44:21 +00005829 isX86LogicalCmp(Cmp)) {
Evan Chengd580f022008-12-03 08:38:43 +00005830 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005831 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00005832 Chain, Dest, CC, Cmp);
5833 CC = Cond.getOperand(1).getOperand(0);
5834 Cond = Cmp;
5835 addTest = false;
5836 }
5837 } else { // ISD::AND
5838 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5839 // two branches instead of an explicit AND instruction with a
5840 // separate test. However, we only do this if this block doesn't
5841 // have a fall-through edge, because this requires an explicit
5842 // jmp when the condition is false.
5843 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman99a12192009-03-04 19:44:21 +00005844 isX86LogicalCmp(Cmp) &&
Evan Chengd580f022008-12-03 08:38:43 +00005845 Op.getNode()->hasOneUse()) {
5846 X86::CondCode CCode =
5847 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5848 CCode = X86::GetOppositeBranchCondition(CCode);
5849 CC = DAG.getConstant(CCode, MVT::i8);
5850 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5851 // Look for an unconditional branch following this conditional branch.
5852 // We need this because we need to reverse the successors in order
5853 // to implement FCMP_OEQ.
5854 if (User.getOpcode() == ISD::BR) {
5855 SDValue FalseBB = User.getOperand(1);
5856 SDValue NewBR =
5857 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5858 assert(NewBR == User);
5859 Dest = FalseBB;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005860
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005861 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00005862 Chain, Dest, CC, Cmp);
5863 X86::CondCode CCode =
5864 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5865 CCode = X86::GetOppositeBranchCondition(CCode);
5866 CC = DAG.getConstant(CCode, MVT::i8);
5867 Cond = Cmp;
5868 addTest = false;
5869 }
5870 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005871 }
Evan Cheng8c3af2c2009-02-02 08:07:36 +00005872 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5873 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5874 // It should be transformed during dag combiner except when the condition
5875 // is set by a arithmetics with overflow node.
5876 X86::CondCode CCode =
5877 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5878 CCode = X86::GetOppositeBranchCondition(CCode);
5879 CC = DAG.getConstant(CCode, MVT::i8);
5880 Cond = Cond.getOperand(0).getOperand(1);
5881 addTest = false;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005882 }
Evan Cheng950aac02007-09-25 01:57:46 +00005883 }
5884
5885 if (addTest) {
5886 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohmanc8b47852009-03-07 01:58:32 +00005887 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng950aac02007-09-25 01:57:46 +00005888 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005889 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005890 Chain, Dest, CC, Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005891}
5892
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005893
5894// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5895// Calls to _alloca is needed to probe the stack when allocating more than 4k
5896// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5897// that the guard pages used by the OS virtual memory manager are allocated in
5898// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005899SDValue
5900X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005901 SelectionDAG &DAG) {
5902 assert(Subtarget->isTargetCygMing() &&
5903 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005904 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005905
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005906 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005907 SDValue Chain = Op.getOperand(0);
5908 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005909 // FIXME: Ensure alignment here
5910
Dan Gohman8181bd12008-07-27 21:46:04 +00005911 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005912
Duncan Sands92c43912008-06-06 12:08:01 +00005913 MVT IntPtr = getPointerTy();
5914 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005915
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005916 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005917
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005918 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005919 Flag = Chain.getValue(1);
5920
5921 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005922 SDValue Ops[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00005923 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005924 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005925 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005926 Flag };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005927 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005928 Flag = Chain.getValue(1);
5929
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005930 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005931 DAG.getIntPtrConstant(0, true),
5932 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005933 Flag);
5934
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005935 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005936
Dan Gohman8181bd12008-07-27 21:46:04 +00005937 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00005938 return DAG.getMergeValues(Ops1, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005939}
5940
Dan Gohman8181bd12008-07-27 21:46:04 +00005941SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005942X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005943 SDValue Chain,
5944 SDValue Dst, SDValue Src,
5945 SDValue Size, unsigned Align,
5946 const Value *DstSV,
Bill Wendling4b2e3782008-10-01 00:59:58 +00005947 uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005948 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005949
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005950 // If not DWORD aligned or size is more than the threshold, call the library.
5951 // The libc version is likely to be faster for these cases. It can use the
5952 // address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005953 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005954 !ConstantSize ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005955 ConstantSize->getZExtValue() >
5956 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005957 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005958
5959 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005960 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005961
Bill Wendling4b2e3782008-10-01 00:59:58 +00005962 if (const char *bzeroEntry = V &&
5963 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5964 MVT IntPtr = getPointerTy();
5965 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michel91099d62009-02-17 22:15:04 +00005966 TargetLowering::ArgListTy Args;
Bill Wendling4b2e3782008-10-01 00:59:58 +00005967 TargetLowering::ArgListEntry Entry;
5968 Entry.Node = Dst;
5969 Entry.Ty = IntPtrTy;
5970 Args.push_back(Entry);
5971 Entry.Node = Size;
5972 Args.push_back(Entry);
5973 std::pair<SDValue,SDValue> CallResult =
Scott Michel91099d62009-02-17 22:15:04 +00005974 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5975 CallingConv::C, false,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00005976 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling4b2e3782008-10-01 00:59:58 +00005977 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005978 }
5979
Dan Gohmane8b391e2008-04-12 04:36:06 +00005980 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005981 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005982 }
5983
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005984 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005985 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005986 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005987 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005988 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005989 unsigned BytesLeft = 0;
5990 bool TwoRepStos = false;
5991 if (ValC) {
5992 unsigned ValReg;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005993 uint64_t Val = ValC->getZExtValue() & 255;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005994
5995 // If the value is a constant, then we can potentially use larger sets.
5996 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005997 case 2: // WORD aligned
5998 AVT = MVT::i16;
5999 ValReg = X86::AX;
6000 Val = (Val << 8) | Val;
6001 break;
6002 case 0: // DWORD aligned
6003 AVT = MVT::i32;
6004 ValReg = X86::EAX;
6005 Val = (Val << 8) | Val;
6006 Val = (Val << 16) | Val;
6007 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
6008 AVT = MVT::i64;
6009 ValReg = X86::RAX;
6010 Val = (Val << 32) | Val;
6011 }
6012 break;
6013 default: // Byte aligned
6014 AVT = MVT::i8;
6015 ValReg = X86::AL;
6016 Count = DAG.getIntPtrConstant(SizeVal);
6017 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006018 }
6019
Duncan Sandsec142ee2008-06-08 20:54:56 +00006020 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00006021 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00006022 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6023 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006024 }
6025
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006026 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006027 InFlag);
6028 InFlag = Chain.getValue(1);
6029 } else {
6030 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00006031 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006032 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006033 InFlag = Chain.getValue(1);
6034 }
6035
Scott Michel91099d62009-02-17 22:15:04 +00006036 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006037 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006038 Count, InFlag);
6039 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00006040 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006041 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006042 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006043 InFlag = Chain.getValue(1);
6044
6045 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006046 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006047 Ops.push_back(Chain);
6048 Ops.push_back(DAG.getValueType(AVT));
6049 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006050 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006051
6052 if (TwoRepStos) {
6053 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00006054 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00006055 MVT CVT = Count.getValueType();
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006056 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006057 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michel91099d62009-02-17 22:15:04 +00006058 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006059 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006060 Left, InFlag);
6061 InFlag = Chain.getValue(1);
6062 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6063 Ops.clear();
6064 Ops.push_back(Chain);
6065 Ops.push_back(DAG.getValueType(MVT::i8));
6066 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006067 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006068 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00006069 // Handle the last 1 - 7 bytes.
6070 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00006071 MVT AddrVT = Dst.getValueType();
6072 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00006073
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006074 Chain = DAG.getMemset(Chain, dl,
6075 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006076 DAG.getConstant(Offset, AddrVT)),
6077 Src,
6078 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00006079 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006080 }
6081
Dan Gohmane8b391e2008-04-12 04:36:06 +00006082 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006083 return Chain;
6084}
6085
Dan Gohman8181bd12008-07-27 21:46:04 +00006086SDValue
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006087X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006088 SDValue Chain, SDValue Dst, SDValue Src,
6089 SDValue Size, unsigned Align,
6090 bool AlwaysInline,
6091 const Value *DstSV, uint64_t DstSVOff,
Scott Michel91099d62009-02-17 22:15:04 +00006092 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00006093 // This requires the copy size to be a constant, preferrably
6094 // within a subtarget-specific limit.
6095 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6096 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00006097 return SDValue();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006098 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00006099 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00006100 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00006101
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006102 /// If not DWORD aligned, call the library.
6103 if ((Align & 3) != 0)
6104 return SDValue();
6105
6106 // DWORD aligned
6107 MVT AVT = MVT::i32;
6108 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00006109 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006110
Duncan Sands92c43912008-06-06 12:08:01 +00006111 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00006112 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00006113 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00006114 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006115
Dan Gohman8181bd12008-07-27 21:46:04 +00006116 SDValue InFlag(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00006117 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006118 X86::ECX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006119 Count, InFlag);
6120 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00006121 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006122 X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006123 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006124 InFlag = Chain.getValue(1);
Scott Michel91099d62009-02-17 22:15:04 +00006125 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006126 X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00006127 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006128 InFlag = Chain.getValue(1);
6129
6130 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006131 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006132 Ops.push_back(Chain);
6133 Ops.push_back(DAG.getValueType(AVT));
6134 Ops.push_back(InFlag);
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006135 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006136
Dan Gohman8181bd12008-07-27 21:46:04 +00006137 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00006138 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00006139 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00006140 // Handle the last 1 - 7 bytes.
6141 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00006142 MVT DstVT = Dst.getValueType();
6143 MVT SrcVT = Src.getValueType();
6144 MVT SizeVT = Size.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00006145 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006146 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00006147 DAG.getConstant(Offset, DstVT)),
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006148 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00006149 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00006150 DAG.getConstant(BytesLeft, SizeVT),
6151 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00006152 DstSV, DstSVOff + Offset,
6153 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006154 }
6155
Scott Michel91099d62009-02-17 22:15:04 +00006156 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen7f2abf42009-02-03 22:26:09 +00006157 &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006158}
6159
Dan Gohman8181bd12008-07-27 21:46:04 +00006160SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00006161 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006162 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006163
6164 if (!Subtarget->is64Bit()) {
6165 // vastart just stores the address of the VarArgsFrameIndex slot into the
6166 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00006167 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006168 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006169 }
6170
6171 // __va_list_tag:
6172 // gp_offset (0 - 6 * 8)
6173 // fp_offset (48 - 48 + 8 * 16)
6174 // overflow_arg_area (point to parameters coming in memory).
6175 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00006176 SmallVector<SDValue, 8> MemOps;
6177 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006178 // Store gp_offset
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006179 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006180 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00006181 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006182 MemOps.push_back(Store);
6183
6184 // Store fp_offset
Scott Michel91099d62009-02-17 22:15:04 +00006185 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006186 FIN, DAG.getIntPtrConstant(4));
6187 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006188 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00006189 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006190 MemOps.push_back(Store);
6191
6192 // Store ptr to overflow_arg_area
Scott Michel91099d62009-02-17 22:15:04 +00006193 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006194 FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00006195 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006196 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006197 MemOps.push_back(Store);
6198
6199 // Store ptr to reg_save_area.
Scott Michel91099d62009-02-17 22:15:04 +00006200 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006201 FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006202 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006203 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006204 MemOps.push_back(Store);
Scott Michel91099d62009-02-17 22:15:04 +00006205 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006206 &MemOps[0], MemOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006207}
6208
Dan Gohman8181bd12008-07-27 21:46:04 +00006209SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00006210 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6211 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006212 SDValue Chain = Op.getOperand(0);
6213 SDValue SrcPtr = Op.getOperand(1);
6214 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006215
6216 assert(0 && "VAArgInst is not yet implemented for x86-64!");
6217 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00006218 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00006219}
6220
Dan Gohman8181bd12008-07-27 21:46:04 +00006221SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006222 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00006223 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006224 SDValue Chain = Op.getOperand(0);
6225 SDValue DstPtr = Op.getOperand(1);
6226 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00006227 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6228 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006229 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006230
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006231 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman840ff5c2008-04-18 20:55:41 +00006232 DAG.getIntPtrConstant(24), 8, false,
6233 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006234}
6235
Dan Gohman8181bd12008-07-27 21:46:04 +00006236SDValue
6237X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006238 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006239 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006240 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006241 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006242 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006243 case Intrinsic::x86_sse_comieq_ss:
6244 case Intrinsic::x86_sse_comilt_ss:
6245 case Intrinsic::x86_sse_comile_ss:
6246 case Intrinsic::x86_sse_comigt_ss:
6247 case Intrinsic::x86_sse_comige_ss:
6248 case Intrinsic::x86_sse_comineq_ss:
6249 case Intrinsic::x86_sse_ucomieq_ss:
6250 case Intrinsic::x86_sse_ucomilt_ss:
6251 case Intrinsic::x86_sse_ucomile_ss:
6252 case Intrinsic::x86_sse_ucomigt_ss:
6253 case Intrinsic::x86_sse_ucomige_ss:
6254 case Intrinsic::x86_sse_ucomineq_ss:
6255 case Intrinsic::x86_sse2_comieq_sd:
6256 case Intrinsic::x86_sse2_comilt_sd:
6257 case Intrinsic::x86_sse2_comile_sd:
6258 case Intrinsic::x86_sse2_comigt_sd:
6259 case Intrinsic::x86_sse2_comige_sd:
6260 case Intrinsic::x86_sse2_comineq_sd:
6261 case Intrinsic::x86_sse2_ucomieq_sd:
6262 case Intrinsic::x86_sse2_ucomilt_sd:
6263 case Intrinsic::x86_sse2_ucomile_sd:
6264 case Intrinsic::x86_sse2_ucomigt_sd:
6265 case Intrinsic::x86_sse2_ucomige_sd:
6266 case Intrinsic::x86_sse2_ucomineq_sd: {
6267 unsigned Opc = 0;
6268 ISD::CondCode CC = ISD::SETCC_INVALID;
6269 switch (IntNo) {
6270 default: break;
6271 case Intrinsic::x86_sse_comieq_ss:
6272 case Intrinsic::x86_sse2_comieq_sd:
6273 Opc = X86ISD::COMI;
6274 CC = ISD::SETEQ;
6275 break;
6276 case Intrinsic::x86_sse_comilt_ss:
6277 case Intrinsic::x86_sse2_comilt_sd:
6278 Opc = X86ISD::COMI;
6279 CC = ISD::SETLT;
6280 break;
6281 case Intrinsic::x86_sse_comile_ss:
6282 case Intrinsic::x86_sse2_comile_sd:
6283 Opc = X86ISD::COMI;
6284 CC = ISD::SETLE;
6285 break;
6286 case Intrinsic::x86_sse_comigt_ss:
6287 case Intrinsic::x86_sse2_comigt_sd:
6288 Opc = X86ISD::COMI;
6289 CC = ISD::SETGT;
6290 break;
6291 case Intrinsic::x86_sse_comige_ss:
6292 case Intrinsic::x86_sse2_comige_sd:
6293 Opc = X86ISD::COMI;
6294 CC = ISD::SETGE;
6295 break;
6296 case Intrinsic::x86_sse_comineq_ss:
6297 case Intrinsic::x86_sse2_comineq_sd:
6298 Opc = X86ISD::COMI;
6299 CC = ISD::SETNE;
6300 break;
6301 case Intrinsic::x86_sse_ucomieq_ss:
6302 case Intrinsic::x86_sse2_ucomieq_sd:
6303 Opc = X86ISD::UCOMI;
6304 CC = ISD::SETEQ;
6305 break;
6306 case Intrinsic::x86_sse_ucomilt_ss:
6307 case Intrinsic::x86_sse2_ucomilt_sd:
6308 Opc = X86ISD::UCOMI;
6309 CC = ISD::SETLT;
6310 break;
6311 case Intrinsic::x86_sse_ucomile_ss:
6312 case Intrinsic::x86_sse2_ucomile_sd:
6313 Opc = X86ISD::UCOMI;
6314 CC = ISD::SETLE;
6315 break;
6316 case Intrinsic::x86_sse_ucomigt_ss:
6317 case Intrinsic::x86_sse2_ucomigt_sd:
6318 Opc = X86ISD::UCOMI;
6319 CC = ISD::SETGT;
6320 break;
6321 case Intrinsic::x86_sse_ucomige_ss:
6322 case Intrinsic::x86_sse2_ucomige_sd:
6323 Opc = X86ISD::UCOMI;
6324 CC = ISD::SETGE;
6325 break;
6326 case Intrinsic::x86_sse_ucomineq_ss:
6327 case Intrinsic::x86_sse2_ucomineq_sd:
6328 Opc = X86ISD::UCOMI;
6329 CC = ISD::SETNE;
6330 break;
6331 }
6332
Dan Gohman8181bd12008-07-27 21:46:04 +00006333 SDValue LHS = Op.getOperand(1);
6334 SDValue RHS = Op.getOperand(2);
Chris Lattnerebb91142008-12-24 23:53:05 +00006335 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006336 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6337 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00006338 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006339 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006340 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006341
6342 // Fix vector shift instructions where the last operand is a non-immediate
6343 // i32 value.
6344 case Intrinsic::x86_sse2_pslli_w:
6345 case Intrinsic::x86_sse2_pslli_d:
6346 case Intrinsic::x86_sse2_pslli_q:
6347 case Intrinsic::x86_sse2_psrli_w:
6348 case Intrinsic::x86_sse2_psrli_d:
6349 case Intrinsic::x86_sse2_psrli_q:
6350 case Intrinsic::x86_sse2_psrai_w:
6351 case Intrinsic::x86_sse2_psrai_d:
6352 case Intrinsic::x86_mmx_pslli_w:
6353 case Intrinsic::x86_mmx_pslli_d:
6354 case Intrinsic::x86_mmx_pslli_q:
6355 case Intrinsic::x86_mmx_psrli_w:
6356 case Intrinsic::x86_mmx_psrli_d:
6357 case Intrinsic::x86_mmx_psrli_q:
6358 case Intrinsic::x86_mmx_psrai_w:
6359 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006360 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006361 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006362 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006363
6364 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00006365 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006366 switch (IntNo) {
6367 case Intrinsic::x86_sse2_pslli_w:
6368 NewIntNo = Intrinsic::x86_sse2_psll_w;
6369 break;
6370 case Intrinsic::x86_sse2_pslli_d:
6371 NewIntNo = Intrinsic::x86_sse2_psll_d;
6372 break;
6373 case Intrinsic::x86_sse2_pslli_q:
6374 NewIntNo = Intrinsic::x86_sse2_psll_q;
6375 break;
6376 case Intrinsic::x86_sse2_psrli_w:
6377 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6378 break;
6379 case Intrinsic::x86_sse2_psrli_d:
6380 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6381 break;
6382 case Intrinsic::x86_sse2_psrli_q:
6383 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6384 break;
6385 case Intrinsic::x86_sse2_psrai_w:
6386 NewIntNo = Intrinsic::x86_sse2_psra_w;
6387 break;
6388 case Intrinsic::x86_sse2_psrai_d:
6389 NewIntNo = Intrinsic::x86_sse2_psra_d;
6390 break;
6391 default: {
6392 ShAmtVT = MVT::v2i32;
6393 switch (IntNo) {
6394 case Intrinsic::x86_mmx_pslli_w:
6395 NewIntNo = Intrinsic::x86_mmx_psll_w;
6396 break;
6397 case Intrinsic::x86_mmx_pslli_d:
6398 NewIntNo = Intrinsic::x86_mmx_psll_d;
6399 break;
6400 case Intrinsic::x86_mmx_pslli_q:
6401 NewIntNo = Intrinsic::x86_mmx_psll_q;
6402 break;
6403 case Intrinsic::x86_mmx_psrli_w:
6404 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6405 break;
6406 case Intrinsic::x86_mmx_psrli_d:
6407 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6408 break;
6409 case Intrinsic::x86_mmx_psrli_q:
6410 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6411 break;
6412 case Intrinsic::x86_mmx_psrai_w:
6413 NewIntNo = Intrinsic::x86_mmx_psra_w;
6414 break;
6415 case Intrinsic::x86_mmx_psrai_d:
6416 NewIntNo = Intrinsic::x86_mmx_psra_d;
6417 break;
6418 default: abort(); // Can't reach here.
6419 }
6420 break;
6421 }
6422 }
Duncan Sands92c43912008-06-06 12:08:01 +00006423 MVT VT = Op.getValueType();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006424 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6425 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6426 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006427 DAG.getConstant(NewIntNo, MVT::i32),
6428 Op.getOperand(1), ShAmt);
6429 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006430 }
6431}
6432
Dan Gohman8181bd12008-07-27 21:46:04 +00006433SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006434 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006435 DebugLoc dl = Op.getDebugLoc();
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006436
6437 if (Depth > 0) {
6438 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6439 SDValue Offset =
6440 DAG.getConstant(TD->getPointerSize(),
6441 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006442 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michel91099d62009-02-17 22:15:04 +00006443 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006444 FrameAddr, Offset),
Bill Wendling6ddc87b2009-01-16 19:25:27 +00006445 NULL, 0);
6446 }
6447
6448 // Just load the return address.
Dan Gohman8181bd12008-07-27 21:46:04 +00006449 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michel91099d62009-02-17 22:15:04 +00006450 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006451 RetAddrFI, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006452}
6453
Dan Gohman8181bd12008-07-27 21:46:04 +00006454SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng33633672008-09-27 01:56:22 +00006455 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6456 MFI->setFrameAddressIsTaken(true);
6457 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006458 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng33633672008-09-27 01:56:22 +00006459 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6460 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006461 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng33633672008-09-27 01:56:22 +00006462 while (Depth--)
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006463 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng33633672008-09-27 01:56:22 +00006464 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006465}
6466
Dan Gohman8181bd12008-07-27 21:46:04 +00006467SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00006468 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006469 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006470}
6471
Dan Gohman8181bd12008-07-27 21:46:04 +00006472SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006473{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006474 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00006475 SDValue Chain = Op.getOperand(0);
6476 SDValue Offset = Op.getOperand(1);
6477 SDValue Handler = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006478 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006479
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006480 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6481 getPointerTy());
6482 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006483
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006484 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006485 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006486 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6487 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006488 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006489 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006490
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006491 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00006492 MVT::Other,
6493 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006494}
6495
Dan Gohman8181bd12008-07-27 21:46:04 +00006496SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006497 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006498 SDValue Root = Op.getOperand(0);
6499 SDValue Trmp = Op.getOperand(1); // trampoline
6500 SDValue FPtr = Op.getOperand(2); // nested function
6501 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006502 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006503
Dan Gohman12a9c082008-02-06 22:27:42 +00006504 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006505
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006506 const X86InstrInfo *TII =
6507 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6508
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006509 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006510 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006511
6512 // Large code-model.
6513
6514 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6515 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6516
Dan Gohmanb41dfba2008-05-14 01:58:56 +00006517 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6518 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006519
6520 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6521
6522 // Load the pointer to the nested function into R11.
6523 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00006524 SDValue Addr = Trmp;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006525 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6526 Addr, TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006527
Scott Michel91099d62009-02-17 22:15:04 +00006528 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006529 DAG.getConstant(2, MVT::i64));
6530 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006531
6532 // Load the 'nest' parameter value into R10.
6533 // R10 is specified in X86CallingConv.td
6534 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michel91099d62009-02-17 22:15:04 +00006535 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006536 DAG.getConstant(10, MVT::i64));
6537 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6538 Addr, TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006539
Scott Michel91099d62009-02-17 22:15:04 +00006540 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006541 DAG.getConstant(12, MVT::i64));
6542 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006543
6544 // Jump to the nested function.
6545 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michel91099d62009-02-17 22:15:04 +00006546 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006547 DAG.getConstant(20, MVT::i64));
6548 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6549 Addr, TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006550
6551 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michel91099d62009-02-17 22:15:04 +00006552 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006553 DAG.getConstant(22, MVT::i64));
6554 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006555 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006556
Dan Gohman8181bd12008-07-27 21:46:04 +00006557 SDValue Ops[] =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006558 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6559 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006560 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00006561 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006562 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6563 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00006564 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006565
6566 switch (CC) {
6567 default:
6568 assert(0 && "Unsupported calling convention");
6569 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006570 case CallingConv::X86_StdCall: {
6571 // Pass 'nest' parameter in ECX.
6572 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00006573 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006574
6575 // Check that ECX wasn't needed by an 'inreg' parameter.
6576 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00006577 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006578
Chris Lattner1c8733e2008-03-12 17:45:29 +00006579 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006580 unsigned InRegCount = 0;
6581 unsigned Idx = 1;
6582
6583 for (FunctionType::param_iterator I = FTy->param_begin(),
6584 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00006585 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006586 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00006587 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006588
6589 if (InRegCount > 2) {
6590 cerr << "Nest register in use - reduce number of inreg parameters!\n";
6591 abort();
6592 }
6593 }
6594 break;
6595 }
6596 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00006597 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006598 // Pass 'nest' parameter in EAX.
6599 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00006600 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006601 break;
6602 }
6603
Dan Gohman8181bd12008-07-27 21:46:04 +00006604 SDValue OutChains[4];
6605 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006606
Scott Michel91099d62009-02-17 22:15:04 +00006607 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006608 DAG.getConstant(10, MVT::i32));
6609 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006610
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006611 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00006612 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michel91099d62009-02-17 22:15:04 +00006613 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006614 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00006615 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006616
Scott Michel91099d62009-02-17 22:15:04 +00006617 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006618 DAG.getConstant(1, MVT::i32));
6619 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006620
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006621 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michel91099d62009-02-17 22:15:04 +00006622 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006623 DAG.getConstant(5, MVT::i32));
6624 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006625 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006626
Scott Michel91099d62009-02-17 22:15:04 +00006627 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006628 DAG.getConstant(6, MVT::i32));
6629 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006630
Dan Gohman8181bd12008-07-27 21:46:04 +00006631 SDValue Ops[] =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006632 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6633 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006634 }
6635}
6636
Dan Gohman8181bd12008-07-27 21:46:04 +00006637SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006638 /*
6639 The rounding mode is in bits 11:10 of FPSR, and has the following
6640 settings:
6641 00 Round to nearest
6642 01 Round to -inf
6643 10 Round to +inf
6644 11 Round to 0
6645
6646 FLT_ROUNDS, on the other hand, expects the following:
6647 -1 Undefined
6648 0 Round to 0
6649 1 Round to nearest
6650 2 Round to +inf
6651 3 Round to -inf
6652
6653 To perform the conversion, we do:
6654 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6655 */
6656
6657 MachineFunction &MF = DAG.getMachineFunction();
6658 const TargetMachine &TM = MF.getTarget();
6659 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6660 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00006661 MVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006662 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006663
6664 // Save FP Control Word to stack slot
6665 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00006666 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006667
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006668 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00006669 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006670
6671 // Load FP Control Word from stack slot
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006672 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006673
6674 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00006675 SDValue CWD1 =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006676 DAG.getNode(ISD::SRL, dl, MVT::i16,
6677 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006678 CWD, DAG.getConstant(0x800, MVT::i16)),
6679 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006680 SDValue CWD2 =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006681 DAG.getNode(ISD::SRL, dl, MVT::i16,
6682 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006683 CWD, DAG.getConstant(0x400, MVT::i16)),
6684 DAG.getConstant(9, MVT::i8));
6685
Dan Gohman8181bd12008-07-27 21:46:04 +00006686 SDValue RetVal =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006687 DAG.getNode(ISD::AND, dl, MVT::i16,
6688 DAG.getNode(ISD::ADD, dl, MVT::i16,
6689 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006690 DAG.getConstant(1, MVT::i16)),
6691 DAG.getConstant(3, MVT::i16));
6692
6693
Duncan Sands92c43912008-06-06 12:08:01 +00006694 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen24dd9a52009-02-07 00:55:49 +00006695 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006696}
6697
Dan Gohman8181bd12008-07-27 21:46:04 +00006698SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006699 MVT VT = Op.getValueType();
6700 MVT OpVT = VT;
6701 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006702 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00006703
6704 Op = Op.getOperand(0);
6705 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006706 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00006707 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006708 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006709 }
Evan Cheng48679f42007-12-14 02:13:44 +00006710
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006711 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6712 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006713 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006714
6715 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006716 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006717 Ops.push_back(Op);
6718 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6719 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6720 Ops.push_back(Op.getValue(1));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006721 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006722
6723 // Finally xor with NumBits-1.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006724 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006725
Evan Cheng48679f42007-12-14 02:13:44 +00006726 if (VT == MVT::i8)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006727 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006728 return Op;
6729}
6730
Dan Gohman8181bd12008-07-27 21:46:04 +00006731SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006732 MVT VT = Op.getValueType();
6733 MVT OpVT = VT;
6734 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006735 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00006736
6737 Op = Op.getOperand(0);
6738 if (VT == MVT::i8) {
6739 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006740 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006741 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006742
6743 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6744 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006745 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006746
6747 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006748 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006749 Ops.push_back(Op);
6750 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6751 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6752 Ops.push_back(Op.getValue(1));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006753 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006754
Evan Cheng48679f42007-12-14 02:13:44 +00006755 if (VT == MVT::i8)
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006756 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00006757 return Op;
6758}
6759
Mon P Wang14edb092008-12-18 21:42:19 +00006760SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6761 MVT VT = Op.getValueType();
6762 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006763 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00006764
Mon P Wang14edb092008-12-18 21:42:19 +00006765 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6766 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6767 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6768 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6769 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6770 //
6771 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6772 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6773 // return AloBlo + AloBhi + AhiBlo;
6774
6775 SDValue A = Op.getOperand(0);
6776 SDValue B = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00006777
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006778 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006779 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6780 A, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006781 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006782 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6783 B, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006784 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006785 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6786 A, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006787 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006788 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6789 A, Bhi);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006790 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006791 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6792 Ahi, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006793 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006794 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6795 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006796 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wang14edb092008-12-18 21:42:19 +00006797 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6798 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006799 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6800 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wang14edb092008-12-18 21:42:19 +00006801 return Res;
6802}
6803
6804
Bill Wendling7e04be62008-12-09 22:08:41 +00006805SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6806 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6807 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendlingd3511522008-12-02 01:06:39 +00006808 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6809 // has only one use.
Bill Wendlingd06b4202008-11-26 22:37:40 +00006810 SDNode *N = Op.getNode();
Bill Wendlingd3511522008-12-02 01:06:39 +00006811 SDValue LHS = N->getOperand(0);
6812 SDValue RHS = N->getOperand(1);
Bill Wendling7e04be62008-12-09 22:08:41 +00006813 unsigned BaseOp = 0;
6814 unsigned Cond = 0;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006815 DebugLoc dl = Op.getDebugLoc();
Bill Wendling7e04be62008-12-09 22:08:41 +00006816
6817 switch (Op.getOpcode()) {
6818 default: assert(0 && "Unknown ovf instruction!");
6819 case ISD::SADDO:
Dan Gohman99a12192009-03-04 19:44:21 +00006820 // A subtract of one will be selected as a INC. Note that INC doesn't
6821 // set CF, so we can't do this for UADDO.
6822 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6823 if (C->getAPIntValue() == 1) {
6824 BaseOp = X86ISD::INC;
6825 Cond = X86::COND_O;
6826 break;
6827 }
Bill Wendlingae034ed2008-12-12 00:56:36 +00006828 BaseOp = X86ISD::ADD;
Bill Wendling7e04be62008-12-09 22:08:41 +00006829 Cond = X86::COND_O;
6830 break;
6831 case ISD::UADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006832 BaseOp = X86ISD::ADD;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006833 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006834 break;
6835 case ISD::SSUBO:
Dan Gohman99a12192009-03-04 19:44:21 +00006836 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6837 // set CF, so we can't do this for USUBO.
6838 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6839 if (C->getAPIntValue() == 1) {
6840 BaseOp = X86ISD::DEC;
6841 Cond = X86::COND_O;
6842 break;
6843 }
Bill Wendlingae034ed2008-12-12 00:56:36 +00006844 BaseOp = X86ISD::SUB;
Bill Wendling7e04be62008-12-09 22:08:41 +00006845 Cond = X86::COND_O;
6846 break;
6847 case ISD::USUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00006848 BaseOp = X86ISD::SUB;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006849 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006850 break;
6851 case ISD::SMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006852 BaseOp = X86ISD::SMUL;
Bill Wendling7e04be62008-12-09 22:08:41 +00006853 Cond = X86::COND_O;
6854 break;
6855 case ISD::UMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00006856 BaseOp = X86ISD::UMUL;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006857 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00006858 break;
6859 }
Bill Wendlingd06b4202008-11-26 22:37:40 +00006860
Bill Wendlingd3511522008-12-02 01:06:39 +00006861 // Also sets EFLAGS.
6862 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006863 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendlingd06b4202008-11-26 22:37:40 +00006864
Bill Wendlingd3511522008-12-02 01:06:39 +00006865 SDValue SetCC =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006866 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendling35f1a9d2008-12-10 02:01:32 +00006867 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendlingd06b4202008-11-26 22:37:40 +00006868
Bill Wendlingd3511522008-12-02 01:06:39 +00006869 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6870 return Sum;
Bill Wendling4c134df2008-11-24 19:21:46 +00006871}
6872
Dan Gohman8181bd12008-07-27 21:46:04 +00006873SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00006874 MVT T = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006875 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00006876 unsigned Reg = 0;
6877 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00006878 switch(T.getSimpleVT()) {
6879 default:
6880 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006881 case MVT::i8: Reg = X86::AL; size = 1; break;
6882 case MVT::i16: Reg = X86::AX; size = 2; break;
6883 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michel91099d62009-02-17 22:15:04 +00006884 case MVT::i64:
Duncan Sands7d9834b2008-12-01 11:39:25 +00006885 assert(Subtarget->is64Bit() && "Node not type legal!");
6886 Reg = X86::RAX; size = 8;
Andrew Lenharth81580822008-03-05 01:15:49 +00006887 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00006888 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006889 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00006890 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00006891 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00006892 Op.getOperand(1),
6893 Op.getOperand(3),
6894 DAG.getTargetConstant(size, MVT::i8),
6895 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006896 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006897 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michel91099d62009-02-17 22:15:04 +00006898 SDValue cpOut =
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006899 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006900 return cpOut;
6901}
6902
Duncan Sands7d9834b2008-12-01 11:39:25 +00006903SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif825aa892008-08-28 23:19:51 +00006904 SelectionDAG &DAG) {
Duncan Sands7d9834b2008-12-01 11:39:25 +00006905 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharth81580822008-03-05 01:15:49 +00006906 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006907 SDValue TheChain = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006908 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006909 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006910 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6911 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006912 rax.getValue(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006913 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands7d9834b2008-12-01 11:39:25 +00006914 DAG.getConstant(32, MVT::i8));
6915 SDValue Ops[] = {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006916 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands7d9834b2008-12-01 11:39:25 +00006917 rdx.getValue(1)
6918 };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006919 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesenf160d802008-10-02 18:53:47 +00006920}
6921
Dale Johannesen9011d872008-09-29 22:25:26 +00006922SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6923 SDNode *Node = Op.getNode();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006924 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen9011d872008-09-29 22:25:26 +00006925 MVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006926 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Chengef356282009-02-23 09:03:22 +00006927 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006928 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006929 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen9011d872008-09-29 22:25:26 +00006930 Node->getOperand(0),
6931 Node->getOperand(1), negOp,
6932 cast<AtomicSDNode>(Node)->getSrcValue(),
6933 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00006934}
6935
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006936/// LowerOperation - Provide custom lowering hooks for some operations.
6937///
Dan Gohman8181bd12008-07-27 21:46:04 +00006938SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006939 switch (Op.getOpcode()) {
6940 default: assert(0 && "Should not custom lower this!");
Dan Gohmanbebba8d2008-12-23 21:37:04 +00006941 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6942 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006943 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6944 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6945 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6946 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6947 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6948 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6949 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
6950 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00006951 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006952 case ISD::SHL_PARTS:
6953 case ISD::SRA_PARTS:
6954 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6955 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +00006956 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006957 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
6958 case ISD::FABS: return LowerFABS(Op, DAG);
6959 case ISD::FNEG: return LowerFNEG(Op, DAG);
6960 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006961 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00006962 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006963 case ISD::SELECT: return LowerSELECT(Op, DAG);
6964 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006965 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
6966 case ISD::CALL: return LowerCALL(Op, DAG);
6967 case ISD::RET: return LowerRET(Op, DAG);
6968 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006969 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006970 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006971 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
6972 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6973 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6974 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
6975 case ISD::FRAME_TO_ARGS_OFFSET:
6976 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6977 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6978 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006979 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006980 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006981 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6982 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wang14edb092008-12-18 21:42:19 +00006983 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +00006984 case ISD::SADDO:
6985 case ISD::UADDO:
6986 case ISD::SSUBO:
6987 case ISD::USUBO:
6988 case ISD::SMULO:
6989 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +00006990 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006991 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006992}
6993
Duncan Sands7d9834b2008-12-01 11:39:25 +00006994void X86TargetLowering::
6995ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6996 SelectionDAG &DAG, unsigned NewOp) {
6997 MVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006998 DebugLoc dl = Node->getDebugLoc();
Duncan Sands7d9834b2008-12-01 11:39:25 +00006999 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
7000
7001 SDValue Chain = Node->getOperand(0);
7002 SDValue In1 = Node->getOperand(1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007003 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007004 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007005 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007006 Node->getOperand(2), DAG.getIntPtrConstant(1));
7007 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
7008 // have a MemOperand. Pass the info through as a normal operand.
7009 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
7010 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
7011 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007012 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007013 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007014 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007015 Results.push_back(Result.getValue(2));
7016}
7017
Duncan Sandsac496a12008-07-04 11:47:58 +00007018/// ReplaceNodeResults - Replace a node with an illegal result type
7019/// with a new node built out of custom code.
Duncan Sands7d9834b2008-12-01 11:39:25 +00007020void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7021 SmallVectorImpl<SDValue>&Results,
7022 SelectionDAG &DAG) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007023 DebugLoc dl = N->getDebugLoc();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007024 switch (N->getOpcode()) {
Duncan Sands8ec7aa72008-10-20 15:56:33 +00007025 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007026 assert(false && "Do not know how to custom type legalize this operation!");
7027 return;
7028 case ISD::FP_TO_SINT: {
7029 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
7030 SDValue FIST = Vals.first, StackSlot = Vals.second;
7031 if (FIST.getNode() != 0) {
7032 MVT VT = N->getValueType(0);
7033 // Return a load from the stack slot.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007034 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007035 }
7036 return;
7037 }
7038 case ISD::READCYCLECOUNTER: {
7039 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
7040 SDValue TheChain = N->getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007041 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michel91099d62009-02-17 22:15:04 +00007042 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007043 rd.getValue(1));
7044 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007045 eax.getValue(2));
7046 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7047 SDValue Ops[] = { eax, edx };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007048 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007049 Results.push_back(edx.getValue(1));
7050 return;
7051 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007052 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands7d9834b2008-12-01 11:39:25 +00007053 MVT T = N->getValueType(0);
7054 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
7055 SDValue cpInL, cpInH;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007056 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands7d9834b2008-12-01 11:39:25 +00007057 DAG.getConstant(0, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007058 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands7d9834b2008-12-01 11:39:25 +00007059 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007060 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7061 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007062 cpInL.getValue(1));
7063 SDValue swapInL, swapInH;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007064 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands7d9834b2008-12-01 11:39:25 +00007065 DAG.getConstant(0, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007066 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands7d9834b2008-12-01 11:39:25 +00007067 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007068 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007069 cpInH.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007070 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007071 swapInL.getValue(1));
7072 SDValue Ops[] = { swapInH.getValue(0),
7073 N->getOperand(1),
7074 swapInH.getValue(1) };
7075 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007076 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007077 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
7078 MVT::i32, Result.getValue(1));
7079 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
7080 MVT::i32, cpOutL.getValue(2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007081 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007082 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007083 Results.push_back(cpOutH.getValue(1));
7084 return;
7085 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007086 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007087 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7088 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007089 case ISD::ATOMIC_LOAD_AND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007090 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7091 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007092 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007093 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7094 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007095 case ISD::ATOMIC_LOAD_OR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007096 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7097 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007098 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007099 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7100 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007101 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007102 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7103 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007104 case ISD::ATOMIC_SWAP:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007105 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7106 return;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007107 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007108}
7109
7110const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7111 switch (Opcode) {
7112 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00007113 case X86ISD::BSF: return "X86ISD::BSF";
7114 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007115 case X86ISD::SHLD: return "X86ISD::SHLD";
7116 case X86ISD::SHRD: return "X86ISD::SHRD";
7117 case X86ISD::FAND: return "X86ISD::FAND";
7118 case X86ISD::FOR: return "X86ISD::FOR";
7119 case X86ISD::FXOR: return "X86ISD::FXOR";
7120 case X86ISD::FSRL: return "X86ISD::FSRL";
7121 case X86ISD::FILD: return "X86ISD::FILD";
7122 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
7123 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7124 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7125 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
7126 case X86ISD::FLD: return "X86ISD::FLD";
7127 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007128 case X86ISD::CALL: return "X86ISD::CALL";
7129 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
7130 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00007131 case X86ISD::BT: return "X86ISD::BT";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007132 case X86ISD::CMP: return "X86ISD::CMP";
7133 case X86ISD::COMI: return "X86ISD::COMI";
7134 case X86ISD::UCOMI: return "X86ISD::UCOMI";
7135 case X86ISD::SETCC: return "X86ISD::SETCC";
7136 case X86ISD::CMOV: return "X86ISD::CMOV";
7137 case X86ISD::BRCOND: return "X86ISD::BRCOND";
7138 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
7139 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7140 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007141 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
7142 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00007143 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007144 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00007145 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7146 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007147 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begeman2c87c422009-02-23 08:49:38 +00007148 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007149 case X86ISD::FMAX: return "X86ISD::FMAX";
7150 case X86ISD::FMIN: return "X86ISD::FMIN";
7151 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7152 case X86ISD::FRCP: return "X86ISD::FRCP";
7153 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
7154 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
7155 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00007156 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007157 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00007158 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7159 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00007160 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7161 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7162 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7163 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7164 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7165 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00007166 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7167 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00007168 case X86ISD::VSHL: return "X86ISD::VSHL";
7169 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00007170 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7171 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7172 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7173 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7174 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7175 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7176 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7177 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7178 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7179 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingae034ed2008-12-12 00:56:36 +00007180 case X86ISD::ADD: return "X86ISD::ADD";
7181 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingf5399032008-12-12 21:15:41 +00007182 case X86ISD::SMUL: return "X86ISD::SMUL";
7183 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman99a12192009-03-04 19:44:21 +00007184 case X86ISD::INC: return "X86ISD::INC";
7185 case X86ISD::DEC: return "X86ISD::DEC";
Evan Chengc3495762009-03-30 21:36:47 +00007186 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007187 }
7188}
7189
7190// isLegalAddressingMode - Return true if the addressing mode represented
7191// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00007192bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007193 const Type *Ty) const {
7194 // X86 supports extremely general addressing modes.
Scott Michel91099d62009-02-17 22:15:04 +00007195
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007196 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7197 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7198 return false;
Scott Michel91099d62009-02-17 22:15:04 +00007199
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007200 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00007201 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007202 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
7203 return false;
Dale Johannesen64660e92008-12-05 21:47:27 +00007204 // If BaseGV requires a register, we cannot also have a BaseReg.
7205 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
7206 AM.HasBaseReg)
7207 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00007208
7209 // X86-64 only supports addr of globals in small code model.
7210 if (Subtarget->is64Bit()) {
7211 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7212 return false;
7213 // If lower 4G is not available, then we must use rip-relative addressing.
7214 if (AM.BaseOffs || AM.Scale > 1)
7215 return false;
7216 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007217 }
Scott Michel91099d62009-02-17 22:15:04 +00007218
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007219 switch (AM.Scale) {
7220 case 0:
7221 case 1:
7222 case 2:
7223 case 4:
7224 case 8:
7225 // These scales always work.
7226 break;
7227 case 3:
7228 case 5:
7229 case 9:
7230 // These scales are formed with basereg+scalereg. Only accept if there is
7231 // no basereg yet.
7232 if (AM.HasBaseReg)
7233 return false;
7234 break;
7235 default: // Other stuff never works.
7236 return false;
7237 }
Scott Michel91099d62009-02-17 22:15:04 +00007238
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007239 return true;
7240}
7241
7242
Evan Cheng27a820a2007-10-26 01:56:11 +00007243bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7244 if (!Ty1->isInteger() || !Ty2->isInteger())
7245 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00007246 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7247 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007248 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00007249 return false;
7250 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00007251}
7252
Duncan Sands92c43912008-06-06 12:08:01 +00007253bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7254 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00007255 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00007256 unsigned NumBits1 = VT1.getSizeInBits();
7257 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007258 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00007259 return false;
7260 return Subtarget->is64Bit() || NumBits1 < 64;
7261}
Evan Cheng27a820a2007-10-26 01:56:11 +00007262
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007263/// isShuffleMaskLegal - Targets can use this to indicate that they only
7264/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7265/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7266/// are assumed to be legal.
7267bool
Dan Gohman8181bd12008-07-27 21:46:04 +00007268X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007269 // Only do shuffles on 128-bit vector types for now.
Nate Begeman2c87c422009-02-23 08:49:38 +00007270 // FIXME: pshufb, blends
Duncan Sands92c43912008-06-06 12:08:01 +00007271 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00007272 return (Mask.getNode()->getNumOperands() <= 4 ||
7273 isIdentityMask(Mask.getNode()) ||
7274 isIdentityMask(Mask.getNode(), true) ||
7275 isSplatMask(Mask.getNode()) ||
Nate Begeman2c87c422009-02-23 08:49:38 +00007276 X86::isPSHUFHWMask(Mask.getNode()) ||
7277 X86::isPSHUFLWMask(Mask.getNode()) ||
Gabor Greif1c80d112008-08-28 21:40:38 +00007278 X86::isUNPCKLMask(Mask.getNode()) ||
7279 X86::isUNPCKHMask(Mask.getNode()) ||
7280 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
7281 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007282}
7283
Dan Gohman48d5f062008-04-09 20:09:42 +00007284bool
Dan Gohman8181bd12008-07-27 21:46:04 +00007285X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00007286 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007287 unsigned NumElts = BVOps.size();
7288 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00007289 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007290 if (NumElts == 2) return true;
7291 if (NumElts == 4) {
7292 return (isMOVLMask(&BVOps[0], 4) ||
7293 isCommutedMOVL(&BVOps[0], 4, true) ||
Scott Michel91099d62009-02-17 22:15:04 +00007294 isSHUFPMask(&BVOps[0], 4) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007295 isCommutedSHUFP(&BVOps[0], 4));
7296 }
7297 return false;
7298}
7299
7300//===----------------------------------------------------------------------===//
7301// X86 Scheduler Hooks
7302//===----------------------------------------------------------------------===//
7303
Mon P Wang078a62d2008-05-05 19:05:59 +00007304// private utility function
7305MachineBasicBlock *
7306X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7307 MachineBasicBlock *MBB,
7308 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007309 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00007310 unsigned LoadOpc,
7311 unsigned CXchgOpc,
7312 unsigned copyOpc,
7313 unsigned notOpc,
7314 unsigned EAXreg,
7315 TargetRegisterClass *RC,
Dan Gohman96d60922009-02-07 16:15:20 +00007316 bool invSrc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007317 // For the atomic bitwise operator, we generate
7318 // thisMBB:
7319 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007320 // ld t1 = [bitinstr.addr]
7321 // op t2 = t1, [bitinstr.val]
7322 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007323 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7324 // bz newMBB
7325 // fallthrough -->nextMBB
7326 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7327 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007328 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007329 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007330
Mon P Wang078a62d2008-05-05 19:05:59 +00007331 /// First build the CFG
7332 MachineFunction *F = MBB->getParent();
7333 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00007334 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7335 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7336 F->insert(MBBIter, newMBB);
7337 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007338
Mon P Wang078a62d2008-05-05 19:05:59 +00007339 // Move all successors to thisMBB to nextMBB
7340 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007341
Mon P Wang078a62d2008-05-05 19:05:59 +00007342 // Update thisMBB to fall through to newMBB
7343 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007344
Mon P Wang078a62d2008-05-05 19:05:59 +00007345 // newMBB jumps to itself and fall through to nextMBB
7346 newMBB->addSuccessor(nextMBB);
7347 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007348
Mon P Wang078a62d2008-05-05 19:05:59 +00007349 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007350 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
7351 "unexpected number of operands");
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007352 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00007353 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007354 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang078a62d2008-05-05 19:05:59 +00007355 int numArgs = bInstr->getNumOperands() - 1;
7356 for (int i=0; i < numArgs; ++i)
7357 argOpers[i] = &bInstr->getOperand(i+1);
7358
7359 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007360 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7361 int valArgIndx = lastAddrIndx + 1;
Scott Michel91099d62009-02-17 22:15:04 +00007362
Dale Johannesend20e4452008-08-19 18:47:28 +00007363 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007364 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007365 for (int i=0; i <= lastAddrIndx; ++i)
7366 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007367
Dale Johannesend20e4452008-08-19 18:47:28 +00007368 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007369 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007370 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007371 }
Scott Michel91099d62009-02-17 22:15:04 +00007372 else
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007373 tt = t1;
7374
Dale Johannesend20e4452008-08-19 18:47:28 +00007375 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007376 assert((argOpers[valArgIndx]->isReg() ||
7377 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00007378 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007379 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007380 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00007381 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007382 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007383 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00007384 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007385
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007386 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00007387 MIB.addReg(t1);
Scott Michel91099d62009-02-17 22:15:04 +00007388
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007389 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00007390 for (int i=0; i <= lastAddrIndx; ++i)
7391 (*MIB).addOperand(*argOpers[i]);
7392 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00007393 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7394 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7395
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007396 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesend20e4452008-08-19 18:47:28 +00007397 MIB.addReg(EAXreg);
Scott Michel91099d62009-02-17 22:15:04 +00007398
Mon P Wang078a62d2008-05-05 19:05:59 +00007399 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007400 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007401
Dan Gohman221a4372008-07-07 23:14:23 +00007402 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007403 return nextMBB;
7404}
7405
Dale Johannesen44eb5372008-10-03 19:41:08 +00007406// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00007407MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00007408X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7409 MachineBasicBlock *MBB,
7410 unsigned regOpcL,
7411 unsigned regOpcH,
7412 unsigned immOpcL,
7413 unsigned immOpcH,
Dan Gohman96d60922009-02-07 16:15:20 +00007414 bool invSrc) const {
Dale Johannesenf160d802008-10-02 18:53:47 +00007415 // For the atomic bitwise operator, we generate
7416 // thisMBB (instructions are in pairs, except cmpxchg8b)
7417 // ld t1,t2 = [bitinstr.addr]
7418 // newMBB:
7419 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7420 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007421 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00007422 // mov ECX, EBX <- t5, t6
7423 // mov EAX, EDX <- t1, t2
7424 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7425 // mov t3, t4 <- EAX, EDX
7426 // bz newMBB
7427 // result in out1, out2
7428 // fallthrough -->nextMBB
7429
7430 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7431 const unsigned LoadOpc = X86::MOV32rm;
7432 const unsigned copyOpc = X86::MOV32rr;
7433 const unsigned NotOpc = X86::NOT32r;
7434 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7435 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7436 MachineFunction::iterator MBBIter = MBB;
7437 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007438
Dale Johannesenf160d802008-10-02 18:53:47 +00007439 /// First build the CFG
7440 MachineFunction *F = MBB->getParent();
7441 MachineBasicBlock *thisMBB = MBB;
7442 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7443 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7444 F->insert(MBBIter, newMBB);
7445 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007446
Dale Johannesenf160d802008-10-02 18:53:47 +00007447 // Move all successors to thisMBB to nextMBB
7448 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007449
Dale Johannesenf160d802008-10-02 18:53:47 +00007450 // Update thisMBB to fall through to newMBB
7451 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007452
Dale Johannesenf160d802008-10-02 18:53:47 +00007453 // newMBB jumps to itself and fall through to nextMBB
7454 newMBB->addSuccessor(nextMBB);
7455 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007456
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007457 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesenf160d802008-10-02 18:53:47 +00007458 // Insert instructions into newMBB based on incoming instruction
7459 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007460 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
7461 "unexpected number of operands");
Dale Johannesenf160d802008-10-02 18:53:47 +00007462 MachineOperand& dest1Oper = bInstr->getOperand(0);
7463 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007464 MachineOperand* argOpers[2 + X86AddrNumOperands];
7465 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesenf160d802008-10-02 18:53:47 +00007466 argOpers[i] = &bInstr->getOperand(i+2);
7467
7468 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007469 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michel91099d62009-02-17 22:15:04 +00007470
Dale Johannesenf160d802008-10-02 18:53:47 +00007471 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007472 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesenf160d802008-10-02 18:53:47 +00007473 for (int i=0; i <= lastAddrIndx; ++i)
7474 (*MIB).addOperand(*argOpers[i]);
7475 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007476 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007477 // add 4 to displacement.
Dale Johannesenf160d802008-10-02 18:53:47 +00007478 for (int i=0; i <= lastAddrIndx-1; ++i)
7479 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007480 MachineOperand newOp3 = *(argOpers[3]);
7481 if (newOp3.isImm())
7482 newOp3.setImm(newOp3.getImm()+4);
7483 else
7484 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00007485 (*MIB).addOperand(newOp3);
7486
7487 // t3/4 are defined later, at the bottom of the loop
7488 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7489 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007490 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00007491 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007492 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00007493 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7494
7495 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7496 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michel91099d62009-02-17 22:15:04 +00007497 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007498 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7499 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesenf160d802008-10-02 18:53:47 +00007500 } else {
7501 tt1 = t1;
7502 tt2 = t2;
7503 }
7504
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007505 int valArgIndx = lastAddrIndx + 1;
7506 assert((argOpers[valArgIndx]->isReg() ||
7507 argOpers[valArgIndx]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00007508 "invalid operand");
7509 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7510 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007511 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007512 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesenf160d802008-10-02 18:53:47 +00007513 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007514 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007515 if (regOpcL != X86::MOV32rr)
7516 MIB.addReg(tt1);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007517 (*MIB).addOperand(*argOpers[valArgIndx]);
7518 assert(argOpers[valArgIndx + 1]->isReg() ==
7519 argOpers[valArgIndx]->isReg());
7520 assert(argOpers[valArgIndx + 1]->isImm() ==
7521 argOpers[valArgIndx]->isImm());
7522 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007523 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesenf160d802008-10-02 18:53:47 +00007524 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007525 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007526 if (regOpcH != X86::MOV32rr)
7527 MIB.addReg(tt2);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007528 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesenf160d802008-10-02 18:53:47 +00007529
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007530 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007531 MIB.addReg(t1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007532 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007533 MIB.addReg(t2);
7534
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007535 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007536 MIB.addReg(t5);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007537 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesenf160d802008-10-02 18:53:47 +00007538 MIB.addReg(t6);
Scott Michel91099d62009-02-17 22:15:04 +00007539
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007540 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesenf160d802008-10-02 18:53:47 +00007541 for (int i=0; i <= lastAddrIndx; ++i)
7542 (*MIB).addOperand(*argOpers[i]);
7543
7544 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7545 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7546
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007547 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesenf160d802008-10-02 18:53:47 +00007548 MIB.addReg(X86::EAX);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007549 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesenf160d802008-10-02 18:53:47 +00007550 MIB.addReg(X86::EDX);
Scott Michel91099d62009-02-17 22:15:04 +00007551
Dale Johannesenf160d802008-10-02 18:53:47 +00007552 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007553 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesenf160d802008-10-02 18:53:47 +00007554
7555 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7556 return nextMBB;
7557}
7558
7559// private utility function
7560MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00007561X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7562 MachineBasicBlock *MBB,
Dan Gohman96d60922009-02-07 16:15:20 +00007563 unsigned cmovOpc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007564 // For the atomic min/max operator, we generate
7565 // thisMBB:
7566 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007567 // ld t1 = [min/max.addr]
Scott Michel91099d62009-02-17 22:15:04 +00007568 // mov t2 = [min/max.val]
Mon P Wang078a62d2008-05-05 19:05:59 +00007569 // cmp t1, t2
7570 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00007571 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007572 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7573 // bz newMBB
7574 // fallthrough -->nextMBB
7575 //
7576 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7577 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007578 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007579 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007580
Mon P Wang078a62d2008-05-05 19:05:59 +00007581 /// First build the CFG
7582 MachineFunction *F = MBB->getParent();
7583 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00007584 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7585 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7586 F->insert(MBBIter, newMBB);
7587 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007588
Mon P Wang078a62d2008-05-05 19:05:59 +00007589 // Move all successors to thisMBB to nextMBB
7590 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007591
Mon P Wang078a62d2008-05-05 19:05:59 +00007592 // Update thisMBB to fall through to newMBB
7593 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007594
Mon P Wang078a62d2008-05-05 19:05:59 +00007595 // newMBB jumps to newMBB and fall through to nextMBB
7596 newMBB->addSuccessor(nextMBB);
7597 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007598
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007599 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00007600 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007601 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
7602 "unexpected number of operands");
Mon P Wang078a62d2008-05-05 19:05:59 +00007603 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007604 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang078a62d2008-05-05 19:05:59 +00007605 int numArgs = mInstr->getNumOperands() - 1;
7606 for (int i=0; i < numArgs; ++i)
7607 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michel91099d62009-02-17 22:15:04 +00007608
Mon P Wang078a62d2008-05-05 19:05:59 +00007609 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007610 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7611 int valArgIndx = lastAddrIndx + 1;
Scott Michel91099d62009-02-17 22:15:04 +00007612
Mon P Wang318b0372008-05-05 22:56:23 +00007613 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007614 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007615 for (int i=0; i <= lastAddrIndx; ++i)
7616 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00007617
Mon P Wang078a62d2008-05-05 19:05:59 +00007618 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007619 assert((argOpers[valArgIndx]->isReg() ||
7620 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00007621 "invalid operand");
Scott Michel91099d62009-02-17 22:15:04 +00007622
7623 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007624 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007625 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michel91099d62009-02-17 22:15:04 +00007626 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007627 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00007628 (*MIB).addOperand(*argOpers[valArgIndx]);
7629
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007630 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wang318b0372008-05-05 22:56:23 +00007631 MIB.addReg(t1);
7632
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007633 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang078a62d2008-05-05 19:05:59 +00007634 MIB.addReg(t1);
7635 MIB.addReg(t2);
7636
7637 // Generate movc
7638 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007639 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang078a62d2008-05-05 19:05:59 +00007640 MIB.addReg(t2);
7641 MIB.addReg(t1);
7642
7643 // Cmp and exchange if none has modified the memory location
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007644 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang078a62d2008-05-05 19:05:59 +00007645 for (int i=0; i <= lastAddrIndx; ++i)
7646 (*MIB).addOperand(*argOpers[i]);
7647 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00007648 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7649 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michel91099d62009-02-17 22:15:04 +00007650
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007651 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang078a62d2008-05-05 19:05:59 +00007652 MIB.addReg(X86::EAX);
Scott Michel91099d62009-02-17 22:15:04 +00007653
Mon P Wang078a62d2008-05-05 19:05:59 +00007654 // insert branch
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007655 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007656
Dan Gohman221a4372008-07-07 23:14:23 +00007657 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00007658 return nextMBB;
7659}
7660
7661
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007662MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00007663X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +00007664 MachineBasicBlock *BB) const {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007665 DebugLoc dl = MI->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007666 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7667 switch (MI->getOpcode()) {
7668 default: assert(false && "Unexpected instr type to insert");
Mon P Wang83edba52008-12-12 01:25:51 +00007669 case X86::CMOV_V1I64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007670 case X86::CMOV_FR32:
7671 case X86::CMOV_FR64:
7672 case X86::CMOV_V4F32:
7673 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00007674 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007675 // To "insert" a SELECT_CC instruction, we actually have to insert the
7676 // diamond control-flow pattern. The incoming instruction knows the
7677 // destination vreg to set, the condition code register to branch on, the
7678 // true/false values to select between, and a branch opcode to use.
7679 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007680 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007681 ++It;
7682
7683 // thisMBB:
7684 // ...
7685 // TrueVal = ...
7686 // cmpTY ccX, r1, r2
7687 // bCC copy1MBB
7688 // fallthrough --> copy0MBB
7689 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00007690 MachineFunction *F = BB->getParent();
7691 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7692 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007693 unsigned Opc =
7694 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007695 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00007696 F->insert(It, copy0MBB);
7697 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00007698 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007699 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00007700 sinkMBB->transferSuccessors(BB);
7701
7702 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007703 BB->addSuccessor(copy0MBB);
7704 BB->addSuccessor(sinkMBB);
7705
7706 // copy0MBB:
7707 // %FalseValue = ...
7708 // # fallthrough to sinkMBB
7709 BB = copy0MBB;
7710
7711 // Update machine-CFG edges
7712 BB->addSuccessor(sinkMBB);
7713
7714 // sinkMBB:
7715 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7716 // ...
7717 BB = sinkMBB;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007718 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007719 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7720 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7721
Dan Gohman221a4372008-07-07 23:14:23 +00007722 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007723 return BB;
7724 }
7725
7726 case X86::FP32_TO_INT16_IN_MEM:
7727 case X86::FP32_TO_INT32_IN_MEM:
7728 case X86::FP32_TO_INT64_IN_MEM:
7729 case X86::FP64_TO_INT16_IN_MEM:
7730 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007731 case X86::FP64_TO_INT64_IN_MEM:
7732 case X86::FP80_TO_INT16_IN_MEM:
7733 case X86::FP80_TO_INT32_IN_MEM:
7734 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007735 // Change the floating point control register to use "round towards zero"
7736 // mode when truncating to an integer value.
7737 MachineFunction *F = BB->getParent();
7738 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007739 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007740
7741 // Load the old value of the high byte of the control word...
7742 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00007743 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +00007744 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007745 CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007746
7747 // Set the high part to be round to zero...
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007748 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007749 .addImm(0xC7F);
7750
7751 // Reload the modified control word now...
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007752 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007753
7754 // Restore the memory image of control word to original value
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007755 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007756 .addReg(OldCW);
7757
7758 // Get the X86 opcode to use.
7759 unsigned Opc;
7760 switch (MI->getOpcode()) {
7761 default: assert(0 && "illegal opcode!");
7762 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7763 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7764 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7765 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7766 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7767 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00007768 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7769 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7770 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007771 }
7772
7773 X86AddressMode AM;
7774 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007775 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007776 AM.BaseType = X86AddressMode::RegBase;
7777 AM.Base.Reg = Op.getReg();
7778 } else {
7779 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00007780 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007781 }
7782 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007783 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007784 AM.Scale = Op.getImm();
7785 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007786 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007787 AM.IndexReg = Op.getImm();
7788 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007789 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007790 AM.GV = Op.getGlobal();
7791 } else {
7792 AM.Disp = Op.getImm();
7793 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007794 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007795 .addReg(MI->getOperand(4).getReg());
7796
7797 // Reload the original control word now.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007798 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007799
Dan Gohman221a4372008-07-07 23:14:23 +00007800 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007801 return BB;
7802 }
Mon P Wang078a62d2008-05-05 19:05:59 +00007803 case X86::ATOMAND32:
7804 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michel91099d62009-02-17 22:15:04 +00007805 X86::AND32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007806 X86::LCMPXCHG32, X86::MOV32rr,
7807 X86::NOT32r, X86::EAX,
7808 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007809 case X86::ATOMOR32:
Scott Michel91099d62009-02-17 22:15:04 +00007810 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7811 X86::OR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007812 X86::LCMPXCHG32, X86::MOV32rr,
7813 X86::NOT32r, X86::EAX,
7814 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007815 case X86::ATOMXOR32:
7816 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michel91099d62009-02-17 22:15:04 +00007817 X86::XOR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00007818 X86::LCMPXCHG32, X86::MOV32rr,
7819 X86::NOT32r, X86::EAX,
7820 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007821 case X86::ATOMNAND32:
7822 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007823 X86::AND32ri, X86::MOV32rm,
7824 X86::LCMPXCHG32, X86::MOV32rr,
7825 X86::NOT32r, X86::EAX,
7826 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00007827 case X86::ATOMMIN32:
7828 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7829 case X86::ATOMMAX32:
7830 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7831 case X86::ATOMUMIN32:
7832 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7833 case X86::ATOMUMAX32:
7834 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00007835
7836 case X86::ATOMAND16:
7837 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7838 X86::AND16ri, X86::MOV16rm,
7839 X86::LCMPXCHG16, X86::MOV16rr,
7840 X86::NOT16r, X86::AX,
7841 X86::GR16RegisterClass);
7842 case X86::ATOMOR16:
Scott Michel91099d62009-02-17 22:15:04 +00007843 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007844 X86::OR16ri, X86::MOV16rm,
7845 X86::LCMPXCHG16, X86::MOV16rr,
7846 X86::NOT16r, X86::AX,
7847 X86::GR16RegisterClass);
7848 case X86::ATOMXOR16:
7849 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7850 X86::XOR16ri, X86::MOV16rm,
7851 X86::LCMPXCHG16, X86::MOV16rr,
7852 X86::NOT16r, X86::AX,
7853 X86::GR16RegisterClass);
7854 case X86::ATOMNAND16:
7855 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7856 X86::AND16ri, X86::MOV16rm,
7857 X86::LCMPXCHG16, X86::MOV16rr,
7858 X86::NOT16r, X86::AX,
7859 X86::GR16RegisterClass, true);
7860 case X86::ATOMMIN16:
7861 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7862 case X86::ATOMMAX16:
7863 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7864 case X86::ATOMUMIN16:
7865 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7866 case X86::ATOMUMAX16:
7867 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7868
7869 case X86::ATOMAND8:
7870 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7871 X86::AND8ri, X86::MOV8rm,
7872 X86::LCMPXCHG8, X86::MOV8rr,
7873 X86::NOT8r, X86::AL,
7874 X86::GR8RegisterClass);
7875 case X86::ATOMOR8:
Scott Michel91099d62009-02-17 22:15:04 +00007876 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007877 X86::OR8ri, X86::MOV8rm,
7878 X86::LCMPXCHG8, X86::MOV8rr,
7879 X86::NOT8r, X86::AL,
7880 X86::GR8RegisterClass);
7881 case X86::ATOMXOR8:
7882 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7883 X86::XOR8ri, X86::MOV8rm,
7884 X86::LCMPXCHG8, X86::MOV8rr,
7885 X86::NOT8r, X86::AL,
7886 X86::GR8RegisterClass);
7887 case X86::ATOMNAND8:
7888 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7889 X86::AND8ri, X86::MOV8rm,
7890 X86::LCMPXCHG8, X86::MOV8rr,
7891 X86::NOT8r, X86::AL,
7892 X86::GR8RegisterClass, true);
7893 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00007894 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007895 case X86::ATOMAND64:
7896 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michel91099d62009-02-17 22:15:04 +00007897 X86::AND64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007898 X86::LCMPXCHG64, X86::MOV64rr,
7899 X86::NOT64r, X86::RAX,
7900 X86::GR64RegisterClass);
7901 case X86::ATOMOR64:
Scott Michel91099d62009-02-17 22:15:04 +00007902 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7903 X86::OR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007904 X86::LCMPXCHG64, X86::MOV64rr,
7905 X86::NOT64r, X86::RAX,
7906 X86::GR64RegisterClass);
7907 case X86::ATOMXOR64:
7908 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michel91099d62009-02-17 22:15:04 +00007909 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007910 X86::LCMPXCHG64, X86::MOV64rr,
7911 X86::NOT64r, X86::RAX,
7912 X86::GR64RegisterClass);
7913 case X86::ATOMNAND64:
7914 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7915 X86::AND64ri32, X86::MOV64rm,
7916 X86::LCMPXCHG64, X86::MOV64rr,
7917 X86::NOT64r, X86::RAX,
7918 X86::GR64RegisterClass, true);
7919 case X86::ATOMMIN64:
7920 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7921 case X86::ATOMMAX64:
7922 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7923 case X86::ATOMUMIN64:
7924 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7925 case X86::ATOMUMAX64:
7926 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00007927
7928 // This group does 64-bit operations on a 32-bit host.
7929 case X86::ATOMAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00007930 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007931 X86::AND32rr, X86::AND32rr,
7932 X86::AND32ri, X86::AND32ri,
7933 false);
7934 case X86::ATOMOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00007935 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007936 X86::OR32rr, X86::OR32rr,
7937 X86::OR32ri, X86::OR32ri,
7938 false);
7939 case X86::ATOMXOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00007940 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007941 X86::XOR32rr, X86::XOR32rr,
7942 X86::XOR32ri, X86::XOR32ri,
7943 false);
7944 case X86::ATOMNAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00007945 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007946 X86::AND32rr, X86::AND32rr,
7947 X86::AND32ri, X86::AND32ri,
7948 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00007949 case X86::ATOMADD6432:
Scott Michel91099d62009-02-17 22:15:04 +00007950 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007951 X86::ADD32rr, X86::ADC32rr,
7952 X86::ADD32ri, X86::ADC32ri,
7953 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00007954 case X86::ATOMSUB6432:
Scott Michel91099d62009-02-17 22:15:04 +00007955 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00007956 X86::SUB32rr, X86::SBB32rr,
7957 X86::SUB32ri, X86::SBB32ri,
7958 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007959 case X86::ATOMSWAP6432:
Scott Michel91099d62009-02-17 22:15:04 +00007960 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007961 X86::MOV32rr, X86::MOV32rr,
7962 X86::MOV32ri, X86::MOV32ri,
7963 false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007964 }
7965}
7966
7967//===----------------------------------------------------------------------===//
7968// X86 Optimization Hooks
7969//===----------------------------------------------------------------------===//
7970
Dan Gohman8181bd12008-07-27 21:46:04 +00007971void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00007972 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00007973 APInt &KnownZero,
7974 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007975 const SelectionDAG &DAG,
7976 unsigned Depth) const {
7977 unsigned Opc = Op.getOpcode();
7978 assert((Opc >= ISD::BUILTIN_OP_END ||
7979 Opc == ISD::INTRINSIC_WO_CHAIN ||
7980 Opc == ISD::INTRINSIC_W_CHAIN ||
7981 Opc == ISD::INTRINSIC_VOID) &&
7982 "Should use MaskedValueIsZero if you don't know whether Op"
7983 " is a target node!");
7984
Dan Gohman1d79e432008-02-13 23:07:24 +00007985 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007986 switch (Opc) {
7987 default: break;
Evan Cheng8e9b21c2009-02-02 09:15:04 +00007988 case X86ISD::ADD:
7989 case X86ISD::SUB:
7990 case X86ISD::SMUL:
7991 case X86ISD::UMUL:
Dan Gohman99a12192009-03-04 19:44:21 +00007992 case X86ISD::INC:
7993 case X86ISD::DEC:
Evan Cheng8e9b21c2009-02-02 09:15:04 +00007994 // These nodes' second result is a boolean.
7995 if (Op.getResNo() == 0)
7996 break;
7997 // Fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007998 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00007999 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8000 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008001 break;
8002 }
8003}
8004
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008005/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00008006/// node is a GlobalAddress + offset.
8007bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8008 GlobalValue* &GA, int64_t &Offset) const{
8009 if (N->getOpcode() == X86ISD::Wrapper) {
8010 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008011 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00008012 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008013 return true;
8014 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008015 }
Evan Chengef7be082008-05-12 19:56:52 +00008016 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008017}
8018
Evan Chengef7be082008-05-12 19:56:52 +00008019static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8020 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008021 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00008022 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00008023 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00008024 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00008025 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008026 return false;
8027}
8028
Dan Gohman8181bd12008-07-27 21:46:04 +00008029static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00008030 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00008031 SDNode *&Base,
8032 SelectionDAG &DAG, MachineFrameInfo *MFI,
8033 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00008034 Base = NULL;
8035 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00008036 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00008037 if (Idx.getOpcode() == ISD::UNDEF) {
8038 if (!Base)
8039 return false;
8040 continue;
8041 }
8042
Dan Gohman8181bd12008-07-27 21:46:04 +00008043 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00008044 if (!Elt.getNode() ||
8045 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00008046 return false;
8047 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00008048 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00008049 if (Base->getOpcode() == ISD::UNDEF)
8050 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00008051 continue;
8052 }
8053 if (Elt.getOpcode() == ISD::UNDEF)
8054 continue;
8055
Gabor Greif1c80d112008-08-28 21:40:38 +00008056 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00008057 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00008058 return false;
8059 }
8060 return true;
8061}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008062
8063/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8064/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8065/// if the load addresses are consecutive, non-overlapping, and in the right
8066/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00008067static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00008068 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00008069 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008070 DebugLoc dl = N->getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00008071 MVT VT = N->getValueType(0);
8072 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00008073 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00008074 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008075 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00008076 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
8077 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00008078 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008079
Dan Gohman11821702007-07-27 17:16:43 +00008080 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00008081 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008082 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michel91099d62009-02-17 22:15:04 +00008083 LD->getSrcValue(), LD->getSrcValueOffset(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008084 LD->isVolatile());
8085 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8086 LD->getSrcValue(), LD->getSrcValueOffset(),
8087 LD->isVolatile(), LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008088}
8089
Evan Chengb6290462008-05-12 23:04:07 +00008090/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00008091static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohman22cefb02009-01-29 01:59:02 +00008092 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng6617eed2008-09-24 23:26:36 +00008093 const X86Subtarget *Subtarget,
8094 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00008095 unsigned NumOps = N->getNumOperands();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008096 DebugLoc dl = N->getDebugLoc();
Evan Chengdea99362008-05-29 08:22:04 +00008097
Evan Chenge9b9c672008-05-09 21:53:03 +00008098 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00008099 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00008100 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00008101
Duncan Sands92c43912008-06-06 12:08:01 +00008102 MVT VT = N->getValueType(0);
8103 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00008104 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
8105 // We are looking for load i64 and zero extend. We want to transform
8106 // it before legalizer has a chance to expand it. Also look for i64
8107 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00008108 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00008109 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00008110 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00008111 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00008112 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00008113
8114 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00008115 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00008116 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00008117 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00008118 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00008119 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00008120 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00008121 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00008122 }
Evan Chenge9b9c672008-05-09 21:53:03 +00008123
8124 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00008125 LoadSDNode *LD = cast<LoadSDNode>(Base);
Scott Michel91099d62009-02-17 22:15:04 +00008126
Nate Begeman211c4742008-05-28 00:24:25 +00008127 // Load must not be an extload.
8128 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00008129 return SDValue();
Mon P Wang28b36412009-01-30 07:07:40 +00008130
8131 // Load type should legal type so we don't have to legalize it.
8132 if (!TLI.isTypeLegal(VT))
8133 return SDValue();
8134
Evan Cheng6617eed2008-09-24 23:26:36 +00008135 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
8136 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008137 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Dan Gohman22cefb02009-01-29 01:59:02 +00008138 TargetLowering::TargetLoweringOpt TLO(DAG);
8139 TLO.CombineTo(SDValue(Base, 1), ResNode.getValue(1));
8140 DCI.CommitTargetLoweringOpt(TLO);
Evan Cheng6617eed2008-09-24 23:26:36 +00008141 return ResNode;
Scott Michel91099d62009-02-17 22:15:04 +00008142}
Evan Chenge9b9c672008-05-09 21:53:03 +00008143
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008144/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008145static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner472f1d52009-03-11 05:48:52 +00008146 const X86Subtarget *Subtarget) {
8147 DebugLoc DL = N->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00008148 SDValue Cond = N->getOperand(0);
Chris Lattner472f1d52009-03-11 05:48:52 +00008149 // Get the LHS/RHS of the select.
8150 SDValue LHS = N->getOperand(1);
8151 SDValue RHS = N->getOperand(2);
8152
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008153 // If we have SSE[12] support, try to form min/max nodes.
8154 if (Subtarget->hasSSE2() &&
Chris Lattner472f1d52009-03-11 05:48:52 +00008155 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
8156 Cond.getOpcode() == ISD::SETCC) {
8157 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008158
Chris Lattner472f1d52009-03-11 05:48:52 +00008159 unsigned Opcode = 0;
8160 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8161 switch (CC) {
8162 default: break;
8163 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8164 case ISD::SETULE:
8165 case ISD::SETLE:
8166 if (!UnsafeFPMath) break;
8167 // FALL THROUGH.
8168 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8169 case ISD::SETLT:
8170 Opcode = X86ISD::FMIN;
8171 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008172
Chris Lattner472f1d52009-03-11 05:48:52 +00008173 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8174 case ISD::SETUGT:
8175 case ISD::SETGT:
8176 if (!UnsafeFPMath) break;
8177 // FALL THROUGH.
8178 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8179 case ISD::SETGE:
8180 Opcode = X86ISD::FMAX;
8181 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008182 }
Chris Lattner472f1d52009-03-11 05:48:52 +00008183 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8184 switch (CC) {
8185 default: break;
8186 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8187 case ISD::SETUGT:
8188 case ISD::SETGT:
8189 if (!UnsafeFPMath) break;
8190 // FALL THROUGH.
8191 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8192 case ISD::SETGE:
8193 Opcode = X86ISD::FMIN;
8194 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008195
Chris Lattner472f1d52009-03-11 05:48:52 +00008196 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8197 case ISD::SETULE:
8198 case ISD::SETLE:
8199 if (!UnsafeFPMath) break;
8200 // FALL THROUGH.
8201 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8202 case ISD::SETLT:
8203 Opcode = X86ISD::FMAX;
8204 break;
8205 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008206 }
8207
Chris Lattner472f1d52009-03-11 05:48:52 +00008208 if (Opcode)
8209 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008210 }
Chris Lattner472f1d52009-03-11 05:48:52 +00008211
Chris Lattnere4577dc2009-03-12 06:52:53 +00008212 // If this is a select between two integer constants, try to do some
8213 // optimizations.
Chris Lattnera054e842009-03-13 05:53:31 +00008214 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8215 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnere4577dc2009-03-12 06:52:53 +00008216 // Don't do this for crazy integer types.
8217 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8218 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnera054e842009-03-13 05:53:31 +00008219 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnere4577dc2009-03-12 06:52:53 +00008220 bool NeedsCondInvert = false;
8221
Chris Lattnera054e842009-03-13 05:53:31 +00008222 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnere4577dc2009-03-12 06:52:53 +00008223 // Efficiently invertible.
8224 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8225 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8226 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8227 NeedsCondInvert = true;
Chris Lattnera054e842009-03-13 05:53:31 +00008228 std::swap(TrueC, FalseC);
Chris Lattnere4577dc2009-03-12 06:52:53 +00008229 }
8230
8231 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnera054e842009-03-13 05:53:31 +00008232 if (FalseC->getAPIntValue() == 0 &&
8233 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnere4577dc2009-03-12 06:52:53 +00008234 if (NeedsCondInvert) // Invert the condition if needed.
8235 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8236 DAG.getConstant(1, Cond.getValueType()));
8237
8238 // Zero extend the condition if needed.
8239 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8240
Chris Lattnera054e842009-03-13 05:53:31 +00008241 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnere4577dc2009-03-12 06:52:53 +00008242 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8243 DAG.getConstant(ShAmt, MVT::i8));
8244 }
Chris Lattner938d6652009-03-13 05:22:11 +00008245
8246 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnera054e842009-03-13 05:53:31 +00008247 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner938d6652009-03-13 05:22:11 +00008248 if (NeedsCondInvert) // Invert the condition if needed.
8249 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8250 DAG.getConstant(1, Cond.getValueType()));
8251
8252 // Zero extend the condition if needed.
Chris Lattnera054e842009-03-13 05:53:31 +00008253 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8254 FalseC->getValueType(0), Cond);
Chris Lattner938d6652009-03-13 05:22:11 +00008255 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnera054e842009-03-13 05:53:31 +00008256 SDValue(FalseC, 0));
Chris Lattner938d6652009-03-13 05:22:11 +00008257 }
Chris Lattnera054e842009-03-13 05:53:31 +00008258
8259 // Optimize cases that will turn into an LEA instruction. This requires
8260 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8261 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8262 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8263 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8264
8265 bool isFastMultiplier = false;
8266 if (Diff < 10) {
8267 switch ((unsigned char)Diff) {
8268 default: break;
8269 case 1: // result = add base, cond
8270 case 2: // result = lea base( , cond*2)
8271 case 3: // result = lea base(cond, cond*2)
8272 case 4: // result = lea base( , cond*4)
8273 case 5: // result = lea base(cond, cond*4)
8274 case 8: // result = lea base( , cond*8)
8275 case 9: // result = lea base(cond, cond*8)
8276 isFastMultiplier = true;
8277 break;
8278 }
8279 }
8280
8281 if (isFastMultiplier) {
8282 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8283 if (NeedsCondInvert) // Invert the condition if needed.
8284 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8285 DAG.getConstant(1, Cond.getValueType()));
8286
8287 // Zero extend the condition if needed.
8288 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8289 Cond);
8290 // Scale the condition by the difference.
8291 if (Diff != 1)
8292 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8293 DAG.getConstant(Diff, Cond.getValueType()));
8294
8295 // Add the base if non-zero.
8296 if (FalseC->getAPIntValue() != 0)
8297 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8298 SDValue(FalseC, 0));
8299 return Cond;
8300 }
8301 }
Chris Lattnere4577dc2009-03-12 06:52:53 +00008302 }
8303 }
8304
Dan Gohman8181bd12008-07-27 21:46:04 +00008305 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008306}
8307
Chris Lattnere4577dc2009-03-12 06:52:53 +00008308/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8309static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8310 TargetLowering::DAGCombinerInfo &DCI) {
8311 DebugLoc DL = N->getDebugLoc();
8312
8313 // If the flag operand isn't dead, don't touch this CMOV.
8314 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8315 return SDValue();
8316
8317 // If this is a select between two integer constants, try to do some
8318 // optimizations. Note that the operands are ordered the opposite of SELECT
8319 // operands.
8320 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8321 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8322 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8323 // larger than FalseC (the false value).
8324 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8325
8326 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8327 CC = X86::GetOppositeBranchCondition(CC);
8328 std::swap(TrueC, FalseC);
8329 }
8330
8331 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnera054e842009-03-13 05:53:31 +00008332 // This is efficient for any integer data type (including i8/i16) and
8333 // shift amount.
Chris Lattnere4577dc2009-03-12 06:52:53 +00008334 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8335 SDValue Cond = N->getOperand(3);
8336 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8337 DAG.getConstant(CC, MVT::i8), Cond);
8338
8339 // Zero extend the condition if needed.
8340 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8341
8342 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8343 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8344 DAG.getConstant(ShAmt, MVT::i8));
8345 if (N->getNumValues() == 2) // Dead flag value?
8346 return DCI.CombineTo(N, Cond, SDValue());
8347 return Cond;
8348 }
Chris Lattnera054e842009-03-13 05:53:31 +00008349
8350 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8351 // for any integer data type, including i8/i16.
Chris Lattner938d6652009-03-13 05:22:11 +00008352 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8353 SDValue Cond = N->getOperand(3);
8354 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8355 DAG.getConstant(CC, MVT::i8), Cond);
8356
8357 // Zero extend the condition if needed.
Chris Lattnera054e842009-03-13 05:53:31 +00008358 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8359 FalseC->getValueType(0), Cond);
Chris Lattner938d6652009-03-13 05:22:11 +00008360 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8361 SDValue(FalseC, 0));
Chris Lattnera054e842009-03-13 05:53:31 +00008362
Chris Lattner938d6652009-03-13 05:22:11 +00008363 if (N->getNumValues() == 2) // Dead flag value?
8364 return DCI.CombineTo(N, Cond, SDValue());
8365 return Cond;
8366 }
Chris Lattnera054e842009-03-13 05:53:31 +00008367
8368 // Optimize cases that will turn into an LEA instruction. This requires
8369 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8370 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8371 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8372 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8373
8374 bool isFastMultiplier = false;
8375 if (Diff < 10) {
8376 switch ((unsigned char)Diff) {
8377 default: break;
8378 case 1: // result = add base, cond
8379 case 2: // result = lea base( , cond*2)
8380 case 3: // result = lea base(cond, cond*2)
8381 case 4: // result = lea base( , cond*4)
8382 case 5: // result = lea base(cond, cond*4)
8383 case 8: // result = lea base( , cond*8)
8384 case 9: // result = lea base(cond, cond*8)
8385 isFastMultiplier = true;
8386 break;
8387 }
8388 }
8389
8390 if (isFastMultiplier) {
8391 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8392 SDValue Cond = N->getOperand(3);
8393 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8394 DAG.getConstant(CC, MVT::i8), Cond);
8395 // Zero extend the condition if needed.
8396 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8397 Cond);
8398 // Scale the condition by the difference.
8399 if (Diff != 1)
8400 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8401 DAG.getConstant(Diff, Cond.getValueType()));
8402
8403 // Add the base if non-zero.
8404 if (FalseC->getAPIntValue() != 0)
8405 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8406 SDValue(FalseC, 0));
8407 if (N->getNumValues() == 2) // Dead flag value?
8408 return DCI.CombineTo(N, Cond, SDValue());
8409 return Cond;
8410 }
8411 }
Chris Lattnere4577dc2009-03-12 06:52:53 +00008412 }
8413 }
8414 return SDValue();
8415}
8416
8417
Evan Cheng04ecee12009-03-28 05:57:29 +00008418/// PerformMulCombine - Optimize a single multiply with constant into two
8419/// in order to implement it with two cheaper instructions, e.g.
8420/// LEA + SHL, LEA + LEA.
8421static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8422 TargetLowering::DAGCombinerInfo &DCI) {
8423 if (DAG.getMachineFunction().
8424 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8425 return SDValue();
8426
8427 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8428 return SDValue();
8429
8430 MVT VT = N->getValueType(0);
8431 if (VT != MVT::i64)
8432 return SDValue();
8433
8434 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8435 if (!C)
8436 return SDValue();
8437 uint64_t MulAmt = C->getZExtValue();
8438 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8439 return SDValue();
8440
8441 uint64_t MulAmt1 = 0;
8442 uint64_t MulAmt2 = 0;
8443 if ((MulAmt % 9) == 0) {
8444 MulAmt1 = 9;
8445 MulAmt2 = MulAmt / 9;
8446 } else if ((MulAmt % 5) == 0) {
8447 MulAmt1 = 5;
8448 MulAmt2 = MulAmt / 5;
8449 } else if ((MulAmt % 3) == 0) {
8450 MulAmt1 = 3;
8451 MulAmt2 = MulAmt / 3;
8452 }
8453 if (MulAmt2 &&
8454 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8455 DebugLoc DL = N->getDebugLoc();
8456
8457 if (isPowerOf2_64(MulAmt2) &&
8458 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8459 // If second multiplifer is pow2, issue it first. We want the multiply by
8460 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8461 // is an add.
8462 std::swap(MulAmt1, MulAmt2);
8463
8464 SDValue NewMul;
8465 if (isPowerOf2_64(MulAmt1))
8466 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8467 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8468 else
Evan Chengc3495762009-03-30 21:36:47 +00008469 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng04ecee12009-03-28 05:57:29 +00008470 DAG.getConstant(MulAmt1, VT));
8471
8472 if (isPowerOf2_64(MulAmt2))
8473 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8474 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8475 else
Evan Chengc3495762009-03-30 21:36:47 +00008476 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng04ecee12009-03-28 05:57:29 +00008477 DAG.getConstant(MulAmt2, VT));
8478
8479 // Do not add new nodes to DAG combiner worklist.
8480 DCI.CombineTo(N, NewMul, false);
8481 }
8482 return SDValue();
8483}
8484
8485
sampo025b75c2009-01-26 00:52:55 +00008486/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8487/// when possible.
8488static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8489 const X86Subtarget *Subtarget) {
8490 // On X86 with SSE2 support, we can transform this to a vector shift if
8491 // all elements are shifted by the same amount. We can't do this in legalize
8492 // because the a constant vector is typically transformed to a constant pool
8493 // so we have no knowledge of the shift amount.
sampo087d53c2009-01-26 03:15:31 +00008494 if (!Subtarget->hasSSE2())
8495 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00008496
sampo025b75c2009-01-26 00:52:55 +00008497 MVT VT = N->getValueType(0);
sampo087d53c2009-01-26 03:15:31 +00008498 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8499 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00008500
Mon P Wanga91e9642009-01-28 08:12:05 +00008501 SDValue ShAmtOp = N->getOperand(1);
8502 MVT EltVT = VT.getVectorElementType();
Chris Lattner472f1d52009-03-11 05:48:52 +00008503 DebugLoc DL = N->getDebugLoc();
Mon P Wanga91e9642009-01-28 08:12:05 +00008504 SDValue BaseShAmt;
8505 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8506 unsigned NumElts = VT.getVectorNumElements();
8507 unsigned i = 0;
8508 for (; i != NumElts; ++i) {
8509 SDValue Arg = ShAmtOp.getOperand(i);
8510 if (Arg.getOpcode() == ISD::UNDEF) continue;
8511 BaseShAmt = Arg;
8512 break;
8513 }
8514 for (; i != NumElts; ++i) {
8515 SDValue Arg = ShAmtOp.getOperand(i);
8516 if (Arg.getOpcode() == ISD::UNDEF) continue;
8517 if (Arg != BaseShAmt) {
8518 return SDValue();
8519 }
8520 }
8521 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
8522 isSplatMask(ShAmtOp.getOperand(2).getNode())) {
Chris Lattner472f1d52009-03-11 05:48:52 +00008523 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
Mon P Wanga91e9642009-01-28 08:12:05 +00008524 DAG.getIntPtrConstant(0));
8525 } else
sampo087d53c2009-01-26 03:15:31 +00008526 return SDValue();
sampo025b75c2009-01-26 00:52:55 +00008527
sampo087d53c2009-01-26 03:15:31 +00008528 if (EltVT.bitsGT(MVT::i32))
Chris Lattner472f1d52009-03-11 05:48:52 +00008529 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008530 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner472f1d52009-03-11 05:48:52 +00008531 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
sampo025b75c2009-01-26 00:52:55 +00008532
sampo087d53c2009-01-26 03:15:31 +00008533 // The shift amount is identical so we can do a vector shift.
8534 SDValue ValOp = N->getOperand(0);
8535 switch (N->getOpcode()) {
8536 default:
8537 assert(0 && "Unknown shift opcode!");
8538 break;
8539 case ISD::SHL:
8540 if (VT == MVT::v2i64)
Chris Lattner472f1d52009-03-11 05:48:52 +00008541 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
sampo025b75c2009-01-26 00:52:55 +00008542 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8543 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008544 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00008545 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
sampo025b75c2009-01-26 00:52:55 +00008546 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8547 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008548 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00008549 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
sampo025b75c2009-01-26 00:52:55 +00008550 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8551 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008552 break;
8553 case ISD::SRA:
8554 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00008555 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
sampo025b75c2009-01-26 00:52:55 +00008556 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8557 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008558 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00008559 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
sampo025b75c2009-01-26 00:52:55 +00008560 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8561 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008562 break;
8563 case ISD::SRL:
8564 if (VT == MVT::v2i64)
Chris Lattner472f1d52009-03-11 05:48:52 +00008565 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
sampo025b75c2009-01-26 00:52:55 +00008566 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8567 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008568 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00008569 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
sampo025b75c2009-01-26 00:52:55 +00008570 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8571 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008572 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00008573 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
sampo025b75c2009-01-26 00:52:55 +00008574 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8575 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00008576 break;
sampo025b75c2009-01-26 00:52:55 +00008577 }
8578 return SDValue();
8579}
8580
Chris Lattnerce84ae42008-02-22 02:09:43 +00008581/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008582static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Chengc944c5d2009-03-12 05:59:15 +00008583 const X86Subtarget *Subtarget) {
Chris Lattnerce84ae42008-02-22 02:09:43 +00008584 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8585 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00008586 // A preferable solution to the general problem is to figure out the right
8587 // places to insert EMMS. This qualifies as a quick hack.
Evan Chengc944c5d2009-03-12 05:59:15 +00008588
8589 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng40ee6e52008-05-08 00:57:18 +00008590 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Chengc944c5d2009-03-12 05:59:15 +00008591 MVT VT = St->getValue().getValueType();
8592 if (VT.getSizeInBits() != 64)
8593 return SDValue();
8594
8595 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloat && Subtarget->hasSSE2();
8596 if ((VT.isVector() ||
8597 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesend112b802008-02-25 19:20:14 +00008598 isa<LoadSDNode>(St->getValue()) &&
8599 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8600 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00008601 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00008602 LoadSDNode *Ld = 0;
8603 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00008604 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00008605 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00008606 // Must be a store of a load. We currently handle two cases: the load
8607 // is a direct child, and it's under an intervening TokenFactor. It is
8608 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00008609 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00008610 Ld = cast<LoadSDNode>(St->getChain());
8611 else if (St->getValue().hasOneUse() &&
8612 ChainVal->getOpcode() == ISD::TokenFactor) {
8613 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00008614 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00008615 TokenFactorIndex = i;
8616 Ld = cast<LoadSDNode>(St->getValue());
8617 } else
8618 Ops.push_back(ChainVal->getOperand(i));
8619 }
8620 }
Dale Johannesend112b802008-02-25 19:20:14 +00008621
Evan Chengc944c5d2009-03-12 05:59:15 +00008622 if (!Ld || !ISD::isNormalLoad(Ld))
8623 return SDValue();
Dale Johannesend112b802008-02-25 19:20:14 +00008624
Evan Chengc944c5d2009-03-12 05:59:15 +00008625 // If this is not the MMX case, i.e. we are just turning i64 load/store
8626 // into f64 load/store, avoid the transformation if there are multiple
8627 // uses of the loaded value.
8628 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8629 return SDValue();
Dale Johannesend112b802008-02-25 19:20:14 +00008630
Evan Chengc944c5d2009-03-12 05:59:15 +00008631 DebugLoc LdDL = Ld->getDebugLoc();
8632 DebugLoc StDL = N->getDebugLoc();
8633 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8634 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8635 // pair instead.
8636 if (Subtarget->is64Bit() || F64IsLegal) {
8637 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8638 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8639 Ld->getBasePtr(), Ld->getSrcValue(),
8640 Ld->getSrcValueOffset(), Ld->isVolatile(),
8641 Ld->getAlignment());
8642 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00008643 if (TokenFactorIndex != -1) {
Evan Chengc944c5d2009-03-12 05:59:15 +00008644 Ops.push_back(NewChain);
8645 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesend112b802008-02-25 19:20:14 +00008646 Ops.size());
8647 }
Evan Chengc944c5d2009-03-12 05:59:15 +00008648 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattnerce84ae42008-02-22 02:09:43 +00008649 St->getSrcValue(), St->getSrcValueOffset(),
8650 St->isVolatile(), St->getAlignment());
8651 }
Evan Chengc944c5d2009-03-12 05:59:15 +00008652
8653 // Otherwise, lower to two pairs of 32-bit loads / stores.
8654 SDValue LoAddr = Ld->getBasePtr();
8655 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8656 DAG.getConstant(4, MVT::i32));
8657
8658 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8659 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8660 Ld->isVolatile(), Ld->getAlignment());
8661 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8662 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8663 Ld->isVolatile(),
8664 MinAlign(Ld->getAlignment(), 4));
8665
8666 SDValue NewChain = LoLd.getValue(1);
8667 if (TokenFactorIndex != -1) {
8668 Ops.push_back(LoLd);
8669 Ops.push_back(HiLd);
8670 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8671 Ops.size());
8672 }
8673
8674 LoAddr = St->getBasePtr();
8675 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8676 DAG.getConstant(4, MVT::i32));
8677
8678 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8679 St->getSrcValue(), St->getSrcValueOffset(),
8680 St->isVolatile(), St->getAlignment());
8681 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8682 St->getSrcValue(),
8683 St->getSrcValueOffset() + 4,
8684 St->isVolatile(),
8685 MinAlign(St->getAlignment(), 4));
8686 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00008687 }
Dan Gohman8181bd12008-07-27 21:46:04 +00008688 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00008689}
8690
Chris Lattner470d5dc2008-01-25 06:14:17 +00008691/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8692/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008693static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00008694 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8695 // F[X]OR(0.0, x) -> x
8696 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00008697 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8698 if (C->getValueAPF().isPosZero())
8699 return N->getOperand(1);
8700 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8701 if (C->getValueAPF().isPosZero())
8702 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00008703 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00008704}
8705
8706/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008707static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00008708 // FAND(0.0, x) -> 0.0
8709 // FAND(x, 0.0) -> 0.0
8710 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8711 if (C->getValueAPF().isPosZero())
8712 return N->getOperand(0);
8713 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8714 if (C->getValueAPF().isPosZero())
8715 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00008716 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00008717}
8718
Dan Gohman22cefb02009-01-29 01:59:02 +00008719static SDValue PerformBTCombine(SDNode *N,
8720 SelectionDAG &DAG,
8721 TargetLowering::DAGCombinerInfo &DCI) {
8722 // BT ignores high bits in the bit index operand.
8723 SDValue Op1 = N->getOperand(1);
8724 if (Op1.hasOneUse()) {
8725 unsigned BitWidth = Op1.getValueSizeInBits();
8726 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8727 APInt KnownZero, KnownOne;
8728 TargetLowering::TargetLoweringOpt TLO(DAG);
8729 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8730 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8731 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8732 DCI.CommitTargetLoweringOpt(TLO);
8733 }
8734 return SDValue();
8735}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008736
Dan Gohman8181bd12008-07-27 21:46:04 +00008737SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng62370f32008-11-05 06:03:38 +00008738 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008739 SelectionDAG &DAG = DCI.DAG;
8740 switch (N->getOpcode()) {
8741 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00008742 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
8743 case ISD::BUILD_VECTOR:
Dan Gohman22cefb02009-01-29 01:59:02 +00008744 return PerformBuildVectorCombine(N, DAG, DCI, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00008745 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnere4577dc2009-03-12 06:52:53 +00008746 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng04ecee12009-03-28 05:57:29 +00008747 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
sampo025b75c2009-01-26 00:52:55 +00008748 case ISD::SHL:
8749 case ISD::SRA:
8750 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00008751 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00008752 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00008753 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8754 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohman22cefb02009-01-29 01:59:02 +00008755 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008756 }
8757
Dan Gohman8181bd12008-07-27 21:46:04 +00008758 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008759}
8760
8761//===----------------------------------------------------------------------===//
8762// X86 Inline Assembly Support
8763//===----------------------------------------------------------------------===//
8764
8765/// getConstraintType - Given a constraint letter, return the type of
8766/// constraint it is for this target.
8767X86TargetLowering::ConstraintType
8768X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8769 if (Constraint.size() == 1) {
8770 switch (Constraint[0]) {
8771 case 'A':
Dale Johannesen73920c02008-11-13 21:52:36 +00008772 return C_Register;
Chris Lattner267805f2008-03-11 19:06:29 +00008773 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008774 case 'r':
8775 case 'R':
8776 case 'l':
8777 case 'q':
8778 case 'Q':
8779 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00008780 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008781 case 'Y':
8782 return C_RegisterClass;
Dale Johannesenf190a032009-02-12 20:58:09 +00008783 case 'e':
8784 case 'Z':
8785 return C_Other;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008786 default:
8787 break;
8788 }
8789 }
8790 return TargetLowering::getConstraintType(Constraint);
8791}
8792
Dale Johannesene99fc902008-01-29 02:21:21 +00008793/// LowerXConstraint - try to replace an X constraint, which matches anything,
8794/// with another that has more specific requirements based on the type of the
8795/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00008796const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00008797LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00008798 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8799 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00008800 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00008801 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00008802 return "Y";
8803 if (Subtarget->hasSSE1())
8804 return "x";
8805 }
Scott Michel91099d62009-02-17 22:15:04 +00008806
Chris Lattnereca405c2008-04-26 23:02:14 +00008807 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00008808}
8809
Chris Lattnera531abc2007-08-25 00:47:38 +00008810/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8811/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00008812void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00008813 char Constraint,
Evan Cheng7f250d62008-09-24 00:05:32 +00008814 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00008815 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00008816 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00008817 SDValue Result(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +00008818
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008819 switch (Constraint) {
8820 default: break;
8821 case 'I':
8822 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008823 if (C->getZExtValue() <= 31) {
8824 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00008825 break;
8826 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008827 }
Chris Lattnera531abc2007-08-25 00:47:38 +00008828 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00008829 case 'J':
8830 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8831 if (C->getZExtValue() <= 63) {
8832 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8833 break;
8834 }
8835 }
8836 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008837 case 'N':
8838 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008839 if (C->getZExtValue() <= 255) {
8840 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00008841 break;
8842 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008843 }
Chris Lattnera531abc2007-08-25 00:47:38 +00008844 return;
Dale Johannesenf190a032009-02-12 20:58:09 +00008845 case 'e': {
8846 // 32-bit signed value
8847 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8848 const ConstantInt *CI = C->getConstantIntValue();
8849 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8850 // Widen to 64 bits here to get it sign extended.
8851 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8852 break;
8853 }
8854 // FIXME gcc accepts some relocatable values here too, but only in certain
8855 // memory models; it's complicated.
8856 }
8857 return;
8858 }
8859 case 'Z': {
8860 // 32-bit unsigned value
8861 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8862 const ConstantInt *CI = C->getConstantIntValue();
8863 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8864 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8865 break;
8866 }
8867 }
8868 // FIXME gcc accepts some relocatable values here too, but only in certain
8869 // memory models; it's complicated.
8870 return;
8871 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008872 case 'i': {
8873 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00008874 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesenf190a032009-02-12 20:58:09 +00008875 // Widen to 64 bits here to get it sign extended.
8876 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattnera531abc2007-08-25 00:47:38 +00008877 break;
8878 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008879
8880 // If we are in non-pic codegen mode, we allow the address of a global (with
8881 // an optional displacement) to be used with 'i'.
8882 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
8883 int64_t Offset = 0;
Scott Michel91099d62009-02-17 22:15:04 +00008884
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008885 // Match either (GA) or (GA+C)
8886 if (GA) {
8887 Offset = GA->getOffset();
8888 } else if (Op.getOpcode() == ISD::ADD) {
8889 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8890 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
8891 if (C && GA) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008892 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008893 } else {
8894 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8895 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
8896 if (C && GA)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00008897 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008898 else
8899 C = 0, GA = 0;
8900 }
8901 }
Scott Michel91099d62009-02-17 22:15:04 +00008902
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008903 if (GA) {
Scott Michel91099d62009-02-17 22:15:04 +00008904 if (hasMemory)
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00008905 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(),
Dale Johannesenea996922009-02-04 20:06:27 +00008906 Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00008907 else
8908 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8909 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00008910 Result = Op;
8911 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008912 }
8913
8914 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00008915 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008916 }
8917 }
Scott Michel91099d62009-02-17 22:15:04 +00008918
Gabor Greif1c80d112008-08-28 21:40:38 +00008919 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00008920 Ops.push_back(Result);
8921 return;
8922 }
Evan Cheng7f250d62008-09-24 00:05:32 +00008923 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8924 Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008925}
8926
8927std::vector<unsigned> X86TargetLowering::
8928getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00008929 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008930 if (Constraint.size() == 1) {
8931 // FIXME: not handling fp-stack yet!
8932 switch (Constraint[0]) { // GCC X86 Constraint Letters
8933 default: break; // Unknown constraint letter
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008934 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8935 case 'Q': // Q_REGS
8936 if (VT == MVT::i32)
8937 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8938 else if (VT == MVT::i16)
8939 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8940 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00008941 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00008942 else if (VT == MVT::i64)
8943 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8944 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008945 }
8946 }
8947
8948 return std::vector<unsigned>();
8949}
8950
8951std::pair<unsigned, const TargetRegisterClass*>
8952X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00008953 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008954 // First, see if this is a constraint that directly corresponds to an LLVM
8955 // register class.
8956 if (Constraint.size() == 1) {
8957 // GCC Constraint Letters
8958 switch (Constraint[0]) {
8959 default: break;
8960 case 'r': // GENERAL_REGS
8961 case 'R': // LEGACY_REGS
8962 case 'l': // INDEX_REGS
Chris Lattnerbbfea052008-10-17 18:15:05 +00008963 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008964 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00008965 if (VT == MVT::i16)
8966 return std::make_pair(0U, X86::GR16RegisterClass);
8967 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michel91099d62009-02-17 22:15:04 +00008968 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00008969 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +00008970 case 'f': // FP Stack registers.
8971 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8972 // value to the correct fpstack register class.
8973 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8974 return std::make_pair(0U, X86::RFP32RegisterClass);
8975 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8976 return std::make_pair(0U, X86::RFP64RegisterClass);
8977 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008978 case 'y': // MMX_REGS if MMX allowed.
8979 if (!Subtarget->hasMMX()) break;
8980 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008981 case 'Y': // SSE_REGS if SSE2 allowed
8982 if (!Subtarget->hasSSE2()) break;
8983 // FALL THROUGH.
8984 case 'x': // SSE_REGS if SSE1 allowed
8985 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00008986
8987 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008988 default: break;
8989 // Scalar SSE types.
8990 case MVT::f32:
8991 case MVT::i32:
8992 return std::make_pair(0U, X86::FR32RegisterClass);
8993 case MVT::f64:
8994 case MVT::i64:
8995 return std::make_pair(0U, X86::FR64RegisterClass);
8996 // Vector types.
8997 case MVT::v16i8:
8998 case MVT::v8i16:
8999 case MVT::v4i32:
9000 case MVT::v2i64:
9001 case MVT::v4f32:
9002 case MVT::v2f64:
9003 return std::make_pair(0U, X86::VR128RegisterClass);
9004 }
9005 break;
9006 }
9007 }
Scott Michel91099d62009-02-17 22:15:04 +00009008
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009009 // Use the default implementation in TargetLowering to convert the register
9010 // constraint into a member of a register class.
9011 std::pair<unsigned, const TargetRegisterClass*> Res;
9012 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
9013
9014 // Not found as a standard register?
9015 if (Res.second == 0) {
9016 // GCC calls "st(0)" just plain "st".
9017 if (StringsEqualNoCase("{st}", Constraint)) {
9018 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00009019 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009020 }
Dale Johannesen73920c02008-11-13 21:52:36 +00009021 // 'A' means EAX + EDX.
9022 if (Constraint == "A") {
9023 Res.first = X86::EAX;
9024 Res.second = X86::GRADRegisterClass;
9025 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009026 return Res;
9027 }
9028
9029 // Otherwise, check to see if this is a register class of the wrong value
9030 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9031 // turn into {ax},{dx}.
9032 if (Res.second->hasType(VT))
9033 return Res; // Correct type already, nothing to do.
9034
9035 // All of the single-register GCC register classes map their values onto
9036 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9037 // really want an 8-bit or 32-bit register, map to the appropriate register
9038 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00009039 if (Res.second == X86::GR16RegisterClass) {
9040 if (VT == MVT::i8) {
9041 unsigned DestReg = 0;
9042 switch (Res.first) {
9043 default: break;
9044 case X86::AX: DestReg = X86::AL; break;
9045 case X86::DX: DestReg = X86::DL; break;
9046 case X86::CX: DestReg = X86::CL; break;
9047 case X86::BX: DestReg = X86::BL; break;
9048 }
9049 if (DestReg) {
9050 Res.first = DestReg;
9051 Res.second = Res.second = X86::GR8RegisterClass;
9052 }
9053 } else if (VT == MVT::i32) {
9054 unsigned DestReg = 0;
9055 switch (Res.first) {
9056 default: break;
9057 case X86::AX: DestReg = X86::EAX; break;
9058 case X86::DX: DestReg = X86::EDX; break;
9059 case X86::CX: DestReg = X86::ECX; break;
9060 case X86::BX: DestReg = X86::EBX; break;
9061 case X86::SI: DestReg = X86::ESI; break;
9062 case X86::DI: DestReg = X86::EDI; break;
9063 case X86::BP: DestReg = X86::EBP; break;
9064 case X86::SP: DestReg = X86::ESP; break;
9065 }
9066 if (DestReg) {
9067 Res.first = DestReg;
9068 Res.second = Res.second = X86::GR32RegisterClass;
9069 }
9070 } else if (VT == MVT::i64) {
9071 unsigned DestReg = 0;
9072 switch (Res.first) {
9073 default: break;
9074 case X86::AX: DestReg = X86::RAX; break;
9075 case X86::DX: DestReg = X86::RDX; break;
9076 case X86::CX: DestReg = X86::RCX; break;
9077 case X86::BX: DestReg = X86::RBX; break;
9078 case X86::SI: DestReg = X86::RSI; break;
9079 case X86::DI: DestReg = X86::RDI; break;
9080 case X86::BP: DestReg = X86::RBP; break;
9081 case X86::SP: DestReg = X86::RSP; break;
9082 }
9083 if (DestReg) {
9084 Res.first = DestReg;
9085 Res.second = Res.second = X86::GR64RegisterClass;
9086 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009087 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00009088 } else if (Res.second == X86::FR32RegisterClass ||
9089 Res.second == X86::FR64RegisterClass ||
9090 Res.second == X86::VR128RegisterClass) {
9091 // Handle references to XMM physical registers that got mapped into the
9092 // wrong class. This can happen with constraints like {xmm0} where the
9093 // target independent register mapper will just pick the first match it can
9094 // find, ignoring the required type.
9095 if (VT == MVT::f32)
9096 Res.second = X86::FR32RegisterClass;
9097 else if (VT == MVT::f64)
9098 Res.second = X86::FR64RegisterClass;
9099 else if (X86::VR128RegisterClass->hasType(VT))
9100 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009101 }
9102
9103 return Res;
9104}
Mon P Wang1448aad2008-10-30 08:01:45 +00009105
9106//===----------------------------------------------------------------------===//
9107// X86 Widen vector type
9108//===----------------------------------------------------------------------===//
9109
9110/// getWidenVectorType: given a vector type, returns the type to widen
9111/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9112/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wanga5a239f2008-11-06 05:31:54 +00009113/// When and where to widen is target dependent based on the cost of
Mon P Wang1448aad2008-10-30 08:01:45 +00009114/// scalarizing vs using the wider vector type.
9115
Dan Gohman0fe66c92009-01-15 17:34:08 +00009116MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang1448aad2008-10-30 08:01:45 +00009117 assert(VT.isVector());
9118 if (isTypeLegal(VT))
9119 return VT;
Scott Michel91099d62009-02-17 22:15:04 +00009120
Mon P Wang1448aad2008-10-30 08:01:45 +00009121 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9122 // type based on element type. This would speed up our search (though
9123 // it may not be worth it since the size of the list is relatively
9124 // small).
9125 MVT EltVT = VT.getVectorElementType();
9126 unsigned NElts = VT.getVectorNumElements();
Scott Michel91099d62009-02-17 22:15:04 +00009127
Mon P Wang1448aad2008-10-30 08:01:45 +00009128 // On X86, it make sense to widen any vector wider than 1
9129 if (NElts <= 1)
9130 return MVT::Other;
Scott Michel91099d62009-02-17 22:15:04 +00009131
9132 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang1448aad2008-10-30 08:01:45 +00009133 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9134 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michel91099d62009-02-17 22:15:04 +00009135
9136 if (isTypeLegal(SVT) &&
9137 SVT.getVectorElementType() == EltVT &&
Mon P Wang1448aad2008-10-30 08:01:45 +00009138 SVT.getVectorNumElements() > NElts)
9139 return SVT;
9140 }
9141 return MVT::Other;
9142}