blob: bf7e9192350d7a5e80c1c6064b465bed2cd86631 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000026#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000027#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/CodeGen/AsmPrinter.h"
Evan Chenga8e29892007-01-19 07:51:42 +000029#include "llvm/CodeGen/DwarfWriter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000033#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
35#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000036#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000039#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000042#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000043#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000044#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000045#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000046#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000047#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000048#include "llvm/ADT/StringExtras.h"
Evan Chengae94e592008-12-05 01:06:39 +000049#include "llvm/ADT/StringSet.h"
Chris Lattner97f06932009-10-19 20:20:46 +000050#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/FormattedStream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053#include "llvm/Support/MathExtras.h"
54#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055using namespace llvm;
56
Chris Lattner97f06932009-10-19 20:20:46 +000057static cl::opt<bool>
58EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
59 cl::desc("enable experimental asmprinter gunk in the arm backend"));
60
Chris Lattner95b2c7d2006-12-19 22:59:26 +000061namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000062 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000063
64 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
65 /// make the right decision when printing asm code for different targets.
66 const ARMSubtarget *Subtarget;
67
68 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000069 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000070 ARMFunctionInfo *AFI;
71
Evan Cheng6d63a722008-09-18 07:27:23 +000072 /// MCP - Keep a pointer to constantpool entries of the current
73 /// MachineFunction.
74 const MachineConstantPool *MCP;
75
Bill Wendling57f0db82009-02-24 08:30:20 +000076 public:
David Greene71847812009-07-14 20:18:05 +000077 explicit ARMAsmPrinter(formatted_raw_ostream &O, TargetMachine &TM,
Chris Lattner11d53c12010-03-13 20:55:24 +000078 MCStreamer &Streamer)
79 : AsmPrinter(O, TM, Streamer), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000080 Subtarget = &TM.getSubtarget<ARMSubtarget>();
81 }
82
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000083 virtual const char *getPassName() const {
84 return "ARM Assembly Printer";
85 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000086
Chris Lattner97f06932009-10-19 20:20:46 +000087 void printInstructionThroughMCStreamer(const MachineInstr *MI);
88
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000089
Evan Cheng055b0312009-06-29 07:51:04 +000090 void printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +000091 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +000092 void printSOImmOperand(const MachineInstr *MI, int OpNum);
93 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum);
94 void printSORegOperand(const MachineInstr *MI, int OpNum);
95 void printAddrMode2Operand(const MachineInstr *MI, int OpNum);
96 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum);
97 void printAddrMode3Operand(const MachineInstr *MI, int OpNum);
98 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum);
99 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000100 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000101 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000102 const char *Modifier = 0);
Bob Wilson8b024a52009-07-01 23:16:05 +0000103 void printAddrMode6Operand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000104 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000105 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000106 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000107
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000108 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenge5564742009-07-09 23:43:36 +0000109 void printThumbITMask(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000110 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum);
111 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000112 unsigned Scale);
Evan Cheng055b0312009-06-29 07:51:04 +0000113 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum);
114 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum);
115 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum);
116 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000117
Evan Cheng9cb9e672009-06-27 02:26:13 +0000118 void printT2SOOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000119 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum);
120 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum);
Evan Cheng5c874172009-07-09 22:21:59 +0000121 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000122 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum);
Johnny Chen9e088762010-03-17 17:52:21 +0000123 void printT2AddrModeImm8s4OffsetOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000124 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000125
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000126 void printCPSOptionOperand(const MachineInstr *MI, int OpNum) {}
127 void printMSRMaskOperand(const MachineInstr *MI, int OpNum) {}
128 void printNegZeroOperand(const MachineInstr *MI, int OpNum) {}
Evan Cheng055b0312009-06-29 07:51:04 +0000129 void printPredicateOperand(const MachineInstr *MI, int OpNum);
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000130 void printMandatoryPredicateOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000131 void printSBitModifierOperand(const MachineInstr *MI, int OpNum);
132 void printPCLabel(const MachineInstr *MI, int OpNum);
133 void printRegisterList(const MachineInstr *MI, int OpNum);
134 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000135 const char *Modifier);
Evan Cheng055b0312009-06-29 07:51:04 +0000136 void printJTBlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng66ac5312009-07-25 00:33:29 +0000137 void printJT2BlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng5657c012009-07-29 02:18:14 +0000138 void printTBAddrMode(const MachineInstr *MI, int OpNum);
Bob Wilson4f38b382009-08-21 21:58:55 +0000139 void printNoHashImmediate(const MachineInstr *MI, int OpNum);
Evan Cheng39382422009-10-28 01:44:26 +0000140 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum);
141 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +0000142
Bob Wilson54c78ef2009-11-06 23:33:28 +0000143 void printHex8ImmOperand(const MachineInstr *MI, int OpNum) {
144 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
145 }
146 void printHex16ImmOperand(const MachineInstr *MI, int OpNum) {
147 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
148 }
149 void printHex32ImmOperand(const MachineInstr *MI, int OpNum) {
150 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
151 }
152 void printHex64ImmOperand(const MachineInstr *MI, int OpNum) {
153 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
154 }
155
Evan Cheng055b0312009-06-29 07:51:04 +0000156 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000157 unsigned AsmVariant, const char *ExtraCode);
Evan Cheng055b0312009-06-29 07:51:04 +0000158 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000159 unsigned AsmVariant,
160 const char *ExtraCode);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000161
Chris Lattner41aefdc2009-08-08 01:32:19 +0000162 void printInstruction(const MachineInstr *MI); // autogenerated.
Chris Lattnerd95148f2009-09-13 20:19:22 +0000163 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000164
Chris Lattnera786cea2010-01-28 01:10:34 +0000165 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000166 bool runOnMachineFunction(MachineFunction &F);
Chris Lattnera2406192010-01-28 00:19:24 +0000167
168 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000169 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000170 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000171 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000172
Chris Lattner0890cf12010-01-25 19:51:38 +0000173 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
174 const MachineBasicBlock *MBB) const;
175 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000176
Evan Cheng711b6dc2008-08-08 06:56:16 +0000177 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
178 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000179 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000180 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
181 case 1: O << MAI->getData8bitsDirective(0); break;
182 case 2: O << MAI->getData16bitsDirective(0); break;
183 case 4: O << MAI->getData32bitsDirective(0); break;
184 default: assert(0 && "Unknown CPV size");
185 }
Evan Chenga8e29892007-01-19 07:51:42 +0000186
Evan Cheng711b6dc2008-08-08 06:56:16 +0000187 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Chris Lattner48130352010-01-13 06:38:18 +0000188 SmallString<128> TmpNameStr;
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000189
190 if (ACPV->isLSDA()) {
Chris Lattner48130352010-01-13 06:38:18 +0000191 raw_svector_ostream(TmpNameStr) << MAI->getPrivateGlobalPrefix() <<
Jim Grosbachc40d9f92009-09-01 18:49:12 +0000192 "_LSDA_" << getFunctionNumber();
Chris Lattner48130352010-01-13 06:38:18 +0000193 O << TmpNameStr.str();
Bob Wilson28989a82009-11-02 16:59:06 +0000194 } else if (ACPV->isBlockAddress()) {
Chris Lattner48130352010-01-13 06:38:18 +0000195 O << GetBlockAddressSymbol(ACPV->getBlockAddress())->getName();
Bob Wilson28989a82009-11-02 16:59:06 +0000196 } else if (ACPV->isGlobalValue()) {
197 GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000198 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000199 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000200 if (!isIndirect)
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000201 O << *Mang->getSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000202 else {
203 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000204 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000205 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000206
207 MachineModuleInfoMachO &MMIMachO =
208 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Bill Wendlingcebae362010-03-10 22:34:10 +0000209 MachineModuleInfoImpl::StubValueTy &StubSym =
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000210 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
211 MMIMachO.getGVStubEntry(Sym);
Bill Wendlingcebae362010-03-10 22:34:10 +0000212 if (StubSym.getPointer() == 0)
213 StubSym = MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000214 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000215 }
Bob Wilson28989a82009-11-02 16:59:06 +0000216 } else {
217 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000218 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000219 }
Jim Grosbache9952212009-09-04 01:38:51 +0000220
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000221 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000222 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000223 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000224 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000225 << "+" << (unsigned)ACPV->getPCAdjustment();
226 if (ACPV->mustAddCurrentAddress())
227 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000228 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000229 }
Chris Lattner8e089a92010-02-10 00:36:00 +0000230 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000231 }
Jim Grosbache9952212009-09-04 01:38:51 +0000232
Evan Chenga8e29892007-01-19 07:51:42 +0000233 void getAnalysisUsage(AnalysisUsage &AU) const {
Gordon Henriksencd8bc052007-09-30 13:39:29 +0000234 AsmPrinter::getAnalysisUsage(AU);
Evan Chenga8e29892007-01-19 07:51:42 +0000235 AU.setPreservesAll();
Jim Laskey44c3b9f2007-01-26 21:22:28 +0000236 AU.addRequired<MachineModuleInfo>();
Devang Pateleb3fc282009-01-08 23:40:34 +0000237 AU.addRequired<DwarfWriter>();
Evan Chenga8e29892007-01-19 07:51:42 +0000238 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000239 };
240} // end of anonymous namespace
241
242#include "ARMGenAsmWriter.inc"
243
Chris Lattner953ebb72010-01-27 23:58:11 +0000244void ARMAsmPrinter::EmitFunctionEntryLabel() {
245 if (AFI->isThumbFunction()) {
246 O << "\t.code\t16\n";
247 O << "\t.thumb_func";
248 if (Subtarget->isTargetDarwin())
249 O << '\t' << *CurrentFnSym;
250 O << '\n';
251 }
252
253 OutStreamer.EmitLabel(CurrentFnSym);
254}
255
Evan Chenga8e29892007-01-19 07:51:42 +0000256/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000257/// method to print assembly for each instruction.
258///
259bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000260 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000261 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000262
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000263 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000264}
265
Evan Cheng055b0312009-06-29 07:51:04 +0000266void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000267 const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000268 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000269 unsigned TF = MO.getTargetFlags();
270
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000271 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000272 default:
273 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000274 case MachineOperand::MO_Register: {
275 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000276 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
277 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
278 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
279 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
280 O << '{'
281 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
282 << '}';
283 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
284 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
285 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
286 &ARM::DPR_VFP2RegClass);
287 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
288 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000289 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000290 O << getRegisterName(Reg);
291 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000292 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000293 }
Evan Chenga8e29892007-01-19 07:51:42 +0000294 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000295 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000296 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000297 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
298 (TF & ARMII::MO_LO16))
299 O << ":lower16:";
300 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
301 (TF & ARMII::MO_HI16))
302 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000303 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000304 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000305 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000306 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000307 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000308 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000309 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000310 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000311 GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000312
313 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
314 (TF & ARMII::MO_LO16))
315 O << ":lower16:";
316 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
317 (TF & ARMII::MO_HI16))
318 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000319 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000320
321 printOffset(MO.getOffset());
322
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000323 if (isCallOp && Subtarget->isTargetELF() &&
324 TM.getRelocationModel() == Reloc::PIC_)
325 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000326 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000327 }
Evan Chenga8e29892007-01-19 07:51:42 +0000328 case MachineOperand::MO_ExternalSymbol: {
329 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000330 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000331
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000332 if (isCallOp && Subtarget->isTargetELF() &&
333 TM.getRelocationModel() == Reloc::PIC_)
334 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000335 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000336 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000337 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000338 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000339 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000340 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000341 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000342 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000343 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000344}
345
David Greene71847812009-07-14 20:18:05 +0000346static void printSOImm(formatted_raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000347 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000348 // Break it up into two parts that make up a shifter immediate.
349 V = ARM_AM::getSOImmVal(V);
350 assert(V != -1 && "Not a valid so_imm value!");
351
Evan Chengc70d1842007-03-20 08:11:30 +0000352 unsigned Imm = ARM_AM::getSOImmValImm(V);
353 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000354
Evan Chenga8e29892007-01-19 07:51:42 +0000355 // Print low-level immediate formation info, per
356 // A5.1.3: "Data-processing operands - Immediate".
357 if (Rot) {
358 O << "#" << Imm << ", " << Rot;
359 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000360 if (VerboseAsm) {
361 O.PadToColumn(MAI->getCommentColumn());
362 O << MAI->getCommentString() << ' ';
363 O << (int)ARM_AM::rotr32(Imm, Rot);
364 }
Evan Chenga8e29892007-01-19 07:51:42 +0000365 } else {
366 O << "#" << Imm;
367 }
368}
369
Evan Chengc70d1842007-03-20 08:11:30 +0000370/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
371/// immediate in bits 0-7.
372void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum) {
373 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000374 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner33adcfb2009-08-22 21:43:10 +0000375 printSOImm(O, MO.getImm(), VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000376}
377
Evan Cheng90922132008-11-06 02:25:39 +0000378/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
379/// followed by an 'orr' to materialize.
Evan Chengc70d1842007-03-20 08:11:30 +0000380void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum) {
381 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000382 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000383 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
384 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000385 printSOImm(O, V1, VerboseAsm, MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000386 O << "\n\torr";
387 printPredicateOperand(MI, 2);
Evan Cheng162e3092009-10-26 23:45:59 +0000388 O << "\t";
Jim Grosbache9952212009-09-04 01:38:51 +0000389 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000390 O << ", ";
Jim Grosbache9952212009-09-04 01:38:51 +0000391 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000392 O << ", ";
Chris Lattner33adcfb2009-08-22 21:43:10 +0000393 printSOImm(O, V2, VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// so_reg is a 4-operand unit corresponding to register forms of the A5.1
397// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000398// REG 0 0 - e.g. R5
399// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000400// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
401void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op) {
402 const MachineOperand &MO1 = MI->getOperand(Op);
403 const MachineOperand &MO2 = MI->getOperand(Op+1);
404 const MachineOperand &MO3 = MI->getOperand(Op+2);
405
Chris Lattner762ccea2009-09-13 20:31:40 +0000406 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000407
408 // Print the shift opc.
409 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000410 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000411 << " ";
412
413 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000414 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000415 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
416 } else {
417 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
418 }
419}
420
421void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op) {
422 const MachineOperand &MO1 = MI->getOperand(Op);
423 const MachineOperand &MO2 = MI->getOperand(Op+1);
424 const MachineOperand &MO3 = MI->getOperand(Op+2);
425
Dan Gohmand735b802008-10-03 15:45:36 +0000426 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000427 printOperand(MI, Op);
428 return;
429 }
430
Chris Lattner762ccea2009-09-13 20:31:40 +0000431 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000432
433 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000434 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Evan Chenga8e29892007-01-19 07:51:42 +0000435 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000436 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000437 << ARM_AM::getAM2Offset(MO3.getImm());
438 O << "]";
439 return;
440 }
441
442 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000443 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000444 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000445
Evan Chenga8e29892007-01-19 07:51:42 +0000446 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
447 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000448 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000449 << " #" << ShImm;
450 O << "]";
451}
452
453void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op){
454 const MachineOperand &MO1 = MI->getOperand(Op);
455 const MachineOperand &MO2 = MI->getOperand(Op+1);
456
457 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000458 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
459 assert(ImmOffs && "Malformed indexed load / store!");
460 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000461 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Evan Chengbdc98692007-05-03 23:30:36 +0000462 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000463 return;
464 }
465
Johnny Chen9e088762010-03-17 17:52:21 +0000466 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000467 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000468
Evan Chenga8e29892007-01-19 07:51:42 +0000469 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
470 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000471 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000472 << " #" << ShImm;
473}
474
475void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op) {
476 const MachineOperand &MO1 = MI->getOperand(Op);
477 const MachineOperand &MO2 = MI->getOperand(Op+1);
478 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000479
Dan Gohman6f0d0242008-02-10 18:45:23 +0000480 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000481 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000482
483 if (MO2.getReg()) {
484 O << ", "
485 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000486 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000487 << "]";
488 return;
489 }
Jim Grosbache9952212009-09-04 01:38:51 +0000490
Evan Chenga8e29892007-01-19 07:51:42 +0000491 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
492 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000493 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000494 << ImmOffs;
495 O << "]";
496}
497
498void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op){
499 const MachineOperand &MO1 = MI->getOperand(Op);
500 const MachineOperand &MO2 = MI->getOperand(Op+1);
501
502 if (MO1.getReg()) {
503 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000504 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000505 return;
506 }
507
508 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000509 assert(ImmOffs && "Malformed indexed load / store!");
Evan Chenga8e29892007-01-19 07:51:42 +0000510 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000511 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000512 << ImmOffs;
513}
Jim Grosbache9952212009-09-04 01:38:51 +0000514
Evan Chenga8e29892007-01-19 07:51:42 +0000515void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
516 const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000517 const MachineOperand &MO2 = MI->getOperand(Op+1);
518 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
519 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000520 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000521 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
522 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
523 if (Mode == ARM_AM::ia)
524 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000525 } else {
526 printOperand(MI, Op);
Evan Chenga8e29892007-01-19 07:51:42 +0000527 }
528}
529
530void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
531 const char *Modifier) {
532 const MachineOperand &MO1 = MI->getOperand(Op);
533 const MachineOperand &MO2 = MI->getOperand(Op+1);
534
Dan Gohmand735b802008-10-03 15:45:36 +0000535 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000536 printOperand(MI, Op);
537 return;
538 }
Jim Grosbache9952212009-09-04 01:38:51 +0000539
Dan Gohman6f0d0242008-02-10 18:45:23 +0000540 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000541
542 if (Modifier && strcmp(Modifier, "submode") == 0) {
543 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000544 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000545 return;
546 } else if (Modifier && strcmp(Modifier, "base") == 0) {
547 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000548 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000549 return;
550 }
Jim Grosbache9952212009-09-04 01:38:51 +0000551
Chris Lattner762ccea2009-09-13 20:31:40 +0000552 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000553
Evan Chenga8e29892007-01-19 07:51:42 +0000554 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
555 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000556 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000557 << ImmOffs*4;
558 }
559 O << "]";
560}
561
Bob Wilson8b024a52009-07-01 23:16:05 +0000562void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op) {
563 const MachineOperand &MO1 = MI->getOperand(Op);
564 const MachineOperand &MO2 = MI->getOperand(Op+1);
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000565 const MachineOperand &MO3 = MI->getOperand(Op+2);
566 const MachineOperand &MO4 = MI->getOperand(Op+3);
Bob Wilson8b024a52009-07-01 23:16:05 +0000567
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000568 O << "[" << getRegisterName(MO1.getReg());
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000569 if (MO4.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000570 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000571 O << ", :" << MO4.getImm();
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000572 }
573 O << "]";
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000574
575 if (ARM_AM::getAM6WBFlag(MO3.getImm())) {
576 if (MO2.getReg() == 0)
577 O << "!";
578 else
579 O << ", " << getRegisterName(MO2.getReg());
580 }
Bob Wilson8b024a52009-07-01 23:16:05 +0000581}
582
Evan Chenga8e29892007-01-19 07:51:42 +0000583void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
584 const char *Modifier) {
585 if (Modifier && strcmp(Modifier, "label") == 0) {
586 printPCLabel(MI, Op+1);
587 return;
588 }
589
590 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000591 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Johnny Chen9e088762010-03-17 17:52:21 +0000592 O << "[pc, " << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000593}
594
595void
Evan Chengf49810c2009-06-23 17:48:47 +0000596ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op) {
597 const MachineOperand &MO = MI->getOperand(Op);
598 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000599 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000600 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000601 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
602 O << "#" << lsb << ", #" << width;
603}
604
Evan Cheng055b0312009-06-29 07:51:04 +0000605//===--------------------------------------------------------------------===//
606
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000607void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op) {
608 O << "#" << MI->getOperand(Op).getImm() * 4;
609}
610
Evan Chengf49810c2009-06-23 17:48:47 +0000611void
Evan Chenge5564742009-07-09 23:43:36 +0000612ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op) {
613 // (3 - the number of trailing zeros) is the number of then / else.
614 unsigned Mask = MI->getOperand(Op).getImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000615 unsigned CondBit0 = Mask >> 4 & 1;
Evan Chenge5564742009-07-09 23:43:36 +0000616 unsigned NumTZ = CountTrailingZeros_32(Mask);
617 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000618 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Johnny Chen9e088762010-03-17 17:52:21 +0000619 bool T = ((Mask >> Pos) & 1) == CondBit0;
Evan Chenge5564742009-07-09 23:43:36 +0000620 if (T)
621 O << 't';
622 else
623 O << 'e';
624 }
625}
626
627void
Evan Chenga8e29892007-01-19 07:51:42 +0000628ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op) {
629 const MachineOperand &MO1 = MI->getOperand(Op);
630 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000631 O << "[" << getRegisterName(MO1.getReg());
632 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000633}
634
635void
636ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
637 unsigned Scale) {
638 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000639 const MachineOperand &MO2 = MI->getOperand(Op+1);
640 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000641
Dan Gohmand735b802008-10-03 15:45:36 +0000642 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000643 printOperand(MI, Op);
644 return;
645 }
646
Chris Lattner762ccea2009-09-13 20:31:40 +0000647 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000648 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000649 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000650 else if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000651 O << ", #" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000652 O << "]";
653}
654
655void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000656ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000657 printThumbAddrModeRI5Operand(MI, Op, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000658}
659void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000660ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000661 printThumbAddrModeRI5Operand(MI, Op, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000662}
663void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000664ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000665 printThumbAddrModeRI5Operand(MI, Op, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000666}
667
668void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op) {
669 const MachineOperand &MO1 = MI->getOperand(Op);
670 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000671 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000672 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000673 O << ", #" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000674 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000675}
676
Evan Cheng055b0312009-06-29 07:51:04 +0000677//===--------------------------------------------------------------------===//
678
Evan Cheng9cb9e672009-06-27 02:26:13 +0000679// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
680// register with shift forms.
681// REG 0 0 - e.g. R5
682// REG IMM, SH_OPC - e.g. R5, LSL #3
683void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum) {
684 const MachineOperand &MO1 = MI->getOperand(OpNum);
685 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
686
687 unsigned Reg = MO1.getReg();
688 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000689 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000690
691 // Print the shift opc.
692 O << ", "
693 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
694 << " ";
695
696 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
697 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
698}
699
Evan Cheng055b0312009-06-29 07:51:04 +0000700void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
701 int OpNum) {
702 const MachineOperand &MO1 = MI->getOperand(OpNum);
703 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000704
Chris Lattner762ccea2009-09-13 20:31:40 +0000705 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000706
707 unsigned OffImm = MO2.getImm();
708 if (OffImm) // Don't print +0.
Johnny Chen9e088762010-03-17 17:52:21 +0000709 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000710 O << "]";
711}
712
713void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
714 int OpNum) {
715 const MachineOperand &MO1 = MI->getOperand(OpNum);
716 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
717
Chris Lattner762ccea2009-09-13 20:31:40 +0000718 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000719
720 int32_t OffImm = (int32_t)MO2.getImm();
721 // Don't print +0.
722 if (OffImm < 0)
723 O << ", #-" << -OffImm;
724 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000725 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000726 O << "]";
727}
728
Evan Cheng5c874172009-07-09 22:21:59 +0000729void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
730 int OpNum) {
731 const MachineOperand &MO1 = MI->getOperand(OpNum);
732 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
733
Chris Lattner762ccea2009-09-13 20:31:40 +0000734 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000735
736 int32_t OffImm = (int32_t)MO2.getImm() / 4;
737 // Don't print +0.
738 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000739 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000740 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000741 O << ", #" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000742 O << "]";
743}
744
Evan Chenge88d5ce2009-07-02 07:28:31 +0000745void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
746 int OpNum) {
747 const MachineOperand &MO1 = MI->getOperand(OpNum);
748 int32_t OffImm = (int32_t)MO1.getImm();
749 // Don't print +0.
750 if (OffImm < 0)
751 O << "#-" << -OffImm;
752 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000753 O << "#" << OffImm;
754}
755
756void ARMAsmPrinter::printT2AddrModeImm8s4OffsetOperand(const MachineInstr *MI,
757 int OpNum) {
758 const MachineOperand &MO1 = MI->getOperand(OpNum);
759 int32_t OffImm = (int32_t)MO1.getImm() / 4;
760 // Don't print +0.
761 if (OffImm < 0)
762 O << "#-" << -OffImm * 4;
763 else if (OffImm > 0)
764 O << "#" << OffImm * 4;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000765}
766
Evan Cheng055b0312009-06-29 07:51:04 +0000767void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
768 int OpNum) {
769 const MachineOperand &MO1 = MI->getOperand(OpNum);
770 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
771 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
772
Chris Lattner762ccea2009-09-13 20:31:40 +0000773 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000774
Evan Cheng3a214252009-08-11 08:52:18 +0000775 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000776 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000777
Evan Cheng3a214252009-08-11 08:52:18 +0000778 unsigned ShAmt = MO3.getImm();
779 if (ShAmt) {
780 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
781 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000782 }
783 O << "]";
784}
785
786
787//===--------------------------------------------------------------------===//
788
789void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum) {
790 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000791 if (CC != ARMCC::AL)
792 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000793}
794
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000795void ARMAsmPrinter::printMandatoryPredicateOperand(const MachineInstr *MI,
796 int OpNum) {
797 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
798 O << ARMCondCodeToString(CC);
799}
800
Evan Cheng055b0312009-06-29 07:51:04 +0000801void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum){
802 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000803 if (Reg) {
804 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
805 O << 's';
806 }
807}
808
Evan Cheng055b0312009-06-29 07:51:04 +0000809void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum) {
810 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000811 O << MAI->getPrivateGlobalPrefix()
812 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000813}
814
Evan Cheng055b0312009-06-29 07:51:04 +0000815void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum) {
Evan Chenga8e29892007-01-19 07:51:42 +0000816 O << "{";
Bob Wilson815baeb2010-03-13 01:08:20 +0000817 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000818 if (MI->getOperand(i).isImplicit())
819 continue;
Bob Wilson815baeb2010-03-13 01:08:20 +0000820 if ((int)i != OpNum) O << ", ";
Evan Chenga8e29892007-01-19 07:51:42 +0000821 printOperand(MI, i);
Evan Chenga8e29892007-01-19 07:51:42 +0000822 }
823 O << "}";
824}
825
Evan Cheng055b0312009-06-29 07:51:04 +0000826void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000827 const char *Modifier) {
828 assert(Modifier && "This operand only works with a modifier!");
829 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
830 // data itself.
831 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000832 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner8e089a92010-02-10 00:36:00 +0000833 OutStreamer.EmitLabel(GetCPISymbol(ID));
Evan Chenga8e29892007-01-19 07:51:42 +0000834 } else {
835 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000836 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000837
Evan Cheng6d63a722008-09-18 07:27:23 +0000838 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000839
Evan Cheng711b6dc2008-08-08 06:56:16 +0000840 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000841 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000842 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000843 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000844 }
Evan Chenga8e29892007-01-19 07:51:42 +0000845 }
846}
847
Chris Lattner0890cf12010-01-25 19:51:38 +0000848MCSymbol *ARMAsmPrinter::
849GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
850 const MachineBasicBlock *MBB) const {
851 SmallString<60> Name;
852 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000853 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000854 << "_set_" << MBB->getNumber();
Chris Lattner98cdab52010-03-10 02:25:11 +0000855 return OutContext.GetOrCreateTemporarySymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000856}
857
858MCSymbol *ARMAsmPrinter::
859GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
860 SmallString<60> Name;
861 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000862 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98cdab52010-03-10 02:25:11 +0000863 return OutContext.GetOrCreateTemporarySymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000864}
865
Evan Cheng055b0312009-06-29 07:51:04 +0000866void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000867 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
868
Evan Cheng055b0312009-06-29 07:51:04 +0000869 const MachineOperand &MO1 = MI->getOperand(OpNum);
870 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner1b46f432010-01-23 07:00:21 +0000871
Chris Lattner8aa797a2007-12-30 23:10:15 +0000872 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000873 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
874 OutStreamer.EmitLabel(JTISymbol);
Evan Chenga8e29892007-01-19 07:51:42 +0000875
Chris Lattner33adcfb2009-08-22 21:43:10 +0000876 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000877
Dan Gohman45426112008-07-07 20:06:06 +0000878 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000879 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
880 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000881 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000882 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000883 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
884 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000885 bool isNew = JTSets.insert(MBB);
886
Chris Lattner0890cf12010-01-25 19:51:38 +0000887 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000888 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000889 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000890 << *MBB->getSymbol() << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000891 }
Evan Chenga8e29892007-01-19 07:51:42 +0000892
893 O << JTEntryDirective << ' ';
894 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000895 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
896 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000897 O << *MBB->getSymbol() << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000898 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000899 O << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +0000900
Evan Chengd85ac4d2007-01-27 02:29:45 +0000901 if (i != e-1)
902 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000903 }
904}
905
Evan Cheng66ac5312009-07-25 00:33:29 +0000906void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum) {
907 const MachineOperand &MO1 = MI->getOperand(OpNum);
908 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
909 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000910
911 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
912 OutStreamer.EmitLabel(JTISymbol);
Evan Cheng66ac5312009-07-25 00:33:29 +0000913
Evan Cheng66ac5312009-07-25 00:33:29 +0000914 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
915 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
916 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000917 bool ByteOffset = false, HalfWordOffset = false;
918 if (MI->getOpcode() == ARM::t2TBB)
919 ByteOffset = true;
920 else if (MI->getOpcode() == ARM::t2TBH)
921 HalfWordOffset = true;
922
Evan Cheng66ac5312009-07-25 00:33:29 +0000923 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
924 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000925 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000926 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000927 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000928 O << MAI->getData16bitsDirective();
Chris Lattner0890cf12010-01-25 19:51:38 +0000929
930 if (ByteOffset || HalfWordOffset)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000931 O << '(' << *MBB->getSymbol() << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +0000932 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000933 O << "\tb.w " << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +0000934
Evan Cheng66ac5312009-07-25 00:33:29 +0000935 if (i != e-1)
936 O << '\n';
937 }
Evan Chengff6ab172009-07-31 18:35:56 +0000938
939 // Make sure the instruction that follows TBB is 2-byte aligned.
940 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
941 if (ByteOffset && (JTBBs.size() & 1)) {
942 O << '\n';
943 EmitAlignment(1);
944 }
Evan Cheng66ac5312009-07-25 00:33:29 +0000945}
946
Evan Cheng5657c012009-07-29 02:18:14 +0000947void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000948 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +0000949 if (MI->getOpcode() == ARM::t2TBH)
950 O << ", lsl #1";
951 O << ']';
952}
953
Bob Wilson4f38b382009-08-21 21:58:55 +0000954void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000955 O << MI->getOperand(OpNum).getImm();
956}
Evan Chenga8e29892007-01-19 07:51:42 +0000957
Evan Cheng39382422009-10-28 01:44:26 +0000958void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum) {
959 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +0000960 O << '#' << FP->getValueAPF().convertToFloat();
Evan Cheng39382422009-10-28 01:44:26 +0000961 if (VerboseAsm) {
962 O.PadToColumn(MAI->getCommentColumn());
963 O << MAI->getCommentString() << ' ';
964 WriteAsOperand(O, FP, /*PrintType=*/false);
965 }
966}
967
968void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum) {
969 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +0000970 O << '#' << FP->getValueAPF().convertToDouble();
Evan Cheng39382422009-10-28 01:44:26 +0000971 if (VerboseAsm) {
972 O.PadToColumn(MAI->getCommentColumn());
973 O << MAI->getCommentString() << ' ';
974 WriteAsOperand(O, FP, /*PrintType=*/false);
975 }
976}
977
Evan Cheng055b0312009-06-29 07:51:04 +0000978bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000979 unsigned AsmVariant, const char *ExtraCode){
980 // Does this asm operand have a single letter operand modifier?
981 if (ExtraCode && ExtraCode[0]) {
982 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000983
Evan Chenga8e29892007-01-19 07:51:42 +0000984 switch (ExtraCode[0]) {
985 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000986 case 'a': // Print as a memory address.
987 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000988 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000989 return false;
990 }
991 // Fallthrough
992 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000993 if (!MI->getOperand(OpNum).isImm())
994 return true;
995 printNoHashImmediate(MI, OpNum);
Bob Wilson8f343462009-04-06 21:46:51 +0000996 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000997 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000998 case 'q': // Print a NEON quad precision register.
Evan Cheng055b0312009-06-29 07:51:04 +0000999 printOperand(MI, OpNum);
Evan Cheng23a95702007-03-08 22:42:46 +00001000 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001001 case 'Q':
1002 if (TM.getTargetData()->isLittleEndian())
1003 break;
1004 // Fallthrough
1005 case 'R':
1006 if (TM.getTargetData()->isBigEndian())
1007 break;
1008 // Fallthrough
Jim Grosbache9952212009-09-04 01:38:51 +00001009 case 'H': // Write second word of DI / DF reference.
Evan Chenga8e29892007-01-19 07:51:42 +00001010 // Verify that this operand has two consecutive registers.
Evan Cheng055b0312009-06-29 07:51:04 +00001011 if (!MI->getOperand(OpNum).isReg() ||
1012 OpNum+1 == MI->getNumOperands() ||
1013 !MI->getOperand(OpNum+1).isReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001014 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001015 ++OpNum; // Return the high-part.
Evan Chenga8e29892007-01-19 07:51:42 +00001016 }
1017 }
Jim Grosbache9952212009-09-04 01:38:51 +00001018
Evan Cheng055b0312009-06-29 07:51:04 +00001019 printOperand(MI, OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +00001020 return false;
1021}
1022
Bob Wilson224c2442009-05-19 05:53:42 +00001023bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001024 unsigned OpNum, unsigned AsmVariant,
Bob Wilson224c2442009-05-19 05:53:42 +00001025 const char *ExtraCode) {
1026 if (ExtraCode && ExtraCode[0])
1027 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001028
1029 const MachineOperand &MO = MI->getOperand(OpNum);
1030 assert(MO.isReg() && "unexpected inline asm memory operand");
1031 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001032 return false;
1033}
1034
Chris Lattnera786cea2010-01-28 01:10:34 +00001035void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +00001036 if (EnableMCInst) {
1037 printInstructionThroughMCStreamer(MI);
1038 } else {
Chris Lattnera70e6442009-10-19 22:33:05 +00001039 int Opc = MI->getOpcode();
1040 if (Opc == ARM::CONSTPOOL_ENTRY)
1041 EmitAlignment(2);
1042
Chris Lattner97f06932009-10-19 20:20:46 +00001043 printInstruction(MI);
Chris Lattner8e089a92010-02-10 00:36:00 +00001044 OutStreamer.AddBlankLine();
Chris Lattner97f06932009-10-19 20:20:46 +00001045 }
Evan Chenga8e29892007-01-19 07:51:42 +00001046}
1047
Bob Wilson812209a2009-09-30 22:06:26 +00001048void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001049 if (Subtarget->isTargetDarwin()) {
1050 Reloc::Model RelocM = TM.getRelocationModel();
1051 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1052 // Declare all the text sections up front (before the DWARF sections
1053 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1054 // them together at the beginning of the object file. This helps
1055 // avoid out-of-range branches that are due a fundamental limitation of
1056 // the way symbol offsets are encoded with the current Darwin ARM
1057 // relocations.
Bob Wilson29e06692009-09-30 22:25:37 +00001058 TargetLoweringObjectFileMachO &TLOFMacho =
1059 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
1060 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1061 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1062 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1063 if (RelocM == Reloc::DynamicNoPIC) {
1064 const MCSection *sect =
1065 TLOFMacho.getMachOSection("__TEXT", "__symbol_stub4",
1066 MCSectionMachO::S_SYMBOL_STUBS,
1067 12, SectionKind::getText());
1068 OutStreamer.SwitchSection(sect);
1069 } else {
1070 const MCSection *sect =
1071 TLOFMacho.getMachOSection("__TEXT", "__picsymbolstub4",
1072 MCSectionMachO::S_SYMBOL_STUBS,
1073 16, SectionKind::getText());
1074 OutStreamer.SwitchSection(sect);
1075 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001076 }
1077 }
1078
Jim Grosbache5165492009-11-09 00:11:35 +00001079 // Use unified assembler syntax.
1080 O << "\t.syntax unified\n";
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001081
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001082 // Emit ARM Build Attributes
1083 if (Subtarget->isTargetELF()) {
1084 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001085 std::string CPUString = Subtarget->getCPUString();
1086 if (CPUString != "generic")
1087 O << "\t.cpu " << CPUString << '\n';
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001088
1089 // FIXME: Emit FPU type
1090 if (Subtarget->hasVFP2())
1091 O << "\t.eabi_attribute " << ARMBuildAttrs::VFP_arch << ", 2\n";
1092
1093 // Signal various FP modes.
1094 if (!UnsafeFPMath)
1095 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_denormal << ", 1\n"
1096 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_exceptions << ", 1\n";
1097
1098 if (FiniteOnlyFPMath())
1099 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 1\n";
1100 else
1101 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 3\n";
1102
1103 // 8-bytes alignment stuff.
1104 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_needed << ", 1\n"
1105 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_preserved << ", 1\n";
1106
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001107 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
1108 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard)
1109 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_HardFP_use << ", 3\n"
1110 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_VFP_args << ", 1\n";
1111
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001112 // FIXME: Should we signal R9 usage?
1113 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001114}
1115
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001116
Chris Lattner4a071d62009-10-19 17:59:19 +00001117void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001118 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001119 // All darwin targets use mach-o.
Jim Grosbache9952212009-09-04 01:38:51 +00001120 TargetLoweringObjectFileMachO &TLOFMacho =
Chris Lattnerf61159b2009-08-03 22:18:15 +00001121 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001122 MachineModuleInfoMachO &MMIMacho =
1123 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001124
Chris Lattner4fb63d02009-07-15 04:12:33 +00001125 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +00001126
Evan Chenga8e29892007-01-19 07:51:42 +00001127 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001128 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +00001129
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001130 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001131 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001132 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001133 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001134 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001135 // L_foo$stub:
1136 OutStreamer.EmitLabel(Stubs[i].first);
1137 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +00001138 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
1139 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001140
Bill Wendling52a50e52010-03-11 01:18:13 +00001141 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001142 // External to current translation unit.
1143 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
1144 else
1145 // Internal to current translation unit.
Bill Wendling52a50e52010-03-11 01:18:13 +00001146 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
1147 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001148 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +00001149 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001150
1151 Stubs.clear();
1152 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +00001153 }
1154
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001155 Stubs = MMIMacho.GetHiddenGVStubList();
1156 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001157 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001158 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001159 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
1160 // L_foo$stub:
1161 OutStreamer.EmitLabel(Stubs[i].first);
1162 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +00001163 OutStreamer.EmitValue(MCSymbolRefExpr::
1164 Create(Stubs[i].second.getPointer(),
1165 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001166 4/*size*/, 0/*addrspace*/);
1167 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001168
1169 Stubs.clear();
1170 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +00001171 }
1172
Evan Chenga8e29892007-01-19 07:51:42 +00001173 // Funny Darwin hack: This flag tells the linker that no global symbols
1174 // contain code that falls through to other global symbols (e.g. the obvious
1175 // implementation of multiple entry points). If this doesn't occur, the
1176 // linker can safely perform dead code stripping. Since LLVM never
1177 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001178 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001179 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001180}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001181
Chris Lattner97f06932009-10-19 20:20:46 +00001182//===----------------------------------------------------------------------===//
1183
1184void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001185 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001186 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001187 case ARM::t2MOVi32imm:
1188 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001189 default: break;
Chris Lattner4d152222009-10-19 22:23:04 +00001190 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1191 // This is a pseudo op for a label + instruction sequence, which looks like:
1192 // LPC0:
1193 // add r0, pc, r0
1194 // This adds the address of LPC0 to r0.
1195
1196 // Emit the label.
1197 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001198 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001199 const char *Prefix = MAI->getPrivateGlobalPrefix();
Chris Lattner98cdab52010-03-10 02:25:11 +00001200 MCSymbol *Label =OutContext.GetOrCreateTemporarySymbol(Twine(Prefix)
Evan Chenge7e0d622009-11-06 22:24:13 +00001201 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001202 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001203
1204
1205 // Form and emit tha dd.
1206 MCInst AddInst;
1207 AddInst.setOpcode(ARM::ADDrr);
1208 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1209 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1210 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Chris Lattner850d2e22010-02-03 01:16:28 +00001211 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001212 return;
1213 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001214 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1215 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1216 /// in the function. The first operand is the ID# for this instruction, the
1217 /// second is the index into the MachineConstantPool that this is, the third
1218 /// is the size in bytes of this constant pool entry.
1219 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1220 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1221
1222 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001223 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001224
1225 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1226 if (MCPE.isMachineConstantPoolEntry())
1227 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1228 else
1229 EmitGlobalConstant(MCPE.Val.ConstVal);
1230
1231 return;
1232 }
Chris Lattner017d9472009-10-20 00:40:56 +00001233 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1234 // This is a hack that lowers as a two instruction sequence.
1235 unsigned DstReg = MI->getOperand(0).getReg();
1236 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1237
1238 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1239 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1240
1241 {
1242 MCInst TmpInst;
1243 TmpInst.setOpcode(ARM::MOVi);
1244 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1245 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1246
1247 // Predicate.
1248 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1249 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001250
1251 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001252 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001253 }
1254
1255 {
1256 MCInst TmpInst;
1257 TmpInst.setOpcode(ARM::ORRri);
1258 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1259 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1260 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1261 // Predicate.
1262 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1263 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1264
1265 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001266 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001267 }
1268 return;
1269 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001270 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1271 // This is a hack that lowers as a two instruction sequence.
1272 unsigned DstReg = MI->getOperand(0).getReg();
1273 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1274
1275 {
1276 MCInst TmpInst;
1277 TmpInst.setOpcode(ARM::MOVi16);
1278 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1279 TmpInst.addOperand(MCOperand::CreateImm(ImmVal & 65535)); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001280
Chris Lattner161dcbf2009-10-20 01:11:37 +00001281 // Predicate.
1282 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1283 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1284
Chris Lattner850d2e22010-02-03 01:16:28 +00001285 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001286 }
1287
1288 {
1289 MCInst TmpInst;
1290 TmpInst.setOpcode(ARM::MOVTi16);
1291 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1292 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
1293 TmpInst.addOperand(MCOperand::CreateImm(ImmVal >> 16)); // upper16(imm)
1294
1295 // Predicate.
1296 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1297 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1298
Chris Lattner850d2e22010-02-03 01:16:28 +00001299 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001300 }
1301
1302 return;
1303 }
Chris Lattner97f06932009-10-19 20:20:46 +00001304 }
1305
1306 MCInst TmpInst;
1307 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner850d2e22010-02-03 01:16:28 +00001308 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001309}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001310
1311//===----------------------------------------------------------------------===//
1312// Target Registry Stuff
1313//===----------------------------------------------------------------------===//
1314
1315static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1316 unsigned SyntaxVariant,
1317 const MCAsmInfo &MAI,
1318 raw_ostream &O) {
1319 if (SyntaxVariant == 0)
1320 return new ARMInstPrinter(O, MAI, false);
1321 return 0;
1322}
1323
1324// Force static initialization.
1325extern "C" void LLVMInitializeARMAsmPrinter() {
1326 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1327 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1328
1329 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1330 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1331}
1332