blob: 110da3e5ac52de982530ed89e547fb4b467c374d [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000157 string EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000163 string EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Bob Wilson01135592010-03-23 17:23:59 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000238 string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000243 let AsmString = asm;
Evan Cheng37f25d92008-08-28 23:39:26 +0000244 let Pattern = pattern;
245}
246
247// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000248class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000249 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000250 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000252 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000253 bits<4> p;
254 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000256 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000257 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000258 let Pattern = pattern;
259 list<Predicate> Predicates = [IsARM];
260}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000261
Jim Grosbachf6b28622009-12-14 18:31:20 +0000262// A few are not predicable
263class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
265 string opc, string asm, string cstr,
266 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
268 let OutOperandList = oops;
269 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000270 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000271 let Pattern = pattern;
272 let isPredicable = 0;
273 list<Predicate> Predicates = [IsARM];
274}
Evan Cheng37f25d92008-08-28 23:39:26 +0000275
Bill Wendling4822bce2010-08-30 01:47:35 +0000276// Same as I except it can optionally modify CPSR. Note it's modeled as an input
277// operand since by default it's a zero register. It will become an implicit def
278// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000279class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000280 IndexMode im, Format f, InstrItinClass itin,
281 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000282 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000283 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000284 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000285 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000286 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000287 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000288
Evan Cheng37f25d92008-08-28 23:39:26 +0000289 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000290 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000291 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000292 let Pattern = pattern;
293 list<Predicate> Predicates = [IsARM];
294}
295
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000296// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000297class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000298 IndexMode im, Format f, InstrItinClass itin,
299 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000301 let OutOperandList = oops;
302 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000303 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000308class AI<dag oops, dag iops, Format f, InstrItinClass itin,
309 string opc, string asm, list<dag> pattern>
310 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
311 opc, asm, "", pattern>;
312class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
313 string opc, string asm, list<dag> pattern>
314 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
315 opc, asm, "", pattern>;
316class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000317 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000318 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000319 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000320class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000321 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000322 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000323 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000324
325// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000326class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
328 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
329 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000330 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000331}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000332class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
333 string asm, list<dag> pattern>
334 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
335 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000336 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000337}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABXIx2<dag oops, dag iops, InstrItinClass itin,
339 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000340 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000342
343// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class JTI<dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000347 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000348
Jim Grosbach5278eb82009-12-11 01:42:04 +0000349// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000350class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
352 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
353 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000354 bits<4> Rt;
355 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000356 let Inst{27-23} = 0b00011;
357 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000358 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000359 let Inst{19-16} = Rn;
360 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361 let Inst{11-0} = 0b111110011111;
362}
363class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000367 bits<4> Rd;
368 bits<4> Rt;
369 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000370 let Inst{27-23} = 0b00011;
371 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000372 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000373 let Inst{19-16} = Rn;
374 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000375 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000376 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000377}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000378class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
379 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
380 bits<4> Rt;
381 bits<4> Rt2;
382 bits<4> Rn;
383 let Inst{27-23} = 0b00010;
384 let Inst{22} = b;
385 let Inst{21-20} = 0b00;
386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rt;
388 let Inst{11-4} = 0b00001001;
389 let Inst{3-0} = Rt2;
390}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000391
Evan Cheng0d14fc82008-09-01 01:51:14 +0000392// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000393class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
395 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
396 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000397 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000398 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000399}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000400class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
402 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
403 opc, asm, "", pattern> {
404 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000405 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406}
407class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000408 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000409 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000410 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000411 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000412 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000413}
Bob Wilson01135592010-03-23 17:23:59 +0000414class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000415 string opc, string asm, list<dag> pattern>
416 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
417 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000418
Evan Cheng0d14fc82008-09-01 01:51:14 +0000419
Evan Cheng93912732008-09-01 01:27:33 +0000420// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000421
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000422// LDR/LDRB/STR/STRB
423class AIldst1<bits<3> op, bit opc22, bit isLd, dag oops, dag iops, AddrMode am,
424 Format f, InstrItinClass itin, string opc, string asm,
425 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000426 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
427 "", pattern> {
428 let Inst{27-25} = op;
429 let Inst{24} = 1; // 24 == P
430 // 23 == U
431 let Inst{22} = opc22;
432 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000433 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000434}
435// LDRH/LDRSB/LDRSH/LDRD
436class AIldr2<bits<4> op, bit opc22, bit opc20, dag oops, dag iops, AddrMode am,
437 Format f, InstrItinClass itin, string opc, string asm,
438 list<dag> pattern>
439 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
440 "", pattern> {
441 let Inst{27-25} = 0b000;
442 let Inst{24} = 1; // 24 == P
443 // 23 == U
444 let Inst{22} = opc22;
445 let Inst{21} = 0; // 21 == W
446 let Inst{20} = opc20;
447
448 let Inst{7-4} = op;
449}
450
Bob Wilson01135592010-03-23 17:23:59 +0000451class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000452 string asm, list<dag> pattern>
453 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000454 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000455 let Inst{20} = 1; // L bit
456 let Inst{21} = 0; // W bit
457 let Inst{22} = 0; // B bit
458 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000459 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000460}
Bob Wilson01135592010-03-23 17:23:59 +0000461class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000462 string asm, list<dag> pattern>
463 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000464 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000465 let Inst{20} = 1; // L bit
466 let Inst{21} = 0; // W bit
467 let Inst{22} = 1; // B bit
468 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000469 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000470}
Evan Cheng17222df2008-08-31 19:02:21 +0000471
Evan Cheng93912732008-09-01 01:27:33 +0000472// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000473class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
474 string asm, list<dag> pattern>
475 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000476 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000477 let Inst{20} = 0; // L bit
478 let Inst{21} = 0; // W bit
479 let Inst{22} = 0; // B bit
480 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000481 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000482}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000483class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
484 string asm, list<dag> pattern>
485 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000486 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000487 let Inst{20} = 0; // L bit
488 let Inst{21} = 0; // W bit
489 let Inst{22} = 1; // B bit
490 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000491 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000492}
Evan Cheng93912732008-09-01 01:27:33 +0000493
Jim Grosbach2716e252010-11-12 21:28:15 +0000494// Pre-indexed load/stores
495class AI2ldstpr<bit isLd, bit opc22, dag oops, dag iops, Format f,
496 InstrItinClass itin, string opc, string asm, string cstr,
497 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000498 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
499 opc, asm, cstr, pattern> {
Jim Grosbach2716e252010-11-12 21:28:15 +0000500 let Inst{20} = isLd; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000501 let Inst{21} = 1; // W bit
Jim Grosbach2716e252010-11-12 21:28:15 +0000502 let Inst{22} = opc22; // B bit
Evan Cheng93912732008-09-01 01:27:33 +0000503 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000504 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000505}
506
Jim Grosbach2716e252010-11-12 21:28:15 +0000507// Post-indexed load/stores
508class AI2ldstpo<bit isLd, bit opc22, dag oops, dag iops, Format f,
509 InstrItinClass itin, string opc, string asm, string cstr,
510 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000511 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
512 opc, asm, cstr,pattern> {
Jim Grosbach2716e252010-11-12 21:28:15 +0000513 let Inst{20} = isLd; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000514 let Inst{21} = 0; // W bit
Jim Grosbach2716e252010-11-12 21:28:15 +0000515 let Inst{22} = opc22; // B bit
Evan Cheng93912732008-09-01 01:27:33 +0000516 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000517 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000518}
519
Evan Cheng0d14fc82008-09-01 01:51:14 +0000520// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000521class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000522 string opc, string asm, list<dag> pattern>
523 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
524 opc, asm, "", pattern>;
525class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
526 string asm, list<dag> pattern>
527 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
528 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000529
Evan Cheng840917b2008-09-01 07:00:14 +0000530// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000531class AI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
532 string opc, string asm, list<dag> pattern>
533 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
534 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000535 let Inst{4} = 1;
536 let Inst{5} = 1; // H bit
537 let Inst{6} = 0; // S bit
538 let Inst{7} = 1;
539 let Inst{20} = 1; // L bit
540 let Inst{21} = 0; // W bit
541 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000542 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000543}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000544class AXI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
545 string asm, list<dag> pattern>
546 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000547 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000548 let Inst{4} = 1;
549 let Inst{5} = 1; // H bit
550 let Inst{6} = 0; // S bit
551 let Inst{7} = 1;
552 let Inst{20} = 1; // L bit
553 let Inst{21} = 0; // W bit
554 let Inst{24} = 1; // P bit
555}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000556class AI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
557 string opc, string asm, list<dag> pattern>
558 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
559 opc, asm, "", pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000560 bits<14> addr;
561 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000562 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000563 let Inst{24} = 1; // P bit
564 let Inst{23} = addr{8}; // U bit
565 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
566 let Inst{21} = 0; // W bit
567 let Inst{20} = 1; // L bit
568 let Inst{19-16} = addr{12-9}; // Rn
569 let Inst{15-12} = Rt; // Rt
570 let Inst{11-8} = addr{7-4}; // imm7_4/zero
571 let Inst{7-4} = 0b1111;
572 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000573}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000574class AXI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
575 string asm, list<dag> pattern>
576 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000577 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000578 let Inst{4} = 1;
579 let Inst{5} = 1; // H bit
580 let Inst{6} = 1; // S bit
581 let Inst{7} = 1;
582 let Inst{20} = 1; // L bit
583 let Inst{21} = 0; // W bit
584 let Inst{24} = 1; // P bit
585}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000586class AI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
587 string opc, string asm, list<dag> pattern>
588 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
589 opc, asm, "", pattern> {
Jim Grosbach80f9e672010-11-12 17:52:59 +0000590 bits<14> addr;
591 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000592 let Inst{27-25} = 0b000;
Jim Grosbach80f9e672010-11-12 17:52:59 +0000593 let Inst{24} = 1; // P bit
594 let Inst{23} = addr{8}; // U bit
595 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
596 let Inst{21} = 0; // W bit
597 let Inst{20} = 1; // L bit
598 let Inst{19-16} = addr{12-9}; // Rn
599 let Inst{15-12} = Rt; // Rt
600 let Inst{11-8} = addr{7-4}; // imm7_4/zero
601 let Inst{7-4} = 0b1101;
602 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000603}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000604class AXI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
605 string asm, list<dag> pattern>
606 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000607 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000608 let Inst{4} = 1;
609 let Inst{5} = 0; // H bit
610 let Inst{6} = 1; // S bit
611 let Inst{7} = 1;
612 let Inst{20} = 1; // L bit
613 let Inst{21} = 0; // W bit
614 let Inst{24} = 1; // P bit
615}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000616class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
617 string opc, string asm, list<dag> pattern>
618 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
619 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000620 let Inst{4} = 1;
621 let Inst{5} = 0; // H bit
622 let Inst{6} = 1; // S bit
623 let Inst{7} = 1;
624 let Inst{20} = 0; // L bit
625 let Inst{21} = 0; // W bit
626 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000627 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000628}
629
630// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000631class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
632 string opc, string asm, list<dag> pattern>
633 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
634 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000635 bits<14> addr;
636 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000637 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000638 let Inst{24} = 1; // P bit
639 let Inst{23} = addr{8}; // U bit
640 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
641 let Inst{21} = 0; // W bit
642 let Inst{20} = 0; // L bit
643 let Inst{19-16} = addr{12-9}; // Rn
644 let Inst{15-12} = Rt; // Rt
645 let Inst{11-8} = addr{7-4}; // imm7_4/zero
646 let Inst{7-4} = 0b1011;
647 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000648}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000649class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
650 string asm, list<dag> pattern>
651 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000652 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000653 let Inst{4} = 1;
654 let Inst{5} = 1; // H bit
655 let Inst{6} = 0; // S bit
656 let Inst{7} = 1;
657 let Inst{20} = 0; // L bit
658 let Inst{21} = 0; // W bit
659 let Inst{24} = 1; // P bit
660}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000661class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
662 string opc, string asm, list<dag> pattern>
663 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
664 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000665 let Inst{4} = 1;
666 let Inst{5} = 1; // H bit
667 let Inst{6} = 1; // S bit
668 let Inst{7} = 1;
669 let Inst{20} = 0; // L bit
670 let Inst{21} = 0; // W bit
671 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000672 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000673}
674
675// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000676class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
677 string opc, string asm, string cstr, list<dag> pattern>
678 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
679 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000680 let Inst{4} = 1;
681 let Inst{5} = 1; // H bit
682 let Inst{6} = 0; // S bit
683 let Inst{7} = 1;
684 let Inst{20} = 1; // L bit
685 let Inst{21} = 1; // W bit
686 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000687 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000688}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000689class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
690 string opc, string asm, string cstr, list<dag> pattern>
691 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
692 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000693 bits<14> addr;
694 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000695 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000696 let Inst{24} = 1; // P bit
697 let Inst{23} = addr{8}; // U bit
698 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
699 let Inst{21} = 1; // W bit
700 let Inst{20} = 1; // L bit
701 let Inst{19-16} = addr{12-9}; // Rn
702 let Inst{15-12} = Rt; // Rt
703 let Inst{11-8} = addr{7-4}; // imm7_4/zero
704 let Inst{7-4} = 0b1111;
705 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000706}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000707class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
708 string opc, string asm, string cstr, list<dag> pattern>
709 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
710 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000711 let Inst{4} = 1;
712 let Inst{5} = 0; // H bit
713 let Inst{6} = 1; // S bit
714 let Inst{7} = 1;
715 let Inst{20} = 1; // L bit
716 let Inst{21} = 1; // W bit
717 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000718 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000719}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000720class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
721 string opc, string asm, string cstr, list<dag> pattern>
722 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
723 opc, asm, cstr, pattern> {
724 let Inst{4} = 1;
725 let Inst{5} = 0; // H bit
726 let Inst{6} = 1; // S bit
727 let Inst{7} = 1;
728 let Inst{20} = 0; // L bit
729 let Inst{21} = 1; // W bit
730 let Inst{24} = 1; // P bit
731 let Inst{27-25} = 0b000;
732}
733
Evan Cheng840917b2008-09-01 07:00:14 +0000734
735// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000736class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
737 string opc, string asm, string cstr, list<dag> pattern>
738 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
739 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000740 let Inst{4} = 1;
741 let Inst{5} = 1; // H bit
742 let Inst{6} = 0; // S bit
743 let Inst{7} = 1;
744 let Inst{20} = 0; // L bit
745 let Inst{21} = 1; // W bit
746 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000747 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000748}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000749class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
750 string opc, string asm, string cstr, list<dag> pattern>
751 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
752 opc, asm, cstr, pattern> {
753 let Inst{4} = 1;
754 let Inst{5} = 1; // H bit
755 let Inst{6} = 1; // S bit
756 let Inst{7} = 1;
757 let Inst{20} = 0; // L bit
758 let Inst{21} = 1; // W bit
759 let Inst{24} = 1; // P bit
760 let Inst{27-25} = 0b000;
761}
Evan Cheng840917b2008-09-01 07:00:14 +0000762
763// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000764class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
765 string opc, string asm, string cstr, list<dag> pattern>
766 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
767 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000768 let Inst{4} = 1;
769 let Inst{5} = 1; // H bit
770 let Inst{6} = 0; // S bit
771 let Inst{7} = 1;
772 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000773 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000774 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000775 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000776}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000777class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
778 string opc, string asm, string cstr, list<dag> pattern>
779 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
780 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000781 bits<10> offset;
782 bits<4> Rt;
783 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000784 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000785 let Inst{24} = 0; // P bit
786 let Inst{23} = offset{8}; // U bit
787 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
788 let Inst{21} = 0; // W bit
789 let Inst{20} = 1; // L bit
790 let Inst{19-16} = Rn; // Rn
791 let Inst{15-12} = Rt; // Rt
792 let Inst{11-8} = offset{7-4}; // imm7_4/zero
793 let Inst{7-4} = 0b1111;
794 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000795}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000796class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
797 string opc, string asm, string cstr, list<dag> pattern>
798 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
799 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000800 let Inst{4} = 1;
801 let Inst{5} = 0; // H bit
802 let Inst{6} = 1; // S bit
803 let Inst{7} = 1;
804 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000805 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000806 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000807 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000808}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000809class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
810 string opc, string asm, string cstr, list<dag> pattern>
811 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
812 opc, asm, cstr, pattern> {
813 let Inst{4} = 1;
814 let Inst{5} = 0; // H bit
815 let Inst{6} = 1; // S bit
816 let Inst{7} = 1;
817 let Inst{20} = 0; // L bit
818 let Inst{21} = 0; // W bit
819 let Inst{24} = 0; // P bit
820 let Inst{27-25} = 0b000;
821}
Evan Cheng840917b2008-09-01 07:00:14 +0000822
823// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000824class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
825 string opc, string asm, string cstr, list<dag> pattern>
826 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
827 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000828 let Inst{4} = 1;
829 let Inst{5} = 1; // H bit
830 let Inst{6} = 0; // S bit
831 let Inst{7} = 1;
832 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000833 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000834 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000835 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000836}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000837class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
838 string opc, string asm, string cstr, list<dag> pattern>
839 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
840 opc, asm, cstr, pattern> {
841 let Inst{4} = 1;
842 let Inst{5} = 1; // H bit
843 let Inst{6} = 1; // S bit
844 let Inst{7} = 1;
845 let Inst{20} = 0; // L bit
846 let Inst{21} = 0; // W bit
847 let Inst{24} = 0; // P bit
848 let Inst{27-25} = 0b000;
849}
Evan Cheng840917b2008-09-01 07:00:14 +0000850
Evan Cheng0d14fc82008-09-01 01:51:14 +0000851// addrmode4 instructions
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000852class AXI4ld<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000853 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000854 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000855 asm, cstr, pattern> {
Jim Grosbach954ffff2010-11-10 23:44:32 +0000856 bits<4> p;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000857 bits<16> dsts;
Jim Grosbach866aa392010-11-10 23:12:48 +0000858 bits<4> Rn;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000859 bits<2> amode;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000860 let Inst{31-28} = p;
Jim Grosbach26421962008-10-14 20:36:24 +0000861 let Inst{27-25} = 0b100;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000862 let Inst{24-23} = amode;
863 let Inst{22} = 0; // S bit
Jim Grosbach866aa392010-11-10 23:12:48 +0000864 let Inst{20} = 1; // L bit
865 let Inst{19-16} = Rn;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000866 let Inst{15-0} = dsts;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000867}
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000868class AXI4st<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000869 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000870 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000871 asm, cstr, pattern> {
Jim Grosbach954ffff2010-11-10 23:44:32 +0000872 bits<4> p;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000873 bits<16> srcs;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000874 bits<4> Rn;
875 bits<2> amode;
876 let Inst{31-28} = p;
Jim Grosbach26421962008-10-14 20:36:24 +0000877 let Inst{27-25} = 0b100;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000878 let Inst{24-23} = amode;
879 let Inst{22} = 0; // S bit
880 let Inst{20} = 0; // L bit
881 let Inst{19-16} = Rn;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000882 let Inst{15-0} = srcs;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000883}
Evan Cheng37f25d92008-08-28 23:39:26 +0000884
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000885// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000886class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
887 string opc, string asm, list<dag> pattern>
888 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
889 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000890 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000891 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000892 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000893}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000894class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
895 string opc, string asm, list<dag> pattern>
896 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
897 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000898 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000899 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000900}
901
902// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000903class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
904 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000905 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
906 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000907 bits<4> Rd;
908 bits<4> Rn;
909 bits<4> Rm;
910 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000911 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000912 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000913 let Inst{19-16} = Rd;
914 let Inst{11-8} = Rm;
915 let Inst{3-0} = Rn;
916}
917// MSW multiple w/ Ra operand
918class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
919 InstrItinClass itin, string opc, string asm, list<dag> pattern>
920 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
921 bits<4> Ra;
922 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000923}
Evan Cheng37f25d92008-08-28 23:39:26 +0000924
Evan Chengeb4f52e2008-11-06 03:35:07 +0000925// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000926class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000927 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000928 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
929 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000930 bits<4> Rn;
931 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000932 let Inst{4} = 0;
933 let Inst{7} = 1;
934 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000935 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000936 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000937 let Inst{11-8} = Rm;
938 let Inst{3-0} = Rn;
939}
940class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
941 InstrItinClass itin, string opc, string asm, list<dag> pattern>
942 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
943 bits<4> Rd;
944 let Inst{19-16} = Rd;
945}
946
947// AMulxyI with Ra operand
948class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
949 InstrItinClass itin, string opc, string asm, list<dag> pattern>
950 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
951 bits<4> Ra;
952 let Inst{15-12} = Ra;
953}
954// SMLAL*
955class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
956 InstrItinClass itin, string opc, string asm, list<dag> pattern>
957 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
958 bits<4> RdLo;
959 bits<4> RdHi;
960 let Inst{19-16} = RdHi;
961 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000962}
963
Evan Cheng97f48c32008-11-06 22:15:19 +0000964// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000965class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
966 string opc, string asm, list<dag> pattern>
967 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
968 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000969 // All AExtI instructions have Rd and Rm register operands.
970 bits<4> Rd;
971 bits<4> Rm;
972 let Inst{15-12} = Rd;
973 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000974 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000975 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000976 let Inst{27-20} = opcod;
977}
978
Evan Cheng8b59db32008-11-07 01:41:35 +0000979// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000980class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
981 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000982 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
983 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000984 bits<4> Rd;
985 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000986 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000987 let Inst{19-16} = 0b1111;
988 let Inst{15-12} = Rd;
989 let Inst{11-8} = 0b1111;
990 let Inst{7-4} = opc7_4;
991 let Inst{3-0} = Rm;
992}
993
994// PKH instructions
995class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
996 string opc, string asm, list<dag> pattern>
997 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
998 opc, asm, "", pattern> {
999 bits<4> Rd;
1000 bits<4> Rn;
1001 bits<4> Rm;
1002 bits<8> sh;
1003 let Inst{27-20} = opcod;
1004 let Inst{19-16} = Rn;
1005 let Inst{15-12} = Rd;
1006 let Inst{11-7} = sh{7-3};
1007 let Inst{6} = tb;
1008 let Inst{5-4} = 0b01;
1009 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +00001010}
1011
Evan Cheng37f25d92008-08-28 23:39:26 +00001012//===----------------------------------------------------------------------===//
1013
1014// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
1015class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
1016 list<Predicate> Predicates = [IsARM];
1017}
1018class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
1019 list<Predicate> Predicates = [IsARM, HasV5TE];
1020}
1021class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
1022 list<Predicate> Predicates = [IsARM, HasV6];
1023}
Evan Cheng13096642008-08-29 06:41:12 +00001024
1025//===----------------------------------------------------------------------===//
1026//
1027// Thumb Instruction Format Definitions.
1028//
1029
Evan Cheng13096642008-08-29 06:41:12 +00001030// TI - Thumb instruction.
1031
Evan Cheng446c4282009-07-11 06:43:01 +00001032class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001033 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001034 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001035 let OutOperandList = oops;
1036 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001037 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +00001038 let Pattern = pattern;
1039 list<Predicate> Predicates = [IsThumb];
1040}
1041
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001042class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
1043 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001044
Evan Cheng35d6c412009-08-04 23:47:55 +00001045// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +00001046class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
1047 list<dag> pattern>
1048 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
1049 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +00001050
Johnny Chend68e1192009-12-15 17:24:14 +00001051// tBL, tBX 32-bit instructions
1052class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +00001053 dag oops, dag iops, InstrItinClass itin, string asm,
1054 list<dag> pattern>
1055 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
1056 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +00001057 let Inst{31-27} = opcod1;
1058 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001059 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +00001060}
Evan Cheng13096642008-08-29 06:41:12 +00001061
1062// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +00001063class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
1064 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001065 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001066
Evan Cheng09c39fc2009-06-23 19:38:13 +00001067// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +00001068class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001069 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001070 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001071 let OutOperandList = oops;
1072 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001073 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001074 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001075 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +00001076}
1077
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001078class T1I<dag oops, dag iops, InstrItinClass itin,
1079 string asm, list<dag> pattern>
1080 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
1081class T1Ix2<dag oops, dag iops, InstrItinClass itin,
1082 string asm, list<dag> pattern>
1083 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1084class T1JTI<dag oops, dag iops, InstrItinClass itin,
1085 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +00001086 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001087
1088// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001089class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001090 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001091 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001092 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001093
1094// Thumb1 instruction that can either be predicated or set CPSR.
1095class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001096 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001097 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001098 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +00001099 let OutOperandList = !con(oops, (outs s_cc_out:$s));
1100 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001101 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001102 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001103 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001104}
1105
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001106class T1sI<dag oops, dag iops, InstrItinClass itin,
1107 string opc, string asm, list<dag> pattern>
1108 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001109
1110// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001111class T1sIt<dag oops, dag iops, InstrItinClass itin,
1112 string opc, string asm, list<dag> pattern>
1113 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001114 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001115
1116// Thumb1 instruction that can be predicated.
1117class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001118 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001119 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001120 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001121 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001122 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001123 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001124 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001125 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001126}
1127
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001128class T1pI<dag oops, dag iops, InstrItinClass itin,
1129 string opc, string asm, list<dag> pattern>
1130 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001131
1132// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001133class T1pIt<dag oops, dag iops, InstrItinClass itin,
1134 string opc, string asm, list<dag> pattern>
1135 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001136 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001137
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001138class T1pI1<dag oops, dag iops, InstrItinClass itin,
1139 string opc, string asm, list<dag> pattern>
1140 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1141class T1pI2<dag oops, dag iops, InstrItinClass itin,
1142 string opc, string asm, list<dag> pattern>
1143 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1144class T1pI4<dag oops, dag iops, InstrItinClass itin,
1145 string opc, string asm, list<dag> pattern>
1146 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001147class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001148 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1149 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001150
Johnny Chenbbc71b22009-12-16 02:32:54 +00001151class Encoding16 : Encoding {
1152 let Inst{31-16} = 0x0000;
1153}
1154
Johnny Chend68e1192009-12-15 17:24:14 +00001155// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001156class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001157 let Inst{15-10} = opcode;
1158}
1159
1160// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001161class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001162 let Inst{15-14} = 0b00;
1163 let Inst{13-9} = opcode;
1164}
1165
1166// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001167class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001168 let Inst{15-10} = 0b010000;
1169 let Inst{9-6} = opcode;
1170}
1171
1172// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001173class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001174 let Inst{15-10} = 0b010001;
1175 let Inst{9-6} = opcode;
1176}
1177
1178// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001179class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001180 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001181 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001182}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001183class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001184class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1185class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1186class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001187class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001188
1189// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001190class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001191 let Inst{15-12} = 0b1011;
1192 let Inst{11-5} = opcode;
1193}
1194
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001195// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1196class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001197 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001198 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001199 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001200 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001201 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001202 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001203 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001204 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001205}
1206
Bill Wendlingda2ae632010-08-31 07:50:46 +00001207// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1208// input operand since by default it's a zero register. It will become an
1209// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001210//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001211// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1212// more consistent.
1213class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001214 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001215 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001216 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001217 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001218 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001219 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001220 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001221 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001222}
1223
1224// Special cases
1225class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001226 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001227 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001228 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001229 let OutOperandList = oops;
1230 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001231 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001232 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001233 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001234}
1235
Jim Grosbachd1228742009-12-01 18:10:36 +00001236class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001237 InstrItinClass itin,
1238 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001239 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1240 let OutOperandList = oops;
1241 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001242 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001243 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001244 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001245}
1246
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001247class T2I<dag oops, dag iops, InstrItinClass itin,
1248 string opc, string asm, list<dag> pattern>
1249 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1250class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1251 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001252 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001253class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1254 string opc, string asm, list<dag> pattern>
1255 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1256class T2Iso<dag oops, dag iops, InstrItinClass itin,
1257 string opc, string asm, list<dag> pattern>
1258 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1259class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1260 string opc, string asm, list<dag> pattern>
1261 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001262class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001263 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001264 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1265 pattern> {
1266 let Inst{31-27} = 0b11101;
1267 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001268 let Inst{24} = P;
1269 let Inst{23} = ?; // The U bit.
1270 let Inst{22} = 1;
1271 let Inst{21} = W;
1272 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001273}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001274
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001275class T2sI<dag oops, dag iops, InstrItinClass itin,
1276 string opc, string asm, list<dag> pattern>
1277 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001278
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001279class T2XI<dag oops, dag iops, InstrItinClass itin,
1280 string asm, list<dag> pattern>
1281 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1282class T2JTI<dag oops, dag iops, InstrItinClass itin,
1283 string asm, list<dag> pattern>
1284 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001285
Evan Cheng5adb66a2009-09-28 09:14:39 +00001286class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001287 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001288 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1289
Bob Wilson815baeb2010-03-13 01:08:20 +00001290// Two-address instructions
1291class T2XIt<dag oops, dag iops, InstrItinClass itin,
1292 string asm, string cstr, list<dag> pattern>
1293 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001294
Evan Chenge88d5ce2009-07-02 07:28:31 +00001295// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001296class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1297 dag oops, dag iops,
1298 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001299 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001300 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001301 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001302 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001303 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001304 let Pattern = pattern;
1305 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001306 let Inst{31-27} = 0b11111;
1307 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001308 let Inst{24} = signed;
1309 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001310 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001311 let Inst{20} = load;
1312 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001313 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001314 let Inst{10} = pre; // The P bit.
1315 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001316}
1317
Johnny Chenadc77332010-02-26 22:04:29 +00001318// Helper class for disassembly only
1319// A6.3.16 & A6.3.17
1320// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1321class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1322 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1323 : T2I<oops, iops, itin, opc, asm, pattern> {
1324 let Inst{31-27} = 0b11111;
1325 let Inst{26-24} = 0b011;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001326 let Inst{23} = long;
Johnny Chenadc77332010-02-26 22:04:29 +00001327 let Inst{22-20} = op22_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001328 let Inst{7-4} = op7_4;
Johnny Chenadc77332010-02-26 22:04:29 +00001329}
1330
David Goodwinc9d138f2009-07-27 19:59:26 +00001331// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1332class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001333 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001334}
1335
1336// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1337class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001338 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001339}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001340
Evan Cheng9cb9e672009-06-27 02:26:13 +00001341// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1342class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001343 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001344}
1345
Evan Cheng13096642008-08-29 06:41:12 +00001346//===----------------------------------------------------------------------===//
1347
Evan Cheng96581d32008-11-11 02:11:05 +00001348//===----------------------------------------------------------------------===//
1349// ARM VFP Instruction templates.
1350//
1351
David Goodwin3ca524e2009-07-10 17:03:29 +00001352// Almost all VFP instructions are predicable.
1353class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001354 IndexMode im, Format f, InstrItinClass itin,
1355 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001356 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001357 bits<4> p;
1358 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001359 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001360 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001361 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001362 let Pattern = pattern;
1363 list<Predicate> Predicates = [HasVFP2];
1364}
1365
1366// Special cases
1367class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001368 IndexMode im, Format f, InstrItinClass itin,
1369 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001370 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
David Goodwin3ca524e2009-07-10 17:03:29 +00001371 let OutOperandList = oops;
1372 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001373 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001374 let Pattern = pattern;
1375 list<Predicate> Predicates = [HasVFP2];
1376}
1377
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001378class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1379 string opc, string asm, list<dag> pattern>
1380 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1381 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001382
Evan Chengcd8e66a2008-11-11 21:48:44 +00001383// ARM VFP addrmode5 loads and stores
1384class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001385 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001386 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001387 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001388 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001389 // Instruction operands.
1390 bits<5> Dd;
1391 bits<13> addr;
1392
1393 // Encode instruction operands.
1394 let Inst{23} = addr{8}; // U (add = (U == '1'))
1395 let Inst{22} = Dd{4};
1396 let Inst{19-16} = addr{12-9}; // Rn
1397 let Inst{15-12} = Dd{3-0};
1398 let Inst{7-0} = addr{7-0}; // imm8
1399
Evan Cheng96581d32008-11-11 02:11:05 +00001400 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001401 let Inst{27-24} = opcod1;
1402 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001403 let Inst{11-9} = 0b101;
1404 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001405
1406 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001407 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001408}
1409
Evan Chengcd8e66a2008-11-11 21:48:44 +00001410class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001411 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001412 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001413 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001414 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001415 // Instruction operands.
1416 bits<5> Sd;
1417 bits<13> addr;
1418
1419 // Encode instruction operands.
1420 let Inst{23} = addr{8}; // U (add = (U == '1'))
1421 let Inst{22} = Sd{0};
1422 let Inst{19-16} = addr{12-9}; // Rn
1423 let Inst{15-12} = Sd{4-1};
1424 let Inst{7-0} = addr{7-0}; // imm8
1425
Evan Cheng96581d32008-11-11 02:11:05 +00001426 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001427 let Inst{27-24} = opcod1;
1428 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001429 let Inst{11-9} = 0b101;
1430 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001431}
1432
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001433// VFP Load / store multiple pseudo instructions.
1434class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1435 list<dag> pattern>
1436 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1437 cstr, itin> {
1438 let OutOperandList = oops;
1439 let InOperandList = !con(iops, (ins pred:$p));
1440 let Pattern = pattern;
1441 list<Predicate> Predicates = [HasVFP2];
1442}
1443
Evan Chengcd8e66a2008-11-11 21:48:44 +00001444// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001445class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001446 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001447 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001448 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001449 // TODO: Mark the instructions with the appropriate subtarget info.
1450 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001451 let Inst{11-9} = 0b101;
1452 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001453
1454 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001455 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001456}
1457
Jim Grosbach72db1822010-09-08 00:25:50 +00001458class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001459 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001460 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001461 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001462 // TODO: Mark the instructions with the appropriate subtarget info.
1463 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001464 let Inst{11-9} = 0b101;
1465 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001466}
1467
Evan Cheng96581d32008-11-11 02:11:05 +00001468// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001469class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1470 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1471 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001472 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001473 // Instruction operands.
1474 bits<5> Dd;
1475 bits<5> Dm;
1476
1477 // Encode instruction operands.
1478 let Inst{3-0} = Dm{3-0};
1479 let Inst{5} = Dm{4};
1480 let Inst{15-12} = Dd{3-0};
1481 let Inst{22} = Dd{4};
1482
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001483 let Inst{27-23} = opcod1;
1484 let Inst{21-20} = opcod2;
1485 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001486 let Inst{11-9} = 0b101;
1487 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001488 let Inst{7-6} = opcod4;
1489 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001490}
1491
1492// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001493class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001494 dag iops, InstrItinClass itin, string opc, string asm,
1495 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001496 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001497 // Instruction operands.
1498 bits<5> Dd;
1499 bits<5> Dn;
1500 bits<5> Dm;
1501
1502 // Encode instruction operands.
1503 let Inst{3-0} = Dm{3-0};
1504 let Inst{5} = Dm{4};
1505 let Inst{19-16} = Dn{3-0};
1506 let Inst{7} = Dn{4};
1507 let Inst{15-12} = Dd{3-0};
1508 let Inst{22} = Dd{4};
1509
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001510 let Inst{27-23} = opcod1;
1511 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001512 let Inst{11-9} = 0b101;
1513 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001514 let Inst{6} = op6;
1515 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001516}
1517
1518// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001519class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1520 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1521 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001522 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001523 // Instruction operands.
1524 bits<5> Sd;
1525 bits<5> Sm;
1526
1527 // Encode instruction operands.
1528 let Inst{3-0} = Sm{4-1};
1529 let Inst{5} = Sm{0};
1530 let Inst{15-12} = Sd{4-1};
1531 let Inst{22} = Sd{0};
1532
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001533 let Inst{27-23} = opcod1;
1534 let Inst{21-20} = opcod2;
1535 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001536 let Inst{11-9} = 0b101;
1537 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001538 let Inst{7-6} = opcod4;
1539 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001540}
1541
David Goodwin338268c2009-08-10 22:17:39 +00001542// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001543// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001544class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1545 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1546 string asm, list<dag> pattern>
1547 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1548 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001549 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1550}
1551
Evan Cheng96581d32008-11-11 02:11:05 +00001552// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001553class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1554 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001555 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001556 // Instruction operands.
1557 bits<5> Sd;
1558 bits<5> Sn;
1559 bits<5> Sm;
1560
1561 // Encode instruction operands.
1562 let Inst{3-0} = Sm{4-1};
1563 let Inst{5} = Sm{0};
1564 let Inst{19-16} = Sn{4-1};
1565 let Inst{7} = Sn{0};
1566 let Inst{15-12} = Sd{4-1};
1567 let Inst{22} = Sd{0};
1568
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001569 let Inst{27-23} = opcod1;
1570 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001571 let Inst{11-9} = 0b101;
1572 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001573 let Inst{6} = op6;
1574 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001575}
1576
David Goodwin338268c2009-08-10 22:17:39 +00001577// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001578// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001579class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001580 dag iops, InstrItinClass itin, string opc, string asm,
1581 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001582 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001583 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001584
1585 // Instruction operands.
1586 bits<5> Sd;
1587 bits<5> Sn;
1588 bits<5> Sm;
1589
1590 // Encode instruction operands.
1591 let Inst{3-0} = Sm{4-1};
1592 let Inst{5} = Sm{0};
1593 let Inst{19-16} = Sn{4-1};
1594 let Inst{7} = Sn{0};
1595 let Inst{15-12} = Sd{4-1};
1596 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001597}
1598
Evan Cheng80a11982008-11-12 06:41:41 +00001599// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001600class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1601 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1602 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001603 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001604 let Inst{27-23} = opcod1;
1605 let Inst{21-20} = opcod2;
1606 let Inst{19-16} = opcod3;
1607 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001608 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001609 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001610}
1611
Johnny Chen811663f2010-02-11 18:47:03 +00001612// VFP conversion between floating-point and fixed-point
1613class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001614 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1615 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001616 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1617 // size (fixed-point number): sx == 0 ? 16 : 32
1618 let Inst{7} = op5; // sx
1619}
1620
David Goodwin338268c2009-08-10 22:17:39 +00001621// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001622class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001623 dag oops, dag iops, InstrItinClass itin,
1624 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001625 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1626 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001627 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1628}
1629
Evan Cheng80a11982008-11-12 06:41:41 +00001630class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001631 InstrItinClass itin,
1632 string opc, string asm, list<dag> pattern>
1633 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001634 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001635 let Inst{11-8} = opcod2;
1636 let Inst{4} = 1;
1637}
1638
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001639class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1640 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1641 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001642
Bob Wilson01135592010-03-23 17:23:59 +00001643class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001644 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1645 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001646
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001647class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1648 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1649 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001650
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001651class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1652 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1653 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001654
Evan Cheng96581d32008-11-11 02:11:05 +00001655//===----------------------------------------------------------------------===//
1656
Bob Wilson5bafff32009-06-22 23:27:02 +00001657//===----------------------------------------------------------------------===//
1658// ARM NEON Instruction templates.
1659//
Evan Cheng13096642008-08-29 06:41:12 +00001660
Johnny Chencaa608e2010-03-20 00:17:00 +00001661class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1662 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1663 list<dag> pattern>
1664 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001665 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001666 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001667 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001668 let Pattern = pattern;
1669 list<Predicate> Predicates = [HasNEON];
1670}
1671
1672// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001673class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1674 InstrItinClass itin, string opc, string asm, string cstr,
1675 list<dag> pattern>
1676 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001677 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001678 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001679 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001680 let Pattern = pattern;
1681 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001682}
1683
Bob Wilsonb07c1712009-10-07 21:53:04 +00001684class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1685 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001686 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001687 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1688 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001689 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001690 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001691 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001692 let Inst{11-8} = op11_8;
1693 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001694
Owen Anderson57dac882010-11-11 21:36:43 +00001695 string PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
1696
Owen Andersond9aa7d32010-11-02 00:05:05 +00001697 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001698 bits<6> Rn;
1699 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001700
1701 let Inst{22} = Vd{4};
1702 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001703 let Inst{19-16} = Rn{3-0};
1704 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001705}
1706
Owen Andersond138d702010-11-02 20:47:39 +00001707class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1708 dag oops, dag iops, InstrItinClass itin,
1709 string opc, string dt, string asm, string cstr, list<dag> pattern>
1710 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1711 dt, asm, cstr, pattern> {
1712 bits<3> lane;
1713}
1714
Bob Wilson709d5922010-08-25 23:27:42 +00001715class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1716 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1717 itin> {
1718 let OutOperandList = oops;
1719 let InOperandList = !con(iops, (ins pred:$p));
1720 list<Predicate> Predicates = [HasNEON];
1721}
1722
Jim Grosbach7cd27292010-10-06 20:36:55 +00001723class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1724 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001725 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1726 itin> {
1727 let OutOperandList = oops;
1728 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001729 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001730 list<Predicate> Predicates = [HasNEON];
1731}
1732
Johnny Chen785516a2010-03-23 16:43:47 +00001733class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001735 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1736 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001737 let Inst{31-25} = 0b1111001;
Owen Andersonc7139a62010-11-11 19:07:48 +00001738 string PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001739}
1740
Johnny Chen927b88f2010-03-23 20:40:44 +00001741class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001742 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001743 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001744 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001745 let Inst{31-25} = 0b1111001;
1746}
1747
1748// NEON "one register and a modified immediate" format.
1749class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1750 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001751 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001752 string opc, string dt, string asm, string cstr,
1753 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001754 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001755 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001756 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001757 let Inst{11-8} = op11_8;
1758 let Inst{7} = op7;
1759 let Inst{6} = op6;
1760 let Inst{5} = op5;
1761 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001762
1763 // Instruction operands.
1764 bits<5> Vd;
1765 bits<13> SIMM;
1766
1767 let Inst{15-12} = Vd{3-0};
1768 let Inst{22} = Vd{4};
1769 let Inst{24} = SIMM{7};
1770 let Inst{18-16} = SIMM{6-4};
1771 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001772}
1773
1774// NEON 2 vector register format.
1775class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1776 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001777 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001778 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001779 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001780 let Inst{24-23} = op24_23;
1781 let Inst{21-20} = op21_20;
1782 let Inst{19-18} = op19_18;
1783 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001784 let Inst{11-7} = op11_7;
1785 let Inst{6} = op6;
1786 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001787
1788 // Instruction operands.
1789 bits<5> Vd;
1790 bits<5> Vm;
1791
1792 let Inst{15-12} = Vd{3-0};
1793 let Inst{22} = Vd{4};
1794 let Inst{3-0} = Vm{3-0};
1795 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001796}
1797
1798// Same as N2V except it doesn't have a datatype suffix.
1799class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001800 bits<5> op11_7, bit op6, bit op4,
1801 dag oops, dag iops, InstrItinClass itin,
1802 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001803 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001804 let Inst{24-23} = op24_23;
1805 let Inst{21-20} = op21_20;
1806 let Inst{19-18} = op19_18;
1807 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001808 let Inst{11-7} = op11_7;
1809 let Inst{6} = op6;
1810 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001811
1812 // Instruction operands.
1813 bits<5> Vd;
1814 bits<5> Vm;
1815
1816 let Inst{15-12} = Vd{3-0};
1817 let Inst{22} = Vd{4};
1818 let Inst{3-0} = Vm{3-0};
1819 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001820}
1821
1822// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001823class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001824 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001825 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001826 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001827 let Inst{24} = op24;
1828 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001829 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001830 let Inst{7} = op7;
1831 let Inst{6} = op6;
1832 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001833
1834 // Instruction operands.
1835 bits<5> Vd;
1836 bits<5> Vm;
1837 bits<6> SIMM;
1838
1839 let Inst{15-12} = Vd{3-0};
1840 let Inst{22} = Vd{4};
1841 let Inst{3-0} = Vm{3-0};
1842 let Inst{5} = Vm{4};
1843 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001844}
1845
Bob Wilson10bc69c2010-03-27 03:56:52 +00001846// NEON 3 vector register format.
1847class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1848 dag oops, dag iops, Format f, InstrItinClass itin,
1849 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001850 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001851 let Inst{24} = op24;
1852 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001853 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001854 let Inst{11-8} = op11_8;
1855 let Inst{6} = op6;
1856 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001857
1858 // Instruction operands.
1859 bits<5> Vd;
1860 bits<5> Vn;
1861 bits<5> Vm;
1862
1863 let Inst{15-12} = Vd{3-0};
1864 let Inst{22} = Vd{4};
1865 let Inst{19-16} = Vn{3-0};
1866 let Inst{7} = Vn{4};
1867 let Inst{3-0} = Vm{3-0};
1868 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001869}
1870
Johnny Chen841e8282010-03-23 21:35:03 +00001871// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001872class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1873 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001874 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001875 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001876 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001877 let Inst{24} = op24;
1878 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001879 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001880 let Inst{11-8} = op11_8;
1881 let Inst{6} = op6;
1882 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001883
1884 // Instruction operands.
1885 bits<5> Vd;
1886 bits<5> Vn;
1887 bits<5> Vm;
1888
1889 let Inst{15-12} = Vd{3-0};
1890 let Inst{22} = Vd{4};
1891 let Inst{19-16} = Vn{3-0};
1892 let Inst{7} = Vn{4};
1893 let Inst{3-0} = Vm{3-0};
1894 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001895}
1896
1897// NEON VMOVs between scalar and core registers.
1898class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001899 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001900 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001901 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001902 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001903 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001904 let Inst{11-8} = opcod2;
1905 let Inst{6-5} = opcod3;
1906 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001907
1908 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001909 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001910 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001911 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001912 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001913
Owen Anderson8f143912010-11-11 23:12:55 +00001914 string PostEncoderMethod = "NEONThumb2DupPostEncoder";
1915
Owen Andersond2fbdb72010-10-27 21:28:09 +00001916 bits<5> V;
1917 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001918 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001919 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001920
1921 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001922 let Inst{7} = V{4};
1923 let Inst{19-16} = V{3-0};
1924 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001925}
1926class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001927 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001928 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001929 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001930 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001931class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001932 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001933 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001934 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001935 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001936class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001937 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001938 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001939 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001940 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001941
Johnny Chene4614f72010-03-25 17:01:27 +00001942// Vector Duplicate Lane (from scalar to all elements)
1943class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1944 InstrItinClass itin, string opc, string dt, string asm,
1945 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001946 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001947 let Inst{24-23} = 0b11;
1948 let Inst{21-20} = 0b11;
1949 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001950 let Inst{11-7} = 0b11000;
1951 let Inst{6} = op6;
1952 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001953
1954 bits<5> Vd;
1955 bits<5> Vm;
1956 bits<4> lane;
1957
1958 let Inst{22} = Vd{4};
1959 let Inst{15-12} = Vd{3-0};
1960 let Inst{5} = Vm{4};
1961 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001962}
1963
David Goodwin42a83f22009-08-04 17:53:06 +00001964// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1965// for single-precision FP.
1966class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1967 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1968}