blob: 0dab835f7c81231b12d80c5226ad2e3609218e43 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Owen Anderson848b0c32011-03-29 16:45:53 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Chengd95ea2d2010-06-21 21:21:14 +000083 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Bill Wendling73fe34a2010-11-16 01:16:36 +0000131static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000132 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000133 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000134 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000135 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000136 switch (Mode) {
137 default: llvm_unreachable("Unhandled submode!");
138 case ARM_AM::ia: return ARM::LDMIA;
139 case ARM_AM::da: return ARM::LDMDA;
140 case ARM_AM::db: return ARM::LDMDB;
141 case ARM_AM::ib: return ARM::LDMIB;
142 }
143 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000144 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000146 switch (Mode) {
147 default: llvm_unreachable("Unhandled submode!");
148 case ARM_AM::ia: return ARM::STMIA;
149 case ARM_AM::da: return ARM::STMDA;
150 case ARM_AM::db: return ARM::STMDB;
151 case ARM_AM::ib: return ARM::STMIB;
152 }
153 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000154 case ARM::t2LDRi8:
155 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000156 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000157 switch (Mode) {
158 default: llvm_unreachable("Unhandled submode!");
159 case ARM_AM::ia: return ARM::t2LDMIA;
160 case ARM_AM::db: return ARM::t2LDMDB;
161 }
162 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000163 case ARM::t2STRi8:
164 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000165 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000166 switch (Mode) {
167 default: llvm_unreachable("Unhandled submode!");
168 case ARM_AM::ia: return ARM::t2STMIA;
169 case ARM_AM::db: return ARM::t2STMDB;
170 }
171 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000172 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000173 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000174 switch (Mode) {
175 default: llvm_unreachable("Unhandled submode!");
176 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000177 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000178 }
179 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000180 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000181 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000182 switch (Mode) {
183 default: llvm_unreachable("Unhandled submode!");
184 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000185 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000186 }
187 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000188 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000189 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000190 switch (Mode) {
191 default: llvm_unreachable("Unhandled submode!");
192 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000193 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000194 }
195 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000196 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000197 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000198 switch (Mode) {
199 default: llvm_unreachable("Unhandled submode!");
200 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000201 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000202 }
203 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000205
Evan Chenga8e29892007-01-19 07:51:42 +0000206 return 0;
207}
208
Bill Wendling2567eec2010-11-17 05:31:09 +0000209namespace llvm {
210 namespace ARM_AM {
211
212AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000213 switch (Opcode) {
214 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000215 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000216 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000217 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000218 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000219 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000220 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000221 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000222 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000223 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000224 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000226 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000227 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000228 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000229 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000230 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000231 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000232 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233 return ARM_AM::ia;
234
235 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000236 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000237 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000238 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000239 return ARM_AM::da;
240
241 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000242 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000243 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000244 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000245 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000246 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000248 case ARM::t2STMDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000249 case ARM::VLDMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000250 case ARM::VSTMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000251 case ARM::VLDMDDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000253 return ARM_AM::db;
254
255 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000256 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000257 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000258 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000259 return ARM_AM::ib;
260 }
261
262 return ARM_AM::bad_am_submode;
263}
264
Bill Wendling2567eec2010-11-17 05:31:09 +0000265 } // end namespace ARM_AM
266} // end namespace llvm
267
Evan Cheng27934da2009-08-04 01:43:45 +0000268static bool isT2i32Load(unsigned Opc) {
269 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
270}
271
Evan Cheng45032f22009-07-09 23:11:34 +0000272static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000273 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000274}
275
276static bool isT2i32Store(unsigned Opc) {
277 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000278}
279
280static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000281 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000282}
283
Evan Cheng92549222009-06-05 19:08:58 +0000284/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000285/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000286/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000287bool
Evan Cheng92549222009-06-05 19:08:58 +0000288ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000289 MachineBasicBlock::iterator MBBI,
290 int Offset, unsigned Base, bool BaseKill,
291 int Opcode, ARMCC::CondCodes Pred,
292 unsigned PredReg, unsigned Scratch, DebugLoc dl,
293 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000294 // Only a single register to load / store. Don't bother.
295 unsigned NumRegs = Regs.size();
296 if (NumRegs <= 1)
297 return false;
298
299 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000300 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000301 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000302 bool haveIBAndDA = isNotVFP && !isThumb2;
303 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000304 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000305 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000306 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000307 else if (Offset == -4 * (int)NumRegs && isNotVFP)
308 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000309 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000310 else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000311 // If starting offset isn't zero, insert a MI to materialize a new base.
312 // But only do so if it is cost effective, i.e. merging more than two
313 // loads / stores.
314 if (NumRegs <= 2)
315 return false;
316
317 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000318 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000319 // If it is a load, then just use one of the destination register to
320 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000321 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000322 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000323 // Use the scratch register to use as a new base.
324 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000325 if (NewBase == 0)
326 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000327 }
Evan Cheng86198642009-08-07 00:34:42 +0000328 int BaseOpc = !isThumb2
329 ? ARM::ADDri
330 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000331 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000332 BaseOpc = !isThumb2
333 ? ARM::SUBri
334 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000335 Offset = - Offset;
336 }
Evan Cheng45032f22009-07-09 23:11:34 +0000337 int ImmedOffset = isThumb2
338 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
339 if (ImmedOffset == -1)
340 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000341 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000342
Dale Johannesenb6728402009-02-13 02:25:56 +0000343 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000344 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000345 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000346 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000347 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000348 }
349
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000350 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
351 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000352 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Anderson9eae8002011-03-29 17:42:25 +0000353 if (!Opcode) return false;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000354 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
355 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000356 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000357 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000358 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
359 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000360
361 return true;
362}
363
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000364// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
365// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000366void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
367 MemOpQueue &memOps,
368 unsigned memOpsBegin, unsigned memOpsEnd,
369 unsigned insertAfter, int Offset,
370 unsigned Base, bool BaseKill,
371 int Opcode,
372 ARMCC::CondCodes Pred, unsigned PredReg,
373 unsigned Scratch,
374 DebugLoc dl,
375 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000376 // First calculate which of the registers should be killed by the merged
377 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000378 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000379 SmallSet<unsigned, 4> KilledRegs;
380 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000381 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
382 if (i == memOpsBegin) {
383 i = memOpsEnd;
384 if (i == e)
385 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000386 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000387 if (memOps[i].Position < insertPos && memOps[i].isKill) {
388 unsigned Reg = memOps[i].Reg;
389 KilledRegs.insert(Reg);
390 Killer[Reg] = i;
391 }
392 }
393
394 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000395 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000396 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000397 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000398 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000399 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000400 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000401 }
402
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000403 // Try to do the merge.
404 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000405 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000406 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000407 Pred, PredReg, Scratch, dl, Regs))
408 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000409
410 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000411 Merges.push_back(prior(Loc));
412 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000413 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000414 if (Regs[i-memOpsBegin].second) {
415 unsigned Reg = Regs[i-memOpsBegin].first;
416 if (KilledRegs.count(Reg)) {
417 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000418 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
419 assert(Idx >= 0 && "Cannot find killing operand");
420 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000421 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000422 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000423 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000424 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000425 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000426 // Update this memop to refer to the merged instruction.
427 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000428 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000429 memOps[i].MBBI = Merges.back();
430 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000431 }
432}
433
Evan Chenga90f3402007-03-06 21:59:20 +0000434/// MergeLDR_STR - Merge a number of load / store instructions into one or more
435/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000436void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000437ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000438 unsigned Base, int Opcode, unsigned Size,
439 ARMCC::CondCodes Pred, unsigned PredReg,
440 unsigned Scratch, MemOpQueue &MemOps,
441 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000442 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000443 int Offset = MemOps[SIndex].Offset;
444 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000445 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000446 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000447 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000448 const MachineOperand &PMO = Loc->getOperand(0);
449 unsigned PReg = PMO.getReg();
450 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000451 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000452 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000453
Evan Chenga8e29892007-01-19 07:51:42 +0000454 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
455 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000456 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
457 unsigned Reg = MO.getReg();
458 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000459 : getARMRegisterNumbering(Reg);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000460 // Register numbers must be in ascending order. For VFP, the registers
461 // must also be consecutive and there is a limit of 16 double-word
462 // registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000463 if (Reg != ARM::SP &&
464 NewOffset == Offset + (int)Size &&
Bob Wilsond4bfd542010-08-27 23:18:17 +0000465 ((isNotVFP && RegNum > PRegNum)
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000466 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000467 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000468 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000469 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000470 } else {
471 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000472 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
473 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000474 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
475 MemOps, Merges);
476 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000477 }
478
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000479 if (MemOps[i].Position > MemOps[insertAfter].Position)
480 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000481 }
482
Evan Chengfaa51072007-04-26 19:00:32 +0000483 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000484 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
485 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000486 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000487}
488
489static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000490 unsigned Bytes, unsigned Limit,
491 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000492 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000493 if (!MI)
494 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000495 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000496 MI->getOpcode() != ARM::t2SUBrSPi &&
497 MI->getOpcode() != ARM::t2SUBrSPi12 &&
498 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000499 MI->getOpcode() != ARM::SUBri)
500 return false;
501
502 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000503 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000504 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000505
Evan Cheng86198642009-08-07 00:34:42 +0000506 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000507 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000508 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000509 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000510 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000511 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000512}
513
514static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000515 unsigned Bytes, unsigned Limit,
516 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000517 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000518 if (!MI)
519 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000520 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000521 MI->getOpcode() != ARM::t2ADDrSPi &&
522 MI->getOpcode() != ARM::t2ADDrSPi12 &&
523 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000524 MI->getOpcode() != ARM::ADDri)
525 return false;
526
Bob Wilson3d38e832010-08-27 21:44:35 +0000527 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000528 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000529 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000530
Evan Cheng86198642009-08-07 00:34:42 +0000531 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000532 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000533 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000534 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000535 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000536 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000537}
538
539static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
540 switch (MI->getOpcode()) {
541 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000542 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000543 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000544 case ARM::t2LDRi8:
545 case ARM::t2LDRi12:
546 case ARM::t2STRi8:
547 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000548 case ARM::VLDRS:
549 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000550 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000551 case ARM::VLDRD:
552 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000553 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000554 case ARM::LDMIA:
555 case ARM::LDMDA:
556 case ARM::LDMDB:
557 case ARM::LDMIB:
558 case ARM::STMIA:
559 case ARM::STMDA:
560 case ARM::STMDB:
561 case ARM::STMIB:
562 case ARM::t2LDMIA:
563 case ARM::t2LDMDB:
564 case ARM::t2STMIA:
565 case ARM::t2STMDB:
566 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000567 case ARM::VSTMSIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000568 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000569 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000570 case ARM::VSTMDIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000571 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000572 }
573}
574
Bill Wendling73fe34a2010-11-16 01:16:36 +0000575static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
576 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000577 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000578 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000579 case ARM::LDMIA:
580 case ARM::LDMDA:
581 case ARM::LDMDB:
582 case ARM::LDMIB:
583 switch (Mode) {
584 default: llvm_unreachable("Unhandled submode!");
585 case ARM_AM::ia: return ARM::LDMIA_UPD;
586 case ARM_AM::ib: return ARM::LDMIB_UPD;
587 case ARM_AM::da: return ARM::LDMDA_UPD;
588 case ARM_AM::db: return ARM::LDMDB_UPD;
589 }
590 break;
591 case ARM::STMIA:
592 case ARM::STMDA:
593 case ARM::STMDB:
594 case ARM::STMIB:
595 switch (Mode) {
596 default: llvm_unreachable("Unhandled submode!");
597 case ARM_AM::ia: return ARM::STMIA_UPD;
598 case ARM_AM::ib: return ARM::STMIB_UPD;
599 case ARM_AM::da: return ARM::STMDA_UPD;
600 case ARM_AM::db: return ARM::STMDB_UPD;
601 }
602 break;
603 case ARM::t2LDMIA:
604 case ARM::t2LDMDB:
605 switch (Mode) {
606 default: llvm_unreachable("Unhandled submode!");
607 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
608 case ARM_AM::db: return ARM::t2LDMDB_UPD;
609 }
610 break;
611 case ARM::t2STMIA:
612 case ARM::t2STMDB:
613 switch (Mode) {
614 default: llvm_unreachable("Unhandled submode!");
615 case ARM_AM::ia: return ARM::t2STMIA_UPD;
616 case ARM_AM::db: return ARM::t2STMDB_UPD;
617 }
618 break;
619 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000620 switch (Mode) {
621 default: llvm_unreachable("Unhandled submode!");
622 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
623 case ARM_AM::db: return ARM::VLDMSDB_UPD;
624 }
625 break;
626 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000627 switch (Mode) {
628 default: llvm_unreachable("Unhandled submode!");
629 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
630 case ARM_AM::db: return ARM::VLDMDDB_UPD;
631 }
632 break;
633 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000634 switch (Mode) {
635 default: llvm_unreachable("Unhandled submode!");
636 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
637 case ARM_AM::db: return ARM::VSTMSDB_UPD;
638 }
639 break;
640 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000641 switch (Mode) {
642 default: llvm_unreachable("Unhandled submode!");
643 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
644 case ARM_AM::db: return ARM::VSTMDDB_UPD;
645 }
646 break;
Bob Wilson815baeb2010-03-13 01:08:20 +0000647 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000648
Bob Wilson815baeb2010-03-13 01:08:20 +0000649 return 0;
650}
651
Evan Cheng45032f22009-07-09 23:11:34 +0000652/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000653/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000654///
655/// stmia rn, <ra, rb, rc>
656/// rn := rn + 4 * 3;
657/// =>
658/// stmia rn!, <ra, rb, rc>
659///
660/// rn := rn - 4 * 3;
661/// ldmia rn, <ra, rb, rc>
662/// =>
663/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000664bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
665 MachineBasicBlock::iterator MBBI,
666 bool &Advance,
667 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000668 MachineInstr *MI = MBBI;
669 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000670 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000671 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000672 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000673 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000674 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000675 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000676
Bob Wilsond4bfd542010-08-27 23:18:17 +0000677 // Can't use an updating ld/st if the base register is also a dest
678 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000679 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000680 if (MI->getOperand(i).getReg() == Base)
681 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000682
683 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000684 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000685
Bob Wilson815baeb2010-03-13 01:08:20 +0000686 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000687 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
688 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000689 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000690 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
691 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000692 if (Mode == ARM_AM::ia &&
693 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
694 Mode = ARM_AM::db;
695 DoMerge = true;
696 } else if (Mode == ARM_AM::ib &&
697 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
698 Mode = ARM_AM::da;
699 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000700 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000701 if (DoMerge)
702 MBB.erase(PrevMBBI);
703 }
Evan Chenga8e29892007-01-19 07:51:42 +0000704
Bob Wilson815baeb2010-03-13 01:08:20 +0000705 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000706 MachineBasicBlock::iterator EndMBBI = MBB.end();
707 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000708 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000709 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
710 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000711 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
712 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
713 DoMerge = true;
714 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
715 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
716 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000717 }
718 if (DoMerge) {
719 if (NextMBBI == I) {
720 Advance = true;
721 ++I;
722 }
723 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000724 }
725 }
726
Bob Wilson815baeb2010-03-13 01:08:20 +0000727 if (!DoMerge)
728 return false;
729
Bill Wendling73fe34a2010-11-16 01:16:36 +0000730 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000731 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
732 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000733 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000734 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000735
Bob Wilson815baeb2010-03-13 01:08:20 +0000736 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000737 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000738 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000739
Bob Wilson815baeb2010-03-13 01:08:20 +0000740 // Transfer memoperands.
741 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
742
743 MBB.erase(MBBI);
744 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000745}
746
Bill Wendling73fe34a2010-11-16 01:16:36 +0000747static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
748 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000749 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000750 case ARM::LDRi12:
751 return ARM::LDR_PRE;
752 case ARM::STRi12:
753 return ARM::STR_PRE;
754 case ARM::VLDRS:
755 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
756 case ARM::VLDRD:
757 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
758 case ARM::VSTRS:
759 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
760 case ARM::VSTRD:
761 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000762 case ARM::t2LDRi8:
763 case ARM::t2LDRi12:
764 return ARM::t2LDR_PRE;
765 case ARM::t2STRi8:
766 case ARM::t2STRi12:
767 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000768 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000769 }
770 return 0;
771}
772
Bill Wendling73fe34a2010-11-16 01:16:36 +0000773static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
774 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000775 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000776 case ARM::LDRi12:
777 return ARM::LDR_POST;
778 case ARM::STRi12:
779 return ARM::STR_POST;
780 case ARM::VLDRS:
781 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
782 case ARM::VLDRD:
783 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
784 case ARM::VSTRS:
785 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
786 case ARM::VSTRD:
787 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000788 case ARM::t2LDRi8:
789 case ARM::t2LDRi12:
790 return ARM::t2LDR_POST;
791 case ARM::t2STRi8:
792 case ARM::t2STRi12:
793 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000794 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000795 }
796 return 0;
797}
798
Evan Cheng45032f22009-07-09 23:11:34 +0000799/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000800/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000801bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
802 MachineBasicBlock::iterator MBBI,
803 const TargetInstrInfo *TII,
804 bool &Advance,
805 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000806 MachineInstr *MI = MBBI;
807 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000808 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000809 unsigned Bytes = getLSMultipleTransferSize(MI);
810 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000811 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000812 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
813 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000814 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
815 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000816 if (MI->getOperand(2).getImm() != 0)
817 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000818 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000819 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000820
Jim Grosbache5165492009-11-09 00:11:35 +0000821 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000822 // Can't do the merge if the destination register is the same as the would-be
823 // writeback register.
824 if (isLd && MI->getOperand(0).getReg() == Base)
825 return false;
826
Evan Cheng0e1d3792007-07-05 07:18:20 +0000827 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000828 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000829 bool DoMerge = false;
830 ARM_AM::AddrOpc AddSub = ARM_AM::add;
831 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000832 // AM2 - 12 bits, thumb2 - 8 bits.
833 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000834
835 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000836 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
837 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000838 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000839 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
840 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000841 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000842 DoMerge = true;
843 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000844 } else if (!isAM5 &&
845 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000846 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000847 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000848 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000849 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000850 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000851 }
Evan Chenga8e29892007-01-19 07:51:42 +0000852 }
853
Bob Wilsone4193b22010-03-12 22:50:09 +0000854 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000855 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000856 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000857 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000858 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
859 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000860 if (!isAM5 &&
861 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000862 DoMerge = true;
863 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000864 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000865 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000866 }
Evan Chenge71bff72007-09-19 21:48:07 +0000867 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000868 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000869 if (NextMBBI == I) {
870 Advance = true;
871 ++I;
872 }
Evan Chenga8e29892007-01-19 07:51:42 +0000873 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000874 }
Evan Chenga8e29892007-01-19 07:51:42 +0000875 }
876
877 if (!DoMerge)
878 return false;
879
Evan Cheng9e7a3122009-08-04 21:12:13 +0000880 unsigned Offset = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000881 if (isAM2)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000882 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000883 else if (!isAM5)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000884 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000885
886 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000887 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000888 // (There are no base-updating versions of VLDR/VSTR instructions, but the
889 // updating load/store-multiple instructions can be used with only one
890 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000891 MachineOperand &MO = MI->getOperand(0);
892 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000893 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000894 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000895 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000896 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
897 getKillRegState(MO.isKill())));
898 } else if (isLd) {
899 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000900 // LDR_PRE, LDR_POST,
901 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
902 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000903 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000904 else
Evan Cheng27934da2009-08-04 01:43:45 +0000905 // t2LDR_PRE, t2LDR_POST
906 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
907 .addReg(Base, RegState::Define)
908 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
909 } else {
910 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000911 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000912 // STR_PRE, STR_POST
913 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
914 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
915 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
916 else
917 // t2STR_PRE, t2STR_POST
918 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
919 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
920 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000921 }
922 MBB.erase(MBBI);
923
924 return true;
925}
926
Evan Chengcc1c4272007-03-06 18:02:41 +0000927/// isMemoryOp - Returns true if instruction is a memory operations (that this
928/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000929static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000930 // When no memory operands are present, conservatively assume unaligned,
931 // volatile, unfoldable.
932 if (!MI->hasOneMemOperand())
933 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000934
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000935 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000936
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000937 // Don't touch volatile memory accesses - we may be changing their order.
938 if (MMO->isVolatile())
939 return false;
940
941 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
942 // not.
943 if (MMO->getAlignment() < 4)
944 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000945
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000946 // str <undef> could probably be eliminated entirely, but for now we just want
947 // to avoid making a mess of it.
948 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
949 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
950 MI->getOperand(0).isUndef())
951 return false;
952
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000953 // Likewise don't mess with references to undefined addresses.
954 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
955 MI->getOperand(1).isUndef())
956 return false;
957
Evan Chengcc1c4272007-03-06 18:02:41 +0000958 int Opcode = MI->getOpcode();
959 switch (Opcode) {
960 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000961 case ARM::VLDRS:
962 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000963 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000964 case ARM::VLDRD:
965 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000966 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000967 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000968 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000969 case ARM::t2LDRi8:
970 case ARM::t2LDRi12:
971 case ARM::t2STRi8:
972 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000973 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000974 }
975 return false;
976}
977
Evan Cheng11788fd2007-03-08 02:55:08 +0000978/// AdvanceRS - Advance register scavenger to just before the earliest memory
979/// op that is being merged.
980void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
981 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
982 unsigned Position = MemOps[0].Position;
983 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
984 if (MemOps[i].Position < Position) {
985 Position = MemOps[i].Position;
986 Loc = MemOps[i].MBBI;
987 }
988 }
989
990 if (Loc != MBB.begin())
991 RS->forward(prior(Loc));
992}
993
Evan Chenge7d6df72009-06-13 09:12:55 +0000994static int getMemoryOpOffset(const MachineInstr *MI) {
995 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +0000996 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000997 unsigned NumOperands = MI->getDesc().getNumOperands();
998 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000999
1000 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1001 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001002 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001003 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001004 return OffField;
1005
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001006 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1007 : ARM_AM::getAM5Offset(OffField) * 4;
1008 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001009 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1010 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001011 } else {
1012 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1013 Offset = -Offset;
1014 }
1015 return Offset;
1016}
1017
Evan Cheng358dec52009-06-15 08:28:29 +00001018static void InsertLDR_STR(MachineBasicBlock &MBB,
1019 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001020 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001021 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001022 unsigned Reg, bool RegDeadKill, bool RegUndef,
1023 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001024 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001025 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001026 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001027 if (isDef) {
1028 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1029 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001030 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001031 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001032 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1033 } else {
1034 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1035 TII->get(NewOpc))
1036 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1037 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001038 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1039 }
Evan Cheng358dec52009-06-15 08:28:29 +00001040}
1041
1042bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1043 MachineBasicBlock::iterator &MBBI) {
1044 MachineInstr *MI = &*MBBI;
1045 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001046 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1047 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +00001048 unsigned EvenReg = MI->getOperand(0).getReg();
1049 unsigned OddReg = MI->getOperand(1).getReg();
1050 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1051 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
1052 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
1053 return false;
1054
Evan Chengd95ea2d2010-06-21 21:21:14 +00001055 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001056 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1057 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001058 bool EvenDeadKill = isLd ?
1059 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001060 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001061 bool OddDeadKill = isLd ?
1062 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001063 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001064 const MachineOperand &BaseOp = MI->getOperand(2);
1065 unsigned BaseReg = BaseOp.getReg();
1066 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001067 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001068 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1069 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001070 int OffImm = getMemoryOpOffset(MI);
1071 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001072 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001073
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001074 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001075 // Ascending register numbers and no offset. It's safe to change it to a
1076 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001077 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001078 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1079 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001080 if (isLd) {
1081 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1082 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001083 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001084 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001085 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001086 ++NumLDRD2LDM;
1087 } else {
1088 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1089 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001090 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001091 .addReg(EvenReg,
1092 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1093 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001094 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001095 ++NumSTRD2STM;
1096 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001097 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001098 } else {
1099 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001100 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001101 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001102 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001103 DebugLoc dl = MBBI->getDebugLoc();
1104 // If this is a load and base register is killed, it may have been
1105 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001106 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001107 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001108 (TRI->regsOverlap(EvenReg, BaseReg))) {
1109 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001110 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1111 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001112 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001113 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001114 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001115 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1116 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001117 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001118 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001119 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001120 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001121 // If the two source operands are the same, the kill marker is
1122 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001123 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1124 EvenDeadKill = false;
1125 OddDeadKill = true;
1126 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001127 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001128 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001129 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001130 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001131 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001132 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001133 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001134 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001135 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001136 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001137 if (isLd)
1138 ++NumLDRD2LDR;
1139 else
1140 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001141 }
1142
Evan Cheng358dec52009-06-15 08:28:29 +00001143 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001144 MBBI = NewBBI;
1145 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001146 }
1147 return false;
1148}
1149
Evan Chenga8e29892007-01-19 07:51:42 +00001150/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1151/// ops of the same base and incrementing offset into LDM / STM ops.
1152bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1153 unsigned NumMerges = 0;
1154 unsigned NumMemOps = 0;
1155 MemOpQueue MemOps;
1156 unsigned CurrBase = 0;
1157 int CurrOpc = -1;
1158 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001159 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001160 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001161 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001162 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001163
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001164 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001165 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1166 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001167 if (FixInvalidRegPairOp(MBB, MBBI))
1168 continue;
1169
Evan Chenga8e29892007-01-19 07:51:42 +00001170 bool Advance = false;
1171 bool TryMerge = false;
1172 bool Clobber = false;
1173
Evan Chengcc1c4272007-03-06 18:02:41 +00001174 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001175 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001176 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001177 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001178 const MachineOperand &MO = MBBI->getOperand(0);
1179 unsigned Reg = MO.getReg();
1180 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001181 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001182 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001183 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001184 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001185 // Watch out for:
1186 // r4 := ldr [r5]
1187 // r5 := ldr [r5, #4]
1188 // r6 := ldr [r5, #8]
1189 //
1190 // The second ldr has effectively broken the chain even though it
1191 // looks like the later ldr(s) use the same base register. Try to
1192 // merge the ldr's so far, including this one. But don't try to
1193 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001194 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001195 if (CurrBase == 0 && !Clobber) {
1196 // Start of a new chain.
1197 CurrBase = Base;
1198 CurrOpc = Opcode;
1199 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001200 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001201 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001202 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001203 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001204 Advance = true;
1205 } else {
1206 if (Clobber) {
1207 TryMerge = true;
1208 Advance = true;
1209 }
1210
Evan Cheng44bec522007-05-15 01:29:07 +00001211 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001212 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001213 // Continue adding to the queue.
1214 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001215 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1216 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001217 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001218 Advance = true;
1219 } else {
1220 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1221 I != E; ++I) {
1222 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001223 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1224 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001225 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001226 Advance = true;
1227 break;
1228 } else if (Offset == I->Offset) {
1229 // Collision! This can't be merged!
1230 break;
1231 }
1232 }
1233 }
1234 }
1235 }
1236 }
1237
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001238 if (MBBI->isDebugValue()) {
1239 ++MBBI;
1240 if (MBBI == E)
1241 // Reach the end of the block, try merging the memory instructions.
1242 TryMerge = true;
1243 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001244 ++Position;
1245 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001246 if (MBBI == E)
1247 // Reach the end of the block, try merging the memory instructions.
1248 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001249 } else
1250 TryMerge = true;
1251
1252 if (TryMerge) {
1253 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001254 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001255 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001256 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001257 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001258 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001259 // Process the load / store instructions.
1260 RS->forward(prior(MBBI));
1261
1262 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001263 Merges.clear();
1264 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1265 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001266
Evan Chenga8e29892007-01-19 07:51:42 +00001267 // Try folding preceeding/trailing base inc/dec into the generated
1268 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001269 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001270 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001271 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001272 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001273
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001274 // Try folding preceeding/trailing base inc/dec into those load/store
1275 // that were not merged to form LDM/STM ops.
1276 for (unsigned i = 0; i != NumMemOps; ++i)
1277 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001278 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001279 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001280
Jim Grosbach764ab522009-08-11 15:33:49 +00001281 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001282 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001283 } else if (NumMemOps == 1) {
1284 // Try folding preceeding/trailing base inc/dec into the single
1285 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001286 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001287 ++NumMerges;
1288 RS->forward(prior(MBBI));
1289 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001290 }
Evan Chenga8e29892007-01-19 07:51:42 +00001291
1292 CurrBase = 0;
1293 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001294 CurrSize = 0;
1295 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001296 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001297 if (NumMemOps) {
1298 MemOps.clear();
1299 NumMemOps = 0;
1300 }
1301
1302 // If iterator hasn't been advanced and this is not a memory op, skip it.
1303 // It can't start a new chain anyway.
1304 if (!Advance && !isMemOp && MBBI != E) {
1305 ++Position;
1306 ++MBBI;
1307 }
1308 }
1309 }
1310 return NumMerges > 0;
1311}
1312
Bob Wilsonc88d0722010-03-20 22:20:40 +00001313/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1314/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1315/// directly restore the value of LR into pc.
1316/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001317/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001318/// or
1319/// ldmfd sp!, {..., lr}
1320/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001321/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001322/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001323bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1324 if (MBB.empty()) return false;
1325
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001326 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001327 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001328 (MBBI->getOpcode() == ARM::BX_RET ||
1329 MBBI->getOpcode() == ARM::tBX_RET ||
1330 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001331 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001332 unsigned Opcode = PrevMI->getOpcode();
1333 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1334 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1335 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001336 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001337 if (MO.getReg() != ARM::LR)
1338 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001339 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1340 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1341 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001342 PrevMI->setDesc(TII->get(NewOpc));
1343 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001344 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001345 MBB.erase(MBBI);
1346 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001347 }
1348 }
1349 return false;
1350}
1351
1352bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001353 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001354 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001355 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001356 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001357 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001358 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001359
Evan Chenga8e29892007-01-19 07:51:42 +00001360 bool Modified = false;
1361 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1362 ++MFI) {
1363 MachineBasicBlock &MBB = *MFI;
1364 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001365 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1366 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001367 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001368
1369 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001370 return Modified;
1371}
Evan Chenge7d6df72009-06-13 09:12:55 +00001372
1373
1374/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1375/// load / stores from consecutive locations close to make it more
1376/// likely they will be combined later.
1377
1378namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001379 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001380 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001381 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001382
Evan Cheng358dec52009-06-15 08:28:29 +00001383 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001384 const TargetInstrInfo *TII;
1385 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001386 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001387 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001388 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001389
1390 virtual bool runOnMachineFunction(MachineFunction &Fn);
1391
1392 virtual const char *getPassName() const {
1393 return "ARM pre- register allocation load / store optimization pass";
1394 }
1395
1396 private:
Evan Chengd780f352009-06-15 20:54:56 +00001397 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1398 unsigned &NewOpc, unsigned &EvenReg,
1399 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001400 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001401 unsigned &PredReg, ARMCC::CondCodes &Pred,
1402 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001403 bool RescheduleOps(MachineBasicBlock *MBB,
1404 SmallVector<MachineInstr*, 4> &Ops,
1405 unsigned Base, bool isLd,
1406 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1407 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1408 };
1409 char ARMPreAllocLoadStoreOpt::ID = 0;
1410}
1411
1412bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001413 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001414 TII = Fn.getTarget().getInstrInfo();
1415 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001416 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001417 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001418 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001419
1420 bool Modified = false;
1421 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1422 ++MFI)
1423 Modified |= RescheduleLoadStoreInstrs(MFI);
1424
1425 return Modified;
1426}
1427
Evan Chengae69a2a2009-06-19 23:17:27 +00001428static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1429 MachineBasicBlock::iterator I,
1430 MachineBasicBlock::iterator E,
1431 SmallPtrSet<MachineInstr*, 4> &MemOps,
1432 SmallSet<unsigned, 4> &MemRegs,
1433 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001434 // Are there stores / loads / calls between them?
1435 // FIXME: This is overly conservative. We should make use of alias information
1436 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001437 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001438 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001439 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001440 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001441 const TargetInstrDesc &TID = I->getDesc();
Evan Chengc36b7062011-01-07 23:50:32 +00001442 if (TID.isCall() || TID.isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001443 return false;
1444 if (isLd && TID.mayStore())
1445 return false;
1446 if (!isLd) {
1447 if (TID.mayLoad())
1448 return false;
1449 // It's not safe to move the first 'str' down.
1450 // str r1, [r0]
1451 // strh r5, [r0]
1452 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001453 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001454 return false;
1455 }
1456 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1457 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001458 if (!MO.isReg())
1459 continue;
1460 unsigned Reg = MO.getReg();
1461 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001462 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001463 if (Reg != Base && !MemRegs.count(Reg))
1464 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001465 }
1466 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001467
1468 // Estimate register pressure increase due to the transformation.
1469 if (MemRegs.size() <= 4)
1470 // Ok if we are moving small number of instructions.
1471 return true;
1472 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001473}
1474
Evan Chengd780f352009-06-15 20:54:56 +00001475bool
1476ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1477 DebugLoc &dl,
1478 unsigned &NewOpc, unsigned &EvenReg,
1479 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001480 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001481 ARMCC::CondCodes &Pred,
1482 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001483 // Make sure we're allowed to generate LDRD/STRD.
1484 if (!STI->hasV5TEOps())
1485 return false;
1486
Jim Grosbache5165492009-11-09 00:11:35 +00001487 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001488 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001489 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001490 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001491 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001492 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001493 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001494 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1495 NewOpc = ARM::t2LDRDi8;
1496 Scale = 4;
1497 isT2 = true;
1498 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1499 NewOpc = ARM::t2STRDi8;
1500 Scale = 4;
1501 isT2 = true;
1502 } else
1503 return false;
1504
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001505 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001506 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001507 !(*Op0->memoperands_begin())->getValue() ||
1508 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001509 return false;
1510
Dan Gohmanc76909a2009-09-25 20:36:54 +00001511 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001512 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001513 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001514 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001515 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001516 if (Align < ReqAlign)
1517 return false;
1518
1519 // Then make sure the immediate offset fits.
1520 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001521 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001522 int Limit = (1 << 8) * Scale;
1523 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1524 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001525 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001526 } else {
1527 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1528 if (OffImm < 0) {
1529 AddSub = ARM_AM::sub;
1530 OffImm = - OffImm;
1531 }
1532 int Limit = (1 << 8) * Scale;
1533 if (OffImm >= Limit || (OffImm & (Scale-1)))
1534 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001535 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001536 }
Evan Chengd780f352009-06-15 20:54:56 +00001537 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001538 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001539 if (EvenReg == OddReg)
1540 return false;
1541 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001542 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001543 dl = Op0->getDebugLoc();
1544 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001545}
1546
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001547namespace {
1548 struct OffsetCompare {
1549 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1550 int LOffset = getMemoryOpOffset(LHS);
1551 int ROffset = getMemoryOpOffset(RHS);
1552 assert(LHS == RHS || LOffset != ROffset);
1553 return LOffset > ROffset;
1554 }
1555 };
1556}
1557
Evan Chenge7d6df72009-06-13 09:12:55 +00001558bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1559 SmallVector<MachineInstr*, 4> &Ops,
1560 unsigned Base, bool isLd,
1561 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1562 bool RetVal = false;
1563
1564 // Sort by offset (in reverse order).
1565 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1566
1567 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001568 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001569 // 1. Any def of base.
1570 // 2. Any gaps.
1571 while (Ops.size() > 1) {
1572 unsigned FirstLoc = ~0U;
1573 unsigned LastLoc = 0;
1574 MachineInstr *FirstOp = 0;
1575 MachineInstr *LastOp = 0;
1576 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001577 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001578 unsigned LastBytes = 0;
1579 unsigned NumMove = 0;
1580 for (int i = Ops.size() - 1; i >= 0; --i) {
1581 MachineInstr *Op = Ops[i];
1582 unsigned Loc = MI2LocMap[Op];
1583 if (Loc <= FirstLoc) {
1584 FirstLoc = Loc;
1585 FirstOp = Op;
1586 }
1587 if (Loc >= LastLoc) {
1588 LastLoc = Loc;
1589 LastOp = Op;
1590 }
1591
Evan Chengf9f1da12009-06-18 02:04:01 +00001592 unsigned Opcode = Op->getOpcode();
1593 if (LastOpcode && Opcode != LastOpcode)
1594 break;
1595
Evan Chenge7d6df72009-06-13 09:12:55 +00001596 int Offset = getMemoryOpOffset(Op);
1597 unsigned Bytes = getLSMultipleTransferSize(Op);
1598 if (LastBytes) {
1599 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1600 break;
1601 }
1602 LastOffset = Offset;
1603 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001604 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001605 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001606 break;
1607 }
1608
1609 if (NumMove <= 1)
1610 Ops.pop_back();
1611 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001612 SmallPtrSet<MachineInstr*, 4> MemOps;
1613 SmallSet<unsigned, 4> MemRegs;
1614 for (int i = NumMove-1; i >= 0; --i) {
1615 MemOps.insert(Ops[i]);
1616 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1617 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001618
1619 // Be conservative, if the instructions are too far apart, don't
1620 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001621 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001622 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001623 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1624 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001625 if (!DoMove) {
1626 for (unsigned i = 0; i != NumMove; ++i)
1627 Ops.pop_back();
1628 } else {
1629 // This is the new location for the loads / stores.
1630 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001631 while (InsertPos != MBB->end()
1632 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001633 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001634
1635 // If we are moving a pair of loads / stores, see if it makes sense
1636 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001637 MachineInstr *Op0 = Ops.back();
1638 MachineInstr *Op1 = Ops[Ops.size()-2];
1639 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001640 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001641 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001642 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001643 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001644 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001645 DebugLoc dl;
1646 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001647 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001648 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001649 Ops.pop_back();
1650 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001651
Evan Chengd780f352009-06-15 20:54:56 +00001652 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001653 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001654 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1655 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001656 .addReg(EvenReg, RegState::Define)
1657 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001658 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001659 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001660 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001661 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001662 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001663 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001664 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001665 ++NumLDRDFormed;
1666 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001667 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1668 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001669 .addReg(EvenReg)
1670 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001671 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001672 // FIXME: We're converting from LDRi12 to an insn that still
1673 // uses addrmode2, so we need an explicit offset reg. It should
1674 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001675 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001676 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001677 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001678 ++NumSTRDFormed;
1679 }
1680 MBB->erase(Op0);
1681 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001682
1683 // Add register allocation hints to form register pairs.
1684 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1685 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001686 } else {
1687 for (unsigned i = 0; i != NumMove; ++i) {
1688 MachineInstr *Op = Ops.back();
1689 Ops.pop_back();
1690 MBB->splice(InsertPos, MBB, Op);
1691 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001692 }
1693
1694 NumLdStMoved += NumMove;
1695 RetVal = true;
1696 }
1697 }
1698 }
1699
1700 return RetVal;
1701}
1702
1703bool
1704ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1705 bool RetVal = false;
1706
1707 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1708 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1709 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1710 SmallVector<unsigned, 4> LdBases;
1711 SmallVector<unsigned, 4> StBases;
1712
1713 unsigned Loc = 0;
1714 MachineBasicBlock::iterator MBBI = MBB->begin();
1715 MachineBasicBlock::iterator E = MBB->end();
1716 while (MBBI != E) {
1717 for (; MBBI != E; ++MBBI) {
1718 MachineInstr *MI = MBBI;
1719 const TargetInstrDesc &TID = MI->getDesc();
1720 if (TID.isCall() || TID.isTerminator()) {
1721 // Stop at barriers.
1722 ++MBBI;
1723 break;
1724 }
1725
Jim Grosbach958e4e12010-06-04 01:23:30 +00001726 if (!MI->isDebugValue())
1727 MI2LocMap[MI] = ++Loc;
1728
Evan Chenge7d6df72009-06-13 09:12:55 +00001729 if (!isMemoryOp(MI))
1730 continue;
1731 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001732 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001733 continue;
1734
Evan Chengeef490f2009-09-25 21:44:53 +00001735 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001736 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001737 unsigned Base = MI->getOperand(1).getReg();
1738 int Offset = getMemoryOpOffset(MI);
1739
1740 bool StopHere = false;
1741 if (isLd) {
1742 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1743 Base2LdsMap.find(Base);
1744 if (BI != Base2LdsMap.end()) {
1745 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1746 if (Offset == getMemoryOpOffset(BI->second[i])) {
1747 StopHere = true;
1748 break;
1749 }
1750 }
1751 if (!StopHere)
1752 BI->second.push_back(MI);
1753 } else {
1754 SmallVector<MachineInstr*, 4> MIs;
1755 MIs.push_back(MI);
1756 Base2LdsMap[Base] = MIs;
1757 LdBases.push_back(Base);
1758 }
1759 } else {
1760 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1761 Base2StsMap.find(Base);
1762 if (BI != Base2StsMap.end()) {
1763 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1764 if (Offset == getMemoryOpOffset(BI->second[i])) {
1765 StopHere = true;
1766 break;
1767 }
1768 }
1769 if (!StopHere)
1770 BI->second.push_back(MI);
1771 } else {
1772 SmallVector<MachineInstr*, 4> MIs;
1773 MIs.push_back(MI);
1774 Base2StsMap[Base] = MIs;
1775 StBases.push_back(Base);
1776 }
1777 }
1778
1779 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001780 // Found a duplicate (a base+offset combination that's seen earlier).
1781 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001782 --Loc;
1783 break;
1784 }
1785 }
1786
1787 // Re-schedule loads.
1788 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1789 unsigned Base = LdBases[i];
1790 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1791 if (Lds.size() > 1)
1792 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1793 }
1794
1795 // Re-schedule stores.
1796 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1797 unsigned Base = StBases[i];
1798 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1799 if (Sts.size() > 1)
1800 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1801 }
1802
1803 if (MBBI != E) {
1804 Base2LdsMap.clear();
1805 Base2StsMap.clear();
1806 LdBases.clear();
1807 StBases.clear();
1808 }
1809 }
1810
1811 return RetVal;
1812}
1813
1814
1815/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1816/// optimization pass.
1817FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1818 if (PreAlloc)
1819 return new ARMPreAllocLoadStoreOpt();
1820 return new ARMLoadStoreOpt();
1821}