blob: 0f4d0f42ca20e233f602fe3c153bfff2aa4c84d3 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
17#include "AlphaISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner1b989192007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
25#include "llvm/Constants.h"
26#include "llvm/DerivedTypes.h"
27#include "llvm/GlobalValue.h"
28#include "llvm/Intrinsics.h"
Chris Lattner93c741a2008-02-03 05:43:57 +000029#include "llvm/Support/Compiler.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/Support/Debug.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034#include <algorithm>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035using namespace llvm;
36
37namespace {
38
39 //===--------------------------------------------------------------------===//
40 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
41 /// instructions for SelectionDAG operations.
42 class AlphaDAGToDAGISel : public SelectionDAGISel {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043 static const int64_t IMM_LOW = -32768;
44 static const int64_t IMM_HIGH = 32767;
45 static const int64_t IMM_MULT = 65536;
46 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
47 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
48
49 static int64_t get_ldah16(int64_t x) {
50 int64_t y = x / IMM_MULT;
51 if (x % IMM_MULT > IMM_HIGH)
52 ++y;
53 return y;
54 }
55
56 static int64_t get_lda16(int64_t x) {
57 return x - get_ldah16(x) * IMM_MULT;
58 }
59
60 /// get_zapImm - Return a zap mask if X is a valid immediate for a zapnot
61 /// instruction (if not, return 0). Note that this code accepts partial
62 /// zap masks. For example (and LHS, 1) is a valid zap, as long we know
63 /// that the bits 1-7 of LHS are already zero. If LHS is non-null, we are
64 /// in checking mode. If LHS is null, we assume that the mask has already
65 /// been validated before.
Dan Gohman8181bd12008-07-27 21:46:04 +000066 uint64_t get_zapImm(SDValue LHS, uint64_t Constant) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 uint64_t BitsToCheck = 0;
68 unsigned Result = 0;
69 for (unsigned i = 0; i != 8; ++i) {
70 if (((Constant >> 8*i) & 0xFF) == 0) {
71 // nothing to do.
72 } else {
73 Result |= 1 << i;
74 if (((Constant >> 8*i) & 0xFF) == 0xFF) {
75 // If the entire byte is set, zapnot the byte.
Gabor Greif1c80d112008-08-28 21:40:38 +000076 } else if (LHS.getNode() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077 // Otherwise, if the mask was previously validated, we know its okay
78 // to zapnot this entire byte even though all the bits aren't set.
79 } else {
80 // Otherwise we don't know that the it's okay to zapnot this entire
81 // byte. Only do this iff we can prove that the missing bits are
82 // already null, so the bytezap doesn't need to really null them.
83 BitsToCheck |= ~Constant & (0xFF << 8*i);
84 }
85 }
86 }
87
88 // If there are missing bits in a byte (for example, X & 0xEF00), check to
89 // see if the missing bits (0x1000) are already known zero if not, the zap
90 // isn't okay to do, as it won't clear all the required bits.
91 if (BitsToCheck &&
Dan Gohman07961cd2008-02-25 21:11:39 +000092 !CurDAG->MaskedValueIsZero(LHS,
93 APInt(LHS.getValueSizeInBits(),
94 BitsToCheck)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 return 0;
96
97 return Result;
98 }
99
100 static uint64_t get_zapImm(uint64_t x) {
101 unsigned build = 0;
102 for(int i = 0; i != 8; ++i) {
103 if ((x & 0x00FF) == 0x00FF)
104 build |= 1 << i;
105 else if ((x & 0x00FF) != 0)
106 return 0;
107 x >>= 8;
108 }
109 return build;
110 }
111
112
113 static uint64_t getNearPower2(uint64_t x) {
114 if (!x) return 0;
115 unsigned at = CountLeadingZeros_64(x);
116 uint64_t complow = 1 << (63 - at);
117 uint64_t comphigh = 1 << (64 - at);
118 //cerr << x << ":" << complow << ":" << comphigh << "\n";
119 if (abs(complow - x) <= abs(comphigh - x))
120 return complow;
121 else
122 return comphigh;
123 }
124
125 static bool chkRemNearPower2(uint64_t x, uint64_t r, bool swap) {
126 uint64_t y = getNearPower2(x);
127 if (swap)
128 return (y - x) == r;
129 else
130 return (x - y) == r;
131 }
132
Dan Gohman8181bd12008-07-27 21:46:04 +0000133 static bool isFPZ(SDValue N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000135 return (CN && (CN->getValueAPF().isZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000137 static bool isFPZn(SDValue N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000139 return (CN && CN->getValueAPF().isNegZero());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000141 static bool isFPZp(SDValue N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000143 return (CN && CN->getValueAPF().isPosZero());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144 }
145
146 public:
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000147 explicit AlphaDAGToDAGISel(AlphaTargetMachine &TM)
Dan Gohman96eb47a2009-01-15 19:20:50 +0000148 : SelectionDAGISel(TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 {}
150
151 /// getI64Imm - Return a target constant with the specified value, of type
152 /// i64.
Dan Gohman8181bd12008-07-27 21:46:04 +0000153 inline SDValue getI64Imm(int64_t Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 return CurDAG->getTargetConstant(Imm, MVT::i64);
155 }
156
157 // Select - Convert the specified operand from a target-independent to a
158 // target-specific node if it hasn't already been changed.
Dan Gohman8181bd12008-07-27 21:46:04 +0000159 SDNode *Select(SDValue Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160
Evan Cheng34fd4f32008-06-30 20:45:06 +0000161 /// InstructionSelect - This callback is invoked by
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000163 virtual void InstructionSelect();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164
165 virtual const char *getPassName() const {
166 return "Alpha DAG->DAG Pattern Instruction Selection";
167 }
168
169 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
170 /// inline asm expressions.
Dan Gohman8181bd12008-07-27 21:46:04 +0000171 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172 char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +0000173 std::vector<SDValue> &OutOps) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000174 SDValue Op0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175 switch (ConstraintCode) {
176 default: return true;
177 case 'm': // memory
178 Op0 = Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 break;
180 }
181
182 OutOps.push_back(Op0);
183 return false;
184 }
185
186// Include the pieces autogenerated from the target description.
187#include "AlphaGenDAGISel.inc"
188
189private:
Dan Gohman40653f32009-06-03 20:30:14 +0000190 /// getTargetMachine - Return a reference to the TargetMachine, casted
191 /// to the target-specific type.
192 const AlphaTargetMachine &getTargetMachine() {
193 return static_cast<const AlphaTargetMachine &>(TM);
194 }
195
196 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
197 /// to the target-specific type.
198 const AlphaInstrInfo *getInstrInfo() {
199 return getTargetMachine().getInstrInfo();
200 }
201
202 SDNode *getGlobalBaseReg();
203 SDNode *getGlobalRetAddr();
Dan Gohman8181bd12008-07-27 21:46:04 +0000204 void SelectCALL(SDValue Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205
206 };
207}
208
209/// getGlobalBaseReg - Output the instructions required to put the
210/// GOT address into a register.
211///
Dan Gohman40653f32009-06-03 20:30:14 +0000212SDNode *AlphaDAGToDAGISel::getGlobalBaseReg() {
213 MachineFunction *MF = BB->getParent();
214 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
215 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216}
217
Dan Gohman40653f32009-06-03 20:30:14 +0000218/// getGlobalRetAddr - Grab the return address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219///
Dan Gohman40653f32009-06-03 20:30:14 +0000220SDNode *AlphaDAGToDAGISel::getGlobalRetAddr() {
221 MachineFunction *MF = BB->getParent();
222 unsigned GlobalRetAddr = getInstrInfo()->getGlobalRetAddr(MF);
223 return CurDAG->getRegister(GlobalRetAddr, TLI.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224}
225
Evan Cheng34fd4f32008-06-30 20:45:06 +0000226/// InstructionSelect - This callback is invoked by
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000228void AlphaDAGToDAGISel::InstructionSelect() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 DEBUG(BB->dump());
230
231 // Select target instructions for the DAG.
David Greene932618b2008-10-27 21:56:29 +0000232 SelectRoot(*CurDAG);
Dan Gohman14a66442008-08-23 02:25:05 +0000233 CurDAG->RemoveDeadNodes();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234}
235
236// Select - Convert the specified operand from a target-independent to a
237// target-specific node if it hasn't already been changed.
Dan Gohman8181bd12008-07-27 21:46:04 +0000238SDNode *AlphaDAGToDAGISel::Select(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000239 SDNode *N = Op.getNode();
Dan Gohmanbd68c792008-07-17 19:10:17 +0000240 if (N->isMachineOpcode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 return NULL; // Already selected.
242 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000243 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244
245 switch (N->getOpcode()) {
246 default: break;
247 case AlphaISD::CALL:
248 SelectCALL(Op);
249 return NULL;
250
251 case ISD::FrameIndex: {
252 int FI = cast<FrameIndexSDNode>(N)->getIndex();
253 return CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
254 CurDAG->getTargetFrameIndex(FI, MVT::i32),
255 getI64Imm(0));
256 }
Dan Gohman40653f32009-06-03 20:30:14 +0000257 case ISD::GLOBAL_OFFSET_TABLE:
258 return getGlobalBaseReg();
259 case AlphaISD::GlobalRetAddr:
260 return getGlobalRetAddr();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261
262 case AlphaISD::DivCall: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000263 SDValue Chain = CurDAG->getEntryNode();
264 SDValue N0 = Op.getOperand(0);
265 SDValue N1 = Op.getOperand(1);
266 SDValue N2 = Op.getOperand(2);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000267 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R24, N1,
Dan Gohman8181bd12008-07-27 21:46:04 +0000268 SDValue(0,0));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000269 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R25, N2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 Chain.getValue(1));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000271 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R27, N0,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 Chain.getValue(1));
273 SDNode *CNode =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000274 CurDAG->getTargetNode(Alpha::JSRs, dl, MVT::Other, MVT::Flag,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275 Chain, Chain.getValue(1));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000276 Chain = CurDAG->getCopyFromReg(Chain, dl, Alpha::R27, MVT::i64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000277 SDValue(CNode, 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 return CurDAG->SelectNodeTo(N, Alpha::BISr, MVT::i64, Chain, Chain);
279 }
280
281 case ISD::READCYCLECOUNTER: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000282 SDValue Chain = N->getOperand(0);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000283 return CurDAG->getTargetNode(Alpha::RPCC, dl, MVT::i64, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284 Chain);
285 }
286
287 case ISD::Constant: {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000288 uint64_t uval = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289
290 if (uval == 0) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000291 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 Alpha::R31, MVT::i64);
293 ReplaceUses(Op, Result);
294 return NULL;
295 }
296
297 int64_t val = (int64_t)uval;
298 int32_t val32 = (int32_t)val;
299 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
300 val >= IMM_LOW + IMM_LOW * IMM_MULT)
301 break; //(LDAH (LDA))
302 if ((uval >> 32) == 0 && //empty upper bits
303 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
304 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
305 break; //(zext (LDAH (LDA)))
306 //Else use the constant pool
307 ConstantInt *C = ConstantInt::get(Type::Int64Ty, uval);
Dan Gohman8181bd12008-07-27 21:46:04 +0000308 SDValue CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000309 SDNode *Tmp = CurDAG->getTargetNode(Alpha::LDAHr, dl, MVT::i64, CPI,
Dan Gohman40653f32009-06-03 20:30:14 +0000310 SDValue(getGlobalBaseReg(), 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 return CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
Dan Gohman8181bd12008-07-27 21:46:04 +0000312 CPI, SDValue(Tmp, 0), CurDAG->getEntryNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 }
Andrew Lenharthc69be952008-10-07 02:10:26 +0000314 case ISD::TargetConstantFP:
315 case ISD::ConstantFP: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
317 bool isDouble = N->getValueType(0) == MVT::f64;
Duncan Sands92c43912008-06-06 12:08:01 +0000318 MVT T = isDouble ? MVT::f64 : MVT::f32;
Dale Johannesendf8a8312007-08-31 04:03:46 +0000319 if (CN->getValueAPF().isPosZero()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
321 T, CurDAG->getRegister(Alpha::F31, T),
322 CurDAG->getRegister(Alpha::F31, T));
Dale Johannesendf8a8312007-08-31 04:03:46 +0000323 } else if (CN->getValueAPF().isNegZero()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
325 T, CurDAG->getRegister(Alpha::F31, T),
326 CurDAG->getRegister(Alpha::F31, T));
327 } else {
Edwin Török2b331342009-07-08 19:04:27 +0000328 llvm_report_error("Unhandled FP constant type");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 }
330 break;
331 }
332
333 case ISD::SETCC:
Gabor Greif1c80d112008-08-28 21:40:38 +0000334 if (N->getOperand(0).getNode()->getValueType(0).isFloatingPoint()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
336
337 unsigned Opc = Alpha::WTF;
338 bool rev = false;
339 bool inv = false;
340 switch(CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +0000341 default: DEBUG(N->dump(CurDAG)); llvm_unreachable("Unknown FP comparison!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ:
343 Opc = Alpha::CMPTEQ; break;
344 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT:
345 Opc = Alpha::CMPTLT; break;
346 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE:
347 Opc = Alpha::CMPTLE; break;
348 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT:
349 Opc = Alpha::CMPTLT; rev = true; break;
350 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE:
351 Opc = Alpha::CMPTLE; rev = true; break;
352 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE:
353 Opc = Alpha::CMPTEQ; inv = true; break;
354 case ISD::SETO:
355 Opc = Alpha::CMPTUN; inv = true; break;
356 case ISD::SETUO:
357 Opc = Alpha::CMPTUN; break;
358 };
Dan Gohman8181bd12008-07-27 21:46:04 +0000359 SDValue tmp1 = N->getOperand(rev?1:0);
360 SDValue tmp2 = N->getOperand(rev?0:1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000361 SDNode *cmp = CurDAG->getTargetNode(Opc, dl, MVT::f64, tmp1, tmp2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 if (inv)
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000363 cmp = CurDAG->getTargetNode(Alpha::CMPTEQ, dl,
364 MVT::f64, SDValue(cmp, 0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 CurDAG->getRegister(Alpha::F31, MVT::f64));
366 switch(CC) {
367 case ISD::SETUEQ: case ISD::SETULT: case ISD::SETULE:
368 case ISD::SETUNE: case ISD::SETUGT: case ISD::SETUGE:
369 {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000370 SDNode* cmp2 = CurDAG->getTargetNode(Alpha::CMPTUN, dl, MVT::f64,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 tmp1, tmp2);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000372 cmp = CurDAG->getTargetNode(Alpha::ADDT, dl, MVT::f64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000373 SDValue(cmp2, 0), SDValue(cmp, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 break;
375 }
376 default: break;
377 }
378
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000379 SDNode* LD = CurDAG->getTargetNode(Alpha::FTOIT, dl,
380 MVT::i64, SDValue(cmp, 0));
381 return CurDAG->getTargetNode(Alpha::CMPULT, dl, MVT::i64,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 CurDAG->getRegister(Alpha::R31, MVT::i64),
Dan Gohman8181bd12008-07-27 21:46:04 +0000383 SDValue(LD,0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 }
385 break;
386
387 case ISD::SELECT:
Duncan Sands92c43912008-06-06 12:08:01 +0000388 if (N->getValueType(0).isFloatingPoint() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 (N->getOperand(0).getOpcode() != ISD::SETCC ||
Duncan Sands92c43912008-06-06 12:08:01 +0000390 !N->getOperand(0).getOperand(1).getValueType().isFloatingPoint())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 //This should be the condition not covered by the Patterns
392 //FIXME: Don't have SelectCode die, but rather return something testable
393 // so that things like this can be caught in fall though code
394 //move int to fp
395 bool isDouble = N->getValueType(0) == MVT::f64;
Dan Gohman8181bd12008-07-27 21:46:04 +0000396 SDValue cond = N->getOperand(0);
397 SDValue TV = N->getOperand(1);
398 SDValue FV = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000400 SDNode* LD = CurDAG->getTargetNode(Alpha::ITOFT, dl, MVT::f64, cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401 return CurDAG->getTargetNode(isDouble?Alpha::FCMOVNET:Alpha::FCMOVNES,
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000402 dl, MVT::f64, FV, TV, SDValue(LD,0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 }
404 break;
405
406 case ISD::AND: {
407 ConstantSDNode* SC = NULL;
408 ConstantSDNode* MC = NULL;
409 if (N->getOperand(0).getOpcode() == ISD::SRL &&
410 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
411 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1)))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000412 uint64_t sval = SC->getZExtValue();
413 uint64_t mval = MC->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 // If the result is a zap, let the autogened stuff handle it.
415 if (get_zapImm(N->getOperand(0), mval))
416 break;
417 // given mask X, and shift S, we want to see if there is any zap in the
418 // mask if we play around with the botton S bits
419 uint64_t dontcare = (~0ULL) >> (64 - sval);
420 uint64_t mask = mval << sval;
421
422 if (get_zapImm(mask | dontcare))
423 mask = mask | dontcare;
424
425 if (get_zapImm(mask)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000426 SDValue Z =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000427 SDValue(CurDAG->getTargetNode(Alpha::ZAPNOTi, dl, MVT::i64,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 N->getOperand(0).getOperand(0),
429 getI64Imm(get_zapImm(mask))), 0);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000430 return CurDAG->getTargetNode(Alpha::SRLr, dl, MVT::i64, Z,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 getI64Imm(sval));
432 }
433 }
434 break;
435 }
436
437 }
438
439 return SelectCode(Op);
440}
441
Dan Gohman8181bd12008-07-27 21:46:04 +0000442void AlphaDAGToDAGISel::SelectCALL(SDValue Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000443 //TODO: add flag stuff to prevent nondeturministic breakage!
444
Gabor Greif1c80d112008-08-28 21:40:38 +0000445 SDNode *N = Op.getNode();
Dan Gohman8181bd12008-07-27 21:46:04 +0000446 SDValue Chain = N->getOperand(0);
447 SDValue Addr = N->getOperand(1);
448 SDValue InFlag(0,0); // Null incoming flag value.
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000449 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450
Dan Gohman8181bd12008-07-27 21:46:04 +0000451 std::vector<SDValue> CallOperands;
Duncan Sands92c43912008-06-06 12:08:01 +0000452 std::vector<MVT> TypeOperands;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453
454 //grab the arguments
455 for(int i = 2, e = N->getNumOperands(); i < e; ++i) {
456 TypeOperands.push_back(N->getOperand(i).getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457 CallOperands.push_back(N->getOperand(i));
458 }
459 int count = N->getNumOperands() - 2;
460
461 static const unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
462 Alpha::R19, Alpha::R20, Alpha::R21};
463 static const unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
464 Alpha::F19, Alpha::F20, Alpha::F21};
465
466 for (int i = 6; i < count; ++i) {
467 unsigned Opc = Alpha::WTF;
Duncan Sands92c43912008-06-06 12:08:01 +0000468 if (TypeOperands[i].isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 Opc = Alpha::STQ;
470 } else if (TypeOperands[i] == MVT::f32) {
471 Opc = Alpha::STS;
472 } else if (TypeOperands[i] == MVT::f64) {
473 Opc = Alpha::STT;
474 } else
Edwin Törökbd448e32009-07-14 16:55:14 +0000475 llvm_unreachable("Unknown operand");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476
Dan Gohman8181bd12008-07-27 21:46:04 +0000477 SDValue Ops[] = { CallOperands[i], getI64Imm((i - 6) * 8),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000478 CurDAG->getCopyFromReg(Chain, dl, Alpha::R30, MVT::i64),
479 Chain };
480 Chain = SDValue(CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 4), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 }
482 for (int i = 0; i < std::min(6, count); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +0000483 if (TypeOperands[i].isInteger()) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000484 Chain = CurDAG->getCopyToReg(Chain, dl, args_int[i],
485 CallOperands[i], InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 InFlag = Chain.getValue(1);
487 } else if (TypeOperands[i] == MVT::f32 || TypeOperands[i] == MVT::f64) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000488 Chain = CurDAG->getCopyToReg(Chain, dl, args_float[i],
489 CallOperands[i], InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 InFlag = Chain.getValue(1);
491 } else
Edwin Törökbd448e32009-07-14 16:55:14 +0000492 llvm_unreachable("Unknown operand");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 }
494
495 // Finally, once everything is in registers to pass to the call, emit the
496 // call itself.
497 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
Dan Gohman40653f32009-06-03 20:30:14 +0000498 SDValue GOT = SDValue(getGlobalBaseReg(), 0);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000499 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R29, GOT, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500 InFlag = Chain.getValue(1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000501 Chain = SDValue(CurDAG->getTargetNode(Alpha::BSR, dl, MVT::Other,
502 MVT::Flag, Addr.getOperand(0),
503 Chain, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 } else {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000505 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R27, Addr, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 InFlag = Chain.getValue(1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000507 Chain = SDValue(CurDAG->getTargetNode(Alpha::JSR, dl, MVT::Other,
508 MVT::Flag, Chain, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 }
510 InFlag = Chain.getValue(1);
511
Dan Gohman8181bd12008-07-27 21:46:04 +0000512 std::vector<SDValue> CallResults;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513
Duncan Sands92c43912008-06-06 12:08:01 +0000514 switch (N->getValueType(0).getSimpleVT()) {
Edwin Törökbd448e32009-07-14 16:55:14 +0000515 default: llvm_unreachable("Unexpected ret value!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 case MVT::Other: break;
517 case MVT::i64:
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000518 Chain = CurDAG->getCopyFromReg(Chain, dl,
519 Alpha::R0, MVT::i64, InFlag).getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 CallResults.push_back(Chain.getValue(0));
521 break;
522 case MVT::f32:
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000523 Chain = CurDAG->getCopyFromReg(Chain, dl,
524 Alpha::F0, MVT::f32, InFlag).getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 CallResults.push_back(Chain.getValue(0));
526 break;
527 case MVT::f64:
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000528 Chain = CurDAG->getCopyFromReg(Chain, dl,
529 Alpha::F0, MVT::f64, InFlag).getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530 CallResults.push_back(Chain.getValue(0));
531 break;
532 }
533
534 CallResults.push_back(Chain);
535 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
536 ReplaceUses(Op.getValue(i), CallResults[i]);
537}
538
539
540/// createAlphaISelDag - This pass converts a legalized DAG into a
541/// Alpha-specific DAG, ready for instruction scheduling.
542///
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000543FunctionPass *llvm::createAlphaISelDag(AlphaTargetMachine &TM) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 return new AlphaDAGToDAGISel(TM);
545}