blob: c18ba69e71c11adeabd4f06264a1c07bd9ab10a2 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Craig Topperc9099502012-04-20 06:31:50 +0000377 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
378 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
379 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
380 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000383 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
385 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
386 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000387
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
389 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
392 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
393 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
394 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000395 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000396
Hal Finkel8cc34742012-08-04 14:10:46 +0000397 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000398 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000399 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
400 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000401
Eli Friedman4db5aca2011-08-29 18:23:02 +0000402 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
403 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
404
Duncan Sands03228082008-11-23 15:47:28 +0000405 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000406 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000407
Evan Cheng769951f2012-07-02 22:39:56 +0000408 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000409 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000410 setExceptionPointerRegister(PPC::X3);
411 setExceptionSelectorRegister(PPC::X4);
412 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000413 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000414 setExceptionPointerRegister(PPC::R3);
415 setExceptionSelectorRegister(PPC::R4);
416 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000417
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000418 // We have target-specific dag combine patterns for the following nodes:
419 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000420 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000421 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000422 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000424 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000425 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000426 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000427 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
428 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000429 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
430 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000431 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
432 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
433 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
434 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
435 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000436 }
437
Hal Finkelc6129162011-10-17 18:53:03 +0000438 setMinFunctionAlignment(2);
439 if (PPCSubTarget.isDarwin())
440 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000441
Evan Cheng769951f2012-07-02 22:39:56 +0000442 if (isPPC64 && Subtarget->isJITCodeModel())
443 // Temporary workaround for the inability of PPC64 JIT to handle jump
444 // tables.
445 setSupportJumpTables(false);
446
Eli Friedman26689ac2011-08-03 21:06:02 +0000447 setInsertFencesForAtomic(true);
448
Hal Finkel768c65f2011-11-22 16:21:04 +0000449 setSchedulingPreference(Sched::Hybrid);
450
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000451 computeRegisterProperties();
452}
453
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000454/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
455/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000456unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000457 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000458 // Darwin passes everything on 4 byte boundary.
459 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
460 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000461
462 // 16byte and wider vectors are passed on 16byte boundary.
463 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
464 if (VTy->getBitWidth() >= 128)
465 return 16;
466
467 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
468 if (PPCSubTarget.isPPC64())
469 return 8;
470
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000471 return 4;
472}
473
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000474const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
475 switch (Opcode) {
476 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000477 case PPCISD::FSEL: return "PPCISD::FSEL";
478 case PPCISD::FCFID: return "PPCISD::FCFID";
479 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
480 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
481 case PPCISD::STFIWX: return "PPCISD::STFIWX";
482 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
483 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
484 case PPCISD::VPERM: return "PPCISD::VPERM";
485 case PPCISD::Hi: return "PPCISD::Hi";
486 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000487 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000488 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
489 case PPCISD::LOAD: return "PPCISD::LOAD";
490 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000491 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
492 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
493 case PPCISD::SRL: return "PPCISD::SRL";
494 case PPCISD::SRA: return "PPCISD::SRA";
495 case PPCISD::SHL: return "PPCISD::SHL";
496 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
497 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000498 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000499 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000500 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000501 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000502 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000503 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
504 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000505 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
506 case PPCISD::MFCR: return "PPCISD::MFCR";
507 case PPCISD::VCMP: return "PPCISD::VCMP";
508 case PPCISD::VCMPo: return "PPCISD::VCMPo";
509 case PPCISD::LBRX: return "PPCISD::LBRX";
510 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000511 case PPCISD::LARX: return "PPCISD::LARX";
512 case PPCISD::STCX: return "PPCISD::STCX";
513 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
514 case PPCISD::MFFS: return "PPCISD::MFFS";
515 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
516 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
517 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
518 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000519 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000520 }
521}
522
Duncan Sands28b77e92011-09-06 19:07:46 +0000523EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000525}
526
Chris Lattner1a635d62006-04-14 06:01:58 +0000527//===----------------------------------------------------------------------===//
528// Node matching predicates, for use by the tblgen matching code.
529//===----------------------------------------------------------------------===//
530
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000531/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000532static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000533 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000534 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000535 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000536 // Maybe this has already been legalized into the constant pool?
537 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000538 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000539 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000540 }
541 return false;
542}
543
Chris Lattnerddb739e2006-04-06 17:23:16 +0000544/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
545/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000546static bool isConstantOrUndef(int Op, int Val) {
547 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000548}
549
550/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
551/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000552bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000553 if (!isUnary) {
554 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000555 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000556 return false;
557 } else {
558 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000559 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
560 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000561 return false;
562 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000563 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000564}
565
566/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
567/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000568bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000569 if (!isUnary) {
570 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000571 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
572 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000573 return false;
574 } else {
575 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000576 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
577 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
578 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
579 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000580 return false;
581 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000583}
584
Chris Lattnercaad1632006-04-06 22:02:42 +0000585/// isVMerge - Common function, used to match vmrg* shuffles.
586///
Nate Begeman9008ca62009-04-27 18:41:29 +0000587static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000588 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000591 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
592 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000593
Chris Lattner116cc482006-04-06 21:11:54 +0000594 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
595 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000597 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000599 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000600 return false;
601 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000602 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000603}
604
605/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
606/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000607bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000608 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000609 if (!isUnary)
610 return isVMerge(N, UnitSize, 8, 24);
611 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000612}
613
614/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
615/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000616bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000617 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000618 if (!isUnary)
619 return isVMerge(N, UnitSize, 0, 16);
620 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000621}
622
623
Chris Lattnerd0608e12006-04-06 18:26:28 +0000624/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
625/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000626int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 "PPC only supports shuffles by bytes!");
629
630 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000631
Chris Lattnerd0608e12006-04-06 18:26:28 +0000632 // Find the first non-undef value in the shuffle mask.
633 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000635 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Chris Lattnerd0608e12006-04-06 18:26:28 +0000637 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000638
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000640 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000642 if (ShiftAmt < i) return -1;
643 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000644
Chris Lattnerf24380e2006-04-06 22:28:36 +0000645 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000646 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000647 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000648 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000649 return -1;
650 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000651 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000652 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000654 return -1;
655 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000656 return ShiftAmt;
657}
Chris Lattneref819f82006-03-20 06:33:01 +0000658
659/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
660/// specifies a splat of a single element that is suitable for input to
661/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000662bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000664 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000665
Chris Lattner88a99ef2006-03-20 06:37:44 +0000666 // This is a splat operation if each element of the permute is the same, and
667 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000668 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000669
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 // FIXME: Handle UNDEF elements too!
671 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000672 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000673
Nate Begeman9008ca62009-04-27 18:41:29 +0000674 // Check that the indices are consecutive, in the case of a multi-byte element
675 // splatted with a v16i8 mask.
676 for (unsigned i = 1; i != EltSize; ++i)
677 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000678 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000679
Chris Lattner7ff7e672006-04-04 17:25:31 +0000680 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000681 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000682 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000683 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000684 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000685 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000686 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000687}
688
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000689/// isAllNegativeZeroVector - Returns true if all elements of build_vector
690/// are -0.0.
691bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000692 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
693
694 APInt APVal, APUndef;
695 unsigned BitSize;
696 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000697
Dale Johannesen1e608812009-11-13 01:45:18 +0000698 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000699 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000700 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000701
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000702 return false;
703}
704
Chris Lattneref819f82006-03-20 06:33:01 +0000705/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
706/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000707unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000708 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
709 assert(isSplatShuffleMask(SVOp, EltSize));
710 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000711}
712
Chris Lattnere87192a2006-04-12 17:37:20 +0000713/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000714/// by using a vspltis[bhw] instruction of the specified element size, return
715/// the constant being splatted. The ByteSize field indicates the number of
716/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000717SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
718 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000719
720 // If ByteSize of the splat is bigger than the element size of the
721 // build_vector, then we have a case where we are checking for a splat where
722 // multiple elements of the buildvector are folded together into a single
723 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
724 unsigned EltSize = 16/N->getNumOperands();
725 if (EltSize < ByteSize) {
726 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000727 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000728 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Chris Lattner79d9a882006-04-08 07:14:26 +0000730 // See if all of the elements in the buildvector agree across.
731 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
732 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
733 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000734 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000735
Scott Michelfdc40a02009-02-17 22:15:04 +0000736
Gabor Greifba36cb52008-08-28 21:40:38 +0000737 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000738 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
739 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000740 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000741 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000742
Chris Lattner79d9a882006-04-08 07:14:26 +0000743 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
744 // either constant or undef values that are identical for each chunk. See
745 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000746
Chris Lattner79d9a882006-04-08 07:14:26 +0000747 // Check to see if all of the leading entries are either 0 or -1. If
748 // neither, then this won't fit into the immediate field.
749 bool LeadingZero = true;
750 bool LeadingOnes = true;
751 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000752 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000753
Chris Lattner79d9a882006-04-08 07:14:26 +0000754 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
755 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
756 }
757 // Finally, check the least significant entry.
758 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000759 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000761 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000762 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 }
765 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000766 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000768 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000769 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000771 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Dan Gohman475871a2008-07-27 21:46:04 +0000773 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000774 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000775
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000776 // Check to see if this buildvec has a single non-undef value in its elements.
777 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
778 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000779 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000780 OpVal = N->getOperand(i);
781 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000782 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000783 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000784
Gabor Greifba36cb52008-08-28 21:40:38 +0000785 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000786
Eli Friedman1a8229b2009-05-24 02:03:36 +0000787 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000788 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000789 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000790 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000791 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000793 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000794 }
795
796 // If the splat value is larger than the element value, then we can never do
797 // this splat. The only case that we could fit the replicated bits into our
798 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000799 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000800
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000801 // If the element value is larger than the splat value, cut it in half and
802 // check to see if the two halves are equal. Continue doing this until we
803 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
804 while (ValSizeInBytes > ByteSize) {
805 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000807 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000808 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
809 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000810 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000811 }
812
813 // Properly sign extend the value.
814 int ShAmt = (4-ByteSize)*8;
815 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000817 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000818 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000819
Chris Lattner140a58f2006-04-08 06:46:53 +0000820 // Finally, if this value fits in a 5 bit sext field, return it
821 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000823 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000824}
825
Chris Lattner1a635d62006-04-14 06:01:58 +0000826//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000827// Addressing Mode Selection
828//===----------------------------------------------------------------------===//
829
830/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
831/// or 64-bit immediate, and if the value can be accurately represented as a
832/// sign extension from a 16-bit value. If so, this returns true and the
833/// immediate.
834static bool isIntS16Immediate(SDNode *N, short &Imm) {
835 if (N->getOpcode() != ISD::Constant)
836 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000838 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000840 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000841 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000842 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000843}
Dan Gohman475871a2008-07-27 21:46:04 +0000844static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000845 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000846}
847
848
849/// SelectAddressRegReg - Given the specified addressed, check to see if it
850/// can be represented as an indexed [r+r] operation. Returns false if it
851/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000852bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
853 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000854 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000855 short imm = 0;
856 if (N.getOpcode() == ISD::ADD) {
857 if (isIntS16Immediate(N.getOperand(1), imm))
858 return false; // r+i
859 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
860 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000861
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000862 Base = N.getOperand(0);
863 Index = N.getOperand(1);
864 return true;
865 } else if (N.getOpcode() == ISD::OR) {
866 if (isIntS16Immediate(N.getOperand(1), imm))
867 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000869 // If this is an or of disjoint bitfields, we can codegen this as an add
870 // (for better address arithmetic) if the LHS and RHS of the OR are provably
871 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000872 APInt LHSKnownZero, LHSKnownOne;
873 APInt RHSKnownZero, RHSKnownOne;
874 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000875 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000876
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000877 if (LHSKnownZero.getBoolValue()) {
878 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000879 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000880 // If all of the bits are known zero on the LHS or RHS, the add won't
881 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000882 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000883 Base = N.getOperand(0);
884 Index = N.getOperand(1);
885 return true;
886 }
887 }
888 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000889
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000890 return false;
891}
892
893/// Returns true if the address N can be represented by a base register plus
894/// a signed 16-bit displacement [r+imm], and if it is not better
895/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000896bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000897 SDValue &Base,
898 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000899 // FIXME dl should come from parent load or store, not from address
900 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901 // If this can be more profitably realized as r+r, fail.
902 if (SelectAddressRegReg(N, Disp, Base, DAG))
903 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000904
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 if (N.getOpcode() == ISD::ADD) {
906 short imm = 0;
907 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
910 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
911 } else {
912 Base = N.getOperand(0);
913 }
914 return true; // [r+i]
915 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
916 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000917 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 && "Cannot handle constant offsets yet!");
919 Disp = N.getOperand(1).getOperand(0); // The global address.
920 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000921 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922 Disp.getOpcode() == ISD::TargetConstantPool ||
923 Disp.getOpcode() == ISD::TargetJumpTable);
924 Base = N.getOperand(0);
925 return true; // [&g+r]
926 }
927 } else if (N.getOpcode() == ISD::OR) {
928 short imm = 0;
929 if (isIntS16Immediate(N.getOperand(1), imm)) {
930 // If this is an or of disjoint bitfields, we can codegen this as an add
931 // (for better address arithmetic) if the LHS and RHS of the OR are
932 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000933 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000934 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000935
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000936 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 // If all of the bits are known zero on the LHS or RHS, the add won't
938 // carry.
939 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 return true;
942 }
943 }
944 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
945 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // If this address fits entirely in a 16-bit sext immediate field, codegen
948 // this as "d, 0"
949 short Imm;
950 if (isIntS16Immediate(CN, Imm)) {
951 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000952 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
953 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 return true;
955 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000956
957 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000959 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
960 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000964
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
966 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000967 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 return true;
969 }
970 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000971
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 Disp = DAG.getTargetConstant(0, getPointerTy());
973 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
974 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
975 else
976 Base = N;
977 return true; // [r+0]
978}
979
980/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
981/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000982bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
983 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000984 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985 // Check to see if we can easily represent this as an [r+r] address. This
986 // will fail if it thinks that the address is more profitably represented as
987 // reg+imm, e.g. where imm = 0.
988 if (SelectAddressRegReg(N, Base, Index, DAG))
989 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000990
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991 // If the operand is an addition, always emit this as [r+r], since this is
992 // better (for code size, and execution, as the memop does the add for free)
993 // than emitting an explicit add.
994 if (N.getOpcode() == ISD::ADD) {
995 Base = N.getOperand(0);
996 Index = N.getOperand(1);
997 return true;
998 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000999
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001001 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1002 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003 Index = N;
1004 return true;
1005}
1006
1007/// SelectAddressRegImmShift - Returns true if the address N can be
1008/// represented by a base register plus a signed 14-bit displacement
1009/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001010bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1011 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001012 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001013 // FIXME dl should come from the parent load or store, not the address
1014 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 // If this can be more profitably realized as r+r, fail.
1016 if (SelectAddressRegReg(N, Disp, Base, DAG))
1017 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 if (N.getOpcode() == ISD::ADD) {
1020 short imm = 0;
1021 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001022 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1024 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1025 } else {
1026 Base = N.getOperand(0);
1027 }
1028 return true; // [r+i]
1029 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1030 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001031 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 && "Cannot handle constant offsets yet!");
1033 Disp = N.getOperand(1).getOperand(0); // The global address.
1034 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1035 Disp.getOpcode() == ISD::TargetConstantPool ||
1036 Disp.getOpcode() == ISD::TargetJumpTable);
1037 Base = N.getOperand(0);
1038 return true; // [&g+r]
1039 }
1040 } else if (N.getOpcode() == ISD::OR) {
1041 short imm = 0;
1042 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1043 // If this is an or of disjoint bitfields, we can codegen this as an add
1044 // (for better address arithmetic) if the LHS and RHS of the OR are
1045 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001046 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001047 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001048 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001049 // If all of the bits are known zero on the LHS or RHS, the add won't
1050 // carry.
1051 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001053 return true;
1054 }
1055 }
1056 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001057 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001058 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001059 // If this address fits entirely in a 14-bit sext immediate field, codegen
1060 // this as "d, 0"
1061 short Imm;
1062 if (isIntS16Immediate(CN, Imm)) {
1063 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001064 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1065 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001066 return true;
1067 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001068
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001069 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001070 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001071 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1072 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001074 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1076 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1077 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001078 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001079 return true;
1080 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 }
1082 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001083
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001084 Disp = DAG.getTargetConstant(0, getPointerTy());
1085 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1086 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1087 else
1088 Base = N;
1089 return true; // [r+0]
1090}
1091
1092
1093/// getPreIndexedAddressParts - returns true by value, base pointer and
1094/// offset pointer and addressing mode by reference if the node's address
1095/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001096bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1097 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001098 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001099 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001100 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001101
Dan Gohman475871a2008-07-27 21:46:04 +00001102 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001103 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001104 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1105 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001106 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001107
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001108 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001109 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001110 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001111 } else
1112 return false;
1113
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001114 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001115 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001116 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001117
Hal Finkelac81cc32012-06-19 02:34:32 +00001118 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001119 AM = ISD::PRE_INC;
1120 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001122
Chris Lattner0851b4f2006-11-15 19:55:13 +00001123 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001125 // reg + imm
1126 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1127 return false;
1128 } else {
1129 // reg + imm * 4.
1130 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1131 return false;
1132 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001133
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001134 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001135 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1136 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001138 LD->getExtensionType() == ISD::SEXTLOAD &&
1139 isa<ConstantSDNode>(Offset))
1140 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001141 }
1142
Chris Lattner4eab7142006-11-10 02:08:47 +00001143 AM = ISD::PRE_INC;
1144 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001145}
1146
1147//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001148// LowerOperation implementation
1149//===----------------------------------------------------------------------===//
1150
Chris Lattner1e61e692010-11-15 02:46:57 +00001151/// GetLabelAccessInfo - Return true if we should reference labels using a
1152/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1153static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001154 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1155 HiOpFlags = PPCII::MO_HA16;
1156 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001157
Chris Lattner1e61e692010-11-15 02:46:57 +00001158 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1159 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001160 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001161 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001162 if (isPIC) {
1163 HiOpFlags |= PPCII::MO_PIC_FLAG;
1164 LoOpFlags |= PPCII::MO_PIC_FLAG;
1165 }
1166
1167 // If this is a reference to a global value that requires a non-lazy-ptr, make
1168 // sure that instruction lowering adds it.
1169 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1170 HiOpFlags |= PPCII::MO_NLP_FLAG;
1171 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001172
Chris Lattner6d2ff122010-11-15 03:13:19 +00001173 if (GV->hasHiddenVisibility()) {
1174 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1175 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1176 }
1177 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001178
Chris Lattner1e61e692010-11-15 02:46:57 +00001179 return isPIC;
1180}
1181
1182static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1183 SelectionDAG &DAG) {
1184 EVT PtrVT = HiPart.getValueType();
1185 SDValue Zero = DAG.getConstant(0, PtrVT);
1186 DebugLoc DL = HiPart.getDebugLoc();
1187
1188 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1189 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001190
Chris Lattner1e61e692010-11-15 02:46:57 +00001191 // With PIC, the first instruction is actually "GR+hi(&G)".
1192 if (isPIC)
1193 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1194 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001195
Chris Lattner1e61e692010-11-15 02:46:57 +00001196 // Generate non-pic code that has direct accesses to the constant pool.
1197 // The address of the global is just (hi(&g)+lo(&g)).
1198 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1199}
1200
Scott Michelfdc40a02009-02-17 22:15:04 +00001201SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001202 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001203 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001204 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001205 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001206
Roman Divacky9fb8b492012-08-24 16:26:02 +00001207 // 64-bit SVR4 ABI code is always position-independent.
1208 // The actual address of the GlobalValue is stored in the TOC.
1209 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1210 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1211 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1212 DAG.getRegister(PPC::X2, MVT::i64));
1213 }
1214
Chris Lattner1e61e692010-11-15 02:46:57 +00001215 unsigned MOHiFlag, MOLoFlag;
1216 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1217 SDValue CPIHi =
1218 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1219 SDValue CPILo =
1220 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1221 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001222}
1223
Dan Gohmand858e902010-04-17 15:26:15 +00001224SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001225 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001226 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001227
Roman Divacky9fb8b492012-08-24 16:26:02 +00001228 // 64-bit SVR4 ABI code is always position-independent.
1229 // The actual address of the GlobalValue is stored in the TOC.
1230 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1231 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1232 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1233 DAG.getRegister(PPC::X2, MVT::i64));
1234 }
1235
Chris Lattner1e61e692010-11-15 02:46:57 +00001236 unsigned MOHiFlag, MOLoFlag;
1237 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1238 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1239 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1240 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001241}
1242
Dan Gohmand858e902010-04-17 15:26:15 +00001243SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1244 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001245 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001246
Dan Gohman46510a72010-04-15 01:51:59 +00001247 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001248
Chris Lattner1e61e692010-11-15 02:46:57 +00001249 unsigned MOHiFlag, MOLoFlag;
1250 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1251 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1252 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1253 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1254}
1255
Roman Divackyfd42ed62012-06-04 17:36:38 +00001256SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1257 SelectionDAG &DAG) const {
1258
1259 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1260 DebugLoc dl = GA->getDebugLoc();
1261 const GlobalValue *GV = GA->getGlobal();
1262 EVT PtrVT = getPointerTy();
1263 bool is64bit = PPCSubTarget.isPPC64();
1264
1265 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1266
1267 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1268 PPCII::MO_TPREL16_HA);
1269 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1270 PPCII::MO_TPREL16_LO);
1271
1272 if (model != TLSModel::LocalExec)
1273 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001274 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1275 is64bit ? MVT::i64 : MVT::i32);
1276 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001277 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1278}
1279
Chris Lattner1e61e692010-11-15 02:46:57 +00001280SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1281 SelectionDAG &DAG) const {
1282 EVT PtrVT = Op.getValueType();
1283 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1284 DebugLoc DL = GSDN->getDebugLoc();
1285 const GlobalValue *GV = GSDN->getGlobal();
1286
Chris Lattner1e61e692010-11-15 02:46:57 +00001287 // 64-bit SVR4 ABI code is always position-independent.
1288 // The actual address of the GlobalValue is stored in the TOC.
1289 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1290 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1291 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1292 DAG.getRegister(PPC::X2, MVT::i64));
1293 }
1294
Chris Lattner6d2ff122010-11-15 03:13:19 +00001295 unsigned MOHiFlag, MOLoFlag;
1296 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001297
Chris Lattner6d2ff122010-11-15 03:13:19 +00001298 SDValue GAHi =
1299 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1300 SDValue GALo =
1301 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001302
Chris Lattner6d2ff122010-11-15 03:13:19 +00001303 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001304
Chris Lattner6d2ff122010-11-15 03:13:19 +00001305 // If the global reference is actually to a non-lazy-pointer, we have to do an
1306 // extra load to get the address of the global.
1307 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1308 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001309 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001310 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001311}
1312
Dan Gohmand858e902010-04-17 15:26:15 +00001313SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001314 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001315 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001316
Chris Lattner1a635d62006-04-14 06:01:58 +00001317 // If we're comparing for equality to zero, expose the fact that this is
1318 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1319 // fold the new nodes.
1320 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1321 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001322 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001323 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 if (VT.bitsLT(MVT::i32)) {
1325 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001326 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001327 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001328 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001329 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1330 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001331 DAG.getConstant(Log2b, MVT::i32));
1332 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001333 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001334 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001335 // optimized. FIXME: revisit this when we can custom lower all setcc
1336 // optimizations.
1337 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001338 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001339 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001340
Chris Lattner1a635d62006-04-14 06:01:58 +00001341 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001342 // by xor'ing the rhs with the lhs, which is faster than setting a
1343 // condition register, reading it back out, and masking the correct bit. The
1344 // normal approach here uses sub to do this instead of xor. Using xor exposes
1345 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001346 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001347 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001348 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001349 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001350 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001351 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001352 }
Dan Gohman475871a2008-07-27 21:46:04 +00001353 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001354}
1355
Dan Gohman475871a2008-07-27 21:46:04 +00001356SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001357 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001358 SDNode *Node = Op.getNode();
1359 EVT VT = Node->getValueType(0);
1360 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1361 SDValue InChain = Node->getOperand(0);
1362 SDValue VAListPtr = Node->getOperand(1);
1363 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1364 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001365
Roman Divackybdb226e2011-06-28 15:30:42 +00001366 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1367
1368 // gpr_index
1369 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1370 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1371 false, false, 0);
1372 InChain = GprIndex.getValue(1);
1373
1374 if (VT == MVT::i64) {
1375 // Check if GprIndex is even
1376 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1377 DAG.getConstant(1, MVT::i32));
1378 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1379 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1380 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1381 DAG.getConstant(1, MVT::i32));
1382 // Align GprIndex to be even if it isn't
1383 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1384 GprIndex);
1385 }
1386
1387 // fpr index is 1 byte after gpr
1388 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1389 DAG.getConstant(1, MVT::i32));
1390
1391 // fpr
1392 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1393 FprPtr, MachinePointerInfo(SV), MVT::i8,
1394 false, false, 0);
1395 InChain = FprIndex.getValue(1);
1396
1397 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1398 DAG.getConstant(8, MVT::i32));
1399
1400 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1401 DAG.getConstant(4, MVT::i32));
1402
1403 // areas
1404 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001405 MachinePointerInfo(), false, false,
1406 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001407 InChain = OverflowArea.getValue(1);
1408
1409 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001410 MachinePointerInfo(), false, false,
1411 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001412 InChain = RegSaveArea.getValue(1);
1413
1414 // select overflow_area if index > 8
1415 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1416 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1417
Roman Divackybdb226e2011-06-28 15:30:42 +00001418 // adjustment constant gpr_index * 4/8
1419 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1420 VT.isInteger() ? GprIndex : FprIndex,
1421 DAG.getConstant(VT.isInteger() ? 4 : 8,
1422 MVT::i32));
1423
1424 // OurReg = RegSaveArea + RegConstant
1425 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1426 RegConstant);
1427
1428 // Floating types are 32 bytes into RegSaveArea
1429 if (VT.isFloatingPoint())
1430 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1431 DAG.getConstant(32, MVT::i32));
1432
1433 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1434 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1435 VT.isInteger() ? GprIndex : FprIndex,
1436 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1437 MVT::i32));
1438
1439 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1440 VT.isInteger() ? VAListPtr : FprPtr,
1441 MachinePointerInfo(SV),
1442 MVT::i8, false, false, 0);
1443
1444 // determine if we should load from reg_save_area or overflow_area
1445 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1446
1447 // increase overflow_area by 4/8 if gpr/fpr > 8
1448 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1449 DAG.getConstant(VT.isInteger() ? 4 : 8,
1450 MVT::i32));
1451
1452 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1453 OverflowAreaPlusN);
1454
1455 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1456 OverflowAreaPtr,
1457 MachinePointerInfo(),
1458 MVT::i32, false, false, 0);
1459
Pete Cooperd752e0f2011-11-08 18:42:53 +00001460 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1461 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001462}
1463
Duncan Sands4a544a72011-09-06 13:37:06 +00001464SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1465 SelectionDAG &DAG) const {
1466 return Op.getOperand(0);
1467}
1468
1469SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1470 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001471 SDValue Chain = Op.getOperand(0);
1472 SDValue Trmp = Op.getOperand(1); // trampoline
1473 SDValue FPtr = Op.getOperand(2); // nested function
1474 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001475 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001476
Owen Andersone50ed302009-08-10 22:56:29 +00001477 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001478 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001479 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001480 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1481 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001482
Scott Michelfdc40a02009-02-17 22:15:04 +00001483 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001484 TargetLowering::ArgListEntry Entry;
1485
1486 Entry.Ty = IntPtrTy;
1487 Entry.Node = Trmp; Args.push_back(Entry);
1488
1489 // TrampSize == (isPPC64 ? 48 : 40);
1490 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001491 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001492 Args.push_back(Entry);
1493
1494 Entry.Node = FPtr; Args.push_back(Entry);
1495 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Bill Wendling77959322008-09-17 00:30:57 +00001497 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001498 TargetLowering::CallLoweringInfo CLI(Chain,
1499 Type::getVoidTy(*DAG.getContext()),
1500 false, false, false, false, 0,
1501 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001502 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001503 /*doesNotRet=*/false,
1504 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001505 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001506 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001507 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001508
Duncan Sands4a544a72011-09-06 13:37:06 +00001509 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001510}
1511
Dan Gohman475871a2008-07-27 21:46:04 +00001512SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001513 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001514 MachineFunction &MF = DAG.getMachineFunction();
1515 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1516
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001517 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001518
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001519 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001520 // vastart just stores the address of the VarArgsFrameIndex slot into the
1521 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001522 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001523 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001524 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001525 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1526 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001527 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001528 }
1529
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001530 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001531 // We suppose the given va_list is already allocated.
1532 //
1533 // typedef struct {
1534 // char gpr; /* index into the array of 8 GPRs
1535 // * stored in the register save area
1536 // * gpr=0 corresponds to r3,
1537 // * gpr=1 to r4, etc.
1538 // */
1539 // char fpr; /* index into the array of 8 FPRs
1540 // * stored in the register save area
1541 // * fpr=0 corresponds to f1,
1542 // * fpr=1 to f2, etc.
1543 // */
1544 // char *overflow_arg_area;
1545 // /* location on stack that holds
1546 // * the next overflow argument
1547 // */
1548 // char *reg_save_area;
1549 // /* where r3:r10 and f1:f8 (if saved)
1550 // * are stored
1551 // */
1552 // } va_list[1];
1553
1554
Dan Gohman1e93df62010-04-17 14:41:14 +00001555 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1556 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001557
Nicolas Geoffray01119992007-04-03 13:59:52 +00001558
Owen Andersone50ed302009-08-10 22:56:29 +00001559 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001560
Dan Gohman1e93df62010-04-17 14:41:14 +00001561 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1562 PtrVT);
1563 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1564 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001565
Duncan Sands83ec4b62008-06-06 12:08:01 +00001566 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001567 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001568
Duncan Sands83ec4b62008-06-06 12:08:01 +00001569 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001570 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001571
1572 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001573 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
Dan Gohman69de1932008-02-06 22:27:42 +00001575 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
Nicolas Geoffray01119992007-04-03 13:59:52 +00001577 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001578 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001579 Op.getOperand(1),
1580 MachinePointerInfo(SV),
1581 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001582 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001583 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001584 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001585
Nicolas Geoffray01119992007-04-03 13:59:52 +00001586 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001587 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001588 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1589 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001590 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001591 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001592 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001593
Nicolas Geoffray01119992007-04-03 13:59:52 +00001594 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001595 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001596 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1597 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001598 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001599 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001600 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001601
1602 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001603 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1604 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001605 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001606
Chris Lattner1a635d62006-04-14 06:01:58 +00001607}
1608
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001609#include "PPCGenCallingConv.inc"
1610
Duncan Sands1e96bab2010-11-04 10:49:57 +00001611static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001612 CCValAssign::LocInfo &LocInfo,
1613 ISD::ArgFlagsTy &ArgFlags,
1614 CCState &State) {
1615 return true;
1616}
1617
Duncan Sands1e96bab2010-11-04 10:49:57 +00001618static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001619 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001620 CCValAssign::LocInfo &LocInfo,
1621 ISD::ArgFlagsTy &ArgFlags,
1622 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001623 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001624 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1625 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1626 };
1627 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001628
Tilmann Schellerffd02002009-07-03 06:45:56 +00001629 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1630
1631 // Skip one register if the first unallocated register has an even register
1632 // number and there are still argument registers available which have not been
1633 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1634 // need to skip a register if RegNum is odd.
1635 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1636 State.AllocateReg(ArgRegs[RegNum]);
1637 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001638
Tilmann Schellerffd02002009-07-03 06:45:56 +00001639 // Always return false here, as this function only makes sure that the first
1640 // unallocated register has an odd register number and does not actually
1641 // allocate a register for the current argument.
1642 return false;
1643}
1644
Duncan Sands1e96bab2010-11-04 10:49:57 +00001645static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001646 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001647 CCValAssign::LocInfo &LocInfo,
1648 ISD::ArgFlagsTy &ArgFlags,
1649 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001650 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001651 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1652 PPC::F8
1653 };
1654
1655 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001656
Tilmann Schellerffd02002009-07-03 06:45:56 +00001657 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1658
1659 // If there is only one Floating-point register left we need to put both f64
1660 // values of a split ppc_fp128 value on the stack.
1661 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1662 State.AllocateReg(ArgRegs[RegNum]);
1663 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001664
Tilmann Schellerffd02002009-07-03 06:45:56 +00001665 // Always return false here, as this function only makes sure that the two f64
1666 // values a ppc_fp128 value is split into are both passed in registers or both
1667 // passed on the stack and does not actually allocate a register for the
1668 // current argument.
1669 return false;
1670}
1671
Chris Lattner9f0bc652007-02-25 05:34:32 +00001672/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001673/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001674static const uint16_t *GetFPR() {
1675 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001676 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001677 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001678 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001679
Chris Lattner9f0bc652007-02-25 05:34:32 +00001680 return FPR;
1681}
1682
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001683/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1684/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001685static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001686 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001687 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001688 if (Flags.isByVal())
1689 ArgSize = Flags.getByValSize();
1690 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1691
1692 return ArgSize;
1693}
1694
Dan Gohman475871a2008-07-27 21:46:04 +00001695SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001697 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 const SmallVectorImpl<ISD::InputArg>
1699 &Ins,
1700 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001701 SmallVectorImpl<SDValue> &InVals)
1702 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001703 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1705 dl, DAG, InVals);
1706 } else {
1707 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1708 dl, DAG, InVals);
1709 }
1710}
1711
1712SDValue
1713PPCTargetLowering::LowerFormalArguments_SVR4(
1714 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001715 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 const SmallVectorImpl<ISD::InputArg>
1717 &Ins,
1718 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001719 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001721 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001722 // +-----------------------------------+
1723 // +--> | Back chain |
1724 // | +-----------------------------------+
1725 // | | Floating-point register save area |
1726 // | +-----------------------------------+
1727 // | | General register save area |
1728 // | +-----------------------------------+
1729 // | | CR save word |
1730 // | +-----------------------------------+
1731 // | | VRSAVE save word |
1732 // | +-----------------------------------+
1733 // | | Alignment padding |
1734 // | +-----------------------------------+
1735 // | | Vector register save area |
1736 // | +-----------------------------------+
1737 // | | Local variable space |
1738 // | +-----------------------------------+
1739 // | | Parameter list area |
1740 // | +-----------------------------------+
1741 // | | LR save word |
1742 // | +-----------------------------------+
1743 // SP--> +--- | Back chain |
1744 // +-----------------------------------+
1745 //
1746 // Specifications:
1747 // System V Application Binary Interface PowerPC Processor Supplement
1748 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001749
Tilmann Schellerffd02002009-07-03 06:45:56 +00001750 MachineFunction &MF = DAG.getMachineFunction();
1751 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001752 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001753
Owen Andersone50ed302009-08-10 22:56:29 +00001754 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001755 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001756 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1757 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001758 unsigned PtrByteSize = 4;
1759
1760 // Assign locations to all of the incoming arguments.
1761 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001762 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001763 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001764
1765 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001766 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001767
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001769
Tilmann Schellerffd02002009-07-03 06:45:56 +00001770 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1771 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001772
Tilmann Schellerffd02002009-07-03 06:45:56 +00001773 // Arguments stored in registers.
1774 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001775 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001776 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001777
Owen Anderson825b72b2009-08-11 20:47:22 +00001778 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001779 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001782 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001783 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001785 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001786 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001787 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001788 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001789 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001790 case MVT::v16i8:
1791 case MVT::v8i16:
1792 case MVT::v4i32:
1793 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001794 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001795 break;
1796 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001797
Tilmann Schellerffd02002009-07-03 06:45:56 +00001798 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001799 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001800 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001801
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001803 } else {
1804 // Argument stored in memory.
1805 assert(VA.isMemLoc());
1806
1807 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1808 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001809 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001810
1811 // Create load nodes to retrieve arguments from the stack.
1812 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001813 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1814 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001815 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816 }
1817 }
1818
1819 // Assign locations to all of the incoming aggregate by value arguments.
1820 // Aggregates passed by value are stored in the local variable space of the
1821 // caller's stack frame, right above the parameter list area.
1822 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001823 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001824 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001825
1826 // Reserve stack space for the allocations in CCInfo.
1827 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1828
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830
1831 // Area that is at least reserved in the caller of this function.
1832 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001833
Tilmann Schellerffd02002009-07-03 06:45:56 +00001834 // Set the size that is at least reserved in caller of this function. Tail
1835 // call optimized function's reserved stack space needs to be aligned so that
1836 // taking the difference between two stack areas will result in an aligned
1837 // stack.
1838 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1839
1840 MinReservedArea =
1841 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001842 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001843
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001844 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001845 getStackAlignment();
1846 unsigned AlignMask = TargetAlign-1;
1847 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001848
Tilmann Schellerffd02002009-07-03 06:45:56 +00001849 FI->setMinReservedArea(MinReservedArea);
1850
1851 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001852
Tilmann Schellerffd02002009-07-03 06:45:56 +00001853 // If the function takes variable number of arguments, make a frame index for
1854 // the start of the first vararg value... for expansion of llvm.va_start.
1855 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001856 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001857 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1858 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1859 };
1860 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1861
Craig Topperc5eaae42012-03-11 07:57:25 +00001862 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001863 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1864 PPC::F8
1865 };
1866 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1867
Dan Gohman1e93df62010-04-17 14:41:14 +00001868 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1869 NumGPArgRegs));
1870 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1871 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001872
1873 // Make room for NumGPArgRegs and NumFPArgRegs.
1874 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001876
Dan Gohman1e93df62010-04-17 14:41:14 +00001877 FuncInfo->setVarArgsStackOffset(
1878 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001879 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001880
Dan Gohman1e93df62010-04-17 14:41:14 +00001881 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1882 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001883
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001884 // The fixed integer arguments of a variadic function are stored to the
1885 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1886 // the result of va_next.
1887 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1888 // Get an existing live-in vreg, or add a new one.
1889 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1890 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001891 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001892
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001894 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1895 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001896 MemOps.push_back(Store);
1897 // Increment the address by four for the next argument to store
1898 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1899 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1900 }
1901
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001902 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1903 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001904 // The double arguments are stored to the VarArgsFrameIndex
1905 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001906 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1907 // Get an existing live-in vreg, or add a new one.
1908 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1909 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001910 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001911
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001913 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1914 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001915 MemOps.push_back(Store);
1916 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001918 PtrVT);
1919 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1920 }
1921 }
1922
1923 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001924 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001926
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001928}
1929
1930SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001931PPCTargetLowering::LowerFormalArguments_Darwin(
1932 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001933 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934 const SmallVectorImpl<ISD::InputArg>
1935 &Ins,
1936 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001937 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001938 // TODO: add description of PPC stack frame format, or at least some docs.
1939 //
1940 MachineFunction &MF = DAG.getMachineFunction();
1941 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001942 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001943
Owen Andersone50ed302009-08-10 22:56:29 +00001944 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001946 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001947 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1948 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001949 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001950
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001951 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001952 // Area that is at least reserved in caller of this function.
1953 unsigned MinReservedArea = ArgOffset;
1954
Craig Topperb78ca422012-03-11 07:16:55 +00001955 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001956 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1957 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1958 };
Craig Topperb78ca422012-03-11 07:16:55 +00001959 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001960 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1961 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1962 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001963
Craig Topperb78ca422012-03-11 07:16:55 +00001964 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001965
Craig Topperb78ca422012-03-11 07:16:55 +00001966 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001967 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1968 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1969 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001970
Owen Anderson718cb662007-09-07 04:06:50 +00001971 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001972 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001973 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001974
1975 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001976
Craig Topperb78ca422012-03-11 07:16:55 +00001977 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001978
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001979 // In 32-bit non-varargs functions, the stack space for vectors is after the
1980 // stack space for non-vectors. We do not use this space unless we have
1981 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001982 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001983 // that out...for the pathological case, compute VecArgOffset as the
1984 // start of the vector parameter area. Computing VecArgOffset is the
1985 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001986 unsigned VecArgOffset = ArgOffset;
1987 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001988 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001989 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001990 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001991 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001992
Duncan Sands276dcbd2008-03-21 09:14:45 +00001993 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001994 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001995 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001996 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001997 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1998 VecArgOffset += ArgSize;
1999 continue;
2000 }
2001
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002003 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002004 case MVT::i32:
2005 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002006 VecArgOffset += isPPC64 ? 8 : 4;
2007 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 case MVT::i64: // PPC64
2009 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002010 VecArgOffset += 8;
2011 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 case MVT::v4f32:
2013 case MVT::v4i32:
2014 case MVT::v8i16:
2015 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002016 // Nothing to do, we're only looking at Nonvector args here.
2017 break;
2018 }
2019 }
2020 }
2021 // We've found where the vector parameter area in memory is. Skip the
2022 // first 12 parameters; these don't use that memory.
2023 VecArgOffset = ((VecArgOffset+15)/16)*16;
2024 VecArgOffset += 12*16;
2025
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002026 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002027 // entry to a function on PPC, the arguments start after the linkage area,
2028 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002029
Dan Gohman475871a2008-07-27 21:46:04 +00002030 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002031 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002033 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002034 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002035 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002036 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002037 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002038 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002039
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002040 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002041
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002042 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2044 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002045 if (isVarArg || isPPC64) {
2046 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002048 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002049 PtrByteSize);
2050 } else nAltivecParamsAtEnd++;
2051 } else
2052 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002053 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002054 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002055 PtrByteSize);
2056
Dale Johannesen8419dd62008-03-07 20:27:40 +00002057 // FIXME the codegen can be much improved in some cases.
2058 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002059 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002060 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002061 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002062 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002063 // Objects of size 1 and 2 are right justified, everything else is
2064 // left justified. This means the memory address is adjusted forwards.
2065 if (ObjSize==1 || ObjSize==2) {
2066 CurArgOffset = CurArgOffset + (4 - ObjSize);
2067 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002068 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002069 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002070 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002071 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002072 if (ObjSize==1 || ObjSize==2) {
2073 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002074 unsigned VReg;
2075 if (isPPC64)
2076 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2077 else
2078 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002079 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002080 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002081 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002082 ObjSize==1 ? MVT::i8 : MVT::i16,
2083 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002084 MemOps.push_back(Store);
2085 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002086 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002087
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002088 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002089
Dale Johannesen7f96f392008-03-08 01:41:42 +00002090 continue;
2091 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002092 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2093 // Store whatever pieces of the object are in registers
2094 // to memory. ArgVal will be address of the beginning of
2095 // the object.
2096 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002097 unsigned VReg;
2098 if (isPPC64)
2099 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2100 else
2101 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002102 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002103 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002104 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002105 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2106 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002107 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002108 MemOps.push_back(Store);
2109 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002110 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002111 } else {
2112 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2113 break;
2114 }
2115 }
2116 continue;
2117 }
2118
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002120 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002122 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002123 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002124 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002126 ++GPR_idx;
2127 } else {
2128 needsLoad = true;
2129 ArgSize = PtrByteSize;
2130 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002131 // All int arguments reserve stack space in the Darwin ABI.
2132 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002133 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002134 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002135 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002137 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002138 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002140
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002142 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002144 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002146 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002147 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002149 DAG.getValueType(ObjectVT));
2150
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002152 }
2153
Chris Lattnerc91a4752006-06-26 22:48:35 +00002154 ++GPR_idx;
2155 } else {
2156 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002157 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002158 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002159 // All int arguments reserve stack space in the Darwin ABI.
2160 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002161 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002162
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 case MVT::f32:
2164 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002165 // Every 4 bytes of argument space consumes one of the GPRs available for
2166 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002167 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002168 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002169 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002170 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002171 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002172 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002173 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002174
Owen Anderson825b72b2009-08-11 20:47:22 +00002175 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002176 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002177 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002178 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002179
Dan Gohman98ca4f22009-08-05 01:29:28 +00002180 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002181 ++FPR_idx;
2182 } else {
2183 needsLoad = true;
2184 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002185
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002186 // All FP arguments reserve stack space in the Darwin ABI.
2187 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002188 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 case MVT::v4f32:
2190 case MVT::v4i32:
2191 case MVT::v8i16:
2192 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002193 // Note that vector arguments in registers don't reserve stack space,
2194 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002195 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002196 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002198 if (isVarArg) {
2199 while ((ArgOffset % 16) != 0) {
2200 ArgOffset += PtrByteSize;
2201 if (GPR_idx != Num_GPR_Regs)
2202 GPR_idx++;
2203 }
2204 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002205 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002206 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002207 ++VR_idx;
2208 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002209 if (!isVarArg && !isPPC64) {
2210 // Vectors go after all the nonvectors.
2211 CurArgOffset = VecArgOffset;
2212 VecArgOffset += 16;
2213 } else {
2214 // Vectors are aligned.
2215 ArgOffset = ((ArgOffset+15)/16)*16;
2216 CurArgOffset = ArgOffset;
2217 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002218 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002219 needsLoad = true;
2220 }
2221 break;
2222 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002223
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002224 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002225 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002226 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002227 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002228 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002229 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002230 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002231 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002232 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002234
Dan Gohman98ca4f22009-08-05 01:29:28 +00002235 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002236 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002237
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 // Set the size that is at least reserved in caller of this function. Tail
2239 // call optimized function's reserved stack space needs to be aligned so that
2240 // taking the difference between two stack areas will result in an aligned
2241 // stack.
2242 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2243 // Add the Altivec parameters at the end, if needed.
2244 if (nAltivecParamsAtEnd) {
2245 MinReservedArea = ((MinReservedArea+15)/16)*16;
2246 MinReservedArea += 16*nAltivecParamsAtEnd;
2247 }
2248 MinReservedArea =
2249 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002250 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2251 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002252 getStackAlignment();
2253 unsigned AlignMask = TargetAlign-1;
2254 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2255 FI->setMinReservedArea(MinReservedArea);
2256
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002257 // If the function takes variable number of arguments, make a frame index for
2258 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002259 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002260 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002261
Dan Gohman1e93df62010-04-17 14:41:14 +00002262 FuncInfo->setVarArgsFrameIndex(
2263 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002264 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002265 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002266
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002267 // If this function is vararg, store any remaining integer argument regs
2268 // to their spots on the stack so that they may be loaded by deferencing the
2269 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002270 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002271 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002272
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002273 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002274 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002275 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002276 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002277
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002279 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2280 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002281 MemOps.push_back(Store);
2282 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002283 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002284 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002285 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002287
Dale Johannesen8419dd62008-03-07 20:27:40 +00002288 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002290 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002291
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002293}
2294
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002295/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002296/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002297static unsigned
2298CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2299 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002300 bool isVarArg,
2301 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302 const SmallVectorImpl<ISD::OutputArg>
2303 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002304 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002305 unsigned &nAltivecParamsAtEnd) {
2306 // Count how many bytes are to be pushed on the stack, including the linkage
2307 // area, and parameter passing area. We start with 24/48 bytes, which is
2308 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002309 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002311 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2312
2313 // Add up all the space actually used.
2314 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2315 // they all go in registers, but we must reserve stack space for them for
2316 // possible use by the caller. In varargs or 64-bit calls, parameters are
2317 // assigned stack space in order, with padding so Altivec parameters are
2318 // 16-byte aligned.
2319 nAltivecParamsAtEnd = 0;
2320 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002321 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002322 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002323 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002324 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2325 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002326 if (!isVarArg && !isPPC64) {
2327 // Non-varargs Altivec parameters go after all the non-Altivec
2328 // parameters; handle those later so we know how much padding we need.
2329 nAltivecParamsAtEnd++;
2330 continue;
2331 }
2332 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2333 NumBytes = ((NumBytes+15)/16)*16;
2334 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002335 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002336 }
2337
2338 // Allow for Altivec parameters at the end, if needed.
2339 if (nAltivecParamsAtEnd) {
2340 NumBytes = ((NumBytes+15)/16)*16;
2341 NumBytes += 16*nAltivecParamsAtEnd;
2342 }
2343
2344 // The prolog code of the callee may store up to 8 GPR argument registers to
2345 // the stack, allowing va_start to index over them in memory if its varargs.
2346 // Because we cannot tell if this is needed on the caller side, we have to
2347 // conservatively assume that it is needed. As such, make sure we have at
2348 // least enough stack space for the caller to store the 8 GPRs.
2349 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002350 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351
2352 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002353 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2354 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2355 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002356 unsigned AlignMask = TargetAlign-1;
2357 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2358 }
2359
2360 return NumBytes;
2361}
2362
2363/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002364/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002365static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002366 unsigned ParamSize) {
2367
Dale Johannesenb60d5192009-11-24 01:09:07 +00002368 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002369
2370 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2371 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2372 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2373 // Remember only if the new adjustement is bigger.
2374 if (SPDiff < FI->getTailCallSPDelta())
2375 FI->setTailCallSPDelta(SPDiff);
2376
2377 return SPDiff;
2378}
2379
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2381/// for tail call optimization. Targets which want to do tail call
2382/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002383bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002384PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002385 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 bool isVarArg,
2387 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002388 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002389 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002390 return false;
2391
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002392 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002393 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002394 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002395
Dan Gohman98ca4f22009-08-05 01:29:28 +00002396 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002397 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002398 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2399 // Functions containing by val parameters are not supported.
2400 for (unsigned i = 0; i != Ins.size(); i++) {
2401 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2402 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002403 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002404
2405 // Non PIC/GOT tail calls are supported.
2406 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2407 return true;
2408
2409 // At the moment we can only do local tail calls (in same module, hidden
2410 // or protected) if we are generating PIC.
2411 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2412 return G->getGlobal()->hasHiddenVisibility()
2413 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414 }
2415
2416 return false;
2417}
2418
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002419/// isCallCompatibleAddress - Return the immediate to use if the specified
2420/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002421static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002422 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2423 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002424
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002425 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002426 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2427 (Addr << 6 >> 6) != Addr)
2428 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002429
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002430 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002431 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002432}
2433
Dan Gohman844731a2008-05-13 00:00:25 +00002434namespace {
2435
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002436struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002437 SDValue Arg;
2438 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002439 int FrameIdx;
2440
2441 TailCallArgumentInfo() : FrameIdx(0) {}
2442};
2443
Dan Gohman844731a2008-05-13 00:00:25 +00002444}
2445
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002446/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2447static void
2448StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002449 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002450 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002451 SmallVector<SDValue, 8> &MemOpChains,
2452 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002453 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002454 SDValue Arg = TailCallArgs[i].Arg;
2455 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002456 int FI = TailCallArgs[i].FrameIdx;
2457 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002458 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002459 MachinePointerInfo::getFixedStack(FI),
2460 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002461 }
2462}
2463
2464/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2465/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002466static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002467 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002468 SDValue Chain,
2469 SDValue OldRetAddr,
2470 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002471 int SPDiff,
2472 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002473 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002474 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002475 if (SPDiff) {
2476 // Calculate the new stack slot for the return address.
2477 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002478 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002479 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002480 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002481 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002482 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002483 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002484 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002485 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002486 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002487
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002488 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2489 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002490 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002491 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002492 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002493 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002494 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002495 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2496 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002497 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002498 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002499 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002500 }
2501 return Chain;
2502}
2503
2504/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2505/// the position of the argument.
2506static void
2507CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002508 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002509 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2510 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002511 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002512 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002513 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002514 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002515 TailCallArgumentInfo Info;
2516 Info.Arg = Arg;
2517 Info.FrameIdxOp = FIN;
2518 Info.FrameIdx = FI;
2519 TailCallArguments.push_back(Info);
2520}
2521
2522/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2523/// stack slot. Returns the chain as result and the loaded frame pointers in
2524/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002525SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002526 int SPDiff,
2527 SDValue Chain,
2528 SDValue &LROpOut,
2529 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002530 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002531 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002532 if (SPDiff) {
2533 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002535 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002536 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002537 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002538 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002539
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002540 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2541 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002542 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002543 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002544 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002545 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002546 Chain = SDValue(FPOpOut.getNode(), 1);
2547 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002548 }
2549 return Chain;
2550}
2551
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002552/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002553/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002554/// specified by the specific parameter attribute. The copy will be passed as
2555/// a byval function parameter.
2556/// Sometimes what we are copying is the end of a larger object, the part that
2557/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002558static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002559CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002560 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002561 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002563 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002564 false, false, MachinePointerInfo(0),
2565 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002566}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002567
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002568/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2569/// tail calls.
2570static void
Dan Gohman475871a2008-07-27 21:46:04 +00002571LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2572 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002573 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002574 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002575 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002576 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002577 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002578 if (!isTailCall) {
2579 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002580 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002581 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002582 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002583 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002584 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002585 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002586 DAG.getConstant(ArgOffset, PtrVT));
2587 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002588 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2589 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002590 // Calculate and remember argument location.
2591 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2592 TailCallArguments);
2593}
2594
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002595static
2596void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2597 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2598 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2599 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2600 MachineFunction &MF = DAG.getMachineFunction();
2601
2602 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2603 // might overwrite each other in case of tail call optimization.
2604 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002605 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002606 InFlag = SDValue();
2607 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2608 MemOpChains2, dl);
2609 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002611 &MemOpChains2[0], MemOpChains2.size());
2612
2613 // Store the return address to the appropriate stack slot.
2614 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2615 isPPC64, isDarwinABI, dl);
2616
2617 // Emit callseq_end just before tailcall node.
2618 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2619 DAG.getIntPtrConstant(0, true), InFlag);
2620 InFlag = Chain.getValue(1);
2621}
2622
2623static
2624unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2625 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2626 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002627 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002628 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002629
Chris Lattnerb9082582010-11-14 23:42:06 +00002630 bool isPPC64 = PPCSubTarget.isPPC64();
2631 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2632
Owen Andersone50ed302009-08-10 22:56:29 +00002633 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002634 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002635 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002636
2637 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2638
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002639 bool needIndirectCall = true;
2640 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002641 // If this is an absolute destination address, use the munged value.
2642 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002643 needIndirectCall = false;
2644 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002645
Chris Lattnerb9082582010-11-14 23:42:06 +00002646 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2647 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2648 // Use indirect calls for ALL functions calls in JIT mode, since the
2649 // far-call stubs may be outside relocation limits for a BL instruction.
2650 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2651 unsigned OpFlags = 0;
2652 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002653 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002654 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002655 (G->getGlobal()->isDeclaration() ||
2656 G->getGlobal()->isWeakForLinker())) {
2657 // PC-relative references to external symbols should go through $stub,
2658 // unless we're building with the leopard linker or later, which
2659 // automatically synthesizes these stubs.
2660 OpFlags = PPCII::MO_DARWIN_STUB;
2661 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002662
Chris Lattnerb9082582010-11-14 23:42:06 +00002663 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2664 // every direct call is) turn it into a TargetGlobalAddress /
2665 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002666 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002667 Callee.getValueType(),
2668 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002669 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002670 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002671 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002672
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002673 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002674 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002675
Chris Lattnerb9082582010-11-14 23:42:06 +00002676 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002677 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002678 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002679 // PC-relative references to external symbols should go through $stub,
2680 // unless we're building with the leopard linker or later, which
2681 // automatically synthesizes these stubs.
2682 OpFlags = PPCII::MO_DARWIN_STUB;
2683 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002684
Chris Lattnerb9082582010-11-14 23:42:06 +00002685 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2686 OpFlags);
2687 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002688 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002689
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002690 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002691 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2692 // to do the call, we can't use PPCISD::CALL.
2693 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002694
2695 if (isSVR4ABI && isPPC64) {
2696 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2697 // entry point, but to the function descriptor (the function entry point
2698 // address is part of the function descriptor though).
2699 // The function descriptor is a three doubleword structure with the
2700 // following fields: function entry point, TOC base address and
2701 // environment pointer.
2702 // Thus for a call through a function pointer, the following actions need
2703 // to be performed:
2704 // 1. Save the TOC of the caller in the TOC save area of its stack
2705 // frame (this is done in LowerCall_Darwin()).
2706 // 2. Load the address of the function entry point from the function
2707 // descriptor.
2708 // 3. Load the TOC of the callee from the function descriptor into r2.
2709 // 4. Load the environment pointer from the function descriptor into
2710 // r11.
2711 // 5. Branch to the function entry point address.
2712 // 6. On return of the callee, the TOC of the caller needs to be
2713 // restored (this is done in FinishCall()).
2714 //
2715 // All those operations are flagged together to ensure that no other
2716 // operations can be scheduled in between. E.g. without flagging the
2717 // operations together, a TOC access in the caller could be scheduled
2718 // between the load of the callee TOC and the branch to the callee, which
2719 // results in the TOC access going through the TOC of the callee instead
2720 // of going through the TOC of the caller, which leads to incorrect code.
2721
2722 // Load the address of the function entry point from the function
2723 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002724 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002725 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2726 InFlag.getNode() ? 3 : 2);
2727 Chain = LoadFuncPtr.getValue(1);
2728 InFlag = LoadFuncPtr.getValue(2);
2729
2730 // Load environment pointer into r11.
2731 // Offset of the environment pointer within the function descriptor.
2732 SDValue PtrOff = DAG.getIntPtrConstant(16);
2733
2734 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2735 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2736 InFlag);
2737 Chain = LoadEnvPtr.getValue(1);
2738 InFlag = LoadEnvPtr.getValue(2);
2739
2740 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2741 InFlag);
2742 Chain = EnvVal.getValue(0);
2743 InFlag = EnvVal.getValue(1);
2744
2745 // Load TOC of the callee into r2. We are using a target-specific load
2746 // with r2 hard coded, because the result of a target-independent load
2747 // would never go directly into r2, since r2 is a reserved register (which
2748 // prevents the register allocator from allocating it), resulting in an
2749 // additional register being allocated and an unnecessary move instruction
2750 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002751 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002752 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2753 Callee, InFlag);
2754 Chain = LoadTOCPtr.getValue(0);
2755 InFlag = LoadTOCPtr.getValue(1);
2756
2757 MTCTROps[0] = Chain;
2758 MTCTROps[1] = LoadFuncPtr;
2759 MTCTROps[2] = InFlag;
2760 }
2761
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002762 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2763 2 + (InFlag.getNode() != 0));
2764 InFlag = Chain.getValue(1);
2765
2766 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002767 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002768 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002769 Ops.push_back(Chain);
2770 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2771 Callee.setNode(0);
2772 // Add CTR register as callee so a bctr can be emitted later.
2773 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002774 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002775 }
2776
2777 // If this is a direct call, pass the chain and the callee.
2778 if (Callee.getNode()) {
2779 Ops.push_back(Chain);
2780 Ops.push_back(Callee);
2781 }
2782 // If this is a tail call add stack pointer delta.
2783 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002784 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002785
2786 // Add argument registers to the end of the list so that they are known live
2787 // into the call.
2788 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2789 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2790 RegsToPass[i].second.getValueType()));
2791
2792 return CallOpc;
2793}
2794
Dan Gohman98ca4f22009-08-05 01:29:28 +00002795SDValue
2796PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002797 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002798 const SmallVectorImpl<ISD::InputArg> &Ins,
2799 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002800 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002801
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002802 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002803 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002804 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002806
2807 // Copy all of the result registers out of their specified physreg.
2808 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2809 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002810 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002811 assert(VA.isRegLoc() && "Can only return in registers!");
2812 Chain = DAG.getCopyFromReg(Chain, dl,
2813 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002814 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002815 InFlag = Chain.getValue(2);
2816 }
2817
Dan Gohman98ca4f22009-08-05 01:29:28 +00002818 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002819}
2820
Dan Gohman98ca4f22009-08-05 01:29:28 +00002821SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002822PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2823 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002824 SelectionDAG &DAG,
2825 SmallVector<std::pair<unsigned, SDValue>, 8>
2826 &RegsToPass,
2827 SDValue InFlag, SDValue Chain,
2828 SDValue &Callee,
2829 int SPDiff, unsigned NumBytes,
2830 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002831 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002832 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002833 SmallVector<SDValue, 8> Ops;
2834 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2835 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002836 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002837
2838 // When performing tail call optimization the callee pops its arguments off
2839 // the stack. Account for this here so these bytes can be pushed back on in
2840 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2841 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002842 (CallConv == CallingConv::Fast &&
2843 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002844
Roman Divackye46137f2012-03-06 16:41:49 +00002845 // Add a register mask operand representing the call-preserved registers.
2846 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2847 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2848 assert(Mask && "Missing call preserved mask for calling convention");
2849 Ops.push_back(DAG.getRegisterMask(Mask));
2850
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002851 if (InFlag.getNode())
2852 Ops.push_back(InFlag);
2853
2854 // Emit tail call.
2855 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002856 // If this is the first return lowered for this function, add the regs
2857 // to the liveout set for the function.
2858 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2859 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002860 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002861 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002862 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2863 for (unsigned i = 0; i != RVLocs.size(); ++i)
2864 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2865 }
2866
2867 assert(((Callee.getOpcode() == ISD::Register &&
2868 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2869 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2870 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2871 isa<ConstantSDNode>(Callee)) &&
2872 "Expecting an global address, external symbol, absolute value or register");
2873
Owen Anderson825b72b2009-08-11 20:47:22 +00002874 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002875 }
2876
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002877 // Add a NOP immediately after the branch instruction when using the 64-bit
2878 // SVR4 ABI. At link time, if caller and callee are in a different module and
2879 // thus have a different TOC, the call will be replaced with a call to a stub
2880 // function which saves the current TOC, loads the TOC of the callee and
2881 // branches to the callee. The NOP will be replaced with a load instruction
2882 // which restores the TOC of the caller from the TOC save slot of the current
2883 // stack frame. If caller and callee belong to the same module (and have the
2884 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002885
2886 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002887 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002888 if (CallOpc == PPCISD::BCTRL_SVR4) {
2889 // This is a call through a function pointer.
2890 // Restore the caller TOC from the save area into R2.
2891 // See PrepareCall() for more information about calls through function
2892 // pointers in the 64-bit SVR4 ABI.
2893 // We are using a target-specific load with r2 hard coded, because the
2894 // result of a target-independent load would never go directly into r2,
2895 // since r2 is a reserved register (which prevents the register allocator
2896 // from allocating it), resulting in an additional register being
2897 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002898 needsTOCRestore = true;
2899 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002900 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002901 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002902 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002903 }
2904
Hal Finkel5b00cea2012-03-31 14:45:15 +00002905 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2906 InFlag = Chain.getValue(1);
2907
2908 if (needsTOCRestore) {
2909 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2910 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2911 InFlag = Chain.getValue(1);
2912 }
2913
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002914 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2915 DAG.getIntPtrConstant(BytesCalleePops, true),
2916 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002917 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002918 InFlag = Chain.getValue(1);
2919
Dan Gohman98ca4f22009-08-05 01:29:28 +00002920 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2921 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002922}
2923
Dan Gohman98ca4f22009-08-05 01:29:28 +00002924SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002925PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002926 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002927 SelectionDAG &DAG = CLI.DAG;
2928 DebugLoc &dl = CLI.DL;
2929 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2930 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2931 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2932 SDValue Chain = CLI.Chain;
2933 SDValue Callee = CLI.Callee;
2934 bool &isTailCall = CLI.IsTailCall;
2935 CallingConv::ID CallConv = CLI.CallConv;
2936 bool isVarArg = CLI.IsVarArg;
2937
Evan Cheng0c439eb2010-01-27 00:07:07 +00002938 if (isTailCall)
2939 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2940 Ins, DAG);
2941
Chris Lattnerb9082582010-11-14 23:42:06 +00002942 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002943 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002944 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002945 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002946
2947 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2948 isTailCall, Outs, OutVals, Ins,
2949 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002950}
2951
2952SDValue
2953PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002954 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002955 bool isTailCall,
2956 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002957 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002958 const SmallVectorImpl<ISD::InputArg> &Ins,
2959 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002960 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002961 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002962 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002963
Dan Gohman98ca4f22009-08-05 01:29:28 +00002964 assert((CallConv == CallingConv::C ||
2965 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002966
Tilmann Schellerffd02002009-07-03 06:45:56 +00002967 unsigned PtrByteSize = 4;
2968
2969 MachineFunction &MF = DAG.getMachineFunction();
2970
2971 // Mark this function as potentially containing a function that contains a
2972 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2973 // and restoring the callers stack pointer in this functions epilog. This is
2974 // done because by tail calling the called function might overwrite the value
2975 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002976 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2977 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002978 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002979
Tilmann Schellerffd02002009-07-03 06:45:56 +00002980 // Count how many bytes are to be pushed on the stack, including the linkage
2981 // area, parameter list area and the part of the local variable space which
2982 // contains copies of aggregates which are passed by value.
2983
2984 // Assign locations to all of the outgoing arguments.
2985 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002986 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002987 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002988
2989 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002990 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002991
2992 if (isVarArg) {
2993 // Handle fixed and variable vector arguments differently.
2994 // Fixed vector arguments go into registers as long as registers are
2995 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002996 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002997
Tilmann Schellerffd02002009-07-03 06:45:56 +00002998 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002999 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003000 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003001 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003002
Dan Gohman98ca4f22009-08-05 01:29:28 +00003003 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003004 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3005 CCInfo);
3006 } else {
3007 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3008 ArgFlags, CCInfo);
3009 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003010
Tilmann Schellerffd02002009-07-03 06:45:56 +00003011 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003012#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003013 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003014 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003015#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003016 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003017 }
3018 }
3019 } else {
3020 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003021 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003022 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003023
Tilmann Schellerffd02002009-07-03 06:45:56 +00003024 // Assign locations to all of the outgoing aggregate by value arguments.
3025 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003026 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003027 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003028
3029 // Reserve stack space for the allocations in CCInfo.
3030 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3031
Dan Gohman98ca4f22009-08-05 01:29:28 +00003032 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003033
3034 // Size of the linkage area, parameter list area and the part of the local
3035 // space variable where copies of aggregates which are passed by value are
3036 // stored.
3037 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003038
Tilmann Schellerffd02002009-07-03 06:45:56 +00003039 // Calculate by how many bytes the stack has to be adjusted in case of tail
3040 // call optimization.
3041 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3042
3043 // Adjust the stack pointer for the new arguments...
3044 // These operations are automatically eliminated by the prolog/epilog pass
3045 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3046 SDValue CallSeqStart = Chain;
3047
3048 // Load the return address and frame pointer so it can be moved somewhere else
3049 // later.
3050 SDValue LROp, FPOp;
3051 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3052 dl);
3053
3054 // Set up a copy of the stack pointer for use loading and storing any
3055 // arguments that may not fit in the registers available for argument
3056 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003057 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003058
Tilmann Schellerffd02002009-07-03 06:45:56 +00003059 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3060 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3061 SmallVector<SDValue, 8> MemOpChains;
3062
Roman Divacky0aaa9192011-08-30 17:04:16 +00003063 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003064 // Walk the register/memloc assignments, inserting copies/loads.
3065 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3066 i != e;
3067 ++i) {
3068 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003069 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003070 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003071
Tilmann Schellerffd02002009-07-03 06:45:56 +00003072 if (Flags.isByVal()) {
3073 // Argument is an aggregate which is passed by value, thus we need to
3074 // create a copy of it in the local variable space of the current stack
3075 // frame (which is the stack frame of the caller) and pass the address of
3076 // this copy to the callee.
3077 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3078 CCValAssign &ByValVA = ByValArgLocs[j++];
3079 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003080
Tilmann Schellerffd02002009-07-03 06:45:56 +00003081 // Memory reserved in the local variable space of the callers stack frame.
3082 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003083
Tilmann Schellerffd02002009-07-03 06:45:56 +00003084 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3085 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003086
Tilmann Schellerffd02002009-07-03 06:45:56 +00003087 // Create a copy of the argument in the local area of the current
3088 // stack frame.
3089 SDValue MemcpyCall =
3090 CreateCopyOfByValArgument(Arg, PtrOff,
3091 CallSeqStart.getNode()->getOperand(0),
3092 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003093
Tilmann Schellerffd02002009-07-03 06:45:56 +00003094 // This must go outside the CALLSEQ_START..END.
3095 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3096 CallSeqStart.getNode()->getOperand(1));
3097 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3098 NewCallSeqStart.getNode());
3099 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003100
Tilmann Schellerffd02002009-07-03 06:45:56 +00003101 // Pass the address of the aggregate copy on the stack either in a
3102 // physical register or in the parameter list area of the current stack
3103 // frame to the callee.
3104 Arg = PtrOff;
3105 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003106
Tilmann Schellerffd02002009-07-03 06:45:56 +00003107 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003108 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003109 // Put argument in a physical register.
3110 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3111 } else {
3112 // Put argument in the parameter list area of the current stack frame.
3113 assert(VA.isMemLoc());
3114 unsigned LocMemOffset = VA.getLocMemOffset();
3115
3116 if (!isTailCall) {
3117 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3118 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3119
3120 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003121 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003122 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003123 } else {
3124 // Calculate and remember argument location.
3125 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3126 TailCallArguments);
3127 }
3128 }
3129 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003130
Tilmann Schellerffd02002009-07-03 06:45:56 +00003131 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003133 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003134
Roman Divacky0aaa9192011-08-30 17:04:16 +00003135 // Set CR6 to true if this is a vararg call with floating args passed in
3136 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003137 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003138 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3139 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003140 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3141 }
3142
Tilmann Schellerffd02002009-07-03 06:45:56 +00003143 // Build a sequence of copy-to-reg nodes chained together with token chain
3144 // and flag operands which copy the outgoing args into the appropriate regs.
3145 SDValue InFlag;
3146 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3147 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3148 RegsToPass[i].second, InFlag);
3149 InFlag = Chain.getValue(1);
3150 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003151
Chris Lattnerb9082582010-11-14 23:42:06 +00003152 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003153 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3154 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003155
Dan Gohman98ca4f22009-08-05 01:29:28 +00003156 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3157 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3158 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003159}
3160
Dan Gohman98ca4f22009-08-05 01:29:28 +00003161SDValue
3162PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003163 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003164 bool isTailCall,
3165 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003166 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003167 const SmallVectorImpl<ISD::InputArg> &Ins,
3168 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003169 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003170
3171 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003172
Owen Andersone50ed302009-08-10 22:56:29 +00003173 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003175 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003176
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003177 MachineFunction &MF = DAG.getMachineFunction();
3178
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003179 // Mark this function as potentially containing a function that contains a
3180 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3181 // and restoring the callers stack pointer in this functions epilog. This is
3182 // done because by tail calling the called function might overwrite the value
3183 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003184 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3185 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003186 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3187
3188 unsigned nAltivecParamsAtEnd = 0;
3189
Chris Lattnerabde4602006-05-16 22:56:08 +00003190 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003191 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003192 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003193 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003194 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003195 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003196 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003197
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003198 // Calculate by how many bytes the stack has to be adjusted in case of tail
3199 // call optimization.
3200 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003201
Dan Gohman98ca4f22009-08-05 01:29:28 +00003202 // To protect arguments on the stack from being clobbered in a tail call,
3203 // force all the loads to happen before doing any other lowering.
3204 if (isTailCall)
3205 Chain = DAG.getStackArgumentTokenFactor(Chain);
3206
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003207 // Adjust the stack pointer for the new arguments...
3208 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003209 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003210 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003211
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003212 // Load the return address and frame pointer so it can be move somewhere else
3213 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003214 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003215 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3216 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003217
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003218 // Set up a copy of the stack pointer for use loading and storing any
3219 // arguments that may not fit in the registers available for argument
3220 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003221 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003222 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003223 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003224 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003225 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003226
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003227 // Figure out which arguments are going to go in registers, and which in
3228 // memory. Also, if this is a vararg function, floating point operations
3229 // must be stored to our stack, and loaded into integer regs as well, if
3230 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003231 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003232 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003233
Craig Topperb78ca422012-03-11 07:16:55 +00003234 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003235 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3236 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3237 };
Craig Topperb78ca422012-03-11 07:16:55 +00003238 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003239 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3240 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3241 };
Craig Topperb78ca422012-03-11 07:16:55 +00003242 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003243
Craig Topperb78ca422012-03-11 07:16:55 +00003244 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003245 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3246 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3247 };
Owen Anderson718cb662007-09-07 04:06:50 +00003248 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003249 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003250 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003251
Craig Topperb78ca422012-03-11 07:16:55 +00003252 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003253
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003254 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003255 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3256
Dan Gohman475871a2008-07-27 21:46:04 +00003257 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003258 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003259 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003260 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003261
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003262 // PtrOff will be used to store the current argument to the stack if a
3263 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003264 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003265
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003266 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003267
Dale Johannesen39355f92009-02-04 02:34:38 +00003268 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003269
3270 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003272 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3273 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003274 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003275 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003276
Dale Johannesen8419dd62008-03-07 20:27:40 +00003277 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003278 if (Flags.isByVal()) {
3279 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003280 if (Size==1 || Size==2) {
3281 // Very small objects are passed right-justified.
3282 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003284 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003285 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003286 MachinePointerInfo(), VT,
3287 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003288 MemOpChains.push_back(Load.getValue(1));
3289 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003290
3291 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003292 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003293 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003294 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003295 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003296 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003297 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003298 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003299 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003300 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003301 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3302 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003303 Chain = CallSeqStart = NewCallSeqStart;
3304 ArgOffset += PtrByteSize;
3305 }
3306 continue;
3307 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003308 // Copy entire object into memory. There are cases where gcc-generated
3309 // code assumes it is there, even if it could be put entirely into
3310 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003311 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003312 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003313 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003314 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003315 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003316 CallSeqStart.getNode()->getOperand(1));
3317 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003318 Chain = CallSeqStart = NewCallSeqStart;
3319 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003320 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003321 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003322 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003323 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003324 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3325 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003326 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003327 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003328 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003329 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003330 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003331 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003332 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003333 }
3334 }
3335 continue;
3336 }
3337
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003339 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 case MVT::i32:
3341 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003342 if (GPR_idx != NumGPRs) {
3343 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003344 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003345 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3346 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003347 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003348 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003349 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003350 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 case MVT::f32:
3352 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003353 if (FPR_idx != NumFPRs) {
3354 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3355
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003356 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003357 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3358 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003359 MemOpChains.push_back(Store);
3360
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003361 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003362 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003363 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003364 MachinePointerInfo(), false, false,
3365 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003366 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003367 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003368 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003369 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003370 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003371 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003372 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3373 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003374 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003375 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003376 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003377 }
3378 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003379 // If we have any FPRs remaining, we may also have GPRs remaining.
3380 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3381 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003382 if (GPR_idx != NumGPRs)
3383 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003385 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3386 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003387 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003388 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003389 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3390 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003391 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003392 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003393 if (isPPC64)
3394 ArgOffset += 8;
3395 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003396 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003397 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 case MVT::v4f32:
3399 case MVT::v4i32:
3400 case MVT::v8i16:
3401 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003402 if (isVarArg) {
3403 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003404 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003405 // V registers; in fact gcc does this only for arguments that are
3406 // prototyped, not for those that match the ... We do it for all
3407 // arguments, seems to work.
3408 while (ArgOffset % 16 !=0) {
3409 ArgOffset += PtrByteSize;
3410 if (GPR_idx != NumGPRs)
3411 GPR_idx++;
3412 }
3413 // We could elide this store in the case where the object fits
3414 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003415 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003416 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003417 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3418 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003419 MemOpChains.push_back(Store);
3420 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003421 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003422 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003423 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003424 MemOpChains.push_back(Load.getValue(1));
3425 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3426 }
3427 ArgOffset += 16;
3428 for (unsigned i=0; i<16; i+=PtrByteSize) {
3429 if (GPR_idx == NumGPRs)
3430 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003431 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003432 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003433 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003434 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003435 MemOpChains.push_back(Load.getValue(1));
3436 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3437 }
3438 break;
3439 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003440
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003441 // Non-varargs Altivec params generally go in registers, but have
3442 // stack space allocated at the end.
3443 if (VR_idx != NumVRs) {
3444 // Doesn't have GPR space allocated.
3445 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3446 } else if (nAltivecParamsAtEnd==0) {
3447 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003448 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3449 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003450 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003451 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003452 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003453 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003454 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003455 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003456 // If all Altivec parameters fit in registers, as they usually do,
3457 // they get stack space following the non-Altivec parameters. We
3458 // don't track this here because nobody below needs it.
3459 // If there are more Altivec parameters than fit in registers emit
3460 // the stores here.
3461 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3462 unsigned j = 0;
3463 // Offset is aligned; skip 1st 12 params which go in V registers.
3464 ArgOffset = ((ArgOffset+15)/16)*16;
3465 ArgOffset += 12*16;
3466 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003467 SDValue Arg = OutVals[i];
3468 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003469 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3470 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003471 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003472 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003473 // We are emitting Altivec params in order.
3474 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3475 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003476 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003477 ArgOffset += 16;
3478 }
3479 }
3480 }
3481 }
3482
Chris Lattner9a2a4972006-05-17 06:01:33 +00003483 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003485 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003486
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003487 // Check if this is an indirect call (MTCTR/BCTRL).
3488 // See PrepareCall() for more information about calls through function
3489 // pointers in the 64-bit SVR4 ABI.
3490 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3491 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3492 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3493 !isBLACompatibleAddress(Callee, DAG)) {
3494 // Load r2 into a virtual register and store it to the TOC save area.
3495 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3496 // TOC save area offset.
3497 SDValue PtrOff = DAG.getIntPtrConstant(40);
3498 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003499 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003500 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003501 }
3502
Dale Johannesenf7b73042010-03-09 20:15:42 +00003503 // On Darwin, R12 must contain the address of an indirect callee. This does
3504 // not mean the MTCTR instruction must use R12; it's easier to model this as
3505 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003506 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003507 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3508 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3509 !isBLACompatibleAddress(Callee, DAG))
3510 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3511 PPC::R12), Callee));
3512
Chris Lattner9a2a4972006-05-17 06:01:33 +00003513 // Build a sequence of copy-to-reg nodes chained together with token chain
3514 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003515 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003516 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003517 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003518 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003519 InFlag = Chain.getValue(1);
3520 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003521
Chris Lattnerb9082582010-11-14 23:42:06 +00003522 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003523 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3524 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003525
Dan Gohman98ca4f22009-08-05 01:29:28 +00003526 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3527 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3528 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003529}
3530
Hal Finkeld712f932011-10-14 19:51:36 +00003531bool
3532PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3533 MachineFunction &MF, bool isVarArg,
3534 const SmallVectorImpl<ISD::OutputArg> &Outs,
3535 LLVMContext &Context) const {
3536 SmallVector<CCValAssign, 16> RVLocs;
3537 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3538 RVLocs, Context);
3539 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3540}
3541
Dan Gohman98ca4f22009-08-05 01:29:28 +00003542SDValue
3543PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003544 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003545 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003546 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003547 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003548
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003549 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003550 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003551 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003552 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003553
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003554 // If this is the first return lowered for this function, add the regs to the
3555 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003556 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003557 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003558 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003559 }
3560
Dan Gohman475871a2008-07-27 21:46:04 +00003561 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003562
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003563 // Copy the result values into the output registers.
3564 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3565 CCValAssign &VA = RVLocs[i];
3566 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003567 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003568 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003569 Flag = Chain.getValue(1);
3570 }
3571
Gabor Greifba36cb52008-08-28 21:40:38 +00003572 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003574 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003576}
3577
Dan Gohman475871a2008-07-27 21:46:04 +00003578SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003579 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003580 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003581 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003582
Jim Laskeyefc7e522006-12-04 22:04:42 +00003583 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003584 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003585
3586 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003587 bool isPPC64 = Subtarget.isPPC64();
3588 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003589 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003590
3591 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003592 SDValue Chain = Op.getOperand(0);
3593 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003594
Jim Laskeyefc7e522006-12-04 22:04:42 +00003595 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003596 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3597 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003598 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003599
Jim Laskeyefc7e522006-12-04 22:04:42 +00003600 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003601 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003602
Jim Laskeyefc7e522006-12-04 22:04:42 +00003603 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003604 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003605 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003606}
3607
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003608
3609
Dan Gohman475871a2008-07-27 21:46:04 +00003610SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003611PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003612 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003613 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003614 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003615 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003616
3617 // Get current frame pointer save index. The users of this index will be
3618 // primarily DYNALLOC instructions.
3619 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3620 int RASI = FI->getReturnAddrSaveIndex();
3621
3622 // If the frame pointer save index hasn't been defined yet.
3623 if (!RASI) {
3624 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003625 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003626 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003627 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003628 // Save the result.
3629 FI->setReturnAddrSaveIndex(RASI);
3630 }
3631 return DAG.getFrameIndex(RASI, PtrVT);
3632}
3633
Dan Gohman475871a2008-07-27 21:46:04 +00003634SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003635PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3636 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003637 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003638 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003639 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003640
3641 // Get current frame pointer save index. The users of this index will be
3642 // primarily DYNALLOC instructions.
3643 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3644 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003645
Jim Laskey2f616bf2006-11-16 22:43:37 +00003646 // If the frame pointer save index hasn't been defined yet.
3647 if (!FPSI) {
3648 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003649 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003650 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003651
Jim Laskey2f616bf2006-11-16 22:43:37 +00003652 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003653 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003654 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003655 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003656 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003657 return DAG.getFrameIndex(FPSI, PtrVT);
3658}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003659
Dan Gohman475871a2008-07-27 21:46:04 +00003660SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003661 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003662 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003663 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003664 SDValue Chain = Op.getOperand(0);
3665 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003666 DebugLoc dl = Op.getDebugLoc();
3667
Jim Laskey2f616bf2006-11-16 22:43:37 +00003668 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003669 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003670 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003671 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003672 DAG.getConstant(0, PtrVT), Size);
3673 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003674 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003675 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003676 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003678 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003679}
3680
Chris Lattner1a635d62006-04-14 06:01:58 +00003681/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3682/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003683SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003684 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003685 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3686 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003687 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003688
Chris Lattner1a635d62006-04-14 06:01:58 +00003689 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003690
Chris Lattner1a635d62006-04-14 06:01:58 +00003691 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003692 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003693
Owen Andersone50ed302009-08-10 22:56:29 +00003694 EVT ResVT = Op.getValueType();
3695 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003696 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3697 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003698 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003699
Chris Lattner1a635d62006-04-14 06:01:58 +00003700 // If the RHS of the comparison is a 0.0, we don't need to do the
3701 // subtraction at all.
3702 if (isFloatingPointZero(RHS))
3703 switch (CC) {
3704 default: break; // SETUO etc aren't handled by fsel.
3705 case ISD::SETULT:
3706 case ISD::SETLT:
3707 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003708 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003709 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3711 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003712 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003713 case ISD::SETUGT:
3714 case ISD::SETGT:
3715 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003716 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003717 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3719 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003720 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003722 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003723
Dan Gohman475871a2008-07-27 21:46:04 +00003724 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003725 switch (CC) {
3726 default: break; // SETUO etc aren't handled by fsel.
3727 case ISD::SETULT:
3728 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003729 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3731 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003732 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003733 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003734 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003735 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3737 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003738 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003739 case ISD::SETUGT:
3740 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003741 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3743 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003744 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003745 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003746 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003747 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3749 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003750 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003751 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003752 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003753}
3754
Chris Lattner1f873002007-11-28 18:44:47 +00003755// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003756SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003757 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003758 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003759 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 if (Src.getValueType() == MVT::f32)
3761 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003762
Dan Gohman475871a2008-07-27 21:46:04 +00003763 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003765 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003767 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003768 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003770 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 case MVT::i64:
3772 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003773 break;
3774 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003775
Chris Lattner1a635d62006-04-14 06:01:58 +00003776 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003778
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003779 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003780 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3781 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003782
3783 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3784 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003786 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003787 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003788 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003789 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003790}
3791
Dan Gohmand858e902010-04-17 15:26:15 +00003792SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3793 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003794 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003795 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003797 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003798
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003800 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3802 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003803 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003805 return FP;
3806 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003807
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003809 "Unhandled SINT_TO_FP type in custom expander!");
3810 // Since we only generate this in 64-bit mode, we can take advantage of
3811 // 64-bit registers. In particular, sign extend the input value into the
3812 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3813 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003814 MachineFunction &MF = DAG.getMachineFunction();
3815 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003816 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003817 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003818 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003819
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003821 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003822
Chris Lattner1a635d62006-04-14 06:01:58 +00003823 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003824 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003825 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003826 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003827 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3828 SDValue Store =
3829 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3830 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003831 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003832 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003833 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003834
Chris Lattner1a635d62006-04-14 06:01:58 +00003835 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3837 if (Op.getValueType() == MVT::f32)
3838 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003839 return FP;
3840}
3841
Dan Gohmand858e902010-04-17 15:26:15 +00003842SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3843 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003844 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003845 /*
3846 The rounding mode is in bits 30:31 of FPSR, and has the following
3847 settings:
3848 00 Round to nearest
3849 01 Round to 0
3850 10 Round to +inf
3851 11 Round to -inf
3852
3853 FLT_ROUNDS, on the other hand, expects the following:
3854 -1 Undefined
3855 0 Round to 0
3856 1 Round to nearest
3857 2 Round to +inf
3858 3 Round to -inf
3859
3860 To perform the conversion, we do:
3861 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3862 */
3863
3864 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003865 EVT VT = Op.getValueType();
3866 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3867 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003868 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003869
3870 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003872 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003873 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003874
3875 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003876 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003877 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003878 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003879 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003880
3881 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003882 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003883 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003884 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003885 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003886
3887 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003888 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 DAG.getNode(ISD::AND, dl, MVT::i32,
3890 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003891 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 DAG.getNode(ISD::SRL, dl, MVT::i32,
3893 DAG.getNode(ISD::AND, dl, MVT::i32,
3894 DAG.getNode(ISD::XOR, dl, MVT::i32,
3895 CWD, DAG.getConstant(3, MVT::i32)),
3896 DAG.getConstant(3, MVT::i32)),
3897 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003898
Dan Gohman475871a2008-07-27 21:46:04 +00003899 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003901
Duncan Sands83ec4b62008-06-06 12:08:01 +00003902 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003903 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003904}
3905
Dan Gohmand858e902010-04-17 15:26:15 +00003906SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003907 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003908 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003909 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003910 assert(Op.getNumOperands() == 3 &&
3911 VT == Op.getOperand(1).getValueType() &&
3912 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003913
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003914 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003915 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003916 SDValue Lo = Op.getOperand(0);
3917 SDValue Hi = Op.getOperand(1);
3918 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003919 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003920
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003921 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003922 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003923 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3924 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3925 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3926 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003927 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003928 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3929 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3930 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003931 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003932 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003933}
3934
Dan Gohmand858e902010-04-17 15:26:15 +00003935SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003936 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003937 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003938 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003939 assert(Op.getNumOperands() == 3 &&
3940 VT == Op.getOperand(1).getValueType() &&
3941 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003942
Dan Gohman9ed06db2008-03-07 20:36:53 +00003943 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003944 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003945 SDValue Lo = Op.getOperand(0);
3946 SDValue Hi = Op.getOperand(1);
3947 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003948 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003949
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003950 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003951 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003952 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3953 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3954 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3955 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003956 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003957 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3958 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3959 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003960 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003961 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003962}
3963
Dan Gohmand858e902010-04-17 15:26:15 +00003964SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003965 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003966 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003967 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003968 assert(Op.getNumOperands() == 3 &&
3969 VT == Op.getOperand(1).getValueType() &&
3970 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003971
Dan Gohman9ed06db2008-03-07 20:36:53 +00003972 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003973 SDValue Lo = Op.getOperand(0);
3974 SDValue Hi = Op.getOperand(1);
3975 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003976 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003977
Dale Johannesenf5d97892009-02-04 01:48:28 +00003978 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003979 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003980 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3981 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3982 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3983 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003984 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003985 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3986 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3987 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003988 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003989 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003990 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003991}
3992
3993//===----------------------------------------------------------------------===//
3994// Vector related lowering.
3995//
3996
Chris Lattner4a998b92006-04-17 06:00:21 +00003997/// BuildSplatI - Build a canonical splati of Val with an element size of
3998/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003999static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004000 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004001 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004002
Owen Andersone50ed302009-08-10 22:56:29 +00004003 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004005 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004006
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004008
Chris Lattner70fa4932006-12-01 01:45:39 +00004009 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4010 if (Val == -1)
4011 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004012
Owen Andersone50ed302009-08-10 22:56:29 +00004013 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004014
Chris Lattner4a998b92006-04-17 06:00:21 +00004015 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004017 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004018 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004019 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4020 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004021 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004022}
4023
Chris Lattnere7c768e2006-04-18 03:24:30 +00004024/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004025/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004026static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004027 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 EVT DestVT = MVT::Other) {
4029 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004030 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004032}
4033
Chris Lattnere7c768e2006-04-18 03:24:30 +00004034/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4035/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004036static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004037 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 DebugLoc dl, EVT DestVT = MVT::Other) {
4039 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004040 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004042}
4043
4044
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004045/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4046/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004047static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004048 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004049 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004050 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4051 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004052
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004054 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004057 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004058}
4059
Chris Lattnerf1b47082006-04-14 05:19:18 +00004060// If this is a case we can't handle, return null and let the default
4061// expansion code take care of it. If we CAN select this case, and if it
4062// selects to a single instruction, return Op. Otherwise, if we can codegen
4063// this case more efficiently than a constant pool load, lower it to the
4064// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004065SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4066 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004067 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004068 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4069 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004070
Bob Wilson24e338e2009-03-02 23:24:16 +00004071 // Check if this is a splat of a constant value.
4072 APInt APSplatBits, APSplatUndef;
4073 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004074 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004075 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004076 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004077 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004078
Bob Wilsonf2950b02009-03-03 19:26:27 +00004079 unsigned SplatBits = APSplatBits.getZExtValue();
4080 unsigned SplatUndef = APSplatUndef.getZExtValue();
4081 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004082
Bob Wilsonf2950b02009-03-03 19:26:27 +00004083 // First, handle single instruction cases.
4084
4085 // All zeros?
4086 if (SplatBits == 0) {
4087 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004088 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4089 SDValue Z = DAG.getConstant(0, MVT::i32);
4090 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004091 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004092 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004093 return Op;
4094 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004095
Bob Wilsonf2950b02009-03-03 19:26:27 +00004096 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4097 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4098 (32-SplatBitSize));
4099 if (SextVal >= -16 && SextVal <= 15)
4100 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004101
4102
Bob Wilsonf2950b02009-03-03 19:26:27 +00004103 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004104
Bob Wilsonf2950b02009-03-03 19:26:27 +00004105 // If this value is in the range [-32,30] and is even, use:
4106 // tmp = VSPLTI[bhw], result = add tmp, tmp
4107 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004109 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004110 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004111 }
4112
4113 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4114 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4115 // for fneg/fabs.
4116 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4117 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004119
4120 // Make the VSLW intrinsic, computing 0x8000_0000.
4121 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4122 OnesV, DAG, dl);
4123
4124 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004125 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004126 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004127 }
4128
4129 // Check to see if this is a wide variety of vsplti*, binop self cases.
4130 static const signed char SplatCsts[] = {
4131 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4132 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4133 };
4134
4135 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4136 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4137 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4138 int i = SplatCsts[idx];
4139
4140 // Figure out what shift amount will be used by altivec if shifted by i in
4141 // this splat size.
4142 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4143
4144 // vsplti + shl self.
4145 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004147 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4148 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4149 Intrinsic::ppc_altivec_vslw
4150 };
4151 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004152 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004154
Bob Wilsonf2950b02009-03-03 19:26:27 +00004155 // vsplti + srl self.
4156 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004158 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4159 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4160 Intrinsic::ppc_altivec_vsrw
4161 };
4162 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004163 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004164 }
4165
Bob Wilsonf2950b02009-03-03 19:26:27 +00004166 // vsplti + sra self.
4167 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004169 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4170 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4171 Intrinsic::ppc_altivec_vsraw
4172 };
4173 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004174 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004175 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004176
Bob Wilsonf2950b02009-03-03 19:26:27 +00004177 // vsplti + rol self.
4178 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4179 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004181 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4182 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4183 Intrinsic::ppc_altivec_vrlw
4184 };
4185 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004186 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004188
Bob Wilsonf2950b02009-03-03 19:26:27 +00004189 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004190 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004192 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004193 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004194 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004195 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004197 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004198 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004199 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004200 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004202 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4203 }
4204 }
4205
4206 // Three instruction sequences.
4207
4208 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4209 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4211 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004212 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004213 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004214 }
4215 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4216 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4218 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004219 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004220 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004222
Dan Gohman475871a2008-07-27 21:46:04 +00004223 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004224}
4225
Chris Lattner59138102006-04-17 05:28:54 +00004226/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4227/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004228static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004229 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004230 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004231 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004232 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004233 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004234
Chris Lattner59138102006-04-17 05:28:54 +00004235 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004236 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004237 OP_VMRGHW,
4238 OP_VMRGLW,
4239 OP_VSPLTISW0,
4240 OP_VSPLTISW1,
4241 OP_VSPLTISW2,
4242 OP_VSPLTISW3,
4243 OP_VSLDOI4,
4244 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004245 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004246 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004247
Chris Lattner59138102006-04-17 05:28:54 +00004248 if (OpNum == OP_COPY) {
4249 if (LHSID == (1*9+2)*9+3) return LHS;
4250 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4251 return RHS;
4252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004253
Dan Gohman475871a2008-07-27 21:46:04 +00004254 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004255 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4256 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004257
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004259 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004260 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004261 case OP_VMRGHW:
4262 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4263 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4264 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4265 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4266 break;
4267 case OP_VMRGLW:
4268 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4269 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4270 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4271 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4272 break;
4273 case OP_VSPLTISW0:
4274 for (unsigned i = 0; i != 16; ++i)
4275 ShufIdxs[i] = (i&3)+0;
4276 break;
4277 case OP_VSPLTISW1:
4278 for (unsigned i = 0; i != 16; ++i)
4279 ShufIdxs[i] = (i&3)+4;
4280 break;
4281 case OP_VSPLTISW2:
4282 for (unsigned i = 0; i != 16; ++i)
4283 ShufIdxs[i] = (i&3)+8;
4284 break;
4285 case OP_VSPLTISW3:
4286 for (unsigned i = 0; i != 16; ++i)
4287 ShufIdxs[i] = (i&3)+12;
4288 break;
4289 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004290 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004291 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004292 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004293 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004294 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004295 }
Owen Andersone50ed302009-08-10 22:56:29 +00004296 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004297 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4298 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004300 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004301}
4302
Chris Lattnerf1b47082006-04-14 05:19:18 +00004303/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4304/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4305/// return the code it can be lowered into. Worst case, it can always be
4306/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004307SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004308 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004309 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004310 SDValue V1 = Op.getOperand(0);
4311 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004313 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004314
Chris Lattnerf1b47082006-04-14 05:19:18 +00004315 // Cases that are handled by instructions that take permute immediates
4316 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4317 // selected by the instruction selector.
4318 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4320 PPC::isSplatShuffleMask(SVOp, 2) ||
4321 PPC::isSplatShuffleMask(SVOp, 4) ||
4322 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4323 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4324 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4325 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4326 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4327 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4328 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4329 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4330 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004331 return Op;
4332 }
4333 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Chris Lattnerf1b47082006-04-14 05:19:18 +00004335 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4336 // and produce a fixed permutation. If any of these match, do not lower to
4337 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4339 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4340 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4341 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4342 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4343 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4344 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4345 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4346 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004347 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004348
Chris Lattner59138102006-04-17 05:28:54 +00004349 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4350 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004351 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004352
Chris Lattner59138102006-04-17 05:28:54 +00004353 unsigned PFIndexes[4];
4354 bool isFourElementShuffle = true;
4355 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4356 unsigned EltNo = 8; // Start out undef.
4357 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004359 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004360
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004362 if ((ByteSource & 3) != j) {
4363 isFourElementShuffle = false;
4364 break;
4365 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004366
Chris Lattner59138102006-04-17 05:28:54 +00004367 if (EltNo == 8) {
4368 EltNo = ByteSource/4;
4369 } else if (EltNo != ByteSource/4) {
4370 isFourElementShuffle = false;
4371 break;
4372 }
4373 }
4374 PFIndexes[i] = EltNo;
4375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004376
4377 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004378 // perfect shuffle vector to determine if it is cost effective to do this as
4379 // discrete instructions, or whether we should use a vperm.
4380 if (isFourElementShuffle) {
4381 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004382 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004383 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004384
Chris Lattner59138102006-04-17 05:28:54 +00004385 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4386 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004387
Chris Lattner59138102006-04-17 05:28:54 +00004388 // Determining when to avoid vperm is tricky. Many things affect the cost
4389 // of vperm, particularly how many times the perm mask needs to be computed.
4390 // For example, if the perm mask can be hoisted out of a loop or is already
4391 // used (perhaps because there are multiple permutes with the same shuffle
4392 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4393 // the loop requires an extra register.
4394 //
4395 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004396 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004397 // available, if this block is within a loop, we should avoid using vperm
4398 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004399 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004400 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004401 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004402
Chris Lattnerf1b47082006-04-14 05:19:18 +00004403 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4404 // vector that will get spilled to the constant pool.
4405 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004406
Chris Lattnerf1b47082006-04-14 05:19:18 +00004407 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4408 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004409 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004410 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004411
Dan Gohman475871a2008-07-27 21:46:04 +00004412 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004413 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4414 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004415
Chris Lattnerf1b47082006-04-14 05:19:18 +00004416 for (unsigned j = 0; j != BytesPerElement; ++j)
4417 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004419 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004420
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004422 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004423 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004424}
4425
Chris Lattner90564f22006-04-18 17:59:36 +00004426/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4427/// altivec comparison. If it is, return true and fill in Opc/isDot with
4428/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004429static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004430 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004431 unsigned IntrinsicID =
4432 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004433 CompareOpc = -1;
4434 isDot = false;
4435 switch (IntrinsicID) {
4436 default: return false;
4437 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004438 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4439 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4440 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4441 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4442 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4443 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4444 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4445 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4446 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4447 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4448 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4449 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4450 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004451
Chris Lattner1a635d62006-04-14 06:01:58 +00004452 // Normal Comparisons.
4453 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4454 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4455 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4456 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4457 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4458 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4459 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4460 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4461 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4462 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4463 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4464 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4465 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4466 }
Chris Lattner90564f22006-04-18 17:59:36 +00004467 return true;
4468}
4469
4470/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4471/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004472SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004473 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004474 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4475 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004476 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004477 int CompareOpc;
4478 bool isDot;
4479 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004480 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004481
Chris Lattner90564f22006-04-18 17:59:36 +00004482 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004483 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004484 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004485 Op.getOperand(1), Op.getOperand(2),
4486 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004487 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004488 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004489
Chris Lattner1a635d62006-04-14 06:01:58 +00004490 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004491 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004492 Op.getOperand(2), // LHS
4493 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004494 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004495 };
Owen Andersone50ed302009-08-10 22:56:29 +00004496 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004497 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004498 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004499 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004500
Chris Lattner1a635d62006-04-14 06:01:58 +00004501 // Now that we have the comparison, emit a copy from the CR to a GPR.
4502 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004503 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4504 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004505 CompNode.getValue(1));
4506
Chris Lattner1a635d62006-04-14 06:01:58 +00004507 // Unpack the result based on how the target uses it.
4508 unsigned BitNo; // Bit # of CR6.
4509 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004510 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004511 default: // Can't happen, don't crash on invalid number though.
4512 case 0: // Return the value of the EQ bit of CR6.
4513 BitNo = 0; InvertBit = false;
4514 break;
4515 case 1: // Return the inverted value of the EQ bit of CR6.
4516 BitNo = 0; InvertBit = true;
4517 break;
4518 case 2: // Return the value of the LT bit of CR6.
4519 BitNo = 2; InvertBit = false;
4520 break;
4521 case 3: // Return the inverted value of the LT bit of CR6.
4522 BitNo = 2; InvertBit = true;
4523 break;
4524 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004525
Chris Lattner1a635d62006-04-14 06:01:58 +00004526 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004527 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4528 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004529 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004530 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4531 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004532
Chris Lattner1a635d62006-04-14 06:01:58 +00004533 // If we are supposed to, toggle the bit.
4534 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4536 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004537 return Flags;
4538}
4539
Scott Michelfdc40a02009-02-17 22:15:04 +00004540SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004541 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004542 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004543 // Create a stack slot that is 16-byte aligned.
4544 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004545 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004546 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004547 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004548
Chris Lattner1a635d62006-04-14 06:01:58 +00004549 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004550 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004551 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004552 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004553 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004554 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004555 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004556}
4557
Dan Gohmand858e902010-04-17 15:26:15 +00004558SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004559 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004560 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004561 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004562
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4564 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004565
Dan Gohman475871a2008-07-27 21:46:04 +00004566 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004567 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004568
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004569 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004570 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4571 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4572 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004573
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004574 // Low parts multiplied together, generating 32-bit results (we ignore the
4575 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004576 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004577 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004578
Dan Gohman475871a2008-07-27 21:46:04 +00004579 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004580 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004581 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004582 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004583 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004584 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4585 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004586 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004587
Owen Anderson825b72b2009-08-11 20:47:22 +00004588 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004589
Chris Lattnercea2aa72006-04-18 04:28:57 +00004590 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004591 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004592 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004593 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004594
Chris Lattner19a81522006-04-18 03:57:35 +00004595 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004596 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004597 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004598 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004599
Chris Lattner19a81522006-04-18 03:57:35 +00004600 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004601 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004602 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004603 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004604
Chris Lattner19a81522006-04-18 03:57:35 +00004605 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004607 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004608 Ops[i*2 ] = 2*i+1;
4609 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004610 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004611 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004612 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004613 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004614 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004615}
4616
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004617/// LowerOperation - Provide custom lowering hooks for some operations.
4618///
Dan Gohmand858e902010-04-17 15:26:15 +00004619SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004620 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004621 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004622 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004623 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004624 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00004625 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004626 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004627 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004628 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4629 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004630 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004631 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004632
4633 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004634 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004635
Jim Laskeyefc7e522006-12-04 22:04:42 +00004636 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004637 case ISD::DYNAMIC_STACKALLOC:
4638 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004639
Chris Lattner1a635d62006-04-14 06:01:58 +00004640 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004641 case ISD::FP_TO_UINT:
4642 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004643 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004644 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004645 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004646
Chris Lattner1a635d62006-04-14 06:01:58 +00004647 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004648 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4649 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4650 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004651
Chris Lattner1a635d62006-04-14 06:01:58 +00004652 // Vector-related lowering.
4653 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4654 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4655 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4656 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004657 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004658
Chris Lattner3fc027d2007-12-08 06:59:59 +00004659 // Frame & Return address.
4660 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004661 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004662 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004663}
4664
Duncan Sands1607f052008-12-01 11:39:25 +00004665void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4666 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004667 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004668 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004669 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004670 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004671 default:
Craig Topperbc219812012-02-07 02:50:20 +00004672 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004673 case ISD::VAARG: {
4674 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4675 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4676 return;
4677
4678 EVT VT = N->getValueType(0);
4679
4680 if (VT == MVT::i64) {
4681 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4682
4683 Results.push_back(NewNode);
4684 Results.push_back(NewNode.getValue(1));
4685 }
4686 return;
4687 }
Duncan Sands1607f052008-12-01 11:39:25 +00004688 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004689 assert(N->getValueType(0) == MVT::ppcf128);
4690 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004691 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004692 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004693 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004694 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004696 DAG.getIntPtrConstant(1));
4697
4698 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4699 // of the long double, and puts FPSCR back the way it was. We do not
4700 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004701 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004702 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4703
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004705 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004706 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004707 MFFSreg = Result.getValue(0);
4708 InFlag = Result.getValue(1);
4709
4710 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004711 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004713 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004714 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004715 InFlag = Result.getValue(0);
4716
4717 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004718 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004719 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004720 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004721 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004722 InFlag = Result.getValue(0);
4723
4724 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004726 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004727 Ops[0] = Lo;
4728 Ops[1] = Hi;
4729 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004730 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004731 FPreg = Result.getValue(0);
4732 InFlag = Result.getValue(1);
4733
4734 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 NodeTys.push_back(MVT::f64);
4736 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004737 Ops[1] = MFFSreg;
4738 Ops[2] = FPreg;
4739 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004740 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004741 FPreg = Result.getValue(0);
4742
4743 // We know the low half is about to be thrown away, so just use something
4744 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004746 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004747 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004748 }
Duncan Sands1607f052008-12-01 11:39:25 +00004749 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004750 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004751 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004752 }
4753}
4754
4755
Chris Lattner1a635d62006-04-14 06:01:58 +00004756//===----------------------------------------------------------------------===//
4757// Other Lowering Code
4758//===----------------------------------------------------------------------===//
4759
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004760MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004761PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004762 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004763 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004764 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4765
4766 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4767 MachineFunction *F = BB->getParent();
4768 MachineFunction::iterator It = BB;
4769 ++It;
4770
4771 unsigned dest = MI->getOperand(0).getReg();
4772 unsigned ptrA = MI->getOperand(1).getReg();
4773 unsigned ptrB = MI->getOperand(2).getReg();
4774 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004775 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004776
4777 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4778 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4779 F->insert(It, loopMBB);
4780 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004781 exitMBB->splice(exitMBB->begin(), BB,
4782 llvm::next(MachineBasicBlock::iterator(MI)),
4783 BB->end());
4784 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004785
4786 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004787 unsigned TmpReg = (!BinOpcode) ? incr :
4788 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004789 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4790 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004791
4792 // thisMBB:
4793 // ...
4794 // fallthrough --> loopMBB
4795 BB->addSuccessor(loopMBB);
4796
4797 // loopMBB:
4798 // l[wd]arx dest, ptr
4799 // add r0, dest, incr
4800 // st[wd]cx. r0, ptr
4801 // bne- loopMBB
4802 // fallthrough --> exitMBB
4803 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004804 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004805 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004806 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004807 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4808 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004809 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004810 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004811 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004812 BB->addSuccessor(loopMBB);
4813 BB->addSuccessor(exitMBB);
4814
4815 // exitMBB:
4816 // ...
4817 BB = exitMBB;
4818 return BB;
4819}
4820
4821MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004822PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004823 MachineBasicBlock *BB,
4824 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004825 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004826 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004827 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4828 // In 64 bit mode we have to use 64 bits for addresses, even though the
4829 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4830 // registers without caring whether they're 32 or 64, but here we're
4831 // doing actual arithmetic on the addresses.
4832 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004833 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004834
4835 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4836 MachineFunction *F = BB->getParent();
4837 MachineFunction::iterator It = BB;
4838 ++It;
4839
4840 unsigned dest = MI->getOperand(0).getReg();
4841 unsigned ptrA = MI->getOperand(1).getReg();
4842 unsigned ptrB = MI->getOperand(2).getReg();
4843 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004844 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004845
4846 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4847 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4848 F->insert(It, loopMBB);
4849 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004850 exitMBB->splice(exitMBB->begin(), BB,
4851 llvm::next(MachineBasicBlock::iterator(MI)),
4852 BB->end());
4853 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004854
4855 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004856 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004857 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4858 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004859 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4860 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4861 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4862 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4863 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4864 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4865 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4866 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4867 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4868 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004869 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004870 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004871 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004872
4873 // thisMBB:
4874 // ...
4875 // fallthrough --> loopMBB
4876 BB->addSuccessor(loopMBB);
4877
4878 // The 4-byte load must be aligned, while a char or short may be
4879 // anywhere in the word. Hence all this nasty bookkeeping code.
4880 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4881 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004882 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004883 // rlwinm ptr, ptr1, 0, 0, 29
4884 // slw incr2, incr, shift
4885 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4886 // slw mask, mask2, shift
4887 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004888 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004889 // add tmp, tmpDest, incr2
4890 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004891 // and tmp3, tmp, mask
4892 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004893 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004894 // bne- loopMBB
4895 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004896 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004897 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004898 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004899 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004900 .addReg(ptrA).addReg(ptrB);
4901 } else {
4902 Ptr1Reg = ptrB;
4903 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004904 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004905 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004906 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004907 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4908 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004909 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004910 .addReg(Ptr1Reg).addImm(0).addImm(61);
4911 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004912 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004913 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004914 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004915 .addReg(incr).addReg(ShiftReg);
4916 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004917 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004918 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004919 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4920 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004921 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004922 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004923 .addReg(Mask2Reg).addReg(ShiftReg);
4924
4925 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004926 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004927 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004928 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004929 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004930 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004931 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004932 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004933 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004934 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004935 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004936 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004937 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004938 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004939 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004940 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004941 BB->addSuccessor(loopMBB);
4942 BB->addSuccessor(exitMBB);
4943
4944 // exitMBB:
4945 // ...
4946 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004947 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4948 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004949 return BB;
4950}
4951
4952MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004953PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004954 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004955 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004956
4957 // To "insert" these instructions we actually have to insert their
4958 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004959 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004960 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004961 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004962
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004963 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004964
Hal Finkel009f7af2012-06-22 23:10:08 +00004965 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4966 MI->getOpcode() == PPC::SELECT_CC_I8)) {
4967 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
4968 PPC::ISEL8 : PPC::ISEL;
4969 unsigned SelectPred = MI->getOperand(4).getImm();
4970 DebugLoc dl = MI->getDebugLoc();
4971
4972 // The SelectPred is ((BI << 5) | BO) for a BCC
4973 unsigned BO = SelectPred & 0xF;
4974 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
4975
4976 unsigned TrueOpNo, FalseOpNo;
4977 if (BO == 12) {
4978 TrueOpNo = 2;
4979 FalseOpNo = 3;
4980 } else {
4981 TrueOpNo = 3;
4982 FalseOpNo = 2;
4983 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
4984 }
4985
4986 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
4987 .addReg(MI->getOperand(TrueOpNo).getReg())
4988 .addReg(MI->getOperand(FalseOpNo).getReg())
4989 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
4990 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4991 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4992 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4993 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4994 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4995
Evan Cheng53301922008-07-12 02:23:19 +00004996
4997 // The incoming instruction knows the destination vreg to set, the
4998 // condition code register to branch on, the true/false values to
4999 // select between, and a branch opcode to use.
5000
5001 // thisMBB:
5002 // ...
5003 // TrueVal = ...
5004 // cmpTY ccX, r1, r2
5005 // bCC copy1MBB
5006 // fallthrough --> copy0MBB
5007 MachineBasicBlock *thisMBB = BB;
5008 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5009 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5010 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005011 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005012 F->insert(It, copy0MBB);
5013 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005014
5015 // Transfer the remainder of BB and its successor edges to sinkMBB.
5016 sinkMBB->splice(sinkMBB->begin(), BB,
5017 llvm::next(MachineBasicBlock::iterator(MI)),
5018 BB->end());
5019 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5020
Evan Cheng53301922008-07-12 02:23:19 +00005021 // Next, add the true and fallthrough blocks as its successors.
5022 BB->addSuccessor(copy0MBB);
5023 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005024
Dan Gohman14152b42010-07-06 20:24:04 +00005025 BuildMI(BB, dl, TII->get(PPC::BCC))
5026 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5027
Evan Cheng53301922008-07-12 02:23:19 +00005028 // copy0MBB:
5029 // %FalseValue = ...
5030 // # fallthrough to sinkMBB
5031 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005032
Evan Cheng53301922008-07-12 02:23:19 +00005033 // Update machine-CFG edges
5034 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005035
Evan Cheng53301922008-07-12 02:23:19 +00005036 // sinkMBB:
5037 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5038 // ...
5039 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005040 BuildMI(*BB, BB->begin(), dl,
5041 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005042 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5043 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5044 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005045 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5046 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5047 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5048 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005049 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5050 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5051 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5052 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005053
5054 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5055 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5056 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5057 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005058 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5059 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5060 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5061 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005062
5063 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5064 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5065 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5066 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005067 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5068 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5069 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5070 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005071
5072 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5073 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5074 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5075 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005076 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5077 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5078 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5079 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005080
5081 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005082 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005083 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005084 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005085 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005086 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005087 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005088 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005089
5090 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5091 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5092 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5093 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005094 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5095 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5096 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5097 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005098
Dale Johannesen0e55f062008-08-29 18:29:46 +00005099 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5100 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5101 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5102 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5103 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5104 BB = EmitAtomicBinary(MI, BB, false, 0);
5105 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5106 BB = EmitAtomicBinary(MI, BB, true, 0);
5107
Evan Cheng53301922008-07-12 02:23:19 +00005108 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5109 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5110 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5111
5112 unsigned dest = MI->getOperand(0).getReg();
5113 unsigned ptrA = MI->getOperand(1).getReg();
5114 unsigned ptrB = MI->getOperand(2).getReg();
5115 unsigned oldval = MI->getOperand(3).getReg();
5116 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005117 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005118
Dale Johannesen65e39732008-08-25 18:53:26 +00005119 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5120 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5121 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005122 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005123 F->insert(It, loop1MBB);
5124 F->insert(It, loop2MBB);
5125 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005126 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005127 exitMBB->splice(exitMBB->begin(), BB,
5128 llvm::next(MachineBasicBlock::iterator(MI)),
5129 BB->end());
5130 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005131
5132 // thisMBB:
5133 // ...
5134 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005135 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005136
Dale Johannesen65e39732008-08-25 18:53:26 +00005137 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005138 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005139 // cmp[wd] dest, oldval
5140 // bne- midMBB
5141 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005142 // st[wd]cx. newval, ptr
5143 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005144 // b exitBB
5145 // midMBB:
5146 // st[wd]cx. dest, ptr
5147 // exitBB:
5148 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005149 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005150 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005151 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005152 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005153 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005154 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5155 BB->addSuccessor(loop2MBB);
5156 BB->addSuccessor(midMBB);
5157
5158 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005159 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005160 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005161 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005162 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005163 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005164 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005165 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005166
Dale Johannesen65e39732008-08-25 18:53:26 +00005167 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005168 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005169 .addReg(dest).addReg(ptrA).addReg(ptrB);
5170 BB->addSuccessor(exitMBB);
5171
Evan Cheng53301922008-07-12 02:23:19 +00005172 // exitMBB:
5173 // ...
5174 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005175 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5176 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5177 // We must use 64-bit registers for addresses when targeting 64-bit,
5178 // since we're actually doing arithmetic on them. Other registers
5179 // can be 32-bit.
5180 bool is64bit = PPCSubTarget.isPPC64();
5181 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5182
5183 unsigned dest = MI->getOperand(0).getReg();
5184 unsigned ptrA = MI->getOperand(1).getReg();
5185 unsigned ptrB = MI->getOperand(2).getReg();
5186 unsigned oldval = MI->getOperand(3).getReg();
5187 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005188 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005189
5190 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5191 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5192 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5193 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5194 F->insert(It, loop1MBB);
5195 F->insert(It, loop2MBB);
5196 F->insert(It, midMBB);
5197 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005198 exitMBB->splice(exitMBB->begin(), BB,
5199 llvm::next(MachineBasicBlock::iterator(MI)),
5200 BB->end());
5201 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005202
5203 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005204 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005205 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5206 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005207 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5208 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5209 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5210 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5211 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5212 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5213 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5214 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5215 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5216 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5217 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5218 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5219 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5220 unsigned Ptr1Reg;
5221 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005222 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005223 // thisMBB:
5224 // ...
5225 // fallthrough --> loopMBB
5226 BB->addSuccessor(loop1MBB);
5227
5228 // The 4-byte load must be aligned, while a char or short may be
5229 // anywhere in the word. Hence all this nasty bookkeeping code.
5230 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5231 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005232 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005233 // rlwinm ptr, ptr1, 0, 0, 29
5234 // slw newval2, newval, shift
5235 // slw oldval2, oldval,shift
5236 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5237 // slw mask, mask2, shift
5238 // and newval3, newval2, mask
5239 // and oldval3, oldval2, mask
5240 // loop1MBB:
5241 // lwarx tmpDest, ptr
5242 // and tmp, tmpDest, mask
5243 // cmpw tmp, oldval3
5244 // bne- midMBB
5245 // loop2MBB:
5246 // andc tmp2, tmpDest, mask
5247 // or tmp4, tmp2, newval3
5248 // stwcx. tmp4, ptr
5249 // bne- loop1MBB
5250 // b exitBB
5251 // midMBB:
5252 // stwcx. tmpDest, ptr
5253 // exitBB:
5254 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005255 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005256 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005257 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005258 .addReg(ptrA).addReg(ptrB);
5259 } else {
5260 Ptr1Reg = ptrB;
5261 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005262 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005263 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005264 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005265 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5266 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005267 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005268 .addReg(Ptr1Reg).addImm(0).addImm(61);
5269 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005270 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005271 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005272 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005273 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005274 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005275 .addReg(oldval).addReg(ShiftReg);
5276 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005277 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005278 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005279 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5280 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5281 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005282 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005283 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005284 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005285 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005286 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005287 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005288 .addReg(OldVal2Reg).addReg(MaskReg);
5289
5290 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005291 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005292 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005293 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5294 .addReg(TmpDestReg).addReg(MaskReg);
5295 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005296 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005297 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005298 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5299 BB->addSuccessor(loop2MBB);
5300 BB->addSuccessor(midMBB);
5301
5302 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005303 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5304 .addReg(TmpDestReg).addReg(MaskReg);
5305 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5306 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5307 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005308 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005309 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005310 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005311 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005312 BB->addSuccessor(loop1MBB);
5313 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005314
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005315 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005316 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005317 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005318 BB->addSuccessor(exitMBB);
5319
5320 // exitMBB:
5321 // ...
5322 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005323 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5324 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005325 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005326 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005327 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005328
Dan Gohman14152b42010-07-06 20:24:04 +00005329 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005330 return BB;
5331}
5332
Chris Lattner1a635d62006-04-14 06:01:58 +00005333//===----------------------------------------------------------------------===//
5334// Target Optimization Hooks
5335//===----------------------------------------------------------------------===//
5336
Duncan Sands25cf2272008-11-24 14:53:14 +00005337SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5338 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005339 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005340 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005341 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005342 switch (N->getOpcode()) {
5343 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005344 case PPCISD::SHL:
5345 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005346 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005347 return N->getOperand(0);
5348 }
5349 break;
5350 case PPCISD::SRL:
5351 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005352 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005353 return N->getOperand(0);
5354 }
5355 break;
5356 case PPCISD::SRA:
5357 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005358 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005359 C->isAllOnesValue()) // -1 >>s V -> -1.
5360 return N->getOperand(0);
5361 }
5362 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005363
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005364 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005365 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005366 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5367 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5368 // We allow the src/dst to be either f32/f64, but the intermediate
5369 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005370 if (N->getOperand(0).getValueType() == MVT::i64 &&
5371 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005372 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005373 if (Val.getValueType() == MVT::f32) {
5374 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005375 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005376 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005377
Owen Anderson825b72b2009-08-11 20:47:22 +00005378 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005379 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005380 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005381 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005382 if (N->getValueType(0) == MVT::f32) {
5383 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005384 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005385 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005386 }
5387 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005388 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005389 // If the intermediate type is i32, we can avoid the load/store here
5390 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005391 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005392 }
5393 }
5394 break;
Chris Lattner51269842006-03-01 05:50:56 +00005395 case ISD::STORE:
5396 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5397 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005398 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005399 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 N->getOperand(1).getValueType() == MVT::i32 &&
5401 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005402 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005403 if (Val.getValueType() == MVT::f32) {
5404 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005405 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005406 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005407 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005408 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005409
Owen Anderson825b72b2009-08-11 20:47:22 +00005410 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005411 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005412 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005413 return Val;
5414 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005415
Chris Lattnerd9989382006-07-10 20:56:58 +00005416 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005417 if (cast<StoreSDNode>(N)->isUnindexed() &&
5418 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005419 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005420 (N->getOperand(1).getValueType() == MVT::i32 ||
5421 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005422 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005423 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005424 if (BSwapOp.getValueType() == MVT::i16)
5425 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005426
Dan Gohmanc76909a2009-09-25 20:36:54 +00005427 SDValue Ops[] = {
5428 N->getOperand(0), BSwapOp, N->getOperand(2),
5429 DAG.getValueType(N->getOperand(1).getValueType())
5430 };
5431 return
5432 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5433 Ops, array_lengthof(Ops),
5434 cast<StoreSDNode>(N)->getMemoryVT(),
5435 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005436 }
5437 break;
5438 case ISD::BSWAP:
5439 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005440 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005441 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005443 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005444 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005445 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005446 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005447 LD->getChain(), // Chain
5448 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005449 DAG.getValueType(N->getValueType(0)) // VT
5450 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005451 SDValue BSLoad =
5452 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5453 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5454 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005455
Scott Michelfdc40a02009-02-17 22:15:04 +00005456 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005457 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 if (N->getValueType(0) == MVT::i16)
5459 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005460
Chris Lattnerd9989382006-07-10 20:56:58 +00005461 // First, combine the bswap away. This makes the value produced by the
5462 // load dead.
5463 DCI.CombineTo(N, ResVal);
5464
5465 // Next, combine the load away, we give it a bogus result value but a real
5466 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005467 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005468
Chris Lattnerd9989382006-07-10 20:56:58 +00005469 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005470 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005471 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005472
Chris Lattner51269842006-03-01 05:50:56 +00005473 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005474 case PPCISD::VCMP: {
5475 // If a VCMPo node already exists with exactly the same operands as this
5476 // node, use its result instead of this node (VCMPo computes both a CR6 and
5477 // a normal output).
5478 //
5479 if (!N->getOperand(0).hasOneUse() &&
5480 !N->getOperand(1).hasOneUse() &&
5481 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005482
Chris Lattner4468c222006-03-31 06:02:07 +00005483 // Scan all of the users of the LHS, looking for VCMPo's that match.
5484 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005485
Gabor Greifba36cb52008-08-28 21:40:38 +00005486 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005487 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5488 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005489 if (UI->getOpcode() == PPCISD::VCMPo &&
5490 UI->getOperand(1) == N->getOperand(1) &&
5491 UI->getOperand(2) == N->getOperand(2) &&
5492 UI->getOperand(0) == N->getOperand(0)) {
5493 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005494 break;
5495 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005496
Chris Lattner00901202006-04-18 18:28:22 +00005497 // If there is no VCMPo node, or if the flag value has a single use, don't
5498 // transform this.
5499 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5500 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005501
5502 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005503 // chain, this transformation is more complex. Note that multiple things
5504 // could use the value result, which we should ignore.
5505 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005506 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005507 FlagUser == 0; ++UI) {
5508 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005509 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005510 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005511 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005512 FlagUser = User;
5513 break;
5514 }
5515 }
5516 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005517
Chris Lattner00901202006-04-18 18:28:22 +00005518 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5519 // give up for right now.
5520 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005521 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005522 }
5523 break;
5524 }
Chris Lattner90564f22006-04-18 17:59:36 +00005525 case ISD::BR_CC: {
5526 // If this is a branch on an altivec predicate comparison, lower this so
5527 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5528 // lowering is done pre-legalize, because the legalizer lowers the predicate
5529 // compare down to code that is difficult to reassemble.
5530 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005531 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005532 int CompareOpc;
5533 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Chris Lattner90564f22006-04-18 17:59:36 +00005535 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5536 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5537 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5538 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005539
Chris Lattner90564f22006-04-18 17:59:36 +00005540 // If this is a comparison against something other than 0/1, then we know
5541 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005542 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005543 if (Val != 0 && Val != 1) {
5544 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5545 return N->getOperand(0);
5546 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005548 N->getOperand(0), N->getOperand(4));
5549 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005550
Chris Lattner90564f22006-04-18 17:59:36 +00005551 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005552
Chris Lattner90564f22006-04-18 17:59:36 +00005553 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005554 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005555 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005556 LHS.getOperand(2), // LHS of compare
5557 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005559 };
Chris Lattner90564f22006-04-18 17:59:36 +00005560 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005561 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005562 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005563
Chris Lattner90564f22006-04-18 17:59:36 +00005564 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005565 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005566 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005567 default: // Can't happen, don't crash on invalid number though.
5568 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005569 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005570 break;
5571 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005572 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005573 break;
5574 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005575 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005576 break;
5577 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005578 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005579 break;
5580 }
5581
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5583 DAG.getConstant(CompOpc, MVT::i32),
5584 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005585 N->getOperand(4), CompNode.getValue(1));
5586 }
5587 break;
5588 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005589 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005590
Dan Gohman475871a2008-07-27 21:46:04 +00005591 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005592}
5593
Chris Lattner1a635d62006-04-14 06:01:58 +00005594//===----------------------------------------------------------------------===//
5595// Inline Assembly Support
5596//===----------------------------------------------------------------------===//
5597
Dan Gohman475871a2008-07-27 21:46:04 +00005598void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005599 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005600 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005601 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005602 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005603 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005604 switch (Op.getOpcode()) {
5605 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005606 case PPCISD::LBRX: {
5607 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005608 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005609 KnownZero = 0xFFFF0000;
5610 break;
5611 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005612 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005613 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005614 default: break;
5615 case Intrinsic::ppc_altivec_vcmpbfp_p:
5616 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5617 case Intrinsic::ppc_altivec_vcmpequb_p:
5618 case Intrinsic::ppc_altivec_vcmpequh_p:
5619 case Intrinsic::ppc_altivec_vcmpequw_p:
5620 case Intrinsic::ppc_altivec_vcmpgefp_p:
5621 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5622 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5623 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5624 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5625 case Intrinsic::ppc_altivec_vcmpgtub_p:
5626 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5627 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5628 KnownZero = ~1U; // All bits but the low one are known to be zero.
5629 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005630 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005631 }
5632 }
5633}
5634
5635
Chris Lattner4234f572007-03-25 02:14:49 +00005636/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005637/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005638PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005639PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5640 if (Constraint.size() == 1) {
5641 switch (Constraint[0]) {
5642 default: break;
5643 case 'b':
5644 case 'r':
5645 case 'f':
5646 case 'v':
5647 case 'y':
5648 return C_RegisterClass;
5649 }
5650 }
5651 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005652}
5653
John Thompson44ab89e2010-10-29 17:29:13 +00005654/// Examine constraint type and operand type and determine a weight value.
5655/// This object must already have been set up with the operand type
5656/// and the current alternative constraint selected.
5657TargetLowering::ConstraintWeight
5658PPCTargetLowering::getSingleConstraintMatchWeight(
5659 AsmOperandInfo &info, const char *constraint) const {
5660 ConstraintWeight weight = CW_Invalid;
5661 Value *CallOperandVal = info.CallOperandVal;
5662 // If we don't have a value, we can't do a match,
5663 // but allow it at the lowest weight.
5664 if (CallOperandVal == NULL)
5665 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005666 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005667 // Look at the constraint type.
5668 switch (*constraint) {
5669 default:
5670 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5671 break;
5672 case 'b':
5673 if (type->isIntegerTy())
5674 weight = CW_Register;
5675 break;
5676 case 'f':
5677 if (type->isFloatTy())
5678 weight = CW_Register;
5679 break;
5680 case 'd':
5681 if (type->isDoubleTy())
5682 weight = CW_Register;
5683 break;
5684 case 'v':
5685 if (type->isVectorTy())
5686 weight = CW_Register;
5687 break;
5688 case 'y':
5689 weight = CW_Register;
5690 break;
5691 }
5692 return weight;
5693}
5694
Scott Michelfdc40a02009-02-17 22:15:04 +00005695std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005696PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005697 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005698 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005699 // GCC RS6000 Constraint Letters
5700 switch (Constraint[0]) {
5701 case 'b': // R1-R31
5702 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005704 return std::make_pair(0U, &PPC::G8RCRegClass);
5705 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005706 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005708 return std::make_pair(0U, &PPC::F4RCRegClass);
5709 if (VT == MVT::f64)
5710 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005711 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005712 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005713 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005714 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005715 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005716 }
5717 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005718
Chris Lattner331d1bc2006-11-02 01:44:04 +00005719 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005720}
Chris Lattner763317d2006-02-07 00:47:13 +00005721
Chris Lattner331d1bc2006-11-02 01:44:04 +00005722
Chris Lattner48884cd2007-08-25 00:47:38 +00005723/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005724/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005725void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005726 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005727 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005728 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005729 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005730
Eric Christopher100c8332011-06-02 23:16:42 +00005731 // Only support length 1 constraints.
5732 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005733
Eric Christopher100c8332011-06-02 23:16:42 +00005734 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005735 switch (Letter) {
5736 default: break;
5737 case 'I':
5738 case 'J':
5739 case 'K':
5740 case 'L':
5741 case 'M':
5742 case 'N':
5743 case 'O':
5744 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005745 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005746 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005747 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005748 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005749 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005750 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005751 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005752 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005753 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005754 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5755 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005756 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005757 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005758 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005759 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005760 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005761 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005762 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005763 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005764 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005765 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005766 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005767 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005768 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005769 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005770 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005771 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005772 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005773 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005774 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005775 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005776 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005777 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005778 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005779 }
5780 break;
5781 }
5782 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005783
Gabor Greifba36cb52008-08-28 21:40:38 +00005784 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005785 Ops.push_back(Result);
5786 return;
5787 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005788
Chris Lattner763317d2006-02-07 00:47:13 +00005789 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005790 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005791}
Evan Chengc4c62572006-03-13 23:20:37 +00005792
Chris Lattnerc9addb72007-03-30 23:15:24 +00005793// isLegalAddressingMode - Return true if the addressing mode represented
5794// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005795bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005796 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005797 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005798
Chris Lattnerc9addb72007-03-30 23:15:24 +00005799 // PPC allows a sign-extended 16-bit immediate field.
5800 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5801 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005802
Chris Lattnerc9addb72007-03-30 23:15:24 +00005803 // No global is ever allowed as a base.
5804 if (AM.BaseGV)
5805 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005806
5807 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005808 switch (AM.Scale) {
5809 case 0: // "r+i" or just "i", depending on HasBaseReg.
5810 break;
5811 case 1:
5812 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5813 return false;
5814 // Otherwise we have r+r or r+i.
5815 break;
5816 case 2:
5817 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5818 return false;
5819 // Allow 2*r as r+r.
5820 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005821 default:
5822 // No other scales are supported.
5823 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005824 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005825
Chris Lattnerc9addb72007-03-30 23:15:24 +00005826 return true;
5827}
5828
Evan Chengc4c62572006-03-13 23:20:37 +00005829/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005830/// as the offset of the target addressing mode for load / store of the
5831/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005832bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005833 // PPC allows a sign-extended 16-bit immediate field.
5834 return (V > -(1 << 16) && V < (1 << 16)-1);
5835}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005836
Craig Topperc89c7442012-03-27 07:21:54 +00005837bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005838 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005839}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005840
Dan Gohmand858e902010-04-17 15:26:15 +00005841SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5842 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005843 MachineFunction &MF = DAG.getMachineFunction();
5844 MachineFrameInfo *MFI = MF.getFrameInfo();
5845 MFI->setReturnAddressIsTaken(true);
5846
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005847 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005848 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005849
Dale Johannesen08673d22010-05-03 22:59:34 +00005850 // Make sure the function does not optimize away the store of the RA to
5851 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005852 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005853 FuncInfo->setLRStoreRequired();
5854 bool isPPC64 = PPCSubTarget.isPPC64();
5855 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5856
5857 if (Depth > 0) {
5858 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5859 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005860
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005861 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005862 isPPC64? MVT::i64 : MVT::i32);
5863 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5864 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5865 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005866 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005867 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005868
Chris Lattner3fc027d2007-12-08 06:59:59 +00005869 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005870 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005871 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005872 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005873}
5874
Dan Gohmand858e902010-04-17 15:26:15 +00005875SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5876 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005877 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005878 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005879
Owen Andersone50ed302009-08-10 22:56:29 +00005880 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005881 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005882
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005883 MachineFunction &MF = DAG.getMachineFunction();
5884 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005885 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005886 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5887 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005888 MFI->getStackSize() &&
5889 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5890 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5891 (is31 ? PPC::R31 : PPC::R1);
5892 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5893 PtrVT);
5894 while (Depth--)
5895 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005896 FrameAddr, MachinePointerInfo(), false, false,
5897 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005898 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005899}
Dan Gohman54aeea32008-10-21 03:41:46 +00005900
5901bool
5902PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5903 // The PowerPC target isn't yet aware of offsets.
5904 return false;
5905}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005906
Evan Cheng42642d02010-04-01 20:10:42 +00005907/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005908/// and store operations as a result of memset, memcpy, and memmove
5909/// lowering. If DstAlign is zero that means it's safe to destination
5910/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5911/// means there isn't a need to check it against alignment requirement,
5912/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005913/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005914/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005915/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5916/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005917/// It returns EVT::Other if the type should be determined using generic
5918/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005919EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5920 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005921 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005922 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005923 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005924 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005926 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005927 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005928 }
5929}
Hal Finkel3f31d492012-04-01 19:23:08 +00005930
Hal Finkel070b8db2012-06-22 00:49:52 +00005931/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
5932/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
5933/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
5934/// is expanded to mul + add.
5935bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
5936 if (!VT.isSimple())
5937 return false;
5938
5939 switch (VT.getSimpleVT().SimpleTy) {
5940 case MVT::f32:
5941 case MVT::f64:
5942 case MVT::v4f32:
5943 return true;
5944 default:
5945 break;
5946 }
5947
5948 return false;
5949}
5950
Hal Finkel3f31d492012-04-01 19:23:08 +00005951Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005952 if (DisableILPPref)
5953 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00005954
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005955 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00005956}
5957