blob: 6557315d3f0a0dcea6d4ef84c2119b5b543148a1 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LLVMTargetMachine.cpp - Implement the LLVMTargetMachine class -----===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LLVMTargetMachine class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetMachine.h"
15#include "llvm/PassManager.h"
16#include "llvm/Pass.h"
17#include "llvm/Assembly/PrintModulePass.h"
Daniel Dunbar4cb63652009-08-13 23:48:47 +000018#include "llvm/CodeGen/AsmPrinter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/CodeGen/Passes.h"
Gordon Henriksenf194af22008-08-17 12:56:54 +000020#include "llvm/CodeGen/GCStrategy.h"
Dan Gohmanfdf9ee22009-07-31 18:16:33 +000021#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Target/TargetOptions.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000023#include "llvm/MC/MCAsmInfo.h"
Daniel Dunbarf87b6fe2009-07-15 23:48:37 +000024#include "llvm/Target/TargetRegistry.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/Transforms/Scalar.h"
26#include "llvm/Support/CommandLine.h"
David Greene302008d2009-07-14 20:18:05 +000027#include "llvm/Support/FormattedStream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028using namespace llvm;
29
Dan Gohman6a9b05f2008-09-25 01:14:49 +000030namespace llvm {
31 bool EnableFastISel;
32}
33
Eric Christopher4fc72f02009-11-04 19:57:50 +000034static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
35 cl::desc("Disable Post Regalloc"));
36static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
37 cl::desc("Disable branch folding"));
38static cl::opt<bool> DisableCodePlace("disable-code-place", cl::Hidden,
39 cl::desc("Disable code placement"));
40static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
41 cl::desc("Disable Stack Slot Coloring"));
42static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
43 cl::desc("Disable Machine LICM"));
44static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
45 cl::desc("Disable Machine Sinking"));
46static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
47 cl::desc("Disable Loop Strength Reduction Pass"));
48static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
49 cl::desc("Disable Codegen Prepare"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
51 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
52static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
53 cl::desc("Print LLVM IR input to isel pass"));
Evan Cheng77547212007-07-20 21:56:13 +000054static cl::opt<bool> PrintEmittedAsm("print-emitted-asm", cl::Hidden,
55 cl::desc("Dump emitter generated instructions as assembly"));
Gordon Henriksen36464772008-01-07 01:33:09 +000056static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
57 cl::desc("Dump garbage collector data"));
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +000058static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
59 cl::desc("Verify generated machine code"),
60 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=NULL));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
Dan Gohmane3769ef2008-10-01 20:39:19 +000062// Enable or disable FastISel. Both options are needed, because
63// FastISel is enabled by default with -fast, and we wish to be
Dan Gohman32b17ff2009-08-26 15:57:57 +000064// able to enable or disable fast-isel independently from -O0.
Dan Gohman6d7ee012008-10-07 23:00:56 +000065static cl::opt<cl::boolOrDefault>
Dan Gohmane3769ef2008-10-01 20:39:19 +000066EnableFastISelOption("fast-isel", cl::Hidden,
Dan Gohman32b17ff2009-08-26 15:57:57 +000067 cl::desc("Enable the \"fast\" instruction selector"));
Dan Gohman6a9b05f2008-09-25 01:14:49 +000068
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000069
70LLVMTargetMachine::LLVMTargetMachine(const Target &T,
71 const std::string &TargetTriple)
72 : TargetMachine(T) {
73 AsmInfo = T.createAsmInfo(TargetTriple);
74}
75
76
77
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078FileModel::Model
Dan Gohmane34aa772008-03-11 22:29:46 +000079LLVMTargetMachine::addPassesToEmitFile(PassManagerBase &PM,
David Greene302008d2009-07-14 20:18:05 +000080 formatted_raw_ostream &Out,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081 CodeGenFileType FileType,
Bill Wendling5ed22ac2009-04-29 23:29:43 +000082 CodeGenOpt::Level OptLevel) {
Dan Gohman7e71ccf2008-09-25 00:37:07 +000083 // Add common CodeGen passes.
Bill Wendling58ed5d22009-04-29 00:15:41 +000084 if (addCommonCodeGenPasses(PM, OptLevel))
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085 return FileModel::Error;
86
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 switch (FileType) {
88 default:
89 break;
90 case TargetMachine::AssemblyFile:
Bill Wendling58ed5d22009-04-29 00:15:41 +000091 if (addAssemblyEmitter(PM, OptLevel, getAsmVerbosityDefault(), Out))
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092 return FileModel::Error;
93 return FileModel::AsmFile;
94 case TargetMachine::ObjectFile:
95 if (getMachOWriterInfo())
96 return FileModel::MachOFile;
97 else if (getELFWriterInfo())
98 return FileModel::ElfFile;
99 }
100
101 return FileModel::Error;
102}
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000103
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000104bool LLVMTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
105 CodeGenOpt::Level OptLevel,
106 bool Verbose,
107 formatted_raw_ostream &Out) {
Daniel Dunbaref5abb42009-08-13 19:38:51 +0000108 FunctionPass *Printer =
Chris Lattner621c44d2009-08-22 20:48:53 +0000109 getTarget().createAsmPrinter(Out, *this, getMCAsmInfo(), Verbose);
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000110 if (!Printer)
Daniel Dunbar83b8c0e2009-07-15 23:54:01 +0000111 return true;
112
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000113 PM.add(Printer);
114 return false;
115}
116
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000117/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
118/// be split up (e.g., to add an object writer pass), this method can be used to
119/// finish up adding passes to emit the file, if necessary.
Dan Gohmane34aa772008-03-11 22:29:46 +0000120bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121 MachineCodeEmitter *MCE,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000122 CodeGenOpt::Level OptLevel) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 if (MCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000124 addSimpleCodeEmitter(PM, OptLevel, *MCE);
125 if (PrintEmittedAsm)
126 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000127
Gordon Henriksen1aed5992008-08-17 18:44:35 +0000128 PM.add(createGCInfoDeleter());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130 return false; // success!
131}
132
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000133/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
134/// be split up (e.g., to add an object writer pass), this method can be used to
135/// finish up adding passes to emit the file, if necessary.
136bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
137 JITCodeEmitter *JCE,
138 CodeGenOpt::Level OptLevel) {
139 if (JCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000140 addSimpleCodeEmitter(PM, OptLevel, *JCE);
141 if (PrintEmittedAsm)
142 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000143
144 PM.add(createGCInfoDeleter());
145
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000146 return false; // success!
147}
148
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000149/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
150/// be split up (e.g., to add an object writer pass), this method can be used to
151/// finish up adding passes to emit the file, if necessary.
152bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
153 ObjectCodeEmitter *OCE,
154 CodeGenOpt::Level OptLevel) {
155 if (OCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000156 addSimpleCodeEmitter(PM, OptLevel, *OCE);
157 if (PrintEmittedAsm)
158 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000159
160 PM.add(createGCInfoDeleter());
161
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000162 return false; // success!
163}
164
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
166/// get machine code emitted. This uses a MachineCodeEmitter object to handle
167/// actually outputting the machine code and resolving things like the address
168/// of functions. This method should returns true if machine code emission is
169/// not supported.
170///
Dan Gohmane34aa772008-03-11 22:29:46 +0000171bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172 MachineCodeEmitter &MCE,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000173 CodeGenOpt::Level OptLevel) {
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000174 // Add common CodeGen passes.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000175 if (addCommonCodeGenPasses(PM, OptLevel))
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000176 return true;
177
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000178 addCodeEmitter(PM, OptLevel, MCE);
179 if (PrintEmittedAsm)
180 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000181
182 PM.add(createGCInfoDeleter());
183
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000184 return false; // success!
185}
186
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000187/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
188/// get machine code emitted. This uses a MachineCodeEmitter object to handle
189/// actually outputting the machine code and resolving things like the address
190/// of functions. This method should returns true if machine code emission is
191/// not supported.
192///
193bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
194 JITCodeEmitter &JCE,
195 CodeGenOpt::Level OptLevel) {
196 // Add common CodeGen passes.
197 if (addCommonCodeGenPasses(PM, OptLevel))
198 return true;
199
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000200 addCodeEmitter(PM, OptLevel, JCE);
201 if (PrintEmittedAsm)
202 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000203
204 PM.add(createGCInfoDeleter());
205
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000206 return false; // success!
207}
208
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000209static void printAndVerify(PassManagerBase &PM,
Dan Gohmande4f1502009-10-31 20:17:39 +0000210 const char *Banner,
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000211 bool allowDoubleDefs = false) {
212 if (PrintMachineCode)
Dan Gohmande4f1502009-10-31 20:17:39 +0000213 PM.add(createMachineFunctionPrinterPass(errs(), Banner));
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000214
215 if (VerifyMachineCode)
216 PM.add(createMachineVerifierPass(allowDoubleDefs));
217}
218
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000219/// addCommonCodeGenPasses - Add standard LLVM codegen passes used for both
220/// emitting to assembly files or machine code output.
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000221///
Bill Wendling58ed5d22009-04-29 00:15:41 +0000222bool LLVMTargetMachine::addCommonCodeGenPasses(PassManagerBase &PM,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000223 CodeGenOpt::Level OptLevel) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 // Standard LLVM-Level Passes.
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000225
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 // Run loop strength reduction before anything else.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000227 if (OptLevel != CodeGenOpt::None && !DisableLSR) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 PM.add(createLoopStrengthReducePass(getTargetLowering()));
229 if (PrintLSR)
Daniel Dunbar3b475e92008-10-22 03:25:22 +0000230 PM.add(createPrintFunctionPass("\n\n*** Code after LSR ***\n", &errs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231 }
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000232
Duncan Sandsf325c482009-05-22 20:36:31 +0000233 // Turn exception handling constructs into something the code generators can
234 // handle.
Chris Lattner621c44d2009-08-22 20:48:53 +0000235 switch (getMCAsmInfo()->getExceptionHandlingType())
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000236 {
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000237 case ExceptionHandling::SjLj:
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000238 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
Bill Wendlingef486b12009-10-29 00:37:35 +0000239 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000240 PM.add(createSjLjEHPass(getTargetLowering()));
241 break;
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000242 case ExceptionHandling::Dwarf:
Bill Wendlingef486b12009-10-29 00:37:35 +0000243 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000244 break;
245 case ExceptionHandling::None:
246 PM.add(createLowerInvokePass(getTargetLowering()));
247 break;
248 }
Duncan Sandsf325c482009-05-22 20:36:31 +0000249
250 PM.add(createGCLoweringPass());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000251
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 // Make sure that no unreachable blocks are instruction selected.
253 PM.add(createUnreachableBlockEliminationPass());
254
Eric Christopher4fc72f02009-11-04 19:57:50 +0000255 if (OptLevel != CodeGenOpt::None && !DisableCGP)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 PM.add(createCodeGenPreparePass(getTargetLowering()));
257
Bill Wendling3e13ce52008-11-13 01:02:14 +0000258 PM.add(createStackProtectorPass(getTargetLowering()));
Bill Wendlingdac9f712008-11-04 02:10:20 +0000259
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 if (PrintISelInput)
Daniel Dunbar1363a6d2008-10-21 23:33:38 +0000261 PM.add(createPrintFunctionPass("\n\n"
262 "*** Final LLVM Code input to ISel ***\n",
Daniel Dunbar3b475e92008-10-22 03:25:22 +0000263 &errs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000265 // Standard Lower-Level Passes.
266
Dan Gohmanfdf9ee22009-07-31 18:16:33 +0000267 // Set up a MachineFunction for the rest of CodeGen to work on.
268 PM.add(new MachineFunctionAnalysis(*this, OptLevel));
269
Dan Gohmane3769ef2008-10-01 20:39:19 +0000270 // Enable FastISel with -fast, but allow that to be overridden.
Dan Gohman6d7ee012008-10-07 23:00:56 +0000271 if (EnableFastISelOption == cl::BOU_TRUE ||
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000272 (OptLevel == CodeGenOpt::None && EnableFastISelOption != cl::BOU_FALSE))
Dan Gohmane3769ef2008-10-01 20:39:19 +0000273 EnableFastISel = true;
274
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275 // Ask the target for an isel.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000276 if (addInstSelector(PM, OptLevel))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277 return true;
278
279 // Print the instruction selected machine code...
Dan Gohmande4f1502009-10-31 20:17:39 +0000280 printAndVerify(PM, "After Instruction Selection",
281 /* allowDoubleDefs= */ true);
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000282
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000283 if (OptLevel != CodeGenOpt::None) {
Eric Christopher4fc72f02009-11-04 19:57:50 +0000284 if (!DisableMachineLICM)
285 PM.add(createMachineLICMPass());
286 if (!DisableMachineSink)
287 PM.add(createMachineSinkingPass());
Dan Gohmande4f1502009-10-31 20:17:39 +0000288 printAndVerify(PM, "After MachineLICM and MachineSinking",
289 /* allowDoubleDefs= */ true);
Evan Cheng23cf3d12009-02-09 08:45:39 +0000290 }
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000291
Anton Korobeynikov9cba34c2008-04-23 18:26:03 +0000292 // Run pre-ra passes.
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000293 if (addPreRegAlloc(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000294 printAndVerify(PM, "After PreRegAlloc passes",
295 /* allowDoubleDefs= */ true);
Anton Korobeynikov9cba34c2008-04-23 18:26:03 +0000296
Evan Cheng14f8a502008-06-04 09:18:41 +0000297 // Perform register allocation.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 PM.add(createRegisterAllocator());
Dan Gohmande4f1502009-10-31 20:17:39 +0000299 printAndVerify(PM, "After Register Allocation");
Evan Cheng14f8a502008-06-04 09:18:41 +0000300
301 // Perform stack slot coloring.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000302 if (OptLevel != CodeGenOpt::None && !DisableSSC) {
Evan Cheng06f57402009-08-05 07:26:17 +0000303 // FIXME: Re-enable coloring with register when it's capable of adding
304 // kill markers.
305 PM.add(createStackSlotColoringPass(false));
Dan Gohmande4f1502009-10-31 20:17:39 +0000306 printAndVerify(PM, "After StackSlotColoring");
307 }
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000308
Evan Cheng14f8a502008-06-04 09:18:41 +0000309 // Run post-ra passes.
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000310 if (addPostRegAlloc(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000311 printAndVerify(PM, "After PostRegAlloc passes");
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000312
Christopher Lambed379732007-07-27 07:36:14 +0000313 PM.add(createLowerSubregsPass());
Dan Gohmande4f1502009-10-31 20:17:39 +0000314 printAndVerify(PM, "After LowerSubregs");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 // Insert prolog/epilog code. Eliminate abstract frame index references...
317 PM.add(createPrologEpilogCodeInserter());
Dan Gohmande4f1502009-10-31 20:17:39 +0000318 printAndVerify(PM, "After PrologEpilogCodeInserter");
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000319
Evan Chengcaa65412009-09-30 08:49:50 +0000320 // Run pre-sched2 passes.
321 if (addPreSched2(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000322 printAndVerify(PM, "After PreSched2 passes");
Evan Chengcaa65412009-09-30 08:49:50 +0000323
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 // Second pass scheduler.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000325 if (OptLevel != CodeGenOpt::None && !DisablePostRA) {
Evan Cheng86e24b02009-10-16 21:06:15 +0000326 PM.add(createPostRAScheduler(OptLevel));
Dan Gohmande4f1502009-10-31 20:17:39 +0000327 printAndVerify(PM, "After PostRAScheduler");
Dan Gohmana2fa48e2008-11-20 19:54:21 +0000328 }
329
Dan Gohmanb8ef5442008-12-18 01:36:42 +0000330 // Branch folding must be run after regalloc and prolog/epilog insertion.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000331 if (OptLevel != CodeGenOpt::None && !DisableBranchFold) {
Bob Wilson93ab5612009-10-28 20:46:46 +0000332 PM.add(createBranchFoldingPass(getEnableTailMergeDefault()));
Dan Gohmande4f1502009-10-31 20:17:39 +0000333 printAndVerify(PM, "After BranchFolding");
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000334 }
Dan Gohmanb8ef5442008-12-18 01:36:42 +0000335
Gordon Henriksen36464772008-01-07 01:33:09 +0000336 PM.add(createGCMachineCodeAnalysisPass());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000337
Gordon Henriksen36464772008-01-07 01:33:09 +0000338 if (PrintGCInfo)
Chris Lattner0bde4e32009-08-23 03:13:20 +0000339 PM.add(createGCInfoPrinter(errs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340
Dan Gohmande4f1502009-10-31 20:17:39 +0000341 // Fold redundant debug labels.
342 PM.add(createDebugLabelFoldingPass());
343 printAndVerify(PM, "After DebugLabelFolding");
344
345 if (addPreEmitPass(PM, OptLevel))
346 printAndVerify(PM, "After PreEmit passes");
347
Eric Christopher4fc72f02009-11-04 19:57:50 +0000348 if (OptLevel != CodeGenOpt::None && !DisableCodePlace) {
Dan Gohmande4f1502009-10-31 20:17:39 +0000349 PM.add(createCodePlacementOptPass());
350 printAndVerify(PM, "After CodePlacementOpt");
351 }
352
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000353 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354}