Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 1 | //===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 9 | |
| 10 | #define DEBUG_TYPE "arm-disassembler" |
| 11 | |
| 12 | #include "ARMDisassembler.h" |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 13 | #include "ARM.h" |
| 14 | #include "ARMRegisterInfo.h" |
| 15 | #include "MCTargetDesc/ARMAddressingModes.h" |
| 16 | #include "MCTargetDesc/ARMBaseInfo.h" |
Sean Callanan | 9899f70 | 2010-04-13 21:21:57 +0000 | [diff] [blame] | 17 | #include "llvm/MC/EDInstInfo.h" |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCExpr.h" |
| 20 | #include "llvm/MC/MCContext.h" |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 21 | #include "llvm/Support/Debug.h" |
| 22 | #include "llvm/Support/MemoryObject.h" |
| 23 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | 3e74d6f | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 24 | #include "llvm/Support/TargetRegistry.h" |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 25 | #include "llvm/Support/raw_ostream.h" |
| 26 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 27 | using namespace llvm; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 28 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 29 | typedef MCDisassembler::DecodeStatus DecodeStatus; |
| 30 | |
| 31 | static bool Check(DecodeStatus &Out, DecodeStatus In) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 32 | switch (In) { |
| 33 | case MCDisassembler::Success: |
| 34 | // Out stays the same. |
| 35 | return true; |
| 36 | case MCDisassembler::SoftFail: |
| 37 | Out = In; |
| 38 | return true; |
| 39 | case MCDisassembler::Fail: |
| 40 | Out = In; |
| 41 | return false; |
| 42 | } |
| 43 | return false; |
| 44 | } |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 45 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 46 | // Forward declare these because the autogenerated code will reference them. |
| 47 | // Definitions are further down. |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 48 | static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 49 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 50 | static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 51 | unsigned RegNo, uint64_t Address, |
| 52 | const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 53 | static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 54 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 55 | static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 56 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 57 | static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 58 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 59 | static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 60 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 61 | static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 62 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 63 | static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 64 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 65 | static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 66 | unsigned RegNo, |
| 67 | uint64_t Address, |
| 68 | const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 69 | static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 70 | uint64_t Address, const void *Decoder); |
Johnny Chen | 270159f | 2010-08-12 01:40:54 +0000 | [diff] [blame] | 71 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 72 | static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 73 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 74 | static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 75 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 76 | static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 77 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 78 | static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 79 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 80 | static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 81 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 82 | static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 83 | uint64_t Address, const void *Decoder); |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 84 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 85 | static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 86 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 87 | static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 88 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 89 | static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 90 | unsigned Insn, |
| 91 | uint64_t Address, |
| 92 | const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 93 | static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 94 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 95 | static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 96 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 97 | static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 98 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 99 | static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 100 | uint64_t Address, const void *Decoder); |
| 101 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 102 | static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 103 | unsigned Insn, |
| 104 | uint64_t Adddress, |
| 105 | const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 106 | static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 107 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 108 | static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 35008c2 | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 109 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 110 | static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 6153a03 | 2011-08-23 17:45:18 +0000 | [diff] [blame] | 111 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 112 | static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 113 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 114 | static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 115 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 116 | static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 117 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 118 | static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 119 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 120 | static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 121 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 122 | static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 123 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 124 | static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 125 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 126 | static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 127 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 128 | static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 129 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 130 | static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 131 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 132 | static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 133 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 134 | static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 135 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 136 | static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 137 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 138 | static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 139 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 140 | static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 141 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 142 | static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 143 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 144 | static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 145 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 146 | static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 147 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 148 | static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 149 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 150 | static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 151 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 152 | static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 153 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 154 | static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 155 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 156 | static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 157 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 158 | static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 159 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 160 | static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 161 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 162 | static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 163 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 164 | static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 165 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 166 | static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 167 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 168 | static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 169 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 170 | static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 171 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 172 | static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 173 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 174 | static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 175 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 176 | static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 177 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 178 | static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 179 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 180 | static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 181 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 182 | static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 183 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 184 | static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 185 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 186 | static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 187 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 188 | static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 189 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 190 | static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 191 | uint64_t Address, const void *Decoder); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 192 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 193 | static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 194 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 195 | static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 196 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 197 | static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 198 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 199 | static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 200 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 201 | static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 202 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 203 | static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 204 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 205 | static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 206 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 207 | static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 208 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 209 | static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 210 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 211 | static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 212 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 213 | static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 214 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 215 | static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 216 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 217 | static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 218 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 219 | static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 220 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 221 | static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 222 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 223 | static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 224 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 225 | static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 226 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 227 | static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 228 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 229 | static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 230 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 231 | static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 232 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 233 | static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 234 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 235 | static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 236 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 237 | static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 238 | uint64_t Address, const void *Decoder); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 239 | static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | f440820 | 2011-08-24 22:40:22 +0000 | [diff] [blame] | 240 | uint64_t Address, const void *Decoder); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 241 | |
| 242 | #include "ARMGenDisassemblerTables.inc" |
| 243 | #include "ARMGenInstrInfo.inc" |
Oscar Fuentes | 38e1390 | 2010-09-28 11:48:19 +0000 | [diff] [blame] | 244 | #include "ARMGenEDInfo.inc" |
Sean Callanan | 9899f70 | 2010-04-13 21:21:57 +0000 | [diff] [blame] | 245 | |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 246 | static MCDisassembler *createARMDisassembler(const Target &T) { |
| 247 | return new ARMDisassembler; |
| 248 | } |
| 249 | |
| 250 | static MCDisassembler *createThumbDisassembler(const Target &T) { |
| 251 | return new ThumbDisassembler; |
| 252 | } |
| 253 | |
Sean Callanan | 9899f70 | 2010-04-13 21:21:57 +0000 | [diff] [blame] | 254 | EDInstInfo *ARMDisassembler::getEDInfo() const { |
| 255 | return instInfoARM; |
| 256 | } |
| 257 | |
| 258 | EDInstInfo *ThumbDisassembler::getEDInfo() const { |
| 259 | return instInfoARM; |
| 260 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 261 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 262 | DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size, |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 263 | const MemoryObject &Region, |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 264 | uint64_t Address, |
| 265 | raw_ostream &os) const { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 266 | uint8_t bytes[4]; |
| 267 | |
| 268 | // We want to read exactly 4 bytes of data. |
Benjamin Kramer | 86ce852 | 2011-08-26 18:21:36 +0000 | [diff] [blame] | 269 | if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) { |
| 270 | Size = 0; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 271 | return MCDisassembler::Fail; |
Benjamin Kramer | 86ce852 | 2011-08-26 18:21:36 +0000 | [diff] [blame] | 272 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 273 | |
| 274 | // Encoded as a small-endian 32-bit word in the stream. |
| 275 | uint32_t insn = (bytes[3] << 24) | |
| 276 | (bytes[2] << 16) | |
| 277 | (bytes[1] << 8) | |
| 278 | (bytes[0] << 0); |
| 279 | |
| 280 | // Calling the auto-generated decoder function. |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 281 | DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 282 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 283 | Size = 4; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 284 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 285 | } |
| 286 | |
| 287 | // Instructions that are shared between ARM and Thumb modes. |
| 288 | // FIXME: This shouldn't really exist. It's an artifact of the |
| 289 | // fact that we fail to encode a few instructions properly for Thumb. |
| 290 | MI.clear(); |
| 291 | result = decodeCommonInstruction32(MI, insn, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 292 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 293 | Size = 4; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 294 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 295 | } |
| 296 | |
| 297 | // VFP and NEON instructions, similarly, are shared between ARM |
| 298 | // and Thumb modes. |
| 299 | MI.clear(); |
| 300 | result = decodeVFPInstruction32(MI, insn, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 301 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 302 | Size = 4; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 303 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 304 | } |
| 305 | |
| 306 | MI.clear(); |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 307 | result = decodeNEONDataInstruction32(MI, insn, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 308 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 309 | Size = 4; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 310 | // Add a fake predicate operand, because we share these instruction |
| 311 | // definitions with Thumb2 where these instructions are predicable. |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 312 | if (!DecodePredicateOperand(MI, 0xE, Address, this)) |
| 313 | return MCDisassembler::Fail; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 314 | return result; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 315 | } |
| 316 | |
| 317 | MI.clear(); |
| 318 | result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 319 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 320 | Size = 4; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 321 | // Add a fake predicate operand, because we share these instruction |
| 322 | // definitions with Thumb2 where these instructions are predicable. |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 323 | if (!DecodePredicateOperand(MI, 0xE, Address, this)) |
| 324 | return MCDisassembler::Fail; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 325 | return result; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 326 | } |
| 327 | |
| 328 | MI.clear(); |
| 329 | result = decodeNEONDupInstruction32(MI, insn, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 330 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 331 | Size = 4; |
| 332 | // Add a fake predicate operand, because we share these instruction |
| 333 | // definitions with Thumb2 where these instructions are predicable. |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 334 | if (!DecodePredicateOperand(MI, 0xE, Address, this)) |
| 335 | return MCDisassembler::Fail; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 336 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 337 | } |
| 338 | |
| 339 | MI.clear(); |
| 340 | |
Benjamin Kramer | 86ce852 | 2011-08-26 18:21:36 +0000 | [diff] [blame] | 341 | Size = 0; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 342 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 343 | } |
| 344 | |
| 345 | namespace llvm { |
| 346 | extern MCInstrDesc ARMInsts[]; |
| 347 | } |
| 348 | |
| 349 | // Thumb1 instructions don't have explicit S bits. Rather, they |
| 350 | // implicitly set CPSR. Since it's not represented in the encoding, the |
| 351 | // auto-generated decoder won't inject the CPSR operand. We need to fix |
| 352 | // that as a post-pass. |
| 353 | static void AddThumb1SBit(MCInst &MI, bool InITBlock) { |
| 354 | const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo; |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 355 | unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 356 | MCInst::iterator I = MI.begin(); |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 357 | for (unsigned i = 0; i < NumOps; ++i, ++I) { |
| 358 | if (I == MI.end()) break; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 359 | if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) { |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 360 | if (i > 0 && OpInfo[i-1].isPredicate()) continue; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 361 | MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR)); |
| 362 | return; |
| 363 | } |
| 364 | } |
| 365 | |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 366 | MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 367 | } |
| 368 | |
| 369 | // Most Thumb instructions don't have explicit predicates in the |
| 370 | // encoding, but rather get their predicates from IT context. We need |
| 371 | // to fix up the predicate operands using this context information as a |
| 372 | // post-pass. |
| 373 | void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const { |
| 374 | // A few instructions actually have predicates encoded in them. Don't |
| 375 | // try to overwrite it if we're seeing one of those. |
| 376 | switch (MI.getOpcode()) { |
| 377 | case ARM::tBcc: |
| 378 | case ARM::t2Bcc: |
| 379 | return; |
| 380 | default: |
| 381 | break; |
| 382 | } |
| 383 | |
| 384 | // If we're in an IT block, base the predicate on that. Otherwise, |
| 385 | // assume a predicate of AL. |
| 386 | unsigned CC; |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 387 | if (!ITBlock.empty()) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 388 | CC = ITBlock.back(); |
Owen Anderson | 9bd655d | 2011-08-26 06:19:51 +0000 | [diff] [blame] | 389 | if (CC == 0xF) |
| 390 | CC = ARMCC::AL; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 391 | ITBlock.pop_back(); |
| 392 | } else |
| 393 | CC = ARMCC::AL; |
| 394 | |
| 395 | const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo; |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 396 | unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 397 | MCInst::iterator I = MI.begin(); |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 398 | for (unsigned i = 0; i < NumOps; ++i, ++I) { |
| 399 | if (I == MI.end()) break; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 400 | if (OpInfo[i].isPredicate()) { |
| 401 | I = MI.insert(I, MCOperand::CreateImm(CC)); |
| 402 | ++I; |
| 403 | if (CC == ARMCC::AL) |
| 404 | MI.insert(I, MCOperand::CreateReg(0)); |
| 405 | else |
| 406 | MI.insert(I, MCOperand::CreateReg(ARM::CPSR)); |
| 407 | return; |
| 408 | } |
| 409 | } |
| 410 | |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 411 | I = MI.insert(I, MCOperand::CreateImm(CC)); |
| 412 | ++I; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 413 | if (CC == ARMCC::AL) |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 414 | MI.insert(I, MCOperand::CreateReg(0)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 415 | else |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 416 | MI.insert(I, MCOperand::CreateReg(ARM::CPSR)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 417 | } |
| 418 | |
| 419 | // Thumb VFP instructions are a special case. Because we share their |
| 420 | // encodings between ARM and Thumb modes, and they are predicable in ARM |
| 421 | // mode, the auto-generated decoder will give them an (incorrect) |
| 422 | // predicate operand. We need to rewrite these operands based on the IT |
| 423 | // context as a post-pass. |
| 424 | void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const { |
| 425 | unsigned CC; |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 426 | if (!ITBlock.empty()) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 427 | CC = ITBlock.back(); |
| 428 | ITBlock.pop_back(); |
| 429 | } else |
| 430 | CC = ARMCC::AL; |
| 431 | |
| 432 | const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo; |
| 433 | MCInst::iterator I = MI.begin(); |
Owen Anderson | 12a1e3b | 2011-08-24 21:35:46 +0000 | [diff] [blame] | 434 | unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands; |
| 435 | for (unsigned i = 0; i < NumOps; ++i, ++I) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 436 | if (OpInfo[i].isPredicate() ) { |
| 437 | I->setImm(CC); |
| 438 | ++I; |
| 439 | if (CC == ARMCC::AL) |
| 440 | I->setReg(0); |
| 441 | else |
| 442 | I->setReg(ARM::CPSR); |
| 443 | return; |
| 444 | } |
| 445 | } |
| 446 | } |
| 447 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 448 | DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size, |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 449 | const MemoryObject &Region, |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 450 | uint64_t Address, |
| 451 | raw_ostream &os) const { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 452 | uint8_t bytes[4]; |
| 453 | |
| 454 | // We want to read exactly 2 bytes of data. |
Benjamin Kramer | 86ce852 | 2011-08-26 18:21:36 +0000 | [diff] [blame] | 455 | if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) { |
| 456 | Size = 0; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 457 | return MCDisassembler::Fail; |
Benjamin Kramer | 86ce852 | 2011-08-26 18:21:36 +0000 | [diff] [blame] | 458 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 459 | |
| 460 | uint16_t insn16 = (bytes[1] << 8) | bytes[0]; |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 461 | DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 462 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 463 | Size = 2; |
Owen Anderson | 1628030 | 2011-08-16 23:45:44 +0000 | [diff] [blame] | 464 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 465 | return result; |
Owen Anderson | 1628030 | 2011-08-16 23:45:44 +0000 | [diff] [blame] | 466 | } |
| 467 | |
| 468 | MI.clear(); |
| 469 | result = decodeThumbSBitInstruction16(MI, insn16, Address, this); |
| 470 | if (result) { |
| 471 | Size = 2; |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 472 | bool InITBlock = !ITBlock.empty(); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 473 | AddThumbPredicate(MI); |
| 474 | AddThumb1SBit(MI, InITBlock); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 475 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 476 | } |
| 477 | |
| 478 | MI.clear(); |
| 479 | result = decodeThumb2Instruction16(MI, insn16, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 480 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 481 | Size = 2; |
| 482 | AddThumbPredicate(MI); |
| 483 | |
| 484 | // If we find an IT instruction, we need to parse its condition |
| 485 | // code and mask operands so that we can apply them correctly |
| 486 | // to the subsequent instructions. |
| 487 | if (MI.getOpcode() == ARM::t2IT) { |
Owen Anderson | eaca928 | 2011-08-30 22:58:27 +0000 | [diff] [blame] | 488 | // (3 - the number of trailing zeros) is the number of then / else. |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 489 | unsigned firstcond = MI.getOperand(0).getImm(); |
Owen Anderson | eaca928 | 2011-08-30 22:58:27 +0000 | [diff] [blame] | 490 | unsigned Mask = MI.getOperand(1).getImm(); |
| 491 | unsigned CondBit0 = Mask >> 4 & 1; |
| 492 | unsigned NumTZ = CountTrailingZeros_32(Mask); |
| 493 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 494 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 495 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 496 | if (T) |
| 497 | ITBlock.insert(ITBlock.begin(), firstcond); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 498 | else |
Owen Anderson | eaca928 | 2011-08-30 22:58:27 +0000 | [diff] [blame] | 499 | ITBlock.insert(ITBlock.begin(), firstcond ^ 1); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 500 | } |
Owen Anderson | eaca928 | 2011-08-30 22:58:27 +0000 | [diff] [blame] | 501 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 502 | ITBlock.push_back(firstcond); |
| 503 | } |
| 504 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 505 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 506 | } |
| 507 | |
| 508 | // We want to read exactly 4 bytes of data. |
Benjamin Kramer | 86ce852 | 2011-08-26 18:21:36 +0000 | [diff] [blame] | 509 | if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) { |
| 510 | Size = 0; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 511 | return MCDisassembler::Fail; |
Benjamin Kramer | 86ce852 | 2011-08-26 18:21:36 +0000 | [diff] [blame] | 512 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 513 | |
| 514 | uint32_t insn32 = (bytes[3] << 8) | |
| 515 | (bytes[2] << 0) | |
| 516 | (bytes[1] << 24) | |
| 517 | (bytes[0] << 16); |
| 518 | MI.clear(); |
| 519 | result = decodeThumbInstruction32(MI, insn32, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 520 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 521 | Size = 4; |
| 522 | bool InITBlock = ITBlock.size(); |
| 523 | AddThumbPredicate(MI); |
| 524 | AddThumb1SBit(MI, InITBlock); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 525 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 526 | } |
| 527 | |
| 528 | MI.clear(); |
| 529 | result = decodeThumb2Instruction32(MI, insn32, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 530 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 531 | Size = 4; |
| 532 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 533 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 534 | } |
| 535 | |
| 536 | MI.clear(); |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 537 | result = decodeCommonInstruction32(MI, insn32, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 538 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 539 | Size = 4; |
| 540 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 541 | return result; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 542 | } |
| 543 | |
| 544 | MI.clear(); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 545 | result = decodeVFPInstruction32(MI, insn32, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 546 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 547 | Size = 4; |
| 548 | UpdateThumbVFPPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 549 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 550 | } |
| 551 | |
| 552 | MI.clear(); |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 553 | result = decodeNEONDupInstruction32(MI, insn32, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 554 | if (result != MCDisassembler::Fail) { |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 555 | Size = 4; |
| 556 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 557 | return result; |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 558 | } |
| 559 | |
| 560 | if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) { |
| 561 | MI.clear(); |
| 562 | uint32_t NEONLdStInsn = insn32; |
| 563 | NEONLdStInsn &= 0xF0FFFFFF; |
| 564 | NEONLdStInsn |= 0x04000000; |
| 565 | result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 566 | if (result != MCDisassembler::Fail) { |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 567 | Size = 4; |
| 568 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 569 | return result; |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 570 | } |
| 571 | } |
| 572 | |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 573 | if (fieldFromInstruction32(insn32, 24, 4) == 0xF) { |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 574 | MI.clear(); |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 575 | uint32_t NEONDataInsn = insn32; |
| 576 | NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24 |
| 577 | NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24 |
| 578 | NEONDataInsn |= 0x12000000; // Set bits 28 and 25 |
| 579 | result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 580 | if (result != MCDisassembler::Fail) { |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 581 | Size = 4; |
| 582 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 583 | return result; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 584 | } |
| 585 | } |
| 586 | |
Benjamin Kramer | 86ce852 | 2011-08-26 18:21:36 +0000 | [diff] [blame] | 587 | Size = 0; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 588 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 589 | } |
| 590 | |
| 591 | |
| 592 | extern "C" void LLVMInitializeARMDisassembler() { |
| 593 | TargetRegistry::RegisterMCDisassembler(TheARMTarget, |
| 594 | createARMDisassembler); |
| 595 | TargetRegistry::RegisterMCDisassembler(TheThumbTarget, |
| 596 | createThumbDisassembler); |
| 597 | } |
| 598 | |
| 599 | static const unsigned GPRDecoderTable[] = { |
| 600 | ARM::R0, ARM::R1, ARM::R2, ARM::R3, |
| 601 | ARM::R4, ARM::R5, ARM::R6, ARM::R7, |
| 602 | ARM::R8, ARM::R9, ARM::R10, ARM::R11, |
| 603 | ARM::R12, ARM::SP, ARM::LR, ARM::PC |
| 604 | }; |
| 605 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 606 | static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 607 | uint64_t Address, const void *Decoder) { |
| 608 | if (RegNo > 15) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 609 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 610 | |
| 611 | unsigned Register = GPRDecoderTable[RegNo]; |
| 612 | Inst.addOperand(MCOperand::CreateReg(Register)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 613 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 614 | } |
| 615 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 616 | static DecodeStatus |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 617 | DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
| 618 | uint64_t Address, const void *Decoder) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 619 | if (RegNo == 15) return MCDisassembler::Fail; |
Owen Anderson | 51c9805 | 2011-08-09 22:48:45 +0000 | [diff] [blame] | 620 | return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder); |
| 621 | } |
| 622 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 623 | static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 624 | uint64_t Address, const void *Decoder) { |
| 625 | if (RegNo > 7) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 626 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 627 | return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder); |
| 628 | } |
| 629 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 630 | static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 631 | uint64_t Address, const void *Decoder) { |
| 632 | unsigned Register = 0; |
| 633 | switch (RegNo) { |
| 634 | case 0: |
| 635 | Register = ARM::R0; |
| 636 | break; |
| 637 | case 1: |
| 638 | Register = ARM::R1; |
| 639 | break; |
| 640 | case 2: |
| 641 | Register = ARM::R2; |
| 642 | break; |
| 643 | case 3: |
| 644 | Register = ARM::R3; |
| 645 | break; |
| 646 | case 9: |
| 647 | Register = ARM::R9; |
| 648 | break; |
| 649 | case 12: |
| 650 | Register = ARM::R12; |
| 651 | break; |
| 652 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 653 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 654 | } |
| 655 | |
| 656 | Inst.addOperand(MCOperand::CreateReg(Register)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 657 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 658 | } |
| 659 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 660 | static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 661 | uint64_t Address, const void *Decoder) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 662 | if (RegNo == 13 || RegNo == 15) return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 663 | return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder); |
| 664 | } |
| 665 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 666 | static const unsigned SPRDecoderTable[] = { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 667 | ARM::S0, ARM::S1, ARM::S2, ARM::S3, |
| 668 | ARM::S4, ARM::S5, ARM::S6, ARM::S7, |
| 669 | ARM::S8, ARM::S9, ARM::S10, ARM::S11, |
| 670 | ARM::S12, ARM::S13, ARM::S14, ARM::S15, |
| 671 | ARM::S16, ARM::S17, ARM::S18, ARM::S19, |
| 672 | ARM::S20, ARM::S21, ARM::S22, ARM::S23, |
| 673 | ARM::S24, ARM::S25, ARM::S26, ARM::S27, |
| 674 | ARM::S28, ARM::S29, ARM::S30, ARM::S31 |
| 675 | }; |
| 676 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 677 | static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 678 | uint64_t Address, const void *Decoder) { |
| 679 | if (RegNo > 31) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 680 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 681 | |
| 682 | unsigned Register = SPRDecoderTable[RegNo]; |
| 683 | Inst.addOperand(MCOperand::CreateReg(Register)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 684 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 685 | } |
| 686 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 687 | static const unsigned DPRDecoderTable[] = { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 688 | ARM::D0, ARM::D1, ARM::D2, ARM::D3, |
| 689 | ARM::D4, ARM::D5, ARM::D6, ARM::D7, |
| 690 | ARM::D8, ARM::D9, ARM::D10, ARM::D11, |
| 691 | ARM::D12, ARM::D13, ARM::D14, ARM::D15, |
| 692 | ARM::D16, ARM::D17, ARM::D18, ARM::D19, |
| 693 | ARM::D20, ARM::D21, ARM::D22, ARM::D23, |
| 694 | ARM::D24, ARM::D25, ARM::D26, ARM::D27, |
| 695 | ARM::D28, ARM::D29, ARM::D30, ARM::D31 |
| 696 | }; |
| 697 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 698 | static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 699 | uint64_t Address, const void *Decoder) { |
| 700 | if (RegNo > 31) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 701 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 702 | |
| 703 | unsigned Register = DPRDecoderTable[RegNo]; |
| 704 | Inst.addOperand(MCOperand::CreateReg(Register)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 705 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 706 | } |
| 707 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 708 | static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 709 | uint64_t Address, const void *Decoder) { |
| 710 | if (RegNo > 7) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 711 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 712 | return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder); |
| 713 | } |
| 714 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 715 | static DecodeStatus |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 716 | DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
| 717 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 718 | if (RegNo > 15) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 719 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 720 | return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder); |
| 721 | } |
| 722 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 723 | static const unsigned QPRDecoderTable[] = { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 724 | ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3, |
| 725 | ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, |
| 726 | ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11, |
| 727 | ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15 |
| 728 | }; |
| 729 | |
| 730 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 731 | static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 732 | uint64_t Address, const void *Decoder) { |
| 733 | if (RegNo > 31) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 734 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 735 | RegNo >>= 1; |
| 736 | |
| 737 | unsigned Register = QPRDecoderTable[RegNo]; |
| 738 | Inst.addOperand(MCOperand::CreateReg(Register)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 739 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 740 | } |
| 741 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 742 | static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 743 | uint64_t Address, const void *Decoder) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 744 | if (Val == 0xF) return MCDisassembler::Fail; |
Owen Anderson | bd9091c | 2011-08-09 21:07:45 +0000 | [diff] [blame] | 745 | // AL predicate is not allowed on Thumb1 branches. |
| 746 | if (Inst.getOpcode() == ARM::tBcc && Val == 0xE) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 747 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 748 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 749 | if (Val == ARMCC::AL) { |
| 750 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 751 | } else |
| 752 | Inst.addOperand(MCOperand::CreateReg(ARM::CPSR)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 753 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 754 | } |
| 755 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 756 | static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 757 | uint64_t Address, const void *Decoder) { |
| 758 | if (Val) |
| 759 | Inst.addOperand(MCOperand::CreateReg(ARM::CPSR)); |
| 760 | else |
| 761 | Inst.addOperand(MCOperand::CreateReg(0)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 762 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 763 | } |
| 764 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 765 | static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 766 | uint64_t Address, const void *Decoder) { |
| 767 | uint32_t imm = Val & 0xFF; |
| 768 | uint32_t rot = (Val & 0xF00) >> 7; |
| 769 | uint32_t rot_imm = (imm >> rot) | (imm << (32-rot)); |
| 770 | Inst.addOperand(MCOperand::CreateImm(rot_imm)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 771 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 772 | } |
| 773 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 774 | static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 775 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 776 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 777 | |
| 778 | unsigned Rm = fieldFromInstruction32(Val, 0, 4); |
| 779 | unsigned type = fieldFromInstruction32(Val, 5, 2); |
| 780 | unsigned imm = fieldFromInstruction32(Val, 7, 5); |
| 781 | |
| 782 | // Register-immediate |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 783 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 784 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 785 | |
| 786 | ARM_AM::ShiftOpc Shift = ARM_AM::lsl; |
| 787 | switch (type) { |
| 788 | case 0: |
| 789 | Shift = ARM_AM::lsl; |
| 790 | break; |
| 791 | case 1: |
| 792 | Shift = ARM_AM::lsr; |
| 793 | break; |
| 794 | case 2: |
| 795 | Shift = ARM_AM::asr; |
| 796 | break; |
| 797 | case 3: |
| 798 | Shift = ARM_AM::ror; |
| 799 | break; |
| 800 | } |
| 801 | |
| 802 | if (Shift == ARM_AM::ror && imm == 0) |
| 803 | Shift = ARM_AM::rrx; |
| 804 | |
| 805 | unsigned Op = Shift | (imm << 3); |
| 806 | Inst.addOperand(MCOperand::CreateImm(Op)); |
| 807 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 808 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 809 | } |
| 810 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 811 | static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 812 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 813 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 814 | |
| 815 | unsigned Rm = fieldFromInstruction32(Val, 0, 4); |
| 816 | unsigned type = fieldFromInstruction32(Val, 5, 2); |
| 817 | unsigned Rs = fieldFromInstruction32(Val, 8, 4); |
| 818 | |
| 819 | // Register-register |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 820 | if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder))) |
| 821 | return MCDisassembler::Fail; |
| 822 | if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder))) |
| 823 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 824 | |
| 825 | ARM_AM::ShiftOpc Shift = ARM_AM::lsl; |
| 826 | switch (type) { |
| 827 | case 0: |
| 828 | Shift = ARM_AM::lsl; |
| 829 | break; |
| 830 | case 1: |
| 831 | Shift = ARM_AM::lsr; |
| 832 | break; |
| 833 | case 2: |
| 834 | Shift = ARM_AM::asr; |
| 835 | break; |
| 836 | case 3: |
| 837 | Shift = ARM_AM::ror; |
| 838 | break; |
| 839 | } |
| 840 | |
| 841 | Inst.addOperand(MCOperand::CreateImm(Shift)); |
| 842 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 843 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 844 | } |
| 845 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 846 | static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 847 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 848 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 849 | |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 850 | // Empty register lists are not allowed. |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 851 | if (CountPopulation_32(Val) == 0) return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 852 | for (unsigned i = 0; i < 16; ++i) { |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 853 | if (Val & (1 << i)) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 854 | if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder))) |
| 855 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 856 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 857 | } |
| 858 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 859 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 860 | } |
| 861 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 862 | static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 863 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 864 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 865 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 866 | unsigned Vd = fieldFromInstruction32(Val, 8, 4); |
| 867 | unsigned regs = Val & 0xFF; |
| 868 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 869 | if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder))) |
| 870 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 871 | for (unsigned i = 0; i < (regs - 1); ++i) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 872 | if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder))) |
| 873 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 874 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 875 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 876 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 877 | } |
| 878 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 879 | static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 880 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 881 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 882 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 883 | unsigned Vd = fieldFromInstruction32(Val, 8, 4); |
| 884 | unsigned regs = (Val & 0xFF) / 2; |
| 885 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 886 | if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder))) |
| 887 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 888 | for (unsigned i = 0; i < (regs - 1); ++i) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 889 | if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder))) |
| 890 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 891 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 892 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 893 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 894 | } |
| 895 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 896 | static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 897 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 898 | // This operand encodes a mask of contiguous zeros between a specified MSB |
| 899 | // and LSB. To decode it, we create the mask of all bits MSB-and-lower, |
| 900 | // the mask of all bits LSB-and-lower, and then xor them to create |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 901 | // the mask of that's all ones on [msb, lsb]. Finally we not it to |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 902 | // create the final mask. |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 903 | unsigned msb = fieldFromInstruction32(Val, 5, 5); |
| 904 | unsigned lsb = fieldFromInstruction32(Val, 0, 5); |
| 905 | uint32_t msb_mask = (1 << (msb+1)) - 1; |
| 906 | uint32_t lsb_mask = (1 << lsb) - 1; |
| 907 | Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask))); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 908 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 909 | } |
| 910 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 911 | static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 912 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 913 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 914 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 915 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 916 | unsigned CRd = fieldFromInstruction32(Insn, 12, 4); |
| 917 | unsigned coproc = fieldFromInstruction32(Insn, 8, 4); |
| 918 | unsigned imm = fieldFromInstruction32(Insn, 0, 8); |
| 919 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 920 | unsigned U = fieldFromInstruction32(Insn, 23, 1); |
| 921 | |
| 922 | switch (Inst.getOpcode()) { |
| 923 | case ARM::LDC_OFFSET: |
| 924 | case ARM::LDC_PRE: |
| 925 | case ARM::LDC_POST: |
| 926 | case ARM::LDC_OPTION: |
| 927 | case ARM::LDCL_OFFSET: |
| 928 | case ARM::LDCL_PRE: |
| 929 | case ARM::LDCL_POST: |
| 930 | case ARM::LDCL_OPTION: |
| 931 | case ARM::STC_OFFSET: |
| 932 | case ARM::STC_PRE: |
| 933 | case ARM::STC_POST: |
| 934 | case ARM::STC_OPTION: |
| 935 | case ARM::STCL_OFFSET: |
| 936 | case ARM::STCL_PRE: |
| 937 | case ARM::STCL_POST: |
| 938 | case ARM::STCL_OPTION: |
| 939 | if (coproc == 0xA || coproc == 0xB) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 940 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 941 | break; |
| 942 | default: |
| 943 | break; |
| 944 | } |
| 945 | |
| 946 | Inst.addOperand(MCOperand::CreateImm(coproc)); |
| 947 | Inst.addOperand(MCOperand::CreateImm(CRd)); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 948 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 949 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 950 | switch (Inst.getOpcode()) { |
| 951 | case ARM::LDC_OPTION: |
| 952 | case ARM::LDCL_OPTION: |
| 953 | case ARM::LDC2_OPTION: |
| 954 | case ARM::LDC2L_OPTION: |
| 955 | case ARM::STC_OPTION: |
| 956 | case ARM::STCL_OPTION: |
| 957 | case ARM::STC2_OPTION: |
| 958 | case ARM::STC2L_OPTION: |
| 959 | case ARM::LDCL_POST: |
| 960 | case ARM::STCL_POST: |
Owen Anderson | 78affc9 | 2011-08-18 22:47:44 +0000 | [diff] [blame] | 961 | case ARM::LDC2L_POST: |
| 962 | case ARM::STC2L_POST: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 963 | break; |
| 964 | default: |
| 965 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 966 | break; |
| 967 | } |
| 968 | |
| 969 | unsigned P = fieldFromInstruction32(Insn, 24, 1); |
| 970 | unsigned W = fieldFromInstruction32(Insn, 21, 1); |
| 971 | |
| 972 | bool writeback = (P == 0) || (W == 1); |
| 973 | unsigned idx_mode = 0; |
| 974 | if (P && writeback) |
| 975 | idx_mode = ARMII::IndexModePre; |
| 976 | else if (!P && writeback) |
| 977 | idx_mode = ARMII::IndexModePost; |
| 978 | |
| 979 | switch (Inst.getOpcode()) { |
| 980 | case ARM::LDCL_POST: |
| 981 | case ARM::STCL_POST: |
Owen Anderson | 78affc9 | 2011-08-18 22:47:44 +0000 | [diff] [blame] | 982 | case ARM::LDC2L_POST: |
| 983 | case ARM::STC2L_POST: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 984 | imm |= U << 8; |
| 985 | case ARM::LDC_OPTION: |
| 986 | case ARM::LDCL_OPTION: |
| 987 | case ARM::LDC2_OPTION: |
| 988 | case ARM::LDC2L_OPTION: |
| 989 | case ARM::STC_OPTION: |
| 990 | case ARM::STCL_OPTION: |
| 991 | case ARM::STC2_OPTION: |
| 992 | case ARM::STC2L_OPTION: |
| 993 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 994 | break; |
| 995 | default: |
| 996 | if (U) |
| 997 | Inst.addOperand(MCOperand::CreateImm( |
| 998 | ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode))); |
| 999 | else |
| 1000 | Inst.addOperand(MCOperand::CreateImm( |
| 1001 | ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode))); |
| 1002 | break; |
| 1003 | } |
| 1004 | |
| 1005 | switch (Inst.getOpcode()) { |
| 1006 | case ARM::LDC_OFFSET: |
| 1007 | case ARM::LDC_PRE: |
| 1008 | case ARM::LDC_POST: |
| 1009 | case ARM::LDC_OPTION: |
| 1010 | case ARM::LDCL_OFFSET: |
| 1011 | case ARM::LDCL_PRE: |
| 1012 | case ARM::LDCL_POST: |
| 1013 | case ARM::LDCL_OPTION: |
| 1014 | case ARM::STC_OFFSET: |
| 1015 | case ARM::STC_PRE: |
| 1016 | case ARM::STC_POST: |
| 1017 | case ARM::STC_OPTION: |
| 1018 | case ARM::STCL_OFFSET: |
| 1019 | case ARM::STCL_PRE: |
| 1020 | case ARM::STCL_POST: |
| 1021 | case ARM::STCL_OPTION: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1022 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 1023 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1024 | break; |
| 1025 | default: |
| 1026 | break; |
| 1027 | } |
| 1028 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1029 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1030 | } |
| 1031 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1032 | static DecodeStatus |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 1033 | DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn, |
| 1034 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1035 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1036 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1037 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1038 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 1039 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 1040 | unsigned imm = fieldFromInstruction32(Insn, 0, 12); |
| 1041 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 1042 | unsigned reg = fieldFromInstruction32(Insn, 25, 1); |
| 1043 | unsigned P = fieldFromInstruction32(Insn, 24, 1); |
| 1044 | unsigned W = fieldFromInstruction32(Insn, 21, 1); |
| 1045 | |
| 1046 | // On stores, the writeback operand precedes Rt. |
| 1047 | switch (Inst.getOpcode()) { |
| 1048 | case ARM::STR_POST_IMM: |
| 1049 | case ARM::STR_POST_REG: |
Owen Anderson | 508e1d3 | 2011-08-11 20:47:56 +0000 | [diff] [blame] | 1050 | case ARM::STRB_POST_IMM: |
| 1051 | case ARM::STRB_POST_REG: |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 1052 | case ARM::STRT_POST_REG: |
| 1053 | case ARM::STRT_POST_IMM: |
Jim Grosbach | 10348e7 | 2011-08-11 20:04:56 +0000 | [diff] [blame] | 1054 | case ARM::STRBT_POST_REG: |
| 1055 | case ARM::STRBT_POST_IMM: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1056 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1057 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1058 | break; |
| 1059 | default: |
| 1060 | break; |
| 1061 | } |
| 1062 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1063 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder))) |
| 1064 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1065 | |
| 1066 | // On loads, the writeback operand comes after Rt. |
| 1067 | switch (Inst.getOpcode()) { |
| 1068 | case ARM::LDR_POST_IMM: |
| 1069 | case ARM::LDR_POST_REG: |
Owen Anderson | 508e1d3 | 2011-08-11 20:47:56 +0000 | [diff] [blame] | 1070 | case ARM::LDRB_POST_IMM: |
| 1071 | case ARM::LDRB_POST_REG: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1072 | case ARM::LDRBT_POST_REG: |
| 1073 | case ARM::LDRBT_POST_IMM: |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 1074 | case ARM::LDRT_POST_REG: |
| 1075 | case ARM::LDRT_POST_IMM: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1076 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1077 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1078 | break; |
| 1079 | default: |
| 1080 | break; |
| 1081 | } |
| 1082 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1083 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1084 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1085 | |
| 1086 | ARM_AM::AddrOpc Op = ARM_AM::add; |
| 1087 | if (!fieldFromInstruction32(Insn, 23, 1)) |
| 1088 | Op = ARM_AM::sub; |
| 1089 | |
| 1090 | bool writeback = (P == 0) || (W == 1); |
| 1091 | unsigned idx_mode = 0; |
| 1092 | if (P && writeback) |
| 1093 | idx_mode = ARMII::IndexModePre; |
| 1094 | else if (!P && writeback) |
| 1095 | idx_mode = ARMII::IndexModePost; |
| 1096 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1097 | if (writeback && (Rn == 15 || Rn == Rt)) |
| 1098 | S = MCDisassembler::SoftFail; // UNPREDICTABLE |
Owen Anderson | 71156a6 | 2011-08-11 19:00:18 +0000 | [diff] [blame] | 1099 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1100 | if (reg) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1101 | if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder))) |
| 1102 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1103 | ARM_AM::ShiftOpc Opc = ARM_AM::lsl; |
| 1104 | switch( fieldFromInstruction32(Insn, 5, 2)) { |
| 1105 | case 0: |
| 1106 | Opc = ARM_AM::lsl; |
| 1107 | break; |
| 1108 | case 1: |
| 1109 | Opc = ARM_AM::lsr; |
| 1110 | break; |
| 1111 | case 2: |
| 1112 | Opc = ARM_AM::asr; |
| 1113 | break; |
| 1114 | case 3: |
| 1115 | Opc = ARM_AM::ror; |
| 1116 | break; |
| 1117 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1118 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1119 | } |
| 1120 | unsigned amt = fieldFromInstruction32(Insn, 7, 5); |
| 1121 | unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode); |
| 1122 | |
| 1123 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 1124 | } else { |
| 1125 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 1126 | unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode); |
| 1127 | Inst.addOperand(MCOperand::CreateImm(tmp)); |
| 1128 | } |
| 1129 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1130 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 1131 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1132 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1133 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1134 | } |
| 1135 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1136 | static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1137 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1138 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1139 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1140 | unsigned Rn = fieldFromInstruction32(Val, 13, 4); |
| 1141 | unsigned Rm = fieldFromInstruction32(Val, 0, 4); |
| 1142 | unsigned type = fieldFromInstruction32(Val, 5, 2); |
| 1143 | unsigned imm = fieldFromInstruction32(Val, 7, 5); |
| 1144 | unsigned U = fieldFromInstruction32(Val, 12, 1); |
| 1145 | |
Owen Anderson | 51157d2 | 2011-08-09 21:38:14 +0000 | [diff] [blame] | 1146 | ARM_AM::ShiftOpc ShOp = ARM_AM::lsl; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1147 | switch (type) { |
| 1148 | case 0: |
| 1149 | ShOp = ARM_AM::lsl; |
| 1150 | break; |
| 1151 | case 1: |
| 1152 | ShOp = ARM_AM::lsr; |
| 1153 | break; |
| 1154 | case 2: |
| 1155 | ShOp = ARM_AM::asr; |
| 1156 | break; |
| 1157 | case 3: |
| 1158 | ShOp = ARM_AM::ror; |
| 1159 | break; |
| 1160 | } |
| 1161 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1162 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1163 | return MCDisassembler::Fail; |
| 1164 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 1165 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1166 | unsigned shift; |
| 1167 | if (U) |
| 1168 | shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp); |
| 1169 | else |
| 1170 | shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp); |
| 1171 | Inst.addOperand(MCOperand::CreateImm(shift)); |
| 1172 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1173 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1174 | } |
| 1175 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1176 | static DecodeStatus |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 1177 | DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn, |
| 1178 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1179 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1180 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1181 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 1182 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1183 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 1184 | unsigned type = fieldFromInstruction32(Insn, 22, 1); |
| 1185 | unsigned imm = fieldFromInstruction32(Insn, 8, 4); |
| 1186 | unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8; |
| 1187 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 1188 | unsigned W = fieldFromInstruction32(Insn, 21, 1); |
| 1189 | unsigned P = fieldFromInstruction32(Insn, 24, 1); |
| 1190 | |
| 1191 | bool writeback = (W == 1) | (P == 0); |
Owen Anderson | c537f3b | 2011-08-15 20:51:32 +0000 | [diff] [blame] | 1192 | |
| 1193 | // For {LD,ST}RD, Rt must be even, else undefined. |
| 1194 | switch (Inst.getOpcode()) { |
| 1195 | case ARM::STRD: |
| 1196 | case ARM::STRD_PRE: |
| 1197 | case ARM::STRD_POST: |
| 1198 | case ARM::LDRD: |
| 1199 | case ARM::LDRD_PRE: |
| 1200 | case ARM::LDRD_POST: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1201 | if (Rt & 0x1) return MCDisassembler::Fail; |
Owen Anderson | c537f3b | 2011-08-15 20:51:32 +0000 | [diff] [blame] | 1202 | break; |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1203 | default: |
| 1204 | break; |
Owen Anderson | c537f3b | 2011-08-15 20:51:32 +0000 | [diff] [blame] | 1205 | } |
| 1206 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1207 | if (writeback) { // Writeback |
| 1208 | if (P) |
| 1209 | U |= ARMII::IndexModePre << 9; |
| 1210 | else |
| 1211 | U |= ARMII::IndexModePost << 9; |
| 1212 | |
| 1213 | // On stores, the writeback operand precedes Rt. |
| 1214 | switch (Inst.getOpcode()) { |
| 1215 | case ARM::STRD: |
| 1216 | case ARM::STRD_PRE: |
| 1217 | case ARM::STRD_POST: |
Owen Anderson | 79628e9 | 2011-08-12 20:02:50 +0000 | [diff] [blame] | 1218 | case ARM::STRH: |
| 1219 | case ARM::STRH_PRE: |
| 1220 | case ARM::STRH_POST: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1221 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1222 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1223 | break; |
| 1224 | default: |
| 1225 | break; |
| 1226 | } |
| 1227 | } |
| 1228 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1229 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder))) |
| 1230 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1231 | switch (Inst.getOpcode()) { |
| 1232 | case ARM::STRD: |
| 1233 | case ARM::STRD_PRE: |
| 1234 | case ARM::STRD_POST: |
| 1235 | case ARM::LDRD: |
| 1236 | case ARM::LDRD_PRE: |
| 1237 | case ARM::LDRD_POST: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1238 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder))) |
| 1239 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1240 | break; |
| 1241 | default: |
| 1242 | break; |
| 1243 | } |
| 1244 | |
| 1245 | if (writeback) { |
| 1246 | // On loads, the writeback operand comes after Rt. |
| 1247 | switch (Inst.getOpcode()) { |
| 1248 | case ARM::LDRD: |
| 1249 | case ARM::LDRD_PRE: |
| 1250 | case ARM::LDRD_POST: |
Owen Anderson | 0d09499 | 2011-08-12 20:36:11 +0000 | [diff] [blame] | 1251 | case ARM::LDRH: |
| 1252 | case ARM::LDRH_PRE: |
| 1253 | case ARM::LDRH_POST: |
| 1254 | case ARM::LDRSH: |
| 1255 | case ARM::LDRSH_PRE: |
| 1256 | case ARM::LDRSH_POST: |
| 1257 | case ARM::LDRSB: |
| 1258 | case ARM::LDRSB_PRE: |
| 1259 | case ARM::LDRSB_POST: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1260 | case ARM::LDRHTr: |
| 1261 | case ARM::LDRSBTr: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1262 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1263 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1264 | break; |
| 1265 | default: |
| 1266 | break; |
| 1267 | } |
| 1268 | } |
| 1269 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1270 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1271 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1272 | |
| 1273 | if (type) { |
| 1274 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 1275 | Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm)); |
| 1276 | } else { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1277 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 1278 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1279 | Inst.addOperand(MCOperand::CreateImm(U)); |
| 1280 | } |
| 1281 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1282 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 1283 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1284 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1285 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1286 | } |
| 1287 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1288 | static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1289 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1290 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1291 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1292 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1293 | unsigned mode = fieldFromInstruction32(Insn, 23, 2); |
| 1294 | |
| 1295 | switch (mode) { |
| 1296 | case 0: |
| 1297 | mode = ARM_AM::da; |
| 1298 | break; |
| 1299 | case 1: |
| 1300 | mode = ARM_AM::ia; |
| 1301 | break; |
| 1302 | case 2: |
| 1303 | mode = ARM_AM::db; |
| 1304 | break; |
| 1305 | case 3: |
| 1306 | mode = ARM_AM::ib; |
| 1307 | break; |
| 1308 | } |
| 1309 | |
| 1310 | Inst.addOperand(MCOperand::CreateImm(mode)); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1311 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1312 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1313 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1314 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1315 | } |
| 1316 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1317 | static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1318 | unsigned Insn, |
| 1319 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1320 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1321 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1322 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1323 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 1324 | unsigned reglist = fieldFromInstruction32(Insn, 0, 16); |
| 1325 | |
| 1326 | if (pred == 0xF) { |
| 1327 | switch (Inst.getOpcode()) { |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1328 | case ARM::LDMDA: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1329 | Inst.setOpcode(ARM::RFEDA); |
| 1330 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1331 | case ARM::LDMDA_UPD: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1332 | Inst.setOpcode(ARM::RFEDA_UPD); |
| 1333 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1334 | case ARM::LDMDB: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1335 | Inst.setOpcode(ARM::RFEDB); |
| 1336 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1337 | case ARM::LDMDB_UPD: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1338 | Inst.setOpcode(ARM::RFEDB_UPD); |
| 1339 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1340 | case ARM::LDMIA: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1341 | Inst.setOpcode(ARM::RFEIA); |
| 1342 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1343 | case ARM::LDMIA_UPD: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1344 | Inst.setOpcode(ARM::RFEIA_UPD); |
| 1345 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1346 | case ARM::LDMIB: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1347 | Inst.setOpcode(ARM::RFEIB); |
| 1348 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1349 | case ARM::LDMIB_UPD: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1350 | Inst.setOpcode(ARM::RFEIB_UPD); |
| 1351 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1352 | case ARM::STMDA: |
| 1353 | Inst.setOpcode(ARM::SRSDA); |
| 1354 | break; |
| 1355 | case ARM::STMDA_UPD: |
| 1356 | Inst.setOpcode(ARM::SRSDA_UPD); |
| 1357 | break; |
| 1358 | case ARM::STMDB: |
| 1359 | Inst.setOpcode(ARM::SRSDB); |
| 1360 | break; |
| 1361 | case ARM::STMDB_UPD: |
| 1362 | Inst.setOpcode(ARM::SRSDB_UPD); |
| 1363 | break; |
| 1364 | case ARM::STMIA: |
| 1365 | Inst.setOpcode(ARM::SRSIA); |
| 1366 | break; |
| 1367 | case ARM::STMIA_UPD: |
| 1368 | Inst.setOpcode(ARM::SRSIA_UPD); |
| 1369 | break; |
| 1370 | case ARM::STMIB: |
| 1371 | Inst.setOpcode(ARM::SRSIB); |
| 1372 | break; |
| 1373 | case ARM::STMIB_UPD: |
| 1374 | Inst.setOpcode(ARM::SRSIB_UPD); |
| 1375 | break; |
| 1376 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1377 | if (!Check(S, MCDisassembler::Fail)) return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1378 | } |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1379 | |
| 1380 | // For stores (which become SRS's, the only operand is the mode. |
| 1381 | if (fieldFromInstruction32(Insn, 20, 1) == 0) { |
| 1382 | Inst.addOperand( |
| 1383 | MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4))); |
| 1384 | return S; |
| 1385 | } |
| 1386 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1387 | return DecodeRFEInstruction(Inst, Insn, Address, Decoder); |
| 1388 | } |
| 1389 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1390 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1391 | return MCDisassembler::Fail; |
| 1392 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1393 | return MCDisassembler::Fail; // Tied |
| 1394 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 1395 | return MCDisassembler::Fail; |
| 1396 | if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder))) |
| 1397 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1398 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1399 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1400 | } |
| 1401 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1402 | static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1403 | uint64_t Address, const void *Decoder) { |
| 1404 | unsigned imod = fieldFromInstruction32(Insn, 18, 2); |
| 1405 | unsigned M = fieldFromInstruction32(Insn, 17, 1); |
| 1406 | unsigned iflags = fieldFromInstruction32(Insn, 6, 3); |
| 1407 | unsigned mode = fieldFromInstruction32(Insn, 0, 5); |
| 1408 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1409 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 35008c2 | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 1410 | |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1411 | // imod == '01' --> UNPREDICTABLE |
| 1412 | // NOTE: Even though this is technically UNPREDICTABLE, we choose to |
| 1413 | // return failure here. The '01' imod value is unprintable, so there's |
| 1414 | // nothing useful we could do even if we returned UNPREDICTABLE. |
| 1415 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1416 | if (imod == 1) return MCDisassembler::Fail; |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1417 | |
| 1418 | if (imod && M) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1419 | Inst.setOpcode(ARM::CPS3p); |
| 1420 | Inst.addOperand(MCOperand::CreateImm(imod)); |
| 1421 | Inst.addOperand(MCOperand::CreateImm(iflags)); |
| 1422 | Inst.addOperand(MCOperand::CreateImm(mode)); |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1423 | } else if (imod && !M) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1424 | Inst.setOpcode(ARM::CPS2p); |
| 1425 | Inst.addOperand(MCOperand::CreateImm(imod)); |
| 1426 | Inst.addOperand(MCOperand::CreateImm(iflags)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1427 | if (mode) S = MCDisassembler::SoftFail; |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1428 | } else if (!imod && M) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1429 | Inst.setOpcode(ARM::CPS1p); |
| 1430 | Inst.addOperand(MCOperand::CreateImm(mode)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1431 | if (iflags) S = MCDisassembler::SoftFail; |
Owen Anderson | 1dd56f0 | 2011-08-18 22:15:25 +0000 | [diff] [blame] | 1432 | } else { |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1433 | // imod == '00' && M == '0' --> UNPREDICTABLE |
Owen Anderson | 1dd56f0 | 2011-08-18 22:15:25 +0000 | [diff] [blame] | 1434 | Inst.setOpcode(ARM::CPS1p); |
| 1435 | Inst.addOperand(MCOperand::CreateImm(mode)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1436 | S = MCDisassembler::SoftFail; |
Owen Anderson | 1dd56f0 | 2011-08-18 22:15:25 +0000 | [diff] [blame] | 1437 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1438 | |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1439 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1440 | } |
| 1441 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1442 | static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 6153a03 | 2011-08-23 17:45:18 +0000 | [diff] [blame] | 1443 | uint64_t Address, const void *Decoder) { |
| 1444 | unsigned imod = fieldFromInstruction32(Insn, 9, 2); |
| 1445 | unsigned M = fieldFromInstruction32(Insn, 8, 1); |
| 1446 | unsigned iflags = fieldFromInstruction32(Insn, 5, 3); |
| 1447 | unsigned mode = fieldFromInstruction32(Insn, 0, 5); |
| 1448 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1449 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 6153a03 | 2011-08-23 17:45:18 +0000 | [diff] [blame] | 1450 | |
| 1451 | // imod == '01' --> UNPREDICTABLE |
| 1452 | // NOTE: Even though this is technically UNPREDICTABLE, we choose to |
| 1453 | // return failure here. The '01' imod value is unprintable, so there's |
| 1454 | // nothing useful we could do even if we returned UNPREDICTABLE. |
| 1455 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1456 | if (imod == 1) return MCDisassembler::Fail; |
Owen Anderson | 6153a03 | 2011-08-23 17:45:18 +0000 | [diff] [blame] | 1457 | |
| 1458 | if (imod && M) { |
| 1459 | Inst.setOpcode(ARM::t2CPS3p); |
| 1460 | Inst.addOperand(MCOperand::CreateImm(imod)); |
| 1461 | Inst.addOperand(MCOperand::CreateImm(iflags)); |
| 1462 | Inst.addOperand(MCOperand::CreateImm(mode)); |
| 1463 | } else if (imod && !M) { |
| 1464 | Inst.setOpcode(ARM::t2CPS2p); |
| 1465 | Inst.addOperand(MCOperand::CreateImm(imod)); |
| 1466 | Inst.addOperand(MCOperand::CreateImm(iflags)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1467 | if (mode) S = MCDisassembler::SoftFail; |
Owen Anderson | 6153a03 | 2011-08-23 17:45:18 +0000 | [diff] [blame] | 1468 | } else if (!imod && M) { |
| 1469 | Inst.setOpcode(ARM::t2CPS1p); |
| 1470 | Inst.addOperand(MCOperand::CreateImm(mode)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1471 | if (iflags) S = MCDisassembler::SoftFail; |
Owen Anderson | 6153a03 | 2011-08-23 17:45:18 +0000 | [diff] [blame] | 1472 | } else { |
| 1473 | // imod == '00' && M == '0' --> UNPREDICTABLE |
| 1474 | Inst.setOpcode(ARM::t2CPS1p); |
| 1475 | Inst.addOperand(MCOperand::CreateImm(mode)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1476 | S = MCDisassembler::SoftFail; |
Owen Anderson | 6153a03 | 2011-08-23 17:45:18 +0000 | [diff] [blame] | 1477 | } |
| 1478 | |
| 1479 | return S; |
| 1480 | } |
| 1481 | |
| 1482 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1483 | static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1484 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1485 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1486 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1487 | unsigned Rd = fieldFromInstruction32(Insn, 16, 4); |
| 1488 | unsigned Rn = fieldFromInstruction32(Insn, 0, 4); |
| 1489 | unsigned Rm = fieldFromInstruction32(Insn, 8, 4); |
| 1490 | unsigned Ra = fieldFromInstruction32(Insn, 12, 4); |
| 1491 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 1492 | |
| 1493 | if (pred == 0xF) |
| 1494 | return DecodeCPSInstruction(Inst, Insn, Address, Decoder); |
| 1495 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1496 | if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder))) |
| 1497 | return MCDisassembler::Fail; |
| 1498 | if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder))) |
| 1499 | return MCDisassembler::Fail; |
| 1500 | if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder))) |
| 1501 | return MCDisassembler::Fail; |
| 1502 | if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder))) |
| 1503 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1504 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1505 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 1506 | return MCDisassembler::Fail; |
Owen Anderson | 1fb6673 | 2011-08-11 22:05:38 +0000 | [diff] [blame] | 1507 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1508 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1509 | } |
| 1510 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1511 | static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1512 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1513 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1514 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1515 | unsigned add = fieldFromInstruction32(Val, 12, 1); |
| 1516 | unsigned imm = fieldFromInstruction32(Val, 0, 12); |
| 1517 | unsigned Rn = fieldFromInstruction32(Val, 13, 4); |
| 1518 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1519 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1520 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1521 | |
| 1522 | if (!add) imm *= -1; |
| 1523 | if (imm == 0 && !add) imm = INT32_MIN; |
| 1524 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 1525 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1526 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1527 | } |
| 1528 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1529 | static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1530 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1531 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1532 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1533 | unsigned Rn = fieldFromInstruction32(Val, 9, 4); |
| 1534 | unsigned U = fieldFromInstruction32(Val, 8, 1); |
| 1535 | unsigned imm = fieldFromInstruction32(Val, 0, 8); |
| 1536 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1537 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 1538 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1539 | |
| 1540 | if (U) |
| 1541 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm))); |
| 1542 | else |
| 1543 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm))); |
| 1544 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1545 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1546 | } |
| 1547 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1548 | static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1549 | uint64_t Address, const void *Decoder) { |
| 1550 | return DecodeGPRRegisterClass(Inst, Val, Address, Decoder); |
| 1551 | } |
| 1552 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1553 | static DecodeStatus |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 1554 | DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn, |
| 1555 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1556 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1557 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1558 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 1559 | unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2; |
| 1560 | |
| 1561 | if (pred == 0xF) { |
| 1562 | Inst.setOpcode(ARM::BLXi); |
| 1563 | imm |= fieldFromInstruction32(Insn, 24, 1) << 1; |
Benjamin Kramer | 793b811 | 2011-08-09 22:02:50 +0000 | [diff] [blame] | 1564 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm))); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1565 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1566 | } |
| 1567 | |
Benjamin Kramer | 793b811 | 2011-08-09 22:02:50 +0000 | [diff] [blame] | 1568 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm))); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1569 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 1570 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1571 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1572 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1573 | } |
| 1574 | |
| 1575 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1576 | static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1577 | uint64_t Address, const void *Decoder) { |
| 1578 | Inst.addOperand(MCOperand::CreateImm(64 - Val)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 1579 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1580 | } |
| 1581 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1582 | static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1583 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1584 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1585 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1586 | unsigned Rm = fieldFromInstruction32(Val, 0, 4); |
| 1587 | unsigned align = fieldFromInstruction32(Val, 4, 2); |
| 1588 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1589 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 1590 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1591 | if (!align) |
| 1592 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1593 | else |
| 1594 | Inst.addOperand(MCOperand::CreateImm(4 << align)); |
| 1595 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1596 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1597 | } |
| 1598 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1599 | static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1600 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1601 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1602 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1603 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 1604 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 1605 | unsigned wb = fieldFromInstruction32(Insn, 16, 4); |
| 1606 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1607 | Rn |= fieldFromInstruction32(Insn, 4, 2) << 4; |
| 1608 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 1609 | |
| 1610 | // First output register |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1611 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 1612 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1613 | |
| 1614 | // Second output register |
| 1615 | switch (Inst.getOpcode()) { |
| 1616 | case ARM::VLD1q8: |
| 1617 | case ARM::VLD1q16: |
| 1618 | case ARM::VLD1q32: |
| 1619 | case ARM::VLD1q64: |
| 1620 | case ARM::VLD1q8_UPD: |
| 1621 | case ARM::VLD1q16_UPD: |
| 1622 | case ARM::VLD1q32_UPD: |
| 1623 | case ARM::VLD1q64_UPD: |
| 1624 | case ARM::VLD1d8T: |
| 1625 | case ARM::VLD1d16T: |
| 1626 | case ARM::VLD1d32T: |
| 1627 | case ARM::VLD1d64T: |
| 1628 | case ARM::VLD1d8T_UPD: |
| 1629 | case ARM::VLD1d16T_UPD: |
| 1630 | case ARM::VLD1d32T_UPD: |
| 1631 | case ARM::VLD1d64T_UPD: |
| 1632 | case ARM::VLD1d8Q: |
| 1633 | case ARM::VLD1d16Q: |
| 1634 | case ARM::VLD1d32Q: |
| 1635 | case ARM::VLD1d64Q: |
| 1636 | case ARM::VLD1d8Q_UPD: |
| 1637 | case ARM::VLD1d16Q_UPD: |
| 1638 | case ARM::VLD1d32Q_UPD: |
| 1639 | case ARM::VLD1d64Q_UPD: |
| 1640 | case ARM::VLD2d8: |
| 1641 | case ARM::VLD2d16: |
| 1642 | case ARM::VLD2d32: |
| 1643 | case ARM::VLD2d8_UPD: |
| 1644 | case ARM::VLD2d16_UPD: |
| 1645 | case ARM::VLD2d32_UPD: |
| 1646 | case ARM::VLD2q8: |
| 1647 | case ARM::VLD2q16: |
| 1648 | case ARM::VLD2q32: |
| 1649 | case ARM::VLD2q8_UPD: |
| 1650 | case ARM::VLD2q16_UPD: |
| 1651 | case ARM::VLD2q32_UPD: |
| 1652 | case ARM::VLD3d8: |
| 1653 | case ARM::VLD3d16: |
| 1654 | case ARM::VLD3d32: |
| 1655 | case ARM::VLD3d8_UPD: |
| 1656 | case ARM::VLD3d16_UPD: |
| 1657 | case ARM::VLD3d32_UPD: |
| 1658 | case ARM::VLD4d8: |
| 1659 | case ARM::VLD4d16: |
| 1660 | case ARM::VLD4d32: |
| 1661 | case ARM::VLD4d8_UPD: |
| 1662 | case ARM::VLD4d16_UPD: |
| 1663 | case ARM::VLD4d32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1664 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder))) |
| 1665 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1666 | break; |
| 1667 | case ARM::VLD2b8: |
| 1668 | case ARM::VLD2b16: |
| 1669 | case ARM::VLD2b32: |
| 1670 | case ARM::VLD2b8_UPD: |
| 1671 | case ARM::VLD2b16_UPD: |
| 1672 | case ARM::VLD2b32_UPD: |
| 1673 | case ARM::VLD3q8: |
| 1674 | case ARM::VLD3q16: |
| 1675 | case ARM::VLD3q32: |
| 1676 | case ARM::VLD3q8_UPD: |
| 1677 | case ARM::VLD3q16_UPD: |
| 1678 | case ARM::VLD3q32_UPD: |
| 1679 | case ARM::VLD4q8: |
| 1680 | case ARM::VLD4q16: |
| 1681 | case ARM::VLD4q32: |
| 1682 | case ARM::VLD4q8_UPD: |
| 1683 | case ARM::VLD4q16_UPD: |
| 1684 | case ARM::VLD4q32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1685 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder))) |
| 1686 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1687 | default: |
| 1688 | break; |
| 1689 | } |
| 1690 | |
| 1691 | // Third output register |
| 1692 | switch(Inst.getOpcode()) { |
| 1693 | case ARM::VLD1d8T: |
| 1694 | case ARM::VLD1d16T: |
| 1695 | case ARM::VLD1d32T: |
| 1696 | case ARM::VLD1d64T: |
| 1697 | case ARM::VLD1d8T_UPD: |
| 1698 | case ARM::VLD1d16T_UPD: |
| 1699 | case ARM::VLD1d32T_UPD: |
| 1700 | case ARM::VLD1d64T_UPD: |
| 1701 | case ARM::VLD1d8Q: |
| 1702 | case ARM::VLD1d16Q: |
| 1703 | case ARM::VLD1d32Q: |
| 1704 | case ARM::VLD1d64Q: |
| 1705 | case ARM::VLD1d8Q_UPD: |
| 1706 | case ARM::VLD1d16Q_UPD: |
| 1707 | case ARM::VLD1d32Q_UPD: |
| 1708 | case ARM::VLD1d64Q_UPD: |
| 1709 | case ARM::VLD2q8: |
| 1710 | case ARM::VLD2q16: |
| 1711 | case ARM::VLD2q32: |
| 1712 | case ARM::VLD2q8_UPD: |
| 1713 | case ARM::VLD2q16_UPD: |
| 1714 | case ARM::VLD2q32_UPD: |
| 1715 | case ARM::VLD3d8: |
| 1716 | case ARM::VLD3d16: |
| 1717 | case ARM::VLD3d32: |
| 1718 | case ARM::VLD3d8_UPD: |
| 1719 | case ARM::VLD3d16_UPD: |
| 1720 | case ARM::VLD3d32_UPD: |
| 1721 | case ARM::VLD4d8: |
| 1722 | case ARM::VLD4d16: |
| 1723 | case ARM::VLD4d32: |
| 1724 | case ARM::VLD4d8_UPD: |
| 1725 | case ARM::VLD4d16_UPD: |
| 1726 | case ARM::VLD4d32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1727 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder))) |
| 1728 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1729 | break; |
| 1730 | case ARM::VLD3q8: |
| 1731 | case ARM::VLD3q16: |
| 1732 | case ARM::VLD3q32: |
| 1733 | case ARM::VLD3q8_UPD: |
| 1734 | case ARM::VLD3q16_UPD: |
| 1735 | case ARM::VLD3q32_UPD: |
| 1736 | case ARM::VLD4q8: |
| 1737 | case ARM::VLD4q16: |
| 1738 | case ARM::VLD4q32: |
| 1739 | case ARM::VLD4q8_UPD: |
| 1740 | case ARM::VLD4q16_UPD: |
| 1741 | case ARM::VLD4q32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1742 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder))) |
| 1743 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1744 | break; |
| 1745 | default: |
| 1746 | break; |
| 1747 | } |
| 1748 | |
| 1749 | // Fourth output register |
| 1750 | switch (Inst.getOpcode()) { |
| 1751 | case ARM::VLD1d8Q: |
| 1752 | case ARM::VLD1d16Q: |
| 1753 | case ARM::VLD1d32Q: |
| 1754 | case ARM::VLD1d64Q: |
| 1755 | case ARM::VLD1d8Q_UPD: |
| 1756 | case ARM::VLD1d16Q_UPD: |
| 1757 | case ARM::VLD1d32Q_UPD: |
| 1758 | case ARM::VLD1d64Q_UPD: |
| 1759 | case ARM::VLD2q8: |
| 1760 | case ARM::VLD2q16: |
| 1761 | case ARM::VLD2q32: |
| 1762 | case ARM::VLD2q8_UPD: |
| 1763 | case ARM::VLD2q16_UPD: |
| 1764 | case ARM::VLD2q32_UPD: |
| 1765 | case ARM::VLD4d8: |
| 1766 | case ARM::VLD4d16: |
| 1767 | case ARM::VLD4d32: |
| 1768 | case ARM::VLD4d8_UPD: |
| 1769 | case ARM::VLD4d16_UPD: |
| 1770 | case ARM::VLD4d32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1771 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder))) |
| 1772 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1773 | break; |
| 1774 | case ARM::VLD4q8: |
| 1775 | case ARM::VLD4q16: |
| 1776 | case ARM::VLD4q32: |
| 1777 | case ARM::VLD4q8_UPD: |
| 1778 | case ARM::VLD4q16_UPD: |
| 1779 | case ARM::VLD4q32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1780 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder))) |
| 1781 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1782 | break; |
| 1783 | default: |
| 1784 | break; |
| 1785 | } |
| 1786 | |
| 1787 | // Writeback operand |
| 1788 | switch (Inst.getOpcode()) { |
| 1789 | case ARM::VLD1d8_UPD: |
| 1790 | case ARM::VLD1d16_UPD: |
| 1791 | case ARM::VLD1d32_UPD: |
| 1792 | case ARM::VLD1d64_UPD: |
| 1793 | case ARM::VLD1q8_UPD: |
| 1794 | case ARM::VLD1q16_UPD: |
| 1795 | case ARM::VLD1q32_UPD: |
| 1796 | case ARM::VLD1q64_UPD: |
| 1797 | case ARM::VLD1d8T_UPD: |
| 1798 | case ARM::VLD1d16T_UPD: |
| 1799 | case ARM::VLD1d32T_UPD: |
| 1800 | case ARM::VLD1d64T_UPD: |
| 1801 | case ARM::VLD1d8Q_UPD: |
| 1802 | case ARM::VLD1d16Q_UPD: |
| 1803 | case ARM::VLD1d32Q_UPD: |
| 1804 | case ARM::VLD1d64Q_UPD: |
| 1805 | case ARM::VLD2d8_UPD: |
| 1806 | case ARM::VLD2d16_UPD: |
| 1807 | case ARM::VLD2d32_UPD: |
| 1808 | case ARM::VLD2q8_UPD: |
| 1809 | case ARM::VLD2q16_UPD: |
| 1810 | case ARM::VLD2q32_UPD: |
| 1811 | case ARM::VLD2b8_UPD: |
| 1812 | case ARM::VLD2b16_UPD: |
| 1813 | case ARM::VLD2b32_UPD: |
| 1814 | case ARM::VLD3d8_UPD: |
| 1815 | case ARM::VLD3d16_UPD: |
| 1816 | case ARM::VLD3d32_UPD: |
| 1817 | case ARM::VLD3q8_UPD: |
| 1818 | case ARM::VLD3q16_UPD: |
| 1819 | case ARM::VLD3q32_UPD: |
| 1820 | case ARM::VLD4d8_UPD: |
| 1821 | case ARM::VLD4d16_UPD: |
| 1822 | case ARM::VLD4d32_UPD: |
| 1823 | case ARM::VLD4q8_UPD: |
| 1824 | case ARM::VLD4q16_UPD: |
| 1825 | case ARM::VLD4q32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1826 | if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder))) |
| 1827 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1828 | break; |
| 1829 | default: |
| 1830 | break; |
| 1831 | } |
| 1832 | |
| 1833 | // AddrMode6 Base (register+alignment) |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1834 | if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder))) |
| 1835 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1836 | |
| 1837 | // AddrMode6 Offset (register) |
| 1838 | if (Rm == 0xD) |
| 1839 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 1840 | else if (Rm != 0xF) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1841 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 1842 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 1843 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1844 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1845 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1846 | } |
| 1847 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1848 | static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1849 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1850 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1851 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1852 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 1853 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 1854 | unsigned wb = fieldFromInstruction32(Insn, 16, 4); |
| 1855 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1856 | Rn |= fieldFromInstruction32(Insn, 4, 2) << 4; |
| 1857 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 1858 | |
| 1859 | // Writeback Operand |
| 1860 | switch (Inst.getOpcode()) { |
| 1861 | case ARM::VST1d8_UPD: |
| 1862 | case ARM::VST1d16_UPD: |
| 1863 | case ARM::VST1d32_UPD: |
| 1864 | case ARM::VST1d64_UPD: |
| 1865 | case ARM::VST1q8_UPD: |
| 1866 | case ARM::VST1q16_UPD: |
| 1867 | case ARM::VST1q32_UPD: |
| 1868 | case ARM::VST1q64_UPD: |
| 1869 | case ARM::VST1d8T_UPD: |
| 1870 | case ARM::VST1d16T_UPD: |
| 1871 | case ARM::VST1d32T_UPD: |
| 1872 | case ARM::VST1d64T_UPD: |
| 1873 | case ARM::VST1d8Q_UPD: |
| 1874 | case ARM::VST1d16Q_UPD: |
| 1875 | case ARM::VST1d32Q_UPD: |
| 1876 | case ARM::VST1d64Q_UPD: |
| 1877 | case ARM::VST2d8_UPD: |
| 1878 | case ARM::VST2d16_UPD: |
| 1879 | case ARM::VST2d32_UPD: |
| 1880 | case ARM::VST2q8_UPD: |
| 1881 | case ARM::VST2q16_UPD: |
| 1882 | case ARM::VST2q32_UPD: |
| 1883 | case ARM::VST2b8_UPD: |
| 1884 | case ARM::VST2b16_UPD: |
| 1885 | case ARM::VST2b32_UPD: |
| 1886 | case ARM::VST3d8_UPD: |
| 1887 | case ARM::VST3d16_UPD: |
| 1888 | case ARM::VST3d32_UPD: |
| 1889 | case ARM::VST3q8_UPD: |
| 1890 | case ARM::VST3q16_UPD: |
| 1891 | case ARM::VST3q32_UPD: |
| 1892 | case ARM::VST4d8_UPD: |
| 1893 | case ARM::VST4d16_UPD: |
| 1894 | case ARM::VST4d32_UPD: |
| 1895 | case ARM::VST4q8_UPD: |
| 1896 | case ARM::VST4q16_UPD: |
| 1897 | case ARM::VST4q32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1898 | if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder))) |
| 1899 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1900 | break; |
| 1901 | default: |
| 1902 | break; |
| 1903 | } |
| 1904 | |
| 1905 | // AddrMode6 Base (register+alignment) |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1906 | if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder))) |
| 1907 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1908 | |
| 1909 | // AddrMode6 Offset (register) |
| 1910 | if (Rm == 0xD) |
| 1911 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 1912 | else if (Rm != 0xF) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1913 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 1914 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 1915 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1916 | |
| 1917 | // First input register |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1918 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 1919 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1920 | |
| 1921 | // Second input register |
| 1922 | switch (Inst.getOpcode()) { |
| 1923 | case ARM::VST1q8: |
| 1924 | case ARM::VST1q16: |
| 1925 | case ARM::VST1q32: |
| 1926 | case ARM::VST1q64: |
| 1927 | case ARM::VST1q8_UPD: |
| 1928 | case ARM::VST1q16_UPD: |
| 1929 | case ARM::VST1q32_UPD: |
| 1930 | case ARM::VST1q64_UPD: |
| 1931 | case ARM::VST1d8T: |
| 1932 | case ARM::VST1d16T: |
| 1933 | case ARM::VST1d32T: |
| 1934 | case ARM::VST1d64T: |
| 1935 | case ARM::VST1d8T_UPD: |
| 1936 | case ARM::VST1d16T_UPD: |
| 1937 | case ARM::VST1d32T_UPD: |
| 1938 | case ARM::VST1d64T_UPD: |
| 1939 | case ARM::VST1d8Q: |
| 1940 | case ARM::VST1d16Q: |
| 1941 | case ARM::VST1d32Q: |
| 1942 | case ARM::VST1d64Q: |
| 1943 | case ARM::VST1d8Q_UPD: |
| 1944 | case ARM::VST1d16Q_UPD: |
| 1945 | case ARM::VST1d32Q_UPD: |
| 1946 | case ARM::VST1d64Q_UPD: |
| 1947 | case ARM::VST2d8: |
| 1948 | case ARM::VST2d16: |
| 1949 | case ARM::VST2d32: |
| 1950 | case ARM::VST2d8_UPD: |
| 1951 | case ARM::VST2d16_UPD: |
| 1952 | case ARM::VST2d32_UPD: |
| 1953 | case ARM::VST2q8: |
| 1954 | case ARM::VST2q16: |
| 1955 | case ARM::VST2q32: |
| 1956 | case ARM::VST2q8_UPD: |
| 1957 | case ARM::VST2q16_UPD: |
| 1958 | case ARM::VST2q32_UPD: |
| 1959 | case ARM::VST3d8: |
| 1960 | case ARM::VST3d16: |
| 1961 | case ARM::VST3d32: |
| 1962 | case ARM::VST3d8_UPD: |
| 1963 | case ARM::VST3d16_UPD: |
| 1964 | case ARM::VST3d32_UPD: |
| 1965 | case ARM::VST4d8: |
| 1966 | case ARM::VST4d16: |
| 1967 | case ARM::VST4d32: |
| 1968 | case ARM::VST4d8_UPD: |
| 1969 | case ARM::VST4d16_UPD: |
| 1970 | case ARM::VST4d32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1971 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder))) |
| 1972 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1973 | break; |
| 1974 | case ARM::VST2b8: |
| 1975 | case ARM::VST2b16: |
| 1976 | case ARM::VST2b32: |
| 1977 | case ARM::VST2b8_UPD: |
| 1978 | case ARM::VST2b16_UPD: |
| 1979 | case ARM::VST2b32_UPD: |
| 1980 | case ARM::VST3q8: |
| 1981 | case ARM::VST3q16: |
| 1982 | case ARM::VST3q32: |
| 1983 | case ARM::VST3q8_UPD: |
| 1984 | case ARM::VST3q16_UPD: |
| 1985 | case ARM::VST3q32_UPD: |
| 1986 | case ARM::VST4q8: |
| 1987 | case ARM::VST4q16: |
| 1988 | case ARM::VST4q32: |
| 1989 | case ARM::VST4q8_UPD: |
| 1990 | case ARM::VST4q16_UPD: |
| 1991 | case ARM::VST4q32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 1992 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder))) |
| 1993 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1994 | break; |
| 1995 | default: |
| 1996 | break; |
| 1997 | } |
| 1998 | |
| 1999 | // Third input register |
| 2000 | switch (Inst.getOpcode()) { |
| 2001 | case ARM::VST1d8T: |
| 2002 | case ARM::VST1d16T: |
| 2003 | case ARM::VST1d32T: |
| 2004 | case ARM::VST1d64T: |
| 2005 | case ARM::VST1d8T_UPD: |
| 2006 | case ARM::VST1d16T_UPD: |
| 2007 | case ARM::VST1d32T_UPD: |
| 2008 | case ARM::VST1d64T_UPD: |
| 2009 | case ARM::VST1d8Q: |
| 2010 | case ARM::VST1d16Q: |
| 2011 | case ARM::VST1d32Q: |
| 2012 | case ARM::VST1d64Q: |
| 2013 | case ARM::VST1d8Q_UPD: |
| 2014 | case ARM::VST1d16Q_UPD: |
| 2015 | case ARM::VST1d32Q_UPD: |
| 2016 | case ARM::VST1d64Q_UPD: |
| 2017 | case ARM::VST2q8: |
| 2018 | case ARM::VST2q16: |
| 2019 | case ARM::VST2q32: |
| 2020 | case ARM::VST2q8_UPD: |
| 2021 | case ARM::VST2q16_UPD: |
| 2022 | case ARM::VST2q32_UPD: |
| 2023 | case ARM::VST3d8: |
| 2024 | case ARM::VST3d16: |
| 2025 | case ARM::VST3d32: |
| 2026 | case ARM::VST3d8_UPD: |
| 2027 | case ARM::VST3d16_UPD: |
| 2028 | case ARM::VST3d32_UPD: |
| 2029 | case ARM::VST4d8: |
| 2030 | case ARM::VST4d16: |
| 2031 | case ARM::VST4d32: |
| 2032 | case ARM::VST4d8_UPD: |
| 2033 | case ARM::VST4d16_UPD: |
| 2034 | case ARM::VST4d32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2035 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder))) |
| 2036 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2037 | break; |
| 2038 | case ARM::VST3q8: |
| 2039 | case ARM::VST3q16: |
| 2040 | case ARM::VST3q32: |
| 2041 | case ARM::VST3q8_UPD: |
| 2042 | case ARM::VST3q16_UPD: |
| 2043 | case ARM::VST3q32_UPD: |
| 2044 | case ARM::VST4q8: |
| 2045 | case ARM::VST4q16: |
| 2046 | case ARM::VST4q32: |
| 2047 | case ARM::VST4q8_UPD: |
| 2048 | case ARM::VST4q16_UPD: |
| 2049 | case ARM::VST4q32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2050 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder))) |
| 2051 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2052 | break; |
| 2053 | default: |
| 2054 | break; |
| 2055 | } |
| 2056 | |
| 2057 | // Fourth input register |
| 2058 | switch (Inst.getOpcode()) { |
| 2059 | case ARM::VST1d8Q: |
| 2060 | case ARM::VST1d16Q: |
| 2061 | case ARM::VST1d32Q: |
| 2062 | case ARM::VST1d64Q: |
| 2063 | case ARM::VST1d8Q_UPD: |
| 2064 | case ARM::VST1d16Q_UPD: |
| 2065 | case ARM::VST1d32Q_UPD: |
| 2066 | case ARM::VST1d64Q_UPD: |
| 2067 | case ARM::VST2q8: |
| 2068 | case ARM::VST2q16: |
| 2069 | case ARM::VST2q32: |
| 2070 | case ARM::VST2q8_UPD: |
| 2071 | case ARM::VST2q16_UPD: |
| 2072 | case ARM::VST2q32_UPD: |
| 2073 | case ARM::VST4d8: |
| 2074 | case ARM::VST4d16: |
| 2075 | case ARM::VST4d32: |
| 2076 | case ARM::VST4d8_UPD: |
| 2077 | case ARM::VST4d16_UPD: |
| 2078 | case ARM::VST4d32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2079 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder))) |
| 2080 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2081 | break; |
| 2082 | case ARM::VST4q8: |
| 2083 | case ARM::VST4q16: |
| 2084 | case ARM::VST4q32: |
| 2085 | case ARM::VST4q8_UPD: |
| 2086 | case ARM::VST4q16_UPD: |
| 2087 | case ARM::VST4q32_UPD: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2088 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder))) |
| 2089 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2090 | break; |
| 2091 | default: |
| 2092 | break; |
| 2093 | } |
| 2094 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2095 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2096 | } |
| 2097 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2098 | static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2099 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2100 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2101 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2102 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2103 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2104 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2105 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2106 | unsigned align = fieldFromInstruction32(Insn, 4, 1); |
| 2107 | unsigned size = fieldFromInstruction32(Insn, 6, 2); |
| 2108 | unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1; |
| 2109 | |
| 2110 | align *= (1 << size); |
| 2111 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2112 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2113 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2114 | if (regs == 2) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2115 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder))) |
| 2116 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2117 | } |
Owen Anderson | f1c8e3e | 2011-08-22 18:22:06 +0000 | [diff] [blame] | 2118 | if (Rm != 0xF) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2119 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2120 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2121 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2122 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2123 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2124 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2125 | Inst.addOperand(MCOperand::CreateImm(align)); |
| 2126 | |
| 2127 | if (Rm == 0xD) |
| 2128 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2129 | else if (Rm != 0xF) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2130 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 2131 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2132 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2133 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2134 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2135 | } |
| 2136 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2137 | static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2138 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2139 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2140 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2141 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2142 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2143 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2144 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2145 | unsigned align = fieldFromInstruction32(Insn, 4, 1); |
| 2146 | unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2); |
| 2147 | unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1; |
| 2148 | align *= 2*size; |
| 2149 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2150 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2151 | return MCDisassembler::Fail; |
| 2152 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder))) |
| 2153 | return MCDisassembler::Fail; |
Owen Anderson | f1c8e3e | 2011-08-22 18:22:06 +0000 | [diff] [blame] | 2154 | if (Rm != 0xF) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2155 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2156 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2157 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2158 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2159 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2160 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2161 | Inst.addOperand(MCOperand::CreateImm(align)); |
| 2162 | |
| 2163 | if (Rm == 0xD) |
| 2164 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2165 | else if (Rm != 0xF) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2166 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 2167 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2168 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2169 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2170 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2171 | } |
| 2172 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2173 | static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2174 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2175 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2176 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2177 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2178 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2179 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2180 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2181 | unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1; |
| 2182 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2183 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2184 | return MCDisassembler::Fail; |
| 2185 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder))) |
| 2186 | return MCDisassembler::Fail; |
| 2187 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder))) |
| 2188 | return MCDisassembler::Fail; |
Owen Anderson | f1c8e3e | 2011-08-22 18:22:06 +0000 | [diff] [blame] | 2189 | if (Rm != 0xF) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2190 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2191 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2192 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2193 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2194 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2195 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2196 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2197 | |
| 2198 | if (Rm == 0xD) |
| 2199 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2200 | else if (Rm != 0xF) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2201 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 2202 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2203 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2204 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2205 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2206 | } |
| 2207 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2208 | static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2209 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2210 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2211 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2212 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2213 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2214 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2215 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2216 | unsigned size = fieldFromInstruction32(Insn, 6, 2); |
| 2217 | unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1; |
| 2218 | unsigned align = fieldFromInstruction32(Insn, 4, 1); |
| 2219 | |
| 2220 | if (size == 0x3) { |
| 2221 | size = 4; |
| 2222 | align = 16; |
| 2223 | } else { |
| 2224 | if (size == 2) { |
| 2225 | size = 1 << size; |
| 2226 | align *= 8; |
| 2227 | } else { |
| 2228 | size = 1 << size; |
| 2229 | align *= 4*size; |
| 2230 | } |
| 2231 | } |
| 2232 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2233 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2234 | return MCDisassembler::Fail; |
| 2235 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder))) |
| 2236 | return MCDisassembler::Fail; |
| 2237 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder))) |
| 2238 | return MCDisassembler::Fail; |
| 2239 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder))) |
| 2240 | return MCDisassembler::Fail; |
Owen Anderson | f1c8e3e | 2011-08-22 18:22:06 +0000 | [diff] [blame] | 2241 | if (Rm != 0xF) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2242 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2243 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2244 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2245 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2246 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2247 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2248 | Inst.addOperand(MCOperand::CreateImm(align)); |
| 2249 | |
| 2250 | if (Rm == 0xD) |
| 2251 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2252 | else if (Rm != 0xF) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2253 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 2254 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2255 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2256 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2257 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2258 | } |
| 2259 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2260 | static DecodeStatus |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 2261 | DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn, |
| 2262 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2263 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2264 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2265 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2266 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2267 | unsigned imm = fieldFromInstruction32(Insn, 0, 4); |
| 2268 | imm |= fieldFromInstruction32(Insn, 16, 3) << 4; |
| 2269 | imm |= fieldFromInstruction32(Insn, 24, 1) << 7; |
| 2270 | imm |= fieldFromInstruction32(Insn, 8, 4) << 8; |
| 2271 | imm |= fieldFromInstruction32(Insn, 5, 1) << 12; |
| 2272 | unsigned Q = fieldFromInstruction32(Insn, 6, 1); |
| 2273 | |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2274 | if (Q) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2275 | if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2276 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2277 | } else { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2278 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2279 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2280 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2281 | |
| 2282 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2283 | |
| 2284 | switch (Inst.getOpcode()) { |
| 2285 | case ARM::VORRiv4i16: |
| 2286 | case ARM::VORRiv2i32: |
| 2287 | case ARM::VBICiv4i16: |
| 2288 | case ARM::VBICiv2i32: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2289 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2290 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2291 | break; |
| 2292 | case ARM::VORRiv8i16: |
| 2293 | case ARM::VORRiv4i32: |
| 2294 | case ARM::VBICiv8i16: |
| 2295 | case ARM::VBICiv4i32: |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2296 | if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2297 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2298 | break; |
| 2299 | default: |
| 2300 | break; |
| 2301 | } |
| 2302 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2303 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2304 | } |
| 2305 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2306 | static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2307 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2308 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2309 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2310 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2311 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2312 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2313 | Rm |= fieldFromInstruction32(Insn, 5, 1) << 4; |
| 2314 | unsigned size = fieldFromInstruction32(Insn, 18, 2); |
| 2315 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2316 | if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2317 | return MCDisassembler::Fail; |
| 2318 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 2319 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2320 | Inst.addOperand(MCOperand::CreateImm(8 << size)); |
| 2321 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2322 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2323 | } |
| 2324 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2325 | static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2326 | uint64_t Address, const void *Decoder) { |
| 2327 | Inst.addOperand(MCOperand::CreateImm(8 - Val)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2328 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2329 | } |
| 2330 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2331 | static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2332 | uint64_t Address, const void *Decoder) { |
| 2333 | Inst.addOperand(MCOperand::CreateImm(16 - Val)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2334 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2335 | } |
| 2336 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2337 | static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2338 | uint64_t Address, const void *Decoder) { |
| 2339 | Inst.addOperand(MCOperand::CreateImm(32 - Val)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2340 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2341 | } |
| 2342 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2343 | static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2344 | uint64_t Address, const void *Decoder) { |
| 2345 | Inst.addOperand(MCOperand::CreateImm(64 - Val)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2346 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2347 | } |
| 2348 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2349 | static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2350 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2351 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2352 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2353 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2354 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2355 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2356 | Rn |= fieldFromInstruction32(Insn, 7, 1) << 4; |
| 2357 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2358 | Rm |= fieldFromInstruction32(Insn, 5, 1) << 4; |
| 2359 | unsigned op = fieldFromInstruction32(Insn, 6, 1); |
| 2360 | unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1; |
| 2361 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2362 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2363 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2364 | if (op) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2365 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2366 | return MCDisassembler::Fail; // Writeback |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2367 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2368 | |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2369 | for (unsigned i = 0; i < length; ++i) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2370 | if (!Check(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder))) |
| 2371 | return MCDisassembler::Fail; |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2372 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2373 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2374 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 2375 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2376 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2377 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2378 | } |
| 2379 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2380 | static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2381 | uint64_t Address, const void *Decoder) { |
| 2382 | // The immediate needs to be a fully instantiated float. However, the |
| 2383 | // auto-generated decoder is only able to fill in some of the bits |
| 2384 | // necessary. For instance, the 'b' bit is replicated multiple times, |
| 2385 | // and is even present in inverted form in one bit. We do a little |
| 2386 | // binary parsing here to fill in those missing bits, and then |
| 2387 | // reinterpret it all as a float. |
| 2388 | union { |
| 2389 | uint32_t integer; |
| 2390 | float fp; |
| 2391 | } fp_conv; |
| 2392 | |
| 2393 | fp_conv.integer = Val; |
| 2394 | uint32_t b = fieldFromInstruction32(Val, 25, 1); |
| 2395 | fp_conv.integer |= b << 26; |
| 2396 | fp_conv.integer |= b << 27; |
| 2397 | fp_conv.integer |= b << 28; |
| 2398 | fp_conv.integer |= b << 29; |
| 2399 | fp_conv.integer |= (~b & 0x1) << 30; |
| 2400 | |
| 2401 | Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2402 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2403 | } |
| 2404 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2405 | static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2406 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2407 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2408 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2409 | unsigned dst = fieldFromInstruction16(Insn, 8, 3); |
| 2410 | unsigned imm = fieldFromInstruction16(Insn, 0, 8); |
| 2411 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2412 | if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder))) |
| 2413 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2414 | |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 2415 | switch(Inst.getOpcode()) { |
Owen Anderson | 1af7f72 | 2011-08-26 19:39:26 +0000 | [diff] [blame] | 2416 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2417 | return MCDisassembler::Fail; |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 2418 | case ARM::tADR: |
Owen Anderson | 9f7e831 | 2011-08-26 21:47:57 +0000 | [diff] [blame] | 2419 | break; // tADR does not explicitly represent the PC as an operand. |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 2420 | case ARM::tADDrSPi: |
| 2421 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
| 2422 | break; |
Owen Anderson | 96425c8 | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 2423 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2424 | |
| 2425 | Inst.addOperand(MCOperand::CreateImm(imm)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2426 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2427 | } |
| 2428 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2429 | static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2430 | uint64_t Address, const void *Decoder) { |
| 2431 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1))); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2432 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2433 | } |
| 2434 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2435 | static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2436 | uint64_t Address, const void *Decoder) { |
| 2437 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val))); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2438 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2439 | } |
| 2440 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2441 | static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2442 | uint64_t Address, const void *Decoder) { |
| 2443 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1))); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2444 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2445 | } |
| 2446 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2447 | static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2448 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2449 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2450 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2451 | unsigned Rn = fieldFromInstruction32(Val, 0, 3); |
| 2452 | unsigned Rm = fieldFromInstruction32(Val, 3, 3); |
| 2453 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2454 | if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2455 | return MCDisassembler::Fail; |
| 2456 | if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 2457 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2458 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2459 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2460 | } |
| 2461 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2462 | static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2463 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2464 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2465 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2466 | unsigned Rn = fieldFromInstruction32(Val, 0, 3); |
| 2467 | unsigned imm = fieldFromInstruction32(Val, 3, 5); |
| 2468 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2469 | if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2470 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2471 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2472 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2473 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2474 | } |
| 2475 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2476 | static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2477 | uint64_t Address, const void *Decoder) { |
| 2478 | Inst.addOperand(MCOperand::CreateImm(Val << 2)); |
| 2479 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2480 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2481 | } |
| 2482 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2483 | static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2484 | uint64_t Address, const void *Decoder) { |
| 2485 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
Owen Anderson | b113ec5 | 2011-08-22 17:56:58 +0000 | [diff] [blame] | 2486 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2487 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2488 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2489 | } |
| 2490 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2491 | static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2492 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2493 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2494 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2495 | unsigned Rn = fieldFromInstruction32(Val, 6, 4); |
| 2496 | unsigned Rm = fieldFromInstruction32(Val, 2, 4); |
| 2497 | unsigned imm = fieldFromInstruction32(Val, 0, 2); |
| 2498 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2499 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2500 | return MCDisassembler::Fail; |
| 2501 | if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 2502 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2503 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2504 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2505 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2506 | } |
| 2507 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2508 | static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2509 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2510 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2511 | |
Owen Anderson | 82265a2 | 2011-08-23 17:51:38 +0000 | [diff] [blame] | 2512 | switch (Inst.getOpcode()) { |
| 2513 | case ARM::t2PLDs: |
| 2514 | case ARM::t2PLDWs: |
| 2515 | case ARM::t2PLIs: |
| 2516 | break; |
| 2517 | default: { |
| 2518 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2519 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder))) |
| 2520 | return MCDisassembler::Fail; |
Owen Anderson | 82265a2 | 2011-08-23 17:51:38 +0000 | [diff] [blame] | 2521 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2522 | } |
| 2523 | |
| 2524 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2525 | if (Rn == 0xF) { |
| 2526 | switch (Inst.getOpcode()) { |
| 2527 | case ARM::t2LDRBs: |
| 2528 | Inst.setOpcode(ARM::t2LDRBpci); |
| 2529 | break; |
| 2530 | case ARM::t2LDRHs: |
| 2531 | Inst.setOpcode(ARM::t2LDRHpci); |
| 2532 | break; |
| 2533 | case ARM::t2LDRSHs: |
| 2534 | Inst.setOpcode(ARM::t2LDRSHpci); |
| 2535 | break; |
| 2536 | case ARM::t2LDRSBs: |
| 2537 | Inst.setOpcode(ARM::t2LDRSBpci); |
| 2538 | break; |
| 2539 | case ARM::t2PLDs: |
| 2540 | Inst.setOpcode(ARM::t2PLDi12); |
| 2541 | Inst.addOperand(MCOperand::CreateReg(ARM::PC)); |
| 2542 | break; |
| 2543 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2544 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2545 | } |
| 2546 | |
| 2547 | int imm = fieldFromInstruction32(Insn, 0, 12); |
| 2548 | if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1; |
| 2549 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2550 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2551 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2552 | } |
| 2553 | |
| 2554 | unsigned addrmode = fieldFromInstruction32(Insn, 4, 2); |
| 2555 | addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2; |
| 2556 | addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6; |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2557 | if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder))) |
| 2558 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2559 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2560 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2561 | } |
| 2562 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2563 | static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2564 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2565 | int imm = Val & 0xFF; |
| 2566 | if (!(Val & 0x100)) imm *= -1; |
| 2567 | Inst.addOperand(MCOperand::CreateImm(imm << 2)); |
| 2568 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2569 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2570 | } |
| 2571 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2572 | static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2573 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2574 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2575 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2576 | unsigned Rn = fieldFromInstruction32(Val, 9, 4); |
| 2577 | unsigned imm = fieldFromInstruction32(Val, 0, 9); |
| 2578 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2579 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2580 | return MCDisassembler::Fail; |
| 2581 | if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder))) |
| 2582 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2583 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2584 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2585 | } |
| 2586 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2587 | static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2588 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2589 | int imm = Val & 0xFF; |
| 2590 | if (!(Val & 0x100)) imm *= -1; |
| 2591 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2592 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2593 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2594 | } |
| 2595 | |
| 2596 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2597 | static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2598 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2599 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2600 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2601 | unsigned Rn = fieldFromInstruction32(Val, 9, 4); |
| 2602 | unsigned imm = fieldFromInstruction32(Val, 0, 9); |
| 2603 | |
| 2604 | // Some instructions always use an additive offset. |
| 2605 | switch (Inst.getOpcode()) { |
| 2606 | case ARM::t2LDRT: |
| 2607 | case ARM::t2LDRBT: |
| 2608 | case ARM::t2LDRHT: |
| 2609 | case ARM::t2LDRSBT: |
| 2610 | case ARM::t2LDRSHT: |
| 2611 | imm |= 0x100; |
| 2612 | break; |
| 2613 | default: |
| 2614 | break; |
| 2615 | } |
| 2616 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2617 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2618 | return MCDisassembler::Fail; |
| 2619 | if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder))) |
| 2620 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2621 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2622 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2623 | } |
| 2624 | |
| 2625 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2626 | static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2627 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2628 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2629 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2630 | unsigned Rn = fieldFromInstruction32(Val, 13, 4); |
| 2631 | unsigned imm = fieldFromInstruction32(Val, 0, 12); |
| 2632 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2633 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2634 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2635 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2636 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2637 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2638 | } |
| 2639 | |
| 2640 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2641 | static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2642 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2643 | unsigned imm = fieldFromInstruction16(Insn, 0, 7); |
| 2644 | |
| 2645 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
| 2646 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
| 2647 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2648 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2649 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2650 | } |
| 2651 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2652 | static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2653 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2654 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2655 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2656 | if (Inst.getOpcode() == ARM::tADDrSP) { |
| 2657 | unsigned Rdm = fieldFromInstruction16(Insn, 0, 3); |
| 2658 | Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3; |
| 2659 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2660 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder))) |
| 2661 | return MCDisassembler::Fail; |
| 2662 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder))) |
| 2663 | return MCDisassembler::Fail; |
Owen Anderson | 9990683 | 2011-08-25 18:30:18 +0000 | [diff] [blame] | 2664 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2665 | } else if (Inst.getOpcode() == ARM::tADDspr) { |
| 2666 | unsigned Rm = fieldFromInstruction16(Insn, 3, 4); |
| 2667 | |
| 2668 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
| 2669 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2670 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 2671 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2672 | } |
| 2673 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2674 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2675 | } |
| 2676 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2677 | static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2678 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2679 | unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2; |
| 2680 | unsigned flags = fieldFromInstruction16(Insn, 0, 3); |
| 2681 | |
| 2682 | Inst.addOperand(MCOperand::CreateImm(imod)); |
| 2683 | Inst.addOperand(MCOperand::CreateImm(flags)); |
| 2684 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2685 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2686 | } |
| 2687 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2688 | static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2689 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2690 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2691 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2692 | unsigned add = fieldFromInstruction32(Insn, 4, 1); |
| 2693 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2694 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 2695 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2696 | Inst.addOperand(MCOperand::CreateImm(add)); |
| 2697 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2698 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2699 | } |
| 2700 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2701 | static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2702 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2703 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1))); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2704 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2705 | } |
| 2706 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2707 | static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2708 | uint64_t Address, const void *Decoder) { |
| 2709 | if (Val == 0xA || Val == 0xB) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2710 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2711 | |
| 2712 | Inst.addOperand(MCOperand::CreateImm(Val)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2713 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2714 | } |
| 2715 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2716 | static DecodeStatus |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 2717 | DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn, |
| 2718 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2719 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2720 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2721 | unsigned pred = fieldFromInstruction32(Insn, 22, 4); |
| 2722 | if (pred == 0xE || pred == 0xF) { |
Owen Anderson | b45b11b | 2011-08-31 22:00:41 +0000 | [diff] [blame] | 2723 | unsigned opc = fieldFromInstruction32(Insn, 4, 28); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2724 | switch (opc) { |
| 2725 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2726 | return MCDisassembler::Fail; |
Owen Anderson | b45b11b | 2011-08-31 22:00:41 +0000 | [diff] [blame] | 2727 | case 0xf3bf8f4: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2728 | Inst.setOpcode(ARM::t2DSB); |
| 2729 | break; |
Owen Anderson | b45b11b | 2011-08-31 22:00:41 +0000 | [diff] [blame] | 2730 | case 0xf3bf8f5: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2731 | Inst.setOpcode(ARM::t2DMB); |
| 2732 | break; |
Owen Anderson | b45b11b | 2011-08-31 22:00:41 +0000 | [diff] [blame] | 2733 | case 0xf3bf8f6: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2734 | Inst.setOpcode(ARM::t2ISB); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2735 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2736 | } |
| 2737 | |
| 2738 | unsigned imm = fieldFromInstruction32(Insn, 0, 4); |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 2739 | return DecodeMemBarrierOption(Inst, imm, Address, Decoder); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2740 | } |
| 2741 | |
| 2742 | unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1; |
| 2743 | brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19; |
| 2744 | brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18; |
| 2745 | brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12; |
| 2746 | brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20; |
| 2747 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2748 | if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder))) |
| 2749 | return MCDisassembler::Fail; |
| 2750 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 2751 | return MCDisassembler::Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2752 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2753 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2754 | } |
| 2755 | |
| 2756 | // Decode a shifted immediate operand. These basically consist |
| 2757 | // of an 8-bit value, and a 4-bit directive that specifies either |
| 2758 | // a splat operation or a rotation. |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2759 | static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2760 | uint64_t Address, const void *Decoder) { |
| 2761 | unsigned ctrl = fieldFromInstruction32(Val, 10, 2); |
| 2762 | if (ctrl == 0) { |
| 2763 | unsigned byte = fieldFromInstruction32(Val, 8, 2); |
| 2764 | unsigned imm = fieldFromInstruction32(Val, 0, 8); |
| 2765 | switch (byte) { |
| 2766 | case 0: |
| 2767 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2768 | break; |
| 2769 | case 1: |
| 2770 | Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm)); |
| 2771 | break; |
| 2772 | case 2: |
| 2773 | Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8))); |
| 2774 | break; |
| 2775 | case 3: |
| 2776 | Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) | |
| 2777 | (imm << 8) | imm)); |
| 2778 | break; |
| 2779 | } |
| 2780 | } else { |
| 2781 | unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80; |
| 2782 | unsigned rot = fieldFromInstruction32(Val, 7, 5); |
| 2783 | unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31)); |
| 2784 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2785 | } |
| 2786 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2787 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2788 | } |
| 2789 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2790 | static DecodeStatus |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 2791 | DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val, |
| 2792 | uint64_t Address, const void *Decoder){ |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2793 | Inst.addOperand(MCOperand::CreateImm(Val << 1)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2794 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2795 | } |
| 2796 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2797 | static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2798 | uint64_t Address, const void *Decoder){ |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2799 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1))); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2800 | return MCDisassembler::Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2801 | } |
| 2802 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2803 | static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 2804 | uint64_t Address, const void *Decoder) { |
| 2805 | switch (Val) { |
| 2806 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2807 | return MCDisassembler::Fail; |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 2808 | case 0xF: // SY |
| 2809 | case 0xE: // ST |
| 2810 | case 0xB: // ISH |
| 2811 | case 0xA: // ISHST |
| 2812 | case 0x7: // NSH |
| 2813 | case 0x6: // NSHST |
| 2814 | case 0x3: // OSH |
| 2815 | case 0x2: // OSHST |
| 2816 | break; |
| 2817 | } |
| 2818 | |
| 2819 | Inst.addOperand(MCOperand::CreateImm(Val)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2820 | return MCDisassembler::Success; |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 2821 | } |
| 2822 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2823 | static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2824 | uint64_t Address, const void *Decoder) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2825 | if (!Val) return MCDisassembler::Fail; |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2826 | Inst.addOperand(MCOperand::CreateImm(Val)); |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2827 | return MCDisassembler::Success; |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2828 | } |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2829 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2830 | static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn, |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 2831 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2832 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2833 | |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 2834 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 2835 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2836 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 2837 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2838 | if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail; |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 2839 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2840 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder))) |
| 2841 | return MCDisassembler::Fail; |
| 2842 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder))) |
| 2843 | return MCDisassembler::Fail; |
| 2844 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2845 | return MCDisassembler::Fail; |
| 2846 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 2847 | return MCDisassembler::Fail; |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 2848 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2849 | return S; |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 2850 | } |
| 2851 | |
| 2852 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2853 | static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn, |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 2854 | uint64_t Address, const void *Decoder){ |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2855 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2856 | |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2857 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2858 | unsigned Rt = fieldFromInstruction32(Insn, 0, 4); |
| 2859 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
Owen Anderson | adf2b09 | 2011-08-11 22:08:38 +0000 | [diff] [blame] | 2860 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2861 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2862 | if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 2863 | return MCDisassembler::Fail; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2864 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2865 | if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail; |
| 2866 | if (Rd == Rn || Rd == Rt || Rd == Rt+1) return MCDisassembler::Fail; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2867 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2868 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder))) |
| 2869 | return MCDisassembler::Fail; |
| 2870 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder))) |
| 2871 | return MCDisassembler::Fail; |
| 2872 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2873 | return MCDisassembler::Fail; |
| 2874 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 2875 | return MCDisassembler::Fail; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2876 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2877 | return S; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2878 | } |
| 2879 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2880 | static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2881 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2882 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2883 | |
| 2884 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2885 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 2886 | unsigned imm = fieldFromInstruction32(Insn, 0, 12); |
| 2887 | imm |= fieldFromInstruction32(Insn, 16, 4) << 13; |
| 2888 | imm |= fieldFromInstruction32(Insn, 23, 1) << 12; |
| 2889 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 2890 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2891 | if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2892 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2893 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder))) |
| 2894 | return MCDisassembler::Fail; |
| 2895 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2896 | return MCDisassembler::Fail; |
| 2897 | if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder))) |
| 2898 | return MCDisassembler::Fail; |
| 2899 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 2900 | return MCDisassembler::Fail; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2901 | |
| 2902 | return S; |
| 2903 | } |
| 2904 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2905 | static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2906 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2907 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2908 | |
| 2909 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2910 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 2911 | unsigned imm = fieldFromInstruction32(Insn, 0, 12); |
| 2912 | imm |= fieldFromInstruction32(Insn, 16, 4) << 13; |
| 2913 | imm |= fieldFromInstruction32(Insn, 23, 1) << 12; |
| 2914 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 2915 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2916 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2917 | if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail; |
| 2918 | if (Rm == 0xF) S = MCDisassembler::SoftFail; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2919 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2920 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder))) |
| 2921 | return MCDisassembler::Fail; |
| 2922 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2923 | return MCDisassembler::Fail; |
| 2924 | if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder))) |
| 2925 | return MCDisassembler::Fail; |
| 2926 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 2927 | return MCDisassembler::Fail; |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 2928 | |
| 2929 | return S; |
| 2930 | } |
| 2931 | |
| 2932 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2933 | static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2934 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2935 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2936 | |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2937 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2938 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 2939 | unsigned imm = fieldFromInstruction32(Insn, 0, 12); |
| 2940 | imm |= fieldFromInstruction32(Insn, 16, 4) << 13; |
| 2941 | imm |= fieldFromInstruction32(Insn, 23, 1) << 12; |
| 2942 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2943 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2944 | if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2945 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2946 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2947 | return MCDisassembler::Fail; |
| 2948 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder))) |
| 2949 | return MCDisassembler::Fail; |
| 2950 | if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder))) |
| 2951 | return MCDisassembler::Fail; |
| 2952 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 2953 | return MCDisassembler::Fail; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2954 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2955 | return S; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2956 | } |
| 2957 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2958 | static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2959 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2960 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2961 | |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2962 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2963 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 2964 | unsigned imm = fieldFromInstruction32(Insn, 0, 12); |
| 2965 | imm |= fieldFromInstruction32(Insn, 16, 4) << 13; |
| 2966 | imm |= fieldFromInstruction32(Insn, 23, 1) << 12; |
| 2967 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 2968 | |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2969 | if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2970 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2971 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 2972 | return MCDisassembler::Fail; |
| 2973 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder))) |
| 2974 | return MCDisassembler::Fail; |
| 2975 | if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder))) |
| 2976 | return MCDisassembler::Fail; |
| 2977 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 2978 | return MCDisassembler::Fail; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2979 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2980 | return S; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2981 | } |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2982 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2983 | static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2984 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 2985 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2986 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2987 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2988 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2989 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2990 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2991 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 2992 | |
| 2993 | unsigned align = 0; |
| 2994 | unsigned index = 0; |
| 2995 | switch (size) { |
| 2996 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 2997 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2998 | case 0: |
| 2999 | if (fieldFromInstruction32(Insn, 4, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3000 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3001 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3002 | break; |
| 3003 | case 1: |
| 3004 | if (fieldFromInstruction32(Insn, 5, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3005 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3006 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3007 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3008 | align = 2; |
| 3009 | break; |
| 3010 | case 2: |
| 3011 | if (fieldFromInstruction32(Insn, 6, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3012 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3013 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3014 | if (fieldFromInstruction32(Insn, 4, 2) != 0) |
| 3015 | align = 4; |
| 3016 | } |
| 3017 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3018 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3019 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3020 | if (Rm != 0xF) { // Writeback |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3021 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3022 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3023 | } |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3024 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3025 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3026 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3027 | if (Rm != 0xF) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3028 | if (Rm != 0xD) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3029 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 3030 | return MCDisassembler::Fail; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3031 | } else |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3032 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3033 | } |
| 3034 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3035 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3036 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3037 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3038 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3039 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3040 | } |
| 3041 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3042 | static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3043 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3044 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3045 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3046 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 3047 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3048 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 3049 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 3050 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 3051 | |
| 3052 | unsigned align = 0; |
| 3053 | unsigned index = 0; |
| 3054 | switch (size) { |
| 3055 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3056 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3057 | case 0: |
| 3058 | if (fieldFromInstruction32(Insn, 4, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3059 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3060 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3061 | break; |
| 3062 | case 1: |
| 3063 | if (fieldFromInstruction32(Insn, 5, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3064 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3065 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3066 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3067 | align = 2; |
| 3068 | break; |
| 3069 | case 2: |
| 3070 | if (fieldFromInstruction32(Insn, 6, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3071 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3072 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3073 | if (fieldFromInstruction32(Insn, 4, 2) != 0) |
| 3074 | align = 4; |
| 3075 | } |
| 3076 | |
| 3077 | if (Rm != 0xF) { // Writeback |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3078 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3079 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3080 | } |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3081 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3082 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3083 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3084 | if (Rm != 0xF) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3085 | if (Rm != 0xD) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3086 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 3087 | return MCDisassembler::Fail; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3088 | } else |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3089 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3090 | } |
| 3091 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3092 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3093 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3094 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3095 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3096 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3097 | } |
| 3098 | |
| 3099 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3100 | static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3101 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3102 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3103 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3104 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 3105 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3106 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 3107 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 3108 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 3109 | |
| 3110 | unsigned align = 0; |
| 3111 | unsigned index = 0; |
| 3112 | unsigned inc = 1; |
| 3113 | switch (size) { |
| 3114 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3115 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3116 | case 0: |
| 3117 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3118 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3119 | align = 2; |
| 3120 | break; |
| 3121 | case 1: |
| 3122 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3123 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3124 | align = 4; |
| 3125 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 3126 | inc = 2; |
| 3127 | break; |
| 3128 | case 2: |
| 3129 | if (fieldFromInstruction32(Insn, 5, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3130 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3131 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3132 | if (fieldFromInstruction32(Insn, 4, 1) != 0) |
| 3133 | align = 8; |
| 3134 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 3135 | inc = 2; |
| 3136 | break; |
| 3137 | } |
| 3138 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3139 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3140 | return MCDisassembler::Fail; |
| 3141 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder))) |
| 3142 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3143 | if (Rm != 0xF) { // Writeback |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3144 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3145 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3146 | } |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3147 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3148 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3149 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3150 | if (Rm != 0xF) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3151 | if (Rm != 0xD) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3152 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 3153 | return MCDisassembler::Fail; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3154 | } else |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3155 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3156 | } |
| 3157 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3158 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3159 | return MCDisassembler::Fail; |
| 3160 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder))) |
| 3161 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3162 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3163 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3164 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3165 | } |
| 3166 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3167 | static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3168 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3169 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3170 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3171 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 3172 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3173 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 3174 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 3175 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 3176 | |
| 3177 | unsigned align = 0; |
| 3178 | unsigned index = 0; |
| 3179 | unsigned inc = 1; |
| 3180 | switch (size) { |
| 3181 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3182 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3183 | case 0: |
| 3184 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3185 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3186 | align = 2; |
| 3187 | break; |
| 3188 | case 1: |
| 3189 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3190 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3191 | align = 4; |
| 3192 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 3193 | inc = 2; |
| 3194 | break; |
| 3195 | case 2: |
| 3196 | if (fieldFromInstruction32(Insn, 5, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3197 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3198 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3199 | if (fieldFromInstruction32(Insn, 4, 1) != 0) |
| 3200 | align = 8; |
| 3201 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 3202 | inc = 2; |
| 3203 | break; |
| 3204 | } |
| 3205 | |
| 3206 | if (Rm != 0xF) { // Writeback |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3207 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3208 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3209 | } |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3210 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3211 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3212 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3213 | if (Rm != 0xF) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3214 | if (Rm != 0xD) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3215 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 3216 | return MCDisassembler::Fail; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3217 | } else |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3218 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3219 | } |
| 3220 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3221 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3222 | return MCDisassembler::Fail; |
| 3223 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder))) |
| 3224 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3225 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3226 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3227 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3228 | } |
| 3229 | |
| 3230 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3231 | static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3232 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3233 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3234 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3235 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 3236 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3237 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 3238 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 3239 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 3240 | |
| 3241 | unsigned align = 0; |
| 3242 | unsigned index = 0; |
| 3243 | unsigned inc = 1; |
| 3244 | switch (size) { |
| 3245 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3246 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3247 | case 0: |
| 3248 | if (fieldFromInstruction32(Insn, 4, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3249 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3250 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3251 | break; |
| 3252 | case 1: |
| 3253 | if (fieldFromInstruction32(Insn, 4, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3254 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3255 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3256 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 3257 | inc = 2; |
| 3258 | break; |
| 3259 | case 2: |
| 3260 | if (fieldFromInstruction32(Insn, 4, 2)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3261 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3262 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3263 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 3264 | inc = 2; |
| 3265 | break; |
| 3266 | } |
| 3267 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3268 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3269 | return MCDisassembler::Fail; |
| 3270 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder))) |
| 3271 | return MCDisassembler::Fail; |
| 3272 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder))) |
| 3273 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3274 | |
| 3275 | if (Rm != 0xF) { // Writeback |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3276 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3277 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3278 | } |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3279 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3280 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3281 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | eaca928 | 2011-08-30 22:58:27 +0000 | [diff] [blame] | 3282 | if (Rm != 0xF) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3283 | if (Rm != 0xD) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3284 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 3285 | return MCDisassembler::Fail; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3286 | } else |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3287 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3288 | } |
| 3289 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3290 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3291 | return MCDisassembler::Fail; |
| 3292 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder))) |
| 3293 | return MCDisassembler::Fail; |
| 3294 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder))) |
| 3295 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3296 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3297 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3298 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3299 | } |
| 3300 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3301 | static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3302 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3303 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3304 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3305 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 3306 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3307 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 3308 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 3309 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 3310 | |
| 3311 | unsigned align = 0; |
| 3312 | unsigned index = 0; |
| 3313 | unsigned inc = 1; |
| 3314 | switch (size) { |
| 3315 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3316 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3317 | case 0: |
| 3318 | if (fieldFromInstruction32(Insn, 4, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3319 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3320 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3321 | break; |
| 3322 | case 1: |
| 3323 | if (fieldFromInstruction32(Insn, 4, 1)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3324 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3325 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3326 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 3327 | inc = 2; |
| 3328 | break; |
| 3329 | case 2: |
| 3330 | if (fieldFromInstruction32(Insn, 4, 2)) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3331 | return MCDisassembler::Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3332 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3333 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 3334 | inc = 2; |
| 3335 | break; |
| 3336 | } |
| 3337 | |
| 3338 | if (Rm != 0xF) { // Writeback |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3339 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3340 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3341 | } |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3342 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3343 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3344 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3345 | if (Rm != 0xF) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3346 | if (Rm != 0xD) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3347 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 3348 | return MCDisassembler::Fail; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3349 | } else |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3350 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3351 | } |
| 3352 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3353 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3354 | return MCDisassembler::Fail; |
| 3355 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder))) |
| 3356 | return MCDisassembler::Fail; |
| 3357 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder))) |
| 3358 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3359 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3360 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3361 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3362 | } |
| 3363 | |
| 3364 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3365 | static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3366 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3367 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3368 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3369 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 3370 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3371 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 3372 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 3373 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 3374 | |
| 3375 | unsigned align = 0; |
| 3376 | unsigned index = 0; |
| 3377 | unsigned inc = 1; |
| 3378 | switch (size) { |
| 3379 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3380 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3381 | case 0: |
| 3382 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3383 | align = 4; |
| 3384 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3385 | break; |
| 3386 | case 1: |
| 3387 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3388 | align = 8; |
| 3389 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3390 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 3391 | inc = 2; |
| 3392 | break; |
| 3393 | case 2: |
| 3394 | if (fieldFromInstruction32(Insn, 4, 2)) |
| 3395 | align = 4 << fieldFromInstruction32(Insn, 4, 2); |
| 3396 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3397 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 3398 | inc = 2; |
| 3399 | break; |
| 3400 | } |
| 3401 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3402 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3403 | return MCDisassembler::Fail; |
| 3404 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder))) |
| 3405 | return MCDisassembler::Fail; |
| 3406 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder))) |
| 3407 | return MCDisassembler::Fail; |
| 3408 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder))) |
| 3409 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3410 | |
| 3411 | if (Rm != 0xF) { // Writeback |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3412 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3413 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3414 | } |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3415 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3416 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3417 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3418 | if (Rm != 0xF) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3419 | if (Rm != 0xD) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3420 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 3421 | return MCDisassembler::Fail; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3422 | } else |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3423 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3424 | } |
| 3425 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3426 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3427 | return MCDisassembler::Fail; |
| 3428 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder))) |
| 3429 | return MCDisassembler::Fail; |
| 3430 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder))) |
| 3431 | return MCDisassembler::Fail; |
| 3432 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder))) |
| 3433 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3434 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3435 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3436 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3437 | } |
| 3438 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3439 | static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3440 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3441 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3442 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3443 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 3444 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3445 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 3446 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 3447 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 3448 | |
| 3449 | unsigned align = 0; |
| 3450 | unsigned index = 0; |
| 3451 | unsigned inc = 1; |
| 3452 | switch (size) { |
| 3453 | default: |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3454 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3455 | case 0: |
| 3456 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3457 | align = 4; |
| 3458 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3459 | break; |
| 3460 | case 1: |
| 3461 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3462 | align = 8; |
| 3463 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3464 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 3465 | inc = 2; |
| 3466 | break; |
| 3467 | case 2: |
| 3468 | if (fieldFromInstruction32(Insn, 4, 2)) |
| 3469 | align = 4 << fieldFromInstruction32(Insn, 4, 2); |
| 3470 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3471 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 3472 | inc = 2; |
| 3473 | break; |
| 3474 | } |
| 3475 | |
| 3476 | if (Rm != 0xF) { // Writeback |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3477 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3478 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3479 | } |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3480 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) |
| 3481 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3482 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3483 | if (Rm != 0xF) { |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3484 | if (Rm != 0xD) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3485 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder))) |
| 3486 | return MCDisassembler::Fail; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3487 | } else |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3488 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3489 | } |
| 3490 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3491 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder))) |
| 3492 | return MCDisassembler::Fail; |
| 3493 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder))) |
| 3494 | return MCDisassembler::Fail; |
| 3495 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder))) |
| 3496 | return MCDisassembler::Fail; |
| 3497 | if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder))) |
| 3498 | return MCDisassembler::Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3499 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3500 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3501 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3502 | } |
| 3503 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3504 | static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 3505 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3506 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 3507 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 3508 | unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4); |
| 3509 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3510 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 3511 | Rm |= fieldFromInstruction32(Insn, 5, 1) << 4; |
| 3512 | |
| 3513 | if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3514 | S = MCDisassembler::SoftFail; |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 3515 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3516 | if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder))) |
| 3517 | return MCDisassembler::Fail; |
| 3518 | if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder))) |
| 3519 | return MCDisassembler::Fail; |
| 3520 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder))) |
| 3521 | return MCDisassembler::Fail; |
| 3522 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder))) |
| 3523 | return MCDisassembler::Fail; |
| 3524 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 3525 | return MCDisassembler::Fail; |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 3526 | |
| 3527 | return S; |
| 3528 | } |
| 3529 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3530 | static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 3531 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3532 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 3533 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 3534 | unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4); |
| 3535 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3536 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 3537 | Rm |= fieldFromInstruction32(Insn, 5, 1) << 4; |
| 3538 | |
| 3539 | if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F) |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3540 | S = MCDisassembler::SoftFail; |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 3541 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3542 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder))) |
| 3543 | return MCDisassembler::Fail; |
| 3544 | if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder))) |
| 3545 | return MCDisassembler::Fail; |
| 3546 | if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder))) |
| 3547 | return MCDisassembler::Fail; |
| 3548 | if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder))) |
| 3549 | return MCDisassembler::Fail; |
| 3550 | if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder))) |
| 3551 | return MCDisassembler::Fail; |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 3552 | |
| 3553 | return S; |
| 3554 | } |
Owen Anderson | 8e1e60b | 2011-08-22 23:44:04 +0000 | [diff] [blame] | 3555 | |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3556 | static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | eaca928 | 2011-08-30 22:58:27 +0000 | [diff] [blame] | 3557 | uint64_t Address, const void *Decoder) { |
Owen Anderson | a680444 | 2011-09-01 23:23:50 +0000 | [diff] [blame^] | 3558 | DecodeStatus S = MCDisassembler::Success; |
Owen Anderson | eaca928 | 2011-08-30 22:58:27 +0000 | [diff] [blame] | 3559 | unsigned pred = fieldFromInstruction16(Insn, 4, 4); |
| 3560 | // The InstPrinter needs to have the low bit of the predicate in |
| 3561 | // the mask operand to be able to print it properly. |
| 3562 | unsigned mask = fieldFromInstruction16(Insn, 0, 5); |
| 3563 | |
| 3564 | if (pred == 0xF) { |
| 3565 | pred = 0xE; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3566 | S = MCDisassembler::SoftFail; |
Owen Anderson | e234d02 | 2011-08-24 17:21:43 +0000 | [diff] [blame] | 3567 | } |
| 3568 | |
Owen Anderson | eaca928 | 2011-08-30 22:58:27 +0000 | [diff] [blame] | 3569 | if ((mask & 0xF) == 0) { |
| 3570 | // Preserve the high bit of the mask, which is the low bit of |
| 3571 | // the predicate. |
| 3572 | mask &= 0x10; |
| 3573 | mask |= 0x8; |
James Molloy | c047dca | 2011-09-01 18:02:14 +0000 | [diff] [blame] | 3574 | S = MCDisassembler::SoftFail; |
Owen Anderson | f440820 | 2011-08-24 22:40:22 +0000 | [diff] [blame] | 3575 | } |
Owen Anderson | eaca928 | 2011-08-30 22:58:27 +0000 | [diff] [blame] | 3576 | |
| 3577 | Inst.addOperand(MCOperand::CreateImm(pred)); |
| 3578 | Inst.addOperand(MCOperand::CreateImm(mask)); |
Owen Anderson | f440820 | 2011-08-24 22:40:22 +0000 | [diff] [blame] | 3579 | return S; |
| 3580 | } |