blob: e5bce4584920e8f1bd56262bdf39f6b854f7bf85 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
12#include "ARMDisassembler.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000013#include "ARM.h"
14#include "ARMRegisterInfo.h"
15#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000021#include "llvm/Support/Debug.h"
22#include "llvm/Support/MemoryObject.h"
23#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000024#include "llvm/Support/TargetRegistry.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000025#include "llvm/Support/raw_ostream.h"
26
James Molloyc047dca2011-09-01 18:02:14 +000027using namespace llvm;
Owen Anderson83e3f672011-08-17 17:44:15 +000028
Owen Andersona6804442011-09-01 23:23:50 +000029typedef MCDisassembler::DecodeStatus DecodeStatus;
30
31static bool Check(DecodeStatus &Out, DecodeStatus In) {
James Molloyc047dca2011-09-01 18:02:14 +000032 switch (In) {
33 case MCDisassembler::Success:
34 // Out stays the same.
35 return true;
36 case MCDisassembler::SoftFail:
37 Out = In;
38 return true;
39 case MCDisassembler::Fail:
40 Out = In;
41 return false;
42 }
43 return false;
44}
Owen Anderson83e3f672011-08-17 17:44:15 +000045
Owen Anderson8d7d2e12011-08-09 20:55:18 +000046// Forward declare these because the autogenerated code will reference them.
47// Definitions are further down.
Owen Andersona6804442011-09-01 23:23:50 +000048static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000049 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000050static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +000051 unsigned RegNo, uint64_t Address,
52 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000053static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000054 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000055static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000056 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000057static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000058 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000059static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000060 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000061static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000062 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000063static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000064 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000065static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +000066 unsigned RegNo,
67 uint64_t Address,
68 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000069static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000070 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +000071
Owen Andersona6804442011-09-01 23:23:50 +000072static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000073 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000074static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000075 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000076static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000077 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000078static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000079 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000080static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000081 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000082static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000083 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +000084
Owen Andersona6804442011-09-01 23:23:50 +000085static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000086 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000087static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000088 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000089static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +000090 unsigned Insn,
91 uint64_t Address,
92 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000093static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000094 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000095static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000097static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000098 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +000099static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000100 uint64_t Address, const void *Decoder);
101
Owen Andersona6804442011-09-01 23:23:50 +0000102static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000103 unsigned Insn,
104 uint64_t Adddress,
105 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000106static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000107 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000108static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000109 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000110static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +0000111 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000112static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000114static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000116static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000118static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000120static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000122static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000123 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000124static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000126static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000127 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000128static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000130static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000132static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000134static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000136static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000138static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000140static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000142static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000144static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000146static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000148static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000150static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000151 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000152static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000154static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000155 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000156static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000157 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000158static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000159 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000160static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000161 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000162static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000163 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000164static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000165 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000166static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000167 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000168static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000169 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000170static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000171 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000172static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000173 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000174static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000175 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000176static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000177 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000178static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000179 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000180static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000181 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000182static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000183 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000184static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000185 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000186static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000187 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000188static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000189 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000190static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000191 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000192
Owen Andersona6804442011-09-01 23:23:50 +0000193static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000194 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000195static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000196 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000197static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000198 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000199static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000200 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000201static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000203static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000205static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000207static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000208 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000209static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000210 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000211static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000212 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000213static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000214 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000215static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000216 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000217static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000218 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000219static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000220 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000221static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000222 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000223static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000224 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000225static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000226 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000227static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000228 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000229static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000230 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000231static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000232 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000233static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000234 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000235static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000236 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000237static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000238 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000239static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Val,
Owen Andersonf4408202011-08-24 22:40:22 +0000240 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000241
242#include "ARMGenDisassemblerTables.inc"
243#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000244#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000245
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000246static MCDisassembler *createARMDisassembler(const Target &T) {
247 return new ARMDisassembler;
248}
249
250static MCDisassembler *createThumbDisassembler(const Target &T) {
251 return new ThumbDisassembler;
252}
253
Sean Callanan9899f702010-04-13 21:21:57 +0000254EDInstInfo *ARMDisassembler::getEDInfo() const {
255 return instInfoARM;
256}
257
258EDInstInfo *ThumbDisassembler::getEDInfo() const {
259 return instInfoARM;
260}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000261
Owen Andersona6804442011-09-01 23:23:50 +0000262DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000263 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000264 uint64_t Address,
265 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000266 uint8_t bytes[4];
267
268 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000269 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
270 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000271 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000272 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000273
274 // Encoded as a small-endian 32-bit word in the stream.
275 uint32_t insn = (bytes[3] << 24) |
276 (bytes[2] << 16) |
277 (bytes[1] << 8) |
278 (bytes[0] << 0);
279
280 // Calling the auto-generated decoder function.
Owen Andersona6804442011-09-01 23:23:50 +0000281 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000282 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000283 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000284 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000285 }
286
287 // Instructions that are shared between ARM and Thumb modes.
288 // FIXME: This shouldn't really exist. It's an artifact of the
289 // fact that we fail to encode a few instructions properly for Thumb.
290 MI.clear();
291 result = decodeCommonInstruction32(MI, insn, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000292 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000294 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000295 }
296
297 // VFP and NEON instructions, similarly, are shared between ARM
298 // and Thumb modes.
299 MI.clear();
300 result = decodeVFPInstruction32(MI, insn, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000301 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000302 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000303 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000304 }
305
306 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000307 result = decodeNEONDataInstruction32(MI, insn, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000308 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000309 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000310 // Add a fake predicate operand, because we share these instruction
311 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000312 if (!DecodePredicateOperand(MI, 0xE, Address, this))
313 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000314 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000315 }
316
317 MI.clear();
318 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000319 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000320 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000321 // Add a fake predicate operand, because we share these instruction
322 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000323 if (!DecodePredicateOperand(MI, 0xE, Address, this))
324 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000325 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000326 }
327
328 MI.clear();
329 result = decodeNEONDupInstruction32(MI, insn, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000330 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000331 Size = 4;
332 // Add a fake predicate operand, because we share these instruction
333 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000334 if (!DecodePredicateOperand(MI, 0xE, Address, this))
335 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000336 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000337 }
338
339 MI.clear();
340
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000341 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000342 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000343}
344
345namespace llvm {
346extern MCInstrDesc ARMInsts[];
347}
348
349// Thumb1 instructions don't have explicit S bits. Rather, they
350// implicitly set CPSR. Since it's not represented in the encoding, the
351// auto-generated decoder won't inject the CPSR operand. We need to fix
352// that as a post-pass.
353static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
354 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000355 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000356 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000357 for (unsigned i = 0; i < NumOps; ++i, ++I) {
358 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000359 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000360 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000361 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
362 return;
363 }
364 }
365
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000366 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000367}
368
369// Most Thumb instructions don't have explicit predicates in the
370// encoding, but rather get their predicates from IT context. We need
371// to fix up the predicate operands using this context information as a
372// post-pass.
373void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
374 // A few instructions actually have predicates encoded in them. Don't
375 // try to overwrite it if we're seeing one of those.
376 switch (MI.getOpcode()) {
377 case ARM::tBcc:
378 case ARM::t2Bcc:
379 return;
380 default:
381 break;
382 }
383
384 // If we're in an IT block, base the predicate on that. Otherwise,
385 // assume a predicate of AL.
386 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000387 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 CC = ITBlock.back();
Owen Anderson9bd655d2011-08-26 06:19:51 +0000389 if (CC == 0xF)
390 CC = ARMCC::AL;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000391 ITBlock.pop_back();
392 } else
393 CC = ARMCC::AL;
394
395 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000396 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000397 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000398 for (unsigned i = 0; i < NumOps; ++i, ++I) {
399 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000400 if (OpInfo[i].isPredicate()) {
401 I = MI.insert(I, MCOperand::CreateImm(CC));
402 ++I;
403 if (CC == ARMCC::AL)
404 MI.insert(I, MCOperand::CreateReg(0));
405 else
406 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
407 return;
408 }
409 }
410
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000411 I = MI.insert(I, MCOperand::CreateImm(CC));
412 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000413 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000414 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000415 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000416 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000417}
418
419// Thumb VFP instructions are a special case. Because we share their
420// encodings between ARM and Thumb modes, and they are predicable in ARM
421// mode, the auto-generated decoder will give them an (incorrect)
422// predicate operand. We need to rewrite these operands based on the IT
423// context as a post-pass.
424void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
425 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000426 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000427 CC = ITBlock.back();
428 ITBlock.pop_back();
429 } else
430 CC = ARMCC::AL;
431
432 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
433 MCInst::iterator I = MI.begin();
Owen Anderson12a1e3b2011-08-24 21:35:46 +0000434 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
435 for (unsigned i = 0; i < NumOps; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000436 if (OpInfo[i].isPredicate() ) {
437 I->setImm(CC);
438 ++I;
439 if (CC == ARMCC::AL)
440 I->setReg(0);
441 else
442 I->setReg(ARM::CPSR);
443 return;
444 }
445 }
446}
447
Owen Andersona6804442011-09-01 23:23:50 +0000448DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000449 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000450 uint64_t Address,
451 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000452 uint8_t bytes[4];
453
454 // We want to read exactly 2 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000455 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) {
456 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000457 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000458 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000459
460 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Owen Andersona6804442011-09-01 23:23:50 +0000461 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000462 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000463 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000464 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000465 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000466 }
467
468 MI.clear();
469 result = decodeThumbSBitInstruction16(MI, insn16, Address, this);
470 if (result) {
471 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000472 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000473 AddThumbPredicate(MI);
474 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000475 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000476 }
477
478 MI.clear();
479 result = decodeThumb2Instruction16(MI, insn16, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000480 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000481 Size = 2;
482 AddThumbPredicate(MI);
483
484 // If we find an IT instruction, we need to parse its condition
485 // code and mask operands so that we can apply them correctly
486 // to the subsequent instructions.
487 if (MI.getOpcode() == ARM::t2IT) {
Owen Andersoneaca9282011-08-30 22:58:27 +0000488 // (3 - the number of trailing zeros) is the number of then / else.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000489 unsigned firstcond = MI.getOperand(0).getImm();
Owen Andersoneaca9282011-08-30 22:58:27 +0000490 unsigned Mask = MI.getOperand(1).getImm();
491 unsigned CondBit0 = Mask >> 4 & 1;
492 unsigned NumTZ = CountTrailingZeros_32(Mask);
493 assert(NumTZ <= 3 && "Invalid IT mask!");
494 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
495 bool T = ((Mask >> Pos) & 1) == CondBit0;
496 if (T)
497 ITBlock.insert(ITBlock.begin(), firstcond);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000498 else
Owen Andersoneaca9282011-08-30 22:58:27 +0000499 ITBlock.insert(ITBlock.begin(), firstcond ^ 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000500 }
Owen Andersoneaca9282011-08-30 22:58:27 +0000501
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000502 ITBlock.push_back(firstcond);
503 }
504
Owen Anderson83e3f672011-08-17 17:44:15 +0000505 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000506 }
507
508 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000509 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
510 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000511 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000512 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000513
514 uint32_t insn32 = (bytes[3] << 8) |
515 (bytes[2] << 0) |
516 (bytes[1] << 24) |
517 (bytes[0] << 16);
518 MI.clear();
519 result = decodeThumbInstruction32(MI, insn32, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000520 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000521 Size = 4;
522 bool InITBlock = ITBlock.size();
523 AddThumbPredicate(MI);
524 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000525 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000526 }
527
528 MI.clear();
529 result = decodeThumb2Instruction32(MI, insn32, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000530 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000531 Size = 4;
532 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000533 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000534 }
535
536 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000537 result = decodeCommonInstruction32(MI, insn32, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000538 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000539 Size = 4;
540 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000541 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000542 }
543
544 MI.clear();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000545 result = decodeVFPInstruction32(MI, insn32, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000546 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000547 Size = 4;
548 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000549 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000550 }
551
552 MI.clear();
Owen Andersonef2865a2011-08-15 23:38:54 +0000553 result = decodeNEONDupInstruction32(MI, insn32, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000554 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000555 Size = 4;
556 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000557 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000558 }
559
560 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
561 MI.clear();
562 uint32_t NEONLdStInsn = insn32;
563 NEONLdStInsn &= 0xF0FFFFFF;
564 NEONLdStInsn |= 0x04000000;
565 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000566 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000567 Size = 4;
568 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000569 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000570 }
571 }
572
Owen Anderson8533eba2011-08-10 19:01:10 +0000573 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000574 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000575 uint32_t NEONDataInsn = insn32;
576 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
577 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
578 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
579 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this);
James Molloyc047dca2011-09-01 18:02:14 +0000580 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000581 Size = 4;
582 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000583 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000584 }
585 }
586
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000587 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000588 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000589}
590
591
592extern "C" void LLVMInitializeARMDisassembler() {
593 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
594 createARMDisassembler);
595 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
596 createThumbDisassembler);
597}
598
599static const unsigned GPRDecoderTable[] = {
600 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
601 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
602 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
603 ARM::R12, ARM::SP, ARM::LR, ARM::PC
604};
605
Owen Andersona6804442011-09-01 23:23:50 +0000606static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000607 uint64_t Address, const void *Decoder) {
608 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000609 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000610
611 unsigned Register = GPRDecoderTable[RegNo];
612 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000613 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000614}
615
Owen Andersona6804442011-09-01 23:23:50 +0000616static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000617DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
618 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000619 if (RegNo == 15) return MCDisassembler::Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000620 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
621}
622
Owen Andersona6804442011-09-01 23:23:50 +0000623static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000624 uint64_t Address, const void *Decoder) {
625 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000626 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000627 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
628}
629
Owen Andersona6804442011-09-01 23:23:50 +0000630static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000631 uint64_t Address, const void *Decoder) {
632 unsigned Register = 0;
633 switch (RegNo) {
634 case 0:
635 Register = ARM::R0;
636 break;
637 case 1:
638 Register = ARM::R1;
639 break;
640 case 2:
641 Register = ARM::R2;
642 break;
643 case 3:
644 Register = ARM::R3;
645 break;
646 case 9:
647 Register = ARM::R9;
648 break;
649 case 12:
650 Register = ARM::R12;
651 break;
652 default:
James Molloyc047dca2011-09-01 18:02:14 +0000653 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000654 }
655
656 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000657 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000658}
659
Owen Andersona6804442011-09-01 23:23:50 +0000660static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000661 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000662 if (RegNo == 13 || RegNo == 15) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000663 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
664}
665
Jim Grosbachc4057822011-08-17 21:58:18 +0000666static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000667 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
668 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
669 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
670 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
671 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
672 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
673 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
674 ARM::S28, ARM::S29, ARM::S30, ARM::S31
675};
676
Owen Andersona6804442011-09-01 23:23:50 +0000677static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000678 uint64_t Address, const void *Decoder) {
679 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000680 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000681
682 unsigned Register = SPRDecoderTable[RegNo];
683 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000684 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000685}
686
Jim Grosbachc4057822011-08-17 21:58:18 +0000687static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000688 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
689 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
690 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
691 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
692 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
693 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
694 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
695 ARM::D28, ARM::D29, ARM::D30, ARM::D31
696};
697
Owen Andersona6804442011-09-01 23:23:50 +0000698static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000699 uint64_t Address, const void *Decoder) {
700 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000701 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000702
703 unsigned Register = DPRDecoderTable[RegNo];
704 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000705 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000706}
707
Owen Andersona6804442011-09-01 23:23:50 +0000708static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000709 uint64_t Address, const void *Decoder) {
710 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000711 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000712 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
713}
714
Owen Andersona6804442011-09-01 23:23:50 +0000715static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000716DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
717 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000718 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000719 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000720 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
721}
722
Jim Grosbachc4057822011-08-17 21:58:18 +0000723static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000724 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
725 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
726 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
727 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
728};
729
730
Owen Andersona6804442011-09-01 23:23:50 +0000731static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000732 uint64_t Address, const void *Decoder) {
733 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000734 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000735 RegNo >>= 1;
736
737 unsigned Register = QPRDecoderTable[RegNo];
738 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000739 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000740}
741
Owen Andersona6804442011-09-01 23:23:50 +0000742static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000743 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000744 if (Val == 0xF) return MCDisassembler::Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000745 // AL predicate is not allowed on Thumb1 branches.
746 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
James Molloyc047dca2011-09-01 18:02:14 +0000747 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000748 Inst.addOperand(MCOperand::CreateImm(Val));
749 if (Val == ARMCC::AL) {
750 Inst.addOperand(MCOperand::CreateReg(0));
751 } else
752 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
James Molloyc047dca2011-09-01 18:02:14 +0000753 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000754}
755
Owen Andersona6804442011-09-01 23:23:50 +0000756static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000757 uint64_t Address, const void *Decoder) {
758 if (Val)
759 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
760 else
761 Inst.addOperand(MCOperand::CreateReg(0));
James Molloyc047dca2011-09-01 18:02:14 +0000762 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000763}
764
Owen Andersona6804442011-09-01 23:23:50 +0000765static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000766 uint64_t Address, const void *Decoder) {
767 uint32_t imm = Val & 0xFF;
768 uint32_t rot = (Val & 0xF00) >> 7;
769 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
770 Inst.addOperand(MCOperand::CreateImm(rot_imm));
James Molloyc047dca2011-09-01 18:02:14 +0000771 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000772}
773
Owen Andersona6804442011-09-01 23:23:50 +0000774static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000775 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000776 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000777
778 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
779 unsigned type = fieldFromInstruction32(Val, 5, 2);
780 unsigned imm = fieldFromInstruction32(Val, 7, 5);
781
782 // Register-immediate
Owen Andersona6804442011-09-01 23:23:50 +0000783 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
784 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000785
786 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
787 switch (type) {
788 case 0:
789 Shift = ARM_AM::lsl;
790 break;
791 case 1:
792 Shift = ARM_AM::lsr;
793 break;
794 case 2:
795 Shift = ARM_AM::asr;
796 break;
797 case 3:
798 Shift = ARM_AM::ror;
799 break;
800 }
801
802 if (Shift == ARM_AM::ror && imm == 0)
803 Shift = ARM_AM::rrx;
804
805 unsigned Op = Shift | (imm << 3);
806 Inst.addOperand(MCOperand::CreateImm(Op));
807
Owen Anderson83e3f672011-08-17 17:44:15 +0000808 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000809}
810
Owen Andersona6804442011-09-01 23:23:50 +0000811static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000812 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000813 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000814
815 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
816 unsigned type = fieldFromInstruction32(Val, 5, 2);
817 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
818
819 // Register-register
Owen Andersona6804442011-09-01 23:23:50 +0000820 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
821 return MCDisassembler::Fail;
822 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
823 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000824
825 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
826 switch (type) {
827 case 0:
828 Shift = ARM_AM::lsl;
829 break;
830 case 1:
831 Shift = ARM_AM::lsr;
832 break;
833 case 2:
834 Shift = ARM_AM::asr;
835 break;
836 case 3:
837 Shift = ARM_AM::ror;
838 break;
839 }
840
841 Inst.addOperand(MCOperand::CreateImm(Shift));
842
Owen Anderson83e3f672011-08-17 17:44:15 +0000843 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000844}
845
Owen Andersona6804442011-09-01 23:23:50 +0000846static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000847 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000848 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000849
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000850 // Empty register lists are not allowed.
James Molloyc047dca2011-09-01 18:02:14 +0000851 if (CountPopulation_32(Val) == 0) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000852 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000853 if (Val & (1 << i)) {
Owen Andersona6804442011-09-01 23:23:50 +0000854 if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
855 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000856 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000857 }
858
Owen Anderson83e3f672011-08-17 17:44:15 +0000859 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000860}
861
Owen Andersona6804442011-09-01 23:23:50 +0000862static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000863 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000864 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000865
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000866 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
867 unsigned regs = Val & 0xFF;
868
Owen Andersona6804442011-09-01 23:23:50 +0000869 if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
870 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000871 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +0000872 if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
873 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000874 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000875
Owen Anderson83e3f672011-08-17 17:44:15 +0000876 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000877}
878
Owen Andersona6804442011-09-01 23:23:50 +0000879static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000880 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000881 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000882
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000883 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
884 unsigned regs = (Val & 0xFF) / 2;
885
Owen Andersona6804442011-09-01 23:23:50 +0000886 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
887 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000888 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +0000889 if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
890 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000891 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000892
Owen Anderson83e3f672011-08-17 17:44:15 +0000893 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000894}
895
Owen Andersona6804442011-09-01 23:23:50 +0000896static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000897 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000898 // This operand encodes a mask of contiguous zeros between a specified MSB
899 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
900 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000901 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000902 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000903 unsigned msb = fieldFromInstruction32(Val, 5, 5);
904 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
905 uint32_t msb_mask = (1 << (msb+1)) - 1;
906 uint32_t lsb_mask = (1 << lsb) - 1;
907 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
James Molloyc047dca2011-09-01 18:02:14 +0000908 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000909}
910
Owen Andersona6804442011-09-01 23:23:50 +0000911static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000912 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000913 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000914
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000915 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
916 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
917 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
918 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
919 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
920 unsigned U = fieldFromInstruction32(Insn, 23, 1);
921
922 switch (Inst.getOpcode()) {
923 case ARM::LDC_OFFSET:
924 case ARM::LDC_PRE:
925 case ARM::LDC_POST:
926 case ARM::LDC_OPTION:
927 case ARM::LDCL_OFFSET:
928 case ARM::LDCL_PRE:
929 case ARM::LDCL_POST:
930 case ARM::LDCL_OPTION:
931 case ARM::STC_OFFSET:
932 case ARM::STC_PRE:
933 case ARM::STC_POST:
934 case ARM::STC_OPTION:
935 case ARM::STCL_OFFSET:
936 case ARM::STCL_PRE:
937 case ARM::STCL_POST:
938 case ARM::STCL_OPTION:
939 if (coproc == 0xA || coproc == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +0000940 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000941 break;
942 default:
943 break;
944 }
945
946 Inst.addOperand(MCOperand::CreateImm(coproc));
947 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Andersona6804442011-09-01 23:23:50 +0000948 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
949 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000950 switch (Inst.getOpcode()) {
951 case ARM::LDC_OPTION:
952 case ARM::LDCL_OPTION:
953 case ARM::LDC2_OPTION:
954 case ARM::LDC2L_OPTION:
955 case ARM::STC_OPTION:
956 case ARM::STCL_OPTION:
957 case ARM::STC2_OPTION:
958 case ARM::STC2L_OPTION:
959 case ARM::LDCL_POST:
960 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000961 case ARM::LDC2L_POST:
962 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000963 break;
964 default:
965 Inst.addOperand(MCOperand::CreateReg(0));
966 break;
967 }
968
969 unsigned P = fieldFromInstruction32(Insn, 24, 1);
970 unsigned W = fieldFromInstruction32(Insn, 21, 1);
971
972 bool writeback = (P == 0) || (W == 1);
973 unsigned idx_mode = 0;
974 if (P && writeback)
975 idx_mode = ARMII::IndexModePre;
976 else if (!P && writeback)
977 idx_mode = ARMII::IndexModePost;
978
979 switch (Inst.getOpcode()) {
980 case ARM::LDCL_POST:
981 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000982 case ARM::LDC2L_POST:
983 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000984 imm |= U << 8;
985 case ARM::LDC_OPTION:
986 case ARM::LDCL_OPTION:
987 case ARM::LDC2_OPTION:
988 case ARM::LDC2L_OPTION:
989 case ARM::STC_OPTION:
990 case ARM::STCL_OPTION:
991 case ARM::STC2_OPTION:
992 case ARM::STC2L_OPTION:
993 Inst.addOperand(MCOperand::CreateImm(imm));
994 break;
995 default:
996 if (U)
997 Inst.addOperand(MCOperand::CreateImm(
998 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
999 else
1000 Inst.addOperand(MCOperand::CreateImm(
1001 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
1002 break;
1003 }
1004
1005 switch (Inst.getOpcode()) {
1006 case ARM::LDC_OFFSET:
1007 case ARM::LDC_PRE:
1008 case ARM::LDC_POST:
1009 case ARM::LDC_OPTION:
1010 case ARM::LDCL_OFFSET:
1011 case ARM::LDCL_PRE:
1012 case ARM::LDCL_POST:
1013 case ARM::LDCL_OPTION:
1014 case ARM::STC_OFFSET:
1015 case ARM::STC_PRE:
1016 case ARM::STC_POST:
1017 case ARM::STC_OPTION:
1018 case ARM::STCL_OFFSET:
1019 case ARM::STCL_PRE:
1020 case ARM::STCL_POST:
1021 case ARM::STCL_OPTION:
Owen Andersona6804442011-09-01 23:23:50 +00001022 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1023 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001024 break;
1025 default:
1026 break;
1027 }
1028
Owen Anderson83e3f672011-08-17 17:44:15 +00001029 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001030}
1031
Owen Andersona6804442011-09-01 23:23:50 +00001032static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001033DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1034 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001035 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001036
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001037 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1038 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1039 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1040 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1041 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1042 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1043 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1044 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1045
1046 // On stores, the writeback operand precedes Rt.
1047 switch (Inst.getOpcode()) {
1048 case ARM::STR_POST_IMM:
1049 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001050 case ARM::STRB_POST_IMM:
1051 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001052 case ARM::STRT_POST_REG:
1053 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001054 case ARM::STRBT_POST_REG:
1055 case ARM::STRBT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001056 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1057 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001058 break;
1059 default:
1060 break;
1061 }
1062
Owen Andersona6804442011-09-01 23:23:50 +00001063 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1064 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001065
1066 // On loads, the writeback operand comes after Rt.
1067 switch (Inst.getOpcode()) {
1068 case ARM::LDR_POST_IMM:
1069 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001070 case ARM::LDRB_POST_IMM:
1071 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001072 case ARM::LDRBT_POST_REG:
1073 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001074 case ARM::LDRT_POST_REG:
1075 case ARM::LDRT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001076 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1077 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001078 break;
1079 default:
1080 break;
1081 }
1082
Owen Andersona6804442011-09-01 23:23:50 +00001083 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1084 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001085
1086 ARM_AM::AddrOpc Op = ARM_AM::add;
1087 if (!fieldFromInstruction32(Insn, 23, 1))
1088 Op = ARM_AM::sub;
1089
1090 bool writeback = (P == 0) || (W == 1);
1091 unsigned idx_mode = 0;
1092 if (P && writeback)
1093 idx_mode = ARMII::IndexModePre;
1094 else if (!P && writeback)
1095 idx_mode = ARMII::IndexModePost;
1096
Owen Andersona6804442011-09-01 23:23:50 +00001097 if (writeback && (Rn == 15 || Rn == Rt))
1098 S = MCDisassembler::SoftFail; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001099
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001100 if (reg) {
Owen Andersona6804442011-09-01 23:23:50 +00001101 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1102 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001103 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1104 switch( fieldFromInstruction32(Insn, 5, 2)) {
1105 case 0:
1106 Opc = ARM_AM::lsl;
1107 break;
1108 case 1:
1109 Opc = ARM_AM::lsr;
1110 break;
1111 case 2:
1112 Opc = ARM_AM::asr;
1113 break;
1114 case 3:
1115 Opc = ARM_AM::ror;
1116 break;
1117 default:
James Molloyc047dca2011-09-01 18:02:14 +00001118 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001119 }
1120 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1121 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1122
1123 Inst.addOperand(MCOperand::CreateImm(imm));
1124 } else {
1125 Inst.addOperand(MCOperand::CreateReg(0));
1126 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1127 Inst.addOperand(MCOperand::CreateImm(tmp));
1128 }
1129
Owen Andersona6804442011-09-01 23:23:50 +00001130 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1131 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001132
Owen Anderson83e3f672011-08-17 17:44:15 +00001133 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001134}
1135
Owen Andersona6804442011-09-01 23:23:50 +00001136static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001137 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001138 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001139
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001140 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1141 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1142 unsigned type = fieldFromInstruction32(Val, 5, 2);
1143 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1144 unsigned U = fieldFromInstruction32(Val, 12, 1);
1145
Owen Anderson51157d22011-08-09 21:38:14 +00001146 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001147 switch (type) {
1148 case 0:
1149 ShOp = ARM_AM::lsl;
1150 break;
1151 case 1:
1152 ShOp = ARM_AM::lsr;
1153 break;
1154 case 2:
1155 ShOp = ARM_AM::asr;
1156 break;
1157 case 3:
1158 ShOp = ARM_AM::ror;
1159 break;
1160 }
1161
Owen Andersona6804442011-09-01 23:23:50 +00001162 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1163 return MCDisassembler::Fail;
1164 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1165 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001166 unsigned shift;
1167 if (U)
1168 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1169 else
1170 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1171 Inst.addOperand(MCOperand::CreateImm(shift));
1172
Owen Anderson83e3f672011-08-17 17:44:15 +00001173 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001174}
1175
Owen Andersona6804442011-09-01 23:23:50 +00001176static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001177DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1178 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001179 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001180
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001181 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1182 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1183 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1184 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1185 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1186 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1187 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1188 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1189 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1190
1191 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001192
1193 // For {LD,ST}RD, Rt must be even, else undefined.
1194 switch (Inst.getOpcode()) {
1195 case ARM::STRD:
1196 case ARM::STRD_PRE:
1197 case ARM::STRD_POST:
1198 case ARM::LDRD:
1199 case ARM::LDRD_PRE:
1200 case ARM::LDRD_POST:
James Molloyc047dca2011-09-01 18:02:14 +00001201 if (Rt & 0x1) return MCDisassembler::Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001202 break;
Owen Andersona6804442011-09-01 23:23:50 +00001203 default:
1204 break;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001205 }
1206
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001207 if (writeback) { // Writeback
1208 if (P)
1209 U |= ARMII::IndexModePre << 9;
1210 else
1211 U |= ARMII::IndexModePost << 9;
1212
1213 // On stores, the writeback operand precedes Rt.
1214 switch (Inst.getOpcode()) {
1215 case ARM::STRD:
1216 case ARM::STRD_PRE:
1217 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001218 case ARM::STRH:
1219 case ARM::STRH_PRE:
1220 case ARM::STRH_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001221 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1222 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001223 break;
1224 default:
1225 break;
1226 }
1227 }
1228
Owen Andersona6804442011-09-01 23:23:50 +00001229 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1230 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001231 switch (Inst.getOpcode()) {
1232 case ARM::STRD:
1233 case ARM::STRD_PRE:
1234 case ARM::STRD_POST:
1235 case ARM::LDRD:
1236 case ARM::LDRD_PRE:
1237 case ARM::LDRD_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001238 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
1239 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001240 break;
1241 default:
1242 break;
1243 }
1244
1245 if (writeback) {
1246 // On loads, the writeback operand comes after Rt.
1247 switch (Inst.getOpcode()) {
1248 case ARM::LDRD:
1249 case ARM::LDRD_PRE:
1250 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001251 case ARM::LDRH:
1252 case ARM::LDRH_PRE:
1253 case ARM::LDRH_POST:
1254 case ARM::LDRSH:
1255 case ARM::LDRSH_PRE:
1256 case ARM::LDRSH_POST:
1257 case ARM::LDRSB:
1258 case ARM::LDRSB_PRE:
1259 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001260 case ARM::LDRHTr:
1261 case ARM::LDRSBTr:
Owen Andersona6804442011-09-01 23:23:50 +00001262 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1263 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001264 break;
1265 default:
1266 break;
1267 }
1268 }
1269
Owen Andersona6804442011-09-01 23:23:50 +00001270 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1271 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001272
1273 if (type) {
1274 Inst.addOperand(MCOperand::CreateReg(0));
1275 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1276 } else {
Owen Andersona6804442011-09-01 23:23:50 +00001277 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1278 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001279 Inst.addOperand(MCOperand::CreateImm(U));
1280 }
1281
Owen Andersona6804442011-09-01 23:23:50 +00001282 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1283 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001284
Owen Anderson83e3f672011-08-17 17:44:15 +00001285 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001286}
1287
Owen Andersona6804442011-09-01 23:23:50 +00001288static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001289 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001290 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001291
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001292 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1293 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1294
1295 switch (mode) {
1296 case 0:
1297 mode = ARM_AM::da;
1298 break;
1299 case 1:
1300 mode = ARM_AM::ia;
1301 break;
1302 case 2:
1303 mode = ARM_AM::db;
1304 break;
1305 case 3:
1306 mode = ARM_AM::ib;
1307 break;
1308 }
1309
1310 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Andersona6804442011-09-01 23:23:50 +00001311 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1312 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001313
Owen Anderson83e3f672011-08-17 17:44:15 +00001314 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001315}
1316
Owen Andersona6804442011-09-01 23:23:50 +00001317static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001318 unsigned Insn,
1319 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001320 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001321
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001322 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1323 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1324 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1325
1326 if (pred == 0xF) {
1327 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001328 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001329 Inst.setOpcode(ARM::RFEDA);
1330 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001331 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001332 Inst.setOpcode(ARM::RFEDA_UPD);
1333 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001334 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001335 Inst.setOpcode(ARM::RFEDB);
1336 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001337 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001338 Inst.setOpcode(ARM::RFEDB_UPD);
1339 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001340 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001341 Inst.setOpcode(ARM::RFEIA);
1342 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001343 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001344 Inst.setOpcode(ARM::RFEIA_UPD);
1345 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001346 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001347 Inst.setOpcode(ARM::RFEIB);
1348 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001349 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001350 Inst.setOpcode(ARM::RFEIB_UPD);
1351 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001352 case ARM::STMDA:
1353 Inst.setOpcode(ARM::SRSDA);
1354 break;
1355 case ARM::STMDA_UPD:
1356 Inst.setOpcode(ARM::SRSDA_UPD);
1357 break;
1358 case ARM::STMDB:
1359 Inst.setOpcode(ARM::SRSDB);
1360 break;
1361 case ARM::STMDB_UPD:
1362 Inst.setOpcode(ARM::SRSDB_UPD);
1363 break;
1364 case ARM::STMIA:
1365 Inst.setOpcode(ARM::SRSIA);
1366 break;
1367 case ARM::STMIA_UPD:
1368 Inst.setOpcode(ARM::SRSIA_UPD);
1369 break;
1370 case ARM::STMIB:
1371 Inst.setOpcode(ARM::SRSIB);
1372 break;
1373 case ARM::STMIB_UPD:
1374 Inst.setOpcode(ARM::SRSIB_UPD);
1375 break;
1376 default:
James Molloyc047dca2011-09-01 18:02:14 +00001377 if (!Check(S, MCDisassembler::Fail)) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001378 }
Owen Anderson846dd952011-08-18 22:31:17 +00001379
1380 // For stores (which become SRS's, the only operand is the mode.
1381 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1382 Inst.addOperand(
1383 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1384 return S;
1385 }
1386
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001387 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1388 }
1389
Owen Andersona6804442011-09-01 23:23:50 +00001390 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1391 return MCDisassembler::Fail;
1392 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1393 return MCDisassembler::Fail; // Tied
1394 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1395 return MCDisassembler::Fail;
1396 if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
1397 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001398
Owen Anderson83e3f672011-08-17 17:44:15 +00001399 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001400}
1401
Owen Andersona6804442011-09-01 23:23:50 +00001402static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001403 uint64_t Address, const void *Decoder) {
1404 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1405 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1406 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1407 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1408
Owen Andersona6804442011-09-01 23:23:50 +00001409 DecodeStatus S = MCDisassembler::Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001410
Owen Anderson14090bf2011-08-18 22:11:02 +00001411 // imod == '01' --> UNPREDICTABLE
1412 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1413 // return failure here. The '01' imod value is unprintable, so there's
1414 // nothing useful we could do even if we returned UNPREDICTABLE.
1415
James Molloyc047dca2011-09-01 18:02:14 +00001416 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001417
1418 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001419 Inst.setOpcode(ARM::CPS3p);
1420 Inst.addOperand(MCOperand::CreateImm(imod));
1421 Inst.addOperand(MCOperand::CreateImm(iflags));
1422 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001423 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001424 Inst.setOpcode(ARM::CPS2p);
1425 Inst.addOperand(MCOperand::CreateImm(imod));
1426 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001427 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001428 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001429 Inst.setOpcode(ARM::CPS1p);
1430 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001431 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001432 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001433 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001434 Inst.setOpcode(ARM::CPS1p);
1435 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001436 S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001437 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001438
Owen Anderson14090bf2011-08-18 22:11:02 +00001439 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001440}
1441
Owen Andersona6804442011-09-01 23:23:50 +00001442static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +00001443 uint64_t Address, const void *Decoder) {
1444 unsigned imod = fieldFromInstruction32(Insn, 9, 2);
1445 unsigned M = fieldFromInstruction32(Insn, 8, 1);
1446 unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
1447 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1448
Owen Andersona6804442011-09-01 23:23:50 +00001449 DecodeStatus S = MCDisassembler::Success;
Owen Anderson6153a032011-08-23 17:45:18 +00001450
1451 // imod == '01' --> UNPREDICTABLE
1452 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1453 // return failure here. The '01' imod value is unprintable, so there's
1454 // nothing useful we could do even if we returned UNPREDICTABLE.
1455
James Molloyc047dca2011-09-01 18:02:14 +00001456 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson6153a032011-08-23 17:45:18 +00001457
1458 if (imod && M) {
1459 Inst.setOpcode(ARM::t2CPS3p);
1460 Inst.addOperand(MCOperand::CreateImm(imod));
1461 Inst.addOperand(MCOperand::CreateImm(iflags));
1462 Inst.addOperand(MCOperand::CreateImm(mode));
1463 } else if (imod && !M) {
1464 Inst.setOpcode(ARM::t2CPS2p);
1465 Inst.addOperand(MCOperand::CreateImm(imod));
1466 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001467 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001468 } else if (!imod && M) {
1469 Inst.setOpcode(ARM::t2CPS1p);
1470 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001471 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001472 } else {
1473 // imod == '00' && M == '0' --> UNPREDICTABLE
1474 Inst.setOpcode(ARM::t2CPS1p);
1475 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001476 S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001477 }
1478
1479 return S;
1480}
1481
1482
Owen Andersona6804442011-09-01 23:23:50 +00001483static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001484 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001485 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001486
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001487 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1488 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1489 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1490 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1491 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1492
1493 if (pred == 0xF)
1494 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1495
Owen Andersona6804442011-09-01 23:23:50 +00001496 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1497 return MCDisassembler::Fail;
1498 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
1499 return MCDisassembler::Fail;
1500 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1501 return MCDisassembler::Fail;
1502 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
1503 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001504
Owen Andersona6804442011-09-01 23:23:50 +00001505 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1506 return MCDisassembler::Fail;
Owen Anderson1fb66732011-08-11 22:05:38 +00001507
Owen Anderson83e3f672011-08-17 17:44:15 +00001508 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001509}
1510
Owen Andersona6804442011-09-01 23:23:50 +00001511static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001512 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001513 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001514
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001515 unsigned add = fieldFromInstruction32(Val, 12, 1);
1516 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1517 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1518
Owen Andersona6804442011-09-01 23:23:50 +00001519 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1520 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001521
1522 if (!add) imm *= -1;
1523 if (imm == 0 && !add) imm = INT32_MIN;
1524 Inst.addOperand(MCOperand::CreateImm(imm));
1525
Owen Anderson83e3f672011-08-17 17:44:15 +00001526 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001527}
1528
Owen Andersona6804442011-09-01 23:23:50 +00001529static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001530 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001531 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001532
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001533 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1534 unsigned U = fieldFromInstruction32(Val, 8, 1);
1535 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1536
Owen Andersona6804442011-09-01 23:23:50 +00001537 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1538 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001539
1540 if (U)
1541 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1542 else
1543 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1544
Owen Anderson83e3f672011-08-17 17:44:15 +00001545 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001546}
1547
Owen Andersona6804442011-09-01 23:23:50 +00001548static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001549 uint64_t Address, const void *Decoder) {
1550 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1551}
1552
Owen Andersona6804442011-09-01 23:23:50 +00001553static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001554DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1555 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001556 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001557
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001558 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1559 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1560
1561 if (pred == 0xF) {
1562 Inst.setOpcode(ARM::BLXi);
1563 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001564 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001565 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001566 }
1567
Benjamin Kramer793b8112011-08-09 22:02:50 +00001568 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Andersona6804442011-09-01 23:23:50 +00001569 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1570 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001571
Owen Anderson83e3f672011-08-17 17:44:15 +00001572 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001573}
1574
1575
Owen Andersona6804442011-09-01 23:23:50 +00001576static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001577 uint64_t Address, const void *Decoder) {
1578 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00001579 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001580}
1581
Owen Andersona6804442011-09-01 23:23:50 +00001582static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001583 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001584 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001585
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001586 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1587 unsigned align = fieldFromInstruction32(Val, 4, 2);
1588
Owen Andersona6804442011-09-01 23:23:50 +00001589 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1590 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001591 if (!align)
1592 Inst.addOperand(MCOperand::CreateImm(0));
1593 else
1594 Inst.addOperand(MCOperand::CreateImm(4 << align));
1595
Owen Anderson83e3f672011-08-17 17:44:15 +00001596 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001597}
1598
Owen Andersona6804442011-09-01 23:23:50 +00001599static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001600 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001601 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001602
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001603 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1604 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1605 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1606 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1607 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1608 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1609
1610 // First output register
Owen Andersona6804442011-09-01 23:23:50 +00001611 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
1612 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001613
1614 // Second output register
1615 switch (Inst.getOpcode()) {
1616 case ARM::VLD1q8:
1617 case ARM::VLD1q16:
1618 case ARM::VLD1q32:
1619 case ARM::VLD1q64:
1620 case ARM::VLD1q8_UPD:
1621 case ARM::VLD1q16_UPD:
1622 case ARM::VLD1q32_UPD:
1623 case ARM::VLD1q64_UPD:
1624 case ARM::VLD1d8T:
1625 case ARM::VLD1d16T:
1626 case ARM::VLD1d32T:
1627 case ARM::VLD1d64T:
1628 case ARM::VLD1d8T_UPD:
1629 case ARM::VLD1d16T_UPD:
1630 case ARM::VLD1d32T_UPD:
1631 case ARM::VLD1d64T_UPD:
1632 case ARM::VLD1d8Q:
1633 case ARM::VLD1d16Q:
1634 case ARM::VLD1d32Q:
1635 case ARM::VLD1d64Q:
1636 case ARM::VLD1d8Q_UPD:
1637 case ARM::VLD1d16Q_UPD:
1638 case ARM::VLD1d32Q_UPD:
1639 case ARM::VLD1d64Q_UPD:
1640 case ARM::VLD2d8:
1641 case ARM::VLD2d16:
1642 case ARM::VLD2d32:
1643 case ARM::VLD2d8_UPD:
1644 case ARM::VLD2d16_UPD:
1645 case ARM::VLD2d32_UPD:
1646 case ARM::VLD2q8:
1647 case ARM::VLD2q16:
1648 case ARM::VLD2q32:
1649 case ARM::VLD2q8_UPD:
1650 case ARM::VLD2q16_UPD:
1651 case ARM::VLD2q32_UPD:
1652 case ARM::VLD3d8:
1653 case ARM::VLD3d16:
1654 case ARM::VLD3d32:
1655 case ARM::VLD3d8_UPD:
1656 case ARM::VLD3d16_UPD:
1657 case ARM::VLD3d32_UPD:
1658 case ARM::VLD4d8:
1659 case ARM::VLD4d16:
1660 case ARM::VLD4d32:
1661 case ARM::VLD4d8_UPD:
1662 case ARM::VLD4d16_UPD:
1663 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001664 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
1665 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001666 break;
1667 case ARM::VLD2b8:
1668 case ARM::VLD2b16:
1669 case ARM::VLD2b32:
1670 case ARM::VLD2b8_UPD:
1671 case ARM::VLD2b16_UPD:
1672 case ARM::VLD2b32_UPD:
1673 case ARM::VLD3q8:
1674 case ARM::VLD3q16:
1675 case ARM::VLD3q32:
1676 case ARM::VLD3q8_UPD:
1677 case ARM::VLD3q16_UPD:
1678 case ARM::VLD3q32_UPD:
1679 case ARM::VLD4q8:
1680 case ARM::VLD4q16:
1681 case ARM::VLD4q32:
1682 case ARM::VLD4q8_UPD:
1683 case ARM::VLD4q16_UPD:
1684 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001685 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
1686 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001687 default:
1688 break;
1689 }
1690
1691 // Third output register
1692 switch(Inst.getOpcode()) {
1693 case ARM::VLD1d8T:
1694 case ARM::VLD1d16T:
1695 case ARM::VLD1d32T:
1696 case ARM::VLD1d64T:
1697 case ARM::VLD1d8T_UPD:
1698 case ARM::VLD1d16T_UPD:
1699 case ARM::VLD1d32T_UPD:
1700 case ARM::VLD1d64T_UPD:
1701 case ARM::VLD1d8Q:
1702 case ARM::VLD1d16Q:
1703 case ARM::VLD1d32Q:
1704 case ARM::VLD1d64Q:
1705 case ARM::VLD1d8Q_UPD:
1706 case ARM::VLD1d16Q_UPD:
1707 case ARM::VLD1d32Q_UPD:
1708 case ARM::VLD1d64Q_UPD:
1709 case ARM::VLD2q8:
1710 case ARM::VLD2q16:
1711 case ARM::VLD2q32:
1712 case ARM::VLD2q8_UPD:
1713 case ARM::VLD2q16_UPD:
1714 case ARM::VLD2q32_UPD:
1715 case ARM::VLD3d8:
1716 case ARM::VLD3d16:
1717 case ARM::VLD3d32:
1718 case ARM::VLD3d8_UPD:
1719 case ARM::VLD3d16_UPD:
1720 case ARM::VLD3d32_UPD:
1721 case ARM::VLD4d8:
1722 case ARM::VLD4d16:
1723 case ARM::VLD4d32:
1724 case ARM::VLD4d8_UPD:
1725 case ARM::VLD4d16_UPD:
1726 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001727 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
1728 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001729 break;
1730 case ARM::VLD3q8:
1731 case ARM::VLD3q16:
1732 case ARM::VLD3q32:
1733 case ARM::VLD3q8_UPD:
1734 case ARM::VLD3q16_UPD:
1735 case ARM::VLD3q32_UPD:
1736 case ARM::VLD4q8:
1737 case ARM::VLD4q16:
1738 case ARM::VLD4q32:
1739 case ARM::VLD4q8_UPD:
1740 case ARM::VLD4q16_UPD:
1741 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001742 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
1743 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001744 break;
1745 default:
1746 break;
1747 }
1748
1749 // Fourth output register
1750 switch (Inst.getOpcode()) {
1751 case ARM::VLD1d8Q:
1752 case ARM::VLD1d16Q:
1753 case ARM::VLD1d32Q:
1754 case ARM::VLD1d64Q:
1755 case ARM::VLD1d8Q_UPD:
1756 case ARM::VLD1d16Q_UPD:
1757 case ARM::VLD1d32Q_UPD:
1758 case ARM::VLD1d64Q_UPD:
1759 case ARM::VLD2q8:
1760 case ARM::VLD2q16:
1761 case ARM::VLD2q32:
1762 case ARM::VLD2q8_UPD:
1763 case ARM::VLD2q16_UPD:
1764 case ARM::VLD2q32_UPD:
1765 case ARM::VLD4d8:
1766 case ARM::VLD4d16:
1767 case ARM::VLD4d32:
1768 case ARM::VLD4d8_UPD:
1769 case ARM::VLD4d16_UPD:
1770 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001771 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
1772 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001773 break;
1774 case ARM::VLD4q8:
1775 case ARM::VLD4q16:
1776 case ARM::VLD4q32:
1777 case ARM::VLD4q8_UPD:
1778 case ARM::VLD4q16_UPD:
1779 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001780 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
1781 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001782 break;
1783 default:
1784 break;
1785 }
1786
1787 // Writeback operand
1788 switch (Inst.getOpcode()) {
1789 case ARM::VLD1d8_UPD:
1790 case ARM::VLD1d16_UPD:
1791 case ARM::VLD1d32_UPD:
1792 case ARM::VLD1d64_UPD:
1793 case ARM::VLD1q8_UPD:
1794 case ARM::VLD1q16_UPD:
1795 case ARM::VLD1q32_UPD:
1796 case ARM::VLD1q64_UPD:
1797 case ARM::VLD1d8T_UPD:
1798 case ARM::VLD1d16T_UPD:
1799 case ARM::VLD1d32T_UPD:
1800 case ARM::VLD1d64T_UPD:
1801 case ARM::VLD1d8Q_UPD:
1802 case ARM::VLD1d16Q_UPD:
1803 case ARM::VLD1d32Q_UPD:
1804 case ARM::VLD1d64Q_UPD:
1805 case ARM::VLD2d8_UPD:
1806 case ARM::VLD2d16_UPD:
1807 case ARM::VLD2d32_UPD:
1808 case ARM::VLD2q8_UPD:
1809 case ARM::VLD2q16_UPD:
1810 case ARM::VLD2q32_UPD:
1811 case ARM::VLD2b8_UPD:
1812 case ARM::VLD2b16_UPD:
1813 case ARM::VLD2b32_UPD:
1814 case ARM::VLD3d8_UPD:
1815 case ARM::VLD3d16_UPD:
1816 case ARM::VLD3d32_UPD:
1817 case ARM::VLD3q8_UPD:
1818 case ARM::VLD3q16_UPD:
1819 case ARM::VLD3q32_UPD:
1820 case ARM::VLD4d8_UPD:
1821 case ARM::VLD4d16_UPD:
1822 case ARM::VLD4d32_UPD:
1823 case ARM::VLD4q8_UPD:
1824 case ARM::VLD4q16_UPD:
1825 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001826 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
1827 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001828 break;
1829 default:
1830 break;
1831 }
1832
1833 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00001834 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
1835 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001836
1837 // AddrMode6 Offset (register)
1838 if (Rm == 0xD)
1839 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001840 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00001841 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1842 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001843 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001844
Owen Anderson83e3f672011-08-17 17:44:15 +00001845 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001846}
1847
Owen Andersona6804442011-09-01 23:23:50 +00001848static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001849 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001850 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001851
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001852 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1853 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1854 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1855 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1856 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1857 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1858
1859 // Writeback Operand
1860 switch (Inst.getOpcode()) {
1861 case ARM::VST1d8_UPD:
1862 case ARM::VST1d16_UPD:
1863 case ARM::VST1d32_UPD:
1864 case ARM::VST1d64_UPD:
1865 case ARM::VST1q8_UPD:
1866 case ARM::VST1q16_UPD:
1867 case ARM::VST1q32_UPD:
1868 case ARM::VST1q64_UPD:
1869 case ARM::VST1d8T_UPD:
1870 case ARM::VST1d16T_UPD:
1871 case ARM::VST1d32T_UPD:
1872 case ARM::VST1d64T_UPD:
1873 case ARM::VST1d8Q_UPD:
1874 case ARM::VST1d16Q_UPD:
1875 case ARM::VST1d32Q_UPD:
1876 case ARM::VST1d64Q_UPD:
1877 case ARM::VST2d8_UPD:
1878 case ARM::VST2d16_UPD:
1879 case ARM::VST2d32_UPD:
1880 case ARM::VST2q8_UPD:
1881 case ARM::VST2q16_UPD:
1882 case ARM::VST2q32_UPD:
1883 case ARM::VST2b8_UPD:
1884 case ARM::VST2b16_UPD:
1885 case ARM::VST2b32_UPD:
1886 case ARM::VST3d8_UPD:
1887 case ARM::VST3d16_UPD:
1888 case ARM::VST3d32_UPD:
1889 case ARM::VST3q8_UPD:
1890 case ARM::VST3q16_UPD:
1891 case ARM::VST3q32_UPD:
1892 case ARM::VST4d8_UPD:
1893 case ARM::VST4d16_UPD:
1894 case ARM::VST4d32_UPD:
1895 case ARM::VST4q8_UPD:
1896 case ARM::VST4q16_UPD:
1897 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001898 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
1899 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001900 break;
1901 default:
1902 break;
1903 }
1904
1905 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00001906 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
1907 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001908
1909 // AddrMode6 Offset (register)
1910 if (Rm == 0xD)
1911 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001912 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00001913 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1914 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001915 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001916
1917 // First input register
Owen Andersona6804442011-09-01 23:23:50 +00001918 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
1919 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001920
1921 // Second input register
1922 switch (Inst.getOpcode()) {
1923 case ARM::VST1q8:
1924 case ARM::VST1q16:
1925 case ARM::VST1q32:
1926 case ARM::VST1q64:
1927 case ARM::VST1q8_UPD:
1928 case ARM::VST1q16_UPD:
1929 case ARM::VST1q32_UPD:
1930 case ARM::VST1q64_UPD:
1931 case ARM::VST1d8T:
1932 case ARM::VST1d16T:
1933 case ARM::VST1d32T:
1934 case ARM::VST1d64T:
1935 case ARM::VST1d8T_UPD:
1936 case ARM::VST1d16T_UPD:
1937 case ARM::VST1d32T_UPD:
1938 case ARM::VST1d64T_UPD:
1939 case ARM::VST1d8Q:
1940 case ARM::VST1d16Q:
1941 case ARM::VST1d32Q:
1942 case ARM::VST1d64Q:
1943 case ARM::VST1d8Q_UPD:
1944 case ARM::VST1d16Q_UPD:
1945 case ARM::VST1d32Q_UPD:
1946 case ARM::VST1d64Q_UPD:
1947 case ARM::VST2d8:
1948 case ARM::VST2d16:
1949 case ARM::VST2d32:
1950 case ARM::VST2d8_UPD:
1951 case ARM::VST2d16_UPD:
1952 case ARM::VST2d32_UPD:
1953 case ARM::VST2q8:
1954 case ARM::VST2q16:
1955 case ARM::VST2q32:
1956 case ARM::VST2q8_UPD:
1957 case ARM::VST2q16_UPD:
1958 case ARM::VST2q32_UPD:
1959 case ARM::VST3d8:
1960 case ARM::VST3d16:
1961 case ARM::VST3d32:
1962 case ARM::VST3d8_UPD:
1963 case ARM::VST3d16_UPD:
1964 case ARM::VST3d32_UPD:
1965 case ARM::VST4d8:
1966 case ARM::VST4d16:
1967 case ARM::VST4d32:
1968 case ARM::VST4d8_UPD:
1969 case ARM::VST4d16_UPD:
1970 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001971 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
1972 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001973 break;
1974 case ARM::VST2b8:
1975 case ARM::VST2b16:
1976 case ARM::VST2b32:
1977 case ARM::VST2b8_UPD:
1978 case ARM::VST2b16_UPD:
1979 case ARM::VST2b32_UPD:
1980 case ARM::VST3q8:
1981 case ARM::VST3q16:
1982 case ARM::VST3q32:
1983 case ARM::VST3q8_UPD:
1984 case ARM::VST3q16_UPD:
1985 case ARM::VST3q32_UPD:
1986 case ARM::VST4q8:
1987 case ARM::VST4q16:
1988 case ARM::VST4q32:
1989 case ARM::VST4q8_UPD:
1990 case ARM::VST4q16_UPD:
1991 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001992 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
1993 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001994 break;
1995 default:
1996 break;
1997 }
1998
1999 // Third input register
2000 switch (Inst.getOpcode()) {
2001 case ARM::VST1d8T:
2002 case ARM::VST1d16T:
2003 case ARM::VST1d32T:
2004 case ARM::VST1d64T:
2005 case ARM::VST1d8T_UPD:
2006 case ARM::VST1d16T_UPD:
2007 case ARM::VST1d32T_UPD:
2008 case ARM::VST1d64T_UPD:
2009 case ARM::VST1d8Q:
2010 case ARM::VST1d16Q:
2011 case ARM::VST1d32Q:
2012 case ARM::VST1d64Q:
2013 case ARM::VST1d8Q_UPD:
2014 case ARM::VST1d16Q_UPD:
2015 case ARM::VST1d32Q_UPD:
2016 case ARM::VST1d64Q_UPD:
2017 case ARM::VST2q8:
2018 case ARM::VST2q16:
2019 case ARM::VST2q32:
2020 case ARM::VST2q8_UPD:
2021 case ARM::VST2q16_UPD:
2022 case ARM::VST2q32_UPD:
2023 case ARM::VST3d8:
2024 case ARM::VST3d16:
2025 case ARM::VST3d32:
2026 case ARM::VST3d8_UPD:
2027 case ARM::VST3d16_UPD:
2028 case ARM::VST3d32_UPD:
2029 case ARM::VST4d8:
2030 case ARM::VST4d16:
2031 case ARM::VST4d32:
2032 case ARM::VST4d8_UPD:
2033 case ARM::VST4d16_UPD:
2034 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002035 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2036 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002037 break;
2038 case ARM::VST3q8:
2039 case ARM::VST3q16:
2040 case ARM::VST3q32:
2041 case ARM::VST3q8_UPD:
2042 case ARM::VST3q16_UPD:
2043 case ARM::VST3q32_UPD:
2044 case ARM::VST4q8:
2045 case ARM::VST4q16:
2046 case ARM::VST4q32:
2047 case ARM::VST4q8_UPD:
2048 case ARM::VST4q16_UPD:
2049 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002050 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2051 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002052 break;
2053 default:
2054 break;
2055 }
2056
2057 // Fourth input register
2058 switch (Inst.getOpcode()) {
2059 case ARM::VST1d8Q:
2060 case ARM::VST1d16Q:
2061 case ARM::VST1d32Q:
2062 case ARM::VST1d64Q:
2063 case ARM::VST1d8Q_UPD:
2064 case ARM::VST1d16Q_UPD:
2065 case ARM::VST1d32Q_UPD:
2066 case ARM::VST1d64Q_UPD:
2067 case ARM::VST2q8:
2068 case ARM::VST2q16:
2069 case ARM::VST2q32:
2070 case ARM::VST2q8_UPD:
2071 case ARM::VST2q16_UPD:
2072 case ARM::VST2q32_UPD:
2073 case ARM::VST4d8:
2074 case ARM::VST4d16:
2075 case ARM::VST4d32:
2076 case ARM::VST4d8_UPD:
2077 case ARM::VST4d16_UPD:
2078 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002079 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2080 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002081 break;
2082 case ARM::VST4q8:
2083 case ARM::VST4q16:
2084 case ARM::VST4q32:
2085 case ARM::VST4q8_UPD:
2086 case ARM::VST4q16_UPD:
2087 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002088 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2089 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002090 break;
2091 default:
2092 break;
2093 }
2094
Owen Anderson83e3f672011-08-17 17:44:15 +00002095 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002096}
2097
Owen Andersona6804442011-09-01 23:23:50 +00002098static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002099 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002100 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002101
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002102 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2103 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2104 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2105 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2106 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2107 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2108 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
2109
2110 align *= (1 << size);
2111
Owen Andersona6804442011-09-01 23:23:50 +00002112 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2113 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002114 if (regs == 2) {
Owen Andersona6804442011-09-01 23:23:50 +00002115 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2116 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002117 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002118 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002119 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2120 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002121 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002122
Owen Andersona6804442011-09-01 23:23:50 +00002123 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2124 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002125 Inst.addOperand(MCOperand::CreateImm(align));
2126
2127 if (Rm == 0xD)
2128 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002129 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002130 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2131 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002132 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002133
Owen Anderson83e3f672011-08-17 17:44:15 +00002134 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002135}
2136
Owen Andersona6804442011-09-01 23:23:50 +00002137static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002138 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002139 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002140
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002141 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2142 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2143 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2144 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2145 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2146 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2147 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2148 align *= 2*size;
2149
Owen Andersona6804442011-09-01 23:23:50 +00002150 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2151 return MCDisassembler::Fail;
2152 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2153 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002154 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002155 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2156 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002157 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002158
Owen Andersona6804442011-09-01 23:23:50 +00002159 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2160 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002161 Inst.addOperand(MCOperand::CreateImm(align));
2162
2163 if (Rm == 0xD)
2164 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002165 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002166 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2167 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002168 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002169
Owen Anderson83e3f672011-08-17 17:44:15 +00002170 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002171}
2172
Owen Andersona6804442011-09-01 23:23:50 +00002173static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002174 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002175 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002176
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002177 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2178 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2179 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2180 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2181 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2182
Owen Andersona6804442011-09-01 23:23:50 +00002183 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2184 return MCDisassembler::Fail;
2185 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2186 return MCDisassembler::Fail;
2187 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2188 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002189 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002190 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2191 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002192 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002193
Owen Andersona6804442011-09-01 23:23:50 +00002194 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2195 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002196 Inst.addOperand(MCOperand::CreateImm(0));
2197
2198 if (Rm == 0xD)
2199 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002200 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002201 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2202 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002203 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002204
Owen Anderson83e3f672011-08-17 17:44:15 +00002205 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002206}
2207
Owen Andersona6804442011-09-01 23:23:50 +00002208static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002209 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002210 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002211
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002212 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2213 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2214 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2215 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2216 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2217 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2218 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2219
2220 if (size == 0x3) {
2221 size = 4;
2222 align = 16;
2223 } else {
2224 if (size == 2) {
2225 size = 1 << size;
2226 align *= 8;
2227 } else {
2228 size = 1 << size;
2229 align *= 4*size;
2230 }
2231 }
2232
Owen Andersona6804442011-09-01 23:23:50 +00002233 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2234 return MCDisassembler::Fail;
2235 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2236 return MCDisassembler::Fail;
2237 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2238 return MCDisassembler::Fail;
2239 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
2240 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002241 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002242 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2243 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002244 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002245
Owen Andersona6804442011-09-01 23:23:50 +00002246 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2247 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002248 Inst.addOperand(MCOperand::CreateImm(align));
2249
2250 if (Rm == 0xD)
2251 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002252 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002253 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2254 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002255 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002256
Owen Anderson83e3f672011-08-17 17:44:15 +00002257 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002258}
2259
Owen Andersona6804442011-09-01 23:23:50 +00002260static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002261DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2262 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002263 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002264
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002265 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2266 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2267 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2268 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2269 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2270 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2271 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2272 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2273
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002274 if (Q) {
Owen Andersona6804442011-09-01 23:23:50 +00002275 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2276 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002277 } else {
Owen Andersona6804442011-09-01 23:23:50 +00002278 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2279 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002280 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002281
2282 Inst.addOperand(MCOperand::CreateImm(imm));
2283
2284 switch (Inst.getOpcode()) {
2285 case ARM::VORRiv4i16:
2286 case ARM::VORRiv2i32:
2287 case ARM::VBICiv4i16:
2288 case ARM::VBICiv2i32:
Owen Andersona6804442011-09-01 23:23:50 +00002289 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2290 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002291 break;
2292 case ARM::VORRiv8i16:
2293 case ARM::VORRiv4i32:
2294 case ARM::VBICiv8i16:
2295 case ARM::VBICiv4i32:
Owen Andersona6804442011-09-01 23:23:50 +00002296 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2297 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002298 break;
2299 default:
2300 break;
2301 }
2302
Owen Anderson83e3f672011-08-17 17:44:15 +00002303 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002304}
2305
Owen Andersona6804442011-09-01 23:23:50 +00002306static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002307 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002308 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002309
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002310 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2311 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2312 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2313 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2314 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2315
Owen Andersona6804442011-09-01 23:23:50 +00002316 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2317 return MCDisassembler::Fail;
2318 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2319 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002320 Inst.addOperand(MCOperand::CreateImm(8 << size));
2321
Owen Anderson83e3f672011-08-17 17:44:15 +00002322 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002323}
2324
Owen Andersona6804442011-09-01 23:23:50 +00002325static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002326 uint64_t Address, const void *Decoder) {
2327 Inst.addOperand(MCOperand::CreateImm(8 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002328 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002329}
2330
Owen Andersona6804442011-09-01 23:23:50 +00002331static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002332 uint64_t Address, const void *Decoder) {
2333 Inst.addOperand(MCOperand::CreateImm(16 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002334 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002335}
2336
Owen Andersona6804442011-09-01 23:23:50 +00002337static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002338 uint64_t Address, const void *Decoder) {
2339 Inst.addOperand(MCOperand::CreateImm(32 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002340 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002341}
2342
Owen Andersona6804442011-09-01 23:23:50 +00002343static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002344 uint64_t Address, const void *Decoder) {
2345 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002346 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002347}
2348
Owen Andersona6804442011-09-01 23:23:50 +00002349static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002350 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002351 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002352
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002353 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2354 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2355 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2356 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2357 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2358 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2359 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2360 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2361
Owen Andersona6804442011-09-01 23:23:50 +00002362 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2363 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002364 if (op) {
Owen Andersona6804442011-09-01 23:23:50 +00002365 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2366 return MCDisassembler::Fail; // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002367 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002368
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002369 for (unsigned i = 0; i < length; ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00002370 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder)))
2371 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002372 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002373
Owen Andersona6804442011-09-01 23:23:50 +00002374 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2375 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002376
Owen Anderson83e3f672011-08-17 17:44:15 +00002377 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002378}
2379
Owen Andersona6804442011-09-01 23:23:50 +00002380static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002381 uint64_t Address, const void *Decoder) {
2382 // The immediate needs to be a fully instantiated float. However, the
2383 // auto-generated decoder is only able to fill in some of the bits
2384 // necessary. For instance, the 'b' bit is replicated multiple times,
2385 // and is even present in inverted form in one bit. We do a little
2386 // binary parsing here to fill in those missing bits, and then
2387 // reinterpret it all as a float.
2388 union {
2389 uint32_t integer;
2390 float fp;
2391 } fp_conv;
2392
2393 fp_conv.integer = Val;
2394 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2395 fp_conv.integer |= b << 26;
2396 fp_conv.integer |= b << 27;
2397 fp_conv.integer |= b << 28;
2398 fp_conv.integer |= b << 29;
2399 fp_conv.integer |= (~b & 0x1) << 30;
2400
2401 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
James Molloyc047dca2011-09-01 18:02:14 +00002402 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002403}
2404
Owen Andersona6804442011-09-01 23:23:50 +00002405static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002406 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002407 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002408
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002409 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2410 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2411
Owen Andersona6804442011-09-01 23:23:50 +00002412 if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
2413 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002414
Owen Anderson96425c82011-08-26 18:09:22 +00002415 switch(Inst.getOpcode()) {
Owen Anderson1af7f722011-08-26 19:39:26 +00002416 default:
James Molloyc047dca2011-09-01 18:02:14 +00002417 return MCDisassembler::Fail;
Owen Anderson96425c82011-08-26 18:09:22 +00002418 case ARM::tADR:
Owen Anderson9f7e8312011-08-26 21:47:57 +00002419 break; // tADR does not explicitly represent the PC as an operand.
Owen Anderson96425c82011-08-26 18:09:22 +00002420 case ARM::tADDrSPi:
2421 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2422 break;
Owen Anderson96425c82011-08-26 18:09:22 +00002423 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002424
2425 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002426 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002427}
2428
Owen Andersona6804442011-09-01 23:23:50 +00002429static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002430 uint64_t Address, const void *Decoder) {
2431 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002432 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002433}
2434
Owen Andersona6804442011-09-01 23:23:50 +00002435static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002436 uint64_t Address, const void *Decoder) {
2437 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
James Molloyc047dca2011-09-01 18:02:14 +00002438 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002439}
2440
Owen Andersona6804442011-09-01 23:23:50 +00002441static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002442 uint64_t Address, const void *Decoder) {
2443 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002444 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002445}
2446
Owen Andersona6804442011-09-01 23:23:50 +00002447static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002448 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002449 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002450
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002451 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2452 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2453
Owen Andersona6804442011-09-01 23:23:50 +00002454 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2455 return MCDisassembler::Fail;
2456 if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
2457 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002458
Owen Anderson83e3f672011-08-17 17:44:15 +00002459 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002460}
2461
Owen Andersona6804442011-09-01 23:23:50 +00002462static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002463 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002464 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002465
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002466 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2467 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2468
Owen Andersona6804442011-09-01 23:23:50 +00002469 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2470 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002471 Inst.addOperand(MCOperand::CreateImm(imm));
2472
Owen Anderson83e3f672011-08-17 17:44:15 +00002473 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002474}
2475
Owen Andersona6804442011-09-01 23:23:50 +00002476static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002477 uint64_t Address, const void *Decoder) {
2478 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2479
James Molloyc047dca2011-09-01 18:02:14 +00002480 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002481}
2482
Owen Andersona6804442011-09-01 23:23:50 +00002483static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002484 uint64_t Address, const void *Decoder) {
2485 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002486 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002487
James Molloyc047dca2011-09-01 18:02:14 +00002488 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002489}
2490
Owen Andersona6804442011-09-01 23:23:50 +00002491static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002492 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002493 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002494
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002495 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2496 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2497 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2498
Owen Andersona6804442011-09-01 23:23:50 +00002499 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2500 return MCDisassembler::Fail;
2501 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
2502 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002503 Inst.addOperand(MCOperand::CreateImm(imm));
2504
Owen Anderson83e3f672011-08-17 17:44:15 +00002505 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002506}
2507
Owen Andersona6804442011-09-01 23:23:50 +00002508static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002509 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002510 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002511
Owen Anderson82265a22011-08-23 17:51:38 +00002512 switch (Inst.getOpcode()) {
2513 case ARM::t2PLDs:
2514 case ARM::t2PLDWs:
2515 case ARM::t2PLIs:
2516 break;
2517 default: {
2518 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Andersona6804442011-09-01 23:23:50 +00002519 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2520 return MCDisassembler::Fail;
Owen Anderson82265a22011-08-23 17:51:38 +00002521 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002522 }
2523
2524 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2525 if (Rn == 0xF) {
2526 switch (Inst.getOpcode()) {
2527 case ARM::t2LDRBs:
2528 Inst.setOpcode(ARM::t2LDRBpci);
2529 break;
2530 case ARM::t2LDRHs:
2531 Inst.setOpcode(ARM::t2LDRHpci);
2532 break;
2533 case ARM::t2LDRSHs:
2534 Inst.setOpcode(ARM::t2LDRSHpci);
2535 break;
2536 case ARM::t2LDRSBs:
2537 Inst.setOpcode(ARM::t2LDRSBpci);
2538 break;
2539 case ARM::t2PLDs:
2540 Inst.setOpcode(ARM::t2PLDi12);
2541 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2542 break;
2543 default:
James Molloyc047dca2011-09-01 18:02:14 +00002544 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002545 }
2546
2547 int imm = fieldFromInstruction32(Insn, 0, 12);
2548 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2549 Inst.addOperand(MCOperand::CreateImm(imm));
2550
Owen Anderson83e3f672011-08-17 17:44:15 +00002551 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002552 }
2553
2554 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2555 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2556 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Andersona6804442011-09-01 23:23:50 +00002557 if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
2558 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002559
Owen Anderson83e3f672011-08-17 17:44:15 +00002560 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002561}
2562
Owen Andersona6804442011-09-01 23:23:50 +00002563static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002564 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002565 int imm = Val & 0xFF;
2566 if (!(Val & 0x100)) imm *= -1;
2567 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2568
James Molloyc047dca2011-09-01 18:02:14 +00002569 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002570}
2571
Owen Andersona6804442011-09-01 23:23:50 +00002572static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002573 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002574 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002575
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002576 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2577 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2578
Owen Andersona6804442011-09-01 23:23:50 +00002579 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2580 return MCDisassembler::Fail;
2581 if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
2582 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002583
Owen Anderson83e3f672011-08-17 17:44:15 +00002584 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002585}
2586
Owen Andersona6804442011-09-01 23:23:50 +00002587static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002588 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002589 int imm = Val & 0xFF;
2590 if (!(Val & 0x100)) imm *= -1;
2591 Inst.addOperand(MCOperand::CreateImm(imm));
2592
James Molloyc047dca2011-09-01 18:02:14 +00002593 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002594}
2595
2596
Owen Andersona6804442011-09-01 23:23:50 +00002597static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002598 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002599 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002600
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002601 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2602 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2603
2604 // Some instructions always use an additive offset.
2605 switch (Inst.getOpcode()) {
2606 case ARM::t2LDRT:
2607 case ARM::t2LDRBT:
2608 case ARM::t2LDRHT:
2609 case ARM::t2LDRSBT:
2610 case ARM::t2LDRSHT:
2611 imm |= 0x100;
2612 break;
2613 default:
2614 break;
2615 }
2616
Owen Andersona6804442011-09-01 23:23:50 +00002617 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2618 return MCDisassembler::Fail;
2619 if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
2620 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002621
Owen Anderson83e3f672011-08-17 17:44:15 +00002622 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002623}
2624
2625
Owen Andersona6804442011-09-01 23:23:50 +00002626static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002627 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002628 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002629
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002630 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2631 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2632
Owen Andersona6804442011-09-01 23:23:50 +00002633 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2634 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002635 Inst.addOperand(MCOperand::CreateImm(imm));
2636
Owen Anderson83e3f672011-08-17 17:44:15 +00002637 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002638}
2639
2640
Owen Andersona6804442011-09-01 23:23:50 +00002641static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002642 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002643 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2644
2645 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2646 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2647 Inst.addOperand(MCOperand::CreateImm(imm));
2648
James Molloyc047dca2011-09-01 18:02:14 +00002649 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002650}
2651
Owen Andersona6804442011-09-01 23:23:50 +00002652static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002653 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002654 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002655
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002656 if (Inst.getOpcode() == ARM::tADDrSP) {
2657 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2658 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2659
Owen Andersona6804442011-09-01 23:23:50 +00002660 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
2661 return MCDisassembler::Fail;
2662 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
2663 return MCDisassembler::Fail;
Owen Anderson99906832011-08-25 18:30:18 +00002664 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002665 } else if (Inst.getOpcode() == ARM::tADDspr) {
2666 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2667
2668 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2669 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersona6804442011-09-01 23:23:50 +00002670 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2671 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002672 }
2673
Owen Anderson83e3f672011-08-17 17:44:15 +00002674 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002675}
2676
Owen Andersona6804442011-09-01 23:23:50 +00002677static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002678 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002679 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2680 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2681
2682 Inst.addOperand(MCOperand::CreateImm(imod));
2683 Inst.addOperand(MCOperand::CreateImm(flags));
2684
James Molloyc047dca2011-09-01 18:02:14 +00002685 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002686}
2687
Owen Andersona6804442011-09-01 23:23:50 +00002688static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002689 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002690 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002691 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2692 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2693
Owen Andersona6804442011-09-01 23:23:50 +00002694 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2695 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002696 Inst.addOperand(MCOperand::CreateImm(add));
2697
Owen Anderson83e3f672011-08-17 17:44:15 +00002698 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002699}
2700
Owen Andersona6804442011-09-01 23:23:50 +00002701static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002702 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002703 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002704 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002705}
2706
Owen Andersona6804442011-09-01 23:23:50 +00002707static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002708 uint64_t Address, const void *Decoder) {
2709 if (Val == 0xA || Val == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00002710 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002711
2712 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002713 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002714}
2715
Owen Andersona6804442011-09-01 23:23:50 +00002716static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002717DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2718 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002719 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002720
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002721 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2722 if (pred == 0xE || pred == 0xF) {
Owen Andersonb45b11b2011-08-31 22:00:41 +00002723 unsigned opc = fieldFromInstruction32(Insn, 4, 28);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002724 switch (opc) {
2725 default:
James Molloyc047dca2011-09-01 18:02:14 +00002726 return MCDisassembler::Fail;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002727 case 0xf3bf8f4:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002728 Inst.setOpcode(ARM::t2DSB);
2729 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002730 case 0xf3bf8f5:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002731 Inst.setOpcode(ARM::t2DMB);
2732 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002733 case 0xf3bf8f6:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002734 Inst.setOpcode(ARM::t2ISB);
James Molloyc047dca2011-09-01 18:02:14 +00002735 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002736 }
2737
2738 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002739 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002740 }
2741
2742 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2743 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2744 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2745 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2746 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2747
Owen Andersona6804442011-09-01 23:23:50 +00002748 if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
2749 return MCDisassembler::Fail;
2750 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2751 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002752
Owen Anderson83e3f672011-08-17 17:44:15 +00002753 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002754}
2755
2756// Decode a shifted immediate operand. These basically consist
2757// of an 8-bit value, and a 4-bit directive that specifies either
2758// a splat operation or a rotation.
Owen Andersona6804442011-09-01 23:23:50 +00002759static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002760 uint64_t Address, const void *Decoder) {
2761 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2762 if (ctrl == 0) {
2763 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2764 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2765 switch (byte) {
2766 case 0:
2767 Inst.addOperand(MCOperand::CreateImm(imm));
2768 break;
2769 case 1:
2770 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2771 break;
2772 case 2:
2773 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2774 break;
2775 case 3:
2776 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2777 (imm << 8) | imm));
2778 break;
2779 }
2780 } else {
2781 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2782 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2783 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2784 Inst.addOperand(MCOperand::CreateImm(imm));
2785 }
2786
James Molloyc047dca2011-09-01 18:02:14 +00002787 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002788}
2789
Owen Andersona6804442011-09-01 23:23:50 +00002790static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002791DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2792 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002793 Inst.addOperand(MCOperand::CreateImm(Val << 1));
James Molloyc047dca2011-09-01 18:02:14 +00002794 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002795}
2796
Owen Andersona6804442011-09-01 23:23:50 +00002797static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002798 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002799 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002800 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002801}
2802
Owen Andersona6804442011-09-01 23:23:50 +00002803static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002804 uint64_t Address, const void *Decoder) {
2805 switch (Val) {
2806 default:
James Molloyc047dca2011-09-01 18:02:14 +00002807 return MCDisassembler::Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002808 case 0xF: // SY
2809 case 0xE: // ST
2810 case 0xB: // ISH
2811 case 0xA: // ISHST
2812 case 0x7: // NSH
2813 case 0x6: // NSHST
2814 case 0x3: // OSH
2815 case 0x2: // OSHST
2816 break;
2817 }
2818
2819 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002820 return MCDisassembler::Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002821}
2822
Owen Andersona6804442011-09-01 23:23:50 +00002823static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002824 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +00002825 if (!Val) return MCDisassembler::Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002826 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002827 return MCDisassembler::Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002828}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002829
Owen Andersona6804442011-09-01 23:23:50 +00002830static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002831 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002832 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002833
Owen Anderson3f3570a2011-08-12 17:58:32 +00002834 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2835 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2836 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2837
James Molloyc047dca2011-09-01 18:02:14 +00002838 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002839
Owen Andersona6804442011-09-01 23:23:50 +00002840 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2841 return MCDisassembler::Fail;
2842 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
2843 return MCDisassembler::Fail;
2844 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2845 return MCDisassembler::Fail;
2846 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2847 return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002848
Owen Anderson83e3f672011-08-17 17:44:15 +00002849 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002850}
2851
2852
Owen Andersona6804442011-09-01 23:23:50 +00002853static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002854 uint64_t Address, const void *Decoder){
Owen Andersona6804442011-09-01 23:23:50 +00002855 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002856
Owen Andersoncbfc0442011-08-11 21:34:58 +00002857 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2858 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2859 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002860 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002861
Owen Andersona6804442011-09-01 23:23:50 +00002862 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2863 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002864
James Molloyc047dca2011-09-01 18:02:14 +00002865 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
2866 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002867
Owen Andersona6804442011-09-01 23:23:50 +00002868 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2869 return MCDisassembler::Fail;
2870 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
2871 return MCDisassembler::Fail;
2872 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2873 return MCDisassembler::Fail;
2874 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2875 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002876
Owen Anderson83e3f672011-08-17 17:44:15 +00002877 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002878}
2879
Owen Andersona6804442011-09-01 23:23:50 +00002880static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002881 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002882 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002883
2884 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2885 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2886 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2887 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2888 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2889 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2890
James Molloyc047dca2011-09-01 18:02:14 +00002891 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002892
Owen Andersona6804442011-09-01 23:23:50 +00002893 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2894 return MCDisassembler::Fail;
2895 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2896 return MCDisassembler::Fail;
2897 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
2898 return MCDisassembler::Fail;
2899 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2900 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002901
2902 return S;
2903}
2904
Owen Andersona6804442011-09-01 23:23:50 +00002905static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002906 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002907 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002908
2909 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2910 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2911 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2912 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2913 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2914 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2915 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2916
James Molloyc047dca2011-09-01 18:02:14 +00002917 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
2918 if (Rm == 0xF) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002919
Owen Andersona6804442011-09-01 23:23:50 +00002920 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2921 return MCDisassembler::Fail;
2922 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2923 return MCDisassembler::Fail;
2924 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
2925 return MCDisassembler::Fail;
2926 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2927 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002928
2929 return S;
2930}
2931
2932
Owen Andersona6804442011-09-01 23:23:50 +00002933static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002934 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002935 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002936
Owen Anderson7cdbf082011-08-12 18:12:39 +00002937 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2938 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2939 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2940 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2941 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2942 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002943
James Molloyc047dca2011-09-01 18:02:14 +00002944 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002945
Owen Andersona6804442011-09-01 23:23:50 +00002946 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2947 return MCDisassembler::Fail;
2948 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2949 return MCDisassembler::Fail;
2950 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
2951 return MCDisassembler::Fail;
2952 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2953 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002954
Owen Anderson83e3f672011-08-17 17:44:15 +00002955 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002956}
2957
Owen Andersona6804442011-09-01 23:23:50 +00002958static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002959 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002960 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002961
Owen Anderson7cdbf082011-08-12 18:12:39 +00002962 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2963 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2964 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2965 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2966 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2967 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2968
James Molloyc047dca2011-09-01 18:02:14 +00002969 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002970
Owen Andersona6804442011-09-01 23:23:50 +00002971 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2972 return MCDisassembler::Fail;
2973 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2974 return MCDisassembler::Fail;
2975 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
2976 return MCDisassembler::Fail;
2977 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2978 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002979
Owen Anderson83e3f672011-08-17 17:44:15 +00002980 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002981}
Owen Anderson7a2e1772011-08-15 18:44:44 +00002982
Owen Andersona6804442011-09-01 23:23:50 +00002983static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002984 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002985 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002986
Owen Anderson7a2e1772011-08-15 18:44:44 +00002987 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2988 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2989 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2990 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2991 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2992
2993 unsigned align = 0;
2994 unsigned index = 0;
2995 switch (size) {
2996 default:
James Molloyc047dca2011-09-01 18:02:14 +00002997 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002998 case 0:
2999 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003000 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003001 index = fieldFromInstruction32(Insn, 5, 3);
3002 break;
3003 case 1:
3004 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003005 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003006 index = fieldFromInstruction32(Insn, 6, 2);
3007 if (fieldFromInstruction32(Insn, 4, 1))
3008 align = 2;
3009 break;
3010 case 2:
3011 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003012 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003013 index = fieldFromInstruction32(Insn, 7, 1);
3014 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3015 align = 4;
3016 }
3017
Owen Andersona6804442011-09-01 23:23:50 +00003018 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3019 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003020 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003021 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3022 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003023 }
Owen Andersona6804442011-09-01 23:23:50 +00003024 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3025 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003026 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003027 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003028 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003029 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3030 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003031 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003032 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003033 }
3034
Owen Andersona6804442011-09-01 23:23:50 +00003035 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3036 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003037 Inst.addOperand(MCOperand::CreateImm(index));
3038
Owen Anderson83e3f672011-08-17 17:44:15 +00003039 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003040}
3041
Owen Andersona6804442011-09-01 23:23:50 +00003042static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003043 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003044 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003045
Owen Anderson7a2e1772011-08-15 18:44:44 +00003046 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3047 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3048 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3049 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3050 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3051
3052 unsigned align = 0;
3053 unsigned index = 0;
3054 switch (size) {
3055 default:
James Molloyc047dca2011-09-01 18:02:14 +00003056 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003057 case 0:
3058 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003059 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003060 index = fieldFromInstruction32(Insn, 5, 3);
3061 break;
3062 case 1:
3063 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003064 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003065 index = fieldFromInstruction32(Insn, 6, 2);
3066 if (fieldFromInstruction32(Insn, 4, 1))
3067 align = 2;
3068 break;
3069 case 2:
3070 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003071 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003072 index = fieldFromInstruction32(Insn, 7, 1);
3073 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3074 align = 4;
3075 }
3076
3077 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003078 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3079 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003080 }
Owen Andersona6804442011-09-01 23:23:50 +00003081 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3082 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003083 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003084 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003085 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003086 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3087 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003088 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003089 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003090 }
3091
Owen Andersona6804442011-09-01 23:23:50 +00003092 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3093 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003094 Inst.addOperand(MCOperand::CreateImm(index));
3095
Owen Anderson83e3f672011-08-17 17:44:15 +00003096 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003097}
3098
3099
Owen Andersona6804442011-09-01 23:23:50 +00003100static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003101 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003102 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003103
Owen Anderson7a2e1772011-08-15 18:44:44 +00003104 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3105 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3106 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3107 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3108 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3109
3110 unsigned align = 0;
3111 unsigned index = 0;
3112 unsigned inc = 1;
3113 switch (size) {
3114 default:
James Molloyc047dca2011-09-01 18:02:14 +00003115 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003116 case 0:
3117 index = fieldFromInstruction32(Insn, 5, 3);
3118 if (fieldFromInstruction32(Insn, 4, 1))
3119 align = 2;
3120 break;
3121 case 1:
3122 index = fieldFromInstruction32(Insn, 6, 2);
3123 if (fieldFromInstruction32(Insn, 4, 1))
3124 align = 4;
3125 if (fieldFromInstruction32(Insn, 5, 1))
3126 inc = 2;
3127 break;
3128 case 2:
3129 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003130 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003131 index = fieldFromInstruction32(Insn, 7, 1);
3132 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3133 align = 8;
3134 if (fieldFromInstruction32(Insn, 6, 1))
3135 inc = 2;
3136 break;
3137 }
3138
Owen Andersona6804442011-09-01 23:23:50 +00003139 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3140 return MCDisassembler::Fail;
3141 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3142 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003143 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003144 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3145 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003146 }
Owen Andersona6804442011-09-01 23:23:50 +00003147 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3148 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003149 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003150 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003151 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003152 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3153 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003154 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003155 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003156 }
3157
Owen Andersona6804442011-09-01 23:23:50 +00003158 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3159 return MCDisassembler::Fail;
3160 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3161 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003162 Inst.addOperand(MCOperand::CreateImm(index));
3163
Owen Anderson83e3f672011-08-17 17:44:15 +00003164 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003165}
3166
Owen Andersona6804442011-09-01 23:23:50 +00003167static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003168 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003169 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003170
Owen Anderson7a2e1772011-08-15 18:44:44 +00003171 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3172 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3173 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3174 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3175 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3176
3177 unsigned align = 0;
3178 unsigned index = 0;
3179 unsigned inc = 1;
3180 switch (size) {
3181 default:
James Molloyc047dca2011-09-01 18:02:14 +00003182 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003183 case 0:
3184 index = fieldFromInstruction32(Insn, 5, 3);
3185 if (fieldFromInstruction32(Insn, 4, 1))
3186 align = 2;
3187 break;
3188 case 1:
3189 index = fieldFromInstruction32(Insn, 6, 2);
3190 if (fieldFromInstruction32(Insn, 4, 1))
3191 align = 4;
3192 if (fieldFromInstruction32(Insn, 5, 1))
3193 inc = 2;
3194 break;
3195 case 2:
3196 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003197 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003198 index = fieldFromInstruction32(Insn, 7, 1);
3199 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3200 align = 8;
3201 if (fieldFromInstruction32(Insn, 6, 1))
3202 inc = 2;
3203 break;
3204 }
3205
3206 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003207 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3208 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003209 }
Owen Andersona6804442011-09-01 23:23:50 +00003210 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3211 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003212 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003213 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003214 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003215 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3216 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003217 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003218 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003219 }
3220
Owen Andersona6804442011-09-01 23:23:50 +00003221 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3222 return MCDisassembler::Fail;
3223 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3224 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003225 Inst.addOperand(MCOperand::CreateImm(index));
3226
Owen Anderson83e3f672011-08-17 17:44:15 +00003227 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003228}
3229
3230
Owen Andersona6804442011-09-01 23:23:50 +00003231static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003232 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003233 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003234
Owen Anderson7a2e1772011-08-15 18:44:44 +00003235 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3236 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3237 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3238 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3239 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3240
3241 unsigned align = 0;
3242 unsigned index = 0;
3243 unsigned inc = 1;
3244 switch (size) {
3245 default:
James Molloyc047dca2011-09-01 18:02:14 +00003246 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003247 case 0:
3248 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003249 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003250 index = fieldFromInstruction32(Insn, 5, 3);
3251 break;
3252 case 1:
3253 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003254 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003255 index = fieldFromInstruction32(Insn, 6, 2);
3256 if (fieldFromInstruction32(Insn, 5, 1))
3257 inc = 2;
3258 break;
3259 case 2:
3260 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003261 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003262 index = fieldFromInstruction32(Insn, 7, 1);
3263 if (fieldFromInstruction32(Insn, 6, 1))
3264 inc = 2;
3265 break;
3266 }
3267
Owen Andersona6804442011-09-01 23:23:50 +00003268 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3269 return MCDisassembler::Fail;
3270 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3271 return MCDisassembler::Fail;
3272 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3273 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003274
3275 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003276 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3277 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003278 }
Owen Andersona6804442011-09-01 23:23:50 +00003279 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3280 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003281 Inst.addOperand(MCOperand::CreateImm(align));
Owen Andersoneaca9282011-08-30 22:58:27 +00003282 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003283 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003284 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3285 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003286 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003287 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003288 }
3289
Owen Andersona6804442011-09-01 23:23:50 +00003290 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3291 return MCDisassembler::Fail;
3292 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3293 return MCDisassembler::Fail;
3294 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3295 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003296 Inst.addOperand(MCOperand::CreateImm(index));
3297
Owen Anderson83e3f672011-08-17 17:44:15 +00003298 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003299}
3300
Owen Andersona6804442011-09-01 23:23:50 +00003301static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003302 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003303 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003304
Owen Anderson7a2e1772011-08-15 18:44:44 +00003305 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3306 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3307 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3308 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3309 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3310
3311 unsigned align = 0;
3312 unsigned index = 0;
3313 unsigned inc = 1;
3314 switch (size) {
3315 default:
James Molloyc047dca2011-09-01 18:02:14 +00003316 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003317 case 0:
3318 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003319 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003320 index = fieldFromInstruction32(Insn, 5, 3);
3321 break;
3322 case 1:
3323 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003324 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003325 index = fieldFromInstruction32(Insn, 6, 2);
3326 if (fieldFromInstruction32(Insn, 5, 1))
3327 inc = 2;
3328 break;
3329 case 2:
3330 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003331 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003332 index = fieldFromInstruction32(Insn, 7, 1);
3333 if (fieldFromInstruction32(Insn, 6, 1))
3334 inc = 2;
3335 break;
3336 }
3337
3338 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003339 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3340 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003341 }
Owen Andersona6804442011-09-01 23:23:50 +00003342 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3343 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003344 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003345 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003346 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003347 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3348 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003349 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003350 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003351 }
3352
Owen Andersona6804442011-09-01 23:23:50 +00003353 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3354 return MCDisassembler::Fail;
3355 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3356 return MCDisassembler::Fail;
3357 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3358 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003359 Inst.addOperand(MCOperand::CreateImm(index));
3360
Owen Anderson83e3f672011-08-17 17:44:15 +00003361 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003362}
3363
3364
Owen Andersona6804442011-09-01 23:23:50 +00003365static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003366 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003367 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003368
Owen Anderson7a2e1772011-08-15 18:44:44 +00003369 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3370 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3371 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3372 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3373 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3374
3375 unsigned align = 0;
3376 unsigned index = 0;
3377 unsigned inc = 1;
3378 switch (size) {
3379 default:
James Molloyc047dca2011-09-01 18:02:14 +00003380 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003381 case 0:
3382 if (fieldFromInstruction32(Insn, 4, 1))
3383 align = 4;
3384 index = fieldFromInstruction32(Insn, 5, 3);
3385 break;
3386 case 1:
3387 if (fieldFromInstruction32(Insn, 4, 1))
3388 align = 8;
3389 index = fieldFromInstruction32(Insn, 6, 2);
3390 if (fieldFromInstruction32(Insn, 5, 1))
3391 inc = 2;
3392 break;
3393 case 2:
3394 if (fieldFromInstruction32(Insn, 4, 2))
3395 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3396 index = fieldFromInstruction32(Insn, 7, 1);
3397 if (fieldFromInstruction32(Insn, 6, 1))
3398 inc = 2;
3399 break;
3400 }
3401
Owen Andersona6804442011-09-01 23:23:50 +00003402 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3403 return MCDisassembler::Fail;
3404 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3405 return MCDisassembler::Fail;
3406 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3407 return MCDisassembler::Fail;
3408 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3409 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003410
3411 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003412 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3413 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003414 }
Owen Andersona6804442011-09-01 23:23:50 +00003415 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3416 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003417 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003418 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003419 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003420 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3421 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003422 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003423 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003424 }
3425
Owen Andersona6804442011-09-01 23:23:50 +00003426 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3427 return MCDisassembler::Fail;
3428 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3429 return MCDisassembler::Fail;
3430 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3431 return MCDisassembler::Fail;
3432 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3433 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003434 Inst.addOperand(MCOperand::CreateImm(index));
3435
Owen Anderson83e3f672011-08-17 17:44:15 +00003436 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003437}
3438
Owen Andersona6804442011-09-01 23:23:50 +00003439static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003440 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003441 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003442
Owen Anderson7a2e1772011-08-15 18:44:44 +00003443 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3444 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3445 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3446 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3447 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3448
3449 unsigned align = 0;
3450 unsigned index = 0;
3451 unsigned inc = 1;
3452 switch (size) {
3453 default:
James Molloyc047dca2011-09-01 18:02:14 +00003454 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003455 case 0:
3456 if (fieldFromInstruction32(Insn, 4, 1))
3457 align = 4;
3458 index = fieldFromInstruction32(Insn, 5, 3);
3459 break;
3460 case 1:
3461 if (fieldFromInstruction32(Insn, 4, 1))
3462 align = 8;
3463 index = fieldFromInstruction32(Insn, 6, 2);
3464 if (fieldFromInstruction32(Insn, 5, 1))
3465 inc = 2;
3466 break;
3467 case 2:
3468 if (fieldFromInstruction32(Insn, 4, 2))
3469 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3470 index = fieldFromInstruction32(Insn, 7, 1);
3471 if (fieldFromInstruction32(Insn, 6, 1))
3472 inc = 2;
3473 break;
3474 }
3475
3476 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003477 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3478 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003479 }
Owen Andersona6804442011-09-01 23:23:50 +00003480 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3481 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003482 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003483 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003484 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003485 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3486 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003487 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003488 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003489 }
3490
Owen Andersona6804442011-09-01 23:23:50 +00003491 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3492 return MCDisassembler::Fail;
3493 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3494 return MCDisassembler::Fail;
3495 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3496 return MCDisassembler::Fail;
3497 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3498 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003499 Inst.addOperand(MCOperand::CreateImm(index));
3500
Owen Anderson83e3f672011-08-17 17:44:15 +00003501 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003502}
3503
Owen Andersona6804442011-09-01 23:23:50 +00003504static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003505 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003506 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003507 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3508 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3509 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3510 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3511 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3512
3513 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003514 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003515
Owen Andersona6804442011-09-01 23:23:50 +00003516 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3517 return MCDisassembler::Fail;
3518 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3519 return MCDisassembler::Fail;
3520 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3521 return MCDisassembler::Fail;
3522 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3523 return MCDisassembler::Fail;
3524 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3525 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003526
3527 return S;
3528}
3529
Owen Andersona6804442011-09-01 23:23:50 +00003530static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003531 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003532 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003533 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3534 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3535 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3536 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3537 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3538
3539 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003540 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003541
Owen Andersona6804442011-09-01 23:23:50 +00003542 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3543 return MCDisassembler::Fail;
3544 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3545 return MCDisassembler::Fail;
3546 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3547 return MCDisassembler::Fail;
3548 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3549 return MCDisassembler::Fail;
3550 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3551 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003552
3553 return S;
3554}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00003555
Owen Andersona6804442011-09-01 23:23:50 +00003556static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoneaca9282011-08-30 22:58:27 +00003557 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003558 DecodeStatus S = MCDisassembler::Success;
Owen Andersoneaca9282011-08-30 22:58:27 +00003559 unsigned pred = fieldFromInstruction16(Insn, 4, 4);
3560 // The InstPrinter needs to have the low bit of the predicate in
3561 // the mask operand to be able to print it properly.
3562 unsigned mask = fieldFromInstruction16(Insn, 0, 5);
3563
3564 if (pred == 0xF) {
3565 pred = 0xE;
James Molloyc047dca2011-09-01 18:02:14 +00003566 S = MCDisassembler::SoftFail;
Owen Andersone234d022011-08-24 17:21:43 +00003567 }
3568
Owen Andersoneaca9282011-08-30 22:58:27 +00003569 if ((mask & 0xF) == 0) {
3570 // Preserve the high bit of the mask, which is the low bit of
3571 // the predicate.
3572 mask &= 0x10;
3573 mask |= 0x8;
James Molloyc047dca2011-09-01 18:02:14 +00003574 S = MCDisassembler::SoftFail;
Owen Andersonf4408202011-08-24 22:40:22 +00003575 }
Owen Andersoneaca9282011-08-30 22:58:27 +00003576
3577 Inst.addOperand(MCOperand::CreateImm(pred));
3578 Inst.addOperand(MCOperand::CreateImm(mask));
Owen Andersonf4408202011-08-24 22:40:22 +00003579 return S;
3580}