blob: aace2f9723373237e4b23057e045c864c14d6577 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Chris Lattner6274ec42010-10-28 21:37:33 +000028StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
29 return getInstructionName(Opcode);
30}
31
32
Chris Lattnerd3740872010-04-04 05:04:31 +000033void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Bill Wendling04863d02010-11-13 10:40:19 +000034 unsigned Opcode = MI->getOpcode();
35
Johnny Chen9e088762010-03-17 17:52:21 +000036 // Check for MOVs and print canonical forms, instead.
Bill Wendling04863d02010-11-13 10:40:19 +000037 if (Opcode == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000038 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000039 const MCOperand &Dst = MI->getOperand(0);
40 const MCOperand &MO1 = MI->getOperand(1);
41 const MCOperand &MO2 = MI->getOperand(2);
42 const MCOperand &MO3 = MI->getOperand(3);
43
44 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000045 printSBitModifierOperand(MI, 6, O);
46 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000047
48 O << '\t' << getRegisterName(Dst.getReg())
49 << ", " << getRegisterName(MO1.getReg());
50
51 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
52 return;
53
54 O << ", ";
55
56 if (MO2.getReg()) {
57 O << getRegisterName(MO2.getReg());
58 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
59 } else {
60 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
61 }
62 return;
63 }
64
65 // A8.6.123 PUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000066 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000067 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000068 O << '\t' << "push";
69 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000070 if (Opcode == ARM::t2STMDB_UPD)
71 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000072 O << '\t';
73 printRegisterList(MI, 4, O);
74 return;
Johnny Chen9e088762010-03-17 17:52:21 +000075 }
76
77 // A8.6.122 POP
Bill Wendling73fe34a2010-11-16 01:16:36 +000078 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000079 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000080 O << '\t' << "pop";
81 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000082 if (Opcode == ARM::t2LDMIA_UPD)
83 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000084 O << '\t';
85 printRegisterList(MI, 4, O);
86 return;
Johnny Chen9e088762010-03-17 17:52:21 +000087 }
88
89 // A8.6.355 VPUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000090 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000091 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000092 O << '\t' << "vpush";
93 printPredicateOperand(MI, 2, O);
94 O << '\t';
95 printRegisterList(MI, 4, O);
96 return;
Johnny Chen9e088762010-03-17 17:52:21 +000097 }
98
99 // A8.6.354 VPOP
Bill Wendling73fe34a2010-11-16 01:16:36 +0000100 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +0000101 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000102 O << '\t' << "vpop";
103 printPredicateOperand(MI, 2, O);
104 O << '\t';
105 printRegisterList(MI, 4, O);
106 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000107 }
108
Chris Lattner35c33bd2010-04-04 04:47:45 +0000109 printInstruction(MI, O);
Bill Wendling04863d02010-11-13 10:40:19 +0000110}
Chris Lattnerfd603822009-10-19 19:56:26 +0000111
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000112void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000113 raw_ostream &O) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000114 const MCOperand &Op = MI->getOperand(OpNo);
115 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000116 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000117 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000118 } else if (Op.isImm()) {
119 O << '#' << Op.getImm();
120 } else {
121 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000122 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000123 }
124}
Chris Lattner61d35c22009-10-19 21:21:39 +0000125
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000126static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000127 const MCAsmInfo *MAI) {
128 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000129 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000130 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000131
Chris Lattner61d35c22009-10-19 21:21:39 +0000132 unsigned Imm = ARM_AM::getSOImmValImm(V);
133 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000134
Chris Lattner61d35c22009-10-19 21:21:39 +0000135 // Print low-level immediate formation info, per
136 // A5.1.3: "Data-processing operands - Immediate".
137 if (Rot) {
138 O << "#" << Imm << ", " << Rot;
139 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000140 if (CommentStream)
141 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000142 } else {
143 O << "#" << Imm;
144 }
145}
146
147
148/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
149/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000150void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
151 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000152 const MCOperand &MO = MI->getOperand(OpNum);
153 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000154 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000155}
Chris Lattner084f87d2009-10-19 21:57:05 +0000156
Chris Lattner017d9472009-10-20 00:40:56 +0000157// so_reg is a 4-operand unit corresponding to register forms of the A5.1
158// "Addressing Mode 1 - Data-processing operands" forms. This includes:
159// REG 0 0 - e.g. R5
160// REG REG 0,SH_OPC - e.g. R5, ROR R3
161// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000162void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
163 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000164 const MCOperand &MO1 = MI->getOperand(OpNum);
165 const MCOperand &MO2 = MI->getOperand(OpNum+1);
166 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000167
Chris Lattner017d9472009-10-20 00:40:56 +0000168 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000169
Chris Lattner017d9472009-10-20 00:40:56 +0000170 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000171 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
172 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000173 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000174 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000175 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000176 } else if (ShOpc != ARM_AM::rrx) {
177 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000178 }
179}
Chris Lattner084f87d2009-10-19 21:57:05 +0000180
181
Chris Lattner35c33bd2010-04-04 04:47:45 +0000182void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
183 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000184 const MCOperand &MO1 = MI->getOperand(Op);
185 const MCOperand &MO2 = MI->getOperand(Op+1);
186 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000187
Chris Lattner084f87d2009-10-19 21:57:05 +0000188 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000189 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000190 return;
191 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000192
Chris Lattner084f87d2009-10-19 21:57:05 +0000193 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000194
Chris Lattner084f87d2009-10-19 21:57:05 +0000195 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000196 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000197 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000198 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
199 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000200 O << "]";
201 return;
202 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000203
Chris Lattner084f87d2009-10-19 21:57:05 +0000204 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000205 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
206 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000207
Chris Lattner084f87d2009-10-19 21:57:05 +0000208 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
209 O << ", "
210 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
211 << " #" << ShImm;
212 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000213}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000214
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000215void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000216 unsigned OpNum,
217 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000218 const MCOperand &MO1 = MI->getOperand(OpNum);
219 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000220
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000221 if (!MO1.getReg()) {
222 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000223 O << '#'
224 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
225 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000226 return;
227 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000228
Johnny Chen9e088762010-03-17 17:52:21 +0000229 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
230 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000231
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000232 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
233 O << ", "
234 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
235 << " #" << ShImm;
236}
237
Chris Lattner35c33bd2010-04-04 04:47:45 +0000238void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
239 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000240 const MCOperand &MO1 = MI->getOperand(OpNum);
241 const MCOperand &MO2 = MI->getOperand(OpNum+1);
242 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000243
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000244 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000245
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000246 if (MO2.getReg()) {
247 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
248 << getRegisterName(MO2.getReg()) << ']';
249 return;
250 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000251
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000252 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
253 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000254 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
255 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000256 O << ']';
257}
258
259void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000260 unsigned OpNum,
261 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000262 const MCOperand &MO1 = MI->getOperand(OpNum);
263 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000264
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000265 if (MO1.getReg()) {
266 O << (char)ARM_AM::getAM3Op(MO2.getImm())
267 << getRegisterName(MO1.getReg());
268 return;
269 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000270
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000271 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000272 O << '#'
273 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
274 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000275}
276
Jim Grosbache6913602010-11-03 01:01:43 +0000277void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000278 raw_ostream &O) {
Jim Grosbache6913602010-11-03 01:01:43 +0000279 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
280 .getImm());
281 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000282}
283
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000284void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000285 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000286 const MCOperand &MO1 = MI->getOperand(OpNum);
287 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000288
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000289 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000290 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000291 return;
292 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000293
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000294 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000295
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000296 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
297 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000298 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000299 << ImmOffs * 4;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000300 }
301 O << "]";
302}
303
Chris Lattner35c33bd2010-04-04 04:47:45 +0000304void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
305 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000306 const MCOperand &MO1 = MI->getOperand(OpNum);
307 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000308
Bob Wilson226036e2010-03-20 22:13:40 +0000309 O << "[" << getRegisterName(MO1.getReg());
310 if (MO2.getImm()) {
311 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000312 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000313 }
Bob Wilson226036e2010-03-20 22:13:40 +0000314 O << "]";
315}
316
317void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000318 unsigned OpNum,
319 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000320 const MCOperand &MO = MI->getOperand(OpNum);
321 if (MO.getReg() == 0)
322 O << "!";
323 else
324 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000325}
326
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000327void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
328 unsigned OpNum,
329 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000330 const MCOperand &MO = MI->getOperand(OpNum);
331 uint32_t v = ~MO.getImm();
332 int32_t lsb = CountTrailingZeros_32(v);
333 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
334 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
335 O << '#' << lsb << ", #" << width;
336}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000337
Johnny Chen1adc40c2010-08-12 20:46:17 +0000338void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
339 raw_ostream &O) {
340 unsigned val = MI->getOperand(OpNum).getImm();
341 O << ARM_MB::MemBOptToString(val);
342}
343
Bob Wilson22f5dc72010-08-16 18:27:34 +0000344void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000345 raw_ostream &O) {
346 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
347 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
348 switch (Opc) {
349 case ARM_AM::no_shift:
350 return;
351 case ARM_AM::lsl:
352 O << ", lsl #";
353 break;
354 case ARM_AM::asr:
355 O << ", asr #";
356 break;
357 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000358 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000359 }
360 O << ARM_AM::getSORegOffset(ShiftOp);
361}
362
Chris Lattner35c33bd2010-04-04 04:47:45 +0000363void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
364 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000365 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000366 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
367 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000368 O << getRegisterName(MI->getOperand(i).getReg());
369 }
370 O << "}";
371}
Chris Lattner4d152222009-10-19 22:23:04 +0000372
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000373void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
374 raw_ostream &O) {
375 const MCOperand &Op = MI->getOperand(OpNum);
376 if (Op.getImm())
377 O << "be";
378 else
379 O << "le";
380}
381
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000382void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
383 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000384 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000385 O << ARM_PROC::IModToString(Op.getImm());
386}
387
388void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
389 raw_ostream &O) {
390 const MCOperand &Op = MI->getOperand(OpNum);
391 unsigned IFlags = Op.getImm();
392 for (int i=2; i >= 0; --i)
393 if (IFlags & (1 << i))
394 O << ARM_PROC::IFlagsToString(1 << i);
Johnny Chen9e088762010-03-17 17:52:21 +0000395}
396
Chris Lattner35c33bd2010-04-04 04:47:45 +0000397void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
398 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000399 const MCOperand &Op = MI->getOperand(OpNum);
400 unsigned Mask = Op.getImm();
401 if (Mask) {
402 O << '_';
403 if (Mask & 8) O << 'f';
404 if (Mask & 4) O << 's';
405 if (Mask & 2) O << 'x';
406 if (Mask & 1) O << 'c';
407 }
408}
409
Chris Lattner35c33bd2010-04-04 04:47:45 +0000410void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
411 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000412 const MCOperand &Op = MI->getOperand(OpNum);
413 O << '#';
414 if (Op.getImm() < 0)
415 O << '-' << (-Op.getImm() - 1);
416 else
417 O << Op.getImm();
418}
419
Chris Lattner35c33bd2010-04-04 04:47:45 +0000420void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
421 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000422 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
423 if (CC != ARMCC::AL)
424 O << ARMCondCodeToString(CC);
425}
426
Jim Grosbach15d78982010-09-14 22:27:15 +0000427void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000428 unsigned OpNum,
429 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000430 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
431 O << ARMCondCodeToString(CC);
432}
433
Chris Lattner35c33bd2010-04-04 04:47:45 +0000434void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
435 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000436 if (MI->getOperand(OpNum).getReg()) {
437 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
438 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000439 O << 's';
440 }
441}
442
Chris Lattner35c33bd2010-04-04 04:47:45 +0000443void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
444 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000445 O << MI->getOperand(OpNum).getImm();
446}
447
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000448void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
449 raw_ostream &O) {
450 O << "p" << MI->getOperand(OpNum).getImm();
451}
452
453void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
454 raw_ostream &O) {
455 O << "c" << MI->getOperand(OpNum).getImm();
456}
457
Chris Lattner35c33bd2010-04-04 04:47:45 +0000458void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
459 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000460 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000461}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000462
Chris Lattner35c33bd2010-04-04 04:47:45 +0000463void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
464 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000465 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000466}
Johnny Chen9e088762010-03-17 17:52:21 +0000467
Chris Lattner35c33bd2010-04-04 04:47:45 +0000468void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
469 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000470 // (3 - the number of trailing zeros) is the number of then / else.
471 unsigned Mask = MI->getOperand(OpNum).getImm();
472 unsigned CondBit0 = Mask >> 4 & 1;
473 unsigned NumTZ = CountTrailingZeros_32(Mask);
474 assert(NumTZ <= 3 && "Invalid IT mask!");
475 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
476 bool T = ((Mask >> Pos) & 1) == CondBit0;
477 if (T)
478 O << 't';
479 else
480 O << 'e';
481 }
482}
483
Chris Lattner35c33bd2010-04-04 04:47:45 +0000484void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
485 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000486 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000487 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000488
489 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000490 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000491 return;
492 }
493
494 O << "[" << getRegisterName(MO1.getReg());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000495 if (unsigned RegNum = MO2.getReg())
496 O << ", " << getRegisterName(RegNum);
497 O << "]";
498}
499
500void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
501 unsigned Op,
502 raw_ostream &O,
503 unsigned Scale) {
504 const MCOperand &MO1 = MI->getOperand(Op);
505 const MCOperand &MO2 = MI->getOperand(Op + 1);
506
507 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
508 printOperand(MI, Op, O);
509 return;
510 }
511
512 O << "[" << getRegisterName(MO1.getReg());
513 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000514 O << ", #" << ImmOffs * Scale;
515 O << "]";
516}
517
Bill Wendlingf4caf692010-12-14 03:36:38 +0000518void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
519 unsigned Op,
520 raw_ostream &O) {
521 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000522}
523
Bill Wendlingf4caf692010-12-14 03:36:38 +0000524void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
525 unsigned Op,
526 raw_ostream &O) {
527 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000528}
529
Bill Wendlingf4caf692010-12-14 03:36:38 +0000530void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
531 unsigned Op,
532 raw_ostream &O) {
533 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000534}
535
Chris Lattner35c33bd2010-04-04 04:47:45 +0000536void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
537 raw_ostream &O) {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000538 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000539}
540
Johnny Chen9e088762010-03-17 17:52:21 +0000541// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
542// register with shift forms.
543// REG 0 0 - e.g. R5
544// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000545void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
546 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000547 const MCOperand &MO1 = MI->getOperand(OpNum);
548 const MCOperand &MO2 = MI->getOperand(OpNum+1);
549
550 unsigned Reg = MO1.getReg();
551 O << getRegisterName(Reg);
552
553 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000554 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000555 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
556 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
557 if (ShOpc != ARM_AM::rrx)
558 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000559}
560
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000561void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
562 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000563 const MCOperand &MO1 = MI->getOperand(OpNum);
564 const MCOperand &MO2 = MI->getOperand(OpNum+1);
565
Jim Grosbach3e556122010-10-26 22:37:02 +0000566 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
567 printOperand(MI, OpNum, O);
568 return;
569 }
570
Johnny Chen9e088762010-03-17 17:52:21 +0000571 O << "[" << getRegisterName(MO1.getReg());
572
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000573 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000574 bool isSub = OffImm < 0;
575 // Special value for #-0. All others are normal.
576 if (OffImm == INT32_MIN)
577 OffImm = 0;
578 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000579 O << ", #-" << -OffImm;
580 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000581 O << ", #" << OffImm;
582 O << "]";
583}
584
585void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000586 unsigned OpNum,
587 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000588 const MCOperand &MO1 = MI->getOperand(OpNum);
589 const MCOperand &MO2 = MI->getOperand(OpNum+1);
590
591 O << "[" << getRegisterName(MO1.getReg());
592
593 int32_t OffImm = (int32_t)MO2.getImm();
594 // Don't print +0.
595 if (OffImm < 0)
596 O << ", #-" << -OffImm;
597 else if (OffImm > 0)
598 O << ", #" << OffImm;
599 O << "]";
600}
601
602void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000603 unsigned OpNum,
604 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000605 const MCOperand &MO1 = MI->getOperand(OpNum);
606 const MCOperand &MO2 = MI->getOperand(OpNum+1);
607
608 O << "[" << getRegisterName(MO1.getReg());
609
610 int32_t OffImm = (int32_t)MO2.getImm() / 4;
611 // Don't print +0.
612 if (OffImm < 0)
613 O << ", #-" << -OffImm * 4;
614 else if (OffImm > 0)
615 O << ", #" << OffImm * 4;
616 O << "]";
617}
618
619void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000620 unsigned OpNum,
621 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000622 const MCOperand &MO1 = MI->getOperand(OpNum);
623 int32_t OffImm = (int32_t)MO1.getImm();
624 // Don't print +0.
625 if (OffImm < 0)
626 O << "#-" << -OffImm;
627 else if (OffImm > 0)
628 O << "#" << OffImm;
629}
630
631void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000632 unsigned OpNum,
633 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000634 const MCOperand &MO1 = MI->getOperand(OpNum);
635 int32_t OffImm = (int32_t)MO1.getImm() / 4;
636 // Don't print +0.
637 if (OffImm < 0)
638 O << "#-" << -OffImm * 4;
639 else if (OffImm > 0)
640 O << "#" << OffImm * 4;
641}
642
643void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000644 unsigned OpNum,
645 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000646 const MCOperand &MO1 = MI->getOperand(OpNum);
647 const MCOperand &MO2 = MI->getOperand(OpNum+1);
648 const MCOperand &MO3 = MI->getOperand(OpNum+2);
649
650 O << "[" << getRegisterName(MO1.getReg());
651
652 assert(MO2.getReg() && "Invalid so_reg load / store address!");
653 O << ", " << getRegisterName(MO2.getReg());
654
655 unsigned ShAmt = MO3.getImm();
656 if (ShAmt) {
657 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
658 O << ", lsl #" << ShAmt;
659 }
660 O << "]";
661}
662
Chris Lattner35c33bd2010-04-04 04:47:45 +0000663void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
664 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000665 const MCOperand &MO = MI->getOperand(OpNum);
666 O << '#';
667 if (MO.isFPImm()) {
668 O << (float)MO.getFPImm();
669 } else {
670 union {
671 uint32_t I;
672 float F;
673 } FPUnion;
674
675 FPUnion.I = MO.getImm();
676 O << FPUnion.F;
677 }
Johnny Chen9e088762010-03-17 17:52:21 +0000678}
679
Chris Lattner35c33bd2010-04-04 04:47:45 +0000680void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
681 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000682 const MCOperand &MO = MI->getOperand(OpNum);
683 O << '#';
684 if (MO.isFPImm()) {
685 O << MO.getFPImm();
686 } else {
687 // We expect the binary encoding of a floating point number here.
688 union {
689 uint64_t I;
690 double D;
691 } FPUnion;
692
693 FPUnion.I = MO.getImm();
694 O << FPUnion.D;
695 }
Johnny Chen9e088762010-03-17 17:52:21 +0000696}
697
Bob Wilson1a913ed2010-06-11 21:34:50 +0000698void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
699 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000700 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
701 unsigned EltBits;
702 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000703 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000704}