blob: bd43d497d2d847bf0baa17749f3c1ca902354755 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000027#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000028#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000030#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000031#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000032#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000034using namespace llvm;
35
Chris Lattner3ee77402007-06-19 05:46:06 +000036static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
37cl::desc("enable preincrement load/store generation on PPC (experimental)"),
38 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000039
Chris Lattner331d1bc2006-11-02 01:44:04 +000040PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
41 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000042
Nate Begeman405e3ec2005-10-21 00:02:42 +000043 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Chris Lattnerd145a612005-09-27 22:18:25 +000045 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000046 setUseUnderscoreSetJmp(true);
47 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000048
Chris Lattner7c5a3d32005-08-16 17:14:42 +000049 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000050 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
51 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
52 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000053
Evan Chengc5484282006-10-04 00:56:09 +000054 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
55 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
56 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
57
Evan Cheng8b2794a2006-10-13 21:14:26 +000058 // PowerPC does not have truncstore for i1.
59 setStoreXAction(MVT::i1, Promote);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Chris Lattnera54aa942006-01-29 06:26:08 +000073 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
74 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
75
Dale Johannesen638ccd52007-10-06 01:24:11 +000076 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
77 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
78 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000079 // This is used in the ppcf128->int sequence. Note it has different semantics
80 // from FP_ROUND: that rounds to nearest, this rounds to zero.
81 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000082
Chris Lattner7c5a3d32005-08-16 17:14:42 +000083 // PowerPC has no intrinsics for these particular operations
84 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
85 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
86 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
87
Chris Lattner7c5a3d32005-08-16 17:14:42 +000088 // PowerPC has no SREM/UREM instructions
89 setOperationAction(ISD::SREM, MVT::i32, Expand);
90 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000091 setOperationAction(ISD::SREM, MVT::i64, Expand);
92 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000093
94 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
95 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
96 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
97 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
98 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
99 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
100 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
101 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
102 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000105 setOperationAction(ISD::FSIN , MVT::f64, Expand);
106 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000107 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000108 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109 setOperationAction(ISD::FSIN , MVT::f32, Expand);
110 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000111 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000112 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000113
114 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000115 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
117 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
118 }
119
Chris Lattner9601a862006-03-05 05:08:37 +0000120 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
121 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
122
Nate Begemand88fc032006-01-14 03:14:10 +0000123 // PowerPC does not have BSWAP, CTPOP or CTTZ
124 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000125 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
126 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000127 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
128 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
129 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130
Nate Begeman35ef9132006-01-11 21:21:00 +0000131 // PowerPC does not have ROTR
132 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
133
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000134 // PowerPC does not have Select
135 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000136 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 setOperationAction(ISD::SELECT, MVT::f32, Expand);
138 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000139
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000140 // PowerPC wants to turn select_cc of FP into fsel when possible.
141 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
142 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000143
Nate Begeman750ac1b2006-02-01 07:19:44 +0000144 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000145 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000146
Nate Begeman81e80972006-03-17 01:40:33 +0000147 // PowerPC does not have BRCOND which requires SetCC
148 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000149
150 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000151
Chris Lattnerf7605322005-08-31 21:09:52 +0000152 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
153 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000154
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000155 // PowerPC does not have [U|S]INT_TO_FP
156 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
157 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
158
Chris Lattner53e88452005-12-23 05:13:35 +0000159 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
160 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000161 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
162 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000163
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000164 // We cannot sextinreg(i1). Expand to shifts.
165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000166
Jim Laskeyabf6d172006-01-05 01:25:28 +0000167 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000168 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000169 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000170 if (!TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Jim Laskey1ee29252007-01-26 14:34:52 +0000171 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000172 } else {
173 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
174 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
175 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
176 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
177 }
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000178
Nate Begeman28a6b022005-12-10 02:36:00 +0000179 // We want to legalize GlobalAddress and ConstantPool nodes into the
180 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000181 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000182 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000183 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000184 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000185 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000186 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000187 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
188 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
189
Nate Begemanee625572006-01-27 21:09:22 +0000190 // RET must be custom lowered, to meet ABI requirements
191 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000192
Nate Begemanacc398c2006-01-25 18:21:52 +0000193 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
194 setOperationAction(ISD::VASTART , MVT::Other, Custom);
195
Nicolas Geoffray01119992007-04-03 13:59:52 +0000196 // VAARG is custom lowered with ELF 32 ABI
197 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
198 setOperationAction(ISD::VAARG, MVT::Other, Custom);
199 else
200 setOperationAction(ISD::VAARG, MVT::Other, Expand);
201
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000202 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000203 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
204 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000205 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000206 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
208 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000209
Chris Lattner6d92cad2006-03-26 10:06:40 +0000210 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000211 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000212
Chris Lattnera7a58542006-06-16 17:34:12 +0000213 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000214 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000215 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000216 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000217 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000218 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000219 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
220
Chris Lattner7fbcef72006-03-24 07:53:47 +0000221 // FIXME: disable this lowered code. This generates 64-bit register values,
222 // and we don't model the fact that the top part is clobbered by calls. We
223 // need to flag these together so that the value isn't live across a call.
224 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
225
Nate Begemanae749a92005-10-25 23:48:36 +0000226 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
227 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
228 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000229 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000230 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000231 }
232
Chris Lattnera7a58542006-06-16 17:34:12 +0000233 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000234 // 64 bit PowerPC implementations can support i64 types directly
235 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000236 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
237 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000238 } else {
239 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000240 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
241 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
242 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000243 }
Evan Chengd30bf012006-03-01 01:11:20 +0000244
Nate Begeman425a9692005-11-29 08:17:20 +0000245 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000246 // First set operation action for all vector types to expand. Then we
247 // will selectively turn on ones that can be effectively codegen'd.
248 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000249 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000250 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000251 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
252 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000253
Chris Lattner7ff7e672006-04-04 17:25:31 +0000254 // We promote all shuffles to v16i8.
255 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000256 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
257
258 // We promote all non-typed operations to v4i32.
259 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
260 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
261 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
262 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
263 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
264 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
265 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
266 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
267 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
268 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
269 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
270 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000271
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000272 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000273 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
274 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
275 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
276 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
277 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000278 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000279 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000280 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
281 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
282 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000283 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
284 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
285 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
286 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000287 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohmana3f269f2007-10-12 14:08:57 +0000288 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
289 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
290 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
291 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000292 }
293
Chris Lattner7ff7e672006-04-04 17:25:31 +0000294 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
295 // with merges, splats, etc.
296 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
297
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298 setOperationAction(ISD::AND , MVT::v4i32, Legal);
299 setOperationAction(ISD::OR , MVT::v4i32, Legal);
300 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
301 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
302 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
303 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
304
Nate Begeman425a9692005-11-29 08:17:20 +0000305 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000306 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000307 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
308 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000309
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000310 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000311 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000312 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000313 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000314
Chris Lattnerb2177b92006-03-19 06:55:52 +0000315 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
316 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000317
Chris Lattner541f91b2006-04-02 00:43:36 +0000318 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
319 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000320 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
321 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000322 }
323
Chris Lattnerc08f9022006-06-27 00:04:13 +0000324 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000325 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000326 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000327
Jim Laskey2ad9f172007-02-22 14:56:36 +0000328 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000329 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000330 setExceptionPointerRegister(PPC::X3);
331 setExceptionSelectorRegister(PPC::X4);
332 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000333 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000334 setExceptionPointerRegister(PPC::R3);
335 setExceptionSelectorRegister(PPC::R4);
336 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000337
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000338 // We have target-specific dag combine patterns for the following nodes:
339 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000340 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000341 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000342 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000343
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000344 computeRegisterProperties();
345}
346
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000347const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
348 switch (Opcode) {
349 default: return 0;
350 case PPCISD::FSEL: return "PPCISD::FSEL";
351 case PPCISD::FCFID: return "PPCISD::FCFID";
352 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
353 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000354 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000355 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
356 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000357 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000358 case PPCISD::Hi: return "PPCISD::Hi";
359 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000360 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000361 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
362 case PPCISD::SRL: return "PPCISD::SRL";
363 case PPCISD::SRA: return "PPCISD::SRA";
364 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000365 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
366 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000367 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
368 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000369 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000370 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
371 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000372 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000373 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000374 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000375 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000376 case PPCISD::LBRX: return "PPCISD::LBRX";
377 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000378 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000379 }
380}
381
Chris Lattner1a635d62006-04-14 06:01:58 +0000382//===----------------------------------------------------------------------===//
383// Node matching predicates, for use by the tblgen matching code.
384//===----------------------------------------------------------------------===//
385
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000386/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
387static bool isFloatingPointZero(SDOperand Op) {
388 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000389 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000390 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000391 // Maybe this has already been legalized into the constant pool?
392 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000393 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000394 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000395 }
396 return false;
397}
398
Chris Lattnerddb739e2006-04-06 17:23:16 +0000399/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
400/// true if Op is undef or if it matches the specified value.
401static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
402 return Op.getOpcode() == ISD::UNDEF ||
403 cast<ConstantSDNode>(Op)->getValue() == Val;
404}
405
406/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
407/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000408bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
409 if (!isUnary) {
410 for (unsigned i = 0; i != 16; ++i)
411 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
412 return false;
413 } else {
414 for (unsigned i = 0; i != 8; ++i)
415 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
416 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
417 return false;
418 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000419 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000420}
421
422/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
423/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000424bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
425 if (!isUnary) {
426 for (unsigned i = 0; i != 16; i += 2)
427 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
428 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
429 return false;
430 } else {
431 for (unsigned i = 0; i != 8; i += 2)
432 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
433 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
434 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
435 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
436 return false;
437 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000438 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000439}
440
Chris Lattnercaad1632006-04-06 22:02:42 +0000441/// isVMerge - Common function, used to match vmrg* shuffles.
442///
443static bool isVMerge(SDNode *N, unsigned UnitSize,
444 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000445 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
446 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
447 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
448 "Unsupported merge size!");
449
450 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
451 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
452 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000453 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000454 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000455 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000456 return false;
457 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000458 return true;
459}
460
461/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
462/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
463bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
464 if (!isUnary)
465 return isVMerge(N, UnitSize, 8, 24);
466 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000467}
468
469/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
470/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000471bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
472 if (!isUnary)
473 return isVMerge(N, UnitSize, 0, 16);
474 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000475}
476
477
Chris Lattnerd0608e12006-04-06 18:26:28 +0000478/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
479/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000480int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000481 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
482 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000483 // Find the first non-undef value in the shuffle mask.
484 unsigned i;
485 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
486 /*search*/;
487
488 if (i == 16) return -1; // all undef.
489
490 // Otherwise, check to see if the rest of the elements are consequtively
491 // numbered from this value.
492 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
493 if (ShiftAmt < i) return -1;
494 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000495
Chris Lattnerf24380e2006-04-06 22:28:36 +0000496 if (!isUnary) {
497 // Check the rest of the elements to see if they are consequtive.
498 for (++i; i != 16; ++i)
499 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
500 return -1;
501 } else {
502 // Check the rest of the elements to see if they are consequtive.
503 for (++i; i != 16; ++i)
504 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
505 return -1;
506 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000507
508 return ShiftAmt;
509}
Chris Lattneref819f82006-03-20 06:33:01 +0000510
511/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
512/// specifies a splat of a single element that is suitable for input to
513/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000514bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
515 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
516 N->getNumOperands() == 16 &&
517 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000518
Chris Lattner88a99ef2006-03-20 06:37:44 +0000519 // This is a splat operation if each element of the permute is the same, and
520 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000521 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000522 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000523 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
524 ElementBase = EltV->getValue();
525 else
526 return false; // FIXME: Handle UNDEF elements too!
527
528 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
529 return false;
530
531 // Check that they are consequtive.
532 for (unsigned i = 1; i != EltSize; ++i) {
533 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
534 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
535 return false;
536 }
537
Chris Lattner88a99ef2006-03-20 06:37:44 +0000538 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000539 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000540 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000541 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
542 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000543 for (unsigned j = 0; j != EltSize; ++j)
544 if (N->getOperand(i+j) != N->getOperand(j))
545 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000546 }
547
Chris Lattner7ff7e672006-04-04 17:25:31 +0000548 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000549}
550
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000551/// isAllNegativeZeroVector - Returns true if all elements of build_vector
552/// are -0.0.
553bool PPC::isAllNegativeZeroVector(SDNode *N) {
554 assert(N->getOpcode() == ISD::BUILD_VECTOR);
555 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
556 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000557 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000558 return false;
559}
560
Chris Lattneref819f82006-03-20 06:33:01 +0000561/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
562/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000563unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
564 assert(isSplatShuffleMask(N, EltSize));
565 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000566}
567
Chris Lattnere87192a2006-04-12 17:37:20 +0000568/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000569/// by using a vspltis[bhw] instruction of the specified element size, return
570/// the constant being splatted. The ByteSize field indicates the number of
571/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000572SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000573 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000574
575 // If ByteSize of the splat is bigger than the element size of the
576 // build_vector, then we have a case where we are checking for a splat where
577 // multiple elements of the buildvector are folded together into a single
578 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
579 unsigned EltSize = 16/N->getNumOperands();
580 if (EltSize < ByteSize) {
581 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
582 SDOperand UniquedVals[4];
583 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
584
585 // See if all of the elements in the buildvector agree across.
586 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
587 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
588 // If the element isn't a constant, bail fully out.
589 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
590
591
592 if (UniquedVals[i&(Multiple-1)].Val == 0)
593 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
594 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
595 return SDOperand(); // no match.
596 }
597
598 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
599 // either constant or undef values that are identical for each chunk. See
600 // if these chunks can form into a larger vspltis*.
601
602 // Check to see if all of the leading entries are either 0 or -1. If
603 // neither, then this won't fit into the immediate field.
604 bool LeadingZero = true;
605 bool LeadingOnes = true;
606 for (unsigned i = 0; i != Multiple-1; ++i) {
607 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
608
609 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
610 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
611 }
612 // Finally, check the least significant entry.
613 if (LeadingZero) {
614 if (UniquedVals[Multiple-1].Val == 0)
615 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
616 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
617 if (Val < 16)
618 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
619 }
620 if (LeadingOnes) {
621 if (UniquedVals[Multiple-1].Val == 0)
622 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
623 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
624 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
625 return DAG.getTargetConstant(Val, MVT::i32);
626 }
627
628 return SDOperand();
629 }
630
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000631 // Check to see if this buildvec has a single non-undef value in its elements.
632 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
633 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
634 if (OpVal.Val == 0)
635 OpVal = N->getOperand(i);
636 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000637 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000638 }
639
Chris Lattner140a58f2006-04-08 06:46:53 +0000640 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000641
Nate Begeman98e70cc2006-03-28 04:15:58 +0000642 unsigned ValSizeInBytes = 0;
643 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000644 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
645 Value = CN->getValue();
646 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
647 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
648 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000649 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000650 ValSizeInBytes = 4;
651 }
652
653 // If the splat value is larger than the element value, then we can never do
654 // this splat. The only case that we could fit the replicated bits into our
655 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000656 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000657
658 // If the element value is larger than the splat value, cut it in half and
659 // check to see if the two halves are equal. Continue doing this until we
660 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
661 while (ValSizeInBytes > ByteSize) {
662 ValSizeInBytes >>= 1;
663
664 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000665 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
666 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000667 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000668 }
669
670 // Properly sign extend the value.
671 int ShAmt = (4-ByteSize)*8;
672 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
673
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000674 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000675 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000676
Chris Lattner140a58f2006-04-08 06:46:53 +0000677 // Finally, if this value fits in a 5 bit sext field, return it
678 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
679 return DAG.getTargetConstant(MaskVal, MVT::i32);
680 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000681}
682
Chris Lattner1a635d62006-04-14 06:01:58 +0000683//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000684// Addressing Mode Selection
685//===----------------------------------------------------------------------===//
686
687/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
688/// or 64-bit immediate, and if the value can be accurately represented as a
689/// sign extension from a 16-bit value. If so, this returns true and the
690/// immediate.
691static bool isIntS16Immediate(SDNode *N, short &Imm) {
692 if (N->getOpcode() != ISD::Constant)
693 return false;
694
695 Imm = (short)cast<ConstantSDNode>(N)->getValue();
696 if (N->getValueType(0) == MVT::i32)
697 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
698 else
699 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
700}
701static bool isIntS16Immediate(SDOperand Op, short &Imm) {
702 return isIntS16Immediate(Op.Val, Imm);
703}
704
705
706/// SelectAddressRegReg - Given the specified addressed, check to see if it
707/// can be represented as an indexed [r+r] operation. Returns false if it
708/// can be more efficiently represented with [r+imm].
709bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
710 SDOperand &Index,
711 SelectionDAG &DAG) {
712 short imm = 0;
713 if (N.getOpcode() == ISD::ADD) {
714 if (isIntS16Immediate(N.getOperand(1), imm))
715 return false; // r+i
716 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
717 return false; // r+i
718
719 Base = N.getOperand(0);
720 Index = N.getOperand(1);
721 return true;
722 } else if (N.getOpcode() == ISD::OR) {
723 if (isIntS16Immediate(N.getOperand(1), imm))
724 return false; // r+i can fold it if we can.
725
726 // If this is an or of disjoint bitfields, we can codegen this as an add
727 // (for better address arithmetic) if the LHS and RHS of the OR are provably
728 // disjoint.
729 uint64_t LHSKnownZero, LHSKnownOne;
730 uint64_t RHSKnownZero, RHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000731 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000732
733 if (LHSKnownZero) {
Dan Gohmanea859be2007-06-22 14:59:07 +0000734 DAG.ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000735 // If all of the bits are known zero on the LHS or RHS, the add won't
736 // carry.
737 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
738 Base = N.getOperand(0);
739 Index = N.getOperand(1);
740 return true;
741 }
742 }
743 }
744
745 return false;
746}
747
748/// Returns true if the address N can be represented by a base register plus
749/// a signed 16-bit displacement [r+imm], and if it is not better
750/// represented as reg+reg.
751bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
752 SDOperand &Base, SelectionDAG &DAG){
753 // If this can be more profitably realized as r+r, fail.
754 if (SelectAddressRegReg(N, Disp, Base, DAG))
755 return false;
756
757 if (N.getOpcode() == ISD::ADD) {
758 short imm = 0;
759 if (isIntS16Immediate(N.getOperand(1), imm)) {
760 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
761 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
762 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
763 } else {
764 Base = N.getOperand(0);
765 }
766 return true; // [r+i]
767 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
768 // Match LOAD (ADD (X, Lo(G))).
769 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
770 && "Cannot handle constant offsets yet!");
771 Disp = N.getOperand(1).getOperand(0); // The global address.
772 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
773 Disp.getOpcode() == ISD::TargetConstantPool ||
774 Disp.getOpcode() == ISD::TargetJumpTable);
775 Base = N.getOperand(0);
776 return true; // [&g+r]
777 }
778 } else if (N.getOpcode() == ISD::OR) {
779 short imm = 0;
780 if (isIntS16Immediate(N.getOperand(1), imm)) {
781 // If this is an or of disjoint bitfields, we can codegen this as an add
782 // (for better address arithmetic) if the LHS and RHS of the OR are
783 // provably disjoint.
784 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000785 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000786 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
787 // If all of the bits are known zero on the LHS or RHS, the add won't
788 // carry.
789 Base = N.getOperand(0);
790 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
791 return true;
792 }
793 }
794 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
795 // Loading from a constant address.
796
797 // If this address fits entirely in a 16-bit sext immediate field, codegen
798 // this as "d, 0"
799 short Imm;
800 if (isIntS16Immediate(CN, Imm)) {
801 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
802 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
803 return true;
804 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000805
806 // Handle 32-bit sext immediates with LIS + addr mode.
807 if (CN->getValueType(0) == MVT::i32 ||
808 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000809 int Addr = (int)CN->getValue();
810
811 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000812 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
813
814 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
815 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
816 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000817 return true;
818 }
819 }
820
821 Disp = DAG.getTargetConstant(0, getPointerTy());
822 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
823 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
824 else
825 Base = N;
826 return true; // [r+0]
827}
828
829/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
830/// represented as an indexed [r+r] operation.
831bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
832 SDOperand &Index,
833 SelectionDAG &DAG) {
834 // Check to see if we can easily represent this as an [r+r] address. This
835 // will fail if it thinks that the address is more profitably represented as
836 // reg+imm, e.g. where imm = 0.
837 if (SelectAddressRegReg(N, Base, Index, DAG))
838 return true;
839
840 // If the operand is an addition, always emit this as [r+r], since this is
841 // better (for code size, and execution, as the memop does the add for free)
842 // than emitting an explicit add.
843 if (N.getOpcode() == ISD::ADD) {
844 Base = N.getOperand(0);
845 Index = N.getOperand(1);
846 return true;
847 }
848
849 // Otherwise, do it the hard way, using R0 as the base register.
850 Base = DAG.getRegister(PPC::R0, N.getValueType());
851 Index = N;
852 return true;
853}
854
855/// SelectAddressRegImmShift - Returns true if the address N can be
856/// represented by a base register plus a signed 14-bit displacement
857/// [r+imm*4]. Suitable for use by STD and friends.
858bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
859 SDOperand &Base,
860 SelectionDAG &DAG) {
861 // If this can be more profitably realized as r+r, fail.
862 if (SelectAddressRegReg(N, Disp, Base, DAG))
863 return false;
864
865 if (N.getOpcode() == ISD::ADD) {
866 short imm = 0;
867 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
868 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
869 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
870 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
871 } else {
872 Base = N.getOperand(0);
873 }
874 return true; // [r+i]
875 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
876 // Match LOAD (ADD (X, Lo(G))).
877 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
878 && "Cannot handle constant offsets yet!");
879 Disp = N.getOperand(1).getOperand(0); // The global address.
880 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
881 Disp.getOpcode() == ISD::TargetConstantPool ||
882 Disp.getOpcode() == ISD::TargetJumpTable);
883 Base = N.getOperand(0);
884 return true; // [&g+r]
885 }
886 } else if (N.getOpcode() == ISD::OR) {
887 short imm = 0;
888 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
889 // If this is an or of disjoint bitfields, we can codegen this as an add
890 // (for better address arithmetic) if the LHS and RHS of the OR are
891 // provably disjoint.
892 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000893 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000894 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
895 // If all of the bits are known zero on the LHS or RHS, the add won't
896 // carry.
897 Base = N.getOperand(0);
898 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
899 return true;
900 }
901 }
902 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000903 // Loading from a constant address. Verify low two bits are clear.
904 if ((CN->getValue() & 3) == 0) {
905 // If this address fits entirely in a 14-bit sext immediate field, codegen
906 // this as "d, 0"
907 short Imm;
908 if (isIntS16Immediate(CN, Imm)) {
909 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
910 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
911 return true;
912 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000913
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000914 // Fold the low-part of 32-bit absolute addresses into addr mode.
915 if (CN->getValueType(0) == MVT::i32 ||
916 (int64_t)CN->getValue() == (int)CN->getValue()) {
917 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000919 // Otherwise, break this down into an LIS + disp.
920 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
921
922 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
923 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
924 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
925 return true;
926 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 }
928 }
929
930 Disp = DAG.getTargetConstant(0, getPointerTy());
931 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
932 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
933 else
934 Base = N;
935 return true; // [r+0]
936}
937
938
939/// getPreIndexedAddressParts - returns true by value, base pointer and
940/// offset pointer and addressing mode by reference if the node's address
941/// can be legally represented as pre-indexed load / store address.
942bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
943 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000944 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000945 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000946 // Disabled by default for now.
947 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000948
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000949 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000950 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000951 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
952 Ptr = LD->getBasePtr();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000953 VT = LD->getLoadedVT();
954
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000956 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000957 Ptr = ST->getBasePtr();
958 VT = ST->getStoredVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 } else
960 return false;
961
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000962 // PowerPC doesn't have preinc load/store instructions for vectors.
963 if (MVT::isVector(VT))
964 return false;
965
Chris Lattner0851b4f2006-11-15 19:55:13 +0000966 // TODO: Check reg+reg first.
967
968 // LDU/STU use reg+imm*4, others use reg+imm.
969 if (VT != MVT::i64) {
970 // reg + imm
971 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
972 return false;
973 } else {
974 // reg + imm * 4.
975 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
976 return false;
977 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000978
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000979 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000980 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
981 // sext i32 to i64 when addr mode is r+i.
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000982 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
983 LD->getExtensionType() == ISD::SEXTLOAD &&
984 isa<ConstantSDNode>(Offset))
985 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000986 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987
Chris Lattner4eab7142006-11-10 02:08:47 +0000988 AM = ISD::PRE_INC;
989 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990}
991
992//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000993// LowerOperation implementation
994//===----------------------------------------------------------------------===//
995
996static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000997 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000998 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000999 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001000 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1001 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001002
1003 const TargetMachine &TM = DAG.getTarget();
1004
Chris Lattner059ca0f2006-06-16 21:01:35 +00001005 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1006 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1007
Chris Lattner1a635d62006-04-14 06:01:58 +00001008 // If this is a non-darwin platform, we don't support non-static relo models
1009 // yet.
1010 if (TM.getRelocationModel() == Reloc::Static ||
1011 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1012 // Generate non-pic code that has direct accesses to the constant pool.
1013 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001014 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001015 }
1016
Chris Lattner35d86fe2006-07-26 21:12:04 +00001017 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001018 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001019 Hi = DAG.getNode(ISD::ADD, PtrVT,
1020 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001021 }
1022
Chris Lattner059ca0f2006-06-16 21:01:35 +00001023 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001024 return Lo;
1025}
1026
Nate Begeman37efe672006-04-22 18:53:45 +00001027static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001028 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001029 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001030 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1031 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001032
1033 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001034
1035 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1036 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1037
Nate Begeman37efe672006-04-22 18:53:45 +00001038 // If this is a non-darwin platform, we don't support non-static relo models
1039 // yet.
1040 if (TM.getRelocationModel() == Reloc::Static ||
1041 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1042 // Generate non-pic code that has direct accesses to the constant pool.
1043 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001044 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001045 }
1046
Chris Lattner35d86fe2006-07-26 21:12:04 +00001047 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001048 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001049 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001050 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001051 }
1052
Chris Lattner059ca0f2006-06-16 21:01:35 +00001053 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001054 return Lo;
1055}
1056
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001057static SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
1058 assert(0 && "TLS not implemented for PPC.");
1059}
1060
Chris Lattner1a635d62006-04-14 06:01:58 +00001061static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001062 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001063 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1064 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001065 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
1066 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001067
1068 const TargetMachine &TM = DAG.getTarget();
1069
Chris Lattner059ca0f2006-06-16 21:01:35 +00001070 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1071 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1072
Chris Lattner1a635d62006-04-14 06:01:58 +00001073 // If this is a non-darwin platform, we don't support non-static relo models
1074 // yet.
1075 if (TM.getRelocationModel() == Reloc::Static ||
1076 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1077 // Generate non-pic code that has direct accesses to globals.
1078 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001079 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001080 }
1081
Chris Lattner35d86fe2006-07-26 21:12:04 +00001082 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001083 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001084 Hi = DAG.getNode(ISD::ADD, PtrVT,
1085 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001086 }
1087
Chris Lattner059ca0f2006-06-16 21:01:35 +00001088 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001089
Chris Lattner57fc62c2006-12-11 23:22:45 +00001090 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001091 return Lo;
1092
1093 // If the global is weak or external, we have to go through the lazy
1094 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001095 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001096}
1097
1098static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1099 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1100
1101 // If we're comparing for equality to zero, expose the fact that this is
1102 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1103 // fold the new nodes.
1104 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1105 if (C->isNullValue() && CC == ISD::SETEQ) {
1106 MVT::ValueType VT = Op.getOperand(0).getValueType();
1107 SDOperand Zext = Op.getOperand(0);
1108 if (VT < MVT::i32) {
1109 VT = MVT::i32;
1110 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1111 }
1112 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1113 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1114 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1115 DAG.getConstant(Log2b, MVT::i32));
1116 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1117 }
1118 // Leave comparisons against 0 and -1 alone for now, since they're usually
1119 // optimized. FIXME: revisit this when we can custom lower all setcc
1120 // optimizations.
1121 if (C->isAllOnesValue() || C->isNullValue())
1122 return SDOperand();
1123 }
1124
1125 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001126 // by xor'ing the rhs with the lhs, which is faster than setting a
1127 // condition register, reading it back out, and masking the correct bit. The
1128 // normal approach here uses sub to do this instead of xor. Using xor exposes
1129 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001130 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1131 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1132 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001133 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001134 Op.getOperand(1));
1135 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1136 }
1137 return SDOperand();
1138}
1139
Nicolas Geoffray01119992007-04-03 13:59:52 +00001140static SDOperand LowerVAARG(SDOperand Op, SelectionDAG &DAG,
1141 int VarArgsFrameIndex,
1142 int VarArgsStackOffset,
1143 unsigned VarArgsNumGPR,
1144 unsigned VarArgsNumFPR,
1145 const PPCSubtarget &Subtarget) {
1146
1147 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1148}
1149
Chris Lattner1a635d62006-04-14 06:01:58 +00001150static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001151 int VarArgsFrameIndex,
1152 int VarArgsStackOffset,
1153 unsigned VarArgsNumGPR,
1154 unsigned VarArgsNumFPR,
1155 const PPCSubtarget &Subtarget) {
1156
1157 if (Subtarget.isMachoABI()) {
1158 // vastart just stores the address of the VarArgsFrameIndex slot into the
1159 // memory location argument.
1160 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1161 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1162 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1163 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1164 SV->getOffset());
1165 }
1166
1167 // For ELF 32 ABI we follow the layout of the va_list struct.
1168 // We suppose the given va_list is already allocated.
1169 //
1170 // typedef struct {
1171 // char gpr; /* index into the array of 8 GPRs
1172 // * stored in the register save area
1173 // * gpr=0 corresponds to r3,
1174 // * gpr=1 to r4, etc.
1175 // */
1176 // char fpr; /* index into the array of 8 FPRs
1177 // * stored in the register save area
1178 // * fpr=0 corresponds to f1,
1179 // * fpr=1 to f2, etc.
1180 // */
1181 // char *overflow_arg_area;
1182 // /* location on stack that holds
1183 // * the next overflow argument
1184 // */
1185 // char *reg_save_area;
1186 // /* where r3:r10 and f1:f8 (if saved)
1187 // * are stored
1188 // */
1189 // } va_list[1];
1190
1191
1192 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1193 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1194
1195
Chris Lattner0d72a202006-07-28 16:45:47 +00001196 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001197
1198 SDOperand StackOffset = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001199 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001200
1201 SDOperand ConstFrameOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8,
1202 PtrVT);
1203 SDOperand ConstStackOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8 - 1,
1204 PtrVT);
1205 SDOperand ConstFPROffset = DAG.getConstant(1, PtrVT);
1206
Evan Cheng8b2794a2006-10-13 21:14:26 +00001207 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
Nicolas Geoffray01119992007-04-03 13:59:52 +00001208
1209 // Store first byte : number of int regs
1210 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
1211 Op.getOperand(1), SV->getValue(),
1212 SV->getOffset());
1213 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1214 ConstFPROffset);
1215
1216 // Store second byte : number of float regs
1217 SDOperand secondStore = DAG.getStore(firstStore, ArgFPR, nextPtr,
1218 SV->getValue(), SV->getOffset());
1219 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1220
1221 // Store second word : arguments given on stack
1222 SDOperand thirdStore = DAG.getStore(secondStore, StackOffset, nextPtr,
1223 SV->getValue(), SV->getOffset());
1224 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1225
1226 // Store third word : arguments given in registers
1227 return DAG.getStore(thirdStore, FR, nextPtr, SV->getValue(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00001228 SV->getOffset());
Nicolas Geoffray01119992007-04-03 13:59:52 +00001229
Chris Lattner1a635d62006-04-14 06:01:58 +00001230}
1231
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001232#include "PPCGenCallingConv.inc"
1233
Chris Lattner9f0bc652007-02-25 05:34:32 +00001234/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1235/// depending on which subtarget is selected.
1236static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1237 if (Subtarget.isMachoABI()) {
1238 static const unsigned FPR[] = {
1239 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1240 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1241 };
1242 return FPR;
1243 }
1244
1245
1246 static const unsigned FPR[] = {
1247 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001248 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001249 };
1250 return FPR;
1251}
1252
Chris Lattnerc91a4752006-06-26 22:48:35 +00001253static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001254 int &VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001255 int &VarArgsStackOffset,
1256 unsigned &VarArgsNumGPR,
1257 unsigned &VarArgsNumFPR,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001258 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001259 // TODO: add description of PPC stack frame format, or at least some docs.
1260 //
1261 MachineFunction &MF = DAG.getMachineFunction();
1262 MachineFrameInfo *MFI = MF.getFrameInfo();
1263 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001264 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001265 SDOperand Root = Op.getOperand(0);
1266
Jim Laskey2f616bf2006-11-16 22:43:37 +00001267 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1268 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001269 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001270 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001271 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001272
Chris Lattner9f0bc652007-02-25 05:34:32 +00001273 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001274
1275 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001276 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1277 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1278 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001279 static const unsigned GPR_64[] = { // 64-bit registers.
1280 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1281 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1282 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001283
1284 static const unsigned *FPR = GetFPR(Subtarget);
1285
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001286 static const unsigned VR[] = {
1287 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1288 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1289 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001290
Owen Anderson718cb662007-09-07 04:06:50 +00001291 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001292 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001293 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001294
1295 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1296
Chris Lattnerc91a4752006-06-26 22:48:35 +00001297 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001298
1299 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001300 // entry to a function on PPC, the arguments start after the linkage area,
1301 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001302 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001303 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001304 // represented with two words (long long or double) must be copied to an
1305 // even GPR_idx value or to an even ArgOffset value.
1306
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001307 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1308 SDOperand ArgVal;
1309 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001310 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1311 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001312 unsigned ArgSize = ObjSize;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001313 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1314 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1315 // See if next argument requires stack alignment in ELF
1316 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1317 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1318 (!(Flags & AlignFlag)));
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001319
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001320 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001321 switch (ObjectVT) {
1322 default: assert(0 && "Unhandled argument type!");
1323 case MVT::i32:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001324 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001325 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001326 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001327 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1328 MF.addLiveIn(GPR[GPR_idx], VReg);
1329 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001330 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001331 } else {
1332 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001333 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001334 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001335 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001336 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001337 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001338 // All int arguments reserve stack space in Macho ABI.
1339 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001340 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001341
Chris Lattner9f0bc652007-02-25 05:34:32 +00001342 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001343 if (GPR_idx != Num_GPR_Regs) {
1344 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1345 MF.addLiveIn(GPR[GPR_idx], VReg);
1346 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1347 ++GPR_idx;
1348 } else {
1349 needsLoad = true;
1350 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001351 // All int arguments reserve stack space in Macho ABI.
1352 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001353 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001354
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001355 case MVT::f32:
1356 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001357 // Every 4 bytes of argument space consumes one of the GPRs available for
1358 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001359 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001360 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001361 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001362 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001363 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001364 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001365 unsigned VReg;
1366 if (ObjectVT == MVT::f32)
1367 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1368 else
1369 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1370 MF.addLiveIn(FPR[FPR_idx], VReg);
1371 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001372 ++FPR_idx;
1373 } else {
1374 needsLoad = true;
1375 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001376
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001377 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001378 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001379 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001380 // All FP arguments reserve stack space in Macho ABI.
1381 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001382 break;
1383 case MVT::v4f32:
1384 case MVT::v4i32:
1385 case MVT::v8i16:
1386 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001387 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001388 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001389 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1390 MF.addLiveIn(VR[VR_idx], VReg);
1391 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001392 ++VR_idx;
1393 } else {
1394 // This should be simple, but requires getting 16-byte aligned stack
1395 // values.
1396 assert(0 && "Loading VR argument not implemented yet!");
1397 needsLoad = true;
1398 }
1399 break;
1400 }
1401
1402 // We need to load the argument to a virtual register if we determined above
1403 // that we ran out of physical registers of the appropriate type
1404 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001405 // If the argument is actually used, emit a load from the right stack
1406 // slot.
1407 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001408 int FI = MFI->CreateFixedObject(ObjSize,
1409 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001410 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001411 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001412 } else {
1413 // Don't emit a dead load.
1414 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1415 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001416 }
1417
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001418 ArgValues.push_back(ArgVal);
1419 }
1420
1421 // If the function takes variable number of arguments, make a frame index for
1422 // the start of the first vararg value... for expansion of llvm.va_start.
1423 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1424 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001425
1426 int depth;
1427 if (isELF32_ABI) {
1428 VarArgsNumGPR = GPR_idx;
1429 VarArgsNumFPR = FPR_idx;
1430
1431 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1432 // pointer.
1433 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1434 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1435 MVT::getSizeInBits(PtrVT)/8);
1436
1437 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1438 ArgOffset);
1439
1440 }
1441 else
1442 depth = ArgOffset;
1443
Chris Lattnerc91a4752006-06-26 22:48:35 +00001444 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001445 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001446 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001447
1448 SmallVector<SDOperand, 8> MemOps;
1449
1450 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1451 // stored to the VarArgsFrameIndex on the stack.
1452 if (isELF32_ABI) {
1453 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1454 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1455 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1456 MemOps.push_back(Store);
1457 // Increment the address by four for the next argument to store
1458 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1459 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1460 }
1461 }
1462
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001463 // If this function is vararg, store any remaining integer argument regs
1464 // to their spots on the stack so that they may be loaded by deferencing the
1465 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001466 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001467 unsigned VReg;
1468 if (isPPC64)
1469 VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1470 else
1471 VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1472
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001473 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001474 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001475 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001476 MemOps.push_back(Store);
1477 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001478 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1479 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001480 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001481
1482 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1483 // on the stack.
1484 if (isELF32_ABI) {
1485 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1486 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1487 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1488 MemOps.push_back(Store);
1489 // Increment the address by eight for the next argument to store
1490 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1491 PtrVT);
1492 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1493 }
1494
1495 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1496 unsigned VReg;
1497 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1498
1499 MF.addLiveIn(FPR[FPR_idx], VReg);
1500 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1501 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1502 MemOps.push_back(Store);
1503 // Increment the address by eight for the next argument to store
1504 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1505 PtrVT);
1506 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1507 }
1508 }
1509
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001510 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001511 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001512 }
1513
1514 ArgValues.push_back(Root);
1515
1516 // Return the new list of results.
1517 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1518 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001519 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001520}
1521
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001522/// isCallCompatibleAddress - Return the immediate to use if the specified
1523/// 32-bit value is representable in the immediate field of a BxA instruction.
1524static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1525 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1526 if (!C) return 0;
1527
1528 int Addr = C->getValue();
1529 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1530 (Addr << 6 >> 6) != Addr)
1531 return 0; // Top 6 bits have to be sext of immediate.
1532
1533 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1534}
1535
Chris Lattner9f0bc652007-02-25 05:34:32 +00001536
1537static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1538 const PPCSubtarget &Subtarget) {
1539 SDOperand Chain = Op.getOperand(0);
1540 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1541 SDOperand Callee = Op.getOperand(4);
1542 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1543
1544 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001545 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001546
Chris Lattnerc91a4752006-06-26 22:48:35 +00001547 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1548 bool isPPC64 = PtrVT == MVT::i64;
1549 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001550
Chris Lattnerabde4602006-05-16 22:56:08 +00001551 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1552 // SelectExpr to use to put the arguments in the appropriate registers.
1553 std::vector<SDOperand> args_to_use;
1554
1555 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001556 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001557 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001558 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001559
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001560 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001561 for (unsigned i = 0; i != NumOps; ++i) {
1562 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1563 ArgSize = std::max(ArgSize, PtrByteSize);
1564 NumBytes += ArgSize;
1565 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001566
Chris Lattner7b053502006-05-30 21:21:04 +00001567 // The prolog code of the callee may store up to 8 GPR argument registers to
1568 // the stack, allowing va_start to index over them in memory if its varargs.
1569 // Because we cannot tell if this is needed on the caller side, we have to
1570 // conservatively assume that it is needed. As such, make sure we have at
1571 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001572 NumBytes = std::max(NumBytes,
1573 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001574
1575 // Adjust the stack pointer for the new arguments...
1576 // These operations are automatically eliminated by the prolog/epilog pass
1577 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001578 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001579
1580 // Set up a copy of the stack pointer for use loading and storing any
1581 // arguments that may not fit in the registers available for argument
1582 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001583 SDOperand StackPtr;
1584 if (isPPC64)
1585 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1586 else
1587 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001588
1589 // Figure out which arguments are going to go in registers, and which in
1590 // memory. Also, if this is a vararg function, floating point operations
1591 // must be stored to our stack, and loaded into integer regs as well, if
1592 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001593 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001594 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001595
Chris Lattnerc91a4752006-06-26 22:48:35 +00001596 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001597 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1598 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1599 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001600 static const unsigned GPR_64[] = { // 64-bit registers.
1601 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1602 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1603 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001604 static const unsigned *FPR = GetFPR(Subtarget);
1605
Chris Lattner9a2a4972006-05-17 06:01:33 +00001606 static const unsigned VR[] = {
1607 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1608 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1609 };
Owen Anderson718cb662007-09-07 04:06:50 +00001610 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001611 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001612 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001613
Chris Lattnerc91a4752006-06-26 22:48:35 +00001614 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1615
Chris Lattner9a2a4972006-05-17 06:01:33 +00001616 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001617 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001618 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001619 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001620 SDOperand Arg = Op.getOperand(5+2*i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001621 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1622 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1623 // See if next argument requires stack alignment in ELF
1624 unsigned next = 5+2*(i+1)+1;
1625 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1626 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1627 (!(Flags & AlignFlag)));
1628
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001629 // PtrOff will be used to store the current argument to the stack if a
1630 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001631 SDOperand PtrOff;
1632
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001633 // Stack align in ELF 32
1634 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001635 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1636 StackPtr.getValueType());
1637 else
1638 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1639
Chris Lattnerc91a4752006-06-26 22:48:35 +00001640 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1641
1642 // On PPC64, promote integers to 64-bit values.
1643 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001644 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1645
Chris Lattnerc91a4752006-06-26 22:48:35 +00001646 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1647 }
1648
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001649 switch (Arg.getValueType()) {
1650 default: assert(0 && "Unexpected ValueType for argument!");
1651 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001652 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001653 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001654 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001655 if (GPR_idx != NumGPRs) {
1656 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001657 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001658 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001659 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001660 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001661 if (inMem || isMachoABI) {
1662 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001663 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001664 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1665
1666 ArgOffset += PtrByteSize;
1667 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001668 break;
1669 case MVT::f32:
1670 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001671 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001672 // Float varargs need to be promoted to double.
1673 if (Arg.getValueType() == MVT::f32)
1674 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1675 }
1676
Chris Lattner9a2a4972006-05-17 06:01:33 +00001677 if (FPR_idx != NumFPRs) {
1678 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1679
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001680 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001681 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001682 MemOpChains.push_back(Store);
1683
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001684 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001685 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001686 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001687 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001688 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1689 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001690 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001691 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001692 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001693 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001694 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001695 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001696 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1697 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001698 }
1699 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001700 // If we have any FPRs remaining, we may also have GPRs remaining.
1701 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1702 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001703 if (isMachoABI) {
1704 if (GPR_idx != NumGPRs)
1705 ++GPR_idx;
1706 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1707 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1708 ++GPR_idx;
1709 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001710 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001711 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001712 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001713 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001714 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001715 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001716 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001717 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001718 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001719 if (isPPC64)
1720 ArgOffset += 8;
1721 else
1722 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1723 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001724 break;
1725 case MVT::v4f32:
1726 case MVT::v4i32:
1727 case MVT::v8i16:
1728 case MVT::v16i8:
1729 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001730 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001731 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001732 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001733 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001734 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001735 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001736 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001737 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1738 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001739
Chris Lattner9a2a4972006-05-17 06:01:33 +00001740 // Build a sequence of copy-to-reg nodes chained together with token chain
1741 // and flag operands which copy the outgoing args into the appropriate regs.
1742 SDOperand InFlag;
1743 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1744 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1745 InFlag);
1746 InFlag = Chain.getValue(1);
1747 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001748
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001749 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
1750 if (isVarArg && isELF32_ABI) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001751 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1752 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1753 InFlag = Chain.getValue(1);
1754 }
1755
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001756 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001757 NodeTys.push_back(MVT::Other); // Returns a chain
1758 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1759
Chris Lattner79e490a2006-08-11 17:18:05 +00001760 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001761 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001762
1763 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1764 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1765 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001766 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001767 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001768 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1769 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1770 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1771 // If this is an absolute destination address, use the munged value.
1772 Callee = SDOperand(Dest, 0);
1773 else {
1774 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1775 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001776 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1777 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001778 InFlag = Chain.getValue(1);
1779
1780 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001781 if (isMachoABI) {
1782 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1783 InFlag = Chain.getValue(1);
1784 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001785
1786 NodeTys.clear();
1787 NodeTys.push_back(MVT::Other);
1788 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001789 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001790 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001791 Callee.Val = 0;
1792 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001793
Chris Lattner4a45abf2006-06-10 01:14:28 +00001794 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001795 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001796 Ops.push_back(Chain);
1797 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001798 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001799
Chris Lattner4a45abf2006-06-10 01:14:28 +00001800 // Add argument registers to the end of the list so that they are known live
1801 // into the call.
1802 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1803 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1804 RegsToPass[i].second.getValueType()));
1805
1806 if (InFlag.Val)
1807 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001808 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001809 InFlag = Chain.getValue(1);
1810
Chris Lattner79e490a2006-08-11 17:18:05 +00001811 SDOperand ResultVals[3];
1812 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001813 NodeTys.clear();
1814
1815 // If the call has results, copy the values out of the ret val registers.
1816 switch (Op.Val->getValueType(0)) {
1817 default: assert(0 && "Unexpected ret value!");
1818 case MVT::Other: break;
1819 case MVT::i32:
1820 if (Op.Val->getValueType(1) == MVT::i32) {
Dan Gohman532dc2e2007-07-09 20:59:04 +00001821 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001822 ResultVals[0] = Chain.getValue(0);
Dan Gohman532dc2e2007-07-09 20:59:04 +00001823 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32,
Chris Lattner9a2a4972006-05-17 06:01:33 +00001824 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001825 ResultVals[1] = Chain.getValue(0);
1826 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001827 NodeTys.push_back(MVT::i32);
1828 } else {
1829 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001830 ResultVals[0] = Chain.getValue(0);
1831 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001832 }
1833 NodeTys.push_back(MVT::i32);
1834 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001835 case MVT::i64:
1836 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001837 ResultVals[0] = Chain.getValue(0);
1838 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001839 NodeTys.push_back(MVT::i64);
1840 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001841 case MVT::f64:
Dale Johannesen161e8972007-10-05 20:04:43 +00001842 if (Op.Val->getValueType(1) == MVT::f64) {
1843 Chain = DAG.getCopyFromReg(Chain, PPC::F1, MVT::f64, InFlag).getValue(1);
1844 ResultVals[0] = Chain.getValue(0);
1845 Chain = DAG.getCopyFromReg(Chain, PPC::F2, MVT::f64,
1846 Chain.getValue(2)).getValue(1);
1847 ResultVals[1] = Chain.getValue(0);
1848 NumResults = 2;
1849 NodeTys.push_back(MVT::f64);
1850 NodeTys.push_back(MVT::f64);
1851 break;
1852 }
1853 // else fall through
1854 case MVT::f32:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001855 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1856 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001857 ResultVals[0] = Chain.getValue(0);
1858 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001859 NodeTys.push_back(Op.Val->getValueType(0));
1860 break;
1861 case MVT::v4f32:
1862 case MVT::v4i32:
1863 case MVT::v8i16:
1864 case MVT::v16i8:
1865 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1866 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001867 ResultVals[0] = Chain.getValue(0);
1868 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001869 NodeTys.push_back(Op.Val->getValueType(0));
1870 break;
1871 }
1872
Chris Lattnerabde4602006-05-16 22:56:08 +00001873 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001874 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001875 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001876
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001877 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001878 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001879 return Chain;
1880
1881 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001882 ResultVals[NumResults++] = Chain;
1883 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1884 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001885 return Res.getValue(Op.ResNo);
1886}
1887
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001888static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, TargetMachine &TM) {
1889 SmallVector<CCValAssign, 16> RVLocs;
1890 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001891 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1892 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001893 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
1894
1895 // If this is the first return lowered for this function, add the regs to the
1896 // liveout set for the function.
1897 if (DAG.getMachineFunction().liveout_empty()) {
1898 for (unsigned i = 0; i != RVLocs.size(); ++i)
1899 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
1900 }
1901
Chris Lattnercaddd442007-02-26 19:44:02 +00001902 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001903 SDOperand Flag;
1904
1905 // Copy the result values into the output registers.
1906 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1907 CCValAssign &VA = RVLocs[i];
1908 assert(VA.isRegLoc() && "Can only return in registers!");
1909 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
1910 Flag = Chain.getValue(1);
1911 }
1912
1913 if (Flag.Val)
1914 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
1915 else
Chris Lattnercaddd442007-02-26 19:44:02 +00001916 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00001917}
1918
Jim Laskeyefc7e522006-12-04 22:04:42 +00001919static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1920 const PPCSubtarget &Subtarget) {
1921 // When we pop the dynamic allocation we need to restore the SP link.
1922
1923 // Get the corect type for pointers.
1924 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1925
1926 // Construct the stack pointer operand.
1927 bool IsPPC64 = Subtarget.isPPC64();
1928 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1929 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1930
1931 // Get the operands for the STACKRESTORE.
1932 SDOperand Chain = Op.getOperand(0);
1933 SDOperand SaveSP = Op.getOperand(1);
1934
1935 // Load the old link SP.
1936 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1937
1938 // Restore the stack pointer.
1939 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1940
1941 // Store the old link SP.
1942 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1943}
1944
Jim Laskey2f616bf2006-11-16 22:43:37 +00001945static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1946 const PPCSubtarget &Subtarget) {
1947 MachineFunction &MF = DAG.getMachineFunction();
1948 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001949 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001950
1951 // Get current frame pointer save index. The users of this index will be
1952 // primarily DYNALLOC instructions.
1953 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1954 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001955
Jim Laskey2f616bf2006-11-16 22:43:37 +00001956 // If the frame pointer save index hasn't been defined yet.
1957 if (!FPSI) {
1958 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001959 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1960
Jim Laskey2f616bf2006-11-16 22:43:37 +00001961 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001962 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001963 // Save the result.
1964 FI->setFramePointerSaveIndex(FPSI);
1965 }
1966
1967 // Get the inputs.
1968 SDOperand Chain = Op.getOperand(0);
1969 SDOperand Size = Op.getOperand(1);
1970
1971 // Get the corect type for pointers.
1972 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1973 // Negate the size.
1974 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1975 DAG.getConstant(0, PtrVT), Size);
1976 // Construct a node for the frame pointer save index.
1977 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1978 // Build a DYNALLOC node.
1979 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1980 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1981 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1982}
1983
1984
Chris Lattner1a635d62006-04-14 06:01:58 +00001985/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1986/// possible.
1987static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1988 // Not FP? Not a fsel.
1989 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1990 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1991 return SDOperand();
1992
1993 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1994
1995 // Cannot handle SETEQ/SETNE.
1996 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1997
1998 MVT::ValueType ResVT = Op.getValueType();
1999 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
2000 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2001 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2002
2003 // If the RHS of the comparison is a 0.0, we don't need to do the
2004 // subtraction at all.
2005 if (isFloatingPointZero(RHS))
2006 switch (CC) {
2007 default: break; // SETUO etc aren't handled by fsel.
2008 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002009 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002010 case ISD::SETLT:
2011 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2012 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002013 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002014 case ISD::SETGE:
2015 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2016 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2017 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2018 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002019 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002020 case ISD::SETGT:
2021 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2022 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002023 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002024 case ISD::SETLE:
2025 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2026 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2027 return DAG.getNode(PPCISD::FSEL, ResVT,
2028 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2029 }
2030
2031 SDOperand Cmp;
2032 switch (CC) {
2033 default: break; // SETUO etc aren't handled by fsel.
2034 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002035 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002036 case ISD::SETLT:
2037 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2038 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2039 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2040 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2041 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002042 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002043 case ISD::SETGE:
2044 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2045 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2046 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2047 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2048 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002049 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002050 case ISD::SETGT:
2051 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2052 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2053 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2054 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2055 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002056 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002057 case ISD::SETLE:
2058 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2059 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2060 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2061 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2062 }
2063 return SDOperand();
2064}
2065
2066static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
2067 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2068 SDOperand Src = Op.getOperand(0);
2069 if (Src.getValueType() == MVT::f32)
2070 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2071
2072 SDOperand Tmp;
2073 switch (Op.getValueType()) {
2074 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2075 case MVT::i32:
2076 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2077 break;
2078 case MVT::i64:
2079 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2080 break;
2081 }
2082
2083 // Convert the FP value to an int value through memory.
2084 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
2085 if (Op.getValueType() == MVT::i32)
2086 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
2087 return Bits;
2088}
2089
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002090static SDOperand LowerFP_ROUND_INREG(SDOperand Op, SelectionDAG &DAG) {
2091 assert(Op.getValueType() == MVT::ppcf128);
2092 SDNode *Node = Op.Val;
2093 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
2094 assert(Node->getOperand(0).Val->getOpcode()==ISD::BUILD_PAIR);
2095 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2096 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2097
2098 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2099 // of the long double, and puts FPSCR back the way it was. We do not
2100 // actually model FPSCR.
2101 std::vector<MVT::ValueType> NodeTys;
2102 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2103
2104 NodeTys.push_back(MVT::f64); // Return register
2105 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2106 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2107 MFFSreg = Result.getValue(0);
2108 InFlag = Result.getValue(1);
2109
2110 NodeTys.clear();
2111 NodeTys.push_back(MVT::Flag); // Returns a flag
2112 Ops[0] = DAG.getConstant(31, MVT::i32);
2113 Ops[1] = InFlag;
2114 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2115 InFlag = Result.getValue(0);
2116
2117 NodeTys.clear();
2118 NodeTys.push_back(MVT::Flag); // Returns a flag
2119 Ops[0] = DAG.getConstant(30, MVT::i32);
2120 Ops[1] = InFlag;
2121 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2122 InFlag = Result.getValue(0);
2123
2124 NodeTys.clear();
2125 NodeTys.push_back(MVT::f64); // result of add
2126 NodeTys.push_back(MVT::Flag); // Returns a flag
2127 Ops[0] = Lo;
2128 Ops[1] = Hi;
2129 Ops[2] = InFlag;
2130 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2131 FPreg = Result.getValue(0);
2132 InFlag = Result.getValue(1);
2133
2134 NodeTys.clear();
2135 NodeTys.push_back(MVT::f64);
2136 Ops[0] = DAG.getConstant(1, MVT::i32);
2137 Ops[1] = MFFSreg;
2138 Ops[2] = FPreg;
2139 Ops[3] = InFlag;
2140 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2141 FPreg = Result.getValue(0);
2142
2143 // We know the low half is about to be thrown away, so just use something
2144 // convenient.
2145 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2146}
2147
Chris Lattner1a635d62006-04-14 06:01:58 +00002148static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
2149 if (Op.getOperand(0).getValueType() == MVT::i64) {
2150 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2151 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2152 if (Op.getValueType() == MVT::f32)
2153 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
2154 return FP;
2155 }
2156
2157 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2158 "Unhandled SINT_TO_FP type in custom expander!");
2159 // Since we only generate this in 64-bit mode, we can take advantage of
2160 // 64-bit registers. In particular, sign extend the input value into the
2161 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2162 // then lfd it and fcfid it.
2163 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2164 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002165 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2166 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002167
2168 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2169 Op.getOperand(0));
2170
2171 // STD the extended value into the stack slot.
2172 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2173 DAG.getEntryNode(), Ext64, FIdx,
2174 DAG.getSrcValue(NULL));
2175 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002176 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002177
2178 // FCFID it and return it.
2179 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2180 if (Op.getValueType() == MVT::f32)
2181 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
2182 return FP;
2183}
2184
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002185static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2186 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002187 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002188
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002189 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002190 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002191 SDOperand Lo = Op.getOperand(0);
2192 SDOperand Hi = Op.getOperand(1);
2193 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002194
2195 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2196 DAG.getConstant(32, MVT::i32), Amt);
2197 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
2198 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
2199 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2200 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2201 DAG.getConstant(-32U, MVT::i32));
2202 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
2203 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2204 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002205 SDOperand OutOps[] = { OutLo, OutHi };
2206 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2207 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002208}
2209
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002210static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2211 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2212 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002213
2214 // Otherwise, expand into a bunch of logical ops. Note that these ops
2215 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002216 SDOperand Lo = Op.getOperand(0);
2217 SDOperand Hi = Op.getOperand(1);
2218 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002219
2220 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2221 DAG.getConstant(32, MVT::i32), Amt);
2222 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2223 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2224 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2225 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2226 DAG.getConstant(-32U, MVT::i32));
2227 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
2228 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2229 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002230 SDOperand OutOps[] = { OutLo, OutHi };
2231 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2232 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002233}
2234
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002235static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
2236 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002237 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002238
2239 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002240 SDOperand Lo = Op.getOperand(0);
2241 SDOperand Hi = Op.getOperand(1);
2242 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002243
2244 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2245 DAG.getConstant(32, MVT::i32), Amt);
2246 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2247 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2248 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2249 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2250 DAG.getConstant(-32U, MVT::i32));
2251 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
2252 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
2253 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
2254 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002255 SDOperand OutOps[] = { OutLo, OutHi };
2256 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2257 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002258}
2259
2260//===----------------------------------------------------------------------===//
2261// Vector related lowering.
2262//
2263
Chris Lattnerac225ca2006-04-12 19:07:14 +00002264// If this is a vector of constants or undefs, get the bits. A bit in
2265// UndefBits is set if the corresponding element of the vector is an
2266// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2267// zero. Return true if this is not an array of constants, false if it is.
2268//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002269static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2270 uint64_t UndefBits[2]) {
2271 // Start with zero'd results.
2272 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2273
2274 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2275 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2276 SDOperand OpVal = BV->getOperand(i);
2277
2278 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002279 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002280
2281 uint64_t EltBits = 0;
2282 if (OpVal.getOpcode() == ISD::UNDEF) {
2283 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2284 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2285 continue;
2286 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2287 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2288 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2289 assert(CN->getValueType(0) == MVT::f32 &&
2290 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00002291 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00002292 } else {
2293 // Nonconstant element.
2294 return true;
2295 }
2296
2297 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2298 }
2299
2300 //printf("%llx %llx %llx %llx\n",
2301 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2302 return false;
2303}
Chris Lattneref819f82006-03-20 06:33:01 +00002304
Chris Lattnerb17f1672006-04-16 01:01:29 +00002305// If this is a splat (repetition) of a value across the whole vector, return
2306// the smallest size that splats it. For example, "0x01010101010101..." is a
2307// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2308// SplatSize = 1 byte.
2309static bool isConstantSplat(const uint64_t Bits128[2],
2310 const uint64_t Undef128[2],
2311 unsigned &SplatBits, unsigned &SplatUndef,
2312 unsigned &SplatSize) {
2313
2314 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2315 // the same as the lower 64-bits, ignoring undefs.
2316 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2317 return false; // Can't be a splat if two pieces don't match.
2318
2319 uint64_t Bits64 = Bits128[0] | Bits128[1];
2320 uint64_t Undef64 = Undef128[0] & Undef128[1];
2321
2322 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2323 // undefs.
2324 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2325 return false; // Can't be a splat if two pieces don't match.
2326
2327 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2328 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2329
2330 // If the top 16-bits are different than the lower 16-bits, ignoring
2331 // undefs, we have an i32 splat.
2332 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2333 SplatBits = Bits32;
2334 SplatUndef = Undef32;
2335 SplatSize = 4;
2336 return true;
2337 }
2338
2339 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2340 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2341
2342 // If the top 8-bits are different than the lower 8-bits, ignoring
2343 // undefs, we have an i16 splat.
2344 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2345 SplatBits = Bits16;
2346 SplatUndef = Undef16;
2347 SplatSize = 2;
2348 return true;
2349 }
2350
2351 // Otherwise, we have an 8-bit splat.
2352 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2353 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2354 SplatSize = 1;
2355 return true;
2356}
2357
Chris Lattner4a998b92006-04-17 06:00:21 +00002358/// BuildSplatI - Build a canonical splati of Val with an element size of
2359/// SplatSize. Cast the result to VT.
2360static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2361 SelectionDAG &DAG) {
2362 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002363
Chris Lattner4a998b92006-04-17 06:00:21 +00002364 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2365 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2366 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002367
2368 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2369
2370 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2371 if (Val == -1)
2372 SplatSize = 1;
2373
Chris Lattner4a998b92006-04-17 06:00:21 +00002374 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2375
2376 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002377 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002378 SmallVector<SDOperand, 8> Ops;
2379 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2380 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2381 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002382 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002383}
2384
Chris Lattnere7c768e2006-04-18 03:24:30 +00002385/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002386/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002387static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2388 SelectionDAG &DAG,
2389 MVT::ValueType DestVT = MVT::Other) {
2390 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2391 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002392 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2393}
2394
Chris Lattnere7c768e2006-04-18 03:24:30 +00002395/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2396/// specified intrinsic ID.
2397static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2398 SDOperand Op2, SelectionDAG &DAG,
2399 MVT::ValueType DestVT = MVT::Other) {
2400 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2401 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2402 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2403}
2404
2405
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002406/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2407/// amount. The result has the specified value type.
2408static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2409 MVT::ValueType VT, SelectionDAG &DAG) {
2410 // Force LHS/RHS to be the right type.
2411 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2412 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2413
Chris Lattnere2199452006-08-11 17:38:39 +00002414 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002415 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002416 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002417 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002418 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002419 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2420}
2421
Chris Lattnerf1b47082006-04-14 05:19:18 +00002422// If this is a case we can't handle, return null and let the default
2423// expansion code take care of it. If we CAN select this case, and if it
2424// selects to a single instruction, return Op. Otherwise, if we can codegen
2425// this case more efficiently than a constant pool load, lower it to the
2426// sequence of ops that should be used.
2427static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2428 // If this is a vector of constants or undefs, get the bits. A bit in
2429 // UndefBits is set if the corresponding element of the vector is an
2430 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2431 // zero.
2432 uint64_t VectorBits[2];
2433 uint64_t UndefBits[2];
2434 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2435 return SDOperand(); // Not a constant vector.
2436
Chris Lattnerb17f1672006-04-16 01:01:29 +00002437 // If this is a splat (repetition) of a value across the whole vector, return
2438 // the smallest size that splats it. For example, "0x01010101010101..." is a
2439 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2440 // SplatSize = 1 byte.
2441 unsigned SplatBits, SplatUndef, SplatSize;
2442 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2443 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2444
2445 // First, handle single instruction cases.
2446
2447 // All zeros?
2448 if (SplatBits == 0) {
2449 // Canonicalize all zero vectors to be v4i32.
2450 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2451 SDOperand Z = DAG.getConstant(0, MVT::i32);
2452 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2453 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2454 }
2455 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002456 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002457
2458 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2459 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002460 if (SextVal >= -16 && SextVal <= 15)
2461 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002462
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002463
2464 // Two instruction sequences.
2465
Chris Lattner4a998b92006-04-17 06:00:21 +00002466 // If this value is in the range [-32,30] and is even, use:
2467 // tmp = VSPLTI[bhw], result = add tmp, tmp
2468 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2469 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2470 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2471 }
Chris Lattner6876e662006-04-17 06:58:41 +00002472
2473 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2474 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2475 // for fneg/fabs.
2476 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2477 // Make -1 and vspltisw -1:
2478 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2479
2480 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002481 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2482 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002483
2484 // xor by OnesV to invert it.
2485 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2486 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2487 }
2488
2489 // Check to see if this is a wide variety of vsplti*, binop self cases.
2490 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002491 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002492 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002493 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002494 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002495
Owen Anderson718cb662007-09-07 04:06:50 +00002496 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00002497 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2498 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2499 int i = SplatCsts[idx];
2500
2501 // Figure out what shift amount will be used by altivec if shifted by i in
2502 // this splat size.
2503 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2504
2505 // vsplti + shl self.
2506 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002507 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002508 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2509 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2510 Intrinsic::ppc_altivec_vslw
2511 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002512 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2513 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002514 }
2515
2516 // vsplti + srl self.
2517 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002518 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002519 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2520 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2521 Intrinsic::ppc_altivec_vsrw
2522 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002523 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2524 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002525 }
2526
2527 // vsplti + sra self.
2528 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002529 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002530 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2531 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2532 Intrinsic::ppc_altivec_vsraw
2533 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002534 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2535 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002536 }
2537
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002538 // vsplti + rol self.
2539 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2540 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002541 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002542 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2543 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2544 Intrinsic::ppc_altivec_vrlw
2545 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002546 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2547 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002548 }
2549
2550 // t = vsplti c, result = vsldoi t, t, 1
2551 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2552 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2553 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2554 }
2555 // t = vsplti c, result = vsldoi t, t, 2
2556 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2557 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2558 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2559 }
2560 // t = vsplti c, result = vsldoi t, t, 3
2561 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2562 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2563 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2564 }
Chris Lattner6876e662006-04-17 06:58:41 +00002565 }
2566
Chris Lattner6876e662006-04-17 06:58:41 +00002567 // Three instruction sequences.
2568
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002569 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2570 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002571 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2572 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2573 LHS = DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2574 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002575 }
2576 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2577 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002578 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2579 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2580 LHS = DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
2581 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002582 }
2583 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002584
Chris Lattnerf1b47082006-04-14 05:19:18 +00002585 return SDOperand();
2586}
2587
Chris Lattner59138102006-04-17 05:28:54 +00002588/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2589/// the specified operations to build the shuffle.
2590static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2591 SDOperand RHS, SelectionDAG &DAG) {
2592 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2593 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2594 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2595
2596 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002597 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002598 OP_VMRGHW,
2599 OP_VMRGLW,
2600 OP_VSPLTISW0,
2601 OP_VSPLTISW1,
2602 OP_VSPLTISW2,
2603 OP_VSPLTISW3,
2604 OP_VSLDOI4,
2605 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002606 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002607 };
2608
2609 if (OpNum == OP_COPY) {
2610 if (LHSID == (1*9+2)*9+3) return LHS;
2611 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2612 return RHS;
2613 }
2614
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002615 SDOperand OpLHS, OpRHS;
2616 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2617 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2618
Chris Lattner59138102006-04-17 05:28:54 +00002619 unsigned ShufIdxs[16];
2620 switch (OpNum) {
2621 default: assert(0 && "Unknown i32 permute!");
2622 case OP_VMRGHW:
2623 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2624 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2625 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2626 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2627 break;
2628 case OP_VMRGLW:
2629 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2630 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2631 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2632 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2633 break;
2634 case OP_VSPLTISW0:
2635 for (unsigned i = 0; i != 16; ++i)
2636 ShufIdxs[i] = (i&3)+0;
2637 break;
2638 case OP_VSPLTISW1:
2639 for (unsigned i = 0; i != 16; ++i)
2640 ShufIdxs[i] = (i&3)+4;
2641 break;
2642 case OP_VSPLTISW2:
2643 for (unsigned i = 0; i != 16; ++i)
2644 ShufIdxs[i] = (i&3)+8;
2645 break;
2646 case OP_VSPLTISW3:
2647 for (unsigned i = 0; i != 16; ++i)
2648 ShufIdxs[i] = (i&3)+12;
2649 break;
2650 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002651 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002652 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002653 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002654 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002655 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002656 }
Chris Lattnere2199452006-08-11 17:38:39 +00002657 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002658 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002659 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002660
2661 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002662 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002663}
2664
Chris Lattnerf1b47082006-04-14 05:19:18 +00002665/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2666/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2667/// return the code it can be lowered into. Worst case, it can always be
2668/// lowered into a vperm.
2669static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2670 SDOperand V1 = Op.getOperand(0);
2671 SDOperand V2 = Op.getOperand(1);
2672 SDOperand PermMask = Op.getOperand(2);
2673
2674 // Cases that are handled by instructions that take permute immediates
2675 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2676 // selected by the instruction selector.
2677 if (V2.getOpcode() == ISD::UNDEF) {
2678 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2679 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2680 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2681 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2682 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2683 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2684 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2685 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2686 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2687 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2688 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2689 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2690 return Op;
2691 }
2692 }
2693
2694 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2695 // and produce a fixed permutation. If any of these match, do not lower to
2696 // VPERM.
2697 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2698 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2699 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2700 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2701 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2702 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2703 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2704 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2705 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2706 return Op;
2707
Chris Lattner59138102006-04-17 05:28:54 +00002708 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2709 // perfect shuffle table to emit an optimal matching sequence.
2710 unsigned PFIndexes[4];
2711 bool isFourElementShuffle = true;
2712 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2713 unsigned EltNo = 8; // Start out undef.
2714 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2715 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2716 continue; // Undef, ignore it.
2717
2718 unsigned ByteSource =
2719 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2720 if ((ByteSource & 3) != j) {
2721 isFourElementShuffle = false;
2722 break;
2723 }
2724
2725 if (EltNo == 8) {
2726 EltNo = ByteSource/4;
2727 } else if (EltNo != ByteSource/4) {
2728 isFourElementShuffle = false;
2729 break;
2730 }
2731 }
2732 PFIndexes[i] = EltNo;
2733 }
2734
2735 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2736 // perfect shuffle vector to determine if it is cost effective to do this as
2737 // discrete instructions, or whether we should use a vperm.
2738 if (isFourElementShuffle) {
2739 // Compute the index in the perfect shuffle table.
2740 unsigned PFTableIndex =
2741 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2742
2743 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2744 unsigned Cost = (PFEntry >> 30);
2745
2746 // Determining when to avoid vperm is tricky. Many things affect the cost
2747 // of vperm, particularly how many times the perm mask needs to be computed.
2748 // For example, if the perm mask can be hoisted out of a loop or is already
2749 // used (perhaps because there are multiple permutes with the same shuffle
2750 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2751 // the loop requires an extra register.
2752 //
2753 // As a compromise, we only emit discrete instructions if the shuffle can be
2754 // generated in 3 or fewer operations. When we have loop information
2755 // available, if this block is within a loop, we should avoid using vperm
2756 // for 3-operation perms and use a constant pool load instead.
2757 if (Cost < 3)
2758 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2759 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002760
2761 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2762 // vector that will get spilled to the constant pool.
2763 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2764
2765 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2766 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00002767 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002768 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2769
Chris Lattnere2199452006-08-11 17:38:39 +00002770 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002771 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002772 unsigned SrcElt;
2773 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2774 SrcElt = 0;
2775 else
2776 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002777
2778 for (unsigned j = 0; j != BytesPerElement; ++j)
2779 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2780 MVT::i8));
2781 }
2782
Chris Lattnere2199452006-08-11 17:38:39 +00002783 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2784 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002785 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2786}
2787
Chris Lattner90564f22006-04-18 17:59:36 +00002788/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2789/// altivec comparison. If it is, return true and fill in Opc/isDot with
2790/// information about the intrinsic.
2791static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2792 bool &isDot) {
2793 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2794 CompareOpc = -1;
2795 isDot = false;
2796 switch (IntrinsicID) {
2797 default: return false;
2798 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002799 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2800 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2801 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2802 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2803 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2804 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2805 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2806 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2807 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2808 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2809 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2810 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2811 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2812
2813 // Normal Comparisons.
2814 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2815 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2816 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2817 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2818 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2819 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2820 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2821 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2822 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2823 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2824 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2825 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2826 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2827 }
Chris Lattner90564f22006-04-18 17:59:36 +00002828 return true;
2829}
2830
2831/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2832/// lower, do it, otherwise return null.
2833static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2834 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2835 // opcode number of the comparison.
2836 int CompareOpc;
2837 bool isDot;
2838 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2839 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002840
Chris Lattner90564f22006-04-18 17:59:36 +00002841 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002842 if (!isDot) {
2843 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2844 Op.getOperand(1), Op.getOperand(2),
2845 DAG.getConstant(CompareOpc, MVT::i32));
2846 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2847 }
2848
2849 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002850 SDOperand Ops[] = {
2851 Op.getOperand(2), // LHS
2852 Op.getOperand(3), // RHS
2853 DAG.getConstant(CompareOpc, MVT::i32)
2854 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002855 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002856 VTs.push_back(Op.getOperand(2).getValueType());
2857 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002858 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002859
2860 // Now that we have the comparison, emit a copy from the CR to a GPR.
2861 // This is flagged to the above dot comparison.
2862 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2863 DAG.getRegister(PPC::CR6, MVT::i32),
2864 CompNode.getValue(1));
2865
2866 // Unpack the result based on how the target uses it.
2867 unsigned BitNo; // Bit # of CR6.
2868 bool InvertBit; // Invert result?
2869 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2870 default: // Can't happen, don't crash on invalid number though.
2871 case 0: // Return the value of the EQ bit of CR6.
2872 BitNo = 0; InvertBit = false;
2873 break;
2874 case 1: // Return the inverted value of the EQ bit of CR6.
2875 BitNo = 0; InvertBit = true;
2876 break;
2877 case 2: // Return the value of the LT bit of CR6.
2878 BitNo = 2; InvertBit = false;
2879 break;
2880 case 3: // Return the inverted value of the LT bit of CR6.
2881 BitNo = 2; InvertBit = true;
2882 break;
2883 }
2884
2885 // Shift the bit into the low position.
2886 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2887 DAG.getConstant(8-(3-BitNo), MVT::i32));
2888 // Isolate the bit.
2889 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2890 DAG.getConstant(1, MVT::i32));
2891
2892 // If we are supposed to, toggle the bit.
2893 if (InvertBit)
2894 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2895 DAG.getConstant(1, MVT::i32));
2896 return Flags;
2897}
2898
2899static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2900 // Create a stack slot that is 16-byte aligned.
2901 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2902 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002903 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2904 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002905
2906 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002907 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002908 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002909 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002910 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002911}
2912
Chris Lattnere7c768e2006-04-18 03:24:30 +00002913static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002914 if (Op.getValueType() == MVT::v4i32) {
2915 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2916
2917 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2918 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2919
2920 SDOperand RHSSwap = // = vrlw RHS, 16
2921 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2922
2923 // Shrinkify inputs to v8i16.
2924 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2925 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2926 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2927
2928 // Low parts multiplied together, generating 32-bit results (we ignore the
2929 // top parts).
2930 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2931 LHS, RHS, DAG, MVT::v4i32);
2932
2933 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2934 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2935 // Shift the high parts up 16 bits.
2936 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2937 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2938 } else if (Op.getValueType() == MVT::v8i16) {
2939 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2940
Chris Lattnercea2aa72006-04-18 04:28:57 +00002941 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002942
Chris Lattnercea2aa72006-04-18 04:28:57 +00002943 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2944 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002945 } else if (Op.getValueType() == MVT::v16i8) {
2946 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2947
2948 // Multiply the even 8-bit parts, producing 16-bit sums.
2949 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2950 LHS, RHS, DAG, MVT::v8i16);
2951 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2952
2953 // Multiply the odd 8-bit parts, producing 16-bit sums.
2954 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2955 LHS, RHS, DAG, MVT::v8i16);
2956 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2957
2958 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002959 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002960 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002961 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2962 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002963 }
Chris Lattner19a81522006-04-18 03:57:35 +00002964 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002965 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002966 } else {
2967 assert(0 && "Unknown mul to lower!");
2968 abort();
2969 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002970}
2971
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002972/// LowerOperation - Provide custom lowering hooks for some operations.
2973///
Nate Begeman21e463b2005-10-16 05:39:50 +00002974SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002975 switch (Op.getOpcode()) {
2976 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002977 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2978 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00002979 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002980 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002981 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00002982 case ISD::VASTART:
2983 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
2984 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
2985
2986 case ISD::VAARG:
2987 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
2988 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
2989
Chris Lattneref957102006-06-21 00:34:03 +00002990 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00002991 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
2992 VarArgsStackOffset, VarArgsNumGPR,
2993 VarArgsNumFPR, PPCSubTarget);
2994
Chris Lattner9f0bc652007-02-25 05:34:32 +00002995 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002996 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00002997 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002998 case ISD::DYNAMIC_STACKALLOC:
2999 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003000
Chris Lattner1a635d62006-04-14 06:01:58 +00003001 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3002 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3003 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003004 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003005
Chris Lattner1a635d62006-04-14 06:01:58 +00003006 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003007 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3008 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3009 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003010
Chris Lattner1a635d62006-04-14 06:01:58 +00003011 // Vector-related lowering.
3012 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3013 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3014 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3015 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003016 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003017
3018 // Frame & Return address. Currently unimplemented
3019 case ISD::RETURNADDR: break;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003020 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003021 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003022 return SDOperand();
3023}
3024
Chris Lattner1a635d62006-04-14 06:01:58 +00003025//===----------------------------------------------------------------------===//
3026// Other Lowering Code
3027//===----------------------------------------------------------------------===//
3028
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003029MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00003030PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
3031 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003032 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003033 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3034 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003035 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003036 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3037 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003038 "Unexpected instr type to insert");
3039
3040 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3041 // control-flow pattern. The incoming instruction knows the destination vreg
3042 // to set, the condition code register to branch on, the true/false values to
3043 // select between, and a branch opcode to use.
3044 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3045 ilist<MachineBasicBlock>::iterator It = BB;
3046 ++It;
3047
3048 // thisMBB:
3049 // ...
3050 // TrueVal = ...
3051 // cmpTY ccX, r1, r2
3052 // bCC copy1MBB
3053 // fallthrough --> copy0MBB
3054 MachineBasicBlock *thisMBB = BB;
3055 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
3056 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003057 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00003058 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00003059 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003060 MachineFunction *F = BB->getParent();
3061 F->getBasicBlockList().insert(It, copy0MBB);
3062 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00003063 // Update machine-CFG edges by first adding all successors of the current
3064 // block to the new block which will contain the Phi node for the select.
3065 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
3066 e = BB->succ_end(); i != e; ++i)
3067 sinkMBB->addSuccessor(*i);
3068 // Next, remove all successors of the current block, and add the true
3069 // and fallthrough blocks as its successors.
3070 while(!BB->succ_empty())
3071 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003072 BB->addSuccessor(copy0MBB);
3073 BB->addSuccessor(sinkMBB);
3074
3075 // copy0MBB:
3076 // %FalseValue = ...
3077 // # fallthrough to sinkMBB
3078 BB = copy0MBB;
3079
3080 // Update machine-CFG edges
3081 BB->addSuccessor(sinkMBB);
3082
3083 // sinkMBB:
3084 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3085 // ...
3086 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00003087 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003088 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3089 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3090
3091 delete MI; // The pseudo instruction is gone now.
3092 return BB;
3093}
3094
Chris Lattner1a635d62006-04-14 06:01:58 +00003095//===----------------------------------------------------------------------===//
3096// Target Optimization Hooks
3097//===----------------------------------------------------------------------===//
3098
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003099SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
3100 DAGCombinerInfo &DCI) const {
3101 TargetMachine &TM = getTargetMachine();
3102 SelectionDAG &DAG = DCI.DAG;
3103 switch (N->getOpcode()) {
3104 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00003105 case PPCISD::SHL:
3106 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3107 if (C->getValue() == 0) // 0 << V -> 0.
3108 return N->getOperand(0);
3109 }
3110 break;
3111 case PPCISD::SRL:
3112 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3113 if (C->getValue() == 0) // 0 >>u V -> 0.
3114 return N->getOperand(0);
3115 }
3116 break;
3117 case PPCISD::SRA:
3118 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3119 if (C->getValue() == 0 || // 0 >>s V -> 0.
3120 C->isAllOnesValue()) // -1 >>s V -> -1.
3121 return N->getOperand(0);
3122 }
3123 break;
3124
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003125 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003126 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003127 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3128 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3129 // We allow the src/dst to be either f32/f64, but the intermediate
3130 // type must be i64.
3131 if (N->getOperand(0).getValueType() == MVT::i64) {
3132 SDOperand Val = N->getOperand(0).getOperand(0);
3133 if (Val.getValueType() == MVT::f32) {
3134 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3135 DCI.AddToWorklist(Val.Val);
3136 }
3137
3138 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003139 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003140 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003141 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003142 if (N->getValueType(0) == MVT::f32) {
3143 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
3144 DCI.AddToWorklist(Val.Val);
3145 }
3146 return Val;
3147 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3148 // If the intermediate type is i32, we can avoid the load/store here
3149 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003150 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003151 }
3152 }
3153 break;
Chris Lattner51269842006-03-01 05:50:56 +00003154 case ISD::STORE:
3155 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3156 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
3157 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
3158 N->getOperand(1).getValueType() == MVT::i32) {
3159 SDOperand Val = N->getOperand(1).getOperand(0);
3160 if (Val.getValueType() == MVT::f32) {
3161 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3162 DCI.AddToWorklist(Val.Val);
3163 }
3164 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3165 DCI.AddToWorklist(Val.Val);
3166
3167 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3168 N->getOperand(2), N->getOperand(3));
3169 DCI.AddToWorklist(Val.Val);
3170 return Val;
3171 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003172
3173 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3174 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3175 N->getOperand(1).Val->hasOneUse() &&
3176 (N->getOperand(1).getValueType() == MVT::i32 ||
3177 N->getOperand(1).getValueType() == MVT::i16)) {
3178 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3179 // Do an any-extend to 32-bits if this is a half-word input.
3180 if (BSwapOp.getValueType() == MVT::i16)
3181 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3182
3183 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3184 N->getOperand(2), N->getOperand(3),
3185 DAG.getValueType(N->getOperand(1).getValueType()));
3186 }
3187 break;
3188 case ISD::BSWAP:
3189 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003190 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003191 N->getOperand(0).hasOneUse() &&
3192 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3193 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003194 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003195 // Create the byte-swapping load.
3196 std::vector<MVT::ValueType> VTs;
3197 VTs.push_back(MVT::i32);
3198 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00003199 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00003200 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003201 LD->getChain(), // Chain
3202 LD->getBasePtr(), // Ptr
3203 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00003204 DAG.getValueType(N->getValueType(0)) // VT
3205 };
3206 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003207
3208 // If this is an i16 load, insert the truncate.
3209 SDOperand ResVal = BSLoad;
3210 if (N->getValueType(0) == MVT::i16)
3211 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3212
3213 // First, combine the bswap away. This makes the value produced by the
3214 // load dead.
3215 DCI.CombineTo(N, ResVal);
3216
3217 // Next, combine the load away, we give it a bogus result value but a real
3218 // chain result. The result value is dead because the bswap is dead.
3219 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3220
3221 // Return N so it doesn't get rechecked!
3222 return SDOperand(N, 0);
3223 }
3224
Chris Lattner51269842006-03-01 05:50:56 +00003225 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003226 case PPCISD::VCMP: {
3227 // If a VCMPo node already exists with exactly the same operands as this
3228 // node, use its result instead of this node (VCMPo computes both a CR6 and
3229 // a normal output).
3230 //
3231 if (!N->getOperand(0).hasOneUse() &&
3232 !N->getOperand(1).hasOneUse() &&
3233 !N->getOperand(2).hasOneUse()) {
3234
3235 // Scan all of the users of the LHS, looking for VCMPo's that match.
3236 SDNode *VCMPoNode = 0;
3237
3238 SDNode *LHSN = N->getOperand(0).Val;
3239 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3240 UI != E; ++UI)
3241 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3242 (*UI)->getOperand(1) == N->getOperand(1) &&
3243 (*UI)->getOperand(2) == N->getOperand(2) &&
3244 (*UI)->getOperand(0) == N->getOperand(0)) {
3245 VCMPoNode = *UI;
3246 break;
3247 }
3248
Chris Lattner00901202006-04-18 18:28:22 +00003249 // If there is no VCMPo node, or if the flag value has a single use, don't
3250 // transform this.
3251 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3252 break;
3253
3254 // Look at the (necessarily single) use of the flag value. If it has a
3255 // chain, this transformation is more complex. Note that multiple things
3256 // could use the value result, which we should ignore.
3257 SDNode *FlagUser = 0;
3258 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3259 FlagUser == 0; ++UI) {
3260 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3261 SDNode *User = *UI;
3262 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3263 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3264 FlagUser = User;
3265 break;
3266 }
3267 }
3268 }
3269
3270 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3271 // give up for right now.
3272 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003273 return SDOperand(VCMPoNode, 0);
3274 }
3275 break;
3276 }
Chris Lattner90564f22006-04-18 17:59:36 +00003277 case ISD::BR_CC: {
3278 // If this is a branch on an altivec predicate comparison, lower this so
3279 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3280 // lowering is done pre-legalize, because the legalizer lowers the predicate
3281 // compare down to code that is difficult to reassemble.
3282 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3283 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3284 int CompareOpc;
3285 bool isDot;
3286
3287 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3288 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3289 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3290 assert(isDot && "Can't compare against a vector result!");
3291
3292 // If this is a comparison against something other than 0/1, then we know
3293 // that the condition is never/always true.
3294 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3295 if (Val != 0 && Val != 1) {
3296 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3297 return N->getOperand(0);
3298 // Always !=, turn it into an unconditional branch.
3299 return DAG.getNode(ISD::BR, MVT::Other,
3300 N->getOperand(0), N->getOperand(4));
3301 }
3302
3303 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3304
3305 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003306 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003307 SDOperand Ops[] = {
3308 LHS.getOperand(2), // LHS of compare
3309 LHS.getOperand(3), // RHS of compare
3310 DAG.getConstant(CompareOpc, MVT::i32)
3311 };
Chris Lattner90564f22006-04-18 17:59:36 +00003312 VTs.push_back(LHS.getOperand(2).getValueType());
3313 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003314 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003315
3316 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003317 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003318 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3319 default: // Can't happen, don't crash on invalid number though.
3320 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003321 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003322 break;
3323 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003324 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003325 break;
3326 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003327 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003328 break;
3329 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003330 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003331 break;
3332 }
3333
3334 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003335 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003336 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003337 N->getOperand(4), CompNode.getValue(1));
3338 }
3339 break;
3340 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003341 }
3342
3343 return SDOperand();
3344}
3345
Chris Lattner1a635d62006-04-14 06:01:58 +00003346//===----------------------------------------------------------------------===//
3347// Inline Assembly Support
3348//===----------------------------------------------------------------------===//
3349
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003350void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
3351 uint64_t Mask,
3352 uint64_t &KnownZero,
3353 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003354 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003355 unsigned Depth) const {
3356 KnownZero = 0;
3357 KnownOne = 0;
3358 switch (Op.getOpcode()) {
3359 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003360 case PPCISD::LBRX: {
3361 // lhbrx is known to have the top bits cleared out.
3362 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3363 KnownZero = 0xFFFF0000;
3364 break;
3365 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003366 case ISD::INTRINSIC_WO_CHAIN: {
3367 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3368 default: break;
3369 case Intrinsic::ppc_altivec_vcmpbfp_p:
3370 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3371 case Intrinsic::ppc_altivec_vcmpequb_p:
3372 case Intrinsic::ppc_altivec_vcmpequh_p:
3373 case Intrinsic::ppc_altivec_vcmpequw_p:
3374 case Intrinsic::ppc_altivec_vcmpgefp_p:
3375 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3376 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3377 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3378 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3379 case Intrinsic::ppc_altivec_vcmpgtub_p:
3380 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3381 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3382 KnownZero = ~1U; // All bits but the low one are known to be zero.
3383 break;
3384 }
3385 }
3386 }
3387}
3388
3389
Chris Lattner4234f572007-03-25 02:14:49 +00003390/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003391/// constraint it is for this target.
3392PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003393PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3394 if (Constraint.size() == 1) {
3395 switch (Constraint[0]) {
3396 default: break;
3397 case 'b':
3398 case 'r':
3399 case 'f':
3400 case 'v':
3401 case 'y':
3402 return C_RegisterClass;
3403 }
3404 }
3405 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003406}
3407
Chris Lattner331d1bc2006-11-02 01:44:04 +00003408std::pair<unsigned, const TargetRegisterClass*>
3409PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3410 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003411 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003412 // GCC RS6000 Constraint Letters
3413 switch (Constraint[0]) {
3414 case 'b': // R1-R31
3415 case 'r': // R0-R31
3416 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3417 return std::make_pair(0U, PPC::G8RCRegisterClass);
3418 return std::make_pair(0U, PPC::GPRCRegisterClass);
3419 case 'f':
3420 if (VT == MVT::f32)
3421 return std::make_pair(0U, PPC::F4RCRegisterClass);
3422 else if (VT == MVT::f64)
3423 return std::make_pair(0U, PPC::F8RCRegisterClass);
3424 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003425 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003426 return std::make_pair(0U, PPC::VRRCRegisterClass);
3427 case 'y': // crrc
3428 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003429 }
3430 }
3431
Chris Lattner331d1bc2006-11-02 01:44:04 +00003432 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003433}
Chris Lattner763317d2006-02-07 00:47:13 +00003434
Chris Lattner331d1bc2006-11-02 01:44:04 +00003435
Chris Lattner48884cd2007-08-25 00:47:38 +00003436/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3437/// vector. If it is invalid, don't add anything to Ops.
3438void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
3439 std::vector<SDOperand>&Ops,
3440 SelectionDAG &DAG) {
3441 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00003442 switch (Letter) {
3443 default: break;
3444 case 'I':
3445 case 'J':
3446 case 'K':
3447 case 'L':
3448 case 'M':
3449 case 'N':
3450 case 'O':
3451 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003452 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00003453 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003454 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003455 switch (Letter) {
3456 default: assert(0 && "Unknown constraint letter!");
3457 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003458 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003459 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003460 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003461 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3462 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003463 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003464 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003465 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003466 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003467 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003468 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003469 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003470 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003471 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00003472 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003473 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003474 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003475 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00003476 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003477 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003478 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003479 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003480 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003481 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003482 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003483 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003484 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003485 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003486 }
3487 break;
3488 }
3489 }
3490
Chris Lattner48884cd2007-08-25 00:47:38 +00003491 if (Result.Val) {
3492 Ops.push_back(Result);
3493 return;
3494 }
3495
Chris Lattner763317d2006-02-07 00:47:13 +00003496 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00003497 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003498}
Evan Chengc4c62572006-03-13 23:20:37 +00003499
Chris Lattnerc9addb72007-03-30 23:15:24 +00003500// isLegalAddressingMode - Return true if the addressing mode represented
3501// by AM is legal for this target, for a load/store of the specified type.
3502bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3503 const Type *Ty) const {
3504 // FIXME: PPC does not allow r+i addressing modes for vectors!
3505
3506 // PPC allows a sign-extended 16-bit immediate field.
3507 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3508 return false;
3509
3510 // No global is ever allowed as a base.
3511 if (AM.BaseGV)
3512 return false;
3513
3514 // PPC only support r+r,
3515 switch (AM.Scale) {
3516 case 0: // "r+i" or just "i", depending on HasBaseReg.
3517 break;
3518 case 1:
3519 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3520 return false;
3521 // Otherwise we have r+r or r+i.
3522 break;
3523 case 2:
3524 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3525 return false;
3526 // Allow 2*r as r+r.
3527 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00003528 default:
3529 // No other scales are supported.
3530 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00003531 }
3532
3533 return true;
3534}
3535
Evan Chengc4c62572006-03-13 23:20:37 +00003536/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003537/// as the offset of the target addressing mode for load / store of the
3538/// given type.
3539bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003540 // PPC allows a sign-extended 16-bit immediate field.
3541 return (V > -(1 << 16) && V < (1 << 16)-1);
3542}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003543
3544bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00003545 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00003546}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003547
3548SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG)
3549{
3550 // Depths > 0 not supported yet!
3551 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3552 return SDOperand();
3553
3554 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3555 bool isPPC64 = PtrVT == MVT::i64;
3556
3557 MachineFunction &MF = DAG.getMachineFunction();
3558 MachineFrameInfo *MFI = MF.getFrameInfo();
3559 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3560 && MFI->getStackSize();
3561
3562 if (isPPC64)
3563 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00003564 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003565 else
3566 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3567 MVT::i32);
3568}