blob: f237cafd493bbaea3ca07014fe8eedcf01b498b0 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000045#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000047#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000048#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000049using namespace llvm;
50
Chris Lattnerda8abb02005-09-01 18:44:10 +000051#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000052static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000053ViewISelDAGs("view-isel-dags", cl::Hidden,
54 cl::desc("Pop up a window to show isel dags as they are selected"));
55static cl::opt<bool>
56ViewSchedDAGs("view-sched-dags", cl::Hidden,
57 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000058static cl::opt<bool>
59ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000060 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000061#else
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000062static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0, ViewSUnitDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000063#endif
64
Jim Laskeyeb577ba2006-08-02 12:30:23 +000065//===---------------------------------------------------------------------===//
66///
67/// RegisterScheduler class - Track the registration of instruction schedulers.
68///
69//===---------------------------------------------------------------------===//
70MachinePassRegistry RegisterScheduler::Registry;
71
72//===---------------------------------------------------------------------===//
73///
74/// ISHeuristic command line option for instruction schedulers.
75///
76//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000077namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000078 cl::opt<RegisterScheduler::FunctionPassCtor, false,
79 RegisterPassParser<RegisterScheduler> >
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000080 ISHeuristic("pre-RA-sched",
Chris Lattner3700f902006-08-03 00:18:59 +000081 cl::init(&createDefaultScheduler),
Chris Lattner5bab7852008-01-25 17:24:52 +000082 cl::desc("Instruction schedulers available (before register"
83 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +000084
Jim Laskey9ff542f2006-08-01 18:29:48 +000085 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000086 defaultListDAGScheduler("default", " Best scheduler for the target",
87 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000088} // namespace
89
Evan Cheng5c807602008-02-26 02:33:44 +000090namespace { struct SDISelAsmOperandInfo; }
Chris Lattnerbf996f12007-04-30 17:29:31 +000091
Chris Lattner864635a2006-02-22 22:37:12 +000092namespace {
93 /// RegsForValue - This struct represents the physical registers that a
94 /// particular value is assigned and the type information about the value.
95 /// This is needed because values can be promoted into larger registers and
96 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000097 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohmanb6f5b002007-06-28 23:29:44 +000098 /// Regs - This list holds the register (for legal and promoted values)
Chris Lattner864635a2006-02-22 22:37:12 +000099 /// or register set (for expanded values) that the value should be assigned
100 /// to.
101 std::vector<unsigned> Regs;
102
103 /// RegVT - The value type of each register.
104 ///
105 MVT::ValueType RegVT;
106
107 /// ValueVT - The value type of the LLVM value, which may be promoted from
108 /// RegVT or made from merging the two expanded parts.
109 MVT::ValueType ValueVT;
110
111 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
112
113 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
114 : RegVT(regvt), ValueVT(valuevt) {
115 Regs.push_back(Reg);
116 }
117 RegsForValue(const std::vector<unsigned> &regs,
118 MVT::ValueType regvt, MVT::ValueType valuevt)
119 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
120 }
121
122 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
123 /// this value and returns the result as a ValueVT value. This uses
124 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000125 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner864635a2006-02-22 22:37:12 +0000126 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000127 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000128
129 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
130 /// specified value into the registers specified by this object. This uses
131 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000132 /// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000133 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000134 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000135
136 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
137 /// operand list. This adds the code marker and includes the number of
138 /// values added into it.
139 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000140 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000141 };
142}
Evan Cheng4ef10862006-01-23 07:01:07 +0000143
Chris Lattner1c08c712005-01-07 07:47:53 +0000144namespace llvm {
145 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000146 /// createDefaultScheduler - This creates an instruction scheduler appropriate
147 /// for the target.
148 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
149 SelectionDAG *DAG,
150 MachineBasicBlock *BB) {
151 TargetLowering &TLI = IS->getTargetLowering();
152
153 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
154 return createTDListDAGScheduler(IS, DAG, BB);
155 } else {
156 assert(TLI.getSchedulingPreference() ==
157 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
158 return createBURRListDAGScheduler(IS, DAG, BB);
159 }
160 }
161
162
163 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000164 /// FunctionLoweringInfo - This contains information that is global to a
165 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000166 class FunctionLoweringInfo {
167 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000168 TargetLowering &TLI;
169 Function &Fn;
170 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000171 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000172
173 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
174
175 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
176 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
177
178 /// ValueMap - Since we emit code for the function a basic block at a time,
179 /// we must remember which virtual registers hold the values for
180 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000181 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000182
183 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
184 /// the entry block. This allows the allocas to be efficiently referenced
185 /// anywhere in the function.
186 std::map<const AllocaInst*, int> StaticAllocaMap;
187
Duncan Sandsf4070822007-06-15 19:04:19 +0000188#ifndef NDEBUG
189 SmallSet<Instruction*, 8> CatchInfoLost;
190 SmallSet<Instruction*, 8> CatchInfoFound;
191#endif
192
Chris Lattner1c08c712005-01-07 07:47:53 +0000193 unsigned MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000194 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000195 }
Chris Lattner571e4342006-10-27 21:36:01 +0000196
197 /// isExportedInst - Return true if the specified value is an instruction
198 /// exported from its block.
199 bool isExportedInst(const Value *V) {
200 return ValueMap.count(V);
201 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000202
Chris Lattner3c384492006-03-16 19:51:18 +0000203 unsigned CreateRegForValue(const Value *V);
204
Chris Lattner1c08c712005-01-07 07:47:53 +0000205 unsigned InitializeRegForValue(const Value *V) {
206 unsigned &R = ValueMap[V];
207 assert(R == 0 && "Already initialized this value register!");
208 return R = CreateRegForValue(V);
209 }
210 };
211}
212
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000213/// isSelector - Return true if this instruction is a call to the
214/// eh.selector intrinsic.
215static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000216 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000217 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
218 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000219 return false;
220}
221
Chris Lattner1c08c712005-01-07 07:47:53 +0000222/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000223/// PHI nodes or outside of the basic block that defines it, or used by a
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000224/// switch or atomic instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000225static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
226 if (isa<PHINode>(I)) return true;
227 BasicBlock *BB = I->getParent();
228 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000229 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000230 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000231 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000232 return true;
233 return false;
234}
235
Chris Lattnerbf209482005-10-30 19:42:35 +0000236/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000237/// entry block, return true. This includes arguments used by switches, since
238/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000239static bool isOnlyUsedInEntryBlock(Argument *A) {
240 BasicBlock *Entry = A->getParent()->begin();
241 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000242 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000243 return false; // Use not in entry block.
244 return true;
245}
246
Chris Lattner1c08c712005-01-07 07:47:53 +0000247FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000248 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000249 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000250
Chris Lattnerbf209482005-10-30 19:42:35 +0000251 // Create a vreg for each argument register that is not dead and is used
252 // outside of the entry block for the function.
253 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
254 AI != E; ++AI)
255 if (!isOnlyUsedInEntryBlock(AI))
256 InitializeRegForValue(AI);
257
Chris Lattner1c08c712005-01-07 07:47:53 +0000258 // Initialize the mapping of values to registers. This is only set up for
259 // instruction values that are used outside of the block that defines
260 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000261 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000262 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
263 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000264 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000265 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000266 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000267 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000268 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000269 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000270
Reid Spencerb83eb642006-10-20 07:07:24 +0000271 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000272 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000273 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000274 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000275 }
276
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000277 for (; BB != EB; ++BB)
278 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000279 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
280 if (!isa<AllocaInst>(I) ||
281 !StaticAllocaMap.count(cast<AllocaInst>(I)))
282 InitializeRegForValue(I);
283
284 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
285 // also creates the initial PHI MachineInstrs, though none of the input
286 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000287 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000288 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
289 MBBMap[BB] = MBB;
290 MF.getBasicBlockList().push_back(MBB);
291
292 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
293 // appropriate.
294 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000295 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
296 if (PN->use_empty()) continue;
297
298 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +0000299 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000300 unsigned PHIReg = ValueMap[PN];
301 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000302 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohmanb9f10192007-06-21 14:42:22 +0000303 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000304 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000305 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000306 }
307}
308
Chris Lattner3c384492006-03-16 19:51:18 +0000309/// CreateRegForValue - Allocate the appropriate number of virtual registers of
310/// the correctly promoted or expanded types. Assign these registers
311/// consecutive vreg numbers and return the first assigned number.
312unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
313 MVT::ValueType VT = TLI.getValueType(V->getType());
314
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000315 unsigned NumRegisters = TLI.getNumRegisters(VT);
316 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
Bill Wendling95b39552007-04-24 21:13:23 +0000317
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000318 unsigned R = MakeReg(RegisterVT);
319 for (unsigned i = 1; i != NumRegisters; ++i)
320 MakeReg(RegisterVT);
321
Chris Lattner3c384492006-03-16 19:51:18 +0000322 return R;
323}
Chris Lattner1c08c712005-01-07 07:47:53 +0000324
325//===----------------------------------------------------------------------===//
326/// SelectionDAGLowering - This is the common target-independent lowering
327/// implementation that is parameterized by a TargetLowering object.
328/// Also, targets can overload any lowering method.
329///
330namespace llvm {
331class SelectionDAGLowering {
332 MachineBasicBlock *CurMBB;
333
Chris Lattner0da331f2007-02-04 01:31:47 +0000334 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000335
Chris Lattnerd3948112005-01-17 22:19:26 +0000336 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
337 /// them up and then emit token factor nodes when possible. This allows us to
338 /// get simple disambiguation between loads without worrying about alias
339 /// analysis.
340 std::vector<SDOperand> PendingLoads;
341
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000342 /// PendingExports - CopyToReg nodes that copy values to virtual registers
343 /// for export to other blocks need to be emitted before any terminator
344 /// instruction, but they have no other ordering requirements. We bunch them
345 /// up and the emit a single tokenfactor for them just before terminator
346 /// instructions.
347 std::vector<SDOperand> PendingExports;
348
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000349 /// Case - A struct to record the Value for a switch case, and the
350 /// case's target basic block.
351 struct Case {
352 Constant* Low;
353 Constant* High;
354 MachineBasicBlock* BB;
355
356 Case() : Low(0), High(0), BB(0) { }
357 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
358 Low(low), High(high), BB(bb) { }
359 uint64_t size() const {
360 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
361 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
362 return (rHigh - rLow + 1ULL);
363 }
364 };
365
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000366 struct CaseBits {
367 uint64_t Mask;
368 MachineBasicBlock* BB;
369 unsigned Bits;
370
371 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
372 Mask(mask), BB(bb), Bits(bits) { }
373 };
374
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000375 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000376 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000377 typedef CaseVector::iterator CaseItr;
378 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000379
380 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
381 /// of conditional branches.
382 struct CaseRec {
383 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
384 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
385
386 /// CaseBB - The MBB in which to emit the compare and branch
387 MachineBasicBlock *CaseBB;
388 /// LT, GE - If nonzero, we know the current case value must be less-than or
389 /// greater-than-or-equal-to these Constants.
390 Constant *LT;
391 Constant *GE;
392 /// Range - A pair of iterators representing the range of case values to be
393 /// processed at this point in the binary search tree.
394 CaseRange Range;
395 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000396
397 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000398
399 /// The comparison function for sorting the switch case values in the vector.
400 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000401 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000402 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000403 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
404 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
405 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
406 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000407 }
408 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000409
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000410 struct CaseBitsCmp {
411 bool operator () (const CaseBits& C1, const CaseBits& C2) {
412 return C1.Bits > C2.Bits;
413 }
414 };
415
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000416 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000417
Chris Lattner1c08c712005-01-07 07:47:53 +0000418public:
419 // TLI - This is information that describes the available target features we
420 // need for lowering. This indicates when operations are unavailable,
421 // implemented with a libcall, etc.
422 TargetLowering &TLI;
423 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000424 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000425 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000426
Nate Begemanf15485a2006-03-27 01:32:24 +0000427 /// SwitchCases - Vector of CaseBlock structures used to communicate
428 /// SwitchInst code generation information.
429 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000430 /// JTCases - Vector of JumpTable structures used to communicate
431 /// SwitchInst code generation information.
432 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000433 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000434
Chris Lattner1c08c712005-01-07 07:47:53 +0000435 /// FuncInfo - Information about the function as a whole.
436 ///
437 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000438
439 /// GCI - Garbage collection metadata for the function.
440 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000441
442 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000443 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000444 FunctionLoweringInfo &funcinfo,
445 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000446 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000447 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000448 }
449
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000450 /// getRoot - Return the current virtual root of the Selection DAG,
451 /// flushing any PendingLoad items. This must be done before emitting
452 /// a store or any other node that may need to be ordered after any
453 /// prior load instructions.
Chris Lattnera651cf62005-01-17 19:43:36 +0000454 ///
455 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000456 if (PendingLoads.empty())
457 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000458
Chris Lattnerd3948112005-01-17 22:19:26 +0000459 if (PendingLoads.size() == 1) {
460 SDOperand Root = PendingLoads[0];
461 DAG.setRoot(Root);
462 PendingLoads.clear();
463 return Root;
464 }
465
466 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000467 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
468 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000469 PendingLoads.clear();
470 DAG.setRoot(Root);
471 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000472 }
473
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000474 /// getControlRoot - Similar to getRoot, but instead of flushing all the
475 /// PendingLoad items, flush all the PendingExports items. It is necessary
476 /// to do this before emitting a terminator instruction.
477 ///
478 SDOperand getControlRoot() {
479 SDOperand Root = DAG.getRoot();
480
481 if (PendingExports.empty())
482 return Root;
483
484 // Turn all of the CopyToReg chains into one factored node.
485 if (Root.getOpcode() != ISD::EntryToken) {
486 unsigned i = 0, e = PendingExports.size();
487 for (; i != e; ++i) {
488 assert(PendingExports[i].Val->getNumOperands() > 1);
489 if (PendingExports[i].Val->getOperand(0) == Root)
490 break; // Don't add the root if we already indirectly depend on it.
491 }
492
493 if (i == e)
494 PendingExports.push_back(Root);
495 }
496
497 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
498 &PendingExports[0],
499 PendingExports.size());
500 PendingExports.clear();
501 DAG.setRoot(Root);
502 return Root;
503 }
504
505 void CopyValueToVirtualRegister(Value *V, unsigned Reg);
Chris Lattner571e4342006-10-27 21:36:01 +0000506
Chris Lattner1c08c712005-01-07 07:47:53 +0000507 void visit(Instruction &I) { visit(I.getOpcode(), I); }
508
509 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000510 // Note: this doesn't use InstVisitor, because it has to work with
511 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000512 switch (Opcode) {
513 default: assert(0 && "Unknown instruction type encountered!");
514 abort();
515 // Build the switch statement using the Instruction.def file.
516#define HANDLE_INST(NUM, OPCODE, CLASS) \
517 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
518#include "llvm/Instruction.def"
519 }
520 }
521
522 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
523
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000524 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000525 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +0000526 bool isVolatile, unsigned Alignment);
Chris Lattner1c08c712005-01-07 07:47:53 +0000527
Chris Lattner199862b2006-03-16 19:57:50 +0000528 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000529
Chris Lattner0da331f2007-02-04 01:31:47 +0000530 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000531 SDOperand &N = NodeMap[V];
532 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000533 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000534 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000535
Evan Cheng5c807602008-02-26 02:33:44 +0000536 void GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000537 std::set<unsigned> &OutputRegs,
538 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000539
Chris Lattner571e4342006-10-27 21:36:01 +0000540 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
541 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
542 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000543 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000544 void ExportFromCurrentBlock(Value *V);
Duncan Sands6f74b482007-12-19 09:48:52 +0000545 void LowerCallTo(CallSite CS, SDOperand Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000546 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000547
Chris Lattner1c08c712005-01-07 07:47:53 +0000548 // Terminator instructions.
549 void visitRet(ReturnInst &I);
550 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000551 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000552 void visitUnreachable(UnreachableInst &I) { /* noop */ }
553
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000554 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000555 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000556 CaseRecVector& WorkList,
557 Value* SV,
558 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000559 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000560 CaseRecVector& WorkList,
561 Value* SV,
562 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000563 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000564 CaseRecVector& WorkList,
565 Value* SV,
566 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000567 bool handleBitTestsSwitchCase(CaseRec& CR,
568 CaseRecVector& WorkList,
569 Value* SV,
570 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000571 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000572 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
573 void visitBitTestCase(MachineBasicBlock* NextMBB,
574 unsigned Reg,
575 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000576 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000577 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
578 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000579
Chris Lattner1c08c712005-01-07 07:47:53 +0000580 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000581 void visitInvoke(InvokeInst &I);
582 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000583
Dan Gohman7f321562007-06-25 16:23:39 +0000584 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000585 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000586 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000587 if (I.getType()->isFPOrFPVector())
588 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000589 else
Dan Gohman7f321562007-06-25 16:23:39 +0000590 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000591 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000592 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000593 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000594 if (I.getType()->isFPOrFPVector())
595 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000596 else
Dan Gohman7f321562007-06-25 16:23:39 +0000597 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000598 }
Dan Gohman7f321562007-06-25 16:23:39 +0000599 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
600 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
601 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
602 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
603 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
604 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
605 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
606 void visitOr (User &I) { visitBinary(I, ISD::OR); }
607 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000608 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000609 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
610 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000611 void visitICmp(User &I);
612 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000613 // Visit the conversion instructions
614 void visitTrunc(User &I);
615 void visitZExt(User &I);
616 void visitSExt(User &I);
617 void visitFPTrunc(User &I);
618 void visitFPExt(User &I);
619 void visitFPToUI(User &I);
620 void visitFPToSI(User &I);
621 void visitUIToFP(User &I);
622 void visitSIToFP(User &I);
623 void visitPtrToInt(User &I);
624 void visitIntToPtr(User &I);
625 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000626
Chris Lattner2bbd8102006-03-29 00:11:43 +0000627 void visitExtractElement(User &I);
628 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000629 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000630
Chris Lattner1c08c712005-01-07 07:47:53 +0000631 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000632 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000633
634 void visitMalloc(MallocInst &I);
635 void visitFree(FreeInst &I);
636 void visitAlloca(AllocaInst &I);
637 void visitLoad(LoadInst &I);
638 void visitStore(StoreInst &I);
639 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
640 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000641 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000642 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000643 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000644
Chris Lattner1c08c712005-01-07 07:47:53 +0000645 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000646 void visitVAArg(VAArgInst &I);
647 void visitVAEnd(CallInst &I);
648 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000649
Chris Lattner7041ee32005-01-11 05:56:49 +0000650 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000651
Dan Gohmanef5d1942008-03-11 21:11:25 +0000652 void visitGetResult(GetResultInst &I);
Devang Patel40a04212008-02-19 22:15:16 +0000653
Chris Lattner1c08c712005-01-07 07:47:53 +0000654 void visitUserOp1(Instruction &I) {
655 assert(0 && "UserOp1 should not exist at instruction selection time!");
656 abort();
657 }
658 void visitUserOp2(Instruction &I) {
659 assert(0 && "UserOp2 should not exist at instruction selection time!");
660 abort();
661 }
662};
663} // end namespace llvm
664
Dan Gohman6183f782007-07-05 20:12:34 +0000665
Duncan Sandsb988bac2008-02-11 20:58:28 +0000666/// getCopyFromParts - Create a value that contains the specified legal parts
667/// combined into the value they represent. If the parts combine to a type
668/// larger then ValueVT then AssertOp can be used to specify whether the extra
669/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
Chris Lattner4468c1f2008-03-09 09:38:46 +0000670/// (ISD::AssertSext).
Dan Gohman6183f782007-07-05 20:12:34 +0000671static SDOperand getCopyFromParts(SelectionDAG &DAG,
672 const SDOperand *Parts,
673 unsigned NumParts,
674 MVT::ValueType PartVT,
675 MVT::ValueType ValueVT,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000676 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000677 assert(NumParts > 0 && "No parts to assemble!");
678 TargetLowering &TLI = DAG.getTargetLoweringInfo();
679 SDOperand Val = Parts[0];
Dan Gohman6183f782007-07-05 20:12:34 +0000680
Duncan Sands014e04a2008-02-12 20:46:31 +0000681 if (NumParts > 1) {
682 // Assemble the value from multiple parts.
683 if (!MVT::isVector(ValueVT)) {
684 unsigned PartBits = MVT::getSizeInBits(PartVT);
685 unsigned ValueBits = MVT::getSizeInBits(ValueVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000686
Duncan Sands014e04a2008-02-12 20:46:31 +0000687 // Assemble the power of 2 part.
688 unsigned RoundParts = NumParts & (NumParts - 1) ?
689 1 << Log2_32(NumParts) : NumParts;
690 unsigned RoundBits = PartBits * RoundParts;
691 MVT::ValueType RoundVT = RoundBits == ValueBits ?
692 ValueVT : MVT::getIntegerType(RoundBits);
693 SDOperand Lo, Hi;
694
695 if (RoundParts > 2) {
696 MVT::ValueType HalfVT = MVT::getIntegerType(RoundBits/2);
697 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
698 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
699 PartVT, HalfVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000700 } else {
Duncan Sands014e04a2008-02-12 20:46:31 +0000701 Lo = Parts[0];
702 Hi = Parts[1];
Dan Gohman6183f782007-07-05 20:12:34 +0000703 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000704 if (TLI.isBigEndian())
705 std::swap(Lo, Hi);
706 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
707
708 if (RoundParts < NumParts) {
709 // Assemble the trailing non-power-of-2 part.
710 unsigned OddParts = NumParts - RoundParts;
711 MVT::ValueType OddVT = MVT::getIntegerType(OddParts * PartBits);
712 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
713
714 // Combine the round and odd parts.
715 Lo = Val;
716 if (TLI.isBigEndian())
717 std::swap(Lo, Hi);
718 MVT::ValueType TotalVT = MVT::getIntegerType(NumParts * PartBits);
719 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
720 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
721 DAG.getConstant(MVT::getSizeInBits(Lo.getValueType()),
722 TLI.getShiftAmountTy()));
723 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
724 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
725 }
726 } else {
727 // Handle a multi-element vector.
728 MVT::ValueType IntermediateVT, RegisterVT;
729 unsigned NumIntermediates;
730 unsigned NumRegs =
731 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
732 RegisterVT);
733
734 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
735 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
736 assert(RegisterVT == Parts[0].getValueType() &&
737 "Part type doesn't match part!");
738
739 // Assemble the parts into intermediate operands.
740 SmallVector<SDOperand, 8> Ops(NumIntermediates);
741 if (NumIntermediates == NumParts) {
742 // If the register was not expanded, truncate or copy the value,
743 // as appropriate.
744 for (unsigned i = 0; i != NumParts; ++i)
745 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
746 PartVT, IntermediateVT);
747 } else if (NumParts > 0) {
748 // If the intermediate type was expanded, build the intermediate operands
749 // from the parts.
750 assert(NumParts % NumIntermediates == 0 &&
751 "Must expand into a divisible number of parts!");
752 unsigned Factor = NumParts / NumIntermediates;
753 for (unsigned i = 0; i != NumIntermediates; ++i)
754 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
755 PartVT, IntermediateVT);
756 }
757
758 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
759 // operands.
760 Val = DAG.getNode(MVT::isVector(IntermediateVT) ?
761 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
762 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000763 }
Dan Gohman6183f782007-07-05 20:12:34 +0000764 }
765
Duncan Sands014e04a2008-02-12 20:46:31 +0000766 // There is now one part, held in Val. Correct it to match ValueVT.
767 PartVT = Val.getValueType();
Dan Gohman6183f782007-07-05 20:12:34 +0000768
Duncan Sands014e04a2008-02-12 20:46:31 +0000769 if (PartVT == ValueVT)
770 return Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000771
Duncan Sands014e04a2008-02-12 20:46:31 +0000772 if (MVT::isVector(PartVT)) {
773 assert(MVT::isVector(ValueVT) && "Unknown vector conversion!");
774 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000775 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000776
777 if (MVT::isVector(ValueVT)) {
778 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
779 MVT::getVectorNumElements(ValueVT) == 1 &&
780 "Only trivial scalar-to-vector conversions should get here!");
781 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
782 }
783
784 if (MVT::isInteger(PartVT) &&
785 MVT::isInteger(ValueVT)) {
786 if (MVT::getSizeInBits(ValueVT) < MVT::getSizeInBits(PartVT)) {
787 // For a truncate, see if we have any information to
788 // indicate whether the truncated bits will always be
789 // zero or sign-extension.
790 if (AssertOp != ISD::DELETED_NODE)
791 Val = DAG.getNode(AssertOp, PartVT, Val,
792 DAG.getValueType(ValueVT));
793 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
794 } else {
795 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
796 }
797 }
798
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000799 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
800 if (ValueVT < Val.getValueType())
Chris Lattner4468c1f2008-03-09 09:38:46 +0000801 // FP_ROUND's are always exact here.
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000802 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000803 DAG.getIntPtrConstant(1));
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000804 return DAG.getNode(ISD::FP_EXTEND, ValueVT, Val);
805 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000806
807 if (MVT::getSizeInBits(PartVT) == MVT::getSizeInBits(ValueVT))
808 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
809
810 assert(0 && "Unknown mismatch!");
Chris Lattnerd27c9912008-03-30 18:22:13 +0000811 return SDOperand();
Dan Gohman6183f782007-07-05 20:12:34 +0000812}
813
Duncan Sandsb988bac2008-02-11 20:58:28 +0000814/// getCopyToParts - Create a series of nodes that contain the specified value
815/// split into legal parts. If the parts contain more bits than Val, then, for
816/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohman6183f782007-07-05 20:12:34 +0000817static void getCopyToParts(SelectionDAG &DAG,
818 SDOperand Val,
819 SDOperand *Parts,
820 unsigned NumParts,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000821 MVT::ValueType PartVT,
822 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000823 TargetLowering &TLI = DAG.getTargetLoweringInfo();
824 MVT::ValueType PtrVT = TLI.getPointerTy();
Dan Gohman6183f782007-07-05 20:12:34 +0000825 MVT::ValueType ValueVT = Val.getValueType();
Duncan Sands014e04a2008-02-12 20:46:31 +0000826 unsigned PartBits = MVT::getSizeInBits(PartVT);
827 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohman6183f782007-07-05 20:12:34 +0000828
Duncan Sands014e04a2008-02-12 20:46:31 +0000829 if (!NumParts)
830 return;
831
832 if (!MVT::isVector(ValueVT)) {
833 if (PartVT == ValueVT) {
834 assert(NumParts == 1 && "No-op copy with multiple parts!");
835 Parts[0] = Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000836 return;
837 }
838
Duncan Sands014e04a2008-02-12 20:46:31 +0000839 if (NumParts * PartBits > MVT::getSizeInBits(ValueVT)) {
840 // If the parts cover more bits than the value has, promote the value.
841 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
842 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohman6183f782007-07-05 20:12:34 +0000843 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000844 } else if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
845 ValueVT = MVT::getIntegerType(NumParts * PartBits);
846 Val = DAG.getNode(ExtendKind, ValueVT, Val);
847 } else {
848 assert(0 && "Unknown mismatch!");
849 }
850 } else if (PartBits == MVT::getSizeInBits(ValueVT)) {
851 // Different types of the same size.
852 assert(NumParts == 1 && PartVT != ValueVT);
853 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
854 } else if (NumParts * PartBits < MVT::getSizeInBits(ValueVT)) {
855 // If the parts cover less bits than value has, truncate the value.
856 if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
857 ValueVT = MVT::getIntegerType(NumParts * PartBits);
858 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000859 } else {
860 assert(0 && "Unknown mismatch!");
861 }
862 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000863
864 // The value may have changed - recompute ValueVT.
865 ValueVT = Val.getValueType();
866 assert(NumParts * PartBits == MVT::getSizeInBits(ValueVT) &&
867 "Failed to tile the value with PartVT!");
868
869 if (NumParts == 1) {
870 assert(PartVT == ValueVT && "Type conversion failed!");
871 Parts[0] = Val;
872 return;
873 }
874
875 // Expand the value into multiple parts.
876 if (NumParts & (NumParts - 1)) {
877 // The number of parts is not a power of 2. Split off and copy the tail.
878 assert(MVT::isInteger(PartVT) && MVT::isInteger(ValueVT) &&
879 "Do not know what to expand to!");
880 unsigned RoundParts = 1 << Log2_32(NumParts);
881 unsigned RoundBits = RoundParts * PartBits;
882 unsigned OddParts = NumParts - RoundParts;
883 SDOperand OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
884 DAG.getConstant(RoundBits,
885 TLI.getShiftAmountTy()));
886 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
887 if (TLI.isBigEndian())
888 // The odd parts were reversed by getCopyToParts - unreverse them.
889 std::reverse(Parts + RoundParts, Parts + NumParts);
890 NumParts = RoundParts;
891 ValueVT = MVT::getIntegerType(NumParts * PartBits);
892 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
893 }
894
895 // The number of parts is a power of 2. Repeatedly bisect the value using
896 // EXTRACT_ELEMENT.
Duncan Sands25eb0432008-03-12 20:30:08 +0000897 Parts[0] = DAG.getNode(ISD::BIT_CONVERT,
898 MVT::getIntegerType(MVT::getSizeInBits(ValueVT)),
899 Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000900 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
901 for (unsigned i = 0; i < NumParts; i += StepSize) {
902 unsigned ThisBits = StepSize * PartBits / 2;
Duncan Sands25eb0432008-03-12 20:30:08 +0000903 MVT::ValueType ThisVT = MVT::getIntegerType (ThisBits);
904 SDOperand &Part0 = Parts[i];
905 SDOperand &Part1 = Parts[i+StepSize/2];
Duncan Sands014e04a2008-02-12 20:46:31 +0000906
Duncan Sands25eb0432008-03-12 20:30:08 +0000907 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
908 DAG.getConstant(1, PtrVT));
909 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
910 DAG.getConstant(0, PtrVT));
911
912 if (ThisBits == PartBits && ThisVT != PartVT) {
913 Part0 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part0);
914 Part1 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part1);
915 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000916 }
917 }
918
919 if (TLI.isBigEndian())
920 std::reverse(Parts, Parts + NumParts);
921
922 return;
923 }
924
925 // Vector ValueVT.
926 if (NumParts == 1) {
927 if (PartVT != ValueVT) {
928 if (MVT::isVector(PartVT)) {
929 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
930 } else {
931 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
932 MVT::getVectorNumElements(ValueVT) == 1 &&
933 "Only trivial vector-to-scalar conversions should get here!");
934 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
935 DAG.getConstant(0, PtrVT));
936 }
937 }
938
Dan Gohman6183f782007-07-05 20:12:34 +0000939 Parts[0] = Val;
940 return;
941 }
942
943 // Handle a multi-element vector.
944 MVT::ValueType IntermediateVT, RegisterVT;
945 unsigned NumIntermediates;
946 unsigned NumRegs =
947 DAG.getTargetLoweringInfo()
948 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
949 RegisterVT);
950 unsigned NumElements = MVT::getVectorNumElements(ValueVT);
951
952 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
953 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
954
955 // Split the vector into intermediate operands.
956 SmallVector<SDOperand, 8> Ops(NumIntermediates);
957 for (unsigned i = 0; i != NumIntermediates; ++i)
958 if (MVT::isVector(IntermediateVT))
959 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
960 IntermediateVT, Val,
961 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +0000962 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000963 else
964 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
965 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +0000966 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000967
968 // Split the intermediate operands into legal parts.
969 if (NumParts == NumIntermediates) {
970 // If the register was not expanded, promote or copy the value,
971 // as appropriate.
972 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000973 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000974 } else if (NumParts > 0) {
975 // If the intermediate type was expanded, split each the value into
976 // legal parts.
977 assert(NumParts % NumIntermediates == 0 &&
978 "Must expand into a divisible number of parts!");
979 unsigned Factor = NumParts / NumIntermediates;
980 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000981 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000982 }
983}
984
985
Chris Lattner199862b2006-03-16 19:57:50 +0000986SDOperand SelectionDAGLowering::getValue(const Value *V) {
987 SDOperand &N = NodeMap[V];
988 if (N.Val) return N;
989
990 const Type *VTy = V->getType();
991 MVT::ValueType VT = TLI.getValueType(VTy);
992 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
993 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
994 visit(CE->getOpcode(), *CE);
Chris Lattner0da331f2007-02-04 01:31:47 +0000995 SDOperand N1 = NodeMap[V];
996 assert(N1.Val && "visit didn't populate the ValueMap!");
997 return N1;
Chris Lattner199862b2006-03-16 19:57:50 +0000998 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
999 return N = DAG.getGlobalAddress(GV, VT);
1000 } else if (isa<ConstantPointerNull>(C)) {
1001 return N = DAG.getConstant(0, TLI.getPointerTy());
1002 } else if (isa<UndefValue>(C)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00001003 if (!isa<VectorType>(VTy))
Chris Lattner23d564c2006-03-19 00:20:20 +00001004 return N = DAG.getNode(ISD::UNDEF, VT);
1005
Dan Gohman7f321562007-06-25 16:23:39 +00001006 // Create a BUILD_VECTOR of undef nodes.
Reid Spencer9d6565a2007-02-15 02:26:10 +00001007 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattner23d564c2006-03-19 00:20:20 +00001008 unsigned NumElements = PTy->getNumElements();
1009 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
1010
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001011 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +00001012 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
1013
1014 // Create a VConstant node with generic Vector type.
Dan Gohman7f321562007-06-25 16:23:39 +00001015 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
1016 return N = DAG.getNode(ISD::BUILD_VECTOR, VT,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001017 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +00001018 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Dale Johannesen43421b32007-09-06 18:13:44 +00001019 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
Reid Spencer9d6565a2007-02-15 02:26:10 +00001020 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner199862b2006-03-16 19:57:50 +00001021 unsigned NumElements = PTy->getNumElements();
1022 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +00001023
1024 // Now that we know the number and type of the elements, push a
1025 // Constant or ConstantFP node onto the ops list for each element of
Dan Gohman07a96762007-07-16 14:29:03 +00001026 // the vector constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001027 SmallVector<SDOperand, 8> Ops;
Reid Spencer9d6565a2007-02-15 02:26:10 +00001028 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +00001029 for (unsigned i = 0; i != NumElements; ++i)
1030 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +00001031 } else {
Dan Gohman07a96762007-07-16 14:29:03 +00001032 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Chris Lattner199862b2006-03-16 19:57:50 +00001033 SDOperand Op;
1034 if (MVT::isFloatingPoint(PVT))
1035 Op = DAG.getConstantFP(0, PVT);
1036 else
1037 Op = DAG.getConstant(0, PVT);
1038 Ops.assign(NumElements, Op);
1039 }
1040
Dan Gohman7f321562007-06-25 16:23:39 +00001041 // Create a BUILD_VECTOR node.
1042 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
1043 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0],
Chris Lattner0da331f2007-02-04 01:31:47 +00001044 Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +00001045 } else {
1046 // Canonicalize all constant ints to be unsigned.
Dan Gohmanc6f9a062008-02-29 01:41:59 +00001047 return N = DAG.getConstant(cast<ConstantInt>(C)->getValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +00001048 }
1049 }
1050
1051 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1052 std::map<const AllocaInst*, int>::iterator SI =
1053 FuncInfo.StaticAllocaMap.find(AI);
1054 if (SI != FuncInfo.StaticAllocaMap.end())
1055 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1056 }
1057
Chris Lattner251db182007-02-25 18:40:32 +00001058 unsigned InReg = FuncInfo.ValueMap[V];
1059 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +00001060
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001061 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
1062 unsigned NumRegs = TLI.getNumRegisters(VT);
Chris Lattner70c2a612006-03-31 02:06:56 +00001063
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001064 std::vector<unsigned> Regs(NumRegs);
1065 for (unsigned i = 0; i != NumRegs; ++i)
1066 Regs[i] = InReg + i;
1067
1068 RegsForValue RFV(Regs, RegisterVT, VT);
1069 SDOperand Chain = DAG.getEntryNode();
1070
1071 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +00001072}
1073
1074
Chris Lattner1c08c712005-01-07 07:47:53 +00001075void SelectionDAGLowering::visitRet(ReturnInst &I) {
1076 if (I.getNumOperands() == 0) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001077 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getControlRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001078 return;
1079 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001080 SmallVector<SDOperand, 8> NewValues;
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001081 NewValues.push_back(getControlRoot());
1082 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Nate Begemanee625572006-01-27 21:09:22 +00001083 SDOperand RetOp = getValue(I.getOperand(i));
Duncan Sandsb988bac2008-02-11 20:58:28 +00001084 MVT::ValueType VT = RetOp.getValueType();
1085
Evan Cheng8e7d0562006-05-26 23:09:09 +00001086 // FIXME: C calling convention requires the return type to be promoted to
1087 // at least 32-bit. But this is not necessary for non-C calling conventions.
Duncan Sandsb988bac2008-02-11 20:58:28 +00001088 if (MVT::isInteger(VT)) {
1089 MVT::ValueType MinVT = TLI.getRegisterType(MVT::i32);
1090 if (MVT::getSizeInBits(VT) < MVT::getSizeInBits(MinVT))
1091 VT = MinVT;
1092 }
1093
1094 unsigned NumParts = TLI.getNumRegisters(VT);
1095 MVT::ValueType PartVT = TLI.getRegisterType(VT);
1096 SmallVector<SDOperand, 4> Parts(NumParts);
1097 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1098
1099 const Function *F = I.getParent()->getParent();
1100 if (F->paramHasAttr(0, ParamAttr::SExt))
1101 ExtendKind = ISD::SIGN_EXTEND;
1102 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1103 ExtendKind = ISD::ZERO_EXTEND;
1104
1105 getCopyToParts(DAG, RetOp, &Parts[0], NumParts, PartVT, ExtendKind);
1106
1107 for (unsigned i = 0; i < NumParts; ++i) {
1108 NewValues.push_back(Parts[i]);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001109 NewValues.push_back(DAG.getArgFlags(ISD::ArgFlagsTy()));
Nate Begemanee625572006-01-27 21:09:22 +00001110 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001111 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001112 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1113 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001114}
1115
Chris Lattner571e4342006-10-27 21:36:01 +00001116/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1117/// the current basic block, add it to ValueMap now so that we'll get a
1118/// CopyTo/FromReg.
1119void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1120 // No need to export constants.
1121 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1122
1123 // Already exported?
1124 if (FuncInfo.isExportedInst(V)) return;
1125
1126 unsigned Reg = FuncInfo.InitializeRegForValue(V);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001127 CopyValueToVirtualRegister(V, Reg);
Chris Lattner571e4342006-10-27 21:36:01 +00001128}
1129
Chris Lattner8c494ab2006-10-27 23:50:33 +00001130bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1131 const BasicBlock *FromBB) {
1132 // The operands of the setcc have to be in this block. We don't know
1133 // how to export them from some other block.
1134 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1135 // Can export from current BB.
1136 if (VI->getParent() == FromBB)
1137 return true;
1138
1139 // Is already exported, noop.
1140 return FuncInfo.isExportedInst(V);
1141 }
1142
1143 // If this is an argument, we can export it if the BB is the entry block or
1144 // if it is already exported.
1145 if (isa<Argument>(V)) {
1146 if (FromBB == &FromBB->getParent()->getEntryBlock())
1147 return true;
1148
1149 // Otherwise, can only export this if it is already exported.
1150 return FuncInfo.isExportedInst(V);
1151 }
1152
1153 // Otherwise, constants can always be exported.
1154 return true;
1155}
1156
Chris Lattner6a586c82006-10-29 21:01:20 +00001157static bool InBlock(const Value *V, const BasicBlock *BB) {
1158 if (const Instruction *I = dyn_cast<Instruction>(V))
1159 return I->getParent() == BB;
1160 return true;
1161}
1162
Chris Lattner571e4342006-10-27 21:36:01 +00001163/// FindMergedConditions - If Cond is an expression like
1164void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1165 MachineBasicBlock *TBB,
1166 MachineBasicBlock *FBB,
1167 MachineBasicBlock *CurBB,
1168 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001169 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001170 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001171
Reid Spencere4d87aa2006-12-23 06:05:41 +00001172 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1173 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001174 BOp->getParent() != CurBB->getBasicBlock() ||
1175 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1176 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001177 const BasicBlock *BB = CurBB->getBasicBlock();
1178
Reid Spencere4d87aa2006-12-23 06:05:41 +00001179 // If the leaf of the tree is a comparison, merge the condition into
1180 // the caseblock.
1181 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1182 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001183 // how to export them from some other block. If this is the first block
1184 // of the sequence, no exporting is needed.
1185 (CurBB == CurMBB ||
1186 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1187 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001188 BOp = cast<Instruction>(Cond);
1189 ISD::CondCode Condition;
1190 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1191 switch (IC->getPredicate()) {
1192 default: assert(0 && "Unknown icmp predicate opcode!");
1193 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1194 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1195 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1196 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1197 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1198 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1199 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1200 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1201 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1202 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1203 }
1204 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1205 ISD::CondCode FPC, FOC;
1206 switch (FC->getPredicate()) {
1207 default: assert(0 && "Unknown fcmp predicate opcode!");
1208 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1209 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1210 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1211 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1212 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1213 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1214 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1215 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1216 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1217 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1218 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1219 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1220 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1221 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1222 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1223 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1224 }
1225 if (FiniteOnlyFPMath())
1226 Condition = FOC;
1227 else
1228 Condition = FPC;
1229 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001230 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001231 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001232 }
1233
Chris Lattner571e4342006-10-27 21:36:01 +00001234 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001235 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001236 SwitchCases.push_back(CB);
1237 return;
1238 }
1239
1240 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001241 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001242 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001243 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001244 return;
1245 }
1246
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001247
1248 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001249 MachineFunction::iterator BBI = CurBB;
1250 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
1251 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
1252
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001253 if (Opc == Instruction::Or) {
1254 // Codegen X | Y as:
1255 // jmp_if_X TBB
1256 // jmp TmpBB
1257 // TmpBB:
1258 // jmp_if_Y TBB
1259 // jmp FBB
1260 //
Chris Lattner571e4342006-10-27 21:36:01 +00001261
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001262 // Emit the LHS condition.
1263 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1264
1265 // Emit the RHS condition into TmpBB.
1266 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1267 } else {
1268 assert(Opc == Instruction::And && "Unknown merge op!");
1269 // Codegen X & Y as:
1270 // jmp_if_X TmpBB
1271 // jmp FBB
1272 // TmpBB:
1273 // jmp_if_Y TBB
1274 // jmp FBB
1275 //
1276 // This requires creation of TmpBB after CurBB.
1277
1278 // Emit the LHS condition.
1279 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1280
1281 // Emit the RHS condition into TmpBB.
1282 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1283 }
Chris Lattner571e4342006-10-27 21:36:01 +00001284}
1285
Chris Lattnerdf19f272006-10-31 22:37:42 +00001286/// If the set of cases should be emitted as a series of branches, return true.
1287/// If we should emit this as a bunch of and/or'd together conditions, return
1288/// false.
1289static bool
1290ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1291 if (Cases.size() != 2) return true;
1292
Chris Lattner0ccb5002006-10-31 23:06:00 +00001293 // If this is two comparisons of the same values or'd or and'd together, they
1294 // will get folded into a single comparison, so don't emit two blocks.
1295 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1296 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1297 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1298 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1299 return false;
1300 }
1301
Chris Lattnerdf19f272006-10-31 22:37:42 +00001302 return true;
1303}
1304
Chris Lattner1c08c712005-01-07 07:47:53 +00001305void SelectionDAGLowering::visitBr(BranchInst &I) {
1306 // Update machine-CFG edges.
1307 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001308
1309 // Figure out which block is immediately after the current one.
1310 MachineBasicBlock *NextBlock = 0;
1311 MachineFunction::iterator BBI = CurMBB;
1312 if (++BBI != CurMBB->getParent()->end())
1313 NextBlock = BBI;
1314
1315 if (I.isUnconditional()) {
1316 // If this is not a fall-through branch, emit the branch.
1317 if (Succ0MBB != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001318 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001319 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +00001320
Chris Lattner57ab6592006-10-24 17:57:59 +00001321 // Update machine-CFG edges.
1322 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner57ab6592006-10-24 17:57:59 +00001323 return;
1324 }
1325
1326 // If this condition is one of the special cases we handle, do special stuff
1327 // now.
1328 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001329 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001330
1331 // If this is a series of conditions that are or'd or and'd together, emit
1332 // this as a sequence of branches instead of setcc's with and/or operations.
1333 // For example, instead of something like:
1334 // cmp A, B
1335 // C = seteq
1336 // cmp D, E
1337 // F = setle
1338 // or C, F
1339 // jnz foo
1340 // Emit:
1341 // cmp A, B
1342 // je foo
1343 // cmp D, E
1344 // jle foo
1345 //
1346 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1347 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001348 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001349 BOp->getOpcode() == Instruction::Or)) {
1350 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001351 // If the compares in later blocks need to use values not currently
1352 // exported from this block, export them now. This block should always
1353 // be the first entry.
1354 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1355
Chris Lattnerdf19f272006-10-31 22:37:42 +00001356 // Allow some cases to be rejected.
1357 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001358 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1359 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1360 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1361 }
1362
1363 // Emit the branch for this block.
1364 visitSwitchCase(SwitchCases[0]);
1365 SwitchCases.erase(SwitchCases.begin());
1366 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001367 }
1368
Chris Lattner0ccb5002006-10-31 23:06:00 +00001369 // Okay, we decided not to do this, remove any inserted MBB's and clear
1370 // SwitchCases.
1371 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1372 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1373
Chris Lattnerdf19f272006-10-31 22:37:42 +00001374 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001375 }
1376 }
Chris Lattner24525952006-10-24 18:07:37 +00001377
1378 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001379 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001380 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001381 // Use visitSwitchCase to actually insert the fast branch sequence for this
1382 // cond branch.
1383 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001384}
1385
Nate Begemanf15485a2006-03-27 01:32:24 +00001386/// visitSwitchCase - Emits the necessary code to represent a single node in
1387/// the binary search tree resulting from lowering a switch instruction.
1388void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001389 SDOperand Cond;
1390 SDOperand CondLHS = getValue(CB.CmpLHS);
1391
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001392 // Build the setcc now.
1393 if (CB.CmpMHS == NULL) {
1394 // Fold "(X == true)" to X and "(X == false)" to !X to
1395 // handle common cases produced by branch lowering.
1396 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1397 Cond = CondLHS;
1398 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1399 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1400 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1401 } else
1402 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1403 } else {
1404 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001405
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001406 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1407 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1408
1409 SDOperand CmpOp = getValue(CB.CmpMHS);
1410 MVT::ValueType VT = CmpOp.getValueType();
1411
1412 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1413 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1414 } else {
1415 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1416 Cond = DAG.getSetCC(MVT::i1, SUB,
1417 DAG.getConstant(High-Low, VT), ISD::SETULE);
1418 }
1419
1420 }
1421
Nate Begemanf15485a2006-03-27 01:32:24 +00001422 // Set NextBlock to be the MBB immediately after the current one, if any.
1423 // This is used to avoid emitting unnecessary branches to the next block.
1424 MachineBasicBlock *NextBlock = 0;
1425 MachineFunction::iterator BBI = CurMBB;
1426 if (++BBI != CurMBB->getParent()->end())
1427 NextBlock = BBI;
1428
1429 // If the lhs block is the next block, invert the condition so that we can
1430 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001431 if (CB.TrueBB == NextBlock) {
1432 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001433 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1434 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1435 }
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001436 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001437 DAG.getBasicBlock(CB.TrueBB));
1438 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001439 DAG.setRoot(BrCond);
1440 else
1441 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001442 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001443 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001444 CurMBB->addSuccessor(CB.TrueBB);
1445 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001446}
1447
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001448/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001449void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001450 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001451 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman37efe672006-04-22 18:53:45 +00001452 MVT::ValueType PTy = TLI.getPointerTy();
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001453 SDOperand Index = DAG.getCopyFromReg(getControlRoot(), JT.Reg, PTy);
Evan Cheng3d4ce112006-10-30 08:00:44 +00001454 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1455 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1456 Table, Index));
1457 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001458}
1459
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001460/// visitJumpTableHeader - This function emits necessary code to produce index
1461/// in the JumpTable from switch case.
1462void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1463 SelectionDAGISel::JumpTableHeader &JTH) {
1464 // Subtract the lowest switch case value from the value being switched on
1465 // and conditional branch to default mbb if the result is greater than the
1466 // difference between smallest and largest cases.
1467 SDOperand SwitchOp = getValue(JTH.SValue);
1468 MVT::ValueType VT = SwitchOp.getValueType();
1469 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1470 DAG.getConstant(JTH.First, VT));
1471
1472 // The SDNode we just created, which holds the value being switched on
1473 // minus the the smallest case value, needs to be copied to a virtual
1474 // register so it can be used as an index into the jump table in a
1475 // subsequent basic block. This value may be smaller or larger than the
1476 // target's pointer type, and therefore require extension or truncating.
Dan Gohman7f321562007-06-25 16:23:39 +00001477 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001478 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1479 else
1480 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1481
1482 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001483 SDOperand CopyTo = DAG.getCopyToReg(getControlRoot(), JumpTableReg, SwitchOp);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001484 JT.Reg = JumpTableReg;
1485
1486 // Emit the range check for the jump table, and branch to the default
1487 // block for the switch statement if the value being switched on exceeds
1488 // the largest case in the switch.
Scott Michel5b8f82e2008-03-10 15:42:14 +00001489 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001490 DAG.getConstant(JTH.Last-JTH.First,VT),
1491 ISD::SETUGT);
1492
1493 // Set NextBlock to be the MBB immediately after the current one, if any.
1494 // This is used to avoid emitting unnecessary branches to the next block.
1495 MachineBasicBlock *NextBlock = 0;
1496 MachineFunction::iterator BBI = CurMBB;
1497 if (++BBI != CurMBB->getParent()->end())
1498 NextBlock = BBI;
1499
1500 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1501 DAG.getBasicBlock(JT.Default));
1502
1503 if (JT.MBB == NextBlock)
1504 DAG.setRoot(BrCond);
1505 else
1506 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001507 DAG.getBasicBlock(JT.MBB)));
1508
1509 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001510}
1511
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001512/// visitBitTestHeader - This function emits necessary code to produce value
1513/// suitable for "bit tests"
1514void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1515 // Subtract the minimum value
1516 SDOperand SwitchOp = getValue(B.SValue);
1517 MVT::ValueType VT = SwitchOp.getValueType();
1518 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1519 DAG.getConstant(B.First, VT));
1520
1521 // Check range
Scott Michel5b8f82e2008-03-10 15:42:14 +00001522 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001523 DAG.getConstant(B.Range, VT),
1524 ISD::SETUGT);
1525
1526 SDOperand ShiftOp;
Dan Gohman7f321562007-06-25 16:23:39 +00001527 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001528 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1529 else
1530 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1531
1532 // Make desired shift
1533 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1534 DAG.getConstant(1, TLI.getPointerTy()),
1535 ShiftOp);
1536
1537 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001538 SDOperand CopyTo = DAG.getCopyToReg(getControlRoot(), SwitchReg, SwitchVal);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001539 B.Reg = SwitchReg;
1540
1541 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1542 DAG.getBasicBlock(B.Default));
1543
1544 // Set NextBlock to be the MBB immediately after the current one, if any.
1545 // This is used to avoid emitting unnecessary branches to the next block.
1546 MachineBasicBlock *NextBlock = 0;
1547 MachineFunction::iterator BBI = CurMBB;
1548 if (++BBI != CurMBB->getParent()->end())
1549 NextBlock = BBI;
1550
1551 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1552 if (MBB == NextBlock)
1553 DAG.setRoot(BrRange);
1554 else
1555 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1556 DAG.getBasicBlock(MBB)));
1557
1558 CurMBB->addSuccessor(B.Default);
1559 CurMBB->addSuccessor(MBB);
1560
1561 return;
1562}
1563
1564/// visitBitTestCase - this function produces one "bit test"
1565void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1566 unsigned Reg,
1567 SelectionDAGISel::BitTestCase &B) {
1568 // Emit bit tests and jumps
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001569 SDOperand SwitchVal = DAG.getCopyFromReg(getControlRoot(), Reg, TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001570
1571 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1572 SwitchVal,
1573 DAG.getConstant(B.Mask,
1574 TLI.getPointerTy()));
Scott Michel5b8f82e2008-03-10 15:42:14 +00001575 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultType(AndOp), AndOp,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001576 DAG.getConstant(0, TLI.getPointerTy()),
1577 ISD::SETNE);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001578 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001579 AndCmp, DAG.getBasicBlock(B.TargetBB));
1580
1581 // Set NextBlock to be the MBB immediately after the current one, if any.
1582 // This is used to avoid emitting unnecessary branches to the next block.
1583 MachineBasicBlock *NextBlock = 0;
1584 MachineFunction::iterator BBI = CurMBB;
1585 if (++BBI != CurMBB->getParent()->end())
1586 NextBlock = BBI;
1587
1588 if (NextMBB == NextBlock)
1589 DAG.setRoot(BrAnd);
1590 else
1591 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1592 DAG.getBasicBlock(NextMBB)));
1593
1594 CurMBB->addSuccessor(B.TargetBB);
1595 CurMBB->addSuccessor(NextMBB);
1596
1597 return;
1598}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001599
Jim Laskeyb180aa12007-02-21 22:53:45 +00001600void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1601 // Retrieve successors.
1602 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001603 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001604
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001605 if (isa<InlineAsm>(I.getCalledValue()))
1606 visitInlineAsm(&I);
1607 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001608 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001609
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001610 // If the value of the invoke is used outside of its defining block, make it
1611 // available as a virtual register.
1612 if (!I.use_empty()) {
1613 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1614 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001615 CopyValueToVirtualRegister(&I, VMI->second);
Jim Laskey183f47f2007-02-25 21:43:59 +00001616 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001617
1618 // Drop into normal successor.
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001619 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001620 DAG.getBasicBlock(Return)));
1621
1622 // Update successor info
1623 CurMBB->addSuccessor(Return);
1624 CurMBB->addSuccessor(LandingPad);
Jim Laskeyb180aa12007-02-21 22:53:45 +00001625}
1626
1627void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1628}
1629
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001630/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001631/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001632bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001633 CaseRecVector& WorkList,
1634 Value* SV,
1635 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001636 Case& BackCase = *(CR.Range.second-1);
1637
1638 // Size is the number of Cases represented by this range.
1639 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001640 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001641 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001642
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001643 // Get the MachineFunction which holds the current MBB. This is used when
1644 // inserting any additional MBBs necessary to represent the switch.
1645 MachineFunction *CurMF = CurMBB->getParent();
1646
1647 // Figure out which block is immediately after the current one.
1648 MachineBasicBlock *NextBlock = 0;
1649 MachineFunction::iterator BBI = CR.CaseBB;
1650
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001651 if (++BBI != CurMBB->getParent()->end())
1652 NextBlock = BBI;
1653
1654 // TODO: If any two of the cases has the same destination, and if one value
1655 // is the same as the other, but has one bit unset that the other has set,
1656 // use bit manipulation to do two compares at once. For example:
1657 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1658
1659 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001660 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001661 // The last case block won't fall through into 'NextBlock' if we emit the
1662 // branches in this order. See if rearranging a case value would help.
1663 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001664 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001665 std::swap(*I, BackCase);
1666 break;
1667 }
1668 }
1669 }
1670
1671 // Create a CaseBlock record representing a conditional branch to
1672 // the Case's target mbb if the value being switched on SV is equal
1673 // to C.
1674 MachineBasicBlock *CurBlock = CR.CaseBB;
1675 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1676 MachineBasicBlock *FallThrough;
1677 if (I != E-1) {
1678 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1679 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1680 } else {
1681 // If the last case doesn't match, go to the default block.
1682 FallThrough = Default;
1683 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001684
1685 Value *RHS, *LHS, *MHS;
1686 ISD::CondCode CC;
1687 if (I->High == I->Low) {
1688 // This is just small small case range :) containing exactly 1 case
1689 CC = ISD::SETEQ;
1690 LHS = SV; RHS = I->High; MHS = NULL;
1691 } else {
1692 CC = ISD::SETLE;
1693 LHS = I->Low; MHS = SV; RHS = I->High;
1694 }
1695 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1696 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001697
1698 // If emitting the first comparison, just call visitSwitchCase to emit the
1699 // code into the current block. Otherwise, push the CaseBlock onto the
1700 // vector to be later processed by SDISel, and insert the node's MBB
1701 // before the next MBB.
1702 if (CurBlock == CurMBB)
1703 visitSwitchCase(CB);
1704 else
1705 SwitchCases.push_back(CB);
1706
1707 CurBlock = FallThrough;
1708 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001709
1710 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001711}
1712
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001713static inline bool areJTsAllowed(const TargetLowering &TLI) {
1714 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1715 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1716}
1717
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001718/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001719bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001720 CaseRecVector& WorkList,
1721 Value* SV,
1722 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001723 Case& FrontCase = *CR.Range.first;
1724 Case& BackCase = *(CR.Range.second-1);
1725
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001726 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1727 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1728
1729 uint64_t TSize = 0;
1730 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1731 I!=E; ++I)
1732 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001733
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001734 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001735 return false;
1736
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001737 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1738 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001739 return false;
1740
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001741 DOUT << "Lowering jump table\n"
1742 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001743 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001744
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001745 // Get the MachineFunction which holds the current MBB. This is used when
1746 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001747 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001748
1749 // Figure out which block is immediately after the current one.
1750 MachineBasicBlock *NextBlock = 0;
1751 MachineFunction::iterator BBI = CR.CaseBB;
1752
1753 if (++BBI != CurMBB->getParent()->end())
1754 NextBlock = BBI;
1755
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001756 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1757
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001758 // Create a new basic block to hold the code for loading the address
1759 // of the jump table, and jumping to it. Update successor information;
1760 // we will either branch to the default case for the switch, or the jump
1761 // table.
1762 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1763 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1764 CR.CaseBB->addSuccessor(Default);
1765 CR.CaseBB->addSuccessor(JumpTableBB);
1766
1767 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001768 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001769 // a case statement, push the case's BB onto the vector, otherwise, push
1770 // the default BB.
1771 std::vector<MachineBasicBlock*> DestBBs;
1772 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001773 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1774 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1775 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1776
1777 if ((Low <= TEI) && (TEI <= High)) {
1778 DestBBs.push_back(I->BB);
1779 if (TEI==High)
1780 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001781 } else {
1782 DestBBs.push_back(Default);
1783 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001784 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001785
1786 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001787 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001788 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1789 E = DestBBs.end(); I != E; ++I) {
1790 if (!SuccsHandled[(*I)->getNumber()]) {
1791 SuccsHandled[(*I)->getNumber()] = true;
1792 JumpTableBB->addSuccessor(*I);
1793 }
1794 }
1795
1796 // Create a jump table index for this jump table, or return an existing
1797 // one.
1798 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1799
1800 // Set the jump table information so that we can codegen it as a second
1801 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001802 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001803 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1804 (CR.CaseBB == CurMBB));
1805 if (CR.CaseBB == CurMBB)
1806 visitJumpTableHeader(JT, JTH);
1807
1808 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001809
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001810 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001811}
1812
1813/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1814/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001815bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001816 CaseRecVector& WorkList,
1817 Value* SV,
1818 MachineBasicBlock* Default) {
1819 // Get the MachineFunction which holds the current MBB. This is used when
1820 // inserting any additional MBBs necessary to represent the switch.
1821 MachineFunction *CurMF = CurMBB->getParent();
1822
1823 // Figure out which block is immediately after the current one.
1824 MachineBasicBlock *NextBlock = 0;
1825 MachineFunction::iterator BBI = CR.CaseBB;
1826
1827 if (++BBI != CurMBB->getParent()->end())
1828 NextBlock = BBI;
1829
1830 Case& FrontCase = *CR.Range.first;
1831 Case& BackCase = *(CR.Range.second-1);
1832 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1833
1834 // Size is the number of Cases represented by this range.
1835 unsigned Size = CR.Range.second - CR.Range.first;
1836
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001837 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1838 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001839 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001840 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001841
1842 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1843 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001844 uint64_t TSize = 0;
1845 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1846 I!=E; ++I)
1847 TSize += I->size();
1848
1849 uint64_t LSize = FrontCase.size();
1850 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001851 DOUT << "Selecting best pivot: \n"
1852 << "First: " << First << ", Last: " << Last <<"\n"
1853 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001854 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001855 J!=E; ++I, ++J) {
1856 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1857 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001858 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001859 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1860 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001861 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001862 // Should always split in some non-trivial place
1863 DOUT <<"=>Step\n"
1864 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1865 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1866 << "Metric: " << Metric << "\n";
1867 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001868 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001869 FMetric = Metric;
1870 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001871 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001872
1873 LSize += J->size();
1874 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001875 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001876 if (areJTsAllowed(TLI)) {
1877 // If our case is dense we *really* should handle it earlier!
1878 assert((FMetric > 0) && "Should handle dense range earlier!");
1879 } else {
1880 Pivot = CR.Range.first + Size/2;
1881 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001882
1883 CaseRange LHSR(CR.Range.first, Pivot);
1884 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001885 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001886 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1887
1888 // We know that we branch to the LHS if the Value being switched on is
1889 // less than the Pivot value, C. We use this to optimize our binary
1890 // tree a bit, by recognizing that if SV is greater than or equal to the
1891 // LHS's Case Value, and that Case Value is exactly one less than the
1892 // Pivot's Value, then we can branch directly to the LHS's Target,
1893 // rather than creating a leaf node for it.
1894 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001895 LHSR.first->High == CR.GE &&
1896 cast<ConstantInt>(C)->getSExtValue() ==
1897 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1898 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001899 } else {
1900 TrueBB = new MachineBasicBlock(LLVMBB);
1901 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1902 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1903 }
1904
1905 // Similar to the optimization above, if the Value being switched on is
1906 // known to be less than the Constant CR.LT, and the current Case Value
1907 // is CR.LT - 1, then we can branch directly to the target block for
1908 // the current Case Value, rather than emitting a RHS leaf node for it.
1909 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001910 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1911 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1912 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001913 } else {
1914 FalseBB = new MachineBasicBlock(LLVMBB);
1915 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1916 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1917 }
1918
1919 // Create a CaseBlock record representing a conditional branch to
1920 // the LHS node if the value being switched on SV is less than C.
1921 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001922 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1923 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001924
1925 if (CR.CaseBB == CurMBB)
1926 visitSwitchCase(CB);
1927 else
1928 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001929
1930 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001931}
1932
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001933/// handleBitTestsSwitchCase - if current case range has few destination and
1934/// range span less, than machine word bitwidth, encode case range into series
1935/// of masks and emit bit tests with these masks.
1936bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1937 CaseRecVector& WorkList,
1938 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00001939 MachineBasicBlock* Default){
Dan Gohmanb55757e2007-05-18 17:52:13 +00001940 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001941
1942 Case& FrontCase = *CR.Range.first;
1943 Case& BackCase = *(CR.Range.second-1);
1944
1945 // Get the MachineFunction which holds the current MBB. This is used when
1946 // inserting any additional MBBs necessary to represent the switch.
1947 MachineFunction *CurMF = CurMBB->getParent();
1948
1949 unsigned numCmps = 0;
1950 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1951 I!=E; ++I) {
1952 // Single case counts one, case range - two.
1953 if (I->Low == I->High)
1954 numCmps +=1;
1955 else
1956 numCmps +=2;
1957 }
1958
1959 // Count unique destinations
1960 SmallSet<MachineBasicBlock*, 4> Dests;
1961 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1962 Dests.insert(I->BB);
1963 if (Dests.size() > 3)
1964 // Don't bother the code below, if there are too much unique destinations
1965 return false;
1966 }
1967 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1968 << "Total number of comparisons: " << numCmps << "\n";
1969
1970 // Compute span of values.
1971 Constant* minValue = FrontCase.Low;
1972 Constant* maxValue = BackCase.High;
1973 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1974 cast<ConstantInt>(minValue)->getSExtValue();
1975 DOUT << "Compare range: " << range << "\n"
1976 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1977 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1978
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00001979 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001980 (!(Dests.size() == 1 && numCmps >= 3) &&
1981 !(Dests.size() == 2 && numCmps >= 5) &&
1982 !(Dests.size() >= 3 && numCmps >= 6)))
1983 return false;
1984
1985 DOUT << "Emitting bit tests\n";
1986 int64_t lowBound = 0;
1987
1988 // Optimize the case where all the case values fit in a
1989 // word without having to subtract minValue. In this case,
1990 // we can optimize away the subtraction.
1991 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001992 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001993 range = cast<ConstantInt>(maxValue)->getSExtValue();
1994 } else {
1995 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1996 }
1997
1998 CaseBitsVector CasesBits;
1999 unsigned i, count = 0;
2000
2001 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2002 MachineBasicBlock* Dest = I->BB;
2003 for (i = 0; i < count; ++i)
2004 if (Dest == CasesBits[i].BB)
2005 break;
2006
2007 if (i == count) {
2008 assert((count < 3) && "Too much destinations to test!");
2009 CasesBits.push_back(CaseBits(0, Dest, 0));
2010 count++;
2011 }
2012
2013 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
2014 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
2015
2016 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00002017 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002018 CasesBits[i].Bits++;
2019 }
2020
2021 }
2022 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
2023
2024 SelectionDAGISel::BitTestInfo BTC;
2025
2026 // Figure out which block is immediately after the current one.
2027 MachineFunction::iterator BBI = CR.CaseBB;
2028 ++BBI;
2029
2030 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2031
2032 DOUT << "Cases:\n";
2033 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
2034 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
2035 << ", BB: " << CasesBits[i].BB << "\n";
2036
2037 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
2038 CurMF->getBasicBlockList().insert(BBI, CaseBB);
2039 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
2040 CaseBB,
2041 CasesBits[i].BB));
2042 }
2043
2044 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00002045 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002046 CR.CaseBB, Default, BTC);
2047
2048 if (CR.CaseBB == CurMBB)
2049 visitBitTestHeader(BTB);
2050
2051 BitTestCases.push_back(BTB);
2052
2053 return true;
2054}
2055
2056
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002057/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002058unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2059 const SwitchInst& SI) {
2060 unsigned numCmps = 0;
2061
2062 // Start with "simple" cases
2063 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2064 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2065 Cases.push_back(Case(SI.getSuccessorValue(i),
2066 SI.getSuccessorValue(i),
2067 SMBB));
2068 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00002069 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002070
2071 // Merge case into clusters
2072 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00002073 // Must recompute end() each iteration because it may be
2074 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00002075 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002076 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2077 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2078 MachineBasicBlock* nextBB = J->BB;
2079 MachineBasicBlock* currentBB = I->BB;
2080
2081 // If the two neighboring cases go to the same destination, merge them
2082 // into a single case.
2083 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2084 I->High = J->High;
2085 J = Cases.erase(J);
2086 } else {
2087 I = J++;
2088 }
2089 }
2090
2091 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2092 if (I->Low != I->High)
2093 // A range counts double, since it requires two compares.
2094 ++numCmps;
2095 }
2096
2097 return numCmps;
2098}
2099
2100void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002101 // Figure out which block is immediately after the current one.
2102 MachineBasicBlock *NextBlock = 0;
2103 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002104
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002105 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002106
Nate Begemanf15485a2006-03-27 01:32:24 +00002107 // If there is only the default destination, branch to it if it is not the
2108 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002109 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002110 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002111
Nate Begemanf15485a2006-03-27 01:32:24 +00002112 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002113 if (Default != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002114 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002115 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002116
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002117 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002118 return;
2119 }
2120
2121 // If there are any non-default case statements, create a vector of Cases
2122 // representing each one, and sort the vector so that we can efficiently
2123 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002124 CaseVector Cases;
2125 unsigned numCmps = Clusterify(Cases, SI);
2126 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2127 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002128
Nate Begemanf15485a2006-03-27 01:32:24 +00002129 // Get the Value to be switched on and default basic blocks, which will be
2130 // inserted into CaseBlock records, representing basic blocks in the binary
2131 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002132 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00002133
Nate Begemanf15485a2006-03-27 01:32:24 +00002134 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002135 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002136 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2137
2138 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002139 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002140 CaseRec CR = WorkList.back();
2141 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002142
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002143 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2144 continue;
2145
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002146 // If the range has few cases (two or less) emit a series of specific
2147 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002148 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2149 continue;
2150
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002151 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002152 // target supports indirect branches, then emit a jump table rather than
2153 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002154 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2155 continue;
2156
2157 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2158 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2159 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002160 }
2161}
2162
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002163
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002164void SelectionDAGLowering::visitSub(User &I) {
2165 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002166 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002167 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002168 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2169 const VectorType *DestTy = cast<VectorType>(I.getType());
2170 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002171 if (ElTy->isFloatingPoint()) {
2172 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002173 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002174 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2175 if (CV == CNZ) {
2176 SDOperand Op2 = getValue(I.getOperand(1));
2177 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2178 return;
2179 }
Dan Gohman7f321562007-06-25 16:23:39 +00002180 }
2181 }
2182 }
2183 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002184 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002185 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002186 SDOperand Op2 = getValue(I.getOperand(1));
2187 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2188 return;
2189 }
Dan Gohman7f321562007-06-25 16:23:39 +00002190 }
2191
2192 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002193}
2194
Dan Gohman7f321562007-06-25 16:23:39 +00002195void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00002196 SDOperand Op1 = getValue(I.getOperand(0));
2197 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002198
2199 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002200}
2201
Nate Begemane21ea612005-11-18 07:42:56 +00002202void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2203 SDOperand Op1 = getValue(I.getOperand(0));
2204 SDOperand Op2 = getValue(I.getOperand(1));
2205
Dan Gohman7f321562007-06-25 16:23:39 +00002206 if (MVT::getSizeInBits(TLI.getShiftAmountTy()) <
2207 MVT::getSizeInBits(Op2.getValueType()))
Reid Spencer832254e2007-02-02 02:16:23 +00002208 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2209 else if (TLI.getShiftAmountTy() > Op2.getValueType())
2210 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00002211
Chris Lattner1c08c712005-01-07 07:47:53 +00002212 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2213}
2214
Reid Spencer45fb3f32006-11-20 01:22:35 +00002215void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002216 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2217 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2218 predicate = IC->getPredicate();
2219 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2220 predicate = ICmpInst::Predicate(IC->getPredicate());
2221 SDOperand Op1 = getValue(I.getOperand(0));
2222 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002223 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002224 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002225 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2226 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2227 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2228 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2229 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2230 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2231 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2232 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2233 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2234 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2235 default:
2236 assert(!"Invalid ICmp predicate value");
2237 Opcode = ISD::SETEQ;
2238 break;
2239 }
2240 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2241}
2242
2243void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002244 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2245 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2246 predicate = FC->getPredicate();
2247 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2248 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00002249 SDOperand Op1 = getValue(I.getOperand(0));
2250 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002251 ISD::CondCode Condition, FOC, FPC;
2252 switch (predicate) {
2253 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2254 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2255 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2256 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2257 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2258 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2259 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2260 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2261 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2262 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2263 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2264 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2265 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2266 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2267 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2268 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2269 default:
2270 assert(!"Invalid FCmp predicate value");
2271 FOC = FPC = ISD::SETFALSE;
2272 break;
2273 }
2274 if (FiniteOnlyFPMath())
2275 Condition = FOC;
2276 else
2277 Condition = FPC;
2278 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002279}
2280
2281void SelectionDAGLowering::visitSelect(User &I) {
2282 SDOperand Cond = getValue(I.getOperand(0));
2283 SDOperand TrueVal = getValue(I.getOperand(1));
2284 SDOperand FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002285 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2286 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002287}
2288
Reid Spencer3da59db2006-11-27 01:05:10 +00002289
2290void SelectionDAGLowering::visitTrunc(User &I) {
2291 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2292 SDOperand N = getValue(I.getOperand(0));
2293 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2294 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2295}
2296
2297void SelectionDAGLowering::visitZExt(User &I) {
2298 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2299 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2300 SDOperand N = getValue(I.getOperand(0));
2301 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2302 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2303}
2304
2305void SelectionDAGLowering::visitSExt(User &I) {
2306 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2307 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2308 SDOperand N = getValue(I.getOperand(0));
2309 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2310 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2311}
2312
2313void SelectionDAGLowering::visitFPTrunc(User &I) {
2314 // FPTrunc is never a no-op cast, no need to check
2315 SDOperand N = getValue(I.getOperand(0));
2316 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002317 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002318}
2319
2320void SelectionDAGLowering::visitFPExt(User &I){
2321 // FPTrunc is never a no-op cast, no need to check
2322 SDOperand N = getValue(I.getOperand(0));
2323 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2324 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2325}
2326
2327void SelectionDAGLowering::visitFPToUI(User &I) {
2328 // FPToUI is never a no-op cast, no need to check
2329 SDOperand N = getValue(I.getOperand(0));
2330 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2331 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2332}
2333
2334void SelectionDAGLowering::visitFPToSI(User &I) {
2335 // FPToSI is never a no-op cast, no need to check
2336 SDOperand N = getValue(I.getOperand(0));
2337 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2338 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2339}
2340
2341void SelectionDAGLowering::visitUIToFP(User &I) {
2342 // UIToFP is never a no-op cast, no need to check
2343 SDOperand N = getValue(I.getOperand(0));
2344 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2345 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2346}
2347
2348void SelectionDAGLowering::visitSIToFP(User &I){
2349 // UIToFP is never a no-op cast, no need to check
2350 SDOperand N = getValue(I.getOperand(0));
2351 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2352 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2353}
2354
2355void SelectionDAGLowering::visitPtrToInt(User &I) {
2356 // What to do depends on the size of the integer and the size of the pointer.
2357 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00002358 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00002359 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002360 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002361 SDOperand Result;
2362 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2363 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2364 else
2365 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2366 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2367 setValue(&I, Result);
2368}
Chris Lattner1c08c712005-01-07 07:47:53 +00002369
Reid Spencer3da59db2006-11-27 01:05:10 +00002370void SelectionDAGLowering::visitIntToPtr(User &I) {
2371 // What to do depends on the size of the integer and the size of the pointer.
2372 // We can either truncate, zero extend, or no-op, accordingly.
2373 SDOperand N = getValue(I.getOperand(0));
2374 MVT::ValueType SrcVT = N.getValueType();
2375 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2376 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2377 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2378 else
2379 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2380 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2381}
2382
2383void SelectionDAGLowering::visitBitCast(User &I) {
2384 SDOperand N = getValue(I.getOperand(0));
2385 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002386
2387 // BitCast assures us that source and destination are the same size so this
2388 // is either a BIT_CONVERT or a no-op.
2389 if (DestVT != N.getValueType())
2390 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2391 else
2392 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002393}
2394
Chris Lattner2bbd8102006-03-29 00:11:43 +00002395void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00002396 SDOperand InVec = getValue(I.getOperand(0));
2397 SDOperand InVal = getValue(I.getOperand(1));
2398 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2399 getValue(I.getOperand(2)));
2400
Dan Gohman7f321562007-06-25 16:23:39 +00002401 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2402 TLI.getValueType(I.getType()),
2403 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002404}
2405
Chris Lattner2bbd8102006-03-29 00:11:43 +00002406void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00002407 SDOperand InVec = getValue(I.getOperand(0));
2408 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2409 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002410 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002411 TLI.getValueType(I.getType()), InVec, InIdx));
2412}
Chris Lattnerc7029802006-03-18 01:44:44 +00002413
Chris Lattner3e104b12006-04-08 04:15:24 +00002414void SelectionDAGLowering::visitShuffleVector(User &I) {
2415 SDOperand V1 = getValue(I.getOperand(0));
2416 SDOperand V2 = getValue(I.getOperand(1));
2417 SDOperand Mask = getValue(I.getOperand(2));
2418
Dan Gohman7f321562007-06-25 16:23:39 +00002419 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2420 TLI.getValueType(I.getType()),
2421 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002422}
2423
2424
Chris Lattner1c08c712005-01-07 07:47:53 +00002425void SelectionDAGLowering::visitGetElementPtr(User &I) {
2426 SDOperand N = getValue(I.getOperand(0));
2427 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002428
2429 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2430 OI != E; ++OI) {
2431 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002432 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002433 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002434 if (Field) {
2435 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002436 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002437 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002438 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002439 }
2440 Ty = StTy->getElementType(Field);
2441 } else {
2442 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002443
Chris Lattner7c0104b2005-11-09 04:45:33 +00002444 // If this is a constant subscript, handle it quickly.
2445 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002446 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002447 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002448 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002449 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2450 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002451 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002452 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002453
2454 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002455 uint64_t ElementSize = TD->getABITypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002456 SDOperand IdxN = getValue(Idx);
2457
2458 // If the index is smaller or larger than intptr_t, truncate or extend
2459 // it.
2460 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00002461 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002462 } else if (IdxN.getValueType() > N.getValueType())
2463 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2464
2465 // If this is a multiply by a power of two, turn it into a shl
2466 // immediately. This is a very common case.
2467 if (isPowerOf2_64(ElementSize)) {
2468 unsigned Amt = Log2_64(ElementSize);
2469 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002470 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002471 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2472 continue;
2473 }
2474
Chris Lattner0bd48932008-01-17 07:00:52 +00002475 SDOperand Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002476 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2477 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002478 }
2479 }
2480 setValue(&I, N);
2481}
2482
2483void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2484 // If this is a fixed sized alloca in the entry block of the function,
2485 // allocate it statically on the stack.
2486 if (FuncInfo.StaticAllocaMap.count(&I))
2487 return; // getValue will auto-populate this.
2488
2489 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002490 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002491 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002492 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002493 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002494
2495 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00002496 MVT::ValueType IntPtr = TLI.getPointerTy();
2497 if (IntPtr < AllocSize.getValueType())
2498 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2499 else if (IntPtr > AllocSize.getValueType())
2500 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002501
Chris Lattner68cd65e2005-01-22 23:04:37 +00002502 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002503 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002504
Evan Cheng45157792007-08-16 23:46:29 +00002505 // Handle alignment. If the requested alignment is less than or equal to
2506 // the stack alignment, ignore it. If the size is greater than or equal to
2507 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002508 unsigned StackAlign =
2509 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002510 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002511 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002512
2513 // Round the size of the allocation up to the stack alignment size
2514 // by add SA-1 to the size.
2515 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002516 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002517 // Mask out the low bits for alignment purposes.
2518 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002519 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002520
Chris Lattner0bd48932008-01-17 07:00:52 +00002521 SDOperand Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002522 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2523 MVT::Other);
2524 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002525 setValue(&I, DSA);
2526 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002527
2528 // Inform the Frame Information that we have just allocated a variable-sized
2529 // object.
2530 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2531}
2532
Chris Lattner1c08c712005-01-07 07:47:53 +00002533void SelectionDAGLowering::visitLoad(LoadInst &I) {
2534 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00002535
Chris Lattnerd3948112005-01-17 22:19:26 +00002536 SDOperand Root;
2537 if (I.isVolatile())
2538 Root = getRoot();
2539 else {
2540 // Do not serialize non-volatile loads against each other.
2541 Root = DAG.getRoot();
2542 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002543
Evan Cheng466685d2006-10-09 20:57:25 +00002544 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002545 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002546}
2547
2548SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00002549 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002550 bool isVolatile,
2551 unsigned Alignment) {
Dan Gohman7f321562007-06-25 16:23:39 +00002552 SDOperand L =
2553 DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2554 isVolatile, Alignment);
Chris Lattnerd3948112005-01-17 22:19:26 +00002555
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002556 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00002557 DAG.setRoot(L.getValue(1));
2558 else
2559 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002560
2561 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00002562}
2563
2564
2565void SelectionDAGLowering::visitStore(StoreInst &I) {
2566 Value *SrcV = I.getOperand(0);
2567 SDOperand Src = getValue(SrcV);
2568 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00002569 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002570 I.isVolatile(), I.getAlignment()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002571}
2572
Chris Lattner0eade312006-03-24 02:22:33 +00002573/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2574/// node.
2575void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2576 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002577 bool HasChain = !I.doesNotAccessMemory();
2578 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2579
Chris Lattner0eade312006-03-24 02:22:33 +00002580 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002581 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002582 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2583 if (OnlyLoad) {
2584 // We don't need to serialize loads against other loads.
2585 Ops.push_back(DAG.getRoot());
2586 } else {
2587 Ops.push_back(getRoot());
2588 }
2589 }
Chris Lattner0eade312006-03-24 02:22:33 +00002590
2591 // Add the intrinsic ID as an integer operand.
2592 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2593
2594 // Add all operands of the call to the operand list.
2595 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2596 SDOperand Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002597 assert(TLI.isTypeLegal(Op.getValueType()) &&
2598 "Intrinsic uses a non-legal type?");
2599 Ops.push_back(Op);
2600 }
2601
2602 std::vector<MVT::ValueType> VTs;
2603 if (I.getType() != Type::VoidTy) {
2604 MVT::ValueType VT = TLI.getValueType(I.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00002605 if (MVT::isVector(VT)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002606 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002607 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2608
2609 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2610 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2611 }
2612
2613 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2614 VTs.push_back(VT);
2615 }
2616 if (HasChain)
2617 VTs.push_back(MVT::Other);
2618
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002619 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2620
Chris Lattner0eade312006-03-24 02:22:33 +00002621 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00002622 SDOperand Result;
2623 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002624 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2625 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002626 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002627 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2628 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002629 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002630 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2631 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002632
Chris Lattnere58a7802006-04-02 03:41:14 +00002633 if (HasChain) {
2634 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2635 if (OnlyLoad)
2636 PendingLoads.push_back(Chain);
2637 else
2638 DAG.setRoot(Chain);
2639 }
Chris Lattner0eade312006-03-24 02:22:33 +00002640 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002641 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Dan Gohman7f321562007-06-25 16:23:39 +00002642 MVT::ValueType VT = TLI.getValueType(PTy);
2643 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00002644 }
2645 setValue(&I, Result);
2646 }
2647}
2648
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002649/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002650static GlobalVariable *ExtractTypeInfo (Value *V) {
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002651 V = IntrinsicInst::StripPointerCasts(V);
2652 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +00002653 assert ((GV || isa<ConstantPointerNull>(V)) &&
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002654 "TypeInfo must be a global variable or NULL");
2655 return GV;
2656}
2657
Duncan Sandsf4070822007-06-15 19:04:19 +00002658/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002659/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00002660static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2661 MachineBasicBlock *MBB) {
2662 // Inform the MachineModuleInfo of the personality for this landing pad.
2663 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2664 assert(CE->getOpcode() == Instruction::BitCast &&
2665 isa<Function>(CE->getOperand(0)) &&
2666 "Personality should be a function");
2667 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2668
2669 // Gather all the type infos for this landing pad and pass them along to
2670 // MachineModuleInfo.
2671 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002672 unsigned N = I.getNumOperands();
2673
2674 for (unsigned i = N - 1; i > 2; --i) {
2675 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2676 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00002677 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002678 assert (FirstCatch <= N && "Invalid filter length");
2679
2680 if (FirstCatch < N) {
2681 TyInfo.reserve(N - FirstCatch);
2682 for (unsigned j = FirstCatch; j < N; ++j)
2683 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2684 MMI->addCatchTypeInfo(MBB, TyInfo);
2685 TyInfo.clear();
2686 }
2687
Duncan Sands6590b042007-08-27 15:47:50 +00002688 if (!FilterLength) {
2689 // Cleanup.
2690 MMI->addCleanup(MBB);
2691 } else {
2692 // Filter.
2693 TyInfo.reserve(FilterLength - 1);
2694 for (unsigned j = i + 1; j < FirstCatch; ++j)
2695 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2696 MMI->addFilterTypeInfo(MBB, TyInfo);
2697 TyInfo.clear();
2698 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002699
2700 N = i;
2701 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002702 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002703
2704 if (N > 3) {
2705 TyInfo.reserve(N - 3);
2706 for (unsigned j = 3; j < N; ++j)
2707 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00002708 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002709 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002710}
2711
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002712/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2713/// we want to emit this as a call to a named external function, return the name
2714/// otherwise lower it and return null.
2715const char *
2716SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2717 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00002718 default:
2719 // By default, turn this into a target intrinsic node.
2720 visitTargetIntrinsic(I, Intrinsic);
2721 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002722 case Intrinsic::vastart: visitVAStart(I); return 0;
2723 case Intrinsic::vaend: visitVAEnd(I); return 0;
2724 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00002725 case Intrinsic::returnaddress:
2726 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2727 getValue(I.getOperand(1))));
2728 return 0;
2729 case Intrinsic::frameaddress:
2730 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2731 getValue(I.getOperand(1))));
2732 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002733 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002734 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002735 break;
2736 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002737 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002738 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00002739 case Intrinsic::memcpy_i32:
2740 case Intrinsic::memcpy_i64:
2741 visitMemIntrinsic(I, ISD::MEMCPY);
2742 return 0;
2743 case Intrinsic::memset_i32:
2744 case Intrinsic::memset_i64:
2745 visitMemIntrinsic(I, ISD::MEMSET);
2746 return 0;
2747 case Intrinsic::memmove_i32:
2748 case Intrinsic::memmove_i64:
2749 visitMemIntrinsic(I, ISD::MEMMOVE);
2750 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002751
Chris Lattner86cb6432005-12-13 17:40:33 +00002752 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002753 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002754 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002755 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002756 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00002757
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002758 Ops[0] = getRoot();
2759 Ops[1] = getValue(SPI.getLineValue());
2760 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00002761
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002762 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00002763 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00002764 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2765
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002766 Ops[3] = DAG.getString(CompileUnit->getFileName());
2767 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00002768
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002769 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00002770 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002771
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002772 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00002773 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002774 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002775 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002776 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002777 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2778 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002779 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00002780 DAG.getConstant(LabelID, MVT::i32),
2781 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002782 }
2783
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002784 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002785 }
2786 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002787 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002788 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002789 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2790 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Evan Chengbb81d972008-01-31 09:59:15 +00002791 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2792 DAG.getConstant(LabelID, MVT::i32),
2793 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002794 }
2795
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002796 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002797 }
2798 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002799 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002800 if (!MMI) return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002801 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002802 Value *SP = FSI.getSubprogram();
2803 if (SP && MMI->Verify(SP)) {
2804 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
2805 // what (most?) gdb expects.
2806 DebugInfoDesc *DD = MMI->getDescFor(SP);
2807 assert(DD && "Not a debug information descriptor");
2808 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
2809 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
2810 unsigned SrcFile = MMI->RecordSource(CompileUnit->getDirectory(),
2811 CompileUnit->getFileName());
2812 // Record the source line but does create a label. It will be emitted
2813 // at asm emission time.
2814 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Jim Laskey43970fe2006-03-23 18:06:46 +00002815 }
2816
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002817 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002818 }
2819 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002820 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002821 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Chenga844bde2008-02-02 04:07:54 +00002822 Value *Variable = DI.getVariable();
2823 if (MMI && Variable && MMI->Verify(Variable))
2824 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
2825 getValue(DI.getAddress()), getValue(Variable)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002826 return 0;
2827 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002828
Jim Laskeyb180aa12007-02-21 22:53:45 +00002829 case Intrinsic::eh_exception: {
Dale Johannesen1532f3d2008-04-02 00:25:04 +00002830 if (!CurMBB->isLandingPad()) {
2831 // FIXME: Mark exception register as live in. Hack for PR1508.
2832 unsigned Reg = TLI.getExceptionAddressRegister();
2833 if (Reg) CurMBB->addLiveIn(Reg);
Jim Laskey735b6f82007-02-22 15:38:06 +00002834 }
Dale Johannesen1532f3d2008-04-02 00:25:04 +00002835 // Insert the EXCEPTIONADDR instruction.
2836 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2837 SDOperand Ops[1];
2838 Ops[0] = DAG.getRoot();
2839 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2840 setValue(&I, Op);
2841 DAG.setRoot(Op.getValue(1));
Jim Laskeyb180aa12007-02-21 22:53:45 +00002842 return 0;
2843 }
2844
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002845 case Intrinsic::eh_selector_i32:
2846 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002847 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002848 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
2849 MVT::i32 : MVT::i64);
2850
Dale Johannesen1532f3d2008-04-02 00:25:04 +00002851 if (MMI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00002852 if (CurMBB->isLandingPad())
2853 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00002854 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00002855#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00002856 FuncInfo.CatchInfoLost.insert(&I);
2857#endif
Duncan Sands90291952007-07-06 09:18:59 +00002858 // FIXME: Mark exception selector register as live in. Hack for PR1508.
2859 unsigned Reg = TLI.getExceptionSelectorRegister();
2860 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00002861 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002862
2863 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002864 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Jim Laskey735b6f82007-02-22 15:38:06 +00002865 SDOperand Ops[2];
2866 Ops[0] = getValue(I.getOperand(1));
2867 Ops[1] = getRoot();
2868 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2869 setValue(&I, Op);
2870 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002871 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002872 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002873 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002874
2875 return 0;
2876 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002877
2878 case Intrinsic::eh_typeid_for_i32:
2879 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002880 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002881 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
2882 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00002883
Jim Laskey735b6f82007-02-22 15:38:06 +00002884 if (MMI) {
2885 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002886 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00002887
Jim Laskey735b6f82007-02-22 15:38:06 +00002888 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002889 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00002890 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00002891 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002892 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002893 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002894
2895 return 0;
2896 }
2897
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002898 case Intrinsic::eh_return: {
2899 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2900
Dale Johannesen1532f3d2008-04-02 00:25:04 +00002901 if (MMI) {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002902 MMI->setCallsEHReturn(true);
2903 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
2904 MVT::Other,
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002905 getControlRoot(),
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002906 getValue(I.getOperand(1)),
2907 getValue(I.getOperand(2))));
2908 } else {
2909 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2910 }
2911
2912 return 0;
2913 }
2914
2915 case Intrinsic::eh_unwind_init: {
2916 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
2917 MMI->setCallsUnwindInit(true);
2918 }
2919
2920 return 0;
2921 }
2922
2923 case Intrinsic::eh_dwarf_cfa: {
Dale Johannesen1532f3d2008-04-02 00:25:04 +00002924 MVT::ValueType VT = getValue(I.getOperand(1)).getValueType();
2925 SDOperand CfaArg;
2926 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
2927 CfaArg = DAG.getNode(ISD::TRUNCATE,
2928 TLI.getPointerTy(), getValue(I.getOperand(1)));
2929 else
2930 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
2931 TLI.getPointerTy(), getValue(I.getOperand(1)));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002932
Dale Johannesen1532f3d2008-04-02 00:25:04 +00002933 SDOperand Offset = DAG.getNode(ISD::ADD,
2934 TLI.getPointerTy(),
2935 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
2936 TLI.getPointerTy()),
2937 CfaArg);
2938 setValue(&I, DAG.getNode(ISD::ADD,
2939 TLI.getPointerTy(),
2940 DAG.getNode(ISD::FRAMEADDR,
2941 TLI.getPointerTy(),
2942 DAG.getConstant(0,
2943 TLI.getPointerTy())),
2944 Offset));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002945 return 0;
2946 }
2947
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002948 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002949 setValue(&I, DAG.getNode(ISD::FSQRT,
2950 getValue(I.getOperand(1)).getValueType(),
2951 getValue(I.getOperand(1))));
2952 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002953 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00002954 setValue(&I, DAG.getNode(ISD::FPOWI,
2955 getValue(I.getOperand(1)).getValueType(),
2956 getValue(I.getOperand(1)),
2957 getValue(I.getOperand(2))));
2958 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00002959 case Intrinsic::sin:
2960 setValue(&I, DAG.getNode(ISD::FSIN,
2961 getValue(I.getOperand(1)).getValueType(),
2962 getValue(I.getOperand(1))));
2963 return 0;
2964 case Intrinsic::cos:
2965 setValue(&I, DAG.getNode(ISD::FCOS,
2966 getValue(I.getOperand(1)).getValueType(),
2967 getValue(I.getOperand(1))));
2968 return 0;
2969 case Intrinsic::pow:
2970 setValue(&I, DAG.getNode(ISD::FPOW,
2971 getValue(I.getOperand(1)).getValueType(),
2972 getValue(I.getOperand(1)),
2973 getValue(I.getOperand(2))));
2974 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002975 case Intrinsic::pcmarker: {
2976 SDOperand Tmp = getValue(I.getOperand(1));
2977 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2978 return 0;
2979 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002980 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002981 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002982 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2983 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2984 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002985 setValue(&I, Tmp);
2986 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00002987 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002988 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00002989 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00002990 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00002991 assert(0 && "part_select intrinsic not implemented");
2992 abort();
2993 }
2994 case Intrinsic::part_set: {
2995 // Currently not implemented: just abort
2996 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00002997 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00002998 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002999 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00003000 setValue(&I, DAG.getNode(ISD::BSWAP,
3001 getValue(I.getOperand(1)).getValueType(),
3002 getValue(I.getOperand(1))));
3003 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003004 case Intrinsic::cttz: {
3005 SDOperand Arg = getValue(I.getOperand(1));
3006 MVT::ValueType Ty = Arg.getValueType();
3007 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003008 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003009 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003010 }
3011 case Intrinsic::ctlz: {
3012 SDOperand Arg = getValue(I.getOperand(1));
3013 MVT::ValueType Ty = Arg.getValueType();
3014 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003015 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003016 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003017 }
3018 case Intrinsic::ctpop: {
3019 SDOperand Arg = getValue(I.getOperand(1));
3020 MVT::ValueType Ty = Arg.getValueType();
3021 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003022 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003023 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003024 }
Chris Lattner140d53c2006-01-13 02:50:02 +00003025 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003026 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003027 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
3028 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00003029 setValue(&I, Tmp);
3030 DAG.setRoot(Tmp.getValue(1));
3031 return 0;
3032 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00003033 case Intrinsic::stackrestore: {
3034 SDOperand Tmp = getValue(I.getOperand(1));
3035 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00003036 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00003037 }
Tanya Lattner24e5aad2007-06-15 22:26:58 +00003038 case Intrinsic::var_annotation:
3039 // Discard annotate attributes
3040 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00003041
Duncan Sands36397f52007-07-27 12:58:54 +00003042 case Intrinsic::init_trampoline: {
3043 const Function *F =
3044 cast<Function>(IntrinsicInst::StripPointerCasts(I.getOperand(2)));
3045
3046 SDOperand Ops[6];
3047 Ops[0] = getRoot();
3048 Ops[1] = getValue(I.getOperand(1));
3049 Ops[2] = getValue(I.getOperand(2));
3050 Ops[3] = getValue(I.getOperand(3));
3051 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3052 Ops[5] = DAG.getSrcValue(F);
3053
Duncan Sandsf7331b32007-09-11 14:10:23 +00003054 SDOperand Tmp = DAG.getNode(ISD::TRAMPOLINE,
3055 DAG.getNodeValueTypes(TLI.getPointerTy(),
3056 MVT::Other), 2,
3057 Ops, 6);
3058
3059 setValue(&I, Tmp);
3060 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00003061 return 0;
3062 }
Gordon Henriksence224772008-01-07 01:30:38 +00003063
3064 case Intrinsic::gcroot:
3065 if (GCI) {
3066 Value *Alloca = I.getOperand(1);
3067 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3068
3069 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3070 GCI->addStackRoot(FI->getIndex(), TypeMap);
3071 }
3072 return 0;
3073
3074 case Intrinsic::gcread:
3075 case Intrinsic::gcwrite:
3076 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3077 return 0;
3078
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003079 case Intrinsic::flt_rounds: {
Dan Gohman1a024862008-01-31 00:41:03 +00003080 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003081 return 0;
3082 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00003083
3084 case Intrinsic::trap: {
3085 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3086 return 0;
3087 }
Evan Cheng27b7db52008-03-08 00:58:38 +00003088 case Intrinsic::prefetch: {
3089 SDOperand Ops[4];
3090 Ops[0] = getRoot();
3091 Ops[1] = getValue(I.getOperand(1));
3092 Ops[2] = getValue(I.getOperand(2));
3093 Ops[3] = getValue(I.getOperand(3));
3094 DAG.setRoot(DAG.getNode(ISD::PREFETCH, MVT::Other, &Ops[0], 4));
3095 return 0;
3096 }
3097
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003098 case Intrinsic::memory_barrier: {
3099 SDOperand Ops[6];
3100 Ops[0] = getRoot();
3101 for (int x = 1; x < 6; ++x)
3102 Ops[x] = getValue(I.getOperand(x));
3103
3104 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
3105 return 0;
3106 }
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003107 case Intrinsic::atomic_lcs: {
3108 SDOperand Root = getRoot();
3109 SDOperand O3 = getValue(I.getOperand(3));
3110 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LCS, Root,
3111 getValue(I.getOperand(1)),
3112 getValue(I.getOperand(2)),
3113 O3, O3.getValueType());
3114 setValue(&I, L);
3115 DAG.setRoot(L.getValue(1));
3116 return 0;
3117 }
3118 case Intrinsic::atomic_las: {
3119 SDOperand Root = getRoot();
3120 SDOperand O2 = getValue(I.getOperand(2));
3121 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LAS, Root,
3122 getValue(I.getOperand(1)),
3123 O2, O2.getValueType());
3124 setValue(&I, L);
3125 DAG.setRoot(L.getValue(1));
3126 return 0;
3127 }
3128 case Intrinsic::atomic_swap: {
3129 SDOperand Root = getRoot();
3130 SDOperand O2 = getValue(I.getOperand(2));
3131 SDOperand L = DAG.getAtomic(ISD::ATOMIC_SWAP, Root,
3132 getValue(I.getOperand(1)),
3133 O2, O2.getValueType());
3134 setValue(&I, L);
3135 DAG.setRoot(L.getValue(1));
3136 return 0;
3137 }
3138
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003139 }
3140}
3141
3142
Duncan Sands6f74b482007-12-19 09:48:52 +00003143void SelectionDAGLowering::LowerCallTo(CallSite CS, SDOperand Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00003144 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003145 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00003146 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00003147 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003148 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3149 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00003150
Jim Laskey735b6f82007-02-22 15:38:06 +00003151 TargetLowering::ArgListTy Args;
3152 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00003153 Args.reserve(CS.arg_size());
3154 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3155 i != e; ++i) {
3156 SDOperand ArgNode = getValue(*i);
3157 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00003158
Duncan Sands6f74b482007-12-19 09:48:52 +00003159 unsigned attrInd = i - CS.arg_begin() + 1;
3160 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3161 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3162 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3163 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3164 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3165 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Dale Johannesen08e78b12008-02-22 17:49:45 +00003166 Entry.Alignment = CS.getParamAlignment(attrInd);
Jim Laskey735b6f82007-02-22 15:38:06 +00003167 Args.push_back(Entry);
3168 }
3169
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003170 if (LandingPad && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003171 // Insert a label before the invoke call to mark the try range. This can be
3172 // used to detect deletion of the invoke via the MachineModuleInfo.
3173 BeginLabel = MMI->NextLabelID();
3174 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003175 DAG.getConstant(BeginLabel, MVT::i32),
3176 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003177 }
Duncan Sands6f74b482007-12-19 09:48:52 +00003178
Jim Laskey735b6f82007-02-22 15:38:06 +00003179 std::pair<SDOperand,SDOperand> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00003180 TLI.LowerCallTo(getRoot(), CS.getType(),
3181 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sands00fee652008-02-14 17:28:50 +00003182 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sands6f74b482007-12-19 09:48:52 +00003183 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00003184 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00003185 if (CS.getType() != Type::VoidTy)
3186 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00003187 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003188
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003189 if (LandingPad && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003190 // Insert a label at the end of the invoke call to mark the try range. This
3191 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3192 EndLabel = MMI->NextLabelID();
3193 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003194 DAG.getConstant(EndLabel, MVT::i32),
3195 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003196
Duncan Sands6f74b482007-12-19 09:48:52 +00003197 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003198 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3199 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003200}
3201
3202
Chris Lattner1c08c712005-01-07 07:47:53 +00003203void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003204 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003205 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003206 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003207 if (unsigned IID = F->getIntrinsicID()) {
3208 RenameFn = visitIntrinsicCall(I, IID);
3209 if (!RenameFn)
3210 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003211 }
3212 }
3213
3214 // Check for well-known libc/libm calls. If the function is internal, it
3215 // can't be a library call.
3216 unsigned NameLen = F->getNameLen();
3217 if (!F->hasInternalLinkage() && NameLen) {
3218 const char *NameStr = F->getNameStart();
3219 if (NameStr[0] == 'c' &&
3220 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3221 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3222 if (I.getNumOperands() == 3 && // Basic sanity checks.
3223 I.getOperand(1)->getType()->isFloatingPoint() &&
3224 I.getType() == I.getOperand(1)->getType() &&
3225 I.getType() == I.getOperand(2)->getType()) {
3226 SDOperand LHS = getValue(I.getOperand(1));
3227 SDOperand RHS = getValue(I.getOperand(2));
3228 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3229 LHS, RHS));
3230 return;
3231 }
3232 } else if (NameStr[0] == 'f' &&
3233 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003234 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3235 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003236 if (I.getNumOperands() == 2 && // Basic sanity checks.
3237 I.getOperand(1)->getType()->isFloatingPoint() &&
3238 I.getType() == I.getOperand(1)->getType()) {
3239 SDOperand Tmp = getValue(I.getOperand(1));
3240 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3241 return;
3242 }
3243 } else if (NameStr[0] == 's' &&
3244 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003245 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3246 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003247 if (I.getNumOperands() == 2 && // Basic sanity checks.
3248 I.getOperand(1)->getType()->isFloatingPoint() &&
3249 I.getType() == I.getOperand(1)->getType()) {
3250 SDOperand Tmp = getValue(I.getOperand(1));
3251 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3252 return;
3253 }
3254 } else if (NameStr[0] == 'c' &&
3255 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003256 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3257 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003258 if (I.getNumOperands() == 2 && // Basic sanity checks.
3259 I.getOperand(1)->getType()->isFloatingPoint() &&
3260 I.getType() == I.getOperand(1)->getType()) {
3261 SDOperand Tmp = getValue(I.getOperand(1));
3262 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3263 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003264 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003265 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003266 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003267 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003268 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003269 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003270 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003271
Chris Lattner64e14b12005-01-08 22:48:57 +00003272 SDOperand Callee;
3273 if (!RenameFn)
3274 Callee = getValue(I.getOperand(0));
3275 else
3276 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003277
Duncan Sands6f74b482007-12-19 09:48:52 +00003278 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003279}
3280
Jim Laskey735b6f82007-02-22 15:38:06 +00003281
Dan Gohmanef5d1942008-03-11 21:11:25 +00003282void SelectionDAGLowering::visitGetResult(GetResultInst &I) {
3283 SDOperand Call = getValue(I.getOperand(0));
3284 setValue(&I, SDOperand(Call.Val, I.getIndex()));
3285}
3286
3287
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003288/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3289/// this value and returns the result as a ValueVT value. This uses
3290/// Chain/Flag as the input and updates them for the output Chain/Flag.
3291/// If the Flag pointer is NULL, no flag is used.
3292SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3293 SDOperand &Chain, SDOperand *Flag)const{
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003294 // Copy the legal parts from the registers.
3295 unsigned NumParts = Regs.size();
3296 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman27a70be2007-07-02 16:18:06 +00003297 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003298 SDOperand Part = Flag ?
3299 DAG.getCopyFromReg(Chain, Regs[i], RegVT, *Flag) :
3300 DAG.getCopyFromReg(Chain, Regs[i], RegVT);
3301 Chain = Part.getValue(1);
3302 if (Flag)
3303 *Flag = Part.getValue(2);
3304 Parts[i] = Part;
Chris Lattnercf752aa2006-06-08 18:22:48 +00003305 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003306
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003307 // Assemble the legal parts into the final value.
Chris Lattner4c55c632008-03-09 20:04:36 +00003308 return getCopyFromParts(DAG, &Parts[0], NumParts, RegVT, ValueVT);
Chris Lattner864635a2006-02-22 22:37:12 +00003309}
3310
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003311/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3312/// specified value into the registers specified by this object. This uses
3313/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003314/// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003315void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003316 SDOperand &Chain, SDOperand *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003317 // Get the list of the values's legal parts.
3318 unsigned NumParts = Regs.size();
3319 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +00003320 getCopyToParts(DAG, Val, &Parts[0], NumParts, RegVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003321
3322 // Copy the parts into the registers.
Dan Gohman27a70be2007-07-02 16:18:06 +00003323 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003324 SDOperand Part = Flag ?
Dan Gohman532dc2e2007-07-09 20:59:04 +00003325 DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag) :
3326 DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003327 Chain = Part.getValue(0);
3328 if (Flag)
3329 *Flag = Part.getValue(1);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003330 }
3331}
Chris Lattner864635a2006-02-22 22:37:12 +00003332
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003333/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3334/// operand list. This adds the code marker and includes the number of
3335/// values added into it.
3336void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00003337 std::vector<SDOperand> &Ops) const {
Chris Lattner4b993b12007-04-09 00:33:58 +00003338 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
3339 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003340 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
3341 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
3342}
Chris Lattner864635a2006-02-22 22:37:12 +00003343
3344/// isAllocatableRegister - If the specified register is safe to allocate,
3345/// i.e. it isn't a stack pointer or some other special register, return the
3346/// register class for the register. Otherwise, return null.
3347static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003348isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman6f0d0242008-02-10 18:45:23 +00003349 const TargetLowering &TLI,
3350 const TargetRegisterInfo *TRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003351 MVT::ValueType FoundVT = MVT::Other;
3352 const TargetRegisterClass *FoundRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +00003353 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3354 E = TRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003355 MVT::ValueType ThisVT = MVT::Other;
3356
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003357 const TargetRegisterClass *RC = *RCI;
3358 // If none of the the value types for this register class are valid, we
3359 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003360 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3361 I != E; ++I) {
3362 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003363 // If we have already found this register in a different register class,
3364 // choose the one with the largest VT specified. For example, on
3365 // PowerPC, we favor f64 register classes over f32.
3366 if (FoundVT == MVT::Other ||
3367 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3368 ThisVT = *I;
3369 break;
3370 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003371 }
3372 }
3373
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003374 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003375
Chris Lattner864635a2006-02-22 22:37:12 +00003376 // NOTE: This isn't ideal. In particular, this might allocate the
3377 // frame pointer in functions that need it (due to them not being taken
3378 // out of allocation, because a variable sized allocation hasn't been seen
3379 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003380 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3381 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003382 if (*I == Reg) {
3383 // We found a matching register class. Keep looking at others in case
3384 // we find one with larger registers that this physreg is also in.
3385 FoundRC = RC;
3386 FoundVT = ThisVT;
3387 break;
3388 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003389 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003390 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003391}
3392
Chris Lattner4e4b5762006-02-01 18:59:47 +00003393
Chris Lattner0c583402007-04-28 20:49:53 +00003394namespace {
3395/// AsmOperandInfo - This contains information for each constraint that we are
3396/// lowering.
Evan Cheng5c807602008-02-26 02:33:44 +00003397struct SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
3398 /// CallOperand - If this is the result output operand or a clobber
3399 /// this is null, otherwise it is the incoming operand to the CallInst.
3400 /// This gets modified as the asm is processed.
Chris Lattner0c583402007-04-28 20:49:53 +00003401 SDOperand CallOperand;
Evan Cheng5c807602008-02-26 02:33:44 +00003402
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003403 /// AssignedRegs - If this is a register or register class operand, this
3404 /// contains the set of register corresponding to the operand.
3405 RegsForValue AssignedRegs;
3406
Evan Cheng5c807602008-02-26 02:33:44 +00003407 SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
3408 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
Chris Lattner0c583402007-04-28 20:49:53 +00003409 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003410
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003411 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3412 /// busy in OutputRegs/InputRegs.
3413 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3414 std::set<unsigned> &OutputRegs,
Chris Lattner7cbeb242008-02-21 04:55:52 +00003415 std::set<unsigned> &InputRegs,
3416 const TargetRegisterInfo &TRI) const {
3417 if (isOutReg) {
3418 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3419 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
3420 }
3421 if (isInReg) {
3422 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3423 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
3424 }
3425 }
3426
3427private:
3428 /// MarkRegAndAliases - Mark the specified register and all aliases in the
3429 /// specified set.
3430 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
3431 const TargetRegisterInfo &TRI) {
3432 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
3433 Regs.insert(Reg);
3434 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
3435 for (; *Aliases; ++Aliases)
3436 Regs.insert(*Aliases);
3437 }
Chris Lattner0c583402007-04-28 20:49:53 +00003438};
3439} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003440
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003441
Chris Lattner0fe71e92008-02-21 19:43:13 +00003442/// GetRegistersForValue - Assign registers (virtual or physical) for the
3443/// specified operand. We prefer to assign virtual registers, to allow the
3444/// register allocator handle the assignment process. However, if the asm uses
3445/// features that we can't model on machineinstrs, we have SDISel do the
3446/// allocation. This produces generally horrible, but correct, code.
3447///
3448/// OpInfo describes the operand.
3449/// HasEarlyClobber is true if there are any early clobber constraints (=&r)
3450/// or any explicitly clobbered registers.
3451/// Input and OutputRegs are the set of already allocated physical registers.
3452///
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003453void SelectionDAGLowering::
Evan Cheng5c807602008-02-26 02:33:44 +00003454GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003455 std::set<unsigned> &OutputRegs,
3456 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003457 // Compute whether this value requires an input register, an output register,
3458 // or both.
3459 bool isOutReg = false;
3460 bool isInReg = false;
3461 switch (OpInfo.Type) {
3462 case InlineAsm::isOutput:
3463 isOutReg = true;
3464
3465 // If this is an early-clobber output, or if there is an input
3466 // constraint that matches this, we need to reserve the input register
3467 // so no other inputs allocate to it.
3468 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3469 break;
3470 case InlineAsm::isInput:
3471 isInReg = true;
3472 isOutReg = false;
3473 break;
3474 case InlineAsm::isClobber:
3475 isOutReg = true;
3476 isInReg = true;
3477 break;
3478 }
3479
3480
3481 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003482 std::vector<unsigned> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003483
3484 // If this is a constraint for a single physreg, or a constraint for a
3485 // register class, find it.
3486 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3487 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3488 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003489
3490 unsigned NumRegs = 1;
3491 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003492 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003493 MVT::ValueType RegVT;
3494 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3495
Chris Lattnerbf996f12007-04-30 17:29:31 +00003496
3497 // If this is a constraint for a specific physical register, like {r17},
3498 // assign it now.
3499 if (PhysReg.first) {
3500 if (OpInfo.ConstraintVT == MVT::Other)
3501 ValueVT = *PhysReg.second->vt_begin();
3502
3503 // Get the actual register value type. This is important, because the user
3504 // may have asked for (e.g.) the AX register in i32 type. We need to
3505 // remember that AX is actually i16 to get the right extension.
3506 RegVT = *PhysReg.second->vt_begin();
3507
3508 // This is a explicit reference to a physical register.
3509 Regs.push_back(PhysReg.first);
3510
3511 // If this is an expanded reference, add the rest of the regs to Regs.
3512 if (NumRegs != 1) {
3513 TargetRegisterClass::iterator I = PhysReg.second->begin();
3514 TargetRegisterClass::iterator E = PhysReg.second->end();
3515 for (; *I != PhysReg.first; ++I)
3516 assert(I != E && "Didn't find reg!");
3517
3518 // Already added the first reg.
3519 --NumRegs; ++I;
3520 for (; NumRegs; --NumRegs, ++I) {
3521 assert(I != E && "Ran out of registers to allocate!");
3522 Regs.push_back(*I);
3523 }
3524 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003525 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003526 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
3527 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003528 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003529 }
3530
3531 // Otherwise, if this was a reference to an LLVM register class, create vregs
3532 // for this reference.
3533 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003534 const TargetRegisterClass *RC = PhysReg.second;
3535 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003536 // If this is an early clobber or tied register, our regalloc doesn't know
3537 // how to maintain the constraint. If it isn't, go ahead and create vreg
3538 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003539 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3540 // If there is some other early clobber and this is an input register,
3541 // then we are forced to pre-allocate the input reg so it doesn't
3542 // conflict with the earlyclobber.
3543 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003544 RegVT = *PhysReg.second->vt_begin();
3545
3546 if (OpInfo.ConstraintVT == MVT::Other)
3547 ValueVT = RegVT;
3548
3549 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00003550 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003551 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00003552 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00003553
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003554 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003555 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003556 }
3557
3558 // Otherwise, we can't allocate it. Let the code below figure out how to
3559 // maintain these constraints.
3560 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3561
3562 } else {
3563 // This is a reference to a register class that doesn't directly correspond
3564 // to an LLVM register class. Allocate NumRegs consecutive, available,
3565 // registers from the class.
3566 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3567 OpInfo.ConstraintVT);
3568 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003569
Dan Gohman6f0d0242008-02-10 18:45:23 +00003570 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003571 unsigned NumAllocated = 0;
3572 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3573 unsigned Reg = RegClassRegs[i];
3574 // See if this register is available.
3575 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3576 (isInReg && InputRegs.count(Reg))) { // Already used.
3577 // Make sure we find consecutive registers.
3578 NumAllocated = 0;
3579 continue;
3580 }
3581
3582 // Check to see if this register is allocatable (i.e. don't give out the
3583 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003584 if (RC == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00003585 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003586 if (!RC) { // Couldn't allocate this register.
3587 // Reset NumAllocated to make sure we return consecutive registers.
3588 NumAllocated = 0;
3589 continue;
3590 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00003591 }
3592
3593 // Okay, this register is good, we can use it.
3594 ++NumAllocated;
3595
3596 // If we allocated enough consecutive registers, succeed.
3597 if (NumAllocated == NumRegs) {
3598 unsigned RegStart = (i-NumAllocated)+1;
3599 unsigned RegEnd = i+1;
3600 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003601 for (unsigned i = RegStart; i != RegEnd; ++i)
3602 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003603
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003604 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
3605 OpInfo.ConstraintVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003606 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003607 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003608 }
3609 }
3610
3611 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003612 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003613}
3614
3615
Chris Lattnerce7518c2006-01-26 22:24:51 +00003616/// visitInlineAsm - Handle a call to an InlineAsm object.
3617///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003618void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
3619 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003620
Chris Lattner0c583402007-04-28 20:49:53 +00003621 /// ConstraintOperands - Information about all of the constraints.
Evan Cheng5c807602008-02-26 02:33:44 +00003622 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00003623
3624 SDOperand Chain = getRoot();
3625 SDOperand Flag;
3626
Chris Lattner4e4b5762006-02-01 18:59:47 +00003627 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003628
Chris Lattner0c583402007-04-28 20:49:53 +00003629 // Do a prepass over the constraints, canonicalizing them, and building up the
3630 // ConstraintOperands list.
3631 std::vector<InlineAsm::ConstraintInfo>
3632 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003633
3634 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3635 // constraint. If so, we can't let the register allocator allocate any input
3636 // registers, because it will not know to avoid the earlyclobbered output reg.
3637 bool SawEarlyClobber = false;
3638
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003639 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattner0c583402007-04-28 20:49:53 +00003640 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003641 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
3642 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Chris Lattner0c583402007-04-28 20:49:53 +00003643
Chris Lattner0c583402007-04-28 20:49:53 +00003644 MVT::ValueType OpVT = MVT::Other;
3645
3646 // Compute the value type for each operand.
3647 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00003648 case InlineAsm::isOutput:
Chris Lattner0c583402007-04-28 20:49:53 +00003649 if (!OpInfo.isIndirect) {
3650 // The return value of the call is this value. As such, there is no
3651 // corresponding argument.
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003652 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
3653 OpVT = TLI.getValueType(CS.getType());
Chris Lattner1efa40f2006-02-22 00:56:39 +00003654 } else {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003655 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003656 }
3657 break;
3658 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003659 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003660 break;
3661 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00003662 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003663 break;
3664 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003665
Chris Lattner0c583402007-04-28 20:49:53 +00003666 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003667 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00003668 if (OpInfo.CallOperandVal) {
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003669 if (isa<BasicBlock>(OpInfo.CallOperandVal))
3670 OpInfo.CallOperand =
Dale Johannesenba2a0b92008-01-29 02:21:21 +00003671 DAG.getBasicBlock(FuncInfo.MBBMap[cast<BasicBlock>(
3672 OpInfo.CallOperandVal)]);
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003673 else {
3674 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3675 const Type *OpTy = OpInfo.CallOperandVal->getType();
3676 // If this is an indirect operand, the operand is a pointer to the
3677 // accessed type.
3678 if (OpInfo.isIndirect)
3679 OpTy = cast<PointerType>(OpTy)->getElementType();
3680
3681 // If OpTy is not a first-class value, it may be a struct/union that we
3682 // can tile with integers.
3683 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3684 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3685 switch (BitSize) {
3686 default: break;
3687 case 1:
3688 case 8:
3689 case 16:
3690 case 32:
3691 case 64:
3692 OpTy = IntegerType::get(BitSize);
3693 break;
3694 }
Chris Lattner6995cf62007-04-29 18:58:03 +00003695 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003696
3697 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00003698 }
3699 }
3700
3701 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00003702
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003703 // Compute the constraint code and ConstraintType to use.
3704 OpInfo.ComputeConstraintToUse(TLI);
Chris Lattner0c583402007-04-28 20:49:53 +00003705
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003706 // Keep track of whether we see an earlyclobber.
3707 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003708
Chris Lattner0fe71e92008-02-21 19:43:13 +00003709 // If we see a clobber of a register, it is an early clobber.
Chris Lattner69e6a8d2008-02-21 20:54:31 +00003710 if (!SawEarlyClobber &&
3711 OpInfo.Type == InlineAsm::isClobber &&
3712 OpInfo.ConstraintType == TargetLowering::C_Register) {
3713 // Note that we want to ignore things that we don't trick here, like
3714 // dirflag, fpsr, flags, etc.
3715 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3716 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3717 OpInfo.ConstraintVT);
3718 if (PhysReg.first || PhysReg.second) {
3719 // This is a register we know of.
3720 SawEarlyClobber = true;
3721 }
3722 }
Chris Lattner0fe71e92008-02-21 19:43:13 +00003723
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003724 // If this is a memory input, and if the operand is not indirect, do what we
3725 // need to to provide an address for the memory input.
3726 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3727 !OpInfo.isIndirect) {
3728 assert(OpInfo.Type == InlineAsm::isInput &&
3729 "Can only indirectify direct input operands!");
3730
3731 // Memory operands really want the address of the value. If we don't have
3732 // an indirect input, put it in the constpool if we can, otherwise spill
3733 // it to a stack slot.
3734
3735 // If the operand is a float, integer, or vector constant, spill to a
3736 // constant pool entry to get its address.
3737 Value *OpVal = OpInfo.CallOperandVal;
3738 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3739 isa<ConstantVector>(OpVal)) {
3740 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3741 TLI.getPointerTy());
3742 } else {
3743 // Otherwise, create a stack slot and emit a store to it before the
3744 // asm.
3745 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00003746 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003747 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3748 MachineFunction &MF = DAG.getMachineFunction();
3749 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3750 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3751 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3752 OpInfo.CallOperand = StackSlot;
3753 }
3754
3755 // There is no longer a Value* corresponding to this operand.
3756 OpInfo.CallOperandVal = 0;
3757 // It is now an indirect operand.
3758 OpInfo.isIndirect = true;
3759 }
3760
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003761 // If this constraint is for a specific register, allocate it before
3762 // anything else.
3763 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3764 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00003765 }
Chris Lattner0c583402007-04-28 20:49:53 +00003766 ConstraintInfos.clear();
3767
3768
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003769 // Second pass - Loop over all of the operands, assigning virtual or physregs
3770 // to registerclass operands.
3771 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003772 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003773
3774 // C_Register operands have already been allocated, Other/Memory don't need
3775 // to be.
3776 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3777 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3778 }
3779
Chris Lattner0c583402007-04-28 20:49:53 +00003780 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3781 std::vector<SDOperand> AsmNodeOperands;
3782 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3783 AsmNodeOperands.push_back(
3784 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3785
Chris Lattner2cc2f662006-02-01 01:28:23 +00003786
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003787 // Loop over all of the inputs, copying the operand values into the
3788 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00003789 RegsForValue RetValRegs;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003790
Chris Lattner0c583402007-04-28 20:49:53 +00003791 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3792 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3793
3794 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003795 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00003796
Chris Lattner0c583402007-04-28 20:49:53 +00003797 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00003798 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00003799 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3800 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00003801 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003802 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00003803
Chris Lattner22873462006-02-27 23:45:39 +00003804 // Add information to the INLINEASM node to know about this output.
3805 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003806 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3807 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003808 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00003809 break;
3810 }
3811
Chris Lattner2a600be2007-04-28 21:01:43 +00003812 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00003813
Chris Lattner864635a2006-02-22 22:37:12 +00003814 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00003815 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003816 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003817 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003818 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00003819 exit(1);
3820 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003821
Chris Lattner0c583402007-04-28 20:49:53 +00003822 if (!OpInfo.isIndirect) {
3823 // This is the result value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00003824 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00003825 "Cannot have multiple output constraints yet!");
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003826 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003827 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00003828 } else {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003829 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00003830 OpInfo.CallOperandVal));
Chris Lattner2cc2f662006-02-01 01:28:23 +00003831 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003832
3833 // Add information to the INLINEASM node to know that this register is
3834 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003835 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3836 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003837 break;
3838 }
3839 case InlineAsm::isInput: {
Chris Lattner0c583402007-04-28 20:49:53 +00003840 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00003841
Chris Lattner0c583402007-04-28 20:49:53 +00003842 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00003843 // If this is required to match an output register we have already set,
3844 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00003845 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00003846
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003847 // Scan until we find the definition we already emitted of this operand.
3848 // When we find it, create a RegsForValue operand.
3849 unsigned CurOp = 2; // The first operand.
3850 for (; OperandNo; --OperandNo) {
3851 // Advance to the next operand.
3852 unsigned NumOps =
3853 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00003854 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3855 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003856 "Skipped past definitions?");
3857 CurOp += (NumOps>>3)+1;
3858 }
3859
3860 unsigned NumOps =
3861 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00003862 if ((NumOps & 7) == 2 /*REGDEF*/) {
3863 // Add NumOps>>3 registers to MatchedRegs.
3864 RegsForValue MatchedRegs;
3865 MatchedRegs.ValueVT = InOperandVal.getValueType();
3866 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3867 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3868 unsigned Reg =
3869 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3870 MatchedRegs.Regs.push_back(Reg);
3871 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003872
Chris Lattner527fae12007-02-01 01:21:12 +00003873 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003874 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00003875 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3876 break;
3877 } else {
3878 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
Chris Lattnerf9853bc2008-02-21 05:27:19 +00003879 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
3880 // Add information to the INLINEASM node to know about this input.
3881 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
3882 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3883 TLI.getPointerTy()));
3884 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
3885 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003886 }
Chris Lattner2223aea2006-02-02 00:25:23 +00003887 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003888
Chris Lattner2a600be2007-04-28 21:01:43 +00003889 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00003890 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003891 "Don't know how to handle indirect other inputs yet!");
3892
Chris Lattner48884cd2007-08-25 00:47:38 +00003893 std::vector<SDOperand> Ops;
3894 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
3895 Ops, DAG);
3896 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003897 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003898 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00003899 exit(1);
3900 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003901
3902 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00003903 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003904 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3905 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00003906 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003907 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00003908 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003909 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00003910 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
3911 "Memory operands expect pointer values");
3912
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003913 // Add information to the INLINEASM node to know about this input.
3914 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003915 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3916 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003917 AsmNodeOperands.push_back(InOperandVal);
3918 break;
3919 }
3920
Chris Lattner2a600be2007-04-28 21:01:43 +00003921 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
3922 OpInfo.ConstraintType == TargetLowering::C_Register) &&
3923 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00003924 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003925 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003926
3927 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003928 assert(!OpInfo.AssignedRegs.Regs.empty() &&
3929 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003930
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003931 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003932
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003933 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
3934 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003935 break;
3936 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003937 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003938 // Add the clobbered value to the operand list, so that the register
3939 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003940 if (!OpInfo.AssignedRegs.Regs.empty())
3941 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
3942 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003943 break;
3944 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003945 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003946 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003947
3948 // Finish up input operands.
3949 AsmNodeOperands[0] = Chain;
3950 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3951
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003952 Chain = DAG.getNode(ISD::INLINEASM,
3953 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003954 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003955 Flag = Chain.getValue(1);
3956
Chris Lattner6656dd12006-01-31 02:03:41 +00003957 // If this asm returns a register value, copy the result from that register
3958 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00003959 if (!RetValRegs.Regs.empty()) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003960 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3a508c92007-04-12 06:00:20 +00003961
3962 // If the result of the inline asm is a vector, it may have the wrong
3963 // width/num elts. Make sure to convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00003964 // bit_convert.
3965 if (MVT::isVector(Val.getValueType())) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003966 const VectorType *VTy = cast<VectorType>(CS.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00003967 MVT::ValueType DesiredVT = TLI.getValueType(VTy);
Chris Lattner3a508c92007-04-12 06:00:20 +00003968
Dan Gohman7f321562007-06-25 16:23:39 +00003969 Val = DAG.getNode(ISD::BIT_CONVERT, DesiredVT, Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003970 }
3971
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003972 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003973 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003974
Chris Lattner6656dd12006-01-31 02:03:41 +00003975 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3976
3977 // Process indirect outputs, first output all of the flagged copies out of
3978 // physregs.
3979 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00003980 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00003981 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003982 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00003983 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00003984 }
3985
3986 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003987 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00003988 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00003989 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00003990 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003991 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00003992 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003993 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3994 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003995 DAG.setRoot(Chain);
3996}
3997
3998
Chris Lattner1c08c712005-01-07 07:47:53 +00003999void SelectionDAGLowering::visitMalloc(MallocInst &I) {
4000 SDOperand Src = getValue(I.getOperand(0));
4001
4002 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00004003
4004 if (IntPtr < Src.getValueType())
4005 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
4006 else if (IntPtr > Src.getValueType())
4007 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00004008
4009 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00004010 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00004011 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00004012 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00004013
Reid Spencer47857812006-12-31 05:55:36 +00004014 TargetLowering::ArgListTy Args;
4015 TargetLowering::ArgListEntry Entry;
4016 Entry.Node = Src;
4017 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004018 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004019
4020 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004021 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
4022 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004023 setValue(&I, Result.first); // Pointers always fit in registers
4024 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004025}
4026
4027void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00004028 TargetLowering::ArgListTy Args;
4029 TargetLowering::ArgListEntry Entry;
4030 Entry.Node = getValue(I.getOperand(0));
4031 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004032 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00004033 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00004034 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004035 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
4036 CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00004037 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
4038 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004039}
4040
Evan Chengff9b3732008-01-30 18:18:23 +00004041// EmitInstrWithCustomInserter - This method should be implemented by targets
4042// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +00004043// instructions are special in various ways, which require special support to
4044// insert. The specified MachineInstr is created but not inserted into any
4045// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +00004046MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +00004047 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00004048 cerr << "If a target marks an instruction with "
4049 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +00004050 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00004051 abort();
4052 return 0;
4053}
4054
Chris Lattner39ae3622005-01-09 00:00:49 +00004055void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004056 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
4057 getValue(I.getOperand(1)),
4058 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00004059}
4060
4061void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004062 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
4063 getValue(I.getOperand(0)),
4064 DAG.getSrcValue(I.getOperand(0)));
4065 setValue(&I, V);
4066 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00004067}
4068
4069void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004070 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4071 getValue(I.getOperand(1)),
4072 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004073}
4074
4075void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004076 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4077 getValue(I.getOperand(1)),
4078 getValue(I.getOperand(2)),
4079 DAG.getSrcValue(I.getOperand(1)),
4080 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004081}
4082
Chris Lattnerfdfded52006-04-12 16:20:43 +00004083/// TargetLowering::LowerArguments - This is the default LowerArguments
4084/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004085/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4086/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00004087std::vector<SDOperand>
4088TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
4089 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
4090 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004091 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00004092 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4093 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4094
4095 // Add one result value for each formal argument.
4096 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00004097 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00004098 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4099 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004100 MVT::ValueType VT = getValueType(I->getType());
Duncan Sands276dcbd2008-03-21 09:14:45 +00004101 ISD::ArgFlagsTy Flags;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004102 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004103 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004104
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004105 if (F.paramHasAttr(j, ParamAttr::ZExt))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004106 Flags.setZExt();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004107 if (F.paramHasAttr(j, ParamAttr::SExt))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004108 Flags.setSExt();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004109 if (F.paramHasAttr(j, ParamAttr::InReg))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004110 Flags.setInReg();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004111 if (F.paramHasAttr(j, ParamAttr::StructRet))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004112 Flags.setSRet();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004113 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004114 Flags.setByVal();
Rafael Espindola594d37e2007-08-10 14:44:42 +00004115 const PointerType *Ty = cast<PointerType>(I->getType());
Duncan Sandsa41d7192008-01-13 21:19:59 +00004116 const Type *ElementTy = Ty->getElementType();
Duncan Sands276dcbd2008-03-21 09:14:45 +00004117 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004118 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004119 // For ByVal, alignment should be passed from FE. BE will guess if
4120 // this info is not there but there are cases it cannot get right.
4121 if (F.getParamAlignment(j))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004122 FrameAlign = F.getParamAlignment(j);
4123 Flags.setByValAlign(FrameAlign);
4124 Flags.setByValSize(FrameSize);
Rafael Espindola594d37e2007-08-10 14:44:42 +00004125 }
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004126 if (F.paramHasAttr(j, ParamAttr::Nest))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004127 Flags.setNest();
4128 Flags.setOrigAlign(OriginalAlignment);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004129
4130 MVT::ValueType RegisterVT = getRegisterType(VT);
4131 unsigned NumRegs = getNumRegisters(VT);
4132 for (unsigned i = 0; i != NumRegs; ++i) {
4133 RetVals.push_back(RegisterVT);
4134 // if it isn't first piece, alignment must be 1
4135 if (i > 0)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004136 Flags.setOrigAlign(1);
4137 Ops.push_back(DAG.getArgFlags(Flags));
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004138 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004139 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00004140
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004141 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00004142
4143 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004144 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004145 DAG.getVTList(&RetVals[0], RetVals.size()),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004146 &Ops[0], Ops.size()).Val;
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004147
4148 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4149 // allows exposing the loads that may be part of the argument access to the
4150 // first DAGCombiner pass.
4151 SDOperand TmpRes = LowerOperation(SDOperand(Result, 0), DAG);
4152
4153 // The number of results should match up, except that the lowered one may have
4154 // an extra flag result.
4155 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4156 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4157 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4158 && "Lowering produced unexpected number of results!");
4159 Result = TmpRes.Val;
4160
Dan Gohman27a70be2007-07-02 16:18:06 +00004161 unsigned NumArgRegs = Result->getNumValues() - 1;
4162 DAG.setRoot(SDOperand(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004163
4164 // Set up the return result vector.
4165 Ops.clear();
4166 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00004167 unsigned Idx = 1;
4168 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4169 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004170 MVT::ValueType VT = getValueType(I->getType());
Duncan Sandsb988bac2008-02-11 20:58:28 +00004171 MVT::ValueType PartVT = getRegisterType(VT);
4172
4173 unsigned NumParts = getNumRegisters(VT);
4174 SmallVector<SDOperand, 4> Parts(NumParts);
4175 for (unsigned j = 0; j != NumParts; ++j)
4176 Parts[j] = SDOperand(Result, i++);
4177
4178 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4179 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4180 AssertOp = ISD::AssertSext;
4181 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4182 AssertOp = ISD::AssertZext;
4183
4184 Ops.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
Chris Lattner4468c1f2008-03-09 09:38:46 +00004185 AssertOp));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004186 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004187 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004188 return Ops;
4189}
4190
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004191
4192/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4193/// implementation, which just inserts an ISD::CALL node, which is later custom
4194/// lowered by the target to something concrete. FIXME: When all targets are
4195/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
4196std::pair<SDOperand, SDOperand>
Duncan Sands00fee652008-02-14 17:28:50 +00004197TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
4198 bool RetSExt, bool RetZExt, bool isVarArg,
4199 unsigned CallingConv, bool isTailCall,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004200 SDOperand Callee,
4201 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00004202 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004203 Ops.push_back(Chain); // Op#0 - Chain
4204 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4205 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4206 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4207 Ops.push_back(Callee);
4208
4209 // Handle all of the outgoing arguments.
4210 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00004211 MVT::ValueType VT = getValueType(Args[i].Ty);
4212 SDOperand Op = Args[i].Node;
Duncan Sands276dcbd2008-03-21 09:14:45 +00004213 ISD::ArgFlagsTy Flags;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004214 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004215 getTargetData()->getABITypeAlignment(Args[i].Ty);
Duncan Sands276dcbd2008-03-21 09:14:45 +00004216
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004217 if (Args[i].isZExt)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004218 Flags.setZExt();
4219 if (Args[i].isSExt)
4220 Flags.setSExt();
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004221 if (Args[i].isInReg)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004222 Flags.setInReg();
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004223 if (Args[i].isSRet)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004224 Flags.setSRet();
Rafael Espindola21485be2007-08-20 15:18:24 +00004225 if (Args[i].isByVal) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004226 Flags.setByVal();
Rafael Espindola21485be2007-08-20 15:18:24 +00004227 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004228 const Type *ElementTy = Ty->getElementType();
Duncan Sands276dcbd2008-03-21 09:14:45 +00004229 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004230 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004231 // For ByVal, alignment should come from FE. BE will guess if this
4232 // info is not there but there are cases it cannot get right.
4233 if (Args[i].Alignment)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004234 FrameAlign = Args[i].Alignment;
4235 Flags.setByValAlign(FrameAlign);
4236 Flags.setByValSize(FrameSize);
Rafael Espindola21485be2007-08-20 15:18:24 +00004237 }
Duncan Sands36397f52007-07-27 12:58:54 +00004238 if (Args[i].isNest)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004239 Flags.setNest();
4240 Flags.setOrigAlign(OriginalAlignment);
Dan Gohman27a70be2007-07-02 16:18:06 +00004241
Duncan Sandsb988bac2008-02-11 20:58:28 +00004242 MVT::ValueType PartVT = getRegisterType(VT);
4243 unsigned NumParts = getNumRegisters(VT);
4244 SmallVector<SDOperand, 4> Parts(NumParts);
4245 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
4246
4247 if (Args[i].isSExt)
4248 ExtendKind = ISD::SIGN_EXTEND;
4249 else if (Args[i].isZExt)
4250 ExtendKind = ISD::ZERO_EXTEND;
4251
4252 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
4253
4254 for (unsigned i = 0; i != NumParts; ++i) {
4255 // if it isn't first piece, alignment must be 1
Duncan Sands276dcbd2008-03-21 09:14:45 +00004256 ISD::ArgFlagsTy MyFlags = Flags;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004257 if (i != 0)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004258 MyFlags.setOrigAlign(1);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004259
4260 Ops.push_back(Parts[i]);
Duncan Sands276dcbd2008-03-21 09:14:45 +00004261 Ops.push_back(DAG.getArgFlags(MyFlags));
Dan Gohman27a70be2007-07-02 16:18:06 +00004262 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004263 }
4264
Dan Gohmanef5d1942008-03-11 21:11:25 +00004265 // Figure out the result value types. We start by making a list of
4266 // the high-level LLVM return types.
4267 SmallVector<const Type *, 4> LLVMRetTys;
4268 if (const StructType *ST = dyn_cast<StructType>(RetTy))
4269 // A struct return type in the LLVM IR means we have multiple return values.
4270 LLVMRetTys.insert(LLVMRetTys.end(), ST->element_begin(), ST->element_end());
4271 else
4272 LLVMRetTys.push_back(RetTy);
4273
4274 // Then we translate that to a list of lowered codegen result types.
4275 SmallVector<MVT::ValueType, 4> LoweredRetTys;
4276 SmallVector<MVT::ValueType, 4> RetTys;
4277 for (unsigned I = 0, E = LLVMRetTys.size(); I != E; ++I) {
4278 MVT::ValueType VT = getValueType(LLVMRetTys[I]);
4279 RetTys.push_back(VT);
4280
4281 MVT::ValueType RegisterVT = getRegisterType(VT);
4282 unsigned NumRegs = getNumRegisters(VT);
4283 for (unsigned i = 0; i != NumRegs; ++i)
4284 LoweredRetTys.push_back(RegisterVT);
4285 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004286
Dan Gohmanef5d1942008-03-11 21:11:25 +00004287 LoweredRetTys.push_back(MVT::Other); // Always has a chain.
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004288
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004289 // Create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00004290 SDOperand Res = DAG.getNode(ISD::CALL,
Dan Gohmanef5d1942008-03-11 21:11:25 +00004291 DAG.getVTList(&LoweredRetTys[0],
4292 LoweredRetTys.size()),
Chris Lattnerbe384162006-08-16 22:57:46 +00004293 &Ops[0], Ops.size());
Dan Gohmanef5d1942008-03-11 21:11:25 +00004294 Chain = Res.getValue(LoweredRetTys.size() - 1);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004295
4296 // Gather up the call result into a single value.
4297 if (RetTy != Type::VoidTy) {
Duncan Sands00fee652008-02-14 17:28:50 +00004298 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4299
4300 if (RetSExt)
4301 AssertOp = ISD::AssertSext;
4302 else if (RetZExt)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004303 AssertOp = ISD::AssertZext;
Duncan Sands00fee652008-02-14 17:28:50 +00004304
Dan Gohmanef5d1942008-03-11 21:11:25 +00004305 SmallVector<SDOperand, 4> ReturnValues;
4306 unsigned RegNo = 0;
4307 for (unsigned I = 0, E = LLVMRetTys.size(); I != E; ++I) {
4308 MVT::ValueType VT = getValueType(LLVMRetTys[I]);
4309 MVT::ValueType RegisterVT = getRegisterType(VT);
4310 unsigned NumRegs = getNumRegisters(VT);
4311 unsigned RegNoEnd = NumRegs + RegNo;
4312 SmallVector<SDOperand, 4> Results;
4313 for (; RegNo != RegNoEnd; ++RegNo)
4314 Results.push_back(Res.getValue(RegNo));
4315 SDOperand ReturnValue =
4316 getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
4317 AssertOp);
4318 ReturnValues.push_back(ReturnValue);
4319 }
4320 Res = ReturnValues.size() == 1 ? ReturnValues.front() :
4321 DAG.getNode(ISD::MERGE_VALUES,
4322 DAG.getVTList(&RetTys[0], RetTys.size()),
4323 &ReturnValues[0], ReturnValues.size());
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004324 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004325
4326 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004327}
4328
Chris Lattner50381b62005-05-14 05:50:48 +00004329SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004330 assert(0 && "LowerOperation not implemented for this target!");
4331 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00004332 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00004333}
4334
Nate Begeman0aed7842006-01-28 03:14:31 +00004335SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4336 SelectionDAG &DAG) {
4337 assert(0 && "CustomPromoteOperation not implemented for this target!");
4338 abort();
4339 return SDOperand();
4340}
4341
Evan Cheng74d0aa92006-02-15 21:59:04 +00004342/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00004343/// operand.
4344static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00004345 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004346 MVT::ValueType CurVT = VT;
4347 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4348 uint64_t Val = C->getValue() & 255;
4349 unsigned Shift = 8;
4350 while (CurVT != MVT::i8) {
4351 Val = (Val << Shift) | Val;
4352 Shift <<= 1;
4353 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004354 }
4355 return DAG.getConstant(Val, VT);
4356 } else {
4357 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4358 unsigned Shift = 8;
4359 while (CurVT != MVT::i8) {
4360 Value =
4361 DAG.getNode(ISD::OR, VT,
4362 DAG.getNode(ISD::SHL, VT, Value,
4363 DAG.getConstant(Shift, MVT::i8)), Value);
4364 Shift <<= 1;
4365 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004366 }
4367
4368 return Value;
4369 }
4370}
4371
Evan Cheng74d0aa92006-02-15 21:59:04 +00004372/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4373/// used when a memcpy is turned into a memset when the source is a constant
4374/// string ptr.
4375static SDOperand getMemsetStringVal(MVT::ValueType VT,
4376 SelectionDAG &DAG, TargetLowering &TLI,
4377 std::string &Str, unsigned Offset) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004378 uint64_t Val = 0;
Dan Gohmanb55757e2007-05-18 17:52:13 +00004379 unsigned MSB = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004380 if (TLI.isLittleEndian())
4381 Offset = Offset + MSB - 1;
4382 for (unsigned i = 0; i != MSB; ++i) {
Evan Chenga5a57d62006-11-29 01:38:07 +00004383 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng74d0aa92006-02-15 21:59:04 +00004384 Offset += TLI.isLittleEndian() ? -1 : 1;
4385 }
4386 return DAG.getConstant(Val, VT);
4387}
4388
Evan Cheng1db92f92006-02-14 08:22:34 +00004389/// getMemBasePlusOffset - Returns base and offset node for the
4390static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4391 SelectionDAG &DAG, TargetLowering &TLI) {
4392 MVT::ValueType VT = Base.getValueType();
4393 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4394}
4395
Evan Chengc4f8eee2006-02-14 20:12:38 +00004396/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00004397/// to replace the memset / memcpy is below the threshold. It also returns the
4398/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00004399static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4400 unsigned Limit, uint64_t Size,
4401 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004402 MVT::ValueType VT;
4403
4404 if (TLI.allowsUnalignedMemoryAccesses()) {
4405 VT = MVT::i64;
4406 } else {
4407 switch (Align & 7) {
4408 case 0:
4409 VT = MVT::i64;
4410 break;
4411 case 4:
4412 VT = MVT::i32;
4413 break;
4414 case 2:
4415 VT = MVT::i16;
4416 break;
4417 default:
4418 VT = MVT::i8;
4419 break;
4420 }
4421 }
4422
Evan Cheng80e89d72006-02-14 09:11:59 +00004423 MVT::ValueType LVT = MVT::i64;
4424 while (!TLI.isTypeLegal(LVT))
4425 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4426 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00004427
Evan Cheng80e89d72006-02-14 09:11:59 +00004428 if (VT > LVT)
4429 VT = LVT;
4430
Evan Chengdea72452006-02-14 23:05:54 +00004431 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00004432 while (Size != 0) {
Dan Gohmanb55757e2007-05-18 17:52:13 +00004433 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng1db92f92006-02-14 08:22:34 +00004434 while (VTSize > Size) {
4435 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004436 VTSize >>= 1;
4437 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004438 assert(MVT::isInteger(VT));
4439
4440 if (++NumMemOps > Limit)
4441 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00004442 MemOps.push_back(VT);
4443 Size -= VTSize;
4444 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004445
4446 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00004447}
4448
Chris Lattner7041ee32005-01-11 05:56:49 +00004449void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004450 SDOperand Op1 = getValue(I.getOperand(1));
4451 SDOperand Op2 = getValue(I.getOperand(2));
4452 SDOperand Op3 = getValue(I.getOperand(3));
4453 SDOperand Op4 = getValue(I.getOperand(4));
4454 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4455 if (Align == 0) Align = 1;
4456
Dan Gohman5f43f922007-08-27 16:26:13 +00004457 // If the source and destination are known to not be aliases, we can
4458 // lower memmove as memcpy.
4459 if (Op == ISD::MEMMOVE) {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00004460 uint64_t Size = -1ULL;
Dan Gohman5f43f922007-08-27 16:26:13 +00004461 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
4462 Size = C->getValue();
4463 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
4464 AliasAnalysis::NoAlias)
4465 Op = ISD::MEMCPY;
4466 }
4467
Evan Cheng1db92f92006-02-14 08:22:34 +00004468 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4469 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00004470
4471 // Expand memset / memcpy to a series of load / store ops
4472 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004473 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00004474 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00004475 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00004476 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00004477 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4478 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00004479 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00004480 unsigned Offset = 0;
4481 for (unsigned i = 0; i < NumMemOps; i++) {
4482 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004483 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00004484 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00004485 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00004486 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004487 I.getOperand(1), Offset);
Evan Chengc080d6f2006-02-15 01:54:51 +00004488 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00004489 Offset += VTSize;
4490 }
Evan Cheng1db92f92006-02-14 08:22:34 +00004491 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004492 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00004493 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004494 case ISD::MEMCPY: {
4495 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4496 Size->getValue(), Align, TLI)) {
4497 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00004498 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004499 GlobalAddressSDNode *G = NULL;
4500 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00004501 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004502
4503 if (Op2.getOpcode() == ISD::GlobalAddress)
4504 G = cast<GlobalAddressSDNode>(Op2);
4505 else if (Op2.getOpcode() == ISD::ADD &&
4506 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4507 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4508 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00004509 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00004510 }
4511 if (G) {
4512 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengf3e486e2006-11-29 01:58:12 +00004513 if (GV && GV->isConstant()) {
Evan Cheng09371032006-03-10 23:52:03 +00004514 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00004515 if (!Str.empty()) {
4516 CopyFromStr = true;
4517 SrcOff += SrcDelta;
4518 }
4519 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00004520 }
4521
Evan Chengc080d6f2006-02-15 01:54:51 +00004522 for (unsigned i = 0; i < NumMemOps; i++) {
4523 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004524 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004525 SDOperand Value, Chain, Store;
4526
Evan Chengcffbb512006-02-16 23:11:42 +00004527 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004528 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4529 Chain = getRoot();
4530 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004531 DAG.getStore(Chain, Value,
4532 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004533 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004534 } else {
4535 Value = DAG.getLoad(VT, getRoot(),
Bill Wendling984e9862007-10-26 20:24:42 +00004536 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
4537 I.getOperand(2), SrcOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004538 Chain = Value.getValue(1);
4539 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004540 DAG.getStore(Chain, Value,
4541 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Bill Wendling984e9862007-10-26 20:24:42 +00004542 I.getOperand(1), DstOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004543 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004544 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004545 SrcOff += VTSize;
4546 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00004547 }
4548 }
4549 break;
4550 }
4551 }
4552
4553 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004554 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4555 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00004556 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00004557 }
4558 }
4559
Rafael Espindola5c0d6ed2007-10-19 10:41:11 +00004560 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i1);
4561 SDOperand Node;
4562 switch(Op) {
4563 default:
4564 assert(0 && "Unknown Op");
4565 case ISD::MEMCPY:
4566 Node = DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4567 break;
4568 case ISD::MEMMOVE:
4569 Node = DAG.getMemmove(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4570 break;
4571 case ISD::MEMSET:
4572 Node = DAG.getMemset(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4573 break;
4574 }
4575 DAG.setRoot(Node);
Chris Lattner1c08c712005-01-07 07:47:53 +00004576}
4577
Chris Lattner7041ee32005-01-11 05:56:49 +00004578//===----------------------------------------------------------------------===//
4579// SelectionDAGISel code
4580//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004581
4582unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004583 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004584}
4585
Chris Lattner495a0b52005-08-17 06:37:43 +00004586void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004587 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004588 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004589 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004590}
Chris Lattner1c08c712005-01-07 07:47:53 +00004591
Chris Lattnerc88d8e92005-12-05 07:10:48 +00004592
Chris Lattnerbad7f482006-10-28 19:22:10 +00004593
Chris Lattner1c08c712005-01-07 07:47:53 +00004594bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004595 // Get alias analysis for load/store combining.
4596 AA = &getAnalysis<AliasAnalysis>();
4597
Chris Lattner1c08c712005-01-07 07:47:53 +00004598 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004599 if (MF.getFunction()->hasCollector())
4600 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4601 else
4602 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004603 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004604 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004605
4606 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4607
Dale Johannesen1532f3d2008-04-02 00:25:04 +00004608 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4609 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4610 // Mark landing pad.
4611 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004612
4613 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +00004614 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004615
Evan Chengad2070c2007-02-10 02:43:39 +00004616 // Add function live-ins to entry block live-in set.
4617 BasicBlock *EntryBB = &Fn.getEntryBlock();
4618 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004619 if (!RegInfo->livein_empty())
4620 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4621 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004622 BB->addLiveIn(I->first);
4623
Duncan Sandsf4070822007-06-15 19:04:19 +00004624#ifndef NDEBUG
4625 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4626 "Not all catch info was assigned to a landing pad!");
4627#endif
4628
Chris Lattner1c08c712005-01-07 07:47:53 +00004629 return true;
4630}
4631
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004632void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4633 unsigned Reg) {
Chris Lattner571e4342006-10-27 21:36:01 +00004634 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004635 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004636 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004637 "Copy from a reg to the same reg!");
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004638 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004639
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004640 MVT::ValueType SrcVT = Op.getValueType();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004641 MVT::ValueType RegisterVT = TLI.getRegisterType(SrcVT);
4642 unsigned NumRegs = TLI.getNumRegisters(SrcVT);
4643 SmallVector<SDOperand, 8> Regs(NumRegs);
4644 SmallVector<SDOperand, 8> Chains(NumRegs);
4645
4646 // Copy the value by legal parts into sequential virtual registers.
Dan Gohman532dc2e2007-07-09 20:59:04 +00004647 getCopyToParts(DAG, Op, &Regs[0], NumRegs, RegisterVT);
Dan Gohman27a70be2007-07-02 16:18:06 +00004648 for (unsigned i = 0; i != NumRegs; ++i)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004649 Chains[i] = DAG.getCopyToReg(DAG.getEntryNode(), Reg + i, Regs[i]);
4650 SDOperand Ch = DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
4651 PendingExports.push_back(Ch);
Chris Lattner1c08c712005-01-07 07:47:53 +00004652}
4653
Chris Lattner068a81e2005-01-17 17:15:02 +00004654void SelectionDAGISel::
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004655LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL) {
Chris Lattner068a81e2005-01-17 17:15:02 +00004656 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004657 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004658 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00004659 SDOperand OldRoot = SDL.DAG.getRoot();
4660 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00004661
Chris Lattnerbf209482005-10-30 19:42:35 +00004662 unsigned a = 0;
4663 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4664 AI != E; ++AI, ++a)
4665 if (!AI->use_empty()) {
4666 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00004667
Chris Lattnerbf209482005-10-30 19:42:35 +00004668 // If this argument is live outside of the entry block, insert a copy from
4669 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004670 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4671 if (VMI != FuncInfo.ValueMap.end()) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004672 SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004673 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004674 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004675
Chris Lattnerbf209482005-10-30 19:42:35 +00004676 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004677 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004678 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004679}
4680
Duncan Sandsf4070822007-06-15 19:04:19 +00004681static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4682 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004683 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004684 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004685 // Apply the catch info to DestBB.
4686 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4687#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004688 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4689 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004690#endif
4691 }
4692}
4693
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004694/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004695/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004696static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
4697 TargetLowering& TLI) {
4698 SDNode * Ret = NULL;
4699 SDOperand Terminator = DAG.getRoot();
4700
4701 // Find RET node.
4702 if (Terminator.getOpcode() == ISD::RET) {
4703 Ret = Terminator.Val;
4704 }
4705
4706 // Fix tail call attribute of CALL nodes.
4707 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
4708 BI = prior(DAG.allnodes_end()); BI != BE; --BI) {
4709 if (BI->getOpcode() == ISD::CALL) {
4710 SDOperand OpRet(Ret, 0);
4711 SDOperand OpCall(static_cast<SDNode*>(BI), 0);
4712 bool isMarkedTailCall =
4713 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
4714 // If CALL node has tail call attribute set to true and the call is not
4715 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004716 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004717 // must correctly identify tail call optimizable calls.
4718 if (isMarkedTailCall &&
4719 (Ret==NULL ||
4720 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG))) {
4721 SmallVector<SDOperand, 32> Ops;
4722 unsigned idx=0;
4723 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
4724 E=OpCall.Val->op_end(); I!=E; I++, idx++) {
4725 if (idx!=3)
4726 Ops.push_back(*I);
4727 else
4728 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
4729 }
4730 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
4731 }
4732 }
4733 }
4734}
4735
Chris Lattner1c08c712005-01-07 07:47:53 +00004736void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4737 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004738 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00004739 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004740
Chris Lattnerbf209482005-10-30 19:42:35 +00004741 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00004742 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004743 LowerArguments(LLVMBB, SDL);
Chris Lattner1c08c712005-01-07 07:47:53 +00004744
4745 BB = FuncInfo.MBBMap[LLVMBB];
4746 SDL.setCurrentBasicBlock(BB);
4747
Duncan Sandsf4070822007-06-15 19:04:19 +00004748 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004749
Dale Johannesen1532f3d2008-04-02 00:25:04 +00004750 if (MMI && BB->isLandingPad()) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004751 // Add a label to mark the beginning of the landing pad. Deletion of the
4752 // landing pad can thus be detected via the MachineModuleInfo.
4753 unsigned LabelID = MMI->addLandingPad(BB);
4754 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
Evan Chengbb81d972008-01-31 09:59:15 +00004755 DAG.getConstant(LabelID, MVT::i32),
4756 DAG.getConstant(1, MVT::i32)));
Duncan Sandsf4070822007-06-15 19:04:19 +00004757
Evan Chenge47c3332007-06-27 18:45:32 +00004758 // Mark exception register as live in.
4759 unsigned Reg = TLI.getExceptionAddressRegister();
4760 if (Reg) BB->addLiveIn(Reg);
4761
4762 // Mark exception selector register as live in.
4763 Reg = TLI.getExceptionSelectorRegister();
4764 if (Reg) BB->addLiveIn(Reg);
4765
Duncan Sandsf4070822007-06-15 19:04:19 +00004766 // FIXME: Hack around an exception handling flaw (PR1508): the personality
4767 // function and list of typeids logically belong to the invoke (or, if you
4768 // like, the basic block containing the invoke), and need to be associated
4769 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004770 // information is provided by an intrinsic (eh.selector) that can be moved
4771 // to unexpected places by the optimizers: if the unwind edge is critical,
4772 // then breaking it can result in the intrinsics being in the successor of
4773 // the landing pad, not the landing pad itself. This results in exceptions
4774 // not being caught because no typeids are associated with the invoke.
4775 // This may not be the only way things can go wrong, but it is the only way
4776 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00004777 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
4778
4779 if (Br && Br->isUnconditional()) { // Critical edge?
4780 BasicBlock::iterator I, E;
4781 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004782 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00004783 break;
4784
4785 if (I == E)
4786 // No catch info found - try to extract some from the successor.
4787 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00004788 }
4789 }
4790
Chris Lattner1c08c712005-01-07 07:47:53 +00004791 // Lower all of the non-terminator instructions.
4792 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4793 I != E; ++I)
4794 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004795
Chris Lattner1c08c712005-01-07 07:47:53 +00004796 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004797 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00004798 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004799 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00004800 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004801 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004802 SDL.CopyValueToVirtualRegister(I, VMI->second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004803 }
4804
4805 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4806 // ensure constants are generated when needed. Remember the virtual registers
4807 // that need to be added to the Machine PHI nodes as input. We cannot just
4808 // directly add them, because expansion might result in multiple MBB's for one
4809 // BB. As such, the start of the BB might correspond to a different MBB than
4810 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004811 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004812 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004813
4814 // Emit constants only once even if used by multiple PHI nodes.
4815 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004816
Chris Lattner8c494ab2006-10-27 23:50:33 +00004817 // Vector bool would be better, but vector<bool> is really slow.
4818 std::vector<unsigned char> SuccsHandled;
4819 if (TI->getNumSuccessors())
4820 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4821
Dan Gohman532dc2e2007-07-09 20:59:04 +00004822 // Check successor nodes' PHI nodes that expect a constant to be available
4823 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004824 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4825 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004826 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004827 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004828
Chris Lattner8c494ab2006-10-27 23:50:33 +00004829 // If this terminator has multiple identical successors (common for
4830 // switches), only handle each succ once.
4831 unsigned SuccMBBNo = SuccMBB->getNumber();
4832 if (SuccsHandled[SuccMBBNo]) continue;
4833 SuccsHandled[SuccMBBNo] = true;
4834
4835 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004836 PHINode *PN;
4837
4838 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4839 // nodes and Machine PHI nodes, but the incoming operands have not been
4840 // emitted yet.
4841 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004842 (PN = dyn_cast<PHINode>(I)); ++I) {
4843 // Ignore dead phi's.
4844 if (PN->use_empty()) continue;
4845
4846 unsigned Reg;
4847 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004848
Chris Lattner8c494ab2006-10-27 23:50:33 +00004849 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4850 unsigned &RegOut = ConstantsOut[C];
4851 if (RegOut == 0) {
4852 RegOut = FuncInfo.CreateRegForValue(C);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004853 SDL.CopyValueToVirtualRegister(C, RegOut);
Chris Lattner1c08c712005-01-07 07:47:53 +00004854 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004855 Reg = RegOut;
4856 } else {
4857 Reg = FuncInfo.ValueMap[PHIOp];
4858 if (Reg == 0) {
4859 assert(isa<AllocaInst>(PHIOp) &&
4860 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4861 "Didn't codegen value into a register!??");
4862 Reg = FuncInfo.CreateRegForValue(PHIOp);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004863 SDL.CopyValueToVirtualRegister(PHIOp, Reg);
Chris Lattner7e021512006-03-31 02:12:18 +00004864 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004865 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004866
4867 // Remember that this register needs to added to the machine PHI node as
4868 // the input for this MBB.
4869 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +00004870 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohmanb9f10192007-06-21 14:42:22 +00004871 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner8c494ab2006-10-27 23:50:33 +00004872 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4873 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004874 }
4875 ConstantsOut.clear();
4876
4877 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004878 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00004879
Nate Begemanf15485a2006-03-27 01:32:24 +00004880 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004881 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004882 SwitchCases.clear();
4883 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004884 JTCases.clear();
4885 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004886 BitTestCases.clear();
4887 BitTestCases = SDL.BitTestCases;
4888
Chris Lattnera651cf62005-01-17 19:43:36 +00004889 // Make sure the root of the DAG is up-to-date.
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004890 DAG.setRoot(SDL.getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004891
4892 // Check whether calls in this block are real tail calls. Fix up CALL nodes
4893 // with correct tailcall attribute so that the target can rely on the tailcall
4894 // attribute indicating whether the call is really eligible for tail call
4895 // optimization.
4896 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00004897}
4898
Nate Begemanf15485a2006-03-27 01:32:24 +00004899void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman417e11b2007-10-08 15:12:17 +00004900 DOUT << "Lowered selection DAG:\n";
4901 DEBUG(DAG.dump());
4902
Chris Lattneraf21d552005-10-10 16:47:10 +00004903 // Run the DAG combiner in pre-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004904 DAG.Combine(false, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004905
Dan Gohman417e11b2007-10-08 15:12:17 +00004906 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004907 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004908
Chris Lattner1c08c712005-01-07 07:47:53 +00004909 // Second step, hack on the DAG until it only uses operations and types that
4910 // the target supports.
Chris Lattner01d029b2007-10-15 06:10:22 +00004911#if 0 // Enable this some day.
4912 DAG.LegalizeTypes();
4913 // Someday even later, enable a dag combine pass here.
4914#endif
Chris Lattnerac9dc082005-01-23 04:36:26 +00004915 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004916
Bill Wendling832171c2006-12-07 20:04:42 +00004917 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004918 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004919
Chris Lattneraf21d552005-10-10 16:47:10 +00004920 // Run the DAG combiner in post-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004921 DAG.Combine(true, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004922
Dan Gohman417e11b2007-10-08 15:12:17 +00004923 DOUT << "Optimized legalized selection DAG:\n";
4924 DEBUG(DAG.dump());
4925
Evan Chenga9c20912006-01-21 02:32:06 +00004926 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004927
Chris Lattnera33ef482005-03-30 01:10:47 +00004928 // Third, instruction select all of the operations to machine code, adding the
4929 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004930 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004931
Bill Wendling832171c2006-12-07 20:04:42 +00004932 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004933 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004934}
Chris Lattner1c08c712005-01-07 07:47:53 +00004935
Nate Begemanf15485a2006-03-27 01:32:24 +00004936void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4937 FunctionLoweringInfo &FuncInfo) {
4938 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4939 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004940 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004941 CurDAG = &DAG;
4942
4943 // First step, lower LLVM code to some DAG. This DAG may use operations and
4944 // types that are not supported by the target.
4945 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4946
4947 // Second step, emit the lowered DAG as machine code.
4948 CodeGenAndEmitDAG(DAG);
4949 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004950
4951 DOUT << "Total amount of phi nodes to update: "
4952 << PHINodesToUpdate.size() << "\n";
4953 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4954 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4955 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00004956
Chris Lattnera33ef482005-03-30 01:10:47 +00004957 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004958 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004959 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004960 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4961 MachineInstr *PHI = PHINodesToUpdate[i].first;
4962 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4963 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004964 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
4965 false));
4966 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00004967 }
4968 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004969 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004970
4971 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4972 // Lower header first, if it wasn't already lowered
4973 if (!BitTestCases[i].Emitted) {
4974 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4975 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004976 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004977 // Set the current basic block to the mbb we wish to insert the code into
4978 BB = BitTestCases[i].Parent;
4979 HSDL.setCurrentBasicBlock(BB);
4980 // Emit the code
4981 HSDL.visitBitTestHeader(BitTestCases[i]);
4982 HSDAG.setRoot(HSDL.getRoot());
4983 CodeGenAndEmitDAG(HSDAG);
4984 }
4985
4986 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4987 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4988 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004989 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004990 // Set the current basic block to the mbb we wish to insert the code into
4991 BB = BitTestCases[i].Cases[j].ThisBB;
4992 BSDL.setCurrentBasicBlock(BB);
4993 // Emit the code
4994 if (j+1 != ej)
4995 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4996 BitTestCases[i].Reg,
4997 BitTestCases[i].Cases[j]);
4998 else
4999 BSDL.visitBitTestCase(BitTestCases[i].Default,
5000 BitTestCases[i].Reg,
5001 BitTestCases[i].Cases[j]);
5002
5003
5004 BSDAG.setRoot(BSDL.getRoot());
5005 CodeGenAndEmitDAG(BSDAG);
5006 }
5007
5008 // Update PHI Nodes
5009 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5010 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5011 MachineBasicBlock *PHIBB = PHI->getParent();
5012 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5013 "This is not a machine PHI node that we are updating!");
5014 // This is "default" BB. We have two jumps to it. From "header" BB and
5015 // from last "case" BB.
5016 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005017 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5018 false));
5019 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
5020 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5021 false));
5022 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
5023 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005024 }
5025 // One of "cases" BB.
5026 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
5027 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
5028 if (cBB->succ_end() !=
5029 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005030 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5031 false));
5032 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005033 }
5034 }
5035 }
5036 }
5037
Nate Begeman9453eea2006-04-23 06:26:20 +00005038 // If the JumpTable record is filled in, then we need to emit a jump table.
5039 // Updating the PHI nodes is tricky in this case, since we need to determine
5040 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005041 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
5042 // Lower header first, if it wasn't already lowered
5043 if (!JTCases[i].first.Emitted) {
5044 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
5045 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005046 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005047 // Set the current basic block to the mbb we wish to insert the code into
5048 BB = JTCases[i].first.HeaderBB;
5049 HSDL.setCurrentBasicBlock(BB);
5050 // Emit the code
5051 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
5052 HSDAG.setRoot(HSDL.getRoot());
5053 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005054 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005055
5056 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
5057 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005058 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00005059 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005060 BB = JTCases[i].second.MBB;
5061 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00005062 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005063 JSDL.visitJumpTable(JTCases[i].second);
5064 JSDAG.setRoot(JSDL.getRoot());
5065 CodeGenAndEmitDAG(JSDAG);
5066
Nate Begeman37efe672006-04-22 18:53:45 +00005067 // Update PHI Nodes
5068 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5069 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5070 MachineBasicBlock *PHIBB = PHI->getParent();
5071 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5072 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005073 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005074 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005075 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5076 false));
5077 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00005078 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005079 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00005080 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005081 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5082 false));
5083 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00005084 }
5085 }
Nate Begeman37efe672006-04-22 18:53:45 +00005086 }
5087
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005088 // If the switch block involved a branch to one of the actual successors, we
5089 // need to update PHI nodes in that block.
5090 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5091 MachineInstr *PHI = PHINodesToUpdate[i].first;
5092 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5093 "This is not a machine PHI node that we are updating!");
5094 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005095 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5096 false));
5097 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005098 }
5099 }
5100
Nate Begemanf15485a2006-03-27 01:32:24 +00005101 // If we generated any switch lowering information, build and codegen any
5102 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005103 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00005104 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00005105 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005106 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005107
Nate Begemanf15485a2006-03-27 01:32:24 +00005108 // Set the current basic block to the mbb we wish to insert the code into
5109 BB = SwitchCases[i].ThisBB;
5110 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005111
Nate Begemanf15485a2006-03-27 01:32:24 +00005112 // Emit the code
5113 SDL.visitSwitchCase(SwitchCases[i]);
5114 SDAG.setRoot(SDL.getRoot());
5115 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005116
5117 // Handle any PHI nodes in successors of this chunk, as if we were coming
5118 // from the original BB before switch expansion. Note that PHI nodes can
5119 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5120 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00005121 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005122 for (MachineBasicBlock::iterator Phi = BB->begin();
5123 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5124 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5125 for (unsigned pn = 0; ; ++pn) {
5126 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5127 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005128 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5129 second, false));
5130 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005131 break;
5132 }
5133 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005134 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005135
5136 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00005137 if (BB == SwitchCases[i].FalseBB)
5138 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005139
5140 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00005141 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00005142 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00005143 }
Chris Lattner57ab6592006-10-24 17:57:59 +00005144 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00005145 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005146}
Evan Chenga9c20912006-01-21 02:32:06 +00005147
Jim Laskey13ec7022006-08-01 14:21:23 +00005148
Evan Chenga9c20912006-01-21 02:32:06 +00005149//===----------------------------------------------------------------------===//
5150/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
5151/// target node in the graph.
5152void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
5153 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00005154
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005155 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00005156
5157 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005158 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00005159 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00005160 }
Jim Laskey13ec7022006-08-01 14:21:23 +00005161
Jim Laskey9ff542f2006-08-01 18:29:48 +00005162 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00005163 BB = SL->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00005164
5165 if (ViewSUnitDAGs) SL->viewGraph();
5166
Evan Chengcccf1232006-02-04 06:49:00 +00005167 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00005168}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005169
Chris Lattner03fc53c2006-03-06 00:22:00 +00005170
Jim Laskey9ff542f2006-08-01 18:29:48 +00005171HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5172 return new HazardRecognizer();
5173}
5174
Chris Lattner75548062006-10-11 03:58:02 +00005175//===----------------------------------------------------------------------===//
5176// Helper functions used by the generated instruction selector.
5177//===----------------------------------------------------------------------===//
5178// Calls to these methods are generated by tblgen.
5179
5180/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5181/// the dag combiner simplified the 255, we still want to match. RHS is the
5182/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5183/// specified in the .td file (e.g. 255).
5184bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005185 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005186 const APInt &ActualMask = RHS->getAPIntValue();
5187 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005188
5189 // If the actual mask exactly matches, success!
5190 if (ActualMask == DesiredMask)
5191 return true;
5192
5193 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005194 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005195 return false;
5196
5197 // Otherwise, the DAG Combiner may have proven that the value coming in is
5198 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005199 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005200 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005201 return true;
5202
5203 // TODO: check to see if missing bits are just not demanded.
5204
5205 // Otherwise, this pattern doesn't match.
5206 return false;
5207}
5208
5209/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5210/// the dag combiner simplified the 255, we still want to match. RHS is the
5211/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5212/// specified in the .td file (e.g. 255).
5213bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005214 int64_t DesiredMaskS) const {
5215 const APInt &ActualMask = RHS->getAPIntValue();
5216 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005217
5218 // If the actual mask exactly matches, success!
5219 if (ActualMask == DesiredMask)
5220 return true;
5221
5222 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005223 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005224 return false;
5225
5226 // Otherwise, the DAG Combiner may have proven that the value coming in is
5227 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005228 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00005229
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005230 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005231 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005232
5233 // If all the missing bits in the or are already known to be set, match!
5234 if ((NeededMask & KnownOne) == NeededMask)
5235 return true;
5236
5237 // TODO: check to see if missing bits are just not demanded.
5238
5239 // Otherwise, this pattern doesn't match.
5240 return false;
5241}
5242
Jim Laskey9ff542f2006-08-01 18:29:48 +00005243
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005244/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5245/// by tblgen. Others should not call it.
5246void SelectionDAGISel::
5247SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
5248 std::vector<SDOperand> InOps;
5249 std::swap(InOps, Ops);
5250
5251 Ops.push_back(InOps[0]); // input chain.
5252 Ops.push_back(InOps[1]); // input asm string.
5253
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005254 unsigned i = 2, e = InOps.size();
5255 if (InOps[e-1].getValueType() == MVT::Flag)
5256 --e; // Don't process a flag operand if it is here.
5257
5258 while (i != e) {
5259 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5260 if ((Flags & 7) != 4 /*MEM*/) {
5261 // Just skip over this operand, copying the operands verbatim.
5262 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5263 i += (Flags >> 3) + 1;
5264 } else {
5265 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5266 // Otherwise, this is a memory operand. Ask the target to select it.
5267 std::vector<SDOperand> SelOps;
5268 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005269 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005270 exit(1);
5271 }
5272
5273 // Add this to the output node.
Chris Lattner4b993b12007-04-09 00:33:58 +00005274 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005275 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005276 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005277 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5278 i += 2;
5279 }
5280 }
5281
5282 // Add the flag input back if present.
5283 if (e != InOps.size())
5284 Ops.push_back(InOps.back());
5285}
Devang Patel794fd752007-05-01 21:15:47 +00005286
Devang Patel19974732007-05-03 01:11:54 +00005287char SelectionDAGISel::ID = 0;