blob: b1d122dd5b9dfee9f914526667925ccc2a2edec5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file contains the ARM implementation of the TargetInstrInfo class.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMINSTRUCTIONINFO_H
16#define ARMINSTRUCTIONINFO_H
17
18#include "llvm/Target/TargetInstrInfo.h"
19#include "ARMRegisterInfo.h"
20
21namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000022 class ARMSubtarget;
23
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
33 // This three-bit field describes the addressing mode used. Zero is unused
34 // so that we can tell if we forgot to set a value.
35
36 AddrModeMask = 0xf,
Evan Cheng0ff94f72007-08-07 01:37:15 +000037 AddrModeNone = 0,
Evan Chenga8e29892007-01-19 07:51:42 +000038 AddrMode1 = 1,
39 AddrMode2 = 2,
40 AddrMode3 = 3,
41 AddrMode4 = 4,
42 AddrMode5 = 5,
43 AddrModeT1 = 6,
44 AddrModeT2 = 7,
45 AddrModeT4 = 8,
46 AddrModeTs = 9, // i8 * 4 for pc and sp relative data
47
48 // Size* - Flags to keep track of the size of an instruction.
49 SizeShift = 4,
50 SizeMask = 7 << SizeShift,
51 SizeSpecial = 1, // 0 byte pseudo or special case.
52 Size8Bytes = 2,
53 Size4Bytes = 3,
54 Size2Bytes = 4,
55
56 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
57 // and store ops
58 IndexModeShift = 7,
59 IndexModeMask = 3 << IndexModeShift,
60 IndexModePre = 1,
61 IndexModePost = 2,
62
63 // Opcode
64 OpcodeShift = 9,
Evan Cheng0ff94f72007-08-07 01:37:15 +000065 OpcodeMask = 0xf << OpcodeShift,
66
67 // Format
68 FormShift = 13,
69 FormMask = 31 << FormShift,
70
Raul Herbster8c132632007-08-30 23:34:14 +000071 // Pseudo instructions
Evan Cheng0ff94f72007-08-07 01:37:15 +000072 Pseudo = 1 << FormShift,
73
Raul Herbster8c132632007-08-30 23:34:14 +000074 // Multiply instructions
Evan Cheng0ff94f72007-08-07 01:37:15 +000075 MulFrm = 2 << FormShift,
Raul Herbster8c132632007-08-30 23:34:14 +000076 MulSMLAW = 3 << FormShift,
77 MulSMULW = 4 << FormShift,
78 MulSMLA = 5 << FormShift,
79 MulSMUL = 6 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000080
Raul Herbster8c132632007-08-30 23:34:14 +000081 // Branch instructions
82 Branch = 7 << FormShift,
83 BranchMisc = 8 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000084
Raul Herbster8c132632007-08-30 23:34:14 +000085 // Data Processing instructions
86 DPRdIm = 9 << FormShift,
87 DPRdReg = 10 << FormShift,
88 DPRdSoReg = 11 << FormShift,
89 DPRdMisc = 12 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000090
Raul Herbster8c132632007-08-30 23:34:14 +000091 DPRnIm = 13 << FormShift,
92 DPRnReg = 14 << FormShift,
93 DPRnSoReg = 15 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000094
Raul Herbster8c132632007-08-30 23:34:14 +000095 DPRIm = 16 << FormShift,
96 DPRReg = 17 << FormShift,
97 DPRSoReg = 18 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000098
Raul Herbster8c132632007-08-30 23:34:14 +000099 DPRImS = 19 << FormShift,
100 DPRRegS = 20 << FormShift,
101 DPRSoRegS = 21 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000102
Raul Herbster8c132632007-08-30 23:34:14 +0000103 // Load and Store
104 LdFrm = 22 << FormShift,
105 StFrm = 23 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000106
Raul Herbster8c132632007-08-30 23:34:14 +0000107 // Miscellaneous arithmetic instructions
108 ArithMisc = 24 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000109
Raul Herbster8c132632007-08-30 23:34:14 +0000110 // Thumb format
111 ThumbFrm = 25 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000112
Raul Herbster8c132632007-08-30 23:34:14 +0000113 // VFP format
114 VPFFrm = 26 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000115
Raul Herbster8c132632007-08-30 23:34:14 +0000116 // Field shifts - such shifts are used to set field while generating
117 // machine instructions.
118 RegRsShift = 8,
119 RegRdShift = 12,
120 RegRnShift = 16,
121 L_BitShift = 20,
122 S_BitShift = 20,
123 U_BitShift = 23,
124 IndexShift = 24,
125 I_BitShift = 25
Evan Chenga8e29892007-01-19 07:51:42 +0000126 };
127}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000128
129class ARMInstrInfo : public TargetInstrInfo {
130 const ARMRegisterInfo RI;
131public:
Evan Chenga8e29892007-01-19 07:51:42 +0000132 ARMInstrInfo(const ARMSubtarget &STI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000133
134 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
135 /// such, whenever a client has an instance of instruction info, it should
136 /// always be able to get register info as well (through this method).
137 ///
138 virtual const MRegisterInfo &getRegisterInfo() const { return RI; }
139
Rafael Espindola46adf812006-08-08 20:35:03 +0000140 /// getPointerRegClass - Return the register class to use to hold pointers.
141 /// This is used for addressing modes.
142 virtual const TargetRegisterClass *getPointerRegClass() const;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144 /// Return true if the instruction is a register to register move and
145 /// leave the source and dest operands in the passed parameters.
146 ///
147 virtual bool isMoveInstr(const MachineInstr &MI,
148 unsigned &SrcReg, unsigned &DstReg) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000149 virtual unsigned isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const;
150 virtual unsigned isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const;
151
152 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
153 MachineBasicBlock::iterator &MBBI,
154 LiveVariables &LV) const;
Chris Lattner578e64a2006-10-24 16:47:57 +0000155
Evan Chenga8e29892007-01-19 07:51:42 +0000156 // Branch analysis.
157 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
158 MachineBasicBlock *&FBB,
159 std::vector<MachineOperand> &Cond) const;
Evan Cheng6ae36262007-05-18 00:18:17 +0000160 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
161 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
162 MachineBasicBlock *FBB,
163 const std::vector<MachineOperand> &Cond) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000164 virtual bool BlockHasNoFallThrough(MachineBasicBlock &MBB) const;
165 virtual bool ReverseBranchCondition(std::vector<MachineOperand> &Cond) const;
Evan Cheng93072922007-05-16 02:01:49 +0000166
167 // Predication support.
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000168 virtual bool isPredicated(const MachineInstr *MI) const;
Evan Cheng69d55562007-05-23 07:22:05 +0000169
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000170 virtual
171 bool PredicateInstruction(MachineInstr *MI,
172 const std::vector<MachineOperand> &Pred) const;
Evan Cheng69d55562007-05-23 07:22:05 +0000173
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000174 virtual
175 bool SubsumesPredicate(const std::vector<MachineOperand> &Pred1,
Christopher Lamba4c79102007-10-18 19:29:45 +0000176 const std::vector<MachineOperand> &Pred2) const;
Evan Cheng13ab0202007-07-10 18:08:01 +0000177
178 virtual bool DefinesPredicate(MachineInstr *MI,
179 std::vector<MachineOperand> &Pred) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180};
181
Evan Cheng29836c32007-01-29 23:45:17 +0000182 // Utility routines
183 namespace ARM {
184 /// GetInstSize - Returns the size of the specified MachineInstr.
185 ///
186 unsigned GetInstSize(MachineInstr *MI);
187
188 /// GetFunctionSize - Returns the size of the specified MachineFunction.
189 ///
190 unsigned GetFunctionSize(MachineFunction &MF);
191 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000192}
193
194#endif