blob: fa9eed4b47b93fc43cacb6096196bb2ea31a04d5 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
Owen Anderson8d7d2e12011-08-09 20:55:18 +000012#include "ARM.h"
13#include "ARMRegisterInfo.h"
James Molloyb9505852011-09-07 17:24:38 +000014#include "ARMSubtarget.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000015#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Owen Andersona1c11002011-09-01 23:35:51 +000021#include "llvm/MC/MCDisassembler.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000022#include "llvm/Support/Debug.h"
23#include "llvm/Support/MemoryObject.h"
24#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000026#include "llvm/Support/raw_ostream.h"
27
James Molloyc047dca2011-09-01 18:02:14 +000028using namespace llvm;
Owen Anderson83e3f672011-08-17 17:44:15 +000029
Owen Andersona6804442011-09-01 23:23:50 +000030typedef MCDisassembler::DecodeStatus DecodeStatus;
31
Owen Andersona1c11002011-09-01 23:35:51 +000032namespace {
33/// ARMDisassembler - ARM disassembler for all ARM platforms.
34class ARMDisassembler : public MCDisassembler {
35public:
36 /// Constructor - Initializes the disassembler.
37 ///
James Molloyb9505852011-09-07 17:24:38 +000038 ARMDisassembler(const MCSubtargetInfo &STI) :
39 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000040 }
41
42 ~ARMDisassembler() {
43 }
44
45 /// getInstruction - See MCDisassembler.
46 DecodeStatus getInstruction(MCInst &instr,
47 uint64_t &size,
48 const MemoryObject &region,
49 uint64_t address,
50 raw_ostream &vStream) const;
51
52 /// getEDInfo - See MCDisassembler.
53 EDInstInfo *getEDInfo() const;
54private:
55};
56
57/// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
58class ThumbDisassembler : public MCDisassembler {
59public:
60 /// Constructor - Initializes the disassembler.
61 ///
James Molloyb9505852011-09-07 17:24:38 +000062 ThumbDisassembler(const MCSubtargetInfo &STI) :
63 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000064 }
65
66 ~ThumbDisassembler() {
67 }
68
69 /// getInstruction - See MCDisassembler.
70 DecodeStatus getInstruction(MCInst &instr,
71 uint64_t &size,
72 const MemoryObject &region,
73 uint64_t address,
74 raw_ostream &vStream) const;
75
76 /// getEDInfo - See MCDisassembler.
77 EDInstInfo *getEDInfo() const;
78private:
79 mutable std::vector<unsigned> ITBlock;
80 void AddThumbPredicate(MCInst&) const;
81 void UpdateThumbVFPPredicate(MCInst&) const;
82};
83}
84
Owen Andersona6804442011-09-01 23:23:50 +000085static bool Check(DecodeStatus &Out, DecodeStatus In) {
James Molloyc047dca2011-09-01 18:02:14 +000086 switch (In) {
87 case MCDisassembler::Success:
88 // Out stays the same.
89 return true;
90 case MCDisassembler::SoftFail:
91 Out = In;
92 return true;
93 case MCDisassembler::Fail:
94 Out = In;
95 return false;
96 }
97 return false;
98}
Owen Anderson83e3f672011-08-17 17:44:15 +000099
James Molloya5d58562011-09-07 19:42:28 +0000100
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000101// Forward declare these because the autogenerated code will reference them.
102// Definitions are further down.
Owen Andersona6804442011-09-01 23:23:50 +0000103static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000104 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000105static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000106 unsigned RegNo, uint64_t Address,
107 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000108static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000110static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000112static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000114static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000116static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000118static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000120static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000121 unsigned RegNo,
122 uint64_t Address,
123 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000124static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +0000126
Owen Andersona6804442011-09-01 23:23:50 +0000127static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000128 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000129static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000130 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000131static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000132 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000133static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000134 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000135static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000136 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000137static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000138 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000139
Owen Andersona6804442011-09-01 23:23:50 +0000140static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000142static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000144static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000145 unsigned Insn,
146 uint64_t Address,
147 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000148static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000150static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000151 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000152static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000154static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000155 uint64_t Address, const void *Decoder);
156
Owen Andersona6804442011-09-01 23:23:50 +0000157static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000158 unsigned Insn,
159 uint64_t Adddress,
160 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000161static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000162 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000163static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000164 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000165static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +0000166 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000167static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000168 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000169static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000170 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000171static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000172 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000173static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000174 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000175static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000176 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000177static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000178 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000179static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000180 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000181static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000182 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000183static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000184 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000185static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000186 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000187static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000188 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000189static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000190 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000191static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000192 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000193static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000194 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000195static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000196 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000197static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000198 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000199static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000200 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000201static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000203static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000205static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000207static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000208 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000209static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000210 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000211static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000212 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000213static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000214 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000215static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000216 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000217static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000218 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000219static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000220 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000221static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000222 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000223static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000224 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000225static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000226 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000227static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000228 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000229static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000230 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000231static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000232 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000233static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000234 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000235static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000236 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000237static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000238 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000239static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000240 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000241static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000242 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000243static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000244 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000245static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000246 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000247
Owen Andersona6804442011-09-01 23:23:50 +0000248static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000249 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000250static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000251 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000252static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000254static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000255 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000256static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000257 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000258static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000259 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000260static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000261 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000262static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000263 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000264static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000265 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000266static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000267 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000268static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000269 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000270static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000271 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000272static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000273 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000274static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000275 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000276static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000277 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000278static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000279 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000280static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000281 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000282static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000283 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000284static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000285 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000286static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000287 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000288static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000289 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000290static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000291 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000292static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000294static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Val,
Owen Andersonf4408202011-08-24 22:40:22 +0000295 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000296
297#include "ARMGenDisassemblerTables.inc"
298#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000299#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000300
James Molloyb9505852011-09-07 17:24:38 +0000301static MCDisassembler *createARMDisassembler(const Target &T, const MCSubtargetInfo &STI) {
302 return new ARMDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000303}
304
James Molloyb9505852011-09-07 17:24:38 +0000305static MCDisassembler *createThumbDisassembler(const Target &T, const MCSubtargetInfo &STI) {
306 return new ThumbDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000307}
308
Sean Callanan9899f702010-04-13 21:21:57 +0000309EDInstInfo *ARMDisassembler::getEDInfo() const {
310 return instInfoARM;
311}
312
313EDInstInfo *ThumbDisassembler::getEDInfo() const {
314 return instInfoARM;
315}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000316
Owen Andersona6804442011-09-01 23:23:50 +0000317DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000318 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000319 uint64_t Address,
320 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000321 uint8_t bytes[4];
322
James Molloya5d58562011-09-07 19:42:28 +0000323 assert(!(STI.getFeatureBits() & ARM::ModeThumb) &&
324 "Asked to disassemble an ARM instruction but Subtarget is in Thumb mode!");
325
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000326 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000327 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
328 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000329 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000330 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000331
332 // Encoded as a small-endian 32-bit word in the stream.
333 uint32_t insn = (bytes[3] << 24) |
334 (bytes[2] << 16) |
335 (bytes[1] << 8) |
336 (bytes[0] << 0);
337
338 // Calling the auto-generated decoder function.
James Molloya5d58562011-09-07 19:42:28 +0000339 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000340 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000341 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000342 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000343 }
344
345 // Instructions that are shared between ARM and Thumb modes.
346 // FIXME: This shouldn't really exist. It's an artifact of the
347 // fact that we fail to encode a few instructions properly for Thumb.
348 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000349 result = decodeCommonInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000350 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000351 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000352 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000353 }
354
355 // VFP and NEON instructions, similarly, are shared between ARM
356 // and Thumb modes.
357 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000358 result = decodeVFPInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000359 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000360 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000361 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000362 }
363
364 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000365 result = decodeNEONDataInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000366 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000367 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000368 // Add a fake predicate operand, because we share these instruction
369 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000370 if (!DecodePredicateOperand(MI, 0xE, Address, this))
371 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000372 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000373 }
374
375 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000376 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000377 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000378 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000379 // Add a fake predicate operand, because we share these instruction
380 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000381 if (!DecodePredicateOperand(MI, 0xE, Address, this))
382 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000383 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000384 }
385
386 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000387 result = decodeNEONDupInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000388 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000389 Size = 4;
390 // Add a fake predicate operand, because we share these instruction
391 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000392 if (!DecodePredicateOperand(MI, 0xE, Address, this))
393 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000394 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000395 }
396
397 MI.clear();
398
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000399 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000400 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000401}
402
403namespace llvm {
404extern MCInstrDesc ARMInsts[];
405}
406
407// Thumb1 instructions don't have explicit S bits. Rather, they
408// implicitly set CPSR. Since it's not represented in the encoding, the
409// auto-generated decoder won't inject the CPSR operand. We need to fix
410// that as a post-pass.
411static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
412 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000413 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000414 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000415 for (unsigned i = 0; i < NumOps; ++i, ++I) {
416 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000417 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000418 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000419 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
420 return;
421 }
422 }
423
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000424 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425}
426
427// Most Thumb instructions don't have explicit predicates in the
428// encoding, but rather get their predicates from IT context. We need
429// to fix up the predicate operands using this context information as a
430// post-pass.
431void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
432 // A few instructions actually have predicates encoded in them. Don't
433 // try to overwrite it if we're seeing one of those.
434 switch (MI.getOpcode()) {
435 case ARM::tBcc:
436 case ARM::t2Bcc:
437 return;
438 default:
439 break;
440 }
441
442 // If we're in an IT block, base the predicate on that. Otherwise,
443 // assume a predicate of AL.
444 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000445 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000446 CC = ITBlock.back();
Owen Anderson9bd655d2011-08-26 06:19:51 +0000447 if (CC == 0xF)
448 CC = ARMCC::AL;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000449 ITBlock.pop_back();
450 } else
451 CC = ARMCC::AL;
452
453 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000454 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000456 for (unsigned i = 0; i < NumOps; ++i, ++I) {
457 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000458 if (OpInfo[i].isPredicate()) {
459 I = MI.insert(I, MCOperand::CreateImm(CC));
460 ++I;
461 if (CC == ARMCC::AL)
462 MI.insert(I, MCOperand::CreateReg(0));
463 else
464 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
465 return;
466 }
467 }
468
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000469 I = MI.insert(I, MCOperand::CreateImm(CC));
470 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000471 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000472 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000473 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000474 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000475}
476
477// Thumb VFP instructions are a special case. Because we share their
478// encodings between ARM and Thumb modes, and they are predicable in ARM
479// mode, the auto-generated decoder will give them an (incorrect)
480// predicate operand. We need to rewrite these operands based on the IT
481// context as a post-pass.
482void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
483 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000484 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000485 CC = ITBlock.back();
486 ITBlock.pop_back();
487 } else
488 CC = ARMCC::AL;
489
490 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
491 MCInst::iterator I = MI.begin();
Owen Anderson12a1e3b2011-08-24 21:35:46 +0000492 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
493 for (unsigned i = 0; i < NumOps; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000494 if (OpInfo[i].isPredicate() ) {
495 I->setImm(CC);
496 ++I;
497 if (CC == ARMCC::AL)
498 I->setReg(0);
499 else
500 I->setReg(ARM::CPSR);
501 return;
502 }
503 }
504}
505
Owen Andersona6804442011-09-01 23:23:50 +0000506DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000507 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000508 uint64_t Address,
509 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000510 uint8_t bytes[4];
511
James Molloya5d58562011-09-07 19:42:28 +0000512 assert((STI.getFeatureBits() & ARM::ModeThumb) &&
513 "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
514
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000515 // We want to read exactly 2 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000516 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) {
517 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000518 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000519 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000520
521 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
James Molloya5d58562011-09-07 19:42:28 +0000522 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000523 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000524 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000525 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000526 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000527 }
528
529 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000530 result = decodeThumbSBitInstruction16(MI, insn16, Address, this, STI);
Owen Anderson16280302011-08-16 23:45:44 +0000531 if (result) {
532 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000533 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000534 AddThumbPredicate(MI);
535 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000536 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000537 }
538
539 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000540 result = decodeThumb2Instruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000541 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000542 Size = 2;
543 AddThumbPredicate(MI);
544
545 // If we find an IT instruction, we need to parse its condition
546 // code and mask operands so that we can apply them correctly
547 // to the subsequent instructions.
548 if (MI.getOpcode() == ARM::t2IT) {
Owen Andersoneaca9282011-08-30 22:58:27 +0000549 // (3 - the number of trailing zeros) is the number of then / else.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000550 unsigned firstcond = MI.getOperand(0).getImm();
Owen Andersoneaca9282011-08-30 22:58:27 +0000551 unsigned Mask = MI.getOperand(1).getImm();
552 unsigned CondBit0 = Mask >> 4 & 1;
553 unsigned NumTZ = CountTrailingZeros_32(Mask);
554 assert(NumTZ <= 3 && "Invalid IT mask!");
555 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
556 bool T = ((Mask >> Pos) & 1) == CondBit0;
557 if (T)
558 ITBlock.insert(ITBlock.begin(), firstcond);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000559 else
Owen Andersoneaca9282011-08-30 22:58:27 +0000560 ITBlock.insert(ITBlock.begin(), firstcond ^ 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000561 }
Owen Andersoneaca9282011-08-30 22:58:27 +0000562
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000563 ITBlock.push_back(firstcond);
564 }
565
Owen Anderson83e3f672011-08-17 17:44:15 +0000566 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000567 }
568
569 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000570 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
571 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000572 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000573 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000574
575 uint32_t insn32 = (bytes[3] << 8) |
576 (bytes[2] << 0) |
577 (bytes[1] << 24) |
578 (bytes[0] << 16);
579 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000580 result = decodeThumbInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000581 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000582 Size = 4;
583 bool InITBlock = ITBlock.size();
584 AddThumbPredicate(MI);
585 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000586 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000587 }
588
589 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000590 result = decodeThumb2Instruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000591 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000592 Size = 4;
593 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000594 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000595 }
596
597 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000598 result = decodeCommonInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000599 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000600 Size = 4;
601 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000602 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000603 }
604
605 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000606 result = decodeVFPInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000607 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000608 Size = 4;
609 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000610 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000611 }
612
613 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000614 result = decodeNEONDupInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000615 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000616 Size = 4;
617 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000618 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000619 }
620
621 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
622 MI.clear();
623 uint32_t NEONLdStInsn = insn32;
624 NEONLdStInsn &= 0xF0FFFFFF;
625 NEONLdStInsn |= 0x04000000;
James Molloya5d58562011-09-07 19:42:28 +0000626 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000627 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000628 Size = 4;
629 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000630 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000631 }
632 }
633
Owen Anderson8533eba2011-08-10 19:01:10 +0000634 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000635 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000636 uint32_t NEONDataInsn = insn32;
637 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
638 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
639 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
James Molloya5d58562011-09-07 19:42:28 +0000640 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000641 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000642 Size = 4;
643 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000644 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000645 }
646 }
647
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000648 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000649 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000650}
651
652
653extern "C" void LLVMInitializeARMDisassembler() {
654 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
655 createARMDisassembler);
656 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
657 createThumbDisassembler);
658}
659
660static const unsigned GPRDecoderTable[] = {
661 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
662 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
663 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
664 ARM::R12, ARM::SP, ARM::LR, ARM::PC
665};
666
Owen Andersona6804442011-09-01 23:23:50 +0000667static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000668 uint64_t Address, const void *Decoder) {
669 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000670 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000671
672 unsigned Register = GPRDecoderTable[RegNo];
673 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000674 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000675}
676
Owen Andersona6804442011-09-01 23:23:50 +0000677static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000678DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
679 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000680 if (RegNo == 15) return MCDisassembler::Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000681 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
682}
683
Owen Andersona6804442011-09-01 23:23:50 +0000684static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000685 uint64_t Address, const void *Decoder) {
686 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000687 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000688 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
689}
690
Owen Andersona6804442011-09-01 23:23:50 +0000691static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000692 uint64_t Address, const void *Decoder) {
693 unsigned Register = 0;
694 switch (RegNo) {
695 case 0:
696 Register = ARM::R0;
697 break;
698 case 1:
699 Register = ARM::R1;
700 break;
701 case 2:
702 Register = ARM::R2;
703 break;
704 case 3:
705 Register = ARM::R3;
706 break;
707 case 9:
708 Register = ARM::R9;
709 break;
710 case 12:
711 Register = ARM::R12;
712 break;
713 default:
James Molloyc047dca2011-09-01 18:02:14 +0000714 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000715 }
716
717 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000718 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000719}
720
Owen Andersona6804442011-09-01 23:23:50 +0000721static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000722 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000723 if (RegNo == 13 || RegNo == 15) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000724 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
725}
726
Jim Grosbachc4057822011-08-17 21:58:18 +0000727static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000728 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
729 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
730 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
731 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
732 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
733 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
734 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
735 ARM::S28, ARM::S29, ARM::S30, ARM::S31
736};
737
Owen Andersona6804442011-09-01 23:23:50 +0000738static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000739 uint64_t Address, const void *Decoder) {
740 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000741 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000742
743 unsigned Register = SPRDecoderTable[RegNo];
744 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000745 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000746}
747
Jim Grosbachc4057822011-08-17 21:58:18 +0000748static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000749 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
750 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
751 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
752 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
753 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
754 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
755 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
756 ARM::D28, ARM::D29, ARM::D30, ARM::D31
757};
758
Owen Andersona6804442011-09-01 23:23:50 +0000759static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000760 uint64_t Address, const void *Decoder) {
761 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000762 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000763
764 unsigned Register = DPRDecoderTable[RegNo];
765 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000766 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000767}
768
Owen Andersona6804442011-09-01 23:23:50 +0000769static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000770 uint64_t Address, const void *Decoder) {
771 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000772 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000773 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
774}
775
Owen Andersona6804442011-09-01 23:23:50 +0000776static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000777DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
778 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000779 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000780 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000781 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
782}
783
Jim Grosbachc4057822011-08-17 21:58:18 +0000784static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000785 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
786 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
787 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
788 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
789};
790
791
Owen Andersona6804442011-09-01 23:23:50 +0000792static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000793 uint64_t Address, const void *Decoder) {
794 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000795 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000796 RegNo >>= 1;
797
798 unsigned Register = QPRDecoderTable[RegNo];
799 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000800 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000801}
802
Owen Andersona6804442011-09-01 23:23:50 +0000803static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000804 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000805 if (Val == 0xF) return MCDisassembler::Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000806 // AL predicate is not allowed on Thumb1 branches.
807 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
James Molloyc047dca2011-09-01 18:02:14 +0000808 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000809 Inst.addOperand(MCOperand::CreateImm(Val));
810 if (Val == ARMCC::AL) {
811 Inst.addOperand(MCOperand::CreateReg(0));
812 } else
813 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
James Molloyc047dca2011-09-01 18:02:14 +0000814 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000815}
816
Owen Andersona6804442011-09-01 23:23:50 +0000817static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000818 uint64_t Address, const void *Decoder) {
819 if (Val)
820 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
821 else
822 Inst.addOperand(MCOperand::CreateReg(0));
James Molloyc047dca2011-09-01 18:02:14 +0000823 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000824}
825
Owen Andersona6804442011-09-01 23:23:50 +0000826static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827 uint64_t Address, const void *Decoder) {
828 uint32_t imm = Val & 0xFF;
829 uint32_t rot = (Val & 0xF00) >> 7;
830 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
831 Inst.addOperand(MCOperand::CreateImm(rot_imm));
James Molloyc047dca2011-09-01 18:02:14 +0000832 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000833}
834
Owen Andersona6804442011-09-01 23:23:50 +0000835static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000836 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000837 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000838
839 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
840 unsigned type = fieldFromInstruction32(Val, 5, 2);
841 unsigned imm = fieldFromInstruction32(Val, 7, 5);
842
843 // Register-immediate
Owen Andersona6804442011-09-01 23:23:50 +0000844 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
845 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000846
847 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
848 switch (type) {
849 case 0:
850 Shift = ARM_AM::lsl;
851 break;
852 case 1:
853 Shift = ARM_AM::lsr;
854 break;
855 case 2:
856 Shift = ARM_AM::asr;
857 break;
858 case 3:
859 Shift = ARM_AM::ror;
860 break;
861 }
862
863 if (Shift == ARM_AM::ror && imm == 0)
864 Shift = ARM_AM::rrx;
865
866 unsigned Op = Shift | (imm << 3);
867 Inst.addOperand(MCOperand::CreateImm(Op));
868
Owen Anderson83e3f672011-08-17 17:44:15 +0000869 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000870}
871
Owen Andersona6804442011-09-01 23:23:50 +0000872static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000873 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000874 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000875
876 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
877 unsigned type = fieldFromInstruction32(Val, 5, 2);
878 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
879
880 // Register-register
Owen Andersona6804442011-09-01 23:23:50 +0000881 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
882 return MCDisassembler::Fail;
883 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
884 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000885
886 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
887 switch (type) {
888 case 0:
889 Shift = ARM_AM::lsl;
890 break;
891 case 1:
892 Shift = ARM_AM::lsr;
893 break;
894 case 2:
895 Shift = ARM_AM::asr;
896 break;
897 case 3:
898 Shift = ARM_AM::ror;
899 break;
900 }
901
902 Inst.addOperand(MCOperand::CreateImm(Shift));
903
Owen Anderson83e3f672011-08-17 17:44:15 +0000904 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000905}
906
Owen Andersona6804442011-09-01 23:23:50 +0000907static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000908 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000909 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000910
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000911 // Empty register lists are not allowed.
James Molloyc047dca2011-09-01 18:02:14 +0000912 if (CountPopulation_32(Val) == 0) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000913 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000914 if (Val & (1 << i)) {
Owen Andersona6804442011-09-01 23:23:50 +0000915 if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
916 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000917 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000918 }
919
Owen Anderson83e3f672011-08-17 17:44:15 +0000920 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000921}
922
Owen Andersona6804442011-09-01 23:23:50 +0000923static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000924 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000925 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000926
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000927 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
928 unsigned regs = Val & 0xFF;
929
Owen Andersona6804442011-09-01 23:23:50 +0000930 if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
931 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000932 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +0000933 if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
934 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000935 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000936
Owen Anderson83e3f672011-08-17 17:44:15 +0000937 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000938}
939
Owen Andersona6804442011-09-01 23:23:50 +0000940static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000941 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000942 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000943
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000944 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
945 unsigned regs = (Val & 0xFF) / 2;
946
Owen Andersona6804442011-09-01 23:23:50 +0000947 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
948 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000949 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +0000950 if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
951 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000952 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000953
Owen Anderson83e3f672011-08-17 17:44:15 +0000954 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000955}
956
Owen Andersona6804442011-09-01 23:23:50 +0000957static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000958 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000959 // This operand encodes a mask of contiguous zeros between a specified MSB
960 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
961 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000962 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000963 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000964 unsigned msb = fieldFromInstruction32(Val, 5, 5);
965 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
966 uint32_t msb_mask = (1 << (msb+1)) - 1;
967 uint32_t lsb_mask = (1 << lsb) - 1;
968 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
James Molloyc047dca2011-09-01 18:02:14 +0000969 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000970}
971
Owen Andersona6804442011-09-01 23:23:50 +0000972static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000973 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +0000974 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +0000975
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000976 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
977 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
978 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
979 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
980 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
981 unsigned U = fieldFromInstruction32(Insn, 23, 1);
982
983 switch (Inst.getOpcode()) {
984 case ARM::LDC_OFFSET:
985 case ARM::LDC_PRE:
986 case ARM::LDC_POST:
987 case ARM::LDC_OPTION:
988 case ARM::LDCL_OFFSET:
989 case ARM::LDCL_PRE:
990 case ARM::LDCL_POST:
991 case ARM::LDCL_OPTION:
992 case ARM::STC_OFFSET:
993 case ARM::STC_PRE:
994 case ARM::STC_POST:
995 case ARM::STC_OPTION:
996 case ARM::STCL_OFFSET:
997 case ARM::STCL_PRE:
998 case ARM::STCL_POST:
999 case ARM::STCL_OPTION:
1000 if (coproc == 0xA || coproc == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00001001 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001002 break;
1003 default:
1004 break;
1005 }
1006
1007 Inst.addOperand(MCOperand::CreateImm(coproc));
1008 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Andersona6804442011-09-01 23:23:50 +00001009 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1010 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001011 switch (Inst.getOpcode()) {
1012 case ARM::LDC_OPTION:
1013 case ARM::LDCL_OPTION:
1014 case ARM::LDC2_OPTION:
1015 case ARM::LDC2L_OPTION:
1016 case ARM::STC_OPTION:
1017 case ARM::STCL_OPTION:
1018 case ARM::STC2_OPTION:
1019 case ARM::STC2L_OPTION:
1020 case ARM::LDCL_POST:
1021 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +00001022 case ARM::LDC2L_POST:
1023 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001024 break;
1025 default:
1026 Inst.addOperand(MCOperand::CreateReg(0));
1027 break;
1028 }
1029
1030 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1031 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1032
1033 bool writeback = (P == 0) || (W == 1);
1034 unsigned idx_mode = 0;
1035 if (P && writeback)
1036 idx_mode = ARMII::IndexModePre;
1037 else if (!P && writeback)
1038 idx_mode = ARMII::IndexModePost;
1039
1040 switch (Inst.getOpcode()) {
1041 case ARM::LDCL_POST:
1042 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +00001043 case ARM::LDC2L_POST:
1044 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001045 imm |= U << 8;
1046 case ARM::LDC_OPTION:
1047 case ARM::LDCL_OPTION:
1048 case ARM::LDC2_OPTION:
1049 case ARM::LDC2L_OPTION:
1050 case ARM::STC_OPTION:
1051 case ARM::STCL_OPTION:
1052 case ARM::STC2_OPTION:
1053 case ARM::STC2L_OPTION:
1054 Inst.addOperand(MCOperand::CreateImm(imm));
1055 break;
1056 default:
1057 if (U)
1058 Inst.addOperand(MCOperand::CreateImm(
1059 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
1060 else
1061 Inst.addOperand(MCOperand::CreateImm(
1062 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
1063 break;
1064 }
1065
1066 switch (Inst.getOpcode()) {
1067 case ARM::LDC_OFFSET:
1068 case ARM::LDC_PRE:
1069 case ARM::LDC_POST:
1070 case ARM::LDC_OPTION:
1071 case ARM::LDCL_OFFSET:
1072 case ARM::LDCL_PRE:
1073 case ARM::LDCL_POST:
1074 case ARM::LDCL_OPTION:
1075 case ARM::STC_OFFSET:
1076 case ARM::STC_PRE:
1077 case ARM::STC_POST:
1078 case ARM::STC_OPTION:
1079 case ARM::STCL_OFFSET:
1080 case ARM::STCL_PRE:
1081 case ARM::STCL_POST:
1082 case ARM::STCL_OPTION:
Owen Andersona6804442011-09-01 23:23:50 +00001083 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1084 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001085 break;
1086 default:
1087 break;
1088 }
1089
Owen Anderson83e3f672011-08-17 17:44:15 +00001090 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001091}
1092
Owen Andersona6804442011-09-01 23:23:50 +00001093static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001094DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1095 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001096 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001097
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001098 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1099 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1100 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1101 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1102 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1103 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1104 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1105 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1106
1107 // On stores, the writeback operand precedes Rt.
1108 switch (Inst.getOpcode()) {
1109 case ARM::STR_POST_IMM:
1110 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001111 case ARM::STRB_POST_IMM:
1112 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001113 case ARM::STRT_POST_REG:
1114 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001115 case ARM::STRBT_POST_REG:
1116 case ARM::STRBT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001117 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1118 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001119 break;
1120 default:
1121 break;
1122 }
1123
Owen Andersona6804442011-09-01 23:23:50 +00001124 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1125 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001126
1127 // On loads, the writeback operand comes after Rt.
1128 switch (Inst.getOpcode()) {
1129 case ARM::LDR_POST_IMM:
1130 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001131 case ARM::LDRB_POST_IMM:
1132 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001133 case ARM::LDRBT_POST_REG:
1134 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001135 case ARM::LDRT_POST_REG:
1136 case ARM::LDRT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001137 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1138 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001139 break;
1140 default:
1141 break;
1142 }
1143
Owen Andersona6804442011-09-01 23:23:50 +00001144 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1145 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001146
1147 ARM_AM::AddrOpc Op = ARM_AM::add;
1148 if (!fieldFromInstruction32(Insn, 23, 1))
1149 Op = ARM_AM::sub;
1150
1151 bool writeback = (P == 0) || (W == 1);
1152 unsigned idx_mode = 0;
1153 if (P && writeback)
1154 idx_mode = ARMII::IndexModePre;
1155 else if (!P && writeback)
1156 idx_mode = ARMII::IndexModePost;
1157
Owen Andersona6804442011-09-01 23:23:50 +00001158 if (writeback && (Rn == 15 || Rn == Rt))
1159 S = MCDisassembler::SoftFail; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001160
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001161 if (reg) {
Owen Andersona6804442011-09-01 23:23:50 +00001162 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1163 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001164 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1165 switch( fieldFromInstruction32(Insn, 5, 2)) {
1166 case 0:
1167 Opc = ARM_AM::lsl;
1168 break;
1169 case 1:
1170 Opc = ARM_AM::lsr;
1171 break;
1172 case 2:
1173 Opc = ARM_AM::asr;
1174 break;
1175 case 3:
1176 Opc = ARM_AM::ror;
1177 break;
1178 default:
James Molloyc047dca2011-09-01 18:02:14 +00001179 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001180 }
1181 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1182 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1183
1184 Inst.addOperand(MCOperand::CreateImm(imm));
1185 } else {
1186 Inst.addOperand(MCOperand::CreateReg(0));
1187 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1188 Inst.addOperand(MCOperand::CreateImm(tmp));
1189 }
1190
Owen Andersona6804442011-09-01 23:23:50 +00001191 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1192 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001193
Owen Anderson83e3f672011-08-17 17:44:15 +00001194 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001195}
1196
Owen Andersona6804442011-09-01 23:23:50 +00001197static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001198 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001199 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001200
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001201 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1202 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1203 unsigned type = fieldFromInstruction32(Val, 5, 2);
1204 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1205 unsigned U = fieldFromInstruction32(Val, 12, 1);
1206
Owen Anderson51157d22011-08-09 21:38:14 +00001207 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001208 switch (type) {
1209 case 0:
1210 ShOp = ARM_AM::lsl;
1211 break;
1212 case 1:
1213 ShOp = ARM_AM::lsr;
1214 break;
1215 case 2:
1216 ShOp = ARM_AM::asr;
1217 break;
1218 case 3:
1219 ShOp = ARM_AM::ror;
1220 break;
1221 }
1222
Owen Andersona6804442011-09-01 23:23:50 +00001223 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1224 return MCDisassembler::Fail;
1225 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1226 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001227 unsigned shift;
1228 if (U)
1229 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1230 else
1231 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1232 Inst.addOperand(MCOperand::CreateImm(shift));
1233
Owen Anderson83e3f672011-08-17 17:44:15 +00001234 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001235}
1236
Owen Andersona6804442011-09-01 23:23:50 +00001237static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001238DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1239 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001240 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001241
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001242 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1243 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1244 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1245 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1246 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1247 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1248 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1249 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1250 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1251
1252 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001253
1254 // For {LD,ST}RD, Rt must be even, else undefined.
1255 switch (Inst.getOpcode()) {
1256 case ARM::STRD:
1257 case ARM::STRD_PRE:
1258 case ARM::STRD_POST:
1259 case ARM::LDRD:
1260 case ARM::LDRD_PRE:
1261 case ARM::LDRD_POST:
James Molloyc047dca2011-09-01 18:02:14 +00001262 if (Rt & 0x1) return MCDisassembler::Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001263 break;
Owen Andersona6804442011-09-01 23:23:50 +00001264 default:
1265 break;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001266 }
1267
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001268 if (writeback) { // Writeback
1269 if (P)
1270 U |= ARMII::IndexModePre << 9;
1271 else
1272 U |= ARMII::IndexModePost << 9;
1273
1274 // On stores, the writeback operand precedes Rt.
1275 switch (Inst.getOpcode()) {
1276 case ARM::STRD:
1277 case ARM::STRD_PRE:
1278 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001279 case ARM::STRH:
1280 case ARM::STRH_PRE:
1281 case ARM::STRH_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001282 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1283 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001284 break;
1285 default:
1286 break;
1287 }
1288 }
1289
Owen Andersona6804442011-09-01 23:23:50 +00001290 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1291 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001292 switch (Inst.getOpcode()) {
1293 case ARM::STRD:
1294 case ARM::STRD_PRE:
1295 case ARM::STRD_POST:
1296 case ARM::LDRD:
1297 case ARM::LDRD_PRE:
1298 case ARM::LDRD_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001299 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
1300 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001301 break;
1302 default:
1303 break;
1304 }
1305
1306 if (writeback) {
1307 // On loads, the writeback operand comes after Rt.
1308 switch (Inst.getOpcode()) {
1309 case ARM::LDRD:
1310 case ARM::LDRD_PRE:
1311 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001312 case ARM::LDRH:
1313 case ARM::LDRH_PRE:
1314 case ARM::LDRH_POST:
1315 case ARM::LDRSH:
1316 case ARM::LDRSH_PRE:
1317 case ARM::LDRSH_POST:
1318 case ARM::LDRSB:
1319 case ARM::LDRSB_PRE:
1320 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001321 case ARM::LDRHTr:
1322 case ARM::LDRSBTr:
Owen Andersona6804442011-09-01 23:23:50 +00001323 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1324 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001325 break;
1326 default:
1327 break;
1328 }
1329 }
1330
Owen Andersona6804442011-09-01 23:23:50 +00001331 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1332 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001333
1334 if (type) {
1335 Inst.addOperand(MCOperand::CreateReg(0));
1336 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1337 } else {
Owen Andersona6804442011-09-01 23:23:50 +00001338 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1339 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001340 Inst.addOperand(MCOperand::CreateImm(U));
1341 }
1342
Owen Andersona6804442011-09-01 23:23:50 +00001343 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1344 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001345
Owen Anderson83e3f672011-08-17 17:44:15 +00001346 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001347}
1348
Owen Andersona6804442011-09-01 23:23:50 +00001349static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001350 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001351 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001352
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001353 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1354 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1355
1356 switch (mode) {
1357 case 0:
1358 mode = ARM_AM::da;
1359 break;
1360 case 1:
1361 mode = ARM_AM::ia;
1362 break;
1363 case 2:
1364 mode = ARM_AM::db;
1365 break;
1366 case 3:
1367 mode = ARM_AM::ib;
1368 break;
1369 }
1370
1371 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Andersona6804442011-09-01 23:23:50 +00001372 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1373 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001374
Owen Anderson83e3f672011-08-17 17:44:15 +00001375 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001376}
1377
Owen Andersona6804442011-09-01 23:23:50 +00001378static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001379 unsigned Insn,
1380 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001381 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001382
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001383 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1384 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1385 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1386
1387 if (pred == 0xF) {
1388 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001389 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001390 Inst.setOpcode(ARM::RFEDA);
1391 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001392 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001393 Inst.setOpcode(ARM::RFEDA_UPD);
1394 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001395 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001396 Inst.setOpcode(ARM::RFEDB);
1397 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001398 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001399 Inst.setOpcode(ARM::RFEDB_UPD);
1400 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001401 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001402 Inst.setOpcode(ARM::RFEIA);
1403 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001404 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001405 Inst.setOpcode(ARM::RFEIA_UPD);
1406 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001407 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001408 Inst.setOpcode(ARM::RFEIB);
1409 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001410 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001411 Inst.setOpcode(ARM::RFEIB_UPD);
1412 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001413 case ARM::STMDA:
1414 Inst.setOpcode(ARM::SRSDA);
1415 break;
1416 case ARM::STMDA_UPD:
1417 Inst.setOpcode(ARM::SRSDA_UPD);
1418 break;
1419 case ARM::STMDB:
1420 Inst.setOpcode(ARM::SRSDB);
1421 break;
1422 case ARM::STMDB_UPD:
1423 Inst.setOpcode(ARM::SRSDB_UPD);
1424 break;
1425 case ARM::STMIA:
1426 Inst.setOpcode(ARM::SRSIA);
1427 break;
1428 case ARM::STMIA_UPD:
1429 Inst.setOpcode(ARM::SRSIA_UPD);
1430 break;
1431 case ARM::STMIB:
1432 Inst.setOpcode(ARM::SRSIB);
1433 break;
1434 case ARM::STMIB_UPD:
1435 Inst.setOpcode(ARM::SRSIB_UPD);
1436 break;
1437 default:
James Molloyc047dca2011-09-01 18:02:14 +00001438 if (!Check(S, MCDisassembler::Fail)) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001439 }
Owen Anderson846dd952011-08-18 22:31:17 +00001440
1441 // For stores (which become SRS's, the only operand is the mode.
1442 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1443 Inst.addOperand(
1444 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1445 return S;
1446 }
1447
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001448 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1449 }
1450
Owen Andersona6804442011-09-01 23:23:50 +00001451 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1452 return MCDisassembler::Fail;
1453 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1454 return MCDisassembler::Fail; // Tied
1455 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1456 return MCDisassembler::Fail;
1457 if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
1458 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001459
Owen Anderson83e3f672011-08-17 17:44:15 +00001460 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001461}
1462
Owen Andersona6804442011-09-01 23:23:50 +00001463static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001464 uint64_t Address, const void *Decoder) {
1465 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1466 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1467 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1468 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1469
Owen Andersona6804442011-09-01 23:23:50 +00001470 DecodeStatus S = MCDisassembler::Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001471
Owen Anderson14090bf2011-08-18 22:11:02 +00001472 // imod == '01' --> UNPREDICTABLE
1473 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1474 // return failure here. The '01' imod value is unprintable, so there's
1475 // nothing useful we could do even if we returned UNPREDICTABLE.
1476
James Molloyc047dca2011-09-01 18:02:14 +00001477 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001478
1479 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001480 Inst.setOpcode(ARM::CPS3p);
1481 Inst.addOperand(MCOperand::CreateImm(imod));
1482 Inst.addOperand(MCOperand::CreateImm(iflags));
1483 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001484 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001485 Inst.setOpcode(ARM::CPS2p);
1486 Inst.addOperand(MCOperand::CreateImm(imod));
1487 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001488 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001489 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001490 Inst.setOpcode(ARM::CPS1p);
1491 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001492 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001493 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001494 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001495 Inst.setOpcode(ARM::CPS1p);
1496 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001497 S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001498 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001499
Owen Anderson14090bf2011-08-18 22:11:02 +00001500 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001501}
1502
Owen Andersona6804442011-09-01 23:23:50 +00001503static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +00001504 uint64_t Address, const void *Decoder) {
1505 unsigned imod = fieldFromInstruction32(Insn, 9, 2);
1506 unsigned M = fieldFromInstruction32(Insn, 8, 1);
1507 unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
1508 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1509
Owen Andersona6804442011-09-01 23:23:50 +00001510 DecodeStatus S = MCDisassembler::Success;
Owen Anderson6153a032011-08-23 17:45:18 +00001511
1512 // imod == '01' --> UNPREDICTABLE
1513 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1514 // return failure here. The '01' imod value is unprintable, so there's
1515 // nothing useful we could do even if we returned UNPREDICTABLE.
1516
James Molloyc047dca2011-09-01 18:02:14 +00001517 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson6153a032011-08-23 17:45:18 +00001518
1519 if (imod && M) {
1520 Inst.setOpcode(ARM::t2CPS3p);
1521 Inst.addOperand(MCOperand::CreateImm(imod));
1522 Inst.addOperand(MCOperand::CreateImm(iflags));
1523 Inst.addOperand(MCOperand::CreateImm(mode));
1524 } else if (imod && !M) {
1525 Inst.setOpcode(ARM::t2CPS2p);
1526 Inst.addOperand(MCOperand::CreateImm(imod));
1527 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001528 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001529 } else if (!imod && M) {
1530 Inst.setOpcode(ARM::t2CPS1p);
1531 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001532 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001533 } else {
1534 // imod == '00' && M == '0' --> UNPREDICTABLE
1535 Inst.setOpcode(ARM::t2CPS1p);
1536 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001537 S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001538 }
1539
1540 return S;
1541}
1542
1543
Owen Andersona6804442011-09-01 23:23:50 +00001544static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001545 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001546 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001547
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001548 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1549 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1550 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1551 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1552 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1553
1554 if (pred == 0xF)
1555 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1556
Owen Andersona6804442011-09-01 23:23:50 +00001557 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1558 return MCDisassembler::Fail;
1559 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
1560 return MCDisassembler::Fail;
1561 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1562 return MCDisassembler::Fail;
1563 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
1564 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001565
Owen Andersona6804442011-09-01 23:23:50 +00001566 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1567 return MCDisassembler::Fail;
Owen Anderson1fb66732011-08-11 22:05:38 +00001568
Owen Anderson83e3f672011-08-17 17:44:15 +00001569 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001570}
1571
Owen Andersona6804442011-09-01 23:23:50 +00001572static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001573 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001574 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001575
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001576 unsigned add = fieldFromInstruction32(Val, 12, 1);
1577 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1578 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1579
Owen Andersona6804442011-09-01 23:23:50 +00001580 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1581 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001582
1583 if (!add) imm *= -1;
1584 if (imm == 0 && !add) imm = INT32_MIN;
1585 Inst.addOperand(MCOperand::CreateImm(imm));
1586
Owen Anderson83e3f672011-08-17 17:44:15 +00001587 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001588}
1589
Owen Andersona6804442011-09-01 23:23:50 +00001590static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001591 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001592 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001593
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001594 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1595 unsigned U = fieldFromInstruction32(Val, 8, 1);
1596 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1597
Owen Andersona6804442011-09-01 23:23:50 +00001598 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1599 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001600
1601 if (U)
1602 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1603 else
1604 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1605
Owen Anderson83e3f672011-08-17 17:44:15 +00001606 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001607}
1608
Owen Andersona6804442011-09-01 23:23:50 +00001609static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001610 uint64_t Address, const void *Decoder) {
1611 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1612}
1613
Owen Andersona6804442011-09-01 23:23:50 +00001614static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001615DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1616 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001617 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001618
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001619 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1620 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1621
1622 if (pred == 0xF) {
1623 Inst.setOpcode(ARM::BLXi);
1624 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001625 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001626 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001627 }
1628
Benjamin Kramer793b8112011-08-09 22:02:50 +00001629 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Andersona6804442011-09-01 23:23:50 +00001630 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1631 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001632
Owen Anderson83e3f672011-08-17 17:44:15 +00001633 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001634}
1635
1636
Owen Andersona6804442011-09-01 23:23:50 +00001637static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001638 uint64_t Address, const void *Decoder) {
1639 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00001640 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001641}
1642
Owen Andersona6804442011-09-01 23:23:50 +00001643static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001644 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001645 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001646
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001647 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1648 unsigned align = fieldFromInstruction32(Val, 4, 2);
1649
Owen Andersona6804442011-09-01 23:23:50 +00001650 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1651 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001652 if (!align)
1653 Inst.addOperand(MCOperand::CreateImm(0));
1654 else
1655 Inst.addOperand(MCOperand::CreateImm(4 << align));
1656
Owen Anderson83e3f672011-08-17 17:44:15 +00001657 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001658}
1659
Owen Andersona6804442011-09-01 23:23:50 +00001660static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001661 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001662 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001663
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001664 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1665 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1666 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1667 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1668 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1669 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1670
1671 // First output register
Owen Andersona6804442011-09-01 23:23:50 +00001672 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
1673 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001674
1675 // Second output register
1676 switch (Inst.getOpcode()) {
1677 case ARM::VLD1q8:
1678 case ARM::VLD1q16:
1679 case ARM::VLD1q32:
1680 case ARM::VLD1q64:
1681 case ARM::VLD1q8_UPD:
1682 case ARM::VLD1q16_UPD:
1683 case ARM::VLD1q32_UPD:
1684 case ARM::VLD1q64_UPD:
1685 case ARM::VLD1d8T:
1686 case ARM::VLD1d16T:
1687 case ARM::VLD1d32T:
1688 case ARM::VLD1d64T:
1689 case ARM::VLD1d8T_UPD:
1690 case ARM::VLD1d16T_UPD:
1691 case ARM::VLD1d32T_UPD:
1692 case ARM::VLD1d64T_UPD:
1693 case ARM::VLD1d8Q:
1694 case ARM::VLD1d16Q:
1695 case ARM::VLD1d32Q:
1696 case ARM::VLD1d64Q:
1697 case ARM::VLD1d8Q_UPD:
1698 case ARM::VLD1d16Q_UPD:
1699 case ARM::VLD1d32Q_UPD:
1700 case ARM::VLD1d64Q_UPD:
1701 case ARM::VLD2d8:
1702 case ARM::VLD2d16:
1703 case ARM::VLD2d32:
1704 case ARM::VLD2d8_UPD:
1705 case ARM::VLD2d16_UPD:
1706 case ARM::VLD2d32_UPD:
1707 case ARM::VLD2q8:
1708 case ARM::VLD2q16:
1709 case ARM::VLD2q32:
1710 case ARM::VLD2q8_UPD:
1711 case ARM::VLD2q16_UPD:
1712 case ARM::VLD2q32_UPD:
1713 case ARM::VLD3d8:
1714 case ARM::VLD3d16:
1715 case ARM::VLD3d32:
1716 case ARM::VLD3d8_UPD:
1717 case ARM::VLD3d16_UPD:
1718 case ARM::VLD3d32_UPD:
1719 case ARM::VLD4d8:
1720 case ARM::VLD4d16:
1721 case ARM::VLD4d32:
1722 case ARM::VLD4d8_UPD:
1723 case ARM::VLD4d16_UPD:
1724 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001725 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
1726 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001727 break;
1728 case ARM::VLD2b8:
1729 case ARM::VLD2b16:
1730 case ARM::VLD2b32:
1731 case ARM::VLD2b8_UPD:
1732 case ARM::VLD2b16_UPD:
1733 case ARM::VLD2b32_UPD:
1734 case ARM::VLD3q8:
1735 case ARM::VLD3q16:
1736 case ARM::VLD3q32:
1737 case ARM::VLD3q8_UPD:
1738 case ARM::VLD3q16_UPD:
1739 case ARM::VLD3q32_UPD:
1740 case ARM::VLD4q8:
1741 case ARM::VLD4q16:
1742 case ARM::VLD4q32:
1743 case ARM::VLD4q8_UPD:
1744 case ARM::VLD4q16_UPD:
1745 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001746 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
1747 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001748 default:
1749 break;
1750 }
1751
1752 // Third output register
1753 switch(Inst.getOpcode()) {
1754 case ARM::VLD1d8T:
1755 case ARM::VLD1d16T:
1756 case ARM::VLD1d32T:
1757 case ARM::VLD1d64T:
1758 case ARM::VLD1d8T_UPD:
1759 case ARM::VLD1d16T_UPD:
1760 case ARM::VLD1d32T_UPD:
1761 case ARM::VLD1d64T_UPD:
1762 case ARM::VLD1d8Q:
1763 case ARM::VLD1d16Q:
1764 case ARM::VLD1d32Q:
1765 case ARM::VLD1d64Q:
1766 case ARM::VLD1d8Q_UPD:
1767 case ARM::VLD1d16Q_UPD:
1768 case ARM::VLD1d32Q_UPD:
1769 case ARM::VLD1d64Q_UPD:
1770 case ARM::VLD2q8:
1771 case ARM::VLD2q16:
1772 case ARM::VLD2q32:
1773 case ARM::VLD2q8_UPD:
1774 case ARM::VLD2q16_UPD:
1775 case ARM::VLD2q32_UPD:
1776 case ARM::VLD3d8:
1777 case ARM::VLD3d16:
1778 case ARM::VLD3d32:
1779 case ARM::VLD3d8_UPD:
1780 case ARM::VLD3d16_UPD:
1781 case ARM::VLD3d32_UPD:
1782 case ARM::VLD4d8:
1783 case ARM::VLD4d16:
1784 case ARM::VLD4d32:
1785 case ARM::VLD4d8_UPD:
1786 case ARM::VLD4d16_UPD:
1787 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001788 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
1789 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001790 break;
1791 case ARM::VLD3q8:
1792 case ARM::VLD3q16:
1793 case ARM::VLD3q32:
1794 case ARM::VLD3q8_UPD:
1795 case ARM::VLD3q16_UPD:
1796 case ARM::VLD3q32_UPD:
1797 case ARM::VLD4q8:
1798 case ARM::VLD4q16:
1799 case ARM::VLD4q32:
1800 case ARM::VLD4q8_UPD:
1801 case ARM::VLD4q16_UPD:
1802 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001803 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
1804 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001805 break;
1806 default:
1807 break;
1808 }
1809
1810 // Fourth output register
1811 switch (Inst.getOpcode()) {
1812 case ARM::VLD1d8Q:
1813 case ARM::VLD1d16Q:
1814 case ARM::VLD1d32Q:
1815 case ARM::VLD1d64Q:
1816 case ARM::VLD1d8Q_UPD:
1817 case ARM::VLD1d16Q_UPD:
1818 case ARM::VLD1d32Q_UPD:
1819 case ARM::VLD1d64Q_UPD:
1820 case ARM::VLD2q8:
1821 case ARM::VLD2q16:
1822 case ARM::VLD2q32:
1823 case ARM::VLD2q8_UPD:
1824 case ARM::VLD2q16_UPD:
1825 case ARM::VLD2q32_UPD:
1826 case ARM::VLD4d8:
1827 case ARM::VLD4d16:
1828 case ARM::VLD4d32:
1829 case ARM::VLD4d8_UPD:
1830 case ARM::VLD4d16_UPD:
1831 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001832 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
1833 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001834 break;
1835 case ARM::VLD4q8:
1836 case ARM::VLD4q16:
1837 case ARM::VLD4q32:
1838 case ARM::VLD4q8_UPD:
1839 case ARM::VLD4q16_UPD:
1840 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001841 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
1842 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001843 break;
1844 default:
1845 break;
1846 }
1847
1848 // Writeback operand
1849 switch (Inst.getOpcode()) {
1850 case ARM::VLD1d8_UPD:
1851 case ARM::VLD1d16_UPD:
1852 case ARM::VLD1d32_UPD:
1853 case ARM::VLD1d64_UPD:
1854 case ARM::VLD1q8_UPD:
1855 case ARM::VLD1q16_UPD:
1856 case ARM::VLD1q32_UPD:
1857 case ARM::VLD1q64_UPD:
1858 case ARM::VLD1d8T_UPD:
1859 case ARM::VLD1d16T_UPD:
1860 case ARM::VLD1d32T_UPD:
1861 case ARM::VLD1d64T_UPD:
1862 case ARM::VLD1d8Q_UPD:
1863 case ARM::VLD1d16Q_UPD:
1864 case ARM::VLD1d32Q_UPD:
1865 case ARM::VLD1d64Q_UPD:
1866 case ARM::VLD2d8_UPD:
1867 case ARM::VLD2d16_UPD:
1868 case ARM::VLD2d32_UPD:
1869 case ARM::VLD2q8_UPD:
1870 case ARM::VLD2q16_UPD:
1871 case ARM::VLD2q32_UPD:
1872 case ARM::VLD2b8_UPD:
1873 case ARM::VLD2b16_UPD:
1874 case ARM::VLD2b32_UPD:
1875 case ARM::VLD3d8_UPD:
1876 case ARM::VLD3d16_UPD:
1877 case ARM::VLD3d32_UPD:
1878 case ARM::VLD3q8_UPD:
1879 case ARM::VLD3q16_UPD:
1880 case ARM::VLD3q32_UPD:
1881 case ARM::VLD4d8_UPD:
1882 case ARM::VLD4d16_UPD:
1883 case ARM::VLD4d32_UPD:
1884 case ARM::VLD4q8_UPD:
1885 case ARM::VLD4q16_UPD:
1886 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001887 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
1888 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001889 break;
1890 default:
1891 break;
1892 }
1893
1894 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00001895 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
1896 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001897
1898 // AddrMode6 Offset (register)
1899 if (Rm == 0xD)
1900 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001901 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00001902 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1903 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001904 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001905
Owen Anderson83e3f672011-08-17 17:44:15 +00001906 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001907}
1908
Owen Andersona6804442011-09-01 23:23:50 +00001909static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001910 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001911 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001912
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001913 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1914 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1915 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1916 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1917 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1918 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1919
1920 // Writeback Operand
1921 switch (Inst.getOpcode()) {
1922 case ARM::VST1d8_UPD:
1923 case ARM::VST1d16_UPD:
1924 case ARM::VST1d32_UPD:
1925 case ARM::VST1d64_UPD:
1926 case ARM::VST1q8_UPD:
1927 case ARM::VST1q16_UPD:
1928 case ARM::VST1q32_UPD:
1929 case ARM::VST1q64_UPD:
1930 case ARM::VST1d8T_UPD:
1931 case ARM::VST1d16T_UPD:
1932 case ARM::VST1d32T_UPD:
1933 case ARM::VST1d64T_UPD:
1934 case ARM::VST1d8Q_UPD:
1935 case ARM::VST1d16Q_UPD:
1936 case ARM::VST1d32Q_UPD:
1937 case ARM::VST1d64Q_UPD:
1938 case ARM::VST2d8_UPD:
1939 case ARM::VST2d16_UPD:
1940 case ARM::VST2d32_UPD:
1941 case ARM::VST2q8_UPD:
1942 case ARM::VST2q16_UPD:
1943 case ARM::VST2q32_UPD:
1944 case ARM::VST2b8_UPD:
1945 case ARM::VST2b16_UPD:
1946 case ARM::VST2b32_UPD:
1947 case ARM::VST3d8_UPD:
1948 case ARM::VST3d16_UPD:
1949 case ARM::VST3d32_UPD:
1950 case ARM::VST3q8_UPD:
1951 case ARM::VST3q16_UPD:
1952 case ARM::VST3q32_UPD:
1953 case ARM::VST4d8_UPD:
1954 case ARM::VST4d16_UPD:
1955 case ARM::VST4d32_UPD:
1956 case ARM::VST4q8_UPD:
1957 case ARM::VST4q16_UPD:
1958 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001959 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
1960 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001961 break;
1962 default:
1963 break;
1964 }
1965
1966 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00001967 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
1968 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001969
1970 // AddrMode6 Offset (register)
1971 if (Rm == 0xD)
1972 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001973 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00001974 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1975 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001976 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001977
1978 // First input register
Owen Andersona6804442011-09-01 23:23:50 +00001979 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
1980 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001981
1982 // Second input register
1983 switch (Inst.getOpcode()) {
1984 case ARM::VST1q8:
1985 case ARM::VST1q16:
1986 case ARM::VST1q32:
1987 case ARM::VST1q64:
1988 case ARM::VST1q8_UPD:
1989 case ARM::VST1q16_UPD:
1990 case ARM::VST1q32_UPD:
1991 case ARM::VST1q64_UPD:
1992 case ARM::VST1d8T:
1993 case ARM::VST1d16T:
1994 case ARM::VST1d32T:
1995 case ARM::VST1d64T:
1996 case ARM::VST1d8T_UPD:
1997 case ARM::VST1d16T_UPD:
1998 case ARM::VST1d32T_UPD:
1999 case ARM::VST1d64T_UPD:
2000 case ARM::VST1d8Q:
2001 case ARM::VST1d16Q:
2002 case ARM::VST1d32Q:
2003 case ARM::VST1d64Q:
2004 case ARM::VST1d8Q_UPD:
2005 case ARM::VST1d16Q_UPD:
2006 case ARM::VST1d32Q_UPD:
2007 case ARM::VST1d64Q_UPD:
2008 case ARM::VST2d8:
2009 case ARM::VST2d16:
2010 case ARM::VST2d32:
2011 case ARM::VST2d8_UPD:
2012 case ARM::VST2d16_UPD:
2013 case ARM::VST2d32_UPD:
2014 case ARM::VST2q8:
2015 case ARM::VST2q16:
2016 case ARM::VST2q32:
2017 case ARM::VST2q8_UPD:
2018 case ARM::VST2q16_UPD:
2019 case ARM::VST2q32_UPD:
2020 case ARM::VST3d8:
2021 case ARM::VST3d16:
2022 case ARM::VST3d32:
2023 case ARM::VST3d8_UPD:
2024 case ARM::VST3d16_UPD:
2025 case ARM::VST3d32_UPD:
2026 case ARM::VST4d8:
2027 case ARM::VST4d16:
2028 case ARM::VST4d32:
2029 case ARM::VST4d8_UPD:
2030 case ARM::VST4d16_UPD:
2031 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002032 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2033 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002034 break;
2035 case ARM::VST2b8:
2036 case ARM::VST2b16:
2037 case ARM::VST2b32:
2038 case ARM::VST2b8_UPD:
2039 case ARM::VST2b16_UPD:
2040 case ARM::VST2b32_UPD:
2041 case ARM::VST3q8:
2042 case ARM::VST3q16:
2043 case ARM::VST3q32:
2044 case ARM::VST3q8_UPD:
2045 case ARM::VST3q16_UPD:
2046 case ARM::VST3q32_UPD:
2047 case ARM::VST4q8:
2048 case ARM::VST4q16:
2049 case ARM::VST4q32:
2050 case ARM::VST4q8_UPD:
2051 case ARM::VST4q16_UPD:
2052 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002053 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2054 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002055 break;
2056 default:
2057 break;
2058 }
2059
2060 // Third input register
2061 switch (Inst.getOpcode()) {
2062 case ARM::VST1d8T:
2063 case ARM::VST1d16T:
2064 case ARM::VST1d32T:
2065 case ARM::VST1d64T:
2066 case ARM::VST1d8T_UPD:
2067 case ARM::VST1d16T_UPD:
2068 case ARM::VST1d32T_UPD:
2069 case ARM::VST1d64T_UPD:
2070 case ARM::VST1d8Q:
2071 case ARM::VST1d16Q:
2072 case ARM::VST1d32Q:
2073 case ARM::VST1d64Q:
2074 case ARM::VST1d8Q_UPD:
2075 case ARM::VST1d16Q_UPD:
2076 case ARM::VST1d32Q_UPD:
2077 case ARM::VST1d64Q_UPD:
2078 case ARM::VST2q8:
2079 case ARM::VST2q16:
2080 case ARM::VST2q32:
2081 case ARM::VST2q8_UPD:
2082 case ARM::VST2q16_UPD:
2083 case ARM::VST2q32_UPD:
2084 case ARM::VST3d8:
2085 case ARM::VST3d16:
2086 case ARM::VST3d32:
2087 case ARM::VST3d8_UPD:
2088 case ARM::VST3d16_UPD:
2089 case ARM::VST3d32_UPD:
2090 case ARM::VST4d8:
2091 case ARM::VST4d16:
2092 case ARM::VST4d32:
2093 case ARM::VST4d8_UPD:
2094 case ARM::VST4d16_UPD:
2095 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002096 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2097 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002098 break;
2099 case ARM::VST3q8:
2100 case ARM::VST3q16:
2101 case ARM::VST3q32:
2102 case ARM::VST3q8_UPD:
2103 case ARM::VST3q16_UPD:
2104 case ARM::VST3q32_UPD:
2105 case ARM::VST4q8:
2106 case ARM::VST4q16:
2107 case ARM::VST4q32:
2108 case ARM::VST4q8_UPD:
2109 case ARM::VST4q16_UPD:
2110 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002111 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2112 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002113 break;
2114 default:
2115 break;
2116 }
2117
2118 // Fourth input register
2119 switch (Inst.getOpcode()) {
2120 case ARM::VST1d8Q:
2121 case ARM::VST1d16Q:
2122 case ARM::VST1d32Q:
2123 case ARM::VST1d64Q:
2124 case ARM::VST1d8Q_UPD:
2125 case ARM::VST1d16Q_UPD:
2126 case ARM::VST1d32Q_UPD:
2127 case ARM::VST1d64Q_UPD:
2128 case ARM::VST2q8:
2129 case ARM::VST2q16:
2130 case ARM::VST2q32:
2131 case ARM::VST2q8_UPD:
2132 case ARM::VST2q16_UPD:
2133 case ARM::VST2q32_UPD:
2134 case ARM::VST4d8:
2135 case ARM::VST4d16:
2136 case ARM::VST4d32:
2137 case ARM::VST4d8_UPD:
2138 case ARM::VST4d16_UPD:
2139 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002140 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2141 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002142 break;
2143 case ARM::VST4q8:
2144 case ARM::VST4q16:
2145 case ARM::VST4q32:
2146 case ARM::VST4q8_UPD:
2147 case ARM::VST4q16_UPD:
2148 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002149 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2150 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002151 break;
2152 default:
2153 break;
2154 }
2155
Owen Anderson83e3f672011-08-17 17:44:15 +00002156 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002157}
2158
Owen Andersona6804442011-09-01 23:23:50 +00002159static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002160 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002161 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002162
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002163 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2164 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2165 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2166 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2167 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2168 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2169 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
2170
2171 align *= (1 << size);
2172
Owen Andersona6804442011-09-01 23:23:50 +00002173 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2174 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002175 if (regs == 2) {
Owen Andersona6804442011-09-01 23:23:50 +00002176 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2177 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002178 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002179 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002180 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2181 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002182 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002183
Owen Andersona6804442011-09-01 23:23:50 +00002184 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2185 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002186 Inst.addOperand(MCOperand::CreateImm(align));
2187
2188 if (Rm == 0xD)
2189 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002190 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002191 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2192 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002193 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002194
Owen Anderson83e3f672011-08-17 17:44:15 +00002195 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002196}
2197
Owen Andersona6804442011-09-01 23:23:50 +00002198static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002199 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002200 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002201
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002202 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2203 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2204 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2205 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2206 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2207 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2208 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2209 align *= 2*size;
2210
Owen Andersona6804442011-09-01 23:23:50 +00002211 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2212 return MCDisassembler::Fail;
2213 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2214 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002215 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002216 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2217 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002218 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002219
Owen Andersona6804442011-09-01 23:23:50 +00002220 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2221 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002222 Inst.addOperand(MCOperand::CreateImm(align));
2223
2224 if (Rm == 0xD)
2225 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002226 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002227 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2228 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002229 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002230
Owen Anderson83e3f672011-08-17 17:44:15 +00002231 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002232}
2233
Owen Andersona6804442011-09-01 23:23:50 +00002234static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002235 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002236 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002237
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002238 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2239 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2240 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2241 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2242 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2243
Owen Andersona6804442011-09-01 23:23:50 +00002244 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2245 return MCDisassembler::Fail;
2246 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2247 return MCDisassembler::Fail;
2248 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2249 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002250 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002251 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2252 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002253 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002254
Owen Andersona6804442011-09-01 23:23:50 +00002255 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2256 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002257 Inst.addOperand(MCOperand::CreateImm(0));
2258
2259 if (Rm == 0xD)
2260 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002261 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002262 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2263 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002264 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002265
Owen Anderson83e3f672011-08-17 17:44:15 +00002266 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002267}
2268
Owen Andersona6804442011-09-01 23:23:50 +00002269static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002270 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002271 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002272
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002273 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2274 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2275 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2276 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2277 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2278 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2279 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2280
2281 if (size == 0x3) {
2282 size = 4;
2283 align = 16;
2284 } else {
2285 if (size == 2) {
2286 size = 1 << size;
2287 align *= 8;
2288 } else {
2289 size = 1 << size;
2290 align *= 4*size;
2291 }
2292 }
2293
Owen Andersona6804442011-09-01 23:23:50 +00002294 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2295 return MCDisassembler::Fail;
2296 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2297 return MCDisassembler::Fail;
2298 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2299 return MCDisassembler::Fail;
2300 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
2301 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002302 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002303 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2304 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002305 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002306
Owen Andersona6804442011-09-01 23:23:50 +00002307 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2308 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002309 Inst.addOperand(MCOperand::CreateImm(align));
2310
2311 if (Rm == 0xD)
2312 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002313 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002314 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2315 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002316 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002317
Owen Anderson83e3f672011-08-17 17:44:15 +00002318 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002319}
2320
Owen Andersona6804442011-09-01 23:23:50 +00002321static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002322DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2323 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002324 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002325
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002326 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2327 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2328 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2329 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2330 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2331 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2332 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2333 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2334
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002335 if (Q) {
Owen Andersona6804442011-09-01 23:23:50 +00002336 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2337 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002338 } else {
Owen Andersona6804442011-09-01 23:23:50 +00002339 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2340 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002341 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002342
2343 Inst.addOperand(MCOperand::CreateImm(imm));
2344
2345 switch (Inst.getOpcode()) {
2346 case ARM::VORRiv4i16:
2347 case ARM::VORRiv2i32:
2348 case ARM::VBICiv4i16:
2349 case ARM::VBICiv2i32:
Owen Andersona6804442011-09-01 23:23:50 +00002350 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2351 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002352 break;
2353 case ARM::VORRiv8i16:
2354 case ARM::VORRiv4i32:
2355 case ARM::VBICiv8i16:
2356 case ARM::VBICiv4i32:
Owen Andersona6804442011-09-01 23:23:50 +00002357 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2358 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002359 break;
2360 default:
2361 break;
2362 }
2363
Owen Anderson83e3f672011-08-17 17:44:15 +00002364 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002365}
2366
Owen Andersona6804442011-09-01 23:23:50 +00002367static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002368 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002369 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002370
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002371 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2372 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2373 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2374 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2375 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2376
Owen Andersona6804442011-09-01 23:23:50 +00002377 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2378 return MCDisassembler::Fail;
2379 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2380 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002381 Inst.addOperand(MCOperand::CreateImm(8 << size));
2382
Owen Anderson83e3f672011-08-17 17:44:15 +00002383 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002384}
2385
Owen Andersona6804442011-09-01 23:23:50 +00002386static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002387 uint64_t Address, const void *Decoder) {
2388 Inst.addOperand(MCOperand::CreateImm(8 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002389 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002390}
2391
Owen Andersona6804442011-09-01 23:23:50 +00002392static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002393 uint64_t Address, const void *Decoder) {
2394 Inst.addOperand(MCOperand::CreateImm(16 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002395 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002396}
2397
Owen Andersona6804442011-09-01 23:23:50 +00002398static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002399 uint64_t Address, const void *Decoder) {
2400 Inst.addOperand(MCOperand::CreateImm(32 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002401 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002402}
2403
Owen Andersona6804442011-09-01 23:23:50 +00002404static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002405 uint64_t Address, const void *Decoder) {
2406 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002407 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002408}
2409
Owen Andersona6804442011-09-01 23:23:50 +00002410static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002411 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002412 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002413
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002414 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2415 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2416 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2417 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2418 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2419 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2420 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2421 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2422
Owen Andersona6804442011-09-01 23:23:50 +00002423 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2424 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002425 if (op) {
Owen Andersona6804442011-09-01 23:23:50 +00002426 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2427 return MCDisassembler::Fail; // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002428 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002429
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002430 for (unsigned i = 0; i < length; ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00002431 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder)))
2432 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002433 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002434
Owen Andersona6804442011-09-01 23:23:50 +00002435 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2436 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002437
Owen Anderson83e3f672011-08-17 17:44:15 +00002438 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002439}
2440
Owen Andersona6804442011-09-01 23:23:50 +00002441static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002442 uint64_t Address, const void *Decoder) {
2443 // The immediate needs to be a fully instantiated float. However, the
2444 // auto-generated decoder is only able to fill in some of the bits
2445 // necessary. For instance, the 'b' bit is replicated multiple times,
2446 // and is even present in inverted form in one bit. We do a little
2447 // binary parsing here to fill in those missing bits, and then
2448 // reinterpret it all as a float.
2449 union {
2450 uint32_t integer;
2451 float fp;
2452 } fp_conv;
2453
2454 fp_conv.integer = Val;
2455 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2456 fp_conv.integer |= b << 26;
2457 fp_conv.integer |= b << 27;
2458 fp_conv.integer |= b << 28;
2459 fp_conv.integer |= b << 29;
2460 fp_conv.integer |= (~b & 0x1) << 30;
2461
2462 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
James Molloyc047dca2011-09-01 18:02:14 +00002463 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002464}
2465
Owen Andersona6804442011-09-01 23:23:50 +00002466static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002467 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002468 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002469
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002470 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2471 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2472
Owen Andersona6804442011-09-01 23:23:50 +00002473 if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
2474 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002475
Owen Anderson96425c82011-08-26 18:09:22 +00002476 switch(Inst.getOpcode()) {
Owen Anderson1af7f722011-08-26 19:39:26 +00002477 default:
James Molloyc047dca2011-09-01 18:02:14 +00002478 return MCDisassembler::Fail;
Owen Anderson96425c82011-08-26 18:09:22 +00002479 case ARM::tADR:
Owen Anderson9f7e8312011-08-26 21:47:57 +00002480 break; // tADR does not explicitly represent the PC as an operand.
Owen Anderson96425c82011-08-26 18:09:22 +00002481 case ARM::tADDrSPi:
2482 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2483 break;
Owen Anderson96425c82011-08-26 18:09:22 +00002484 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002485
2486 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002487 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002488}
2489
Owen Andersona6804442011-09-01 23:23:50 +00002490static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002491 uint64_t Address, const void *Decoder) {
2492 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002493 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002494}
2495
Owen Andersona6804442011-09-01 23:23:50 +00002496static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002497 uint64_t Address, const void *Decoder) {
2498 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
James Molloyc047dca2011-09-01 18:02:14 +00002499 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002500}
2501
Owen Andersona6804442011-09-01 23:23:50 +00002502static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002503 uint64_t Address, const void *Decoder) {
2504 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002505 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002506}
2507
Owen Andersona6804442011-09-01 23:23:50 +00002508static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002509 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002510 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002511
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002512 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2513 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2514
Owen Andersona6804442011-09-01 23:23:50 +00002515 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2516 return MCDisassembler::Fail;
2517 if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
2518 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002519
Owen Anderson83e3f672011-08-17 17:44:15 +00002520 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002521}
2522
Owen Andersona6804442011-09-01 23:23:50 +00002523static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002524 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002525 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002526
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002527 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2528 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2529
Owen Andersona6804442011-09-01 23:23:50 +00002530 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2531 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002532 Inst.addOperand(MCOperand::CreateImm(imm));
2533
Owen Anderson83e3f672011-08-17 17:44:15 +00002534 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002535}
2536
Owen Andersona6804442011-09-01 23:23:50 +00002537static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002538 uint64_t Address, const void *Decoder) {
2539 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2540
James Molloyc047dca2011-09-01 18:02:14 +00002541 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002542}
2543
Owen Andersona6804442011-09-01 23:23:50 +00002544static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002545 uint64_t Address, const void *Decoder) {
2546 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002547 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002548
James Molloyc047dca2011-09-01 18:02:14 +00002549 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002550}
2551
Owen Andersona6804442011-09-01 23:23:50 +00002552static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002553 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002554 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002555
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002556 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2557 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2558 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2559
Owen Andersona6804442011-09-01 23:23:50 +00002560 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2561 return MCDisassembler::Fail;
2562 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
2563 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002564 Inst.addOperand(MCOperand::CreateImm(imm));
2565
Owen Anderson83e3f672011-08-17 17:44:15 +00002566 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002567}
2568
Owen Andersona6804442011-09-01 23:23:50 +00002569static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002570 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002571 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002572
Owen Anderson82265a22011-08-23 17:51:38 +00002573 switch (Inst.getOpcode()) {
2574 case ARM::t2PLDs:
2575 case ARM::t2PLDWs:
2576 case ARM::t2PLIs:
2577 break;
2578 default: {
2579 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Andersona6804442011-09-01 23:23:50 +00002580 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2581 return MCDisassembler::Fail;
Owen Anderson82265a22011-08-23 17:51:38 +00002582 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002583 }
2584
2585 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2586 if (Rn == 0xF) {
2587 switch (Inst.getOpcode()) {
2588 case ARM::t2LDRBs:
2589 Inst.setOpcode(ARM::t2LDRBpci);
2590 break;
2591 case ARM::t2LDRHs:
2592 Inst.setOpcode(ARM::t2LDRHpci);
2593 break;
2594 case ARM::t2LDRSHs:
2595 Inst.setOpcode(ARM::t2LDRSHpci);
2596 break;
2597 case ARM::t2LDRSBs:
2598 Inst.setOpcode(ARM::t2LDRSBpci);
2599 break;
2600 case ARM::t2PLDs:
2601 Inst.setOpcode(ARM::t2PLDi12);
2602 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2603 break;
2604 default:
James Molloyc047dca2011-09-01 18:02:14 +00002605 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002606 }
2607
2608 int imm = fieldFromInstruction32(Insn, 0, 12);
2609 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2610 Inst.addOperand(MCOperand::CreateImm(imm));
2611
Owen Anderson83e3f672011-08-17 17:44:15 +00002612 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002613 }
2614
2615 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2616 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2617 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Andersona6804442011-09-01 23:23:50 +00002618 if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
2619 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002620
Owen Anderson83e3f672011-08-17 17:44:15 +00002621 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002622}
2623
Owen Andersona6804442011-09-01 23:23:50 +00002624static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002625 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002626 int imm = Val & 0xFF;
2627 if (!(Val & 0x100)) imm *= -1;
2628 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2629
James Molloyc047dca2011-09-01 18:02:14 +00002630 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002631}
2632
Owen Andersona6804442011-09-01 23:23:50 +00002633static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002634 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002635 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002636
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002637 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2638 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2639
Owen Andersona6804442011-09-01 23:23:50 +00002640 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2641 return MCDisassembler::Fail;
2642 if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
2643 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002644
Owen Anderson83e3f672011-08-17 17:44:15 +00002645 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002646}
2647
Owen Andersona6804442011-09-01 23:23:50 +00002648static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002649 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002650 int imm = Val & 0xFF;
2651 if (!(Val & 0x100)) imm *= -1;
2652 Inst.addOperand(MCOperand::CreateImm(imm));
2653
James Molloyc047dca2011-09-01 18:02:14 +00002654 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002655}
2656
2657
Owen Andersona6804442011-09-01 23:23:50 +00002658static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002659 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002660 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002661
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002662 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2663 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2664
2665 // Some instructions always use an additive offset.
2666 switch (Inst.getOpcode()) {
2667 case ARM::t2LDRT:
2668 case ARM::t2LDRBT:
2669 case ARM::t2LDRHT:
2670 case ARM::t2LDRSBT:
2671 case ARM::t2LDRSHT:
2672 imm |= 0x100;
2673 break;
2674 default:
2675 break;
2676 }
2677
Owen Andersona6804442011-09-01 23:23:50 +00002678 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2679 return MCDisassembler::Fail;
2680 if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
2681 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002682
Owen Anderson83e3f672011-08-17 17:44:15 +00002683 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002684}
2685
2686
Owen Andersona6804442011-09-01 23:23:50 +00002687static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002688 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002689 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002690
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002691 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2692 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2693
Owen Andersona6804442011-09-01 23:23:50 +00002694 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2695 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002696 Inst.addOperand(MCOperand::CreateImm(imm));
2697
Owen Anderson83e3f672011-08-17 17:44:15 +00002698 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002699}
2700
2701
Owen Andersona6804442011-09-01 23:23:50 +00002702static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002703 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002704 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2705
2706 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2707 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2708 Inst.addOperand(MCOperand::CreateImm(imm));
2709
James Molloyc047dca2011-09-01 18:02:14 +00002710 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002711}
2712
Owen Andersona6804442011-09-01 23:23:50 +00002713static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002714 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002715 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002716
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002717 if (Inst.getOpcode() == ARM::tADDrSP) {
2718 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2719 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2720
Owen Andersona6804442011-09-01 23:23:50 +00002721 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
2722 return MCDisassembler::Fail;
2723 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
2724 return MCDisassembler::Fail;
Owen Anderson99906832011-08-25 18:30:18 +00002725 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002726 } else if (Inst.getOpcode() == ARM::tADDspr) {
2727 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2728
2729 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2730 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersona6804442011-09-01 23:23:50 +00002731 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2732 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002733 }
2734
Owen Anderson83e3f672011-08-17 17:44:15 +00002735 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002736}
2737
Owen Andersona6804442011-09-01 23:23:50 +00002738static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002739 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002740 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2741 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2742
2743 Inst.addOperand(MCOperand::CreateImm(imod));
2744 Inst.addOperand(MCOperand::CreateImm(flags));
2745
James Molloyc047dca2011-09-01 18:02:14 +00002746 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002747}
2748
Owen Andersona6804442011-09-01 23:23:50 +00002749static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002750 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002751 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002752 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2753 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2754
Owen Andersona6804442011-09-01 23:23:50 +00002755 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2756 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002757 Inst.addOperand(MCOperand::CreateImm(add));
2758
Owen Anderson83e3f672011-08-17 17:44:15 +00002759 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002760}
2761
Owen Andersona6804442011-09-01 23:23:50 +00002762static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002763 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002764 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002765 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002766}
2767
Owen Andersona6804442011-09-01 23:23:50 +00002768static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002769 uint64_t Address, const void *Decoder) {
2770 if (Val == 0xA || Val == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00002771 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002772
2773 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002774 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002775}
2776
Owen Andersona6804442011-09-01 23:23:50 +00002777static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002778DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2779 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002780 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002781
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002782 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2783 if (pred == 0xE || pred == 0xF) {
Owen Andersonb45b11b2011-08-31 22:00:41 +00002784 unsigned opc = fieldFromInstruction32(Insn, 4, 28);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002785 switch (opc) {
2786 default:
James Molloyc047dca2011-09-01 18:02:14 +00002787 return MCDisassembler::Fail;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002788 case 0xf3bf8f4:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002789 Inst.setOpcode(ARM::t2DSB);
2790 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002791 case 0xf3bf8f5:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002792 Inst.setOpcode(ARM::t2DMB);
2793 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002794 case 0xf3bf8f6:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002795 Inst.setOpcode(ARM::t2ISB);
Owen Anderson6de3c6f2011-09-07 17:55:19 +00002796 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002797 }
2798
2799 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002800 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002801 }
2802
2803 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2804 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2805 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2806 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2807 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2808
Owen Andersona6804442011-09-01 23:23:50 +00002809 if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
2810 return MCDisassembler::Fail;
2811 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2812 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002813
Owen Anderson83e3f672011-08-17 17:44:15 +00002814 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002815}
2816
2817// Decode a shifted immediate operand. These basically consist
2818// of an 8-bit value, and a 4-bit directive that specifies either
2819// a splat operation or a rotation.
Owen Andersona6804442011-09-01 23:23:50 +00002820static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002821 uint64_t Address, const void *Decoder) {
2822 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2823 if (ctrl == 0) {
2824 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2825 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2826 switch (byte) {
2827 case 0:
2828 Inst.addOperand(MCOperand::CreateImm(imm));
2829 break;
2830 case 1:
2831 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2832 break;
2833 case 2:
2834 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2835 break;
2836 case 3:
2837 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2838 (imm << 8) | imm));
2839 break;
2840 }
2841 } else {
2842 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2843 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2844 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2845 Inst.addOperand(MCOperand::CreateImm(imm));
2846 }
2847
James Molloyc047dca2011-09-01 18:02:14 +00002848 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002849}
2850
Owen Andersona6804442011-09-01 23:23:50 +00002851static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002852DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2853 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002854 Inst.addOperand(MCOperand::CreateImm(Val << 1));
James Molloyc047dca2011-09-01 18:02:14 +00002855 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002856}
2857
Owen Andersona6804442011-09-01 23:23:50 +00002858static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002859 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002860 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002861 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002862}
2863
Owen Andersona6804442011-09-01 23:23:50 +00002864static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002865 uint64_t Address, const void *Decoder) {
2866 switch (Val) {
2867 default:
James Molloyc047dca2011-09-01 18:02:14 +00002868 return MCDisassembler::Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002869 case 0xF: // SY
2870 case 0xE: // ST
2871 case 0xB: // ISH
2872 case 0xA: // ISHST
2873 case 0x7: // NSH
2874 case 0x6: // NSHST
2875 case 0x3: // OSH
2876 case 0x2: // OSHST
2877 break;
2878 }
2879
2880 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002881 return MCDisassembler::Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002882}
2883
Owen Andersona6804442011-09-01 23:23:50 +00002884static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002885 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +00002886 if (!Val) return MCDisassembler::Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002887 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00002888 return MCDisassembler::Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002889}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002890
Owen Andersona6804442011-09-01 23:23:50 +00002891static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002892 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002893 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002894
Owen Anderson3f3570a2011-08-12 17:58:32 +00002895 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2896 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2897 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2898
James Molloyc047dca2011-09-01 18:02:14 +00002899 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002900
Owen Andersona6804442011-09-01 23:23:50 +00002901 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2902 return MCDisassembler::Fail;
2903 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
2904 return MCDisassembler::Fail;
2905 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2906 return MCDisassembler::Fail;
2907 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2908 return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002909
Owen Anderson83e3f672011-08-17 17:44:15 +00002910 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002911}
2912
2913
Owen Andersona6804442011-09-01 23:23:50 +00002914static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002915 uint64_t Address, const void *Decoder){
Owen Andersona6804442011-09-01 23:23:50 +00002916 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002917
Owen Andersoncbfc0442011-08-11 21:34:58 +00002918 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2919 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2920 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002921 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002922
Owen Andersona6804442011-09-01 23:23:50 +00002923 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2924 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002925
James Molloyc047dca2011-09-01 18:02:14 +00002926 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
2927 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002928
Owen Andersona6804442011-09-01 23:23:50 +00002929 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2930 return MCDisassembler::Fail;
2931 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
2932 return MCDisassembler::Fail;
2933 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2934 return MCDisassembler::Fail;
2935 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2936 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002937
Owen Anderson83e3f672011-08-17 17:44:15 +00002938 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002939}
2940
Owen Andersona6804442011-09-01 23:23:50 +00002941static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002942 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002943 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002944
2945 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2946 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2947 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2948 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2949 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2950 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2951
James Molloyc047dca2011-09-01 18:02:14 +00002952 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002953
Owen Andersona6804442011-09-01 23:23:50 +00002954 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2955 return MCDisassembler::Fail;
2956 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2957 return MCDisassembler::Fail;
2958 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
2959 return MCDisassembler::Fail;
2960 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2961 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002962
2963 return S;
2964}
2965
Owen Andersona6804442011-09-01 23:23:50 +00002966static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002967 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002968 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002969
2970 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2971 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2972 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2973 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2974 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2975 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2976 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2977
James Molloyc047dca2011-09-01 18:02:14 +00002978 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
2979 if (Rm == 0xF) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002980
Owen Andersona6804442011-09-01 23:23:50 +00002981 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2982 return MCDisassembler::Fail;
2983 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2984 return MCDisassembler::Fail;
2985 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
2986 return MCDisassembler::Fail;
2987 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2988 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00002989
2990 return S;
2991}
2992
2993
Owen Andersona6804442011-09-01 23:23:50 +00002994static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002995 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002996 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002997
Owen Anderson7cdbf082011-08-12 18:12:39 +00002998 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2999 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3000 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3001 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3002 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3003 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00003004
James Molloyc047dca2011-09-01 18:02:14 +00003005 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003006
Owen Andersona6804442011-09-01 23:23:50 +00003007 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3008 return MCDisassembler::Fail;
3009 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3010 return MCDisassembler::Fail;
3011 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
3012 return MCDisassembler::Fail;
3013 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3014 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003015
Owen Anderson83e3f672011-08-17 17:44:15 +00003016 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003017}
3018
Owen Andersona6804442011-09-01 23:23:50 +00003019static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003020 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003021 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003022
Owen Anderson7cdbf082011-08-12 18:12:39 +00003023 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3024 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3025 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3026 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3027 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3028 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3029
James Molloyc047dca2011-09-01 18:02:14 +00003030 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003031
Owen Andersona6804442011-09-01 23:23:50 +00003032 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3033 return MCDisassembler::Fail;
3034 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3035 return MCDisassembler::Fail;
3036 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3037 return MCDisassembler::Fail;
3038 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3039 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003040
Owen Anderson83e3f672011-08-17 17:44:15 +00003041 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003042}
Owen Anderson7a2e1772011-08-15 18:44:44 +00003043
Owen Andersona6804442011-09-01 23:23:50 +00003044static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003045 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003046 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003047
Owen Anderson7a2e1772011-08-15 18:44:44 +00003048 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3049 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3050 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3051 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3052 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3053
3054 unsigned align = 0;
3055 unsigned index = 0;
3056 switch (size) {
3057 default:
James Molloyc047dca2011-09-01 18:02:14 +00003058 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003059 case 0:
3060 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003061 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003062 index = fieldFromInstruction32(Insn, 5, 3);
3063 break;
3064 case 1:
3065 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003066 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003067 index = fieldFromInstruction32(Insn, 6, 2);
3068 if (fieldFromInstruction32(Insn, 4, 1))
3069 align = 2;
3070 break;
3071 case 2:
3072 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003073 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003074 index = fieldFromInstruction32(Insn, 7, 1);
3075 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3076 align = 4;
3077 }
3078
Owen Andersona6804442011-09-01 23:23:50 +00003079 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3080 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003081 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003082 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3083 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003084 }
Owen Andersona6804442011-09-01 23:23:50 +00003085 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3086 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003087 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003088 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003089 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003090 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3091 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003092 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003093 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003094 }
3095
Owen Andersona6804442011-09-01 23:23:50 +00003096 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3097 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003098 Inst.addOperand(MCOperand::CreateImm(index));
3099
Owen Anderson83e3f672011-08-17 17:44:15 +00003100 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003101}
3102
Owen Andersona6804442011-09-01 23:23:50 +00003103static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003104 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003105 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003106
Owen Anderson7a2e1772011-08-15 18:44:44 +00003107 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3108 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3109 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3110 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3111 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3112
3113 unsigned align = 0;
3114 unsigned index = 0;
3115 switch (size) {
3116 default:
James Molloyc047dca2011-09-01 18:02:14 +00003117 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003118 case 0:
3119 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003120 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003121 index = fieldFromInstruction32(Insn, 5, 3);
3122 break;
3123 case 1:
3124 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003125 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003126 index = fieldFromInstruction32(Insn, 6, 2);
3127 if (fieldFromInstruction32(Insn, 4, 1))
3128 align = 2;
3129 break;
3130 case 2:
3131 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003132 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003133 index = fieldFromInstruction32(Insn, 7, 1);
3134 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3135 align = 4;
3136 }
3137
3138 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003139 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3140 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003141 }
Owen Andersona6804442011-09-01 23:23:50 +00003142 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3143 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003144 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003145 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003146 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003147 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3148 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003149 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003150 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003151 }
3152
Owen Andersona6804442011-09-01 23:23:50 +00003153 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3154 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003155 Inst.addOperand(MCOperand::CreateImm(index));
3156
Owen Anderson83e3f672011-08-17 17:44:15 +00003157 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003158}
3159
3160
Owen Andersona6804442011-09-01 23:23:50 +00003161static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003162 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003163 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003164
Owen Anderson7a2e1772011-08-15 18:44:44 +00003165 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3166 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3167 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3168 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3169 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3170
3171 unsigned align = 0;
3172 unsigned index = 0;
3173 unsigned inc = 1;
3174 switch (size) {
3175 default:
James Molloyc047dca2011-09-01 18:02:14 +00003176 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003177 case 0:
3178 index = fieldFromInstruction32(Insn, 5, 3);
3179 if (fieldFromInstruction32(Insn, 4, 1))
3180 align = 2;
3181 break;
3182 case 1:
3183 index = fieldFromInstruction32(Insn, 6, 2);
3184 if (fieldFromInstruction32(Insn, 4, 1))
3185 align = 4;
3186 if (fieldFromInstruction32(Insn, 5, 1))
3187 inc = 2;
3188 break;
3189 case 2:
3190 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003191 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003192 index = fieldFromInstruction32(Insn, 7, 1);
3193 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3194 align = 8;
3195 if (fieldFromInstruction32(Insn, 6, 1))
3196 inc = 2;
3197 break;
3198 }
3199
Owen Andersona6804442011-09-01 23:23:50 +00003200 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3201 return MCDisassembler::Fail;
3202 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3203 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003204 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003205 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3206 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003207 }
Owen Andersona6804442011-09-01 23:23:50 +00003208 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3209 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003210 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003211 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003212 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003213 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3214 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003215 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003216 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003217 }
3218
Owen Andersona6804442011-09-01 23:23:50 +00003219 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3220 return MCDisassembler::Fail;
3221 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3222 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003223 Inst.addOperand(MCOperand::CreateImm(index));
3224
Owen Anderson83e3f672011-08-17 17:44:15 +00003225 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003226}
3227
Owen Andersona6804442011-09-01 23:23:50 +00003228static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003229 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003230 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003231
Owen Anderson7a2e1772011-08-15 18:44:44 +00003232 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3233 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3234 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3235 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3236 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3237
3238 unsigned align = 0;
3239 unsigned index = 0;
3240 unsigned inc = 1;
3241 switch (size) {
3242 default:
James Molloyc047dca2011-09-01 18:02:14 +00003243 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003244 case 0:
3245 index = fieldFromInstruction32(Insn, 5, 3);
3246 if (fieldFromInstruction32(Insn, 4, 1))
3247 align = 2;
3248 break;
3249 case 1:
3250 index = fieldFromInstruction32(Insn, 6, 2);
3251 if (fieldFromInstruction32(Insn, 4, 1))
3252 align = 4;
3253 if (fieldFromInstruction32(Insn, 5, 1))
3254 inc = 2;
3255 break;
3256 case 2:
3257 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003258 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003259 index = fieldFromInstruction32(Insn, 7, 1);
3260 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3261 align = 8;
3262 if (fieldFromInstruction32(Insn, 6, 1))
3263 inc = 2;
3264 break;
3265 }
3266
3267 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003268 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3269 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003270 }
Owen Andersona6804442011-09-01 23:23:50 +00003271 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3272 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003273 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003274 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003275 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003276 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3277 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003278 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003279 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003280 }
3281
Owen Andersona6804442011-09-01 23:23:50 +00003282 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3283 return MCDisassembler::Fail;
3284 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3285 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003286 Inst.addOperand(MCOperand::CreateImm(index));
3287
Owen Anderson83e3f672011-08-17 17:44:15 +00003288 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003289}
3290
3291
Owen Andersona6804442011-09-01 23:23:50 +00003292static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003293 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003294 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003295
Owen Anderson7a2e1772011-08-15 18:44:44 +00003296 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3297 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3298 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3299 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3300 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3301
3302 unsigned align = 0;
3303 unsigned index = 0;
3304 unsigned inc = 1;
3305 switch (size) {
3306 default:
James Molloyc047dca2011-09-01 18:02:14 +00003307 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003308 case 0:
3309 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003310 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003311 index = fieldFromInstruction32(Insn, 5, 3);
3312 break;
3313 case 1:
3314 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003315 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003316 index = fieldFromInstruction32(Insn, 6, 2);
3317 if (fieldFromInstruction32(Insn, 5, 1))
3318 inc = 2;
3319 break;
3320 case 2:
3321 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003322 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003323 index = fieldFromInstruction32(Insn, 7, 1);
3324 if (fieldFromInstruction32(Insn, 6, 1))
3325 inc = 2;
3326 break;
3327 }
3328
Owen Andersona6804442011-09-01 23:23:50 +00003329 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3330 return MCDisassembler::Fail;
3331 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3332 return MCDisassembler::Fail;
3333 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3334 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003335
3336 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003337 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3338 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003339 }
Owen Andersona6804442011-09-01 23:23:50 +00003340 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3341 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003342 Inst.addOperand(MCOperand::CreateImm(align));
Owen Andersoneaca9282011-08-30 22:58:27 +00003343 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003344 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003345 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3346 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003347 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003348 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003349 }
3350
Owen Andersona6804442011-09-01 23:23:50 +00003351 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3352 return MCDisassembler::Fail;
3353 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3354 return MCDisassembler::Fail;
3355 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3356 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003357 Inst.addOperand(MCOperand::CreateImm(index));
3358
Owen Anderson83e3f672011-08-17 17:44:15 +00003359 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003360}
3361
Owen Andersona6804442011-09-01 23:23:50 +00003362static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003363 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003364 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003365
Owen Anderson7a2e1772011-08-15 18:44:44 +00003366 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3367 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3368 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3369 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3370 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3371
3372 unsigned align = 0;
3373 unsigned index = 0;
3374 unsigned inc = 1;
3375 switch (size) {
3376 default:
James Molloyc047dca2011-09-01 18:02:14 +00003377 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003378 case 0:
3379 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003380 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003381 index = fieldFromInstruction32(Insn, 5, 3);
3382 break;
3383 case 1:
3384 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003385 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003386 index = fieldFromInstruction32(Insn, 6, 2);
3387 if (fieldFromInstruction32(Insn, 5, 1))
3388 inc = 2;
3389 break;
3390 case 2:
3391 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003392 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003393 index = fieldFromInstruction32(Insn, 7, 1);
3394 if (fieldFromInstruction32(Insn, 6, 1))
3395 inc = 2;
3396 break;
3397 }
3398
3399 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003400 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3401 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003402 }
Owen Andersona6804442011-09-01 23:23:50 +00003403 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3404 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003405 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003406 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003407 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003408 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3409 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003410 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003411 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003412 }
3413
Owen Andersona6804442011-09-01 23:23:50 +00003414 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3415 return MCDisassembler::Fail;
3416 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3417 return MCDisassembler::Fail;
3418 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3419 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003420 Inst.addOperand(MCOperand::CreateImm(index));
3421
Owen Anderson83e3f672011-08-17 17:44:15 +00003422 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003423}
3424
3425
Owen Andersona6804442011-09-01 23:23:50 +00003426static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003427 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003428 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003429
Owen Anderson7a2e1772011-08-15 18:44:44 +00003430 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3431 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3432 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3433 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3434 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3435
3436 unsigned align = 0;
3437 unsigned index = 0;
3438 unsigned inc = 1;
3439 switch (size) {
3440 default:
James Molloyc047dca2011-09-01 18:02:14 +00003441 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003442 case 0:
3443 if (fieldFromInstruction32(Insn, 4, 1))
3444 align = 4;
3445 index = fieldFromInstruction32(Insn, 5, 3);
3446 break;
3447 case 1:
3448 if (fieldFromInstruction32(Insn, 4, 1))
3449 align = 8;
3450 index = fieldFromInstruction32(Insn, 6, 2);
3451 if (fieldFromInstruction32(Insn, 5, 1))
3452 inc = 2;
3453 break;
3454 case 2:
3455 if (fieldFromInstruction32(Insn, 4, 2))
3456 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3457 index = fieldFromInstruction32(Insn, 7, 1);
3458 if (fieldFromInstruction32(Insn, 6, 1))
3459 inc = 2;
3460 break;
3461 }
3462
Owen Andersona6804442011-09-01 23:23:50 +00003463 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3464 return MCDisassembler::Fail;
3465 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3466 return MCDisassembler::Fail;
3467 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3468 return MCDisassembler::Fail;
3469 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3470 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003471
3472 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003473 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3474 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003475 }
Owen Andersona6804442011-09-01 23:23:50 +00003476 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3477 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003478 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003479 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003480 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003481 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3482 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003483 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003484 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003485 }
3486
Owen Andersona6804442011-09-01 23:23:50 +00003487 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3488 return MCDisassembler::Fail;
3489 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3490 return MCDisassembler::Fail;
3491 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3492 return MCDisassembler::Fail;
3493 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3494 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003495 Inst.addOperand(MCOperand::CreateImm(index));
3496
Owen Anderson83e3f672011-08-17 17:44:15 +00003497 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003498}
3499
Owen Andersona6804442011-09-01 23:23:50 +00003500static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003501 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003502 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003503
Owen Anderson7a2e1772011-08-15 18:44:44 +00003504 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3505 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3506 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3507 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3508 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3509
3510 unsigned align = 0;
3511 unsigned index = 0;
3512 unsigned inc = 1;
3513 switch (size) {
3514 default:
James Molloyc047dca2011-09-01 18:02:14 +00003515 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003516 case 0:
3517 if (fieldFromInstruction32(Insn, 4, 1))
3518 align = 4;
3519 index = fieldFromInstruction32(Insn, 5, 3);
3520 break;
3521 case 1:
3522 if (fieldFromInstruction32(Insn, 4, 1))
3523 align = 8;
3524 index = fieldFromInstruction32(Insn, 6, 2);
3525 if (fieldFromInstruction32(Insn, 5, 1))
3526 inc = 2;
3527 break;
3528 case 2:
3529 if (fieldFromInstruction32(Insn, 4, 2))
3530 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3531 index = fieldFromInstruction32(Insn, 7, 1);
3532 if (fieldFromInstruction32(Insn, 6, 1))
3533 inc = 2;
3534 break;
3535 }
3536
3537 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003538 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3539 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003540 }
Owen Andersona6804442011-09-01 23:23:50 +00003541 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3542 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003543 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003544 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003545 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003546 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3547 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003548 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003549 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003550 }
3551
Owen Andersona6804442011-09-01 23:23:50 +00003552 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3553 return MCDisassembler::Fail;
3554 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3555 return MCDisassembler::Fail;
3556 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3557 return MCDisassembler::Fail;
3558 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3559 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003560 Inst.addOperand(MCOperand::CreateImm(index));
3561
Owen Anderson83e3f672011-08-17 17:44:15 +00003562 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003563}
3564
Owen Andersona6804442011-09-01 23:23:50 +00003565static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003566 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003567 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003568 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3569 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3570 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3571 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3572 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3573
3574 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003575 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003576
Owen Andersona6804442011-09-01 23:23:50 +00003577 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3578 return MCDisassembler::Fail;
3579 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3580 return MCDisassembler::Fail;
3581 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3582 return MCDisassembler::Fail;
3583 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3584 return MCDisassembler::Fail;
3585 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3586 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003587
3588 return S;
3589}
3590
Owen Andersona6804442011-09-01 23:23:50 +00003591static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003592 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003593 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003594 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3595 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3596 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3597 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3598 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3599
3600 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003601 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003602
Owen Andersona6804442011-09-01 23:23:50 +00003603 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3604 return MCDisassembler::Fail;
3605 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3606 return MCDisassembler::Fail;
3607 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3608 return MCDisassembler::Fail;
3609 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3610 return MCDisassembler::Fail;
3611 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3612 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003613
3614 return S;
3615}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00003616
Owen Andersona6804442011-09-01 23:23:50 +00003617static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoneaca9282011-08-30 22:58:27 +00003618 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003619 DecodeStatus S = MCDisassembler::Success;
Owen Andersoneaca9282011-08-30 22:58:27 +00003620 unsigned pred = fieldFromInstruction16(Insn, 4, 4);
3621 // The InstPrinter needs to have the low bit of the predicate in
3622 // the mask operand to be able to print it properly.
3623 unsigned mask = fieldFromInstruction16(Insn, 0, 5);
3624
3625 if (pred == 0xF) {
3626 pred = 0xE;
James Molloyc047dca2011-09-01 18:02:14 +00003627 S = MCDisassembler::SoftFail;
Owen Andersone234d022011-08-24 17:21:43 +00003628 }
3629
Owen Andersoneaca9282011-08-30 22:58:27 +00003630 if ((mask & 0xF) == 0) {
3631 // Preserve the high bit of the mask, which is the low bit of
3632 // the predicate.
3633 mask &= 0x10;
3634 mask |= 0x8;
James Molloyc047dca2011-09-01 18:02:14 +00003635 S = MCDisassembler::SoftFail;
Owen Andersonf4408202011-08-24 22:40:22 +00003636 }
Owen Andersoneaca9282011-08-30 22:58:27 +00003637
3638 Inst.addOperand(MCOperand::CreateImm(pred));
3639 Inst.addOperand(MCOperand::CreateImm(mask));
Owen Andersonf4408202011-08-24 22:40:22 +00003640 return S;
3641}