blob: 02ef201aafff6b6b2b8b67705a25cc8e3ae569e7 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000026#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000027#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/CodeGen/AsmPrinter.h"
Evan Chenga8e29892007-01-19 07:51:42 +000029#include "llvm/CodeGen/DwarfWriter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000033#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000035#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000036#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000037#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000038#include "llvm/MC/MCSymbol.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000039#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000040#include "llvm/Target/TargetLoweringObjectFile.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000041#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000042#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000043#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000044#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000046#include "llvm/ADT/StringExtras.h"
Evan Chengae94e592008-12-05 01:06:39 +000047#include "llvm/ADT/StringSet.h"
Chris Lattner97f06932009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Chris Lattner97f06932009-10-19 20:20:46 +000050#include "llvm/Support/FormattedStream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051#include "llvm/Support/MathExtras.h"
52#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053using namespace llvm;
54
Chris Lattner97f06932009-10-19 20:20:46 +000055static cl::opt<bool>
56EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
57 cl::desc("enable experimental asmprinter gunk in the arm backend"));
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000060 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000061
62 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
63 /// make the right decision when printing asm code for different targets.
64 const ARMSubtarget *Subtarget;
65
66 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000067 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000068 ARMFunctionInfo *AFI;
69
Evan Cheng6d63a722008-09-18 07:27:23 +000070 /// MCP - Keep a pointer to constantpool entries of the current
71 /// MachineFunction.
72 const MachineConstantPool *MCP;
73
Bill Wendling57f0db82009-02-24 08:30:20 +000074 public:
David Greene71847812009-07-14 20:18:05 +000075 explicit ARMAsmPrinter(formatted_raw_ostream &O, TargetMachine &TM,
Chris Lattneraf76e592009-08-22 20:48:53 +000076 const MCAsmInfo *T, bool V)
Chris Lattnera10343f2009-10-19 18:08:02 +000077 : AsmPrinter(O, TM, T, V), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000078 Subtarget = &TM.getSubtarget<ARMSubtarget>();
79 }
80
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000081 virtual const char *getPassName() const {
82 return "ARM Assembly Printer";
83 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000084
85 void printMCInst(const MCInst *MI) {
Chris Lattner61d35c22009-10-19 21:21:39 +000086 ARMInstPrinter(O, *MAI, VerboseAsm).printInstruction(MI);
Chris Lattner97f06932009-10-19 20:20:46 +000087 }
88
89 void printInstructionThroughMCStreamer(const MachineInstr *MI);
90
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000091
Evan Cheng055b0312009-06-29 07:51:04 +000092 void printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +000093 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +000094 void printSOImmOperand(const MachineInstr *MI, int OpNum);
95 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum);
96 void printSORegOperand(const MachineInstr *MI, int OpNum);
97 void printAddrMode2Operand(const MachineInstr *MI, int OpNum);
98 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum);
99 void printAddrMode3Operand(const MachineInstr *MI, int OpNum);
100 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum);
101 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000102 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000103 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000104 const char *Modifier = 0);
Bob Wilson8b024a52009-07-01 23:16:05 +0000105 void printAddrMode6Operand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000106 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000107 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000108 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000109
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000110 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenge5564742009-07-09 23:43:36 +0000111 void printThumbITMask(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000112 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum);
113 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000114 unsigned Scale);
Evan Cheng055b0312009-06-29 07:51:04 +0000115 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum);
116 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum);
117 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum);
118 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000119
Evan Cheng9cb9e672009-06-27 02:26:13 +0000120 void printT2SOOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000121 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum);
122 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum);
Evan Cheng5c874172009-07-09 22:21:59 +0000123 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000124 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000125 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000126
Evan Cheng055b0312009-06-29 07:51:04 +0000127 void printPredicateOperand(const MachineInstr *MI, int OpNum);
128 void printSBitModifierOperand(const MachineInstr *MI, int OpNum);
129 void printPCLabel(const MachineInstr *MI, int OpNum);
130 void printRegisterList(const MachineInstr *MI, int OpNum);
131 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000132 const char *Modifier);
Evan Cheng055b0312009-06-29 07:51:04 +0000133 void printJTBlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng66ac5312009-07-25 00:33:29 +0000134 void printJT2BlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng5657c012009-07-29 02:18:14 +0000135 void printTBAddrMode(const MachineInstr *MI, int OpNum);
Bob Wilson4f38b382009-08-21 21:58:55 +0000136 void printNoHashImmediate(const MachineInstr *MI, int OpNum);
Evan Cheng39382422009-10-28 01:44:26 +0000137 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum);
138 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +0000139
Bob Wilson54c78ef2009-11-06 23:33:28 +0000140 void printHex8ImmOperand(const MachineInstr *MI, int OpNum) {
141 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
142 }
143 void printHex16ImmOperand(const MachineInstr *MI, int OpNum) {
144 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
145 }
146 void printHex32ImmOperand(const MachineInstr *MI, int OpNum) {
147 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
148 }
149 void printHex64ImmOperand(const MachineInstr *MI, int OpNum) {
150 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
151 }
152
Evan Cheng055b0312009-06-29 07:51:04 +0000153 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000154 unsigned AsmVariant, const char *ExtraCode);
Evan Cheng055b0312009-06-29 07:51:04 +0000155 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000156 unsigned AsmVariant,
157 const char *ExtraCode);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000158
Chris Lattner41aefdc2009-08-08 01:32:19 +0000159 void printInstruction(const MachineInstr *MI); // autogenerated.
Chris Lattnerd95148f2009-09-13 20:19:22 +0000160 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000161
Chris Lattnera786cea2010-01-28 01:10:34 +0000162 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000163 bool runOnMachineFunction(MachineFunction &F);
Chris Lattnera2406192010-01-28 00:19:24 +0000164
165 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000166 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000167 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000168 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Chris Lattner0890cf12010-01-25 19:51:38 +0000170 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
171 const MachineBasicBlock *MBB) const;
172 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000173
Evan Cheng711b6dc2008-08-08 06:56:16 +0000174 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
175 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000176 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000177 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
178 case 1: O << MAI->getData8bitsDirective(0); break;
179 case 2: O << MAI->getData16bitsDirective(0); break;
180 case 4: O << MAI->getData32bitsDirective(0); break;
181 default: assert(0 && "Unknown CPV size");
182 }
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Evan Cheng711b6dc2008-08-08 06:56:16 +0000184 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Chris Lattner48130352010-01-13 06:38:18 +0000185 SmallString<128> TmpNameStr;
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000186
187 if (ACPV->isLSDA()) {
Chris Lattner48130352010-01-13 06:38:18 +0000188 raw_svector_ostream(TmpNameStr) << MAI->getPrivateGlobalPrefix() <<
Jim Grosbachc40d9f92009-09-01 18:49:12 +0000189 "_LSDA_" << getFunctionNumber();
Chris Lattner48130352010-01-13 06:38:18 +0000190 O << TmpNameStr.str();
Bob Wilson28989a82009-11-02 16:59:06 +0000191 } else if (ACPV->isBlockAddress()) {
Chris Lattner48130352010-01-13 06:38:18 +0000192 O << GetBlockAddressSymbol(ACPV->getBlockAddress())->getName();
Bob Wilson28989a82009-11-02 16:59:06 +0000193 } else if (ACPV->isGlobalValue()) {
194 GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000195 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000196 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000197 if (!isIndirect)
Chris Lattner10b318b2010-01-17 21:43:43 +0000198 O << *GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000199 else {
200 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000201 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000202 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000203
204 MachineModuleInfoMachO &MMIMachO =
205 MMI->getObjFileInfo<MachineModuleInfoMachO>();
206 const MCSymbol *&StubSym =
207 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
208 MMIMachO.getGVStubEntry(Sym);
Chris Lattner8b378752010-01-15 23:26:49 +0000209 if (StubSym == 0)
Chris Lattner6b04ede2010-01-15 23:18:17 +0000210 StubSym = GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000211 }
Bob Wilson28989a82009-11-02 16:59:06 +0000212 } else {
213 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000214 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000215 }
Jim Grosbache9952212009-09-04 01:38:51 +0000216
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000217 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000218 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000219 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000220 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000221 << "+" << (unsigned)ACPV->getPCAdjustment();
222 if (ACPV->mustAddCurrentAddress())
223 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000224 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000225 }
Chris Lattner8b378752010-01-15 23:26:49 +0000226 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000227 }
Jim Grosbache9952212009-09-04 01:38:51 +0000228
Evan Chenga8e29892007-01-19 07:51:42 +0000229 void getAnalysisUsage(AnalysisUsage &AU) const {
Gordon Henriksencd8bc052007-09-30 13:39:29 +0000230 AsmPrinter::getAnalysisUsage(AU);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 AU.setPreservesAll();
Jim Laskey44c3b9f2007-01-26 21:22:28 +0000232 AU.addRequired<MachineModuleInfo>();
Devang Pateleb3fc282009-01-08 23:40:34 +0000233 AU.addRequired<DwarfWriter>();
Evan Chenga8e29892007-01-19 07:51:42 +0000234 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000235 };
236} // end of anonymous namespace
237
238#include "ARMGenAsmWriter.inc"
239
Chris Lattner953ebb72010-01-27 23:58:11 +0000240void ARMAsmPrinter::EmitFunctionEntryLabel() {
241 if (AFI->isThumbFunction()) {
242 O << "\t.code\t16\n";
243 O << "\t.thumb_func";
244 if (Subtarget->isTargetDarwin())
245 O << '\t' << *CurrentFnSym;
246 O << '\n';
247 }
248
249 OutStreamer.EmitLabel(CurrentFnSym);
250}
251
Evan Chenga8e29892007-01-19 07:51:42 +0000252/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000253/// method to print assembly for each instruction.
254///
255bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000256 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000257 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000258
Evan Chenga8e29892007-01-19 07:51:42 +0000259 SetupMachineFunction(MF);
260 O << "\n";
Rafael Espindola4b442b52006-05-23 02:48:20 +0000261
Chris Lattner953ebb72010-01-27 23:58:11 +0000262 EmitFunctionHeader();
Chris Lattnera786cea2010-01-28 01:10:34 +0000263 EmitFunctionBody();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000264 return false;
265}
266
Evan Cheng055b0312009-06-29 07:51:04 +0000267void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000268 const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000269 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000270 unsigned TF = MO.getTargetFlags();
271
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000272 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000273 default:
274 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000275 case MachineOperand::MO_Register: {
276 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000277 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
278 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
279 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
280 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
281 O << '{'
282 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
283 << '}';
284 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
285 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
286 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
287 &ARM::DPR_VFP2RegClass);
288 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
289 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000290 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000291 O << getRegisterName(Reg);
292 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000293 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000294 }
Evan Chenga8e29892007-01-19 07:51:42 +0000295 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000296 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000297 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000298 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
299 (TF & ARMII::MO_LO16))
300 O << ":lower16:";
301 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
302 (TF & ARMII::MO_HI16))
303 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000304 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000305 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000306 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000307 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerf71cb012010-01-26 04:55:51 +0000308 O << *MO.getMBB()->getSymbol(OutContext);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000309 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000310 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000311 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000312 GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000313
314 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
315 (TF & ARMII::MO_LO16))
316 O << ":lower16:";
317 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
318 (TF & ARMII::MO_HI16))
319 O << ":upper16:";
Chris Lattner10b318b2010-01-17 21:43:43 +0000320 O << *GetGlobalValueSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000321
322 printOffset(MO.getOffset());
323
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000324 if (isCallOp && Subtarget->isTargetELF() &&
325 TM.getRelocationModel() == Reloc::PIC_)
326 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000327 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000328 }
Evan Chenga8e29892007-01-19 07:51:42 +0000329 case MachineOperand::MO_ExternalSymbol: {
330 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000331 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000332
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000333 if (isCallOp && Subtarget->isTargetELF() &&
334 TM.getRelocationModel() == Reloc::PIC_)
335 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000336 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000337 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000338 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000339 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000340 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000341 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000342 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000343 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000344 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000345}
346
David Greene71847812009-07-14 20:18:05 +0000347static void printSOImm(formatted_raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000348 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000349 // Break it up into two parts that make up a shifter immediate.
350 V = ARM_AM::getSOImmVal(V);
351 assert(V != -1 && "Not a valid so_imm value!");
352
Evan Chengc70d1842007-03-20 08:11:30 +0000353 unsigned Imm = ARM_AM::getSOImmValImm(V);
354 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000355
Evan Chenga8e29892007-01-19 07:51:42 +0000356 // Print low-level immediate formation info, per
357 // A5.1.3: "Data-processing operands - Immediate".
358 if (Rot) {
359 O << "#" << Imm << ", " << Rot;
360 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000361 if (VerboseAsm) {
362 O.PadToColumn(MAI->getCommentColumn());
363 O << MAI->getCommentString() << ' ';
364 O << (int)ARM_AM::rotr32(Imm, Rot);
365 }
Evan Chenga8e29892007-01-19 07:51:42 +0000366 } else {
367 O << "#" << Imm;
368 }
369}
370
Evan Chengc70d1842007-03-20 08:11:30 +0000371/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
372/// immediate in bits 0-7.
373void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum) {
374 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000375 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner33adcfb2009-08-22 21:43:10 +0000376 printSOImm(O, MO.getImm(), VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000377}
378
Evan Cheng90922132008-11-06 02:25:39 +0000379/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
380/// followed by an 'orr' to materialize.
Evan Chengc70d1842007-03-20 08:11:30 +0000381void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum) {
382 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000383 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000384 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
385 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000386 printSOImm(O, V1, VerboseAsm, MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000387 O << "\n\torr";
388 printPredicateOperand(MI, 2);
Evan Cheng162e3092009-10-26 23:45:59 +0000389 O << "\t";
Jim Grosbache9952212009-09-04 01:38:51 +0000390 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000391 O << ", ";
Jim Grosbache9952212009-09-04 01:38:51 +0000392 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000393 O << ", ";
Chris Lattner33adcfb2009-08-22 21:43:10 +0000394 printSOImm(O, V2, VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// so_reg is a 4-operand unit corresponding to register forms of the A5.1
398// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000399// REG 0 0 - e.g. R5
400// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000401// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
402void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op) {
403 const MachineOperand &MO1 = MI->getOperand(Op);
404 const MachineOperand &MO2 = MI->getOperand(Op+1);
405 const MachineOperand &MO3 = MI->getOperand(Op+2);
406
Chris Lattner762ccea2009-09-13 20:31:40 +0000407 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000408
409 // Print the shift opc.
410 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000411 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000412 << " ";
413
414 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000415 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000416 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
417 } else {
418 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
419 }
420}
421
422void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op) {
423 const MachineOperand &MO1 = MI->getOperand(Op);
424 const MachineOperand &MO2 = MI->getOperand(Op+1);
425 const MachineOperand &MO3 = MI->getOperand(Op+2);
426
Dan Gohmand735b802008-10-03 15:45:36 +0000427 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000428 printOperand(MI, Op);
429 return;
430 }
431
Chris Lattner762ccea2009-09-13 20:31:40 +0000432 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000433
434 if (!MO2.getReg()) {
435 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
436 O << ", #"
437 << (char)ARM_AM::getAM2Op(MO3.getImm())
438 << ARM_AM::getAM2Offset(MO3.getImm());
439 O << "]";
440 return;
441 }
442
443 O << ", "
444 << (char)ARM_AM::getAM2Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000445 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000446
Evan Chenga8e29892007-01-19 07:51:42 +0000447 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
448 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000449 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000450 << " #" << ShImm;
451 O << "]";
452}
453
454void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op){
455 const MachineOperand &MO1 = MI->getOperand(Op);
456 const MachineOperand &MO2 = MI->getOperand(Op+1);
457
458 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000459 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
460 assert(ImmOffs && "Malformed indexed load / store!");
461 O << "#"
462 << (char)ARM_AM::getAM2Op(MO2.getImm())
463 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000464 return;
465 }
466
467 O << (char)ARM_AM::getAM2Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000468 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000469
Evan Chenga8e29892007-01-19 07:51:42 +0000470 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
471 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000472 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000473 << " #" << ShImm;
474}
475
476void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op) {
477 const MachineOperand &MO1 = MI->getOperand(Op);
478 const MachineOperand &MO2 = MI->getOperand(Op+1);
479 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000480
Dan Gohman6f0d0242008-02-10 18:45:23 +0000481 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000482 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000483
484 if (MO2.getReg()) {
485 O << ", "
486 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000487 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000488 << "]";
489 return;
490 }
Jim Grosbache9952212009-09-04 01:38:51 +0000491
Evan Chenga8e29892007-01-19 07:51:42 +0000492 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
493 O << ", #"
494 << (char)ARM_AM::getAM3Op(MO3.getImm())
495 << ImmOffs;
496 O << "]";
497}
498
499void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op){
500 const MachineOperand &MO1 = MI->getOperand(Op);
501 const MachineOperand &MO2 = MI->getOperand(Op+1);
502
503 if (MO1.getReg()) {
504 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000505 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000506 return;
507 }
508
509 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000510 assert(ImmOffs && "Malformed indexed load / store!");
Evan Chenga8e29892007-01-19 07:51:42 +0000511 O << "#"
Evan Chengbdc98692007-05-03 23:30:36 +0000512 << (char)ARM_AM::getAM3Op(MO2.getImm())
Evan Chenga8e29892007-01-19 07:51:42 +0000513 << ImmOffs;
514}
Jim Grosbache9952212009-09-04 01:38:51 +0000515
Evan Chenga8e29892007-01-19 07:51:42 +0000516void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
517 const char *Modifier) {
518 const MachineOperand &MO1 = MI->getOperand(Op);
519 const MachineOperand &MO2 = MI->getOperand(Op+1);
520 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
521 if (Modifier && strcmp(Modifier, "submode") == 0) {
522 if (MO1.getReg() == ARM::SP) {
Evan Cheng27934da2009-08-04 01:43:45 +0000523 // FIXME
Evan Chenga8e29892007-01-19 07:51:42 +0000524 bool isLDM = (MI->getOpcode() == ARM::LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000525 MI->getOpcode() == ARM::LDM_RET ||
Evan Cheng9e7a3122009-08-04 21:12:13 +0000526 MI->getOpcode() == ARM::t2LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000527 MI->getOpcode() == ARM::t2LDM_RET);
Evan Chenga8e29892007-01-19 07:51:42 +0000528 O << ARM_AM::getAMSubModeAltStr(Mode, isLDM);
529 } else
530 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000531 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
532 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
533 if (Mode == ARM_AM::ia)
534 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000535 } else {
536 printOperand(MI, Op);
537 if (ARM_AM::getAM4WBFlag(MO2.getImm()))
538 O << "!";
539 }
540}
541
542void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
543 const char *Modifier) {
544 const MachineOperand &MO1 = MI->getOperand(Op);
545 const MachineOperand &MO2 = MI->getOperand(Op+1);
546
Dan Gohmand735b802008-10-03 15:45:36 +0000547 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000548 printOperand(MI, Op);
549 return;
550 }
Jim Grosbache9952212009-09-04 01:38:51 +0000551
Dan Gohman6f0d0242008-02-10 18:45:23 +0000552 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000553
554 if (Modifier && strcmp(Modifier, "submode") == 0) {
555 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000556 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000557 return;
558 } else if (Modifier && strcmp(Modifier, "base") == 0) {
559 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000560 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000561 if (ARM_AM::getAM5WBFlag(MO2.getImm()))
562 O << "!";
563 return;
564 }
Jim Grosbache9952212009-09-04 01:38:51 +0000565
Chris Lattner762ccea2009-09-13 20:31:40 +0000566 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000567
Evan Chenga8e29892007-01-19 07:51:42 +0000568 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
569 O << ", #"
570 << (char)ARM_AM::getAM5Op(MO2.getImm())
571 << ImmOffs*4;
572 }
573 O << "]";
574}
575
Bob Wilson8b024a52009-07-01 23:16:05 +0000576void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op) {
577 const MachineOperand &MO1 = MI->getOperand(Op);
578 const MachineOperand &MO2 = MI->getOperand(Op+1);
579 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000580 const MachineOperand &MO4 = MI->getOperand(Op+3);
Bob Wilson8b024a52009-07-01 23:16:05 +0000581
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000582 O << "[" << getRegisterName(MO1.getReg());
583 if (MO4.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000584 // FIXME: Both darwin as and GNU as violate ARM docs here.
585 O << ", :" << MO4.getImm();
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000586 }
587 O << "]";
Bob Wilson8b024a52009-07-01 23:16:05 +0000588
589 if (ARM_AM::getAM6WBFlag(MO3.getImm())) {
590 if (MO2.getReg() == 0)
591 O << "!";
592 else
Chris Lattner762ccea2009-09-13 20:31:40 +0000593 O << ", " << getRegisterName(MO2.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000594 }
595}
596
Evan Chenga8e29892007-01-19 07:51:42 +0000597void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
598 const char *Modifier) {
599 if (Modifier && strcmp(Modifier, "label") == 0) {
600 printPCLabel(MI, Op+1);
601 return;
602 }
603
604 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000605 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000606 O << "[pc, +" << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000607}
608
609void
Evan Chengf49810c2009-06-23 17:48:47 +0000610ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op) {
611 const MachineOperand &MO = MI->getOperand(Op);
612 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000613 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000614 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000615 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
616 O << "#" << lsb << ", #" << width;
617}
618
Evan Cheng055b0312009-06-29 07:51:04 +0000619//===--------------------------------------------------------------------===//
620
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000621void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op) {
622 O << "#" << MI->getOperand(Op).getImm() * 4;
623}
624
Evan Chengf49810c2009-06-23 17:48:47 +0000625void
Evan Chenge5564742009-07-09 23:43:36 +0000626ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op) {
627 // (3 - the number of trailing zeros) is the number of then / else.
628 unsigned Mask = MI->getOperand(Op).getImm();
629 unsigned NumTZ = CountTrailingZeros_32(Mask);
630 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000631 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Evan Chengbc9b7542009-08-15 07:59:10 +0000632 bool T = (Mask & (1 << Pos)) == 0;
Evan Chenge5564742009-07-09 23:43:36 +0000633 if (T)
634 O << 't';
635 else
636 O << 'e';
637 }
638}
639
640void
Evan Chenga8e29892007-01-19 07:51:42 +0000641ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op) {
642 const MachineOperand &MO1 = MI->getOperand(Op);
643 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000644 O << "[" << getRegisterName(MO1.getReg());
645 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000646}
647
648void
649ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
650 unsigned Scale) {
651 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000652 const MachineOperand &MO2 = MI->getOperand(Op+1);
653 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000654
Dan Gohmand735b802008-10-03 15:45:36 +0000655 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000656 printOperand(MI, Op);
657 return;
658 }
659
Chris Lattner762ccea2009-09-13 20:31:40 +0000660 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000661 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000662 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000663 else if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000664 O << ", #+" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000665 O << "]";
666}
667
668void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000669ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000670 printThumbAddrModeRI5Operand(MI, Op, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000671}
672void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000673ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000674 printThumbAddrModeRI5Operand(MI, Op, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000675}
676void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000677ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000678 printThumbAddrModeRI5Operand(MI, Op, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000679}
680
681void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op) {
682 const MachineOperand &MO1 = MI->getOperand(Op);
683 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000684 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000685 if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000686 O << ", #+" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000687 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000688}
689
Evan Cheng055b0312009-06-29 07:51:04 +0000690//===--------------------------------------------------------------------===//
691
Evan Cheng9cb9e672009-06-27 02:26:13 +0000692// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
693// register with shift forms.
694// REG 0 0 - e.g. R5
695// REG IMM, SH_OPC - e.g. R5, LSL #3
696void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum) {
697 const MachineOperand &MO1 = MI->getOperand(OpNum);
698 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
699
700 unsigned Reg = MO1.getReg();
701 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000702 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000703
704 // Print the shift opc.
705 O << ", "
706 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
707 << " ";
708
709 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
710 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
711}
712
Evan Cheng055b0312009-06-29 07:51:04 +0000713void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
714 int OpNum) {
715 const MachineOperand &MO1 = MI->getOperand(OpNum);
716 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000717
Chris Lattner762ccea2009-09-13 20:31:40 +0000718 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000719
720 unsigned OffImm = MO2.getImm();
721 if (OffImm) // Don't print +0.
722 O << ", #+" << OffImm;
723 O << "]";
724}
725
726void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
727 int OpNum) {
728 const MachineOperand &MO1 = MI->getOperand(OpNum);
729 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
730
Chris Lattner762ccea2009-09-13 20:31:40 +0000731 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000732
733 int32_t OffImm = (int32_t)MO2.getImm();
734 // Don't print +0.
735 if (OffImm < 0)
736 O << ", #-" << -OffImm;
737 else if (OffImm > 0)
738 O << ", #+" << OffImm;
739 O << "]";
740}
741
Evan Cheng5c874172009-07-09 22:21:59 +0000742void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
743 int OpNum) {
744 const MachineOperand &MO1 = MI->getOperand(OpNum);
745 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
746
Chris Lattner762ccea2009-09-13 20:31:40 +0000747 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000748
749 int32_t OffImm = (int32_t)MO2.getImm() / 4;
750 // Don't print +0.
751 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000752 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000753 else if (OffImm > 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000754 O << ", #+" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000755 O << "]";
756}
757
Evan Chenge88d5ce2009-07-02 07:28:31 +0000758void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
759 int OpNum) {
760 const MachineOperand &MO1 = MI->getOperand(OpNum);
761 int32_t OffImm = (int32_t)MO1.getImm();
762 // Don't print +0.
763 if (OffImm < 0)
764 O << "#-" << -OffImm;
765 else if (OffImm > 0)
766 O << "#+" << OffImm;
767}
768
Evan Cheng055b0312009-06-29 07:51:04 +0000769void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
770 int OpNum) {
771 const MachineOperand &MO1 = MI->getOperand(OpNum);
772 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
773 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
774
Chris Lattner762ccea2009-09-13 20:31:40 +0000775 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000776
Evan Cheng3a214252009-08-11 08:52:18 +0000777 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000778 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000779
Evan Cheng3a214252009-08-11 08:52:18 +0000780 unsigned ShAmt = MO3.getImm();
781 if (ShAmt) {
782 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
783 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000784 }
785 O << "]";
786}
787
788
789//===--------------------------------------------------------------------===//
790
791void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum) {
792 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000793 if (CC != ARMCC::AL)
794 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000795}
796
Evan Cheng055b0312009-06-29 07:51:04 +0000797void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum){
798 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000799 if (Reg) {
800 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
801 O << 's';
802 }
803}
804
Evan Cheng055b0312009-06-29 07:51:04 +0000805void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum) {
806 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000807 O << MAI->getPrivateGlobalPrefix()
808 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000809}
810
Evan Cheng055b0312009-06-29 07:51:04 +0000811void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum) {
Evan Chenga8e29892007-01-19 07:51:42 +0000812 O << "{";
Evan Chengd20d6582009-10-01 01:33:39 +0000813 // Always skip the first operand, it's the optional (and implicit writeback).
814 for (unsigned i = OpNum+1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000815 if (MI->getOperand(i).isImplicit())
816 continue;
Evan Chengd20d6582009-10-01 01:33:39 +0000817 if ((int)i != OpNum+1) O << ", ";
Evan Chenga8e29892007-01-19 07:51:42 +0000818 printOperand(MI, i);
Evan Chenga8e29892007-01-19 07:51:42 +0000819 }
820 O << "}";
821}
822
Evan Cheng055b0312009-06-29 07:51:04 +0000823void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000824 const char *Modifier) {
825 assert(Modifier && "This operand only works with a modifier!");
826 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
827 // data itself.
828 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000829 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner1b46f432010-01-23 07:00:21 +0000830 O << *GetCPISymbol(ID) << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000831 } else {
832 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000833 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000834
Evan Cheng6d63a722008-09-18 07:27:23 +0000835 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000836
Evan Cheng711b6dc2008-08-08 06:56:16 +0000837 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000838 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000839 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000840 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000841 }
Evan Chenga8e29892007-01-19 07:51:42 +0000842 }
843}
844
Chris Lattner0890cf12010-01-25 19:51:38 +0000845MCSymbol *ARMAsmPrinter::
846GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
847 const MachineBasicBlock *MBB) const {
848 SmallString<60> Name;
849 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000850 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000851 << "_set_" << MBB->getNumber();
852 return OutContext.GetOrCreateSymbol(Name.str());
853}
854
855MCSymbol *ARMAsmPrinter::
856GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
857 SmallString<60> Name;
858 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000859 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner0890cf12010-01-25 19:51:38 +0000860 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000861}
862
Evan Cheng055b0312009-06-29 07:51:04 +0000863void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000864 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
865
Evan Cheng055b0312009-06-29 07:51:04 +0000866 const MachineOperand &MO1 = MI->getOperand(OpNum);
867 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner1b46f432010-01-23 07:00:21 +0000868
Chris Lattner8aa797a2007-12-30 23:10:15 +0000869 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000870 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
871 OutStreamer.EmitLabel(JTISymbol);
Evan Chenga8e29892007-01-19 07:51:42 +0000872
Chris Lattner33adcfb2009-08-22 21:43:10 +0000873 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000874
Dan Gohman45426112008-07-07 20:06:06 +0000875 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000876 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
877 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000878 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000879 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000880 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
881 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000882 bool isNew = JTSets.insert(MBB);
883
Chris Lattner0890cf12010-01-25 19:51:38 +0000884 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000885 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000886 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattnerf71cb012010-01-26 04:55:51 +0000887 << *MBB->getSymbol(OutContext) << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000888 }
Evan Chenga8e29892007-01-19 07:51:42 +0000889
890 O << JTEntryDirective << ' ';
891 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000892 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
893 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattnerf71cb012010-01-26 04:55:51 +0000894 O << *MBB->getSymbol(OutContext) << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000895 else
Chris Lattnerf71cb012010-01-26 04:55:51 +0000896 O << *MBB->getSymbol(OutContext);
Chris Lattner0890cf12010-01-25 19:51:38 +0000897
Evan Chengd85ac4d2007-01-27 02:29:45 +0000898 if (i != e-1)
899 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000900 }
901}
902
Evan Cheng66ac5312009-07-25 00:33:29 +0000903void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum) {
904 const MachineOperand &MO1 = MI->getOperand(OpNum);
905 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
906 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000907
908 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
909 OutStreamer.EmitLabel(JTISymbol);
Evan Cheng66ac5312009-07-25 00:33:29 +0000910
Evan Cheng66ac5312009-07-25 00:33:29 +0000911 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
912 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
913 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000914 bool ByteOffset = false, HalfWordOffset = false;
915 if (MI->getOpcode() == ARM::t2TBB)
916 ByteOffset = true;
917 else if (MI->getOpcode() == ARM::t2TBH)
918 HalfWordOffset = true;
919
Evan Cheng66ac5312009-07-25 00:33:29 +0000920 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
921 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000922 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000923 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000924 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000925 O << MAI->getData16bitsDirective();
Chris Lattner0890cf12010-01-25 19:51:38 +0000926
927 if (ByteOffset || HalfWordOffset)
Chris Lattnerf71cb012010-01-26 04:55:51 +0000928 O << '(' << *MBB->getSymbol(OutContext) << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +0000929 else
Chris Lattnerf71cb012010-01-26 04:55:51 +0000930 O << "\tb.w " << *MBB->getSymbol(OutContext);
Chris Lattner0890cf12010-01-25 19:51:38 +0000931
Evan Cheng66ac5312009-07-25 00:33:29 +0000932 if (i != e-1)
933 O << '\n';
934 }
Evan Chengff6ab172009-07-31 18:35:56 +0000935
936 // Make sure the instruction that follows TBB is 2-byte aligned.
937 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
938 if (ByteOffset && (JTBBs.size() & 1)) {
939 O << '\n';
940 EmitAlignment(1);
941 }
Evan Cheng66ac5312009-07-25 00:33:29 +0000942}
943
Evan Cheng5657c012009-07-29 02:18:14 +0000944void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000945 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +0000946 if (MI->getOpcode() == ARM::t2TBH)
947 O << ", lsl #1";
948 O << ']';
949}
950
Bob Wilson4f38b382009-08-21 21:58:55 +0000951void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000952 O << MI->getOperand(OpNum).getImm();
953}
Evan Chenga8e29892007-01-19 07:51:42 +0000954
Evan Cheng39382422009-10-28 01:44:26 +0000955void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum) {
956 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +0000957 O << '#' << FP->getValueAPF().convertToFloat();
Evan Cheng39382422009-10-28 01:44:26 +0000958 if (VerboseAsm) {
959 O.PadToColumn(MAI->getCommentColumn());
960 O << MAI->getCommentString() << ' ';
961 WriteAsOperand(O, FP, /*PrintType=*/false);
962 }
963}
964
965void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum) {
966 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +0000967 O << '#' << FP->getValueAPF().convertToDouble();
Evan Cheng39382422009-10-28 01:44:26 +0000968 if (VerboseAsm) {
969 O.PadToColumn(MAI->getCommentColumn());
970 O << MAI->getCommentString() << ' ';
971 WriteAsOperand(O, FP, /*PrintType=*/false);
972 }
973}
974
Evan Cheng055b0312009-06-29 07:51:04 +0000975bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000976 unsigned AsmVariant, const char *ExtraCode){
977 // Does this asm operand have a single letter operand modifier?
978 if (ExtraCode && ExtraCode[0]) {
979 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000980
Evan Chenga8e29892007-01-19 07:51:42 +0000981 switch (ExtraCode[0]) {
982 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000983 case 'a': // Print as a memory address.
984 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000985 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000986 return false;
987 }
988 // Fallthrough
989 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000990 if (!MI->getOperand(OpNum).isImm())
991 return true;
992 printNoHashImmediate(MI, OpNum);
Bob Wilson8f343462009-04-06 21:46:51 +0000993 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000994 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000995 case 'q': // Print a NEON quad precision register.
Evan Cheng055b0312009-06-29 07:51:04 +0000996 printOperand(MI, OpNum);
Evan Cheng23a95702007-03-08 22:42:46 +0000997 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000998 case 'Q':
999 if (TM.getTargetData()->isLittleEndian())
1000 break;
1001 // Fallthrough
1002 case 'R':
1003 if (TM.getTargetData()->isBigEndian())
1004 break;
1005 // Fallthrough
Jim Grosbache9952212009-09-04 01:38:51 +00001006 case 'H': // Write second word of DI / DF reference.
Evan Chenga8e29892007-01-19 07:51:42 +00001007 // Verify that this operand has two consecutive registers.
Evan Cheng055b0312009-06-29 07:51:04 +00001008 if (!MI->getOperand(OpNum).isReg() ||
1009 OpNum+1 == MI->getNumOperands() ||
1010 !MI->getOperand(OpNum+1).isReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001011 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001012 ++OpNum; // Return the high-part.
Evan Chenga8e29892007-01-19 07:51:42 +00001013 }
1014 }
Jim Grosbache9952212009-09-04 01:38:51 +00001015
Evan Cheng055b0312009-06-29 07:51:04 +00001016 printOperand(MI, OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +00001017 return false;
1018}
1019
Bob Wilson224c2442009-05-19 05:53:42 +00001020bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001021 unsigned OpNum, unsigned AsmVariant,
Bob Wilson224c2442009-05-19 05:53:42 +00001022 const char *ExtraCode) {
1023 if (ExtraCode && ExtraCode[0])
1024 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001025
1026 const MachineOperand &MO = MI->getOperand(OpNum);
1027 assert(MO.isReg() && "unexpected inline asm memory operand");
1028 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001029 return false;
1030}
1031
Chris Lattnera786cea2010-01-28 01:10:34 +00001032void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +00001033 if (EnableMCInst) {
1034 printInstructionThroughMCStreamer(MI);
1035 } else {
Chris Lattnera70e6442009-10-19 22:33:05 +00001036 int Opc = MI->getOpcode();
1037 if (Opc == ARM::CONSTPOOL_ENTRY)
1038 EmitAlignment(2);
1039
Chris Lattner97f06932009-10-19 20:20:46 +00001040 printInstruction(MI);
1041 }
Evan Chenga8e29892007-01-19 07:51:42 +00001042}
1043
Bob Wilson812209a2009-09-30 22:06:26 +00001044void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001045 if (Subtarget->isTargetDarwin()) {
1046 Reloc::Model RelocM = TM.getRelocationModel();
1047 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1048 // Declare all the text sections up front (before the DWARF sections
1049 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1050 // them together at the beginning of the object file. This helps
1051 // avoid out-of-range branches that are due a fundamental limitation of
1052 // the way symbol offsets are encoded with the current Darwin ARM
1053 // relocations.
Bob Wilson29e06692009-09-30 22:25:37 +00001054 TargetLoweringObjectFileMachO &TLOFMacho =
1055 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
1056 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1057 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1058 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1059 if (RelocM == Reloc::DynamicNoPIC) {
1060 const MCSection *sect =
1061 TLOFMacho.getMachOSection("__TEXT", "__symbol_stub4",
1062 MCSectionMachO::S_SYMBOL_STUBS,
1063 12, SectionKind::getText());
1064 OutStreamer.SwitchSection(sect);
1065 } else {
1066 const MCSection *sect =
1067 TLOFMacho.getMachOSection("__TEXT", "__picsymbolstub4",
1068 MCSectionMachO::S_SYMBOL_STUBS,
1069 16, SectionKind::getText());
1070 OutStreamer.SwitchSection(sect);
1071 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001072 }
1073 }
1074
Jim Grosbache5165492009-11-09 00:11:35 +00001075 // Use unified assembler syntax.
1076 O << "\t.syntax unified\n";
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001077
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001078 // Emit ARM Build Attributes
1079 if (Subtarget->isTargetELF()) {
1080 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001081 std::string CPUString = Subtarget->getCPUString();
1082 if (CPUString != "generic")
1083 O << "\t.cpu " << CPUString << '\n';
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001084
1085 // FIXME: Emit FPU type
1086 if (Subtarget->hasVFP2())
1087 O << "\t.eabi_attribute " << ARMBuildAttrs::VFP_arch << ", 2\n";
1088
1089 // Signal various FP modes.
1090 if (!UnsafeFPMath)
1091 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_denormal << ", 1\n"
1092 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_exceptions << ", 1\n";
1093
1094 if (FiniteOnlyFPMath())
1095 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 1\n";
1096 else
1097 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 3\n";
1098
1099 // 8-bytes alignment stuff.
1100 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_needed << ", 1\n"
1101 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_preserved << ", 1\n";
1102
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001103 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
1104 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard)
1105 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_HardFP_use << ", 3\n"
1106 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_VFP_args << ", 1\n";
1107
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001108 // FIXME: Should we signal R9 usage?
1109 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001110}
1111
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001112
Chris Lattner4a071d62009-10-19 17:59:19 +00001113void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001114 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001115 // All darwin targets use mach-o.
Jim Grosbache9952212009-09-04 01:38:51 +00001116 TargetLoweringObjectFileMachO &TLOFMacho =
Chris Lattnerf61159b2009-08-03 22:18:15 +00001117 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001118 MachineModuleInfoMachO &MMIMacho =
1119 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001120
Chris Lattner4fb63d02009-07-15 04:12:33 +00001121 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +00001122
Evan Chenga8e29892007-01-19 07:51:42 +00001123 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001124 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
1125
1126 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001127 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001128 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001129 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001130 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Chris Lattner10b318b2010-01-17 21:43:43 +00001131 O << *Stubs[i].first << ":\n\t.indirect_symbol ";
1132 O << *Stubs[i].second << "\n\t.long\t0\n";
Evan Chengae94e592008-12-05 01:06:39 +00001133 }
Evan Chenga8e29892007-01-19 07:51:42 +00001134 }
1135
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001136 Stubs = MMIMacho.GetHiddenGVStubList();
1137 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001138 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001139 EmitAlignment(2);
Chris Lattner10b318b2010-01-17 21:43:43 +00001140 for (unsigned i = 0, e = Stubs.size(); i != e; ++i)
1141 O << *Stubs[i].first << ":\n\t.long " << *Stubs[i].second << "\n";
Evan Chengae94e592008-12-05 01:06:39 +00001142 }
1143
Evan Chenga8e29892007-01-19 07:51:42 +00001144 // Funny Darwin hack: This flag tells the linker that no global symbols
1145 // contain code that falls through to other global symbols (e.g. the obvious
1146 // implementation of multiple entry points). If this doesn't occur, the
1147 // linker can safely perform dead code stripping. Since LLVM never
1148 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001149 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001150 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001151}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001152
Chris Lattner97f06932009-10-19 20:20:46 +00001153//===----------------------------------------------------------------------===//
1154
1155void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001156 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001157 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001158 case ARM::t2MOVi32imm:
1159 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001160 default: break;
Chris Lattner97f06932009-10-19 20:20:46 +00001161 case TargetInstrInfo::DBG_LABEL:
1162 case TargetInstrInfo::EH_LABEL:
1163 case TargetInstrInfo::GC_LABEL:
1164 printLabel(MI);
1165 return;
1166 case TargetInstrInfo::KILL:
Jakob Stoklund Olesenad682642009-11-04 19:24:37 +00001167 printKill(MI);
Chris Lattner97f06932009-10-19 20:20:46 +00001168 return;
1169 case TargetInstrInfo::INLINEASM:
Chris Lattner97f06932009-10-19 20:20:46 +00001170 printInlineAsm(MI);
1171 return;
1172 case TargetInstrInfo::IMPLICIT_DEF:
1173 printImplicitDef(MI);
1174 return;
Chris Lattner4d152222009-10-19 22:23:04 +00001175 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1176 // This is a pseudo op for a label + instruction sequence, which looks like:
1177 // LPC0:
1178 // add r0, pc, r0
1179 // This adds the address of LPC0 to r0.
1180
1181 // Emit the label.
1182 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001183 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001184 const char *Prefix = MAI->getPrivateGlobalPrefix();
Evan Chenge7e0d622009-11-06 22:24:13 +00001185 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
1186 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001187 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001188
1189
1190 // Form and emit tha dd.
1191 MCInst AddInst;
1192 AddInst.setOpcode(ARM::ADDrr);
1193 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1194 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1195 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1196 printMCInst(&AddInst);
1197 return;
1198 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001199 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1200 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1201 /// in the function. The first operand is the ID# for this instruction, the
1202 /// second is the index into the MachineConstantPool that this is, the third
1203 /// is the size in bytes of this constant pool entry.
1204 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1205 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1206
1207 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001208 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001209
1210 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1211 if (MCPE.isMachineConstantPoolEntry())
1212 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1213 else
1214 EmitGlobalConstant(MCPE.Val.ConstVal);
1215
1216 return;
1217 }
Chris Lattner017d9472009-10-20 00:40:56 +00001218 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1219 // This is a hack that lowers as a two instruction sequence.
1220 unsigned DstReg = MI->getOperand(0).getReg();
1221 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1222
1223 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1224 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1225
1226 {
1227 MCInst TmpInst;
1228 TmpInst.setOpcode(ARM::MOVi);
1229 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1230 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1231
1232 // Predicate.
1233 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1234 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001235
1236 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner017d9472009-10-20 00:40:56 +00001237 printMCInst(&TmpInst);
1238 O << '\n';
1239 }
1240
1241 {
1242 MCInst TmpInst;
1243 TmpInst.setOpcode(ARM::ORRri);
1244 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1245 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1246 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1247 // Predicate.
1248 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1249 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1250
1251 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
1252 printMCInst(&TmpInst);
1253 }
1254 return;
1255 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001256 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1257 // This is a hack that lowers as a two instruction sequence.
1258 unsigned DstReg = MI->getOperand(0).getReg();
1259 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1260
1261 {
1262 MCInst TmpInst;
1263 TmpInst.setOpcode(ARM::MOVi16);
1264 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1265 TmpInst.addOperand(MCOperand::CreateImm(ImmVal & 65535)); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001266
Chris Lattner161dcbf2009-10-20 01:11:37 +00001267 // Predicate.
1268 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1269 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1270
1271 printMCInst(&TmpInst);
1272 O << '\n';
1273 }
1274
1275 {
1276 MCInst TmpInst;
1277 TmpInst.setOpcode(ARM::MOVTi16);
1278 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1279 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
1280 TmpInst.addOperand(MCOperand::CreateImm(ImmVal >> 16)); // upper16(imm)
1281
1282 // Predicate.
1283 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1284 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1285
1286 printMCInst(&TmpInst);
1287 }
1288
1289 return;
1290 }
Chris Lattner97f06932009-10-19 20:20:46 +00001291 }
1292
1293 MCInst TmpInst;
1294 MCInstLowering.Lower(MI, TmpInst);
1295
1296 printMCInst(&TmpInst);
1297}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001298
1299//===----------------------------------------------------------------------===//
1300// Target Registry Stuff
1301//===----------------------------------------------------------------------===//
1302
1303static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1304 unsigned SyntaxVariant,
1305 const MCAsmInfo &MAI,
1306 raw_ostream &O) {
1307 if (SyntaxVariant == 0)
1308 return new ARMInstPrinter(O, MAI, false);
1309 return 0;
1310}
1311
1312// Force static initialization.
1313extern "C" void LLVMInitializeARMAsmPrinter() {
1314 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1315 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1316
1317 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1318 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1319}
1320