blob: a6dab6f3ce6bfed88d928d29797bd1317c240801 [file] [log] [blame]
Jakob Stoklund Olesenccc95812012-01-11 22:28:30 +00001//===-- RegAllocBasic.cpp - Basic Register Allocator ----------------------===//
Andrew Trick14e8d712010-10-22 23:09:15 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RABasic function pass, which provides a minimal
11// implementation of the basic register allocator.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen5f2316a2011-06-03 20:34:53 +000016#include "RegAllocBase.h"
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +000017#include "LiveDebugVariables.h"
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +000018#include "LiveRangeEdit.h"
Andrew Trick14e8d712010-10-22 23:09:15 +000019#include "RenderMachineFunction.h"
20#include "Spiller.h"
Andrew Tricke141a492010-11-08 18:02:08 +000021#include "VirtRegMap.h"
Andrew Trick8a83d542010-11-11 17:46:29 +000022#include "llvm/Analysis/AliasAnalysis.h"
Andrew Trick14e8d712010-10-22 23:09:15 +000023#include "llvm/Function.h"
24#include "llvm/PassAnalysisSupport.h"
25#include "llvm/CodeGen/CalcSpillWeights.h"
Andrew Tricke141a492010-11-08 18:02:08 +000026#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Andrew Trick14e8d712010-10-22 23:09:15 +000027#include "llvm/CodeGen/LiveStackAnalysis.h"
28#include "llvm/CodeGen/MachineFunctionPass.h"
29#include "llvm/CodeGen/MachineInstr.h"
30#include "llvm/CodeGen/MachineLoopInfo.h"
31#include "llvm/CodeGen/MachineRegisterInfo.h"
32#include "llvm/CodeGen/Passes.h"
33#include "llvm/CodeGen/RegAllocRegistry.h"
Andrew Trick14e8d712010-10-22 23:09:15 +000034#include "llvm/Target/TargetMachine.h"
35#include "llvm/Target/TargetOptions.h"
Andrew Tricke16eecc2010-10-26 18:34:01 +000036#include "llvm/Target/TargetRegisterInfo.h"
Andrew Tricke141a492010-11-08 18:02:08 +000037#include "llvm/Support/Debug.h"
Andrew Tricke141a492010-11-08 18:02:08 +000038#include "llvm/Support/raw_ostream.h"
Andrew Tricke16eecc2010-10-26 18:34:01 +000039
Jakob Stoklund Olesen953af2c2010-12-07 23:18:47 +000040#include <cstdlib>
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000041#include <queue>
Andrew Tricke16eecc2010-10-26 18:34:01 +000042
Andrew Trick14e8d712010-10-22 23:09:15 +000043using namespace llvm;
44
45static RegisterRegAlloc basicRegAlloc("basic", "basic register allocator",
46 createBasicRegisterAllocator);
47
Benjamin Kramerc62feda2010-11-25 16:42:51 +000048namespace {
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000049 struct CompSpillWeight {
50 bool operator()(LiveInterval *A, LiveInterval *B) const {
51 return A->weight < B->weight;
52 }
53 };
54}
55
56namespace {
Andrew Trick14e8d712010-10-22 23:09:15 +000057/// RABasic provides a minimal implementation of the basic register allocation
58/// algorithm. It prioritizes live virtual registers by spill weight and spills
59/// whenever a register is unavailable. This is not practical in production but
60/// provides a useful baseline both for measuring other allocators and comparing
61/// the speed of the basic algorithm against other styles of allocators.
62class RABasic : public MachineFunctionPass, public RegAllocBase
63{
64 // context
Andrew Trick18c57a82010-11-30 23:18:47 +000065 MachineFunction *MF;
Andrew Trick14e8d712010-10-22 23:09:15 +000066
67 // analyses
Andrew Trick18c57a82010-11-30 23:18:47 +000068 LiveStacks *LS;
69 RenderMachineFunction *RMF;
Andrew Trick14e8d712010-10-22 23:09:15 +000070
71 // state
Andrew Trick18c57a82010-11-30 23:18:47 +000072 std::auto_ptr<Spiller> SpillerInstance;
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000073 std::priority_queue<LiveInterval*, std::vector<LiveInterval*>,
74 CompSpillWeight> Queue;
Jakob Stoklund Olesena94e6352012-02-08 18:54:35 +000075
76 // Scratch space. Allocated here to avoid repeated malloc calls in
77 // selectOrSplit().
78 BitVector UsableRegs;
79
Andrew Trick14e8d712010-10-22 23:09:15 +000080public:
81 RABasic();
82
83 /// Return the pass name.
84 virtual const char* getPassName() const {
85 return "Basic Register Allocator";
86 }
87
88 /// RABasic analysis usage.
Andrew Trick18c57a82010-11-30 23:18:47 +000089 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
Andrew Trick14e8d712010-10-22 23:09:15 +000090
91 virtual void releaseMemory();
92
Andrew Trick18c57a82010-11-30 23:18:47 +000093 virtual Spiller &spiller() { return *SpillerInstance; }
Andrew Trickf4baeaf2010-11-10 19:18:47 +000094
Jakob Stoklund Olesend0bec3e2010-12-08 22:22:41 +000095 virtual float getPriority(LiveInterval *LI) { return LI->weight; }
96
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000097 virtual void enqueue(LiveInterval *LI) {
98 Queue.push(LI);
99 }
100
101 virtual LiveInterval *dequeue() {
102 if (Queue.empty())
103 return 0;
104 LiveInterval *LI = Queue.top();
105 Queue.pop();
106 return LI;
107 }
108
Andrew Trick18c57a82010-11-30 23:18:47 +0000109 virtual unsigned selectOrSplit(LiveInterval &VirtReg,
110 SmallVectorImpl<LiveInterval*> &SplitVRegs);
Andrew Trick14e8d712010-10-22 23:09:15 +0000111
112 /// Perform register allocation.
113 virtual bool runOnMachineFunction(MachineFunction &mf);
114
Jakob Stoklund Olesena8bd9a62012-01-11 22:52:14 +0000115 // Helper for spilling all live virtual registers currently unified under preg
116 // that interfere with the most recently queried lvr. Return true if spilling
117 // was successful, and append any new spilled/split intervals to splitLVRs.
118 bool spillInterferences(LiveInterval &VirtReg, unsigned PhysReg,
119 SmallVectorImpl<LiveInterval*> &SplitVRegs);
120
121 void spillReg(LiveInterval &VirtReg, unsigned PhysReg,
122 SmallVectorImpl<LiveInterval*> &SplitVRegs);
123
Andrew Trick14e8d712010-10-22 23:09:15 +0000124 static char ID;
125};
126
127char RABasic::ID = 0;
128
129} // end anonymous namespace
130
Andrew Trick14e8d712010-10-22 23:09:15 +0000131RABasic::RABasic(): MachineFunctionPass(ID) {
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +0000132 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Andrew Trick14e8d712010-10-22 23:09:15 +0000133 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
134 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
135 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
Rafael Espindola5b220212011-06-26 22:34:10 +0000136 initializeRegisterCoalescerPass(*PassRegistry::getPassRegistry());
Andrew Trick42b7a712012-01-17 06:55:03 +0000137 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick14e8d712010-10-22 23:09:15 +0000138 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
139 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen964bc252010-11-03 20:39:26 +0000140 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
Andrew Trick14e8d712010-10-22 23:09:15 +0000141 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
142 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
143 initializeRenderMachineFunctionPass(*PassRegistry::getPassRegistry());
144}
145
Andrew Trick18c57a82010-11-30 23:18:47 +0000146void RABasic::getAnalysisUsage(AnalysisUsage &AU) const {
147 AU.setPreservesCFG();
148 AU.addRequired<AliasAnalysis>();
149 AU.addPreserved<AliasAnalysis>();
150 AU.addRequired<LiveIntervals>();
151 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +0000152 AU.addRequired<LiveDebugVariables>();
153 AU.addPreserved<LiveDebugVariables>();
Andrew Trick14e8d712010-10-22 23:09:15 +0000154 if (StrongPHIElim)
Andrew Trick18c57a82010-11-30 23:18:47 +0000155 AU.addRequiredID(StrongPHIEliminationID);
Jakob Stoklund Olesen27215672011-08-09 00:29:53 +0000156 AU.addRequiredTransitiveID(RegisterCoalescerPassID);
Andrew Trick18c57a82010-11-30 23:18:47 +0000157 AU.addRequired<CalculateSpillWeights>();
158 AU.addRequired<LiveStacks>();
159 AU.addPreserved<LiveStacks>();
160 AU.addRequiredID(MachineDominatorsID);
161 AU.addPreservedID(MachineDominatorsID);
162 AU.addRequired<MachineLoopInfo>();
163 AU.addPreserved<MachineLoopInfo>();
164 AU.addRequired<VirtRegMap>();
165 AU.addPreserved<VirtRegMap>();
166 DEBUG(AU.addRequired<RenderMachineFunction>());
167 MachineFunctionPass::getAnalysisUsage(AU);
Andrew Trick14e8d712010-10-22 23:09:15 +0000168}
169
170void RABasic::releaseMemory() {
Andrew Trick18c57a82010-11-30 23:18:47 +0000171 SpillerInstance.reset(0);
Andrew Trick14e8d712010-10-22 23:09:15 +0000172 RegAllocBase::releaseMemory();
173}
174
Jakob Stoklund Olesena8bd9a62012-01-11 22:52:14 +0000175// Helper for spillInterferences() that spills all interfering vregs currently
176// assigned to this physical register.
177void RABasic::spillReg(LiveInterval& VirtReg, unsigned PhysReg,
178 SmallVectorImpl<LiveInterval*> &SplitVRegs) {
179 LiveIntervalUnion::Query &Q = query(VirtReg, PhysReg);
180 assert(Q.seenAllInterferences() && "need collectInterferences()");
181 const SmallVectorImpl<LiveInterval*> &PendingSpills = Q.interferingVRegs();
182
183 for (SmallVectorImpl<LiveInterval*>::const_iterator I = PendingSpills.begin(),
184 E = PendingSpills.end(); I != E; ++I) {
185 LiveInterval &SpilledVReg = **I;
186 DEBUG(dbgs() << "extracting from " <<
187 TRI->getName(PhysReg) << " " << SpilledVReg << '\n');
188
189 // Deallocate the interfering vreg by removing it from the union.
190 // A LiveInterval instance may not be in a union during modification!
191 unassign(SpilledVReg, PhysReg);
192
193 // Spill the extracted interval.
194 LiveRangeEdit LRE(SpilledVReg, SplitVRegs, 0, &PendingSpills);
195 spiller().spill(LRE);
196 }
197 // After extracting segments, the query's results are invalid. But keep the
198 // contents valid until we're done accessing pendingSpills.
199 Q.clear();
200}
201
202// Spill or split all live virtual registers currently unified under PhysReg
203// that interfere with VirtReg. The newly spilled or split live intervals are
204// returned by appending them to SplitVRegs.
205bool RABasic::spillInterferences(LiveInterval &VirtReg, unsigned PhysReg,
206 SmallVectorImpl<LiveInterval*> &SplitVRegs) {
207 // Record each interference and determine if all are spillable before mutating
208 // either the union or live intervals.
209 unsigned NumInterferences = 0;
210 // Collect interferences assigned to any alias of the physical register.
211 for (const unsigned *asI = TRI->getOverlaps(PhysReg); *asI; ++asI) {
212 LiveIntervalUnion::Query &QAlias = query(VirtReg, *asI);
213 NumInterferences += QAlias.collectInterferingVRegs();
214 if (QAlias.seenUnspillableVReg()) {
215 return false;
216 }
217 }
218 DEBUG(dbgs() << "spilling " << TRI->getName(PhysReg) <<
219 " interferences with " << VirtReg << "\n");
220 assert(NumInterferences > 0 && "expect interference");
221
222 // Spill each interfering vreg allocated to PhysReg or an alias.
223 for (const unsigned *AliasI = TRI->getOverlaps(PhysReg); *AliasI; ++AliasI)
224 spillReg(VirtReg, *AliasI, SplitVRegs);
225 return true;
226}
227
Andrew Trick14e8d712010-10-22 23:09:15 +0000228// Driver for the register assignment and splitting heuristics.
229// Manages iteration over the LiveIntervalUnions.
Andrew Trick13bdbb02010-11-20 02:43:55 +0000230//
Andrew Trick18c57a82010-11-30 23:18:47 +0000231// This is a minimal implementation of register assignment and splitting that
232// spills whenever we run out of registers.
Andrew Trick14e8d712010-10-22 23:09:15 +0000233//
234// selectOrSplit can only be called once per live virtual register. We then do a
235// single interference test for each register the correct class until we find an
236// available register. So, the number of interference tests in the worst case is
237// |vregs| * |machineregs|. And since the number of interference tests is
Andrew Trick18c57a82010-11-30 23:18:47 +0000238// minimal, there is no value in caching them outside the scope of
239// selectOrSplit().
240unsigned RABasic::selectOrSplit(LiveInterval &VirtReg,
241 SmallVectorImpl<LiveInterval*> &SplitVRegs) {
Jakob Stoklund Olesena94e6352012-02-08 18:54:35 +0000242 // Check for register mask interference. When live ranges cross calls, the
243 // set of usable registers is reduced to the callee-saved ones.
244 bool CrossRegMasks = LIS->checkRegMaskInterference(VirtReg, UsableRegs);
245
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000246 // Populate a list of physical register spill candidates.
Andrew Trick18c57a82010-11-30 23:18:47 +0000247 SmallVector<unsigned, 8> PhysRegSpillCands;
Andrew Tricke141a492010-11-08 18:02:08 +0000248
Andrew Trick13bdbb02010-11-20 02:43:55 +0000249 // Check for an available register in this class.
Jakob Stoklund Olesen5f2316a2011-06-03 20:34:53 +0000250 ArrayRef<unsigned> Order =
251 RegClassInfo.getOrder(MRI->getRegClass(VirtReg.reg));
252 for (ArrayRef<unsigned>::iterator I = Order.begin(), E = Order.end(); I != E;
253 ++I) {
Andrew Trick18c57a82010-11-30 23:18:47 +0000254 unsigned PhysReg = *I;
Andrew Trick18c57a82010-11-30 23:18:47 +0000255
Jakob Stoklund Olesena94e6352012-02-08 18:54:35 +0000256 // If PhysReg is clobbered by a register mask, it isn't useful for
257 // allocation or spilling.
258 if (CrossRegMasks && !UsableRegs.test(PhysReg))
259 continue;
260
Andrew Trick18c57a82010-11-30 23:18:47 +0000261 // Check interference and as a side effect, intialize queries for this
262 // VirtReg and its aliases.
263 unsigned interfReg = checkPhysRegInterference(VirtReg, PhysReg);
Andrew Tricke141a492010-11-08 18:02:08 +0000264 if (interfReg == 0) {
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000265 // Found an available register.
Andrew Trick18c57a82010-11-30 23:18:47 +0000266 return PhysReg;
Andrew Trick14e8d712010-10-22 23:09:15 +0000267 }
Jakob Stoklund Olesen93841112012-01-11 23:19:08 +0000268 LiveIntervalUnion::Query &IntfQ = query(VirtReg, interfReg);
269 IntfQ.collectInterferingVRegs(1);
270 LiveInterval *interferingVirtReg = IntfQ.interferingVRegs().front();
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000271
Andrew Trickb853e6c2010-12-09 18:15:21 +0000272 // The current VirtReg must either be spillable, or one of its interferences
Andrew Trick18c57a82010-11-30 23:18:47 +0000273 // must have less spill weight.
274 if (interferingVirtReg->weight < VirtReg.weight ) {
275 PhysRegSpillCands.push_back(PhysReg);
Andrew Tricke141a492010-11-08 18:02:08 +0000276 }
Andrew Trick14e8d712010-10-22 23:09:15 +0000277 }
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000278 // Try to spill another interfering reg with less spill weight.
Andrew Trick18c57a82010-11-30 23:18:47 +0000279 for (SmallVectorImpl<unsigned>::iterator PhysRegI = PhysRegSpillCands.begin(),
280 PhysRegE = PhysRegSpillCands.end(); PhysRegI != PhysRegE; ++PhysRegI) {
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000281
Andrew Trick18c57a82010-11-30 23:18:47 +0000282 if (!spillInterferences(VirtReg, *PhysRegI, SplitVRegs)) continue;
Andrew Trick13bdbb02010-11-20 02:43:55 +0000283
Jakob Stoklund Olesen2b38c512010-12-07 18:51:27 +0000284 assert(checkPhysRegInterference(VirtReg, *PhysRegI) == 0 &&
285 "Interference after spill.");
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000286 // Tell the caller to allocate to this newly freed physical register.
Andrew Trick18c57a82010-11-30 23:18:47 +0000287 return *PhysRegI;
Andrew Tricke141a492010-11-08 18:02:08 +0000288 }
Jakob Stoklund Olesenbf4e10f2011-05-06 21:58:30 +0000289
Andrew Trick18c57a82010-11-30 23:18:47 +0000290 // No other spill candidates were found, so spill the current VirtReg.
291 DEBUG(dbgs() << "spilling: " << VirtReg << '\n');
Jakob Stoklund Olesenbf4e10f2011-05-06 21:58:30 +0000292 if (!VirtReg.isSpillable())
293 return ~0u;
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +0000294 LiveRangeEdit LRE(VirtReg, SplitVRegs);
295 spiller().spill(LRE);
Andrew Trick13bdbb02010-11-20 02:43:55 +0000296
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000297 // The live virtual register requesting allocation was spilled, so tell
298 // the caller not to allocate anything during this round.
299 return 0;
Andrew Tricke141a492010-11-08 18:02:08 +0000300}
Andrew Trick14e8d712010-10-22 23:09:15 +0000301
Andrew Trick14e8d712010-10-22 23:09:15 +0000302bool RABasic::runOnMachineFunction(MachineFunction &mf) {
303 DEBUG(dbgs() << "********** BASIC REGISTER ALLOCATION **********\n"
304 << "********** Function: "
305 << ((Value*)mf.getFunction())->getName() << '\n');
306
Andrew Trick18c57a82010-11-30 23:18:47 +0000307 MF = &mf;
Andrew Trick18c57a82010-11-30 23:18:47 +0000308 DEBUG(RMF = &getAnalysis<RenderMachineFunction>());
Andrew Trick8a83d542010-11-11 17:46:29 +0000309
Jakob Stoklund Olesen4680dec2010-12-10 23:49:00 +0000310 RegAllocBase::init(getAnalysis<VirtRegMap>(), getAnalysis<LiveIntervals>());
Jakob Stoklund Olesen84275962011-03-31 23:02:17 +0000311 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Andrew Trick13bdbb02010-11-20 02:43:55 +0000312
Andrew Tricke16eecc2010-10-26 18:34:01 +0000313 allocatePhysRegs();
Andrew Trick14e8d712010-10-22 23:09:15 +0000314
Jakob Stoklund Olesen1b19dc12010-12-08 01:06:06 +0000315 addMBBLiveIns(MF);
Andrew Trick316df4b2010-11-20 02:57:05 +0000316
Andrew Trick14e8d712010-10-22 23:09:15 +0000317 // Diagnostic output before rewriting
Andrew Trick18c57a82010-11-30 23:18:47 +0000318 DEBUG(dbgs() << "Post alloc VirtRegMap:\n" << *VRM << "\n");
Andrew Trick14e8d712010-10-22 23:09:15 +0000319
320 // optional HTML output
Andrew Trick18c57a82010-11-30 23:18:47 +0000321 DEBUG(RMF->renderMachineFunction("After basic register allocation.", VRM));
Andrew Trick14e8d712010-10-22 23:09:15 +0000322
Andrew Trick071d1c02010-11-09 21:04:34 +0000323 // FIXME: Verification currently must run before VirtRegRewriter. We should
324 // make the rewriter a separate pass and override verifyAnalysis instead. When
325 // that happens, verification naturally falls under VerifyMachineCode.
326#ifndef NDEBUG
Jakob Stoklund Olesenaf249642010-12-17 23:16:35 +0000327 if (VerifyEnabled) {
Andrew Trick071d1c02010-11-09 21:04:34 +0000328 // Verify accuracy of LiveIntervals. The standard machine code verifier
329 // ensures that each LiveIntervals covers all uses of the virtual reg.
330
Andrew Trick18c57a82010-11-30 23:18:47 +0000331 // FIXME: MachineVerifier is badly broken when using the standard
332 // spiller. Always use -spiller=inline with -verify-regalloc. Even with the
333 // inline spiller, some tests fail to verify because the coalescer does not
334 // always generate verifiable code.
Jakob Stoklund Olesen89cab932010-12-18 00:06:56 +0000335 MF->verify(this, "In RABasic::verify");
Andrew Trick13bdbb02010-11-20 02:43:55 +0000336
Andrew Trick071d1c02010-11-09 21:04:34 +0000337 // Verify that LiveIntervals are partitioned into unions and disjoint within
338 // the unions.
339 verify();
340 }
341#endif // !NDEBUG
Andrew Trick13bdbb02010-11-20 02:43:55 +0000342
Andrew Trick14e8d712010-10-22 23:09:15 +0000343 // Run rewriter
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000344 VRM->rewrite(LIS->getSlotIndexes());
Andrew Tricke16eecc2010-10-26 18:34:01 +0000345
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +0000346 // Write out new DBG_VALUE instructions.
347 getAnalysis<LiveDebugVariables>().emitDebugValues(VRM);
348
Andrew Tricke16eecc2010-10-26 18:34:01 +0000349 // The pass output is in VirtRegMap. Release all the transient data.
350 releaseMemory();
Andrew Trick13bdbb02010-11-20 02:43:55 +0000351
Andrew Trick14e8d712010-10-22 23:09:15 +0000352 return true;
353}
354
Andrew Trick13bdbb02010-11-20 02:43:55 +0000355FunctionPass* llvm::createBasicRegisterAllocator()
Andrew Trick14e8d712010-10-22 23:09:15 +0000356{
357 return new RABasic();
358}