Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/LoopInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/LiveVariables.h" |
| 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineInstr.h" |
| 26 | #include "llvm/CodeGen/Passes.h" |
| 27 | #include "llvm/CodeGen/SSARegMap.h" |
| 28 | #include "llvm/Target/MRegisterInfo.h" |
| 29 | #include "llvm/Target/TargetInstrInfo.h" |
| 30 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 31 | #include "llvm/Support/CommandLine.h" |
| 32 | #include "llvm/Support/Debug.h" |
| 33 | #include "llvm/ADT/Statistic.h" |
| 34 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 35 | #include <algorithm> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 36 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 39 | STATISTIC(numIntervals, "Number of original intervals"); |
| 40 | STATISTIC(numIntervalsAfter, "Number of intervals after coalescing"); |
| 41 | STATISTIC(numJoins , "Number of interval joins performed"); |
| 42 | STATISTIC(numPeep , "Number of identity moves eliminated after coalescing"); |
| 43 | STATISTIC(numFolded , "Number of loads/stores folded into instructions"); |
| 44 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 45 | namespace { |
Chris Lattner | 5d8925c | 2006-08-27 22:30:17 +0000 | [diff] [blame] | 46 | RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 47 | |
Andrew Lenharth | ed41f1b | 2006-07-20 17:28:38 +0000 | [diff] [blame] | 48 | static cl::opt<bool> |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 49 | EnableJoining("join-liveintervals", |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 50 | cl::desc("Coallesce copies (default=true)"), |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 51 | cl::init(true)); |
Chris Lattner | d74ea2b | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 52 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 53 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 54 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 55 | AU.addRequired<LiveVariables>(); |
| 56 | AU.addPreservedID(PHIEliminationID); |
| 57 | AU.addRequiredID(PHIEliminationID); |
| 58 | AU.addRequiredID(TwoAddressInstructionPassID); |
| 59 | AU.addRequired<LoopInfo>(); |
| 60 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 61 | } |
| 62 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 63 | void LiveIntervals::releaseMemory() { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 64 | mi2iMap_.clear(); |
| 65 | i2miMap_.clear(); |
| 66 | r2iMap_.clear(); |
| 67 | r2rMap_.clear(); |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 68 | } |
| 69 | |
| 70 | |
Evan Cheng | 9931414 | 2006-05-11 07:29:24 +0000 | [diff] [blame] | 71 | static bool isZeroLengthInterval(LiveInterval *li) { |
| 72 | for (LiveInterval::Ranges::const_iterator |
| 73 | i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i) |
| 74 | if (i->end - i->start > LiveIntervals::InstrSlots::NUM) |
| 75 | return false; |
| 76 | return true; |
| 77 | } |
| 78 | |
| 79 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 80 | /// runOnMachineFunction - Register allocate the whole function |
| 81 | /// |
| 82 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 83 | mf_ = &fn; |
| 84 | tm_ = &fn.getTarget(); |
| 85 | mri_ = tm_->getRegisterInfo(); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 86 | tii_ = tm_->getInstrInfo(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 87 | lv_ = &getAnalysis<LiveVariables>(); |
Alkis Evlogimenos | 5327801 | 2004-08-26 22:22:38 +0000 | [diff] [blame] | 88 | allocatableRegs_ = mri_->getAllocatableSet(fn); |
Alkis Evlogimenos | 2c4f7b5 | 2004-09-09 19:24:38 +0000 | [diff] [blame] | 89 | r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg()); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 90 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 91 | // Number MachineInstrs and MachineBasicBlocks. |
| 92 | // Initialize MBB indexes to a sentinal. |
| 93 | MBB2IdxMap.resize(mf_->getNumBlockIDs(), ~0U); |
| 94 | |
| 95 | unsigned MIIndex = 0; |
| 96 | for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end(); |
| 97 | MBB != E; ++MBB) { |
| 98 | // Set the MBB2IdxMap entry for this MBB. |
| 99 | MBB2IdxMap[MBB->getNumber()] = MIIndex; |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 100 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 101 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
| 102 | I != E; ++I) { |
| 103 | bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 104 | assert(inserted && "multiple MachineInstr -> index mappings"); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 105 | i2miMap_.push_back(I); |
| 106 | MIIndex += InstrSlots::NUM; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 107 | } |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 108 | } |
Alkis Evlogimenos | d6e40a6 | 2004-01-14 10:44:29 +0000 | [diff] [blame] | 109 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 110 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 111 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 112 | numIntervals += getNumIntervals(); |
| 113 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 114 | DOUT << "********** INTERVALS **********\n"; |
| 115 | for (iterator I = begin(), E = end(); I != E; ++I) { |
| 116 | I->second.print(DOUT, mri_); |
| 117 | DOUT << "\n"; |
| 118 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 119 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 120 | // Join (coallesce) intervals if requested. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 121 | if (EnableJoining) joinIntervals(); |
| 122 | |
| 123 | numIntervalsAfter += getNumIntervals(); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 124 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 125 | |
| 126 | // perform a final pass over the instructions and compute spill |
Chris Lattner | fbecc5a | 2006-09-03 07:53:50 +0000 | [diff] [blame] | 127 | // weights, coalesce virtual registers and remove identity moves. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 128 | const LoopInfo &loopInfo = getAnalysis<LoopInfo>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 129 | |
| 130 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 131 | mbbi != mbbe; ++mbbi) { |
| 132 | MachineBasicBlock* mbb = mbbi; |
| 133 | unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock()); |
| 134 | |
| 135 | for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end(); |
| 136 | mii != mie; ) { |
| 137 | // if the move will be an identity move delete it |
| 138 | unsigned srcReg, dstReg, RegRep; |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 139 | if (tii_->isMoveInstr(*mii, srcReg, dstReg) && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 140 | (RegRep = rep(srcReg)) == rep(dstReg)) { |
| 141 | // remove from def list |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 142 | LiveInterval &RegInt = getOrCreateInterval(RegRep); |
| 143 | MachineOperand *MO = mii->findRegisterDefOperand(dstReg); |
| 144 | // If def of this move instruction is dead, remove its live range from |
| 145 | // the dstination register's live interval. |
| 146 | if (MO->isDead()) { |
| 147 | unsigned MoveIdx = getDefIndex(getInstructionIndex(mii)); |
| 148 | RegInt.removeRange(*RegInt.FindLiveRangeContaining(MoveIdx)); |
| 149 | if (RegInt.empty()) |
| 150 | removeInterval(RegRep); |
| 151 | } |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 152 | RemoveMachineInstrFromMaps(mii); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 153 | mii = mbbi->erase(mii); |
| 154 | ++numPeep; |
| 155 | } |
| 156 | else { |
Chris Lattner | fbecc5a | 2006-09-03 07:53:50 +0000 | [diff] [blame] | 157 | for (unsigned i = 0, e = mii->getNumOperands(); i != e; ++i) { |
| 158 | const MachineOperand &mop = mii->getOperand(i); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 159 | if (mop.isRegister() && mop.getReg() && |
| 160 | MRegisterInfo::isVirtualRegister(mop.getReg())) { |
| 161 | // replace register with representative register |
| 162 | unsigned reg = rep(mop.getReg()); |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 163 | mii->getOperand(i).setReg(reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 164 | |
| 165 | LiveInterval &RegInt = getInterval(reg); |
| 166 | RegInt.weight += |
Chris Lattner | 7a36ae8 | 2004-10-25 18:40:47 +0000 | [diff] [blame] | 167 | (mop.isUse() + mop.isDef()) * pow(10.0F, (int)loopDepth); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 168 | } |
| 169 | } |
| 170 | ++mii; |
| 171 | } |
| 172 | } |
| 173 | } |
| 174 | |
Evan Cheng | 9931414 | 2006-05-11 07:29:24 +0000 | [diff] [blame] | 175 | for (iterator I = begin(), E = end(); I != E; ++I) { |
Chris Lattner | b75a663 | 2006-11-07 07:18:40 +0000 | [diff] [blame] | 176 | LiveInterval &LI = I->second; |
| 177 | if (MRegisterInfo::isVirtualRegister(LI.reg)) { |
Chris Lattner | c9d94d1 | 2006-08-27 12:47:48 +0000 | [diff] [blame] | 178 | // If the live interval length is essentially zero, i.e. in every live |
Evan Cheng | 9931414 | 2006-05-11 07:29:24 +0000 | [diff] [blame] | 179 | // range the use follows def immediately, it doesn't make sense to spill |
| 180 | // it and hope it will be easier to allocate for this li. |
Chris Lattner | b75a663 | 2006-11-07 07:18:40 +0000 | [diff] [blame] | 181 | if (isZeroLengthInterval(&LI)) |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 182 | LI.weight = HUGE_VALF; |
Chris Lattner | b75a663 | 2006-11-07 07:18:40 +0000 | [diff] [blame] | 183 | |
Chris Lattner | 393ebae | 2006-11-07 18:04:58 +0000 | [diff] [blame] | 184 | // Divide the weight of the interval by its size. This encourages |
| 185 | // spilling of intervals that are large and have few uses, and |
| 186 | // discourages spilling of small intervals with many uses. |
| 187 | unsigned Size = 0; |
| 188 | for (LiveInterval::iterator II = LI.begin(), E = LI.end(); II != E;++II) |
| 189 | Size += II->end - II->start; |
Chris Lattner | b75a663 | 2006-11-07 07:18:40 +0000 | [diff] [blame] | 190 | |
Chris Lattner | 393ebae | 2006-11-07 18:04:58 +0000 | [diff] [blame] | 191 | LI.weight /= Size; |
Chris Lattner | c9d94d1 | 2006-08-27 12:47:48 +0000 | [diff] [blame] | 192 | } |
Evan Cheng | 9931414 | 2006-05-11 07:29:24 +0000 | [diff] [blame] | 193 | } |
| 194 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 195 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 196 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 197 | } |
| 198 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 199 | /// print - Implement the dump method. |
Reid Spencer | ce9653c | 2004-12-07 04:03:45 +0000 | [diff] [blame] | 200 | void LiveIntervals::print(std::ostream &O, const Module* ) const { |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 201 | O << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 202 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 203 | I->second.print(DOUT, mri_); |
| 204 | DOUT << "\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 205 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 206 | |
| 207 | O << "********** MACHINEINSTRS **********\n"; |
| 208 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 209 | mbbi != mbbe; ++mbbi) { |
| 210 | O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n"; |
| 211 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 212 | mie = mbbi->end(); mii != mie; ++mii) { |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 213 | O << getInstructionIndex(mii) << '\t' << *mii; |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 214 | } |
| 215 | } |
| 216 | } |
| 217 | |
Bill Wendling | 01352aa | 2006-11-16 02:41:50 +0000 | [diff] [blame] | 218 | /// CreateNewLiveInterval - Create a new live interval with the given live |
| 219 | /// ranges. The new live interval will have an infinite spill weight. |
| 220 | LiveInterval& |
| 221 | LiveIntervals::CreateNewLiveInterval(const LiveInterval *LI, |
| 222 | const std::vector<LiveRange> &LRs) { |
| 223 | const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(LI->reg); |
| 224 | |
| 225 | // Create a new virtual register for the spill interval. |
| 226 | unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(RC); |
| 227 | |
| 228 | // Replace the old virtual registers in the machine operands with the shiny |
| 229 | // new one. |
| 230 | for (std::vector<LiveRange>::const_iterator |
| 231 | I = LRs.begin(), E = LRs.end(); I != E; ++I) { |
| 232 | unsigned Index = getBaseIndex(I->start); |
| 233 | unsigned End = getBaseIndex(I->end - 1) + InstrSlots::NUM; |
| 234 | |
| 235 | for (; Index != End; Index += InstrSlots::NUM) { |
| 236 | // Skip deleted instructions |
| 237 | while (Index != End && !getInstructionFromIndex(Index)) |
| 238 | Index += InstrSlots::NUM; |
| 239 | |
| 240 | if (Index == End) break; |
| 241 | |
| 242 | MachineInstr *MI = getInstructionFromIndex(Index); |
| 243 | |
Bill Wendling | beeb77f | 2006-11-16 07:35:18 +0000 | [diff] [blame] | 244 | for (unsigned J = 0, e = MI->getNumOperands(); J != e; ++J) { |
Bill Wendling | 01352aa | 2006-11-16 02:41:50 +0000 | [diff] [blame] | 245 | MachineOperand &MOp = MI->getOperand(J); |
| 246 | if (MOp.isRegister() && rep(MOp.getReg()) == LI->reg) |
| 247 | MOp.setReg(NewVReg); |
| 248 | } |
| 249 | } |
| 250 | } |
| 251 | |
| 252 | LiveInterval &NewLI = getOrCreateInterval(NewVReg); |
| 253 | |
| 254 | // The spill weight is now infinity as it cannot be spilled again |
| 255 | NewLI.weight = float(HUGE_VAL); |
| 256 | |
| 257 | for (std::vector<LiveRange>::const_iterator |
| 258 | I = LRs.begin(), E = LRs.end(); I != E; ++I) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 259 | DOUT << " Adding live range " << *I << " to new interval\n"; |
Bill Wendling | 01352aa | 2006-11-16 02:41:50 +0000 | [diff] [blame] | 260 | NewLI.addRange(*I); |
| 261 | } |
| 262 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 263 | DOUT << "Created new live interval " << NewLI << "\n"; |
Bill Wendling | 01352aa | 2006-11-16 02:41:50 +0000 | [diff] [blame] | 264 | return NewLI; |
| 265 | } |
| 266 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 267 | std::vector<LiveInterval*> LiveIntervals:: |
| 268 | addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) { |
Alkis Evlogimenos | d8d26b3 | 2004-08-27 18:59:22 +0000 | [diff] [blame] | 269 | // since this is called after the analysis is done we don't know if |
| 270 | // LiveVariables is available |
| 271 | lv_ = getAnalysisToUpdate<LiveVariables>(); |
| 272 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 273 | std::vector<LiveInterval*> added; |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 274 | |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 275 | assert(li.weight != HUGE_VALF && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 276 | "attempt to spill already spilled interval!"); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 277 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 278 | DOUT << "\t\t\t\tadding intervals for spills for interval: "; |
| 279 | li.print(DOUT, mri_); |
| 280 | DOUT << '\n'; |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 281 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 282 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg); |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 283 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 284 | for (LiveInterval::Ranges::const_iterator |
| 285 | i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) { |
| 286 | unsigned index = getBaseIndex(i->start); |
| 287 | unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM; |
| 288 | for (; index != end; index += InstrSlots::NUM) { |
| 289 | // skip deleted instructions |
| 290 | while (index != end && !getInstructionFromIndex(index)) |
| 291 | index += InstrSlots::NUM; |
| 292 | if (index == end) break; |
Chris Lattner | 8640f4e | 2004-07-19 15:16:53 +0000 | [diff] [blame] | 293 | |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 294 | MachineInstr *MI = getInstructionFromIndex(index); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 295 | |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 296 | RestartInstruction: |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 297 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 298 | MachineOperand& mop = MI->getOperand(i); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 299 | if (mop.isRegister() && mop.getReg() == li.reg) { |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 300 | if (MachineInstr *fmi = mri_->foldMemoryOperand(MI, i, slot)) { |
Chris Lattner | b11443d | 2005-09-09 19:17:47 +0000 | [diff] [blame] | 301 | // Attempt to fold the memory reference into the instruction. If we |
| 302 | // can do this, we don't need to insert spill code. |
Alkis Evlogimenos | d8d26b3 | 2004-08-27 18:59:22 +0000 | [diff] [blame] | 303 | if (lv_) |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 304 | lv_->instructionChanged(MI, fmi); |
Evan Cheng | 200370f | 2006-04-30 08:41:47 +0000 | [diff] [blame] | 305 | MachineBasicBlock &MBB = *MI->getParent(); |
Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 306 | vrm.virtFolded(li.reg, MI, i, fmi); |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 307 | mi2iMap_.erase(MI); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 308 | i2miMap_[index/InstrSlots::NUM] = fmi; |
| 309 | mi2iMap_[fmi] = index; |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 310 | MI = MBB.insert(MBB.erase(MI), fmi); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 311 | ++numFolded; |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 312 | // Folding the load/store can completely change the instruction in |
| 313 | // unpredictable ways, rescan it from the beginning. |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 314 | goto RestartInstruction; |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 315 | } else { |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 316 | // Create a new virtual register for the spill interval. |
| 317 | unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(rc); |
| 318 | |
| 319 | // Scan all of the operands of this instruction rewriting operands |
| 320 | // to use NewVReg instead of li.reg as appropriate. We do this for |
| 321 | // two reasons: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 322 | // |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 323 | // 1. If the instr reads the same spilled vreg multiple times, we |
| 324 | // want to reuse the NewVReg. |
| 325 | // 2. If the instr is a two-addr instruction, we are required to |
| 326 | // keep the src/dst regs pinned. |
| 327 | // |
| 328 | // Keep track of whether we replace a use and/or def so that we can |
| 329 | // create the spill interval with the appropriate range. |
| 330 | mop.setReg(NewVReg); |
| 331 | |
| 332 | bool HasUse = mop.isUse(); |
| 333 | bool HasDef = mop.isDef(); |
| 334 | for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) { |
| 335 | if (MI->getOperand(j).isReg() && |
| 336 | MI->getOperand(j).getReg() == li.reg) { |
| 337 | MI->getOperand(j).setReg(NewVReg); |
| 338 | HasUse |= MI->getOperand(j).isUse(); |
| 339 | HasDef |= MI->getOperand(j).isDef(); |
| 340 | } |
| 341 | } |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 342 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 343 | // create a new register for this spill |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 344 | vrm.grow(); |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 345 | vrm.assignVirt2StackSlot(NewVReg, slot); |
| 346 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 347 | assert(nI.empty()); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 348 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 349 | // the spill weight is now infinity as it |
| 350 | // cannot be spilled again |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 351 | nI.weight = HUGE_VALF; |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 352 | |
| 353 | if (HasUse) { |
| 354 | LiveRange LR(getLoadIndex(index), getUseIndex(index), |
| 355 | nI.getNextValue(~0U, 0)); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 356 | DOUT << " +" << LR; |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 357 | nI.addRange(LR); |
| 358 | } |
| 359 | if (HasDef) { |
| 360 | LiveRange LR(getDefIndex(index), getStoreIndex(index), |
| 361 | nI.getNextValue(~0U, 0)); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 362 | DOUT << " +" << LR; |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 363 | nI.addRange(LR); |
| 364 | } |
| 365 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 366 | added.push_back(&nI); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 367 | |
Alkis Evlogimenos | d8d26b3 | 2004-08-27 18:59:22 +0000 | [diff] [blame] | 368 | // update live variables if it is available |
| 369 | if (lv_) |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 370 | lv_->addVirtualRegisterKilled(NewVReg, MI); |
Chris Lattner | b11443d | 2005-09-09 19:17:47 +0000 | [diff] [blame] | 371 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 372 | DOUT << "\t\t\t\tadded new interval: "; |
| 373 | nI.print(DOUT, mri_); |
| 374 | DOUT << '\n'; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 375 | } |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 376 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 377 | } |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 378 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 379 | } |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 380 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 381 | return added; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 382 | } |
| 383 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 384 | void LiveIntervals::printRegName(unsigned reg) const { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 385 | if (MRegisterInfo::isPhysicalRegister(reg)) |
Bill Wendling | e815619 | 2006-12-07 01:30:32 +0000 | [diff] [blame] | 386 | cerr << mri_->getName(reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 387 | else |
Bill Wendling | e815619 | 2006-12-07 01:30:32 +0000 | [diff] [blame] | 388 | cerr << "%reg" << reg; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 389 | } |
| 390 | |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 391 | /// isReDefinedByTwoAddr - Returns true if the Reg re-definition is due to |
| 392 | /// two addr elimination. |
| 393 | static bool isReDefinedByTwoAddr(MachineInstr *MI, unsigned Reg, |
| 394 | const TargetInstrInfo *TII) { |
| 395 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 396 | MachineOperand &MO1 = MI->getOperand(i); |
| 397 | if (MO1.isRegister() && MO1.isDef() && MO1.getReg() == Reg) { |
| 398 | for (unsigned j = i+1; j < e; ++j) { |
| 399 | MachineOperand &MO2 = MI->getOperand(j); |
| 400 | if (MO2.isRegister() && MO2.isUse() && MO2.getReg() == Reg && |
Evan Cheng | 51cdcd1 | 2006-12-07 01:21:59 +0000 | [diff] [blame] | 401 | MI->getInstrDescriptor()-> |
| 402 | getOperandConstraint(j, TOI::TIED_TO) == (int)i) |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 403 | return true; |
| 404 | } |
| 405 | } |
| 406 | } |
| 407 | return false; |
| 408 | } |
| 409 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 410 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 411 | MachineBasicBlock::iterator mi, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 412 | unsigned MIIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 413 | LiveInterval &interval) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 414 | DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 415 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 416 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 417 | // Virtual registers may be defined multiple times (due to phi |
| 418 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 419 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 420 | // time we see a vreg. |
| 421 | if (interval.empty()) { |
| 422 | // Get the Idx of the defining instructions. |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 423 | unsigned defIndex = getDefIndex(MIIdx); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 424 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 425 | unsigned ValNum; |
| 426 | unsigned SrcReg, DstReg; |
| 427 | if (!tii_->isMoveInstr(*mi, SrcReg, DstReg)) |
| 428 | ValNum = interval.getNextValue(~0U, 0); |
| 429 | else |
| 430 | ValNum = interval.getNextValue(defIndex, SrcReg); |
| 431 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 432 | assert(ValNum == 0 && "First value in interval is not 0?"); |
| 433 | ValNum = 0; // Clue in the optimizer. |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 434 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 435 | // Loop over all of the blocks that the vreg is defined in. There are |
| 436 | // two cases we have to handle here. The most common case is a vreg |
| 437 | // whose lifetime is contained within a basic block. In this case there |
| 438 | // will be a single kill, in MBB, which comes after the definition. |
| 439 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 440 | // FIXME: what about dead vars? |
| 441 | unsigned killIdx; |
| 442 | if (vi.Kills[0] != mi) |
| 443 | killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1; |
| 444 | else |
| 445 | killIdx = defIndex+1; |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 446 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 447 | // If the kill happens after the definition, we have an intra-block |
| 448 | // live range. |
| 449 | if (killIdx > defIndex) { |
Evan Cheng | 61de82d | 2007-02-15 05:59:24 +0000 | [diff] [blame] | 450 | assert(vi.AliveBlocks.none() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 451 | "Shouldn't be alive across any blocks!"); |
| 452 | LiveRange LR(defIndex, killIdx, ValNum); |
| 453 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 454 | DOUT << " +" << LR << "\n"; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 455 | return; |
| 456 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 457 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 458 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 459 | // The other case we handle is when a virtual register lives to the end |
| 460 | // of the defining block, potentially live across some blocks, then is |
| 461 | // live into some number of blocks, but gets killed. Start by adding a |
| 462 | // range that goes from this definition to the end of the defining block. |
Alkis Evlogimenos | d19e290 | 2004-08-31 17:39:15 +0000 | [diff] [blame] | 463 | LiveRange NewLR(defIndex, |
| 464 | getInstructionIndex(&mbb->back()) + InstrSlots::NUM, |
| 465 | ValNum); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 466 | DOUT << " +" << NewLR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 467 | interval.addRange(NewLR); |
| 468 | |
| 469 | // Iterate over all of the blocks that the variable is completely |
| 470 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 471 | // live interval. |
| 472 | for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) { |
| 473 | if (vi.AliveBlocks[i]) { |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 474 | MachineBasicBlock *MBB = mf_->getBlockNumbered(i); |
| 475 | if (!MBB->empty()) { |
| 476 | LiveRange LR(getMBBStartIdx(i), |
| 477 | getInstructionIndex(&MBB->back()) + InstrSlots::NUM, |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 478 | ValNum); |
| 479 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 480 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 481 | } |
| 482 | } |
| 483 | } |
| 484 | |
| 485 | // Finally, this virtual register is live from the start of any killing |
| 486 | // block to the 'use' slot of the killing instruction. |
| 487 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 488 | MachineInstr *Kill = vi.Kills[i]; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 489 | LiveRange LR(getMBBStartIdx(Kill->getParent()), |
Alkis Evlogimenos | d19e290 | 2004-08-31 17:39:15 +0000 | [diff] [blame] | 490 | getUseIndex(getInstructionIndex(Kill))+1, |
| 491 | ValNum); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 492 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 493 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 494 | } |
| 495 | |
| 496 | } else { |
| 497 | // If this is the second time we see a virtual register definition, it |
| 498 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 499 | // the result of two address elimination, then the vreg is one of the |
| 500 | // def-and-use register operand. |
| 501 | if (isReDefinedByTwoAddr(mi, interval.reg, tii_)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 502 | // If this is a two-address definition, then we have already processed |
| 503 | // the live range. The only problem is that we didn't realize there |
| 504 | // are actually two values in the live interval. Because of this we |
| 505 | // need to take the LiveRegion that defines this register and split it |
| 506 | // into two values. |
| 507 | unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst)); |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 508 | unsigned RedefIndex = getDefIndex(MIIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 509 | |
| 510 | // Delete the initial value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 511 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 512 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 513 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 514 | // Two-address vregs should always only be redefined once. This means |
| 515 | // that at this point, there should be exactly one value number in it. |
| 516 | assert(interval.containsOneValue() && "Unexpected 2-addr liveint!"); |
| 517 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 518 | // The new value number (#1) is defined by the instruction we claimed |
| 519 | // defined value #0. |
| 520 | unsigned ValNo = interval.getNextValue(0, 0); |
| 521 | interval.setValueNumberInfo(1, interval.getValNumInfo(0)); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 522 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 523 | // Value#0 is now defined by the 2-addr instruction. |
| 524 | interval.setValueNumberInfo(0, std::make_pair(~0U, 0U)); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 525 | |
| 526 | // Add the new live interval which replaces the range for the input copy. |
| 527 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 528 | DOUT << " replace range with " << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 529 | interval.addRange(LR); |
| 530 | |
| 531 | // If this redefinition is dead, we need to add a dummy unit live |
| 532 | // range covering the def slot. |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 533 | if (lv_->RegisterDefIsDead(mi, interval.reg)) |
| 534 | interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 535 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 536 | DOUT << "RESULT: "; |
| 537 | interval.print(DOUT, mri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 538 | |
| 539 | } else { |
| 540 | // Otherwise, this must be because of phi elimination. If this is the |
| 541 | // first redefinition of the vreg that we have seen, go back and change |
| 542 | // the live range in the PHI block to be a different value number. |
| 543 | if (interval.containsOneValue()) { |
| 544 | assert(vi.Kills.size() == 1 && |
| 545 | "PHI elimination vreg should have one kill, the PHI itself!"); |
| 546 | |
| 547 | // Remove the old range that we now know has an incorrect number. |
| 548 | MachineInstr *Killer = vi.Kills[0]; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 549 | unsigned Start = getMBBStartIdx(Killer->getParent()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 550 | unsigned End = getUseIndex(getInstructionIndex(Killer))+1; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 551 | DOUT << "Removing [" << Start << "," << End << "] from: "; |
| 552 | interval.print(DOUT, mri_); DOUT << "\n"; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 553 | interval.removeRange(Start, End); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 554 | DOUT << "RESULT: "; interval.print(DOUT, mri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 555 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 556 | // Replace the interval with one of a NEW value number. Note that this |
| 557 | // value number isn't actually defined by an instruction, weird huh? :) |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 558 | LiveRange LR(Start, End, interval.getNextValue(~0U, 0)); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 559 | DOUT << " replace range with " << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 560 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 561 | DOUT << "RESULT: "; interval.print(DOUT, mri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 562 | } |
| 563 | |
| 564 | // In the case of PHI elimination, each variable definition is only |
| 565 | // live until the end of the block. We've already taken care of the |
| 566 | // rest of the live range. |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 567 | unsigned defIndex = getDefIndex(MIIdx); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 568 | |
| 569 | unsigned ValNum; |
| 570 | unsigned SrcReg, DstReg; |
| 571 | if (!tii_->isMoveInstr(*mi, SrcReg, DstReg)) |
| 572 | ValNum = interval.getNextValue(~0U, 0); |
| 573 | else |
| 574 | ValNum = interval.getNextValue(defIndex, SrcReg); |
| 575 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 576 | LiveRange LR(defIndex, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 577 | getInstructionIndex(&mbb->back()) + InstrSlots::NUM, ValNum); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 578 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 579 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 580 | } |
| 581 | } |
| 582 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 583 | DOUT << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 584 | } |
| 585 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 586 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 587 | MachineBasicBlock::iterator mi, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 588 | unsigned MIIdx, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 589 | LiveInterval &interval, |
| 590 | unsigned SrcReg) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 591 | // A physical register cannot be live across basic block, so its |
| 592 | // lifetime must end somewhere in its defining basic block. |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 593 | DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg)); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 594 | |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 595 | unsigned baseIndex = MIIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 596 | unsigned start = getDefIndex(baseIndex); |
| 597 | unsigned end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 598 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 599 | // If it is not used after definition, it is considered dead at |
| 600 | // the instruction defining it. Hence its interval is: |
| 601 | // [defSlot(def), defSlot(def)+1) |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 602 | if (lv_->RegisterDefIsDead(mi, interval.reg)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 603 | DOUT << " dead"; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 604 | end = getDefIndex(start) + 1; |
| 605 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 606 | } |
| 607 | |
| 608 | // If it is not dead on definition, it must be killed by a |
| 609 | // subsequent instruction. Hence its interval is: |
| 610 | // [defSlot(def), useSlot(kill)+1) |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 611 | while (++mi != MBB->end()) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 612 | baseIndex += InstrSlots::NUM; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 613 | if (lv_->KillsRegister(mi, interval.reg)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 614 | DOUT << " killed"; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 615 | end = getUseIndex(baseIndex) + 1; |
| 616 | goto exit; |
Evan Cheng | 9a1956a | 2006-11-15 20:54:11 +0000 | [diff] [blame] | 617 | } else if (lv_->ModifiesRegister(mi, interval.reg)) { |
| 618 | // Another instruction redefines the register before it is ever read. |
| 619 | // Then the register is essentially dead at the instruction that defines |
| 620 | // it. Hence its interval is: |
| 621 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 622 | DOUT << " dead"; |
Evan Cheng | 9a1956a | 2006-11-15 20:54:11 +0000 | [diff] [blame] | 623 | end = getDefIndex(start) + 1; |
| 624 | goto exit; |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 625 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 626 | } |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 627 | |
| 628 | // The only case we should have a dead physreg here without a killing or |
| 629 | // instruction where we know it's dead is if it is live-in to the function |
| 630 | // and never used. |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 631 | assert(!SrcReg && "physreg was not killed in defining block!"); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 632 | end = getDefIndex(start) + 1; // It's dead. |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 633 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 634 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 635 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 636 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 637 | LiveRange LR(start, end, interval.getNextValue(SrcReg != 0 ? start : ~0U, |
| 638 | SrcReg)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 639 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 640 | DOUT << " +" << LR << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 641 | } |
| 642 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 643 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 644 | MachineBasicBlock::iterator MI, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 645 | unsigned MIIdx, |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 646 | unsigned reg) { |
| 647 | if (MRegisterInfo::isVirtualRegister(reg)) |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 648 | handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg)); |
Alkis Evlogimenos | 5327801 | 2004-08-26 22:22:38 +0000 | [diff] [blame] | 649 | else if (allocatableRegs_[reg]) { |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 650 | unsigned SrcReg, DstReg; |
| 651 | if (!tii_->isMoveInstr(*MI, SrcReg, DstReg)) |
| 652 | SrcReg = 0; |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 653 | handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 654 | for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS) |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 655 | handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 656 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 657 | } |
| 658 | |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 659 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
| 660 | LiveInterval &interval) { |
| 661 | DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg)); |
| 662 | |
| 663 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 664 | // be considered a livein. |
| 665 | MachineBasicBlock::iterator mi = MBB->begin(); |
| 666 | unsigned baseIndex = 0; |
| 667 | unsigned start = 0; |
| 668 | unsigned end = start; |
| 669 | while (mi != MBB->end()) { |
| 670 | if (lv_->KillsRegister(mi, interval.reg)) { |
| 671 | DOUT << " killed"; |
| 672 | end = getUseIndex(baseIndex) + 1; |
| 673 | goto exit; |
| 674 | } else if (lv_->ModifiesRegister(mi, interval.reg)) { |
| 675 | // Another instruction redefines the register before it is ever read. |
| 676 | // Then the register is essentially dead at the instruction that defines |
| 677 | // it. Hence its interval is: |
| 678 | // [defSlot(def), defSlot(def)+1) |
| 679 | DOUT << " dead"; |
| 680 | end = getDefIndex(start) + 1; |
| 681 | goto exit; |
| 682 | } |
| 683 | |
| 684 | baseIndex += InstrSlots::NUM; |
| 685 | ++mi; |
| 686 | } |
| 687 | |
| 688 | exit: |
| 689 | assert(start < end && "did not find end of interval?"); |
| 690 | |
| 691 | LiveRange LR(start, end, interval.getNextValue(~0U, 0)); |
| 692 | interval.addRange(LR); |
| 693 | DOUT << " +" << LR << '\n'; |
| 694 | } |
| 695 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 696 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 697 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 698 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 699 | /// which a variable is live |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 700 | void LiveIntervals::computeIntervals() { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 701 | DOUT << "********** COMPUTING LIVE INTERVALS **********\n" |
| 702 | << "********** Function: " |
| 703 | << ((Value*)mf_->getFunction())->getName() << '\n'; |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 704 | // Track the index of the current machine instr. |
| 705 | unsigned MIIndex = 0; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 706 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 707 | MBBI != E; ++MBBI) { |
| 708 | MachineBasicBlock *MBB = MBBI; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 709 | DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n"; |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 710 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 711 | MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 712 | |
| 713 | if (MBB->livein_begin() != MBB->livein_end()) { |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 714 | // Create intervals for live-ins to this BB first. |
| 715 | for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(), |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 716 | LE = MBB->livein_end(); LI != LE; ++LI) { |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 717 | handleLiveInRegister(MBB, getOrCreateInterval(*LI)); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 718 | for (const unsigned* AS = mri_->getAliasSet(*LI); *AS; ++AS) |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 719 | handleLiveInRegister(MBB, getOrCreateInterval(*AS)); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 720 | } |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 721 | } |
| 722 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 723 | for (; MI != miEnd; ++MI) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 724 | DOUT << MIIndex << "\t" << *MI; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 725 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 726 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 727 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 728 | MachineOperand &MO = MI->getOperand(i); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 729 | // handle register defs - build intervals |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 730 | if (MO.isRegister() && MO.getReg() && MO.isDef()) |
| 731 | handleRegisterDef(MBB, MI, MIIndex, MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 732 | } |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 733 | |
| 734 | MIIndex += InstrSlots::NUM; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 735 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 736 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 737 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 738 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 739 | /// AdjustCopiesBackFrom - We found a non-trivially-coallescable copy with IntA |
| 740 | /// being the source and IntB being the dest, thus this defines a value number |
| 741 | /// in IntB. If the source value number (in IntA) is defined by a copy from B, |
| 742 | /// see if we can merge these two pieces of B into a single value number, |
| 743 | /// eliminating a copy. For example: |
| 744 | /// |
| 745 | /// A3 = B0 |
| 746 | /// ... |
| 747 | /// B1 = A3 <- this copy |
| 748 | /// |
| 749 | /// In this case, B0 can be extended to where the B1 copy lives, allowing the B1 |
| 750 | /// value number to be replaced with B0 (which simplifies the B liveinterval). |
| 751 | /// |
| 752 | /// This returns true if an interval was modified. |
| 753 | /// |
| 754 | bool LiveIntervals::AdjustCopiesBackFrom(LiveInterval &IntA, LiveInterval &IntB, |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 755 | MachineInstr *CopyMI) { |
| 756 | unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI)); |
| 757 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 758 | // BValNo is a value number in B that is defined by a copy from A. 'B3' in |
| 759 | // the example above. |
| 760 | LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx); |
| 761 | unsigned BValNo = BLR->ValId; |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 762 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 763 | // Get the location that B is defined at. Two options: either this value has |
| 764 | // an unknown definition point or it is defined at CopyIdx. If unknown, we |
| 765 | // can't process it. |
| 766 | unsigned BValNoDefIdx = IntB.getInstForValNum(BValNo); |
| 767 | if (BValNoDefIdx == ~0U) return false; |
| 768 | assert(BValNoDefIdx == CopyIdx && |
| 769 | "Copy doesn't define the value?"); |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 770 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 771 | // AValNo is the value number in A that defines the copy, A0 in the example. |
| 772 | LiveInterval::iterator AValLR = IntA.FindLiveRangeContaining(CopyIdx-1); |
| 773 | unsigned AValNo = AValLR->ValId; |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 774 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 775 | // If AValNo is defined as a copy from IntB, we can potentially process this. |
| 776 | |
| 777 | // Get the instruction that defines this value number. |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 778 | unsigned SrcReg = IntA.getSrcRegForValNum(AValNo); |
| 779 | if (!SrcReg) return false; // Not defined by a copy. |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 780 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 781 | // If the value number is not defined by a copy instruction, ignore it. |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 782 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 783 | // If the source register comes from an interval other than IntB, we can't |
| 784 | // handle this. |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 785 | if (rep(SrcReg) != IntB.reg) return false; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 786 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 787 | // Get the LiveRange in IntB that this value number starts with. |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 788 | unsigned AValNoInstIdx = IntA.getInstForValNum(AValNo); |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 789 | LiveInterval::iterator ValLR = IntB.FindLiveRangeContaining(AValNoInstIdx-1); |
| 790 | |
| 791 | // Make sure that the end of the live range is inside the same block as |
| 792 | // CopyMI. |
| 793 | MachineInstr *ValLREndInst = getInstructionFromIndex(ValLR->end-1); |
Chris Lattner | c114b2c | 2006-08-25 23:41:24 +0000 | [diff] [blame] | 794 | if (!ValLREndInst || |
| 795 | ValLREndInst->getParent() != CopyMI->getParent()) return false; |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 796 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 797 | // Okay, we now know that ValLR ends in the same block that the CopyMI |
| 798 | // live-range starts. If there are no intervening live ranges between them in |
| 799 | // IntB, we can merge them. |
| 800 | if (ValLR+1 != BLR) return false; |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 801 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 802 | DOUT << "\nExtending: "; IntB.print(DOUT, mri_); |
Chris Lattner | ba25603 | 2006-08-30 23:02:29 +0000 | [diff] [blame] | 803 | |
| 804 | // We are about to delete CopyMI, so need to remove it as the 'instruction |
| 805 | // that defines this value #'. |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 806 | IntB.setValueNumberInfo(BValNo, std::make_pair(~0U, 0)); |
Chris Lattner | ba25603 | 2006-08-30 23:02:29 +0000 | [diff] [blame] | 807 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 808 | // Okay, we can merge them. We need to insert a new liverange: |
| 809 | // [ValLR.end, BLR.begin) of either value number, then we merge the |
| 810 | // two value numbers. |
Chris Lattner | c114b2c | 2006-08-25 23:41:24 +0000 | [diff] [blame] | 811 | unsigned FillerStart = ValLR->end, FillerEnd = BLR->start; |
| 812 | IntB.addRange(LiveRange(FillerStart, FillerEnd, BValNo)); |
| 813 | |
| 814 | // If the IntB live range is assigned to a physical register, and if that |
| 815 | // physreg has aliases, |
| 816 | if (MRegisterInfo::isPhysicalRegister(IntB.reg)) { |
| 817 | for (const unsigned *AS = mri_->getAliasSet(IntB.reg); *AS; ++AS) { |
| 818 | LiveInterval &AliasLI = getInterval(*AS); |
| 819 | AliasLI.addRange(LiveRange(FillerStart, FillerEnd, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 820 | AliasLI.getNextValue(~0U, 0))); |
Chris Lattner | c114b2c | 2006-08-25 23:41:24 +0000 | [diff] [blame] | 821 | } |
| 822 | } |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 823 | |
| 824 | // Okay, merge "B1" into the same value number as "B0". |
| 825 | if (BValNo != ValLR->ValId) |
| 826 | IntB.MergeValueNumberInto(BValNo, ValLR->ValId); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 827 | DOUT << " result = "; IntB.print(DOUT, mri_); |
| 828 | DOUT << "\n"; |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 829 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 830 | // Finally, delete the copy instruction. |
| 831 | RemoveMachineInstrFromMaps(CopyMI); |
| 832 | CopyMI->eraseFromParent(); |
| 833 | ++numPeep; |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 834 | return true; |
| 835 | } |
| 836 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 837 | /// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg, |
| 838 | /// which are the src/dst of the copy instruction CopyMI. This returns true |
| 839 | /// if the copy was successfully coallesced away, or if it is never possible |
| 840 | /// to coallesce these this copy, due to register constraints. It returns |
| 841 | /// false if it is not currently possible to coallesce this interval, but |
| 842 | /// it may be possible if other things get coallesced. |
| 843 | bool LiveIntervals::JoinCopy(MachineInstr *CopyMI, |
| 844 | unsigned SrcReg, unsigned DstReg) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 845 | DOUT << getInstructionIndex(CopyMI) << '\t' << *CopyMI; |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 846 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 847 | // Get representative registers. |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 848 | unsigned repSrcReg = rep(SrcReg); |
| 849 | unsigned repDstReg = rep(DstReg); |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 850 | |
| 851 | // If they are already joined we continue. |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 852 | if (repSrcReg == repDstReg) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 853 | DOUT << "\tCopy already coallesced.\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 854 | return true; // Not coallescable. |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 855 | } |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 856 | |
| 857 | // If they are both physical registers, we cannot join them. |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 858 | if (MRegisterInfo::isPhysicalRegister(repSrcReg) && |
| 859 | MRegisterInfo::isPhysicalRegister(repDstReg)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 860 | DOUT << "\tCan not coallesce physregs.\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 861 | return true; // Not coallescable. |
| 862 | } |
| 863 | |
| 864 | // We only join virtual registers with allocatable physical registers. |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 865 | if (MRegisterInfo::isPhysicalRegister(repSrcReg) && |
| 866 | !allocatableRegs_[repSrcReg]) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 867 | DOUT << "\tSrc reg is unallocatable physreg.\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 868 | return true; // Not coallescable. |
| 869 | } |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 870 | if (MRegisterInfo::isPhysicalRegister(repDstReg) && |
| 871 | !allocatableRegs_[repDstReg]) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 872 | DOUT << "\tDst reg is unallocatable physreg.\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 873 | return true; // Not coallescable. |
| 874 | } |
| 875 | |
| 876 | // If they are not of the same register class, we cannot join them. |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 877 | if (differingRegisterClasses(repSrcReg, repDstReg)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 878 | DOUT << "\tSrc/Dest are different register classes.\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 879 | return true; // Not coallescable. |
| 880 | } |
| 881 | |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 882 | LiveInterval &SrcInt = getInterval(repSrcReg); |
| 883 | LiveInterval &DestInt = getInterval(repDstReg); |
| 884 | assert(SrcInt.reg == repSrcReg && DestInt.reg == repDstReg && |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 885 | "Register mapping is horribly broken!"); |
| 886 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 887 | DOUT << "\t\tInspecting "; SrcInt.print(DOUT, mri_); |
| 888 | DOUT << " and "; DestInt.print(DOUT, mri_); |
| 889 | DOUT << ": "; |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 890 | |
| 891 | // Check if it is necessary to propagate "isDead" property before intervals |
| 892 | // are joined. |
| 893 | MachineOperand *mopd = CopyMI->findRegisterDefOperand(DstReg); |
| 894 | bool isDead = mopd->isDead(); |
| 895 | unsigned SrcStart = 0; |
| 896 | unsigned SrcEnd = 0; |
| 897 | if (isDead) { |
| 898 | unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI)); |
| 899 | LiveInterval::iterator SrcLR = SrcInt.FindLiveRangeContaining(CopyIdx-1); |
| 900 | SrcStart = SrcLR->start; |
| 901 | SrcEnd = SrcLR->end; |
| 902 | if (hasRegisterUse(repSrcReg, SrcStart, SrcEnd)) |
| 903 | isDead = false; |
| 904 | } |
| 905 | |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 906 | // Okay, attempt to join these two intervals. On failure, this returns false. |
| 907 | // Otherwise, if one of the intervals being joined is a physreg, this method |
| 908 | // always canonicalizes DestInt to be it. The output "SrcInt" will not have |
| 909 | // been modified, so we can use this information below to update aliases. |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 910 | if (JoinIntervals(DestInt, SrcInt)) { |
| 911 | if (isDead) { |
| 912 | // Result of the copy is dead. Propagate this property. |
| 913 | if (SrcStart == 0) { |
| 914 | // Live-in to the function but dead. Remove it from MBB live-in set. |
| 915 | // JoinIntervals may end up swapping the two intervals. |
| 916 | LiveInterval &LiveInInt = (repSrcReg == DestInt.reg) ? DestInt:SrcInt; |
| 917 | LiveInInt.removeRange(SrcStart, SrcEnd); |
| 918 | MachineBasicBlock *MBB = CopyMI->getParent(); |
| 919 | MBB->removeLiveIn(SrcReg); |
| 920 | } else { |
| 921 | MachineInstr *SrcMI = getInstructionFromIndex(SrcStart); |
| 922 | if (SrcMI) { |
| 923 | // FIXME: SrcMI == NULL means the register is livein to a non-entry |
| 924 | // MBB. Remove the range from its live interval? |
| 925 | MachineOperand *mops = SrcMI->findRegisterDefOperand(SrcReg); |
| 926 | if (mops) |
| 927 | // FIXME: mops == NULL means SrcMI defines a subregister? |
| 928 | mops->setIsDead(); |
| 929 | } |
| 930 | } |
| 931 | } |
| 932 | } else { |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 933 | // Coallescing failed. |
| 934 | |
| 935 | // If we can eliminate the copy without merging the live ranges, do so now. |
| 936 | if (AdjustCopiesBackFrom(SrcInt, DestInt, CopyMI)) |
| 937 | return true; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 938 | |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 939 | // Otherwise, we are unable to join the intervals. |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 940 | DOUT << "Interference!\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 941 | return false; |
| 942 | } |
| 943 | |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 944 | bool Swapped = repSrcReg == DestInt.reg; |
Chris Lattner | e7f729b | 2006-08-26 01:28:16 +0000 | [diff] [blame] | 945 | if (Swapped) |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 946 | std::swap(repSrcReg, repDstReg); |
| 947 | assert(MRegisterInfo::isVirtualRegister(repSrcReg) && |
Chris Lattner | e7f729b | 2006-08-26 01:28:16 +0000 | [diff] [blame] | 948 | "LiveInterval::join didn't work right!"); |
| 949 | |
Chris Lattner | c114b2c | 2006-08-25 23:41:24 +0000 | [diff] [blame] | 950 | // If we're about to merge live ranges into a physical register live range, |
| 951 | // we have to update any aliased register's live ranges to indicate that they |
| 952 | // have clobbered values for this range. |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 953 | if (MRegisterInfo::isPhysicalRegister(repDstReg)) { |
| 954 | for (const unsigned *AS = mri_->getAliasSet(repDstReg); *AS; ++AS) |
Chris Lattner | e7f729b | 2006-08-26 01:28:16 +0000 | [diff] [blame] | 955 | getInterval(*AS).MergeInClobberRanges(SrcInt); |
Chris Lattner | c114b2c | 2006-08-25 23:41:24 +0000 | [diff] [blame] | 956 | } |
| 957 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 958 | DOUT << "\n\t\tJoined. Result = "; DestInt.print(DOUT, mri_); |
| 959 | DOUT << "\n"; |
Chris Lattner | e7f729b | 2006-08-26 01:28:16 +0000 | [diff] [blame] | 960 | |
| 961 | // If the intervals were swapped by Join, swap them back so that the register |
| 962 | // mapping (in the r2i map) is correct. |
| 963 | if (Swapped) SrcInt.swap(DestInt); |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 964 | removeInterval(repSrcReg); |
| 965 | r2rMap_[repSrcReg] = repDstReg; |
Chris Lattner | e7f729b | 2006-08-26 01:28:16 +0000 | [diff] [blame] | 966 | |
Chris Lattner | bfe180a | 2006-08-31 05:58:59 +0000 | [diff] [blame] | 967 | // Finally, delete the copy instruction. |
| 968 | RemoveMachineInstrFromMaps(CopyMI); |
| 969 | CopyMI->eraseFromParent(); |
| 970 | ++numPeep; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 971 | ++numJoins; |
| 972 | return true; |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 973 | } |
| 974 | |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 975 | /// ComputeUltimateVN - Assuming we are going to join two live intervals, |
| 976 | /// compute what the resultant value numbers for each value in the input two |
| 977 | /// ranges will be. This is complicated by copies between the two which can |
| 978 | /// and will commonly cause multiple value numbers to be merged into one. |
| 979 | /// |
| 980 | /// VN is the value number that we're trying to resolve. InstDefiningValue |
| 981 | /// keeps track of the new InstDefiningValue assignment for the result |
| 982 | /// LiveInterval. ThisFromOther/OtherFromThis are sets that keep track of |
| 983 | /// whether a value in this or other is a copy from the opposite set. |
| 984 | /// ThisValNoAssignments/OtherValNoAssignments keep track of value #'s that have |
| 985 | /// already been assigned. |
| 986 | /// |
| 987 | /// ThisFromOther[x] - If x is defined as a copy from the other interval, this |
| 988 | /// contains the value number the copy is from. |
| 989 | /// |
| 990 | static unsigned ComputeUltimateVN(unsigned VN, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 991 | SmallVector<std::pair<unsigned, |
| 992 | unsigned>, 16> &ValueNumberInfo, |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 993 | SmallVector<int, 16> &ThisFromOther, |
| 994 | SmallVector<int, 16> &OtherFromThis, |
| 995 | SmallVector<int, 16> &ThisValNoAssignments, |
| 996 | SmallVector<int, 16> &OtherValNoAssignments, |
| 997 | LiveInterval &ThisLI, LiveInterval &OtherLI) { |
| 998 | // If the VN has already been computed, just return it. |
| 999 | if (ThisValNoAssignments[VN] >= 0) |
| 1000 | return ThisValNoAssignments[VN]; |
Chris Lattner | 8a67f6e | 2006-09-01 07:00:23 +0000 | [diff] [blame] | 1001 | // assert(ThisValNoAssignments[VN] != -2 && "Cyclic case?"); |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1002 | |
| 1003 | // If this val is not a copy from the other val, then it must be a new value |
| 1004 | // number in the destination. |
| 1005 | int OtherValNo = ThisFromOther[VN]; |
| 1006 | if (OtherValNo == -1) { |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 1007 | ValueNumberInfo.push_back(ThisLI.getValNumInfo(VN)); |
| 1008 | return ThisValNoAssignments[VN] = ValueNumberInfo.size()-1; |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1009 | } |
| 1010 | |
Chris Lattner | 8a67f6e | 2006-09-01 07:00:23 +0000 | [diff] [blame] | 1011 | // Otherwise, this *is* a copy from the RHS. If the other side has already |
| 1012 | // been computed, return it. |
| 1013 | if (OtherValNoAssignments[OtherValNo] >= 0) |
| 1014 | return ThisValNoAssignments[VN] = OtherValNoAssignments[OtherValNo]; |
| 1015 | |
| 1016 | // Mark this value number as currently being computed, then ask what the |
| 1017 | // ultimate value # of the other value is. |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1018 | ThisValNoAssignments[VN] = -2; |
| 1019 | unsigned UltimateVN = |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 1020 | ComputeUltimateVN(OtherValNo, ValueNumberInfo, |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1021 | OtherFromThis, ThisFromOther, |
| 1022 | OtherValNoAssignments, ThisValNoAssignments, |
| 1023 | OtherLI, ThisLI); |
| 1024 | return ThisValNoAssignments[VN] = UltimateVN; |
| 1025 | } |
| 1026 | |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1027 | static bool InVector(unsigned Val, const SmallVector<unsigned, 8> &V) { |
| 1028 | return std::find(V.begin(), V.end(), Val) != V.end(); |
| 1029 | } |
| 1030 | |
| 1031 | /// SimpleJoin - Attempt to joint the specified interval into this one. The |
| 1032 | /// caller of this method must guarantee that the RHS only contains a single |
| 1033 | /// value number and that the RHS is not defined by a copy from this |
| 1034 | /// interval. This returns false if the intervals are not joinable, or it |
| 1035 | /// joins them and returns true. |
| 1036 | bool LiveIntervals::SimpleJoin(LiveInterval &LHS, LiveInterval &RHS) { |
| 1037 | assert(RHS.containsOneValue()); |
| 1038 | |
| 1039 | // Some number (potentially more than one) value numbers in the current |
| 1040 | // interval may be defined as copies from the RHS. Scan the overlapping |
| 1041 | // portions of the LHS and RHS, keeping track of this and looking for |
| 1042 | // overlapping live ranges that are NOT defined as copies. If these exist, we |
| 1043 | // cannot coallesce. |
| 1044 | |
| 1045 | LiveInterval::iterator LHSIt = LHS.begin(), LHSEnd = LHS.end(); |
| 1046 | LiveInterval::iterator RHSIt = RHS.begin(), RHSEnd = RHS.end(); |
| 1047 | |
| 1048 | if (LHSIt->start < RHSIt->start) { |
| 1049 | LHSIt = std::upper_bound(LHSIt, LHSEnd, RHSIt->start); |
| 1050 | if (LHSIt != LHS.begin()) --LHSIt; |
| 1051 | } else if (RHSIt->start < LHSIt->start) { |
| 1052 | RHSIt = std::upper_bound(RHSIt, RHSEnd, LHSIt->start); |
| 1053 | if (RHSIt != RHS.begin()) --RHSIt; |
| 1054 | } |
| 1055 | |
| 1056 | SmallVector<unsigned, 8> EliminatedLHSVals; |
| 1057 | |
| 1058 | while (1) { |
| 1059 | // Determine if these live intervals overlap. |
| 1060 | bool Overlaps = false; |
| 1061 | if (LHSIt->start <= RHSIt->start) |
| 1062 | Overlaps = LHSIt->end > RHSIt->start; |
| 1063 | else |
| 1064 | Overlaps = RHSIt->end > LHSIt->start; |
| 1065 | |
| 1066 | // If the live intervals overlap, there are two interesting cases: if the |
| 1067 | // LHS interval is defined by a copy from the RHS, it's ok and we record |
| 1068 | // that the LHS value # is the same as the RHS. If it's not, then we cannot |
| 1069 | // coallesce these live ranges and we bail out. |
| 1070 | if (Overlaps) { |
| 1071 | // If we haven't already recorded that this value # is safe, check it. |
| 1072 | if (!InVector(LHSIt->ValId, EliminatedLHSVals)) { |
| 1073 | // Copy from the RHS? |
| 1074 | unsigned SrcReg = LHS.getSrcRegForValNum(LHSIt->ValId); |
| 1075 | if (rep(SrcReg) != RHS.reg) |
| 1076 | return false; // Nope, bail out. |
| 1077 | |
| 1078 | EliminatedLHSVals.push_back(LHSIt->ValId); |
| 1079 | } |
| 1080 | |
| 1081 | // We know this entire LHS live range is okay, so skip it now. |
| 1082 | if (++LHSIt == LHSEnd) break; |
| 1083 | continue; |
| 1084 | } |
| 1085 | |
| 1086 | if (LHSIt->end < RHSIt->end) { |
| 1087 | if (++LHSIt == LHSEnd) break; |
| 1088 | } else { |
| 1089 | // One interesting case to check here. It's possible that we have |
| 1090 | // something like "X3 = Y" which defines a new value number in the LHS, |
| 1091 | // and is the last use of this liverange of the RHS. In this case, we |
| 1092 | // want to notice this copy (so that it gets coallesced away) even though |
| 1093 | // the live ranges don't actually overlap. |
| 1094 | if (LHSIt->start == RHSIt->end) { |
| 1095 | if (InVector(LHSIt->ValId, EliminatedLHSVals)) { |
| 1096 | // We already know that this value number is going to be merged in |
| 1097 | // if coallescing succeeds. Just skip the liverange. |
| 1098 | if (++LHSIt == LHSEnd) break; |
| 1099 | } else { |
| 1100 | // Otherwise, if this is a copy from the RHS, mark it as being merged |
| 1101 | // in. |
| 1102 | if (rep(LHS.getSrcRegForValNum(LHSIt->ValId)) == RHS.reg) { |
| 1103 | EliminatedLHSVals.push_back(LHSIt->ValId); |
| 1104 | |
| 1105 | // We know this entire LHS live range is okay, so skip it now. |
| 1106 | if (++LHSIt == LHSEnd) break; |
| 1107 | } |
| 1108 | } |
| 1109 | } |
| 1110 | |
| 1111 | if (++RHSIt == RHSEnd) break; |
| 1112 | } |
| 1113 | } |
| 1114 | |
| 1115 | // If we got here, we know that the coallescing will be successful and that |
| 1116 | // the value numbers in EliminatedLHSVals will all be merged together. Since |
| 1117 | // the most common case is that EliminatedLHSVals has a single number, we |
| 1118 | // optimize for it: if there is more than one value, we merge them all into |
| 1119 | // the lowest numbered one, then handle the interval as if we were merging |
| 1120 | // with one value number. |
| 1121 | unsigned LHSValNo; |
| 1122 | if (EliminatedLHSVals.size() > 1) { |
| 1123 | // Loop through all the equal value numbers merging them into the smallest |
| 1124 | // one. |
| 1125 | unsigned Smallest = EliminatedLHSVals[0]; |
| 1126 | for (unsigned i = 1, e = EliminatedLHSVals.size(); i != e; ++i) { |
| 1127 | if (EliminatedLHSVals[i] < Smallest) { |
| 1128 | // Merge the current notion of the smallest into the smaller one. |
| 1129 | LHS.MergeValueNumberInto(Smallest, EliminatedLHSVals[i]); |
| 1130 | Smallest = EliminatedLHSVals[i]; |
| 1131 | } else { |
| 1132 | // Merge into the smallest. |
| 1133 | LHS.MergeValueNumberInto(EliminatedLHSVals[i], Smallest); |
| 1134 | } |
| 1135 | } |
| 1136 | LHSValNo = Smallest; |
| 1137 | } else { |
| 1138 | assert(!EliminatedLHSVals.empty() && "No copies from the RHS?"); |
| 1139 | LHSValNo = EliminatedLHSVals[0]; |
| 1140 | } |
| 1141 | |
| 1142 | // Okay, now that there is a single LHS value number that we're merging the |
| 1143 | // RHS into, update the value number info for the LHS to indicate that the |
| 1144 | // value number is defined where the RHS value number was. |
| 1145 | LHS.setValueNumberInfo(LHSValNo, RHS.getValNumInfo(0)); |
| 1146 | |
| 1147 | // Okay, the final step is to loop over the RHS live intervals, adding them to |
| 1148 | // the LHS. |
| 1149 | LHS.MergeRangesInAsValue(RHS, LHSValNo); |
| 1150 | LHS.weight += RHS.weight; |
| 1151 | |
| 1152 | return true; |
| 1153 | } |
| 1154 | |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1155 | /// JoinIntervals - Attempt to join these two intervals. On failure, this |
| 1156 | /// returns false. Otherwise, if one of the intervals being joined is a |
| 1157 | /// physreg, this method always canonicalizes LHS to be it. The output |
| 1158 | /// "RHS" will not have been modified, so we can use this information |
| 1159 | /// below to update aliases. |
| 1160 | bool LiveIntervals::JoinIntervals(LiveInterval &LHS, LiveInterval &RHS) { |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1161 | // Compute the final value assignment, assuming that the live ranges can be |
| 1162 | // coallesced. |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1163 | SmallVector<int, 16> LHSValNoAssignments; |
| 1164 | SmallVector<int, 16> RHSValNoAssignments; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 1165 | SmallVector<std::pair<unsigned,unsigned>, 16> ValueNumberInfo; |
Chris Lattner | 238416c | 2006-09-01 06:10:18 +0000 | [diff] [blame] | 1166 | |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1167 | // Compute ultimate value numbers for the LHS and RHS values. |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1168 | if (RHS.containsOneValue()) { |
| 1169 | // Copies from a liveinterval with a single value are simple to handle and |
| 1170 | // very common, handle the special case here. This is important, because |
| 1171 | // often RHS is small and LHS is large (e.g. a physreg). |
| 1172 | |
| 1173 | // Find out if the RHS is defined as a copy from some value in the LHS. |
| 1174 | int RHSValID = -1; |
| 1175 | std::pair<unsigned,unsigned> RHSValNoInfo; |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1176 | unsigned RHSSrcReg = RHS.getSrcRegForValNum(0); |
| 1177 | if ((RHSSrcReg == 0 || rep(RHSSrcReg) != LHS.reg)) { |
| 1178 | // If RHS is not defined as a copy from the LHS, we can use simpler and |
| 1179 | // faster checks to see if the live ranges are coallescable. This joiner |
| 1180 | // can't swap the LHS/RHS intervals though. |
| 1181 | if (!MRegisterInfo::isPhysicalRegister(RHS.reg)) { |
| 1182 | return SimpleJoin(LHS, RHS); |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1183 | } else { |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1184 | RHSValNoInfo = RHS.getValNumInfo(0); |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1185 | } |
| 1186 | } else { |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1187 | // It was defined as a copy from the LHS, find out what value # it is. |
| 1188 | unsigned ValInst = RHS.getInstForValNum(0); |
| 1189 | RHSValID = LHS.getLiveRangeContaining(ValInst-1)->ValId; |
| 1190 | RHSValNoInfo = LHS.getValNumInfo(RHSValID); |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1191 | } |
| 1192 | |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1193 | LHSValNoAssignments.resize(LHS.getNumValNums(), -1); |
| 1194 | RHSValNoAssignments.resize(RHS.getNumValNums(), -1); |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1195 | ValueNumberInfo.resize(LHS.getNumValNums()); |
| 1196 | |
| 1197 | // Okay, *all* of the values in LHS that are defined as a copy from RHS |
| 1198 | // should now get updated. |
| 1199 | for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) { |
| 1200 | if (unsigned LHSSrcReg = LHS.getSrcRegForValNum(VN)) { |
| 1201 | if (rep(LHSSrcReg) != RHS.reg) { |
| 1202 | // If this is not a copy from the RHS, its value number will be |
| 1203 | // unmodified by the coallescing. |
| 1204 | ValueNumberInfo[VN] = LHS.getValNumInfo(VN); |
| 1205 | LHSValNoAssignments[VN] = VN; |
| 1206 | } else if (RHSValID == -1) { |
| 1207 | // Otherwise, it is a copy from the RHS, and we don't already have a |
| 1208 | // value# for it. Keep the current value number, but remember it. |
| 1209 | LHSValNoAssignments[VN] = RHSValID = VN; |
| 1210 | ValueNumberInfo[VN] = RHSValNoInfo; |
| 1211 | } else { |
| 1212 | // Otherwise, use the specified value #. |
| 1213 | LHSValNoAssignments[VN] = RHSValID; |
| 1214 | if (VN != (unsigned)RHSValID) |
| 1215 | ValueNumberInfo[VN].first = ~1U; |
| 1216 | else |
| 1217 | ValueNumberInfo[VN] = RHSValNoInfo; |
| 1218 | } |
| 1219 | } else { |
| 1220 | ValueNumberInfo[VN] = LHS.getValNumInfo(VN); |
| 1221 | LHSValNoAssignments[VN] = VN; |
| 1222 | } |
| 1223 | } |
| 1224 | |
| 1225 | assert(RHSValID != -1 && "Didn't find value #?"); |
| 1226 | RHSValNoAssignments[0] = RHSValID; |
| 1227 | |
| 1228 | } else { |
Chris Lattner | 238416c | 2006-09-01 06:10:18 +0000 | [diff] [blame] | 1229 | // Loop over the value numbers of the LHS, seeing if any are defined from |
| 1230 | // the RHS. |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1231 | SmallVector<int, 16> LHSValsDefinedFromRHS; |
| 1232 | LHSValsDefinedFromRHS.resize(LHS.getNumValNums(), -1); |
| 1233 | for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) { |
| 1234 | unsigned ValSrcReg = LHS.getSrcRegForValNum(VN); |
| 1235 | if (ValSrcReg == 0) // Src not defined by a copy? |
| 1236 | continue; |
| 1237 | |
Chris Lattner | 238416c | 2006-09-01 06:10:18 +0000 | [diff] [blame] | 1238 | // DstReg is known to be a register in the LHS interval. If the src is |
| 1239 | // from the RHS interval, we can use its value #. |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1240 | if (rep(ValSrcReg) != RHS.reg) |
| 1241 | continue; |
| 1242 | |
| 1243 | // Figure out the value # from the RHS. |
| 1244 | unsigned ValInst = LHS.getInstForValNum(VN); |
| 1245 | LHSValsDefinedFromRHS[VN] = RHS.getLiveRangeContaining(ValInst-1)->ValId; |
| 1246 | } |
| 1247 | |
Chris Lattner | 238416c | 2006-09-01 06:10:18 +0000 | [diff] [blame] | 1248 | // Loop over the value numbers of the RHS, seeing if any are defined from |
| 1249 | // the LHS. |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1250 | SmallVector<int, 16> RHSValsDefinedFromLHS; |
| 1251 | RHSValsDefinedFromLHS.resize(RHS.getNumValNums(), -1); |
| 1252 | for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) { |
| 1253 | unsigned ValSrcReg = RHS.getSrcRegForValNum(VN); |
| 1254 | if (ValSrcReg == 0) // Src not defined by a copy? |
| 1255 | continue; |
| 1256 | |
Chris Lattner | 238416c | 2006-09-01 06:10:18 +0000 | [diff] [blame] | 1257 | // DstReg is known to be a register in the RHS interval. If the src is |
| 1258 | // from the LHS interval, we can use its value #. |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1259 | if (rep(ValSrcReg) != LHS.reg) |
| 1260 | continue; |
| 1261 | |
| 1262 | // Figure out the value # from the LHS. |
| 1263 | unsigned ValInst = RHS.getInstForValNum(VN); |
| 1264 | RHSValsDefinedFromLHS[VN] = LHS.getLiveRangeContaining(ValInst-1)->ValId; |
| 1265 | } |
| 1266 | |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1267 | LHSValNoAssignments.resize(LHS.getNumValNums(), -1); |
| 1268 | RHSValNoAssignments.resize(RHS.getNumValNums(), -1); |
| 1269 | ValueNumberInfo.reserve(LHS.getNumValNums() + RHS.getNumValNums()); |
| 1270 | |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1271 | for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) { |
Chris Lattner | 8a67f6e | 2006-09-01 07:00:23 +0000 | [diff] [blame] | 1272 | if (LHSValNoAssignments[VN] >= 0 || LHS.getInstForValNum(VN) == ~2U) |
| 1273 | continue; |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1274 | ComputeUltimateVN(VN, ValueNumberInfo, |
| 1275 | LHSValsDefinedFromRHS, RHSValsDefinedFromLHS, |
| 1276 | LHSValNoAssignments, RHSValNoAssignments, LHS, RHS); |
| 1277 | } |
| 1278 | for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) { |
Chris Lattner | 8a67f6e | 2006-09-01 07:00:23 +0000 | [diff] [blame] | 1279 | if (RHSValNoAssignments[VN] >= 0 || RHS.getInstForValNum(VN) == ~2U) |
| 1280 | continue; |
| 1281 | // If this value number isn't a copy from the LHS, it's a new number. |
| 1282 | if (RHSValsDefinedFromLHS[VN] == -1) { |
| 1283 | ValueNumberInfo.push_back(RHS.getValNumInfo(VN)); |
| 1284 | RHSValNoAssignments[VN] = ValueNumberInfo.size()-1; |
| 1285 | continue; |
| 1286 | } |
| 1287 | |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1288 | ComputeUltimateVN(VN, ValueNumberInfo, |
| 1289 | RHSValsDefinedFromLHS, LHSValsDefinedFromRHS, |
| 1290 | RHSValNoAssignments, LHSValNoAssignments, RHS, LHS); |
| 1291 | } |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1292 | } |
| 1293 | |
| 1294 | // Armed with the mappings of LHS/RHS values to ultimate values, walk the |
| 1295 | // interval lists to see if these intervals are coallescable. |
| 1296 | LiveInterval::const_iterator I = LHS.begin(); |
| 1297 | LiveInterval::const_iterator IE = LHS.end(); |
| 1298 | LiveInterval::const_iterator J = RHS.begin(); |
| 1299 | LiveInterval::const_iterator JE = RHS.end(); |
| 1300 | |
| 1301 | // Skip ahead until the first place of potential sharing. |
| 1302 | if (I->start < J->start) { |
| 1303 | I = std::upper_bound(I, IE, J->start); |
| 1304 | if (I != LHS.begin()) --I; |
| 1305 | } else if (J->start < I->start) { |
| 1306 | J = std::upper_bound(J, JE, I->start); |
| 1307 | if (J != RHS.begin()) --J; |
| 1308 | } |
| 1309 | |
| 1310 | while (1) { |
| 1311 | // Determine if these two live ranges overlap. |
| 1312 | bool Overlaps; |
| 1313 | if (I->start < J->start) { |
| 1314 | Overlaps = I->end > J->start; |
| 1315 | } else { |
| 1316 | Overlaps = J->end > I->start; |
| 1317 | } |
| 1318 | |
| 1319 | // If so, check value # info to determine if they are really different. |
| 1320 | if (Overlaps) { |
| 1321 | // If the live range overlap will map to the same value number in the |
| 1322 | // result liverange, we can still coallesce them. If not, we can't. |
| 1323 | if (LHSValNoAssignments[I->ValId] != RHSValNoAssignments[J->ValId]) |
| 1324 | return false; |
| 1325 | } |
| 1326 | |
| 1327 | if (I->end < J->end) { |
| 1328 | ++I; |
| 1329 | if (I == IE) break; |
| 1330 | } else { |
| 1331 | ++J; |
| 1332 | if (J == JE) break; |
| 1333 | } |
| 1334 | } |
| 1335 | |
| 1336 | // If we get here, we know that we can coallesce the live ranges. Ask the |
| 1337 | // intervals to coallesce themselves now. |
| 1338 | LHS.join(RHS, &LHSValNoAssignments[0], &RHSValNoAssignments[0], |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 1339 | ValueNumberInfo); |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1340 | return true; |
| 1341 | } |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1342 | |
| 1343 | |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1344 | namespace { |
| 1345 | // DepthMBBCompare - Comparison predicate that sort first based on the loop |
| 1346 | // depth of the basic block (the unsigned), and then on the MBB number. |
| 1347 | struct DepthMBBCompare { |
| 1348 | typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair; |
| 1349 | bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const { |
| 1350 | if (LHS.first > RHS.first) return true; // Deeper loops first |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 1351 | return LHS.first == RHS.first && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1352 | LHS.second->getNumber() < RHS.second->getNumber(); |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1353 | } |
| 1354 | }; |
| 1355 | } |
Chris Lattner | 1c5c044 | 2004-07-19 14:08:10 +0000 | [diff] [blame] | 1356 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1357 | |
Chris Lattner | 1acb17c | 2006-09-02 05:32:53 +0000 | [diff] [blame] | 1358 | void LiveIntervals::CopyCoallesceInMBB(MachineBasicBlock *MBB, |
| 1359 | std::vector<CopyRec> &TryAgain) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 1360 | DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1361 | |
| 1362 | for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end(); |
| 1363 | MII != E;) { |
| 1364 | MachineInstr *Inst = MII++; |
| 1365 | |
| 1366 | // If this isn't a copy, we can't join intervals. |
| 1367 | unsigned SrcReg, DstReg; |
| 1368 | if (!tii_->isMoveInstr(*Inst, SrcReg, DstReg)) continue; |
| 1369 | |
Chris Lattner | 1acb17c | 2006-09-02 05:32:53 +0000 | [diff] [blame] | 1370 | if (!JoinCopy(Inst, SrcReg, DstReg)) |
| 1371 | TryAgain.push_back(getCopyRec(Inst, SrcReg, DstReg)); |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1372 | } |
| 1373 | } |
| 1374 | |
| 1375 | |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1376 | void LiveIntervals::joinIntervals() { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 1377 | DOUT << "********** JOINING INTERVALS ***********\n"; |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1378 | |
Chris Lattner | 1acb17c | 2006-09-02 05:32:53 +0000 | [diff] [blame] | 1379 | std::vector<CopyRec> TryAgainList; |
| 1380 | |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1381 | const LoopInfo &LI = getAnalysis<LoopInfo>(); |
| 1382 | if (LI.begin() == LI.end()) { |
| 1383 | // If there are no loops in the function, join intervals in function order. |
Chris Lattner | 1c5c044 | 2004-07-19 14:08:10 +0000 | [diff] [blame] | 1384 | for (MachineFunction::iterator I = mf_->begin(), E = mf_->end(); |
| 1385 | I != E; ++I) |
Chris Lattner | 1acb17c | 2006-09-02 05:32:53 +0000 | [diff] [blame] | 1386 | CopyCoallesceInMBB(I, TryAgainList); |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1387 | } else { |
| 1388 | // Otherwise, join intervals in inner loops before other intervals. |
| 1389 | // Unfortunately we can't just iterate over loop hierarchy here because |
| 1390 | // there may be more MBB's than BB's. Collect MBB's for sorting. |
| 1391 | std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs; |
| 1392 | for (MachineFunction::iterator I = mf_->begin(), E = mf_->end(); |
| 1393 | I != E; ++I) |
| 1394 | MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I)); |
| 1395 | |
| 1396 | // Sort by loop depth. |
| 1397 | std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare()); |
| 1398 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 1399 | // Finally, join intervals in loop nest order. |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1400 | for (unsigned i = 0, e = MBBs.size(); i != e; ++i) |
Chris Lattner | 1acb17c | 2006-09-02 05:32:53 +0000 | [diff] [blame] | 1401 | CopyCoallesceInMBB(MBBs[i].second, TryAgainList); |
| 1402 | } |
| 1403 | |
| 1404 | // Joining intervals can allow other intervals to be joined. Iteratively join |
| 1405 | // until we make no progress. |
| 1406 | bool ProgressMade = true; |
| 1407 | while (ProgressMade) { |
| 1408 | ProgressMade = false; |
| 1409 | |
| 1410 | for (unsigned i = 0, e = TryAgainList.size(); i != e; ++i) { |
| 1411 | CopyRec &TheCopy = TryAgainList[i]; |
| 1412 | if (TheCopy.MI && |
| 1413 | JoinCopy(TheCopy.MI, TheCopy.SrcReg, TheCopy.DstReg)) { |
| 1414 | TheCopy.MI = 0; // Mark this one as done. |
| 1415 | ProgressMade = true; |
| 1416 | } |
| 1417 | } |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1418 | } |
| 1419 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 1420 | DOUT << "*** Register mapping ***\n"; |
| 1421 | for (int i = 0, e = r2rMap_.size(); i != e; ++i) |
| 1422 | if (r2rMap_[i]) { |
| 1423 | DOUT << " reg " << i << " -> "; |
| 1424 | DEBUG(printRegName(r2rMap_[i])); |
| 1425 | DOUT << "\n"; |
| 1426 | } |
Chris Lattner | 1c5c044 | 2004-07-19 14:08:10 +0000 | [diff] [blame] | 1427 | } |
| 1428 | |
Evan Cheng | 647c15e | 2006-05-12 06:06:34 +0000 | [diff] [blame] | 1429 | /// Return true if the two specified registers belong to different register |
| 1430 | /// classes. The registers may be either phys or virt regs. |
| 1431 | bool LiveIntervals::differingRegisterClasses(unsigned RegA, |
| 1432 | unsigned RegB) const { |
Alkis Evlogimenos | 79b0c3f | 2004-01-23 13:37:51 +0000 | [diff] [blame] | 1433 | |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 1434 | // Get the register classes for the first reg. |
Chris Lattner | ad3c74f | 2004-10-26 05:29:18 +0000 | [diff] [blame] | 1435 | if (MRegisterInfo::isPhysicalRegister(RegA)) { |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1436 | assert(MRegisterInfo::isVirtualRegister(RegB) && |
Chris Lattner | ad3c74f | 2004-10-26 05:29:18 +0000 | [diff] [blame] | 1437 | "Shouldn't consider two physregs!"); |
Evan Cheng | 647c15e | 2006-05-12 06:06:34 +0000 | [diff] [blame] | 1438 | return !mf_->getSSARegMap()->getRegClass(RegB)->contains(RegA); |
Chris Lattner | ad3c74f | 2004-10-26 05:29:18 +0000 | [diff] [blame] | 1439 | } |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 1440 | |
| 1441 | // Compare against the regclass for the second reg. |
Evan Cheng | 647c15e | 2006-05-12 06:06:34 +0000 | [diff] [blame] | 1442 | const TargetRegisterClass *RegClass = mf_->getSSARegMap()->getRegClass(RegA); |
| 1443 | if (MRegisterInfo::isVirtualRegister(RegB)) |
| 1444 | return RegClass != mf_->getSSARegMap()->getRegClass(RegB); |
| 1445 | else |
| 1446 | return !RegClass->contains(RegB); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 1447 | } |
| 1448 | |
Evan Cheng | aa79761 | 2007-02-17 11:15:40 +0000 | [diff] [blame^] | 1449 | /// hasRegisterUse - Returns true if there is any use of the specific |
| 1450 | /// reg between indexes Start and End. |
| 1451 | bool |
| 1452 | LiveIntervals::hasRegisterUse(unsigned Reg, unsigned Start, unsigned End) { |
| 1453 | for (unsigned Index = Start+InstrSlots::NUM; Index != End; |
| 1454 | Index += InstrSlots::NUM) { |
| 1455 | // Skip deleted instructions |
| 1456 | while (Index != End && !getInstructionFromIndex(Index)) |
| 1457 | Index += InstrSlots::NUM; |
| 1458 | if (Index >= End) break; |
| 1459 | |
| 1460 | MachineInstr *MI = getInstructionFromIndex(Index); |
| 1461 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1462 | MachineOperand &MO = MI->getOperand(i); |
| 1463 | if (MO.isReg() && MO.isUse() && MO.getReg() && |
| 1464 | mri_->regsOverlap(rep(MO.getReg()), Reg)) |
| 1465 | return true; |
| 1466 | } |
| 1467 | } |
| 1468 | |
| 1469 | return false; |
| 1470 | } |
| 1471 | |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 1472 | LiveInterval LiveIntervals::createInterval(unsigned reg) { |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1473 | float Weight = MRegisterInfo::isPhysicalRegister(reg) ? |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 1474 | HUGE_VALF : 0.0F; |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 1475 | return LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 1476 | } |