blob: 6df2d56ff2cf2010cc379d69bb972f04319903af [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000033#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000034#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000035#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000036
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000037using namespace llvm;
38
Chris Lattner3a697562010-10-28 17:20:03 +000039namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000040
41class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000042
Evan Cheng94b95502011-07-26 00:24:13 +000043class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000044 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &Parser;
46
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000047 struct {
48 ARMCC::CondCodes Cond; // Condition for IT block.
49 unsigned Mask:4; // Condition mask for instructions.
50 // Starting at first 1 (from lsb).
51 // '1' condition as indicated in IT.
52 // '0' inverse of condition (else).
53 // Count of instructions in IT block is
54 // 4 - trailingzeroes(mask)
55
56 bool FirstCond; // Explicit flag for when we're parsing the
57 // First instruction in the IT block. It's
58 // implied in the mask, so needs special
59 // handling.
60
61 unsigned CurPosition; // Current position in parsing of IT
62 // block. In range [0,3]. Initialized
63 // according to count of instructions in block.
64 // ~0U if no active IT block.
65 } ITState;
66 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha1109882011-09-02 23:22:08 +000067 void forwardITPosition() {
68 if (!inITBlock()) return;
69 // Move to the next instruction in the IT block, if there is one. If not,
70 // mark the block as done.
71 unsigned TZ = CountTrailingZeros_32(ITState.Mask);
72 if (++ITState.CurPosition == 5 - TZ)
73 ITState.CurPosition = ~0U; // Done with the IT block after this.
74 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000075
76
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000077 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000078 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
79
80 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000081 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
82
Jim Grosbach1355cf12011-07-26 17:10:22 +000083 int tryParseRegister();
84 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000085 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000086 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000087 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000088 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
89 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
90 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000091 MCSymbolRefExpr::VariantKind Variant);
92
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000093
Jim Grosbach7ce05792011-08-03 23:50:40 +000094 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
95 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000096 bool parseDirectiveWord(unsigned Size, SMLoc L);
97 bool parseDirectiveThumb(SMLoc L);
98 bool parseDirectiveThumbFunc(SMLoc L);
99 bool parseDirectiveCode(SMLoc L);
100 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +0000101
Jim Grosbach1355cf12011-07-26 17:10:22 +0000102 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +0000103 bool &CarrySetting, unsigned &ProcessorIMod,
104 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000105 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +0000106 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +0000107
Evan Chengebdeeab2011-07-08 01:53:10 +0000108 bool isThumb() const {
109 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +0000110 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000111 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000112 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +0000113 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000114 }
Jim Grosbach47a0d522011-08-16 20:45:50 +0000115 bool isThumbTwo() const {
116 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
117 }
Jim Grosbach194bd892011-08-16 22:20:01 +0000118 bool hasV6Ops() const {
119 return STI.getFeatureBits() & ARM::HasV6Ops;
120 }
Evan Cheng32869202011-07-08 22:36:29 +0000121 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +0000122 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
123 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +0000124 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000125
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000126 /// @name Auto-generated Match Functions
127 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000128
Chris Lattner0692ee62010-09-06 19:11:01 +0000129#define GET_ASSEMBLER_HEADER
130#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000131
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000132 /// }
133
Jim Grosbach89df9962011-08-26 21:43:41 +0000134 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000135 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000136 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000137 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000138 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000139 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000140 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000141 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000142 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000143 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000144 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000145 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
146 StringRef Op, int Low, int High);
147 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
148 return parsePKHImm(O, "lsl", 0, 31);
149 }
150 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
151 return parsePKHImm(O, "asr", 1, 32);
152 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000153 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000154 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000155 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000156 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000157 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000158 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000159
160 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000161 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000162 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000163 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
164 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000165 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
166 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000167 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000168 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000169 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
170 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000171 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
172 const SmallVectorImpl<MCParsedAsmOperand*> &);
173 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
174 const SmallVectorImpl<MCParsedAsmOperand*> &);
175 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
176 const SmallVectorImpl<MCParsedAsmOperand*> &);
177 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
178 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000179 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
180 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000181 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
182 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000183 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
184 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000185 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
186 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000187
188 bool validateInstruction(MCInst &Inst,
189 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000190 void processInstruction(MCInst &Inst,
191 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000192 bool shouldOmitCCOutOperand(StringRef Mnemonic,
193 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000194
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000195public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000196 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000197 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000198 Match_RequiresNotITBlock,
Jim Grosbach194bd892011-08-16 22:20:01 +0000199 Match_RequiresV6,
200 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000201 };
202
Evan Chengffc0e732011-07-09 05:47:46 +0000203 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000204 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000205 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000206
Evan Chengebdeeab2011-07-08 01:53:10 +0000207 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000208 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000209
210 // Not in an ITBlock to start with.
211 ITState.CurPosition = ~0U;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000213
Jim Grosbach1355cf12011-07-26 17:10:22 +0000214 // Implementation of the MCTargetAsmParser interface:
215 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
216 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000217 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000218 bool ParseDirective(AsmToken DirectiveID);
219
Jim Grosbach47a0d522011-08-16 20:45:50 +0000220 unsigned checkTargetMatchPredicate(MCInst &Inst);
221
Jim Grosbach1355cf12011-07-26 17:10:22 +0000222 bool MatchAndEmitInstruction(SMLoc IDLoc,
223 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
224 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000225};
Jim Grosbach16c74252010-10-29 14:46:02 +0000226} // end anonymous namespace
227
Chris Lattner3a697562010-10-28 17:20:03 +0000228namespace {
229
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000230/// ARMOperand - Instances of this class represent a parsed ARM machine
231/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000232class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000233 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000234 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000235 CCOut,
Jim Grosbach89df9962011-08-26 21:43:41 +0000236 ITCondMask,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000237 CoprocNum,
238 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000239 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000240 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000241 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000242 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000243 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000244 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000245 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000246 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000247 DPRRegisterList,
248 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000249 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000250 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000251 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000252 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000253 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000254 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000255 } Kind;
256
Sean Callanan76264762010-04-02 22:27:05 +0000257 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000258 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000259
260 union {
261 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000262 ARMCC::CondCodes Val;
263 } CC;
264
265 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000266 unsigned Val;
267 } Cop;
268
269 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000270 unsigned Mask:4;
271 } ITMask;
272
273 struct {
274 ARM_MB::MemBOpt Val;
275 } MBOpt;
276
277 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000278 ARM_PROC::IFlags Val;
279 } IFlags;
280
281 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000282 unsigned Val;
283 } MMask;
284
285 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000286 const char *Data;
287 unsigned Length;
288 } Tok;
289
290 struct {
291 unsigned RegNum;
292 } Reg;
293
Bill Wendling8155e5b2010-11-06 22:19:43 +0000294 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000295 const MCExpr *Val;
296 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000297
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000298 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000299 struct {
300 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000301 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
302 // was specified.
303 const MCConstantExpr *OffsetImm; // Offset immediate value
304 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
305 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000306 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000307 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000308 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000309
310 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000311 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000312 bool isAdd;
313 ARM_AM::ShiftOpc ShiftTy;
314 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000315 } PostIdxReg;
316
317 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000318 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000319 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000320 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000321 struct {
322 ARM_AM::ShiftOpc ShiftTy;
323 unsigned SrcReg;
324 unsigned ShiftReg;
325 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000326 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000327 struct {
328 ARM_AM::ShiftOpc ShiftTy;
329 unsigned SrcReg;
330 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000331 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000332 struct {
333 unsigned Imm;
334 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000335 struct {
336 unsigned LSB;
337 unsigned Width;
338 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000339 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000340
Bill Wendling146018f2010-11-06 21:42:12 +0000341 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
342public:
Sean Callanan76264762010-04-02 22:27:05 +0000343 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
344 Kind = o.Kind;
345 StartLoc = o.StartLoc;
346 EndLoc = o.EndLoc;
347 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000348 case CondCode:
349 CC = o.CC;
350 break;
Jim Grosbach89df9962011-08-26 21:43:41 +0000351 case ITCondMask:
352 ITMask = o.ITMask;
353 break;
Sean Callanan76264762010-04-02 22:27:05 +0000354 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000355 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000356 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000357 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000358 case Register:
359 Reg = o.Reg;
360 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000361 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000362 case DPRRegisterList:
363 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000364 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000365 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000366 case CoprocNum:
367 case CoprocReg:
368 Cop = o.Cop;
369 break;
Sean Callanan76264762010-04-02 22:27:05 +0000370 case Immediate:
371 Imm = o.Imm;
372 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000373 case MemBarrierOpt:
374 MBOpt = o.MBOpt;
375 break;
Sean Callanan76264762010-04-02 22:27:05 +0000376 case Memory:
377 Mem = o.Mem;
378 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000379 case PostIndexRegister:
380 PostIdxReg = o.PostIdxReg;
381 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000382 case MSRMask:
383 MMask = o.MMask;
384 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000385 case ProcIFlags:
386 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000387 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000388 case ShifterImmediate:
389 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000390 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000391 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000392 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000393 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000394 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000395 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000396 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000397 case RotateImmediate:
398 RotImm = o.RotImm;
399 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000400 case BitfieldDescriptor:
401 Bitfield = o.Bitfield;
402 break;
Sean Callanan76264762010-04-02 22:27:05 +0000403 }
404 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000405
Sean Callanan76264762010-04-02 22:27:05 +0000406 /// getStartLoc - Get the location of the first token of this operand.
407 SMLoc getStartLoc() const { return StartLoc; }
408 /// getEndLoc - Get the location of the last token of this operand.
409 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000410
Daniel Dunbar8462b302010-08-11 06:36:53 +0000411 ARMCC::CondCodes getCondCode() const {
412 assert(Kind == CondCode && "Invalid access!");
413 return CC.Val;
414 }
415
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000416 unsigned getCoproc() const {
417 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
418 return Cop.Val;
419 }
420
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000421 StringRef getToken() const {
422 assert(Kind == Token && "Invalid access!");
423 return StringRef(Tok.Data, Tok.Length);
424 }
425
426 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000427 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000428 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000429 }
430
Bill Wendling5fa22a12010-11-09 23:28:44 +0000431 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000432 assert((Kind == RegisterList || Kind == DPRRegisterList ||
433 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000434 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000435 }
436
Kevin Enderbycfe07242009-10-13 22:19:02 +0000437 const MCExpr *getImm() const {
438 assert(Kind == Immediate && "Invalid access!");
439 return Imm.Val;
440 }
441
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000442 ARM_MB::MemBOpt getMemBarrierOpt() const {
443 assert(Kind == MemBarrierOpt && "Invalid access!");
444 return MBOpt.Val;
445 }
446
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000447 ARM_PROC::IFlags getProcIFlags() const {
448 assert(Kind == ProcIFlags && "Invalid access!");
449 return IFlags.Val;
450 }
451
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000452 unsigned getMSRMask() const {
453 assert(Kind == MSRMask && "Invalid access!");
454 return MMask.Val;
455 }
456
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000457 bool isCoprocNum() const { return Kind == CoprocNum; }
458 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000459 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000460 bool isCCOut() const { return Kind == CCOut; }
Jim Grosbach89df9962011-08-26 21:43:41 +0000461 bool isITMask() const { return Kind == ITCondMask; }
462 bool isITCondCode() const { return Kind == CondCode; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000463 bool isImm() const { return Kind == Immediate; }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000464 bool isImm0_1020s4() const {
465 if (Kind != Immediate)
466 return false;
467 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
468 if (!CE) return false;
469 int64_t Value = CE->getValue();
470 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
471 }
472 bool isImm0_508s4() const {
473 if (Kind != Immediate)
474 return false;
475 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
476 if (!CE) return false;
477 int64_t Value = CE->getValue();
478 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
479 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000480 bool isImm0_255() const {
481 if (Kind != Immediate)
482 return false;
483 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
484 if (!CE) return false;
485 int64_t Value = CE->getValue();
486 return Value >= 0 && Value < 256;
487 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000488 bool isImm0_7() const {
489 if (Kind != Immediate)
490 return false;
491 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
492 if (!CE) return false;
493 int64_t Value = CE->getValue();
494 return Value >= 0 && Value < 8;
495 }
496 bool isImm0_15() const {
497 if (Kind != Immediate)
498 return false;
499 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
500 if (!CE) return false;
501 int64_t Value = CE->getValue();
502 return Value >= 0 && Value < 16;
503 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000504 bool isImm0_31() const {
505 if (Kind != Immediate)
506 return false;
507 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
508 if (!CE) return false;
509 int64_t Value = CE->getValue();
510 return Value >= 0 && Value < 32;
511 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000512 bool isImm1_16() const {
513 if (Kind != Immediate)
514 return false;
515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
516 if (!CE) return false;
517 int64_t Value = CE->getValue();
518 return Value > 0 && Value < 17;
519 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000520 bool isImm1_32() const {
521 if (Kind != Immediate)
522 return false;
523 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
524 if (!CE) return false;
525 int64_t Value = CE->getValue();
526 return Value > 0 && Value < 33;
527 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000528 bool isImm0_65535() const {
529 if (Kind != Immediate)
530 return false;
531 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
532 if (!CE) return false;
533 int64_t Value = CE->getValue();
534 return Value >= 0 && Value < 65536;
535 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000536 bool isImm0_65535Expr() const {
537 if (Kind != Immediate)
538 return false;
539 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
540 // If it's not a constant expression, it'll generate a fixup and be
541 // handled later.
542 if (!CE) return true;
543 int64_t Value = CE->getValue();
544 return Value >= 0 && Value < 65536;
545 }
Jim Grosbached838482011-07-26 16:24:27 +0000546 bool isImm24bit() const {
547 if (Kind != Immediate)
548 return false;
549 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
550 if (!CE) return false;
551 int64_t Value = CE->getValue();
552 return Value >= 0 && Value <= 0xffffff;
553 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000554 bool isImmThumbSR() const {
555 if (Kind != Immediate)
556 return false;
557 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
558 if (!CE) return false;
559 int64_t Value = CE->getValue();
560 return Value > 0 && Value < 33;
561 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000562 bool isPKHLSLImm() const {
563 if (Kind != Immediate)
564 return false;
565 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
566 if (!CE) return false;
567 int64_t Value = CE->getValue();
568 return Value >= 0 && Value < 32;
569 }
570 bool isPKHASRImm() const {
571 if (Kind != Immediate)
572 return false;
573 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
574 if (!CE) return false;
575 int64_t Value = CE->getValue();
576 return Value > 0 && Value <= 32;
577 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000578 bool isARMSOImm() const {
579 if (Kind != Immediate)
580 return false;
581 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
582 if (!CE) return false;
583 int64_t Value = CE->getValue();
584 return ARM_AM::getSOImmVal(Value) != -1;
585 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000586 bool isT2SOImm() const {
587 if (Kind != Immediate)
588 return false;
589 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
590 if (!CE) return false;
591 int64_t Value = CE->getValue();
592 return ARM_AM::getT2SOImmVal(Value) != -1;
593 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000594 bool isSetEndImm() const {
595 if (Kind != Immediate)
596 return false;
597 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
598 if (!CE) return false;
599 int64_t Value = CE->getValue();
600 return Value == 1 || Value == 0;
601 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000602 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000603 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000604 bool isDPRRegList() const { return Kind == DPRRegisterList; }
605 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000606 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000607 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000608 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000609 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000610 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
611 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000612 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000613 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000614 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
615 bool isPostIdxReg() const {
616 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
617 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000618 bool isMemNoOffset() const {
619 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000620 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000621 // No offset of any kind.
622 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000623 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000624 bool isAddrMode2() const {
625 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000626 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627 // Check for register offset.
628 if (Mem.OffsetRegNum) return true;
629 // Immediate offset in range [-4095, 4095].
630 if (!Mem.OffsetImm) return true;
631 int64_t Val = Mem.OffsetImm->getValue();
632 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000633 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000634 bool isAM2OffsetImm() const {
635 if (Kind != Immediate)
636 return false;
637 // Immediate offset in range [-4095, 4095].
638 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
639 if (!CE) return false;
640 int64_t Val = CE->getValue();
641 return Val > -4096 && Val < 4096;
642 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000643 bool isAddrMode3() const {
644 if (Kind != Memory)
645 return false;
646 // No shifts are legal for AM3.
647 if (Mem.ShiftType != ARM_AM::no_shift) return false;
648 // Check for register offset.
649 if (Mem.OffsetRegNum) return true;
650 // Immediate offset in range [-255, 255].
651 if (!Mem.OffsetImm) return true;
652 int64_t Val = Mem.OffsetImm->getValue();
653 return Val > -256 && Val < 256;
654 }
655 bool isAM3Offset() const {
656 if (Kind != Immediate && Kind != PostIndexRegister)
657 return false;
658 if (Kind == PostIndexRegister)
659 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
660 // Immediate offset in range [-255, 255].
661 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
662 if (!CE) return false;
663 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000664 // Special case, #-0 is INT32_MIN.
665 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000666 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000667 bool isAddrMode5() const {
668 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000669 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000670 // Check for register offset.
671 if (Mem.OffsetRegNum) return false;
672 // Immediate offset in range [-1020, 1020] and a multiple of 4.
673 if (!Mem.OffsetImm) return true;
674 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000675 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
676 Val == INT32_MIN;
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000677 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678 bool isMemRegOffset() const {
679 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000680 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000681 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000682 }
Jim Grosbachab899c12011-09-07 23:10:15 +0000683 bool isT2MemRegOffset() const {
684 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative)
685 return false;
686 // Only lsl #{0, 1, 2, 3} allowed.
687 if (Mem.ShiftType == ARM_AM::no_shift)
688 return true;
689 if (Mem.ShiftType != ARM_AM::lsl || Mem.ShiftImm > 3)
690 return false;
691 return true;
692 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000693 bool isMemThumbRR() const {
694 // Thumb reg+reg addressing is simple. Just two registers, a base and
695 // an offset. No shifts, negations or any other complicating factors.
696 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
697 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000698 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000699 return isARMLowRegister(Mem.BaseRegNum) &&
700 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
701 }
702 bool isMemThumbRIs4() const {
703 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
704 !isARMLowRegister(Mem.BaseRegNum))
705 return false;
706 // Immediate offset, multiple of 4 in range [0, 124].
707 if (!Mem.OffsetImm) return true;
708 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000709 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
710 }
Jim Grosbach38466302011-08-19 18:55:51 +0000711 bool isMemThumbRIs2() const {
712 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
713 !isARMLowRegister(Mem.BaseRegNum))
714 return false;
715 // Immediate offset, multiple of 4 in range [0, 62].
716 if (!Mem.OffsetImm) return true;
717 int64_t Val = Mem.OffsetImm->getValue();
718 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
719 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000720 bool isMemThumbRIs1() const {
721 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
722 !isARMLowRegister(Mem.BaseRegNum))
723 return false;
724 // Immediate offset in range [0, 31].
725 if (!Mem.OffsetImm) return true;
726 int64_t Val = Mem.OffsetImm->getValue();
727 return Val >= 0 && Val <= 31;
728 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000729 bool isMemThumbSPI() const {
730 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
731 return false;
732 // Immediate offset, multiple of 4 in range [0, 1020].
733 if (!Mem.OffsetImm) return true;
734 int64_t Val = Mem.OffsetImm->getValue();
735 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000736 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000737 bool isMemImm8Offset() const {
738 if (Kind != Memory || Mem.OffsetRegNum != 0)
739 return false;
740 // Immediate offset in range [-255, 255].
741 if (!Mem.OffsetImm) return true;
742 int64_t Val = Mem.OffsetImm->getValue();
743 return Val > -256 && Val < 256;
744 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000745 bool isMemNegImm8Offset() const {
746 if (Kind != Memory || Mem.OffsetRegNum != 0)
747 return false;
748 // Immediate offset in range [-255, -1].
749 if (!Mem.OffsetImm) return true;
750 int64_t Val = Mem.OffsetImm->getValue();
751 return Val > -256 && Val < 0;
752 }
753 bool isMemUImm12Offset() const {
754 // If we have an immediate that's not a constant, treat it as a label
755 // reference needing a fixup. If it is a constant, it's something else
756 // and we reject it.
757 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
758 return true;
759
760 if (Kind != Memory || Mem.OffsetRegNum != 0)
761 return false;
762 // Immediate offset in range [0, 4095].
763 if (!Mem.OffsetImm) return true;
764 int64_t Val = Mem.OffsetImm->getValue();
765 return (Val >= 0 && Val < 4096);
766 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000767 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000768 // If we have an immediate that's not a constant, treat it as a label
769 // reference needing a fixup. If it is a constant, it's something else
770 // and we reject it.
771 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
772 return true;
773
Jim Grosbach7ce05792011-08-03 23:50:40 +0000774 if (Kind != Memory || Mem.OffsetRegNum != 0)
775 return false;
776 // Immediate offset in range [-4095, 4095].
777 if (!Mem.OffsetImm) return true;
778 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000779 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000780 }
781 bool isPostIdxImm8() const {
782 if (Kind != Immediate)
783 return false;
784 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
785 if (!CE) return false;
786 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +0000787 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000788 }
789
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000790 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000791 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000792
793 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000794 // Add as immediates when possible. Null MCExpr = 0.
795 if (Expr == 0)
796 Inst.addOperand(MCOperand::CreateImm(0));
797 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000798 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
799 else
800 Inst.addOperand(MCOperand::CreateExpr(Expr));
801 }
802
Daniel Dunbar8462b302010-08-11 06:36:53 +0000803 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000804 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000805 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000806 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
807 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000808 }
809
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000810 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
811 assert(N == 1 && "Invalid number of operands!");
812 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
813 }
814
Jim Grosbach89df9962011-08-26 21:43:41 +0000815 void addITMaskOperands(MCInst &Inst, unsigned N) const {
816 assert(N == 1 && "Invalid number of operands!");
817 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
818 }
819
820 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
821 assert(N == 1 && "Invalid number of operands!");
822 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
823 }
824
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000825 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
826 assert(N == 1 && "Invalid number of operands!");
827 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
828 }
829
Jim Grosbachd67641b2010-12-06 18:21:12 +0000830 void addCCOutOperands(MCInst &Inst, unsigned N) const {
831 assert(N == 1 && "Invalid number of operands!");
832 Inst.addOperand(MCOperand::CreateReg(getReg()));
833 }
834
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000835 void addRegOperands(MCInst &Inst, unsigned N) const {
836 assert(N == 1 && "Invalid number of operands!");
837 Inst.addOperand(MCOperand::CreateReg(getReg()));
838 }
839
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000840 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000841 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000842 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
843 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
844 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000845 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000846 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000847 }
848
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000849 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000850 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000851 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
852 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000853 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000854 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000855 }
856
Jim Grosbach580f4a92011-07-25 22:20:28 +0000857 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000858 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000859 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
860 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000861 }
862
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000863 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000864 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000865 const SmallVectorImpl<unsigned> &RegList = getRegList();
866 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000867 I = RegList.begin(), E = RegList.end(); I != E; ++I)
868 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000869 }
870
Bill Wendling0f630752010-11-17 04:32:08 +0000871 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
872 addRegListOperands(Inst, N);
873 }
874
875 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
876 addRegListOperands(Inst, N);
877 }
878
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000879 void addRotImmOperands(MCInst &Inst, unsigned N) const {
880 assert(N == 1 && "Invalid number of operands!");
881 // Encoded as val>>3. The printer handles display as 8, 16, 24.
882 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
883 }
884
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000885 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
886 assert(N == 1 && "Invalid number of operands!");
887 // Munge the lsb/width into a bitfield mask.
888 unsigned lsb = Bitfield.LSB;
889 unsigned width = Bitfield.Width;
890 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
891 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
892 (32 - (lsb + width)));
893 Inst.addOperand(MCOperand::CreateImm(Mask));
894 }
895
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000896 void addImmOperands(MCInst &Inst, unsigned N) const {
897 assert(N == 1 && "Invalid number of operands!");
898 addExpr(Inst, getImm());
899 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000900
Jim Grosbach72f39f82011-08-24 21:22:15 +0000901 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
902 assert(N == 1 && "Invalid number of operands!");
903 // The immediate is scaled by four in the encoding and is stored
904 // in the MCInst as such. Lop off the low two bits here.
905 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
906 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
907 }
908
909 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
910 assert(N == 1 && "Invalid number of operands!");
911 // The immediate is scaled by four in the encoding and is stored
912 // in the MCInst as such. Lop off the low two bits here.
913 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
914 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
915 }
916
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000917 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
918 assert(N == 1 && "Invalid number of operands!");
919 addExpr(Inst, getImm());
920 }
921
Jim Grosbach83ab0702011-07-13 22:01:08 +0000922 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
923 assert(N == 1 && "Invalid number of operands!");
924 addExpr(Inst, getImm());
925 }
926
927 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
928 assert(N == 1 && "Invalid number of operands!");
929 addExpr(Inst, getImm());
930 }
931
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000932 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
933 assert(N == 1 && "Invalid number of operands!");
934 addExpr(Inst, getImm());
935 }
936
Jim Grosbachf4943352011-07-25 23:09:14 +0000937 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
938 assert(N == 1 && "Invalid number of operands!");
939 // The constant encodes as the immediate-1, and we store in the instruction
940 // the bits as encoded, so subtract off one here.
941 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
942 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
943 }
944
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000945 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
946 assert(N == 1 && "Invalid number of operands!");
947 // The constant encodes as the immediate-1, and we store in the instruction
948 // the bits as encoded, so subtract off one here.
949 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
950 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
951 }
952
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000953 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
954 assert(N == 1 && "Invalid number of operands!");
955 addExpr(Inst, getImm());
956 }
957
Jim Grosbachffa32252011-07-19 19:13:28 +0000958 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
959 assert(N == 1 && "Invalid number of operands!");
960 addExpr(Inst, getImm());
961 }
962
Jim Grosbached838482011-07-26 16:24:27 +0000963 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
964 assert(N == 1 && "Invalid number of operands!");
965 addExpr(Inst, getImm());
966 }
967
Jim Grosbach70939ee2011-08-17 21:51:27 +0000968 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
969 assert(N == 1 && "Invalid number of operands!");
970 // The constant encodes as the immediate, except for 32, which encodes as
971 // zero.
972 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
973 unsigned Imm = CE->getValue();
974 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
975 }
976
Jim Grosbachf6c05252011-07-21 17:23:04 +0000977 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
978 assert(N == 1 && "Invalid number of operands!");
979 addExpr(Inst, getImm());
980 }
981
982 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
983 assert(N == 1 && "Invalid number of operands!");
984 // An ASR value of 32 encodes as 0, so that's how we want to add it to
985 // the instruction as well.
986 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
987 int Val = CE->getValue();
988 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
989 }
990
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000991 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
992 assert(N == 1 && "Invalid number of operands!");
993 addExpr(Inst, getImm());
994 }
995
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000996 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
997 assert(N == 1 && "Invalid number of operands!");
998 addExpr(Inst, getImm());
999 }
1000
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001001 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
1002 assert(N == 1 && "Invalid number of operands!");
1003 addExpr(Inst, getImm());
1004 }
1005
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001006 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1007 assert(N == 1 && "Invalid number of operands!");
1008 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1009 }
1010
Jim Grosbach7ce05792011-08-03 23:50:40 +00001011 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1012 assert(N == 1 && "Invalid number of operands!");
1013 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00001014 }
1015
Jim Grosbach7ce05792011-08-03 23:50:40 +00001016 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1017 assert(N == 3 && "Invalid number of operands!");
1018 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1019 if (!Mem.OffsetRegNum) {
1020 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1021 // Special case for #-0
1022 if (Val == INT32_MIN) Val = 0;
1023 if (Val < 0) Val = -Val;
1024 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1025 } else {
1026 // For register offset, we encode the shift type and negation flag
1027 // here.
1028 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +00001029 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001030 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00001031 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1032 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1033 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001034 }
1035
Jim Grosbach039c2e12011-08-04 23:01:30 +00001036 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1037 assert(N == 2 && "Invalid number of operands!");
1038 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1039 assert(CE && "non-constant AM2OffsetImm operand!");
1040 int32_t Val = CE->getValue();
1041 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1042 // Special case for #-0
1043 if (Val == INT32_MIN) Val = 0;
1044 if (Val < 0) Val = -Val;
1045 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1046 Inst.addOperand(MCOperand::CreateReg(0));
1047 Inst.addOperand(MCOperand::CreateImm(Val));
1048 }
1049
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001050 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1051 assert(N == 3 && "Invalid number of operands!");
1052 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1053 if (!Mem.OffsetRegNum) {
1054 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1055 // Special case for #-0
1056 if (Val == INT32_MIN) Val = 0;
1057 if (Val < 0) Val = -Val;
1058 Val = ARM_AM::getAM3Opc(AddSub, Val);
1059 } else {
1060 // For register offset, we encode the shift type and negation flag
1061 // here.
1062 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
1063 }
1064 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1065 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1066 Inst.addOperand(MCOperand::CreateImm(Val));
1067 }
1068
1069 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1070 assert(N == 2 && "Invalid number of operands!");
1071 if (Kind == PostIndexRegister) {
1072 int32_t Val =
1073 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1074 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1075 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001076 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001077 }
1078
1079 // Constant offset.
1080 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1081 int32_t Val = CE->getValue();
1082 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1083 // Special case for #-0
1084 if (Val == INT32_MIN) Val = 0;
1085 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001086 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001087 Inst.addOperand(MCOperand::CreateReg(0));
1088 Inst.addOperand(MCOperand::CreateImm(Val));
1089 }
1090
Jim Grosbach7ce05792011-08-03 23:50:40 +00001091 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1092 assert(N == 2 && "Invalid number of operands!");
1093 // The lower two bits are always zero and as such are not encoded.
1094 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1095 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1096 // Special case for #-0
1097 if (Val == INT32_MIN) Val = 0;
1098 if (Val < 0) Val = -Val;
1099 Val = ARM_AM::getAM5Opc(AddSub, Val);
1100 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1101 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001102 }
1103
Jim Grosbach7ce05792011-08-03 23:50:40 +00001104 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1105 assert(N == 2 && "Invalid number of operands!");
1106 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1107 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1108 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001109 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001110
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001111 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1112 assert(N == 2 && "Invalid number of operands!");
1113 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1114 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1115 Inst.addOperand(MCOperand::CreateImm(Val));
1116 }
1117
1118 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1119 assert(N == 2 && "Invalid number of operands!");
1120 // If this is an immediate, it's a label reference.
1121 if (Kind == Immediate) {
1122 addExpr(Inst, getImm());
1123 Inst.addOperand(MCOperand::CreateImm(0));
1124 return;
1125 }
1126
1127 // Otherwise, it's a normal memory reg+offset.
1128 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1129 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1130 Inst.addOperand(MCOperand::CreateImm(Val));
1131 }
1132
Jim Grosbach7ce05792011-08-03 23:50:40 +00001133 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1134 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001135 // If this is an immediate, it's a label reference.
1136 if (Kind == Immediate) {
1137 addExpr(Inst, getImm());
1138 Inst.addOperand(MCOperand::CreateImm(0));
1139 return;
1140 }
1141
1142 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001143 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1144 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1145 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001146 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001147
Jim Grosbach7ce05792011-08-03 23:50:40 +00001148 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1149 assert(N == 3 && "Invalid number of operands!");
1150 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001151 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001152 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1153 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1154 Inst.addOperand(MCOperand::CreateImm(Val));
1155 }
1156
Jim Grosbachab899c12011-09-07 23:10:15 +00001157 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1158 assert(N == 3 && "Invalid number of operands!");
1159 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1160 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1161 Inst.addOperand(MCOperand::CreateImm(Mem.ShiftImm));
1162 }
1163
Jim Grosbach7ce05792011-08-03 23:50:40 +00001164 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1165 assert(N == 2 && "Invalid number of operands!");
1166 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1167 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1168 }
1169
Jim Grosbach60f91a32011-08-19 17:55:24 +00001170 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1171 assert(N == 2 && "Invalid number of operands!");
1172 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1173 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1174 Inst.addOperand(MCOperand::CreateImm(Val));
1175 }
1176
Jim Grosbach38466302011-08-19 18:55:51 +00001177 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1178 assert(N == 2 && "Invalid number of operands!");
1179 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1180 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1181 Inst.addOperand(MCOperand::CreateImm(Val));
1182 }
1183
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001184 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1185 assert(N == 2 && "Invalid number of operands!");
1186 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1187 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1188 Inst.addOperand(MCOperand::CreateImm(Val));
1189 }
1190
Jim Grosbachecd85892011-08-19 18:13:48 +00001191 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1192 assert(N == 2 && "Invalid number of operands!");
1193 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1194 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1195 Inst.addOperand(MCOperand::CreateImm(Val));
1196 }
1197
Jim Grosbach7ce05792011-08-03 23:50:40 +00001198 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1199 assert(N == 1 && "Invalid number of operands!");
1200 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1201 assert(CE && "non-constant post-idx-imm8 operand!");
1202 int Imm = CE->getValue();
1203 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001204 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001205 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1206 Inst.addOperand(MCOperand::CreateImm(Imm));
1207 }
1208
1209 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1210 assert(N == 2 && "Invalid number of operands!");
1211 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001212 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1213 }
1214
1215 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1216 assert(N == 2 && "Invalid number of operands!");
1217 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1218 // The sign, shift type, and shift amount are encoded in a single operand
1219 // using the AM2 encoding helpers.
1220 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1221 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1222 PostIdxReg.ShiftTy);
1223 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001224 }
1225
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001226 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1227 assert(N == 1 && "Invalid number of operands!");
1228 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1229 }
1230
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001231 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1232 assert(N == 1 && "Invalid number of operands!");
1233 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1234 }
1235
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001236 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001237
Jim Grosbach89df9962011-08-26 21:43:41 +00001238 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
1239 ARMOperand *Op = new ARMOperand(ITCondMask);
1240 Op->ITMask.Mask = Mask;
1241 Op->StartLoc = S;
1242 Op->EndLoc = S;
1243 return Op;
1244 }
1245
Chris Lattner3a697562010-10-28 17:20:03 +00001246 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1247 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001248 Op->CC.Val = CC;
1249 Op->StartLoc = S;
1250 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001251 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001252 }
1253
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001254 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1255 ARMOperand *Op = new ARMOperand(CoprocNum);
1256 Op->Cop.Val = CopVal;
1257 Op->StartLoc = S;
1258 Op->EndLoc = S;
1259 return Op;
1260 }
1261
1262 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1263 ARMOperand *Op = new ARMOperand(CoprocReg);
1264 Op->Cop.Val = CopVal;
1265 Op->StartLoc = S;
1266 Op->EndLoc = S;
1267 return Op;
1268 }
1269
Jim Grosbachd67641b2010-12-06 18:21:12 +00001270 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1271 ARMOperand *Op = new ARMOperand(CCOut);
1272 Op->Reg.RegNum = RegNum;
1273 Op->StartLoc = S;
1274 Op->EndLoc = S;
1275 return Op;
1276 }
1277
Chris Lattner3a697562010-10-28 17:20:03 +00001278 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1279 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001280 Op->Tok.Data = Str.data();
1281 Op->Tok.Length = Str.size();
1282 Op->StartLoc = S;
1283 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001284 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001285 }
1286
Bill Wendling50d0f582010-11-18 23:43:05 +00001287 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001288 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001289 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001290 Op->StartLoc = S;
1291 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001292 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001293 }
1294
Jim Grosbache8606dc2011-07-13 17:50:29 +00001295 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1296 unsigned SrcReg,
1297 unsigned ShiftReg,
1298 unsigned ShiftImm,
1299 SMLoc S, SMLoc E) {
1300 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001301 Op->RegShiftedReg.ShiftTy = ShTy;
1302 Op->RegShiftedReg.SrcReg = SrcReg;
1303 Op->RegShiftedReg.ShiftReg = ShiftReg;
1304 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001305 Op->StartLoc = S;
1306 Op->EndLoc = E;
1307 return Op;
1308 }
1309
Owen Anderson92a20222011-07-21 18:54:16 +00001310 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1311 unsigned SrcReg,
1312 unsigned ShiftImm,
1313 SMLoc S, SMLoc E) {
1314 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001315 Op->RegShiftedImm.ShiftTy = ShTy;
1316 Op->RegShiftedImm.SrcReg = SrcReg;
1317 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001318 Op->StartLoc = S;
1319 Op->EndLoc = E;
1320 return Op;
1321 }
1322
Jim Grosbach580f4a92011-07-25 22:20:28 +00001323 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001324 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001325 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1326 Op->ShifterImm.isASR = isASR;
1327 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001328 Op->StartLoc = S;
1329 Op->EndLoc = E;
1330 return Op;
1331 }
1332
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001333 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1334 ARMOperand *Op = new ARMOperand(RotateImmediate);
1335 Op->RotImm.Imm = Imm;
1336 Op->StartLoc = S;
1337 Op->EndLoc = E;
1338 return Op;
1339 }
1340
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001341 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1342 SMLoc S, SMLoc E) {
1343 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1344 Op->Bitfield.LSB = LSB;
1345 Op->Bitfield.Width = Width;
1346 Op->StartLoc = S;
1347 Op->EndLoc = E;
1348 return Op;
1349 }
1350
Bill Wendling7729e062010-11-09 22:44:22 +00001351 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001352 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001353 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001354 KindTy Kind = RegisterList;
1355
Evan Cheng275944a2011-07-25 21:32:49 +00001356 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1357 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001358 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001359 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1360 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001361 Kind = SPRRegisterList;
1362
1363 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001364 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001365 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001366 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001367 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001368 Op->StartLoc = StartLoc;
1369 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001370 return Op;
1371 }
1372
Chris Lattner3a697562010-10-28 17:20:03 +00001373 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1374 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001375 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001376 Op->StartLoc = S;
1377 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001378 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001379 }
1380
Jim Grosbach7ce05792011-08-03 23:50:40 +00001381 static ARMOperand *CreateMem(unsigned BaseRegNum,
1382 const MCConstantExpr *OffsetImm,
1383 unsigned OffsetRegNum,
1384 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001385 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001386 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001387 SMLoc S, SMLoc E) {
1388 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001389 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001390 Op->Mem.OffsetImm = OffsetImm;
1391 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001392 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001393 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001394 Op->Mem.isNegative = isNegative;
1395 Op->StartLoc = S;
1396 Op->EndLoc = E;
1397 return Op;
1398 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001399
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001400 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1401 ARM_AM::ShiftOpc ShiftTy,
1402 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001403 SMLoc S, SMLoc E) {
1404 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1405 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001406 Op->PostIdxReg.isAdd = isAdd;
1407 Op->PostIdxReg.ShiftTy = ShiftTy;
1408 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001409 Op->StartLoc = S;
1410 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001411 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001412 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001413
1414 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1415 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1416 Op->MBOpt.Val = Opt;
1417 Op->StartLoc = S;
1418 Op->EndLoc = S;
1419 return Op;
1420 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001421
1422 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1423 ARMOperand *Op = new ARMOperand(ProcIFlags);
1424 Op->IFlags.Val = IFlags;
1425 Op->StartLoc = S;
1426 Op->EndLoc = S;
1427 return Op;
1428 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001429
1430 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1431 ARMOperand *Op = new ARMOperand(MSRMask);
1432 Op->MMask.Val = MMask;
1433 Op->StartLoc = S;
1434 Op->EndLoc = S;
1435 return Op;
1436 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001437};
1438
1439} // end anonymous namespace.
1440
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001441void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001442 switch (Kind) {
1443 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001444 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001445 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001446 case CCOut:
1447 OS << "<ccout " << getReg() << ">";
1448 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00001449 case ITCondMask: {
1450 static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)",
1451 "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)",
1452 "(tee)", "(eee)" };
1453 assert((ITMask.Mask & 0xf) == ITMask.Mask);
1454 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
1455 break;
1456 }
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001457 case CoprocNum:
1458 OS << "<coprocessor number: " << getCoproc() << ">";
1459 break;
1460 case CoprocReg:
1461 OS << "<coprocessor register: " << getCoproc() << ">";
1462 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001463 case MSRMask:
1464 OS << "<mask: " << getMSRMask() << ">";
1465 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001466 case Immediate:
1467 getImm()->print(OS);
1468 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001469 case MemBarrierOpt:
1470 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1471 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001472 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001473 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001474 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001475 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001476 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001477 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001478 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1479 << PostIdxReg.RegNum;
1480 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1481 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1482 << PostIdxReg.ShiftImm;
1483 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001484 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001485 case ProcIFlags: {
1486 OS << "<ARM_PROC::";
1487 unsigned IFlags = getProcIFlags();
1488 for (int i=2; i >= 0; --i)
1489 if (IFlags & (1 << i))
1490 OS << ARM_PROC::IFlagsToString(1 << i);
1491 OS << ">";
1492 break;
1493 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001494 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001495 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001496 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001497 case ShifterImmediate:
1498 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1499 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001500 break;
1501 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001502 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001503 << RegShiftedReg.SrcReg
1504 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1505 << ", " << RegShiftedReg.ShiftReg << ", "
1506 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001507 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001508 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001509 case ShiftedImmediate:
1510 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001511 << RegShiftedImm.SrcReg
1512 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1513 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001514 << ">";
1515 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001516 case RotateImmediate:
1517 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1518 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001519 case BitfieldDescriptor:
1520 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1521 << ", width: " << Bitfield.Width << ">";
1522 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001523 case RegisterList:
1524 case DPRRegisterList:
1525 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001526 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001527
Bill Wendling5fa22a12010-11-09 23:28:44 +00001528 const SmallVectorImpl<unsigned> &RegList = getRegList();
1529 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001530 I = RegList.begin(), E = RegList.end(); I != E; ) {
1531 OS << *I;
1532 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001533 }
1534
1535 OS << ">";
1536 break;
1537 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001538 case Token:
1539 OS << "'" << getToken() << "'";
1540 break;
1541 }
1542}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001543
1544/// @name Auto-generated Match Functions
1545/// {
1546
1547static unsigned MatchRegisterName(StringRef Name);
1548
1549/// }
1550
Bob Wilson69df7232011-02-03 21:46:10 +00001551bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1552 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001553 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001554
1555 return (RegNo == (unsigned)-1);
1556}
1557
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001558/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001559/// and if it is a register name the token is eaten and the register number is
1560/// returned. Otherwise return -1.
1561///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001562int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001563 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001564 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001565
Chris Lattnere5658fa2010-10-30 04:09:10 +00001566 // FIXME: Validate register for the current architecture; we have to do
1567 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001568 std::string upperCase = Tok.getString().str();
1569 std::string lowerCase = LowercaseString(upperCase);
1570 unsigned RegNum = MatchRegisterName(lowerCase);
1571 if (!RegNum) {
1572 RegNum = StringSwitch<unsigned>(lowerCase)
1573 .Case("r13", ARM::SP)
1574 .Case("r14", ARM::LR)
1575 .Case("r15", ARM::PC)
1576 .Case("ip", ARM::R12)
1577 .Default(0);
1578 }
1579 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001580
Chris Lattnere5658fa2010-10-30 04:09:10 +00001581 Parser.Lex(); // Eat identifier token.
1582 return RegNum;
1583}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001584
Jim Grosbach19906722011-07-13 18:49:30 +00001585// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1586// If a recoverable error occurs, return 1. If an irrecoverable error
1587// occurs, return -1. An irrecoverable error is one where tokens have been
1588// consumed in the process of trying to parse the shifter (i.e., when it is
1589// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001590int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001591 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1592 SMLoc S = Parser.getTok().getLoc();
1593 const AsmToken &Tok = Parser.getTok();
1594 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1595
1596 std::string upperCase = Tok.getString().str();
1597 std::string lowerCase = LowercaseString(upperCase);
1598 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1599 .Case("lsl", ARM_AM::lsl)
1600 .Case("lsr", ARM_AM::lsr)
1601 .Case("asr", ARM_AM::asr)
1602 .Case("ror", ARM_AM::ror)
1603 .Case("rrx", ARM_AM::rrx)
1604 .Default(ARM_AM::no_shift);
1605
1606 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001607 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001608
Jim Grosbache8606dc2011-07-13 17:50:29 +00001609 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001610
Jim Grosbache8606dc2011-07-13 17:50:29 +00001611 // The source register for the shift has already been added to the
1612 // operand list, so we need to pop it off and combine it into the shifted
1613 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001614 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001615 if (!PrevOp->isReg())
1616 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1617 int SrcReg = PrevOp->getReg();
1618 int64_t Imm = 0;
1619 int ShiftReg = 0;
1620 if (ShiftTy == ARM_AM::rrx) {
1621 // RRX Doesn't have an explicit shift amount. The encoder expects
1622 // the shift register to be the same as the source register. Seems odd,
1623 // but OK.
1624 ShiftReg = SrcReg;
1625 } else {
1626 // Figure out if this is shifted by a constant or a register (for non-RRX).
1627 if (Parser.getTok().is(AsmToken::Hash)) {
1628 Parser.Lex(); // Eat hash.
1629 SMLoc ImmLoc = Parser.getTok().getLoc();
1630 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001631 if (getParser().ParseExpression(ShiftExpr)) {
1632 Error(ImmLoc, "invalid immediate shift value");
1633 return -1;
1634 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001635 // The expression must be evaluatable as an immediate.
1636 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001637 if (!CE) {
1638 Error(ImmLoc, "invalid immediate shift value");
1639 return -1;
1640 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001641 // Range check the immediate.
1642 // lsl, ror: 0 <= imm <= 31
1643 // lsr, asr: 0 <= imm <= 32
1644 Imm = CE->getValue();
1645 if (Imm < 0 ||
1646 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1647 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001648 Error(ImmLoc, "immediate shift value out of range");
1649 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001650 }
1651 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001652 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001653 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001654 if (ShiftReg == -1) {
1655 Error (L, "expected immediate or register in shift operand");
1656 return -1;
1657 }
1658 } else {
1659 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001660 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001661 return -1;
1662 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001663 }
1664
Owen Anderson92a20222011-07-21 18:54:16 +00001665 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1666 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001667 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001668 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001669 else
1670 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1671 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001672
Jim Grosbach19906722011-07-13 18:49:30 +00001673 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001674}
1675
1676
Bill Wendling50d0f582010-11-18 23:43:05 +00001677/// Try to parse a register name. The token must be an Identifier when called.
1678/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1679/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001680///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001681/// TODO this is likely to change to allow different register types and or to
1682/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001683bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001684tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001685 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001686 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001687 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001688 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001689
Bill Wendling50d0f582010-11-18 23:43:05 +00001690 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001691
Chris Lattnere5658fa2010-10-30 04:09:10 +00001692 const AsmToken &ExclaimTok = Parser.getTok();
1693 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001694 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1695 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001696 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001697 }
1698
Bill Wendling50d0f582010-11-18 23:43:05 +00001699 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001700}
1701
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001702/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1703/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1704/// "c5", ...
1705static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001706 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1707 // but efficient.
1708 switch (Name.size()) {
1709 default: break;
1710 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001711 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001712 return -1;
1713 switch (Name[1]) {
1714 default: return -1;
1715 case '0': return 0;
1716 case '1': return 1;
1717 case '2': return 2;
1718 case '3': return 3;
1719 case '4': return 4;
1720 case '5': return 5;
1721 case '6': return 6;
1722 case '7': return 7;
1723 case '8': return 8;
1724 case '9': return 9;
1725 }
1726 break;
1727 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001728 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001729 return -1;
1730 switch (Name[2]) {
1731 default: return -1;
1732 case '0': return 10;
1733 case '1': return 11;
1734 case '2': return 12;
1735 case '3': return 13;
1736 case '4': return 14;
1737 case '5': return 15;
1738 }
1739 break;
1740 }
1741
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001742 return -1;
1743}
1744
Jim Grosbach89df9962011-08-26 21:43:41 +00001745/// parseITCondCode - Try to parse a condition code for an IT instruction.
1746ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1747parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1748 SMLoc S = Parser.getTok().getLoc();
1749 const AsmToken &Tok = Parser.getTok();
1750 if (!Tok.is(AsmToken::Identifier))
1751 return MatchOperand_NoMatch;
1752 unsigned CC = StringSwitch<unsigned>(Tok.getString())
1753 .Case("eq", ARMCC::EQ)
1754 .Case("ne", ARMCC::NE)
1755 .Case("hs", ARMCC::HS)
1756 .Case("cs", ARMCC::HS)
1757 .Case("lo", ARMCC::LO)
1758 .Case("cc", ARMCC::LO)
1759 .Case("mi", ARMCC::MI)
1760 .Case("pl", ARMCC::PL)
1761 .Case("vs", ARMCC::VS)
1762 .Case("vc", ARMCC::VC)
1763 .Case("hi", ARMCC::HI)
1764 .Case("ls", ARMCC::LS)
1765 .Case("ge", ARMCC::GE)
1766 .Case("lt", ARMCC::LT)
1767 .Case("gt", ARMCC::GT)
1768 .Case("le", ARMCC::LE)
1769 .Case("al", ARMCC::AL)
1770 .Default(~0U);
1771 if (CC == ~0U)
1772 return MatchOperand_NoMatch;
1773 Parser.Lex(); // Eat the token.
1774
1775 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
1776
1777 return MatchOperand_Success;
1778}
1779
Jim Grosbach43904292011-07-25 20:14:50 +00001780/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001781/// token must be an Identifier when called, and if it is a coprocessor
1782/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001783ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001784parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001785 SMLoc S = Parser.getTok().getLoc();
1786 const AsmToken &Tok = Parser.getTok();
1787 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1788
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001789 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001790 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001791 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001792
1793 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001794 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001795 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001796}
1797
Jim Grosbach43904292011-07-25 20:14:50 +00001798/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001799/// token must be an Identifier when called, and if it is a coprocessor
1800/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001801ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001802parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001803 SMLoc S = Parser.getTok().getLoc();
1804 const AsmToken &Tok = Parser.getTok();
1805 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1806
1807 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1808 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001809 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001810
1811 Parser.Lex(); // Eat identifier token.
1812 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001813 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001814}
1815
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001816/// Parse a register list, return it if successful else return null. The first
1817/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001818bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001819parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001820 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001821 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001822 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001823
Bill Wendling7729e062010-11-09 22:44:22 +00001824 // Read the rest of the registers in the list.
1825 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001826 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001827
Bill Wendling7729e062010-11-09 22:44:22 +00001828 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001829 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001830 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001831
Sean Callanan18b83232010-01-19 21:44:56 +00001832 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001833 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001834 if (RegTok.isNot(AsmToken::Identifier)) {
1835 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001836 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001837 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001838
Jim Grosbach1355cf12011-07-26 17:10:22 +00001839 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001840 if (RegNum == -1) {
1841 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001842 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001843 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001844
Bill Wendlinge7176102010-11-06 22:36:58 +00001845 if (IsRange) {
1846 int Reg = PrevRegNum;
1847 do {
1848 ++Reg;
1849 Registers.push_back(std::make_pair(Reg, RegLoc));
1850 } while (Reg != RegNum);
1851 } else {
1852 Registers.push_back(std::make_pair(RegNum, RegLoc));
1853 }
1854
1855 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001856 } while (Parser.getTok().is(AsmToken::Comma) ||
1857 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001858
1859 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001860 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001861 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1862 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001863 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001864 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001865
Bill Wendlinge7176102010-11-06 22:36:58 +00001866 SMLoc E = RCurlyTok.getLoc();
1867 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001868
Bill Wendlinge7176102010-11-06 22:36:58 +00001869 // Verify the register list.
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001870 bool EmittedWarning = false;
Jim Grosbach11e03e72011-08-22 18:50:36 +00001871 unsigned HighRegNum = 0;
1872 BitVector RegMap(32);
1873 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
1874 const std::pair<unsigned, SMLoc> &RegInfo = Registers[i];
Bill Wendling7caebff2011-01-12 21:20:59 +00001875 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001876
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001877 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001878 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001879 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001880 }
1881
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001882 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001883 Warning(RegInfo.second,
1884 "register not in ascending order in register list");
1885
Jim Grosbach11e03e72011-08-22 18:50:36 +00001886 RegMap.set(Reg);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001887 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001888 }
1889
Bill Wendling50d0f582010-11-18 23:43:05 +00001890 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1891 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001892}
1893
Jim Grosbach43904292011-07-25 20:14:50 +00001894/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001895ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001896parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001897 SMLoc S = Parser.getTok().getLoc();
1898 const AsmToken &Tok = Parser.getTok();
1899 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1900 StringRef OptStr = Tok.getString();
1901
1902 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1903 .Case("sy", ARM_MB::SY)
1904 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001905 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001906 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001907 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001908 .Case("ishst", ARM_MB::ISHST)
1909 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001910 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001911 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001912 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001913 .Case("osh", ARM_MB::OSH)
1914 .Case("oshst", ARM_MB::OSHST)
1915 .Default(~0U);
1916
1917 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001918 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001919
1920 Parser.Lex(); // Eat identifier token.
1921 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001922 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001923}
1924
Jim Grosbach43904292011-07-25 20:14:50 +00001925/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001926ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001927parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001928 SMLoc S = Parser.getTok().getLoc();
1929 const AsmToken &Tok = Parser.getTok();
1930 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1931 StringRef IFlagsStr = Tok.getString();
1932
1933 unsigned IFlags = 0;
1934 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1935 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1936 .Case("a", ARM_PROC::A)
1937 .Case("i", ARM_PROC::I)
1938 .Case("f", ARM_PROC::F)
1939 .Default(~0U);
1940
1941 // If some specific iflag is already set, it means that some letter is
1942 // present more than once, this is not acceptable.
1943 if (Flag == ~0U || (IFlags & Flag))
1944 return MatchOperand_NoMatch;
1945
1946 IFlags |= Flag;
1947 }
1948
1949 Parser.Lex(); // Eat identifier token.
1950 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1951 return MatchOperand_Success;
1952}
1953
Jim Grosbach43904292011-07-25 20:14:50 +00001954/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001955ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001956parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001957 SMLoc S = Parser.getTok().getLoc();
1958 const AsmToken &Tok = Parser.getTok();
1959 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1960 StringRef Mask = Tok.getString();
1961
1962 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1963 size_t Start = 0, Next = Mask.find('_');
1964 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001965 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001966 if (Next != StringRef::npos)
1967 Flags = Mask.slice(Next+1, Mask.size());
1968
1969 // FlagsVal contains the complete mask:
1970 // 3-0: Mask
1971 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1972 unsigned FlagsVal = 0;
1973
1974 if (SpecReg == "apsr") {
1975 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001976 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001977 .Case("g", 0x4) // same as CPSR_s
1978 .Case("nzcvqg", 0xc) // same as CPSR_fs
1979 .Default(~0U);
1980
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001981 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001982 if (!Flags.empty())
1983 return MatchOperand_NoMatch;
1984 else
1985 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001986 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001987 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001988 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1989 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001990 for (int i = 0, e = Flags.size(); i != e; ++i) {
1991 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1992 .Case("c", 1)
1993 .Case("x", 2)
1994 .Case("s", 4)
1995 .Case("f", 8)
1996 .Default(~0U);
1997
1998 // If some specific flag is already set, it means that some letter is
1999 // present more than once, this is not acceptable.
2000 if (FlagsVal == ~0U || (FlagsVal & Flag))
2001 return MatchOperand_NoMatch;
2002 FlagsVal |= Flag;
2003 }
2004 } else // No match for special register.
2005 return MatchOperand_NoMatch;
2006
2007 // Special register without flags are equivalent to "fc" flags.
2008 if (!FlagsVal)
2009 FlagsVal = 0x9;
2010
2011 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
2012 if (SpecReg == "spsr")
2013 FlagsVal |= 16;
2014
2015 Parser.Lex(); // Eat identifier token.
2016 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
2017 return MatchOperand_Success;
2018}
2019
Jim Grosbachf6c05252011-07-21 17:23:04 +00002020ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2021parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
2022 int Low, int High) {
2023 const AsmToken &Tok = Parser.getTok();
2024 if (Tok.isNot(AsmToken::Identifier)) {
2025 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2026 return MatchOperand_ParseFail;
2027 }
2028 StringRef ShiftName = Tok.getString();
2029 std::string LowerOp = LowercaseString(Op);
2030 std::string UpperOp = UppercaseString(Op);
2031 if (ShiftName != LowerOp && ShiftName != UpperOp) {
2032 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2033 return MatchOperand_ParseFail;
2034 }
2035 Parser.Lex(); // Eat shift type token.
2036
2037 // There must be a '#' and a shift amount.
2038 if (Parser.getTok().isNot(AsmToken::Hash)) {
2039 Error(Parser.getTok().getLoc(), "'#' expected");
2040 return MatchOperand_ParseFail;
2041 }
2042 Parser.Lex(); // Eat hash token.
2043
2044 const MCExpr *ShiftAmount;
2045 SMLoc Loc = Parser.getTok().getLoc();
2046 if (getParser().ParseExpression(ShiftAmount)) {
2047 Error(Loc, "illegal expression");
2048 return MatchOperand_ParseFail;
2049 }
2050 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2051 if (!CE) {
2052 Error(Loc, "constant expression expected");
2053 return MatchOperand_ParseFail;
2054 }
2055 int Val = CE->getValue();
2056 if (Val < Low || Val > High) {
2057 Error(Loc, "immediate value out of range");
2058 return MatchOperand_ParseFail;
2059 }
2060
2061 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
2062
2063 return MatchOperand_Success;
2064}
2065
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002066ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2067parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2068 const AsmToken &Tok = Parser.getTok();
2069 SMLoc S = Tok.getLoc();
2070 if (Tok.isNot(AsmToken::Identifier)) {
2071 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2072 return MatchOperand_ParseFail;
2073 }
2074 int Val = StringSwitch<int>(Tok.getString())
2075 .Case("be", 1)
2076 .Case("le", 0)
2077 .Default(-1);
2078 Parser.Lex(); // Eat the token.
2079
2080 if (Val == -1) {
2081 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2082 return MatchOperand_ParseFail;
2083 }
2084 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
2085 getContext()),
2086 S, Parser.getTok().getLoc()));
2087 return MatchOperand_Success;
2088}
2089
Jim Grosbach580f4a92011-07-25 22:20:28 +00002090/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
2091/// instructions. Legal values are:
2092/// lsl #n 'n' in [0,31]
2093/// asr #n 'n' in [1,32]
2094/// n == 32 encoded as n == 0.
2095ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2096parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2097 const AsmToken &Tok = Parser.getTok();
2098 SMLoc S = Tok.getLoc();
2099 if (Tok.isNot(AsmToken::Identifier)) {
2100 Error(S, "shift operator 'asr' or 'lsl' expected");
2101 return MatchOperand_ParseFail;
2102 }
2103 StringRef ShiftName = Tok.getString();
2104 bool isASR;
2105 if (ShiftName == "lsl" || ShiftName == "LSL")
2106 isASR = false;
2107 else if (ShiftName == "asr" || ShiftName == "ASR")
2108 isASR = true;
2109 else {
2110 Error(S, "shift operator 'asr' or 'lsl' expected");
2111 return MatchOperand_ParseFail;
2112 }
2113 Parser.Lex(); // Eat the operator.
2114
2115 // A '#' and a shift amount.
2116 if (Parser.getTok().isNot(AsmToken::Hash)) {
2117 Error(Parser.getTok().getLoc(), "'#' expected");
2118 return MatchOperand_ParseFail;
2119 }
2120 Parser.Lex(); // Eat hash token.
2121
2122 const MCExpr *ShiftAmount;
2123 SMLoc E = Parser.getTok().getLoc();
2124 if (getParser().ParseExpression(ShiftAmount)) {
2125 Error(E, "malformed shift expression");
2126 return MatchOperand_ParseFail;
2127 }
2128 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2129 if (!CE) {
2130 Error(E, "shift amount must be an immediate");
2131 return MatchOperand_ParseFail;
2132 }
2133
2134 int64_t Val = CE->getValue();
2135 if (isASR) {
2136 // Shift amount must be in [1,32]
2137 if (Val < 1 || Val > 32) {
2138 Error(E, "'asr' shift amount must be in range [1,32]");
2139 return MatchOperand_ParseFail;
2140 }
2141 // asr #32 encoded as asr #0.
2142 if (Val == 32) Val = 0;
2143 } else {
2144 // Shift amount must be in [1,32]
2145 if (Val < 0 || Val > 31) {
2146 Error(E, "'lsr' shift amount must be in range [0,31]");
2147 return MatchOperand_ParseFail;
2148 }
2149 }
2150
2151 E = Parser.getTok().getLoc();
2152 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
2153
2154 return MatchOperand_Success;
2155}
2156
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002157/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
2158/// of instructions. Legal values are:
2159/// ror #n 'n' in {0, 8, 16, 24}
2160ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2161parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2162 const AsmToken &Tok = Parser.getTok();
2163 SMLoc S = Tok.getLoc();
2164 if (Tok.isNot(AsmToken::Identifier)) {
2165 Error(S, "rotate operator 'ror' expected");
2166 return MatchOperand_ParseFail;
2167 }
2168 StringRef ShiftName = Tok.getString();
2169 if (ShiftName != "ror" && ShiftName != "ROR") {
2170 Error(S, "rotate operator 'ror' expected");
2171 return MatchOperand_ParseFail;
2172 }
2173 Parser.Lex(); // Eat the operator.
2174
2175 // A '#' and a rotate amount.
2176 if (Parser.getTok().isNot(AsmToken::Hash)) {
2177 Error(Parser.getTok().getLoc(), "'#' expected");
2178 return MatchOperand_ParseFail;
2179 }
2180 Parser.Lex(); // Eat hash token.
2181
2182 const MCExpr *ShiftAmount;
2183 SMLoc E = Parser.getTok().getLoc();
2184 if (getParser().ParseExpression(ShiftAmount)) {
2185 Error(E, "malformed rotate expression");
2186 return MatchOperand_ParseFail;
2187 }
2188 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2189 if (!CE) {
2190 Error(E, "rotate amount must be an immediate");
2191 return MatchOperand_ParseFail;
2192 }
2193
2194 int64_t Val = CE->getValue();
2195 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2196 // normally, zero is represented in asm by omitting the rotate operand
2197 // entirely.
2198 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2199 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2200 return MatchOperand_ParseFail;
2201 }
2202
2203 E = Parser.getTok().getLoc();
2204 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2205
2206 return MatchOperand_Success;
2207}
2208
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002209ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2210parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2211 SMLoc S = Parser.getTok().getLoc();
2212 // The bitfield descriptor is really two operands, the LSB and the width.
2213 if (Parser.getTok().isNot(AsmToken::Hash)) {
2214 Error(Parser.getTok().getLoc(), "'#' expected");
2215 return MatchOperand_ParseFail;
2216 }
2217 Parser.Lex(); // Eat hash token.
2218
2219 const MCExpr *LSBExpr;
2220 SMLoc E = Parser.getTok().getLoc();
2221 if (getParser().ParseExpression(LSBExpr)) {
2222 Error(E, "malformed immediate expression");
2223 return MatchOperand_ParseFail;
2224 }
2225 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2226 if (!CE) {
2227 Error(E, "'lsb' operand must be an immediate");
2228 return MatchOperand_ParseFail;
2229 }
2230
2231 int64_t LSB = CE->getValue();
2232 // The LSB must be in the range [0,31]
2233 if (LSB < 0 || LSB > 31) {
2234 Error(E, "'lsb' operand must be in the range [0,31]");
2235 return MatchOperand_ParseFail;
2236 }
2237 E = Parser.getTok().getLoc();
2238
2239 // Expect another immediate operand.
2240 if (Parser.getTok().isNot(AsmToken::Comma)) {
2241 Error(Parser.getTok().getLoc(), "too few operands");
2242 return MatchOperand_ParseFail;
2243 }
2244 Parser.Lex(); // Eat hash token.
2245 if (Parser.getTok().isNot(AsmToken::Hash)) {
2246 Error(Parser.getTok().getLoc(), "'#' expected");
2247 return MatchOperand_ParseFail;
2248 }
2249 Parser.Lex(); // Eat hash token.
2250
2251 const MCExpr *WidthExpr;
2252 if (getParser().ParseExpression(WidthExpr)) {
2253 Error(E, "malformed immediate expression");
2254 return MatchOperand_ParseFail;
2255 }
2256 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2257 if (!CE) {
2258 Error(E, "'width' operand must be an immediate");
2259 return MatchOperand_ParseFail;
2260 }
2261
2262 int64_t Width = CE->getValue();
2263 // The LSB must be in the range [1,32-lsb]
2264 if (Width < 1 || Width > 32 - LSB) {
2265 Error(E, "'width' operand must be in the range [1,32-lsb]");
2266 return MatchOperand_ParseFail;
2267 }
2268 E = Parser.getTok().getLoc();
2269
2270 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2271
2272 return MatchOperand_Success;
2273}
2274
Jim Grosbach7ce05792011-08-03 23:50:40 +00002275ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2276parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2277 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002278 // postidx_reg := '+' register {, shift}
2279 // | '-' register {, shift}
2280 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002281
2282 // This method must return MatchOperand_NoMatch without consuming any tokens
2283 // in the case where there is no match, as other alternatives take other
2284 // parse methods.
2285 AsmToken Tok = Parser.getTok();
2286 SMLoc S = Tok.getLoc();
2287 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002288 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002289 int Reg = -1;
2290 if (Tok.is(AsmToken::Plus)) {
2291 Parser.Lex(); // Eat the '+' token.
2292 haveEaten = true;
2293 } else if (Tok.is(AsmToken::Minus)) {
2294 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002295 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002296 haveEaten = true;
2297 }
2298 if (Parser.getTok().is(AsmToken::Identifier))
2299 Reg = tryParseRegister();
2300 if (Reg == -1) {
2301 if (!haveEaten)
2302 return MatchOperand_NoMatch;
2303 Error(Parser.getTok().getLoc(), "register expected");
2304 return MatchOperand_ParseFail;
2305 }
2306 SMLoc E = Parser.getTok().getLoc();
2307
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002308 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2309 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002310 if (Parser.getTok().is(AsmToken::Comma)) {
2311 Parser.Lex(); // Eat the ','.
2312 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2313 return MatchOperand_ParseFail;
2314 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002315
2316 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2317 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002318
2319 return MatchOperand_Success;
2320}
2321
Jim Grosbach251bf252011-08-10 21:56:18 +00002322ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2323parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2324 // Check for a post-index addressing register operand. Specifically:
2325 // am3offset := '+' register
2326 // | '-' register
2327 // | register
2328 // | # imm
2329 // | # + imm
2330 // | # - imm
2331
2332 // This method must return MatchOperand_NoMatch without consuming any tokens
2333 // in the case where there is no match, as other alternatives take other
2334 // parse methods.
2335 AsmToken Tok = Parser.getTok();
2336 SMLoc S = Tok.getLoc();
2337
2338 // Do immediates first, as we always parse those if we have a '#'.
2339 if (Parser.getTok().is(AsmToken::Hash)) {
2340 Parser.Lex(); // Eat the '#'.
2341 // Explicitly look for a '-', as we need to encode negative zero
2342 // differently.
2343 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2344 const MCExpr *Offset;
2345 if (getParser().ParseExpression(Offset))
2346 return MatchOperand_ParseFail;
2347 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2348 if (!CE) {
2349 Error(S, "constant expression expected");
2350 return MatchOperand_ParseFail;
2351 }
2352 SMLoc E = Tok.getLoc();
2353 // Negative zero is encoded as the flag value INT32_MIN.
2354 int32_t Val = CE->getValue();
2355 if (isNegative && Val == 0)
2356 Val = INT32_MIN;
2357
2358 Operands.push_back(
2359 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2360
2361 return MatchOperand_Success;
2362 }
2363
2364
2365 bool haveEaten = false;
2366 bool isAdd = true;
2367 int Reg = -1;
2368 if (Tok.is(AsmToken::Plus)) {
2369 Parser.Lex(); // Eat the '+' token.
2370 haveEaten = true;
2371 } else if (Tok.is(AsmToken::Minus)) {
2372 Parser.Lex(); // Eat the '-' token.
2373 isAdd = false;
2374 haveEaten = true;
2375 }
2376 if (Parser.getTok().is(AsmToken::Identifier))
2377 Reg = tryParseRegister();
2378 if (Reg == -1) {
2379 if (!haveEaten)
2380 return MatchOperand_NoMatch;
2381 Error(Parser.getTok().getLoc(), "register expected");
2382 return MatchOperand_ParseFail;
2383 }
2384 SMLoc E = Parser.getTok().getLoc();
2385
2386 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2387 0, S, E));
2388
2389 return MatchOperand_Success;
2390}
2391
Jim Grosbach1355cf12011-07-26 17:10:22 +00002392/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002393/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2394/// when they refer multiple MIOperands inside a single one.
2395bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002396cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002397 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2398 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2399
2400 // Create a writeback register dummy placeholder.
2401 Inst.addOperand(MCOperand::CreateImm(0));
2402
Jim Grosbach7ce05792011-08-03 23:50:40 +00002403 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002404 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2405 return true;
2406}
2407
Owen Anderson9ab0f252011-08-26 20:43:14 +00002408/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2409/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2410/// when they refer multiple MIOperands inside a single one.
2411bool ARMAsmParser::
2412cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2413 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2414 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2415
2416 // Create a writeback register dummy placeholder.
2417 Inst.addOperand(MCOperand::CreateImm(0));
2418
2419 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2420 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2421 return true;
2422}
2423
2424
Jim Grosbach548340c2011-08-11 19:22:40 +00002425/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2426/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2427/// when they refer multiple MIOperands inside a single one.
2428bool ARMAsmParser::
2429cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2430 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2431 // Create a writeback register dummy placeholder.
2432 Inst.addOperand(MCOperand::CreateImm(0));
2433 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2434 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2435 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2436 return true;
2437}
2438
Jim Grosbach1355cf12011-07-26 17:10:22 +00002439/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002440/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2441/// when they refer multiple MIOperands inside a single one.
2442bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002443cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002444 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2445 // Create a writeback register dummy placeholder.
2446 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002447 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2448 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2449 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002450 return true;
2451}
2452
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002453/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2454/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2455/// when they refer multiple MIOperands inside a single one.
2456bool ARMAsmParser::
2457cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2458 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2459 // Create a writeback register dummy placeholder.
2460 Inst.addOperand(MCOperand::CreateImm(0));
2461 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2462 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2463 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2464 return true;
2465}
2466
Jim Grosbach7ce05792011-08-03 23:50:40 +00002467/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2468/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2469/// when they refer multiple MIOperands inside a single one.
2470bool ARMAsmParser::
2471cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2472 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2473 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002474 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002475 // Create a writeback register dummy placeholder.
2476 Inst.addOperand(MCOperand::CreateImm(0));
2477 // addr
2478 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2479 // offset
2480 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2481 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002482 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2483 return true;
2484}
2485
Jim Grosbach7ce05792011-08-03 23:50:40 +00002486/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002487/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2488/// when they refer multiple MIOperands inside a single one.
2489bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002490cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2491 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2492 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002493 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002494 // Create a writeback register dummy placeholder.
2495 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002496 // addr
2497 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2498 // offset
2499 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2500 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002501 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2502 return true;
2503}
2504
Jim Grosbach7ce05792011-08-03 23:50:40 +00002505/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002506/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2507/// when they refer multiple MIOperands inside a single one.
2508bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002509cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2510 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002511 // Create a writeback register dummy placeholder.
2512 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002513 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002514 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002515 // addr
2516 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2517 // offset
2518 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2519 // pred
2520 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2521 return true;
2522}
2523
2524/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2525/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2526/// when they refer multiple MIOperands inside a single one.
2527bool ARMAsmParser::
2528cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2529 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2530 // Create a writeback register dummy placeholder.
2531 Inst.addOperand(MCOperand::CreateImm(0));
2532 // Rt
2533 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2534 // addr
2535 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2536 // offset
2537 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2538 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002539 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2540 return true;
2541}
2542
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002543/// cvtLdrdPre - Convert parsed operands to MCInst.
2544/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2545/// when they refer multiple MIOperands inside a single one.
2546bool ARMAsmParser::
2547cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2548 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2549 // Rt, Rt2
2550 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2551 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2552 // Create a writeback register dummy placeholder.
2553 Inst.addOperand(MCOperand::CreateImm(0));
2554 // addr
2555 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2556 // pred
2557 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2558 return true;
2559}
2560
Jim Grosbach14605d12011-08-11 20:28:23 +00002561/// cvtStrdPre - Convert parsed operands to MCInst.
2562/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2563/// when they refer multiple MIOperands inside a single one.
2564bool ARMAsmParser::
2565cvtStrdPre(MCInst &Inst, unsigned Opcode,
2566 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2567 // Create a writeback register dummy placeholder.
2568 Inst.addOperand(MCOperand::CreateImm(0));
2569 // Rt, Rt2
2570 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2571 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2572 // addr
2573 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2574 // pred
2575 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2576 return true;
2577}
2578
Jim Grosbach623a4542011-08-10 22:42:16 +00002579/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2580/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2581/// when they refer multiple MIOperands inside a single one.
2582bool ARMAsmParser::
2583cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2584 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2585 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2586 // Create a writeback register dummy placeholder.
2587 Inst.addOperand(MCOperand::CreateImm(0));
2588 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2589 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2590 return true;
2591}
2592
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002593/// cvtThumbMultiple- Convert parsed operands to MCInst.
2594/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2595/// when they refer multiple MIOperands inside a single one.
2596bool ARMAsmParser::
2597cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2598 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2599 // The second source operand must be the same register as the destination
2600 // operand.
2601 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002602 (((ARMOperand*)Operands[3])->getReg() !=
2603 ((ARMOperand*)Operands[5])->getReg()) &&
2604 (((ARMOperand*)Operands[3])->getReg() !=
2605 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002606 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002607 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002608 return false;
2609 }
2610 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2611 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2612 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002613 // If we have a three-operand form, use that, else the second source operand
2614 // is just the destination operand again.
2615 if (Operands.size() == 6)
2616 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2617 else
2618 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002619 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2620
2621 return true;
2622}
Jim Grosbach623a4542011-08-10 22:42:16 +00002623
Bill Wendlinge7176102010-11-06 22:36:58 +00002624/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002625/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002626bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002627parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002628 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002629 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002630 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002631 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002632 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002633
Sean Callanan18b83232010-01-19 21:44:56 +00002634 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002635 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002636 if (BaseRegNum == -1)
2637 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002638
Daniel Dunbar05710932011-01-18 05:34:17 +00002639 // The next token must either be a comma or a closing bracket.
2640 const AsmToken &Tok = Parser.getTok();
2641 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002642 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002643
Jim Grosbach7ce05792011-08-03 23:50:40 +00002644 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002645 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002646 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002647
Jim Grosbach7ce05792011-08-03 23:50:40 +00002648 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2649 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002650
Jim Grosbach7ce05792011-08-03 23:50:40 +00002651 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002652 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002653
Jim Grosbach7ce05792011-08-03 23:50:40 +00002654 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2655 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002656
Jim Grosbach7ce05792011-08-03 23:50:40 +00002657 // If we have a '#' it's an immediate offset, else assume it's a register
2658 // offset.
2659 if (Parser.getTok().is(AsmToken::Hash)) {
2660 Parser.Lex(); // Eat the '#'.
2661 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002662
Owen Anderson0da10cf2011-08-29 19:36:44 +00002663 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002664 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002665 if (getParser().ParseExpression(Offset))
2666 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002667
2668 // The expression has to be a constant. Memory references with relocations
2669 // don't come through here, as they use the <label> forms of the relevant
2670 // instructions.
2671 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2672 if (!CE)
2673 return Error (E, "constant expression expected");
2674
Owen Anderson0da10cf2011-08-29 19:36:44 +00002675 // If the constant was #-0, represent it as INT32_MIN.
2676 int32_t Val = CE->getValue();
2677 if (isNegative && Val == 0)
2678 CE = MCConstantExpr::Create(INT32_MIN, getContext());
2679
Jim Grosbach7ce05792011-08-03 23:50:40 +00002680 // Now we should have the closing ']'
2681 E = Parser.getTok().getLoc();
2682 if (Parser.getTok().isNot(AsmToken::RBrac))
2683 return Error(E, "']' expected");
2684 Parser.Lex(); // Eat right bracket token.
2685
2686 // Don't worry about range checking the value here. That's handled by
2687 // the is*() predicates.
2688 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2689 ARM_AM::no_shift, 0, false, S,E));
2690
2691 // If there's a pre-indexing writeback marker, '!', just add it as a token
2692 // operand.
2693 if (Parser.getTok().is(AsmToken::Exclaim)) {
2694 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2695 Parser.Lex(); // Eat the '!'.
2696 }
2697
2698 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002699 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002700
2701 // The register offset is optionally preceded by a '+' or '-'
2702 bool isNegative = false;
2703 if (Parser.getTok().is(AsmToken::Minus)) {
2704 isNegative = true;
2705 Parser.Lex(); // Eat the '-'.
2706 } else if (Parser.getTok().is(AsmToken::Plus)) {
2707 // Nothing to do.
2708 Parser.Lex(); // Eat the '+'.
2709 }
2710
2711 E = Parser.getTok().getLoc();
2712 int OffsetRegNum = tryParseRegister();
2713 if (OffsetRegNum == -1)
2714 return Error(E, "register expected");
2715
2716 // If there's a shift operator, handle it.
2717 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002718 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002719 if (Parser.getTok().is(AsmToken::Comma)) {
2720 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002721 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002722 return true;
2723 }
2724
2725 // Now we should have the closing ']'
2726 E = Parser.getTok().getLoc();
2727 if (Parser.getTok().isNot(AsmToken::RBrac))
2728 return Error(E, "']' expected");
2729 Parser.Lex(); // Eat right bracket token.
2730
2731 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002732 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002733 S, E));
2734
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002735 // If there's a pre-indexing writeback marker, '!', just add it as a token
2736 // operand.
2737 if (Parser.getTok().is(AsmToken::Exclaim)) {
2738 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2739 Parser.Lex(); // Eat the '!'.
2740 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002741
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002742 return false;
2743}
2744
Jim Grosbach7ce05792011-08-03 23:50:40 +00002745/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002746/// ( lsl | lsr | asr | ror ) , # shift_amount
2747/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002748/// return true if it parses a shift otherwise it returns false.
2749bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2750 unsigned &Amount) {
2751 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002752 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002753 if (Tok.isNot(AsmToken::Identifier))
2754 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002755 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002756 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002757 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002758 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002759 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002760 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002761 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002762 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002763 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002764 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002765 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002766 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002767 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002768 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002769
Jim Grosbach7ce05792011-08-03 23:50:40 +00002770 // rrx stands alone.
2771 Amount = 0;
2772 if (St != ARM_AM::rrx) {
2773 Loc = Parser.getTok().getLoc();
2774 // A '#' and a shift amount.
2775 const AsmToken &HashTok = Parser.getTok();
2776 if (HashTok.isNot(AsmToken::Hash))
2777 return Error(HashTok.getLoc(), "'#' expected");
2778 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002779
Jim Grosbach7ce05792011-08-03 23:50:40 +00002780 const MCExpr *Expr;
2781 if (getParser().ParseExpression(Expr))
2782 return true;
2783 // Range check the immediate.
2784 // lsl, ror: 0 <= imm <= 31
2785 // lsr, asr: 0 <= imm <= 32
2786 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2787 if (!CE)
2788 return Error(Loc, "shift amount must be an immediate");
2789 int64_t Imm = CE->getValue();
2790 if (Imm < 0 ||
2791 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2792 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2793 return Error(Loc, "immediate shift value out of range");
2794 Amount = Imm;
2795 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002796
2797 return false;
2798}
2799
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002800/// Parse a arm instruction operand. For now this parses the operand regardless
2801/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002802bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002803 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002804 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002805
2806 // Check if the current operand has a custom associated parser, if so, try to
2807 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002808 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2809 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002810 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002811 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2812 // there was a match, but an error occurred, in which case, just return that
2813 // the operand parsing failed.
2814 if (ResTy == MatchOperand_ParseFail)
2815 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002816
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002817 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002818 default:
2819 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002820 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002821 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002822 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002823 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002824 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002825 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002826 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002827 else if (Res == -1) // irrecoverable error
2828 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002829
2830 // Fall though for the Identifier case that is not a register or a
2831 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002832 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002833 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2834 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002835 // This was not a register so parse other operands that start with an
2836 // identifier (like labels) as expressions and create them as immediates.
2837 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002838 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002839 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002840 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002841 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002842 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2843 return false;
2844 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002845 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002846 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002847 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002848 return parseRegisterList(Operands);
Owen Anderson63553c72011-08-29 17:17:09 +00002849 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00002850 // #42 -> immediate.
2851 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002852 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002853 Parser.Lex();
Owen Anderson63553c72011-08-29 17:17:09 +00002854 bool isNegative = Parser.getTok().is(AsmToken::Minus);
Kevin Enderby515d5092009-10-15 20:48:48 +00002855 const MCExpr *ImmVal;
2856 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002857 return true;
Owen Anderson63553c72011-08-29 17:17:09 +00002858 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
2859 if (!CE) {
2860 Error(S, "constant expression expected");
2861 return MatchOperand_ParseFail;
2862 }
2863 int32_t Val = CE->getValue();
2864 if (isNegative && Val == 0)
2865 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
Sean Callanan76264762010-04-02 22:27:05 +00002866 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002867 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2868 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00002869 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002870 case AsmToken::Colon: {
2871 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002872 // FIXME: Check it's an expression prefix,
2873 // e.g. (FOO - :lower16:BAR) isn't legal.
2874 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002875 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002876 return true;
2877
Evan Cheng75972122011-01-13 07:58:56 +00002878 const MCExpr *SubExprVal;
2879 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002880 return true;
2881
Evan Cheng75972122011-01-13 07:58:56 +00002882 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2883 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002884 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002885 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002886 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002887 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002888 }
2889}
2890
Jim Grosbach1355cf12011-07-26 17:10:22 +00002891// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002892// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002893bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002894 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002895
2896 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002897 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002898 Parser.Lex(); // Eat ':'
2899
2900 if (getLexer().isNot(AsmToken::Identifier)) {
2901 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2902 return true;
2903 }
2904
2905 StringRef IDVal = Parser.getTok().getIdentifier();
2906 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002907 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002908 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002909 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002910 } else {
2911 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2912 return true;
2913 }
2914 Parser.Lex();
2915
2916 if (getLexer().isNot(AsmToken::Colon)) {
2917 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2918 return true;
2919 }
2920 Parser.Lex(); // Eat the last ':'
2921 return false;
2922}
2923
2924const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002925ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002926 MCSymbolRefExpr::VariantKind Variant) {
2927 // Recurse over the given expression, rebuilding it to apply the given variant
2928 // to the leftmost symbol.
2929 if (Variant == MCSymbolRefExpr::VK_None)
2930 return E;
2931
2932 switch (E->getKind()) {
2933 case MCExpr::Target:
2934 llvm_unreachable("Can't handle target expr yet");
2935 case MCExpr::Constant:
2936 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2937
2938 case MCExpr::SymbolRef: {
2939 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2940
2941 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2942 return 0;
2943
2944 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2945 }
2946
2947 case MCExpr::Unary:
2948 llvm_unreachable("Can't handle unary expressions yet");
2949
2950 case MCExpr::Binary: {
2951 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002952 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002953 const MCExpr *RHS = BE->getRHS();
2954 if (!LHS)
2955 return 0;
2956
2957 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2958 }
2959 }
2960
2961 assert(0 && "Invalid expression kind!");
2962 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002963}
2964
Daniel Dunbar352e1482011-01-11 15:59:50 +00002965/// \brief Given a mnemonic, split out possible predication code and carry
2966/// setting letters to form a canonical mnemonic and flags.
2967//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002968// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00002969// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002970StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002971 unsigned &PredicationCode,
2972 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00002973 unsigned &ProcessorIMod,
2974 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002975 PredicationCode = ARMCC::AL;
2976 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002977 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002978
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002979 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002980 //
2981 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002982 if ((Mnemonic == "movs" && isThumb()) ||
2983 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2984 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2985 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2986 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2987 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2988 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2989 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002990 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002991
Jim Grosbach3f00e312011-07-11 17:09:57 +00002992 // First, split out any predication code. Ignore mnemonics we know aren't
2993 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002994 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002995 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00002996 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbach2f25d9b2011-09-01 18:22:13 +00002997 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002998 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2999 .Case("eq", ARMCC::EQ)
3000 .Case("ne", ARMCC::NE)
3001 .Case("hs", ARMCC::HS)
3002 .Case("cs", ARMCC::HS)
3003 .Case("lo", ARMCC::LO)
3004 .Case("cc", ARMCC::LO)
3005 .Case("mi", ARMCC::MI)
3006 .Case("pl", ARMCC::PL)
3007 .Case("vs", ARMCC::VS)
3008 .Case("vc", ARMCC::VC)
3009 .Case("hi", ARMCC::HI)
3010 .Case("ls", ARMCC::LS)
3011 .Case("ge", ARMCC::GE)
3012 .Case("lt", ARMCC::LT)
3013 .Case("gt", ARMCC::GT)
3014 .Case("le", ARMCC::LE)
3015 .Case("al", ARMCC::AL)
3016 .Default(~0U);
3017 if (CC != ~0U) {
3018 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
3019 PredicationCode = CC;
3020 }
Bill Wendling52925b62010-10-29 23:50:21 +00003021 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003022
Daniel Dunbar352e1482011-01-11 15:59:50 +00003023 // Next, determine if we have a carry setting bit. We explicitly ignore all
3024 // the instructions we know end in 's'.
3025 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00003026 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003027 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
3028 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
3029 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00003030 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
3031 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00003032 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
3033 CarrySetting = true;
3034 }
3035
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003036 // The "cps" instruction can have a interrupt mode operand which is glued into
3037 // the mnemonic. Check if this is the case, split it and parse the imod op
3038 if (Mnemonic.startswith("cps")) {
3039 // Split out any imod code.
3040 unsigned IMod =
3041 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
3042 .Case("ie", ARM_PROC::IE)
3043 .Case("id", ARM_PROC::ID)
3044 .Default(~0U);
3045 if (IMod != ~0U) {
3046 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
3047 ProcessorIMod = IMod;
3048 }
3049 }
3050
Jim Grosbach89df9962011-08-26 21:43:41 +00003051 // The "it" instruction has the condition mask on the end of the mnemonic.
3052 if (Mnemonic.startswith("it")) {
3053 ITMask = Mnemonic.slice(2, Mnemonic.size());
3054 Mnemonic = Mnemonic.slice(0, 2);
3055 }
3056
Daniel Dunbar352e1482011-01-11 15:59:50 +00003057 return Mnemonic;
3058}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003059
3060/// \brief Given a canonical mnemonic, determine if the instruction ever allows
3061/// inclusion of carry set or predication code operands.
3062//
3063// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003064void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00003065getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003066 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003067 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
3068 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
3069 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
3070 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00003071 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003072 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
3073 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Jim Grosbach2c3f70e2011-08-19 22:51:03 +00003074 Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" ||
Jim Grosbachb80ab8e2011-08-31 18:39:39 +00003075 (Mnemonic == "mov" && !isThumb())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003076 CanAcceptCarrySet = true;
3077 } else {
3078 CanAcceptCarrySet = false;
3079 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003080
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003081 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
3082 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
3083 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
3084 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbachad2dad92011-09-06 20:27:04 +00003085 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "setend" ||
3086 (Mnemonic == "clrex" && !isThumb()) ||
Jim Grosbach0780b632011-08-19 23:24:36 +00003087 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00003088 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") &&
3089 !isThumb()) ||
3090 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
3091 !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003092 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003093 CanAcceptPredicationCode = false;
3094 } else {
3095 CanAcceptPredicationCode = true;
3096 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003097
Evan Chengebdeeab2011-07-08 01:53:10 +00003098 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003099 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00003100 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003101 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003102}
3103
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003104bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
3105 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003106 // FIXME: This is all horribly hacky. We really need a better way to deal
3107 // with optional operands like this in the matcher table.
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003108
3109 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
3110 // another does not. Specifically, the MOVW instruction does not. So we
3111 // special case it here and remove the defaulted (non-setting) cc_out
3112 // operand if that's the instruction we're trying to match.
3113 //
3114 // We do this as post-processing of the explicit operands rather than just
3115 // conditionally adding the cc_out in the first place because we need
3116 // to check the type of the parsed immediate operand.
3117 if (Mnemonic == "mov" && Operands.size() > 4 &&
3118 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
3119 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
3120 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3121 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003122
3123 // Register-register 'add' for thumb does not have a cc_out operand
3124 // when there are only two register operands.
3125 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
3126 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3127 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3128 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3129 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00003130 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003131 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
3132 // have to check the immediate range here since Thumb2 has a variant
3133 // that can handle a different range and has a cc_out operand.
Jim Grosbach72f39f82011-08-24 21:22:15 +00003134 if (isThumb() && Mnemonic == "add" && Operands.size() == 6 &&
3135 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3136 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3137 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003138 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
3139 (static_cast<ARMOperand*>(Operands[5])->isReg() ||
3140 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach72f39f82011-08-24 21:22:15 +00003141 return true;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003142 // For Thumb2, add immediate does not have a cc_out operand for the
3143 // imm0_4096 variant. That's the least-preferred variant when
3144 // selecting via the generic "add" mnemonic, so to know that we
3145 // should remove the cc_out operand, we have to explicitly check that
3146 // it's not one of the other variants. Ugh.
3147 if (isThumbTwo() && Mnemonic == "add" && Operands.size() == 6 &&
3148 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3149 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3150 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3151 // Nest conditions rather than one big 'if' statement for readability.
3152 //
3153 // If either register is a high reg, it's either one of the SP
3154 // variants (handled above) or a 32-bit encoding, so we just
3155 // check against T3.
3156 if ((!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
3157 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg())) &&
3158 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
3159 return false;
3160 // If both registers are low, we're in an IT block, and the immediate is
3161 // in range, we should use encoding T1 instead, which has a cc_out.
3162 if (inITBlock() &&
3163 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3164 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3165 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
3166 return false;
3167
3168 // Otherwise, we use encoding T4, which does not have a cc_out
3169 // operand.
3170 return true;
3171 }
3172
3173
Jim Grosbachf69c8042011-08-24 21:42:27 +00003174 // Register-register 'add/sub' for thumb does not have a cc_out operand
3175 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
3176 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
3177 // right, this will result in better diagnostics (which operand is off)
3178 // anyway.
3179 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
3180 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003181 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3182 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
3183 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3184 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003185
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003186 return false;
3187}
3188
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003189/// Parse an arm instruction mnemonic followed by its operands.
3190bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
3191 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3192 // Create the leading tokens for the mnemonic, split by '.' characters.
3193 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00003194 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003195
Daniel Dunbar352e1482011-01-11 15:59:50 +00003196 // Split out the predication code and carry setting flag from the mnemonic.
3197 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003198 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003199 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00003200 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003201 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003202 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003203
Jim Grosbach0c49ac02011-08-25 17:23:55 +00003204 // In Thumb1, only the branch (B) instruction can be predicated.
3205 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
3206 Parser.EatToEndOfStatement();
3207 return Error(NameLoc, "conditional execution not supported in Thumb1");
3208 }
3209
Jim Grosbachffa32252011-07-19 19:13:28 +00003210 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
3211
Jim Grosbach89df9962011-08-26 21:43:41 +00003212 // Handle the IT instruction ITMask. Convert it to a bitmask. This
3213 // is the mask as it will be for the IT encoding if the conditional
3214 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
3215 // where the conditional bit0 is zero, the instruction post-processing
3216 // will adjust the mask accordingly.
3217 if (Mnemonic == "it") {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003218 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
3219 if (ITMask.size() > 3) {
3220 Parser.EatToEndOfStatement();
3221 return Error(Loc, "too many conditions on IT instruction");
3222 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003223 unsigned Mask = 8;
3224 for (unsigned i = ITMask.size(); i != 0; --i) {
3225 char pos = ITMask[i - 1];
3226 if (pos != 't' && pos != 'e') {
3227 Parser.EatToEndOfStatement();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003228 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach89df9962011-08-26 21:43:41 +00003229 }
3230 Mask >>= 1;
3231 if (ITMask[i - 1] == 't')
3232 Mask |= 8;
3233 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003234 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach89df9962011-08-26 21:43:41 +00003235 }
3236
Jim Grosbachffa32252011-07-19 19:13:28 +00003237 // FIXME: This is all a pretty gross hack. We should automatically handle
3238 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00003239
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003240 // Next, add the CCOut and ConditionCode operands, if needed.
3241 //
3242 // For mnemonics which can ever incorporate a carry setting bit or predication
3243 // code, our matching model involves us always generating CCOut and
3244 // ConditionCode operands to match the mnemonic "as written" and then we let
3245 // the matcher deal with finding the right instruction or generating an
3246 // appropriate error.
3247 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003248 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003249
Jim Grosbach33c16a22011-07-14 22:04:21 +00003250 // If we had a carry-set on an instruction that can't do that, issue an
3251 // error.
3252 if (!CanAcceptCarrySet && CarrySetting) {
3253 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00003254 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00003255 "' can not set flags, but 's' suffix specified");
3256 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003257 // If we had a predication code on an instruction that can't do that, issue an
3258 // error.
3259 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
3260 Parser.EatToEndOfStatement();
3261 return Error(NameLoc, "instruction '" + Mnemonic +
3262 "' is not predicable, but condition code specified");
3263 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00003264
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003265 // Add the carry setting operand, if necessary.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003266 if (CanAcceptCarrySet) {
3267 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003268 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003269 Loc));
3270 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003271
3272 // Add the predication code operand, if necessary.
3273 if (CanAcceptPredicationCode) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003274 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
3275 CarrySetting);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003276 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003277 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003278 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003279
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003280 // Add the processor imod operand, if necessary.
3281 if (ProcessorIMod) {
3282 Operands.push_back(ARMOperand::CreateImm(
3283 MCConstantExpr::Create(ProcessorIMod, getContext()),
3284 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003285 }
3286
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003287 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003288 while (Next != StringRef::npos) {
3289 Start = Next;
3290 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003291 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003292
Jim Grosbach4d23e992011-08-24 22:19:48 +00003293 // For now, we're only parsing Thumb1 (for the most part), so
3294 // just ignore ".n" qualifiers. We'll use them to restrict
3295 // matching when we do Thumb2.
Jim Grosbach81d2e392011-09-07 16:06:04 +00003296 if (ExtraToken != ".n") {
3297 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
3298 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
3299 }
Daniel Dunbar5747b132010-08-11 06:37:16 +00003300 }
3301
3302 // Read the remaining operands.
3303 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003304 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003305 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003306 Parser.EatToEndOfStatement();
3307 return true;
3308 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003309
3310 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003311 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003312
3313 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003314 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003315 Parser.EatToEndOfStatement();
3316 return true;
3317 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003318 }
3319 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003320
Chris Lattnercbf8a982010-09-11 16:18:25 +00003321 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3322 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003323 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003324 }
Bill Wendling146018f2010-11-06 21:42:12 +00003325
Chris Lattner34e53142010-09-08 05:10:46 +00003326 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003327
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003328 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3329 // do and don't have a cc_out optional-def operand. With some spot-checks
3330 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003331 // parse and adjust accordingly before actually matching. We shouldn't ever
3332 // try to remove a cc_out operand that was explicitly set on the the
3333 // mnemonic, of course (CarrySetting == true). Reason number #317 the
3334 // table driven matcher doesn't fit well with the ARM instruction set.
3335 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003336 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3337 Operands.erase(Operands.begin() + 1);
3338 delete Op;
3339 }
3340
Jim Grosbachcf121c32011-07-28 21:57:55 +00003341 // ARM mode 'blx' need special handling, as the register operand version
3342 // is predicable, but the label operand version is not. So, we can't rely
3343 // on the Mnemonic based checking to correctly figure out when to put
3344 // a CondCode operand in the list. If we're trying to match the label
3345 // version, remove the CondCode operand here.
3346 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3347 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3348 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3349 Operands.erase(Operands.begin() + 1);
3350 delete Op;
3351 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003352
3353 // The vector-compare-to-zero instructions have a literal token "#0" at
3354 // the end that comes to here as an immediate operand. Convert it to a
3355 // token to play nicely with the matcher.
3356 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3357 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3358 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3359 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3360 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3361 if (CE && CE->getValue() == 0) {
3362 Operands.erase(Operands.begin() + 5);
3363 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3364 delete Op;
3365 }
3366 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003367 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3368 // end. Convert it to a token here.
3369 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3370 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3371 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3372 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3373 if (CE && CE->getValue() == 0) {
3374 Operands.erase(Operands.begin() + 5);
3375 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3376 delete Op;
3377 }
3378 }
3379
Chris Lattner98986712010-01-14 22:21:20 +00003380 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003381}
3382
Jim Grosbach189610f2011-07-26 18:25:39 +00003383// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003384
3385// return 'true' if register list contains non-low GPR registers,
3386// 'false' otherwise. If Reg is in the register list or is HiReg, set
3387// 'containsReg' to true.
3388static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3389 unsigned HiReg, bool &containsReg) {
3390 containsReg = false;
3391 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3392 unsigned OpReg = Inst.getOperand(i).getReg();
3393 if (OpReg == Reg)
3394 containsReg = true;
3395 // Anything other than a low register isn't legal here.
3396 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3397 return true;
3398 }
3399 return false;
3400}
3401
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003402// Check if the specified regisgter is in the register list of the inst,
3403// starting at the indicated operand number.
3404static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
3405 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3406 unsigned OpReg = Inst.getOperand(i).getReg();
3407 if (OpReg == Reg)
3408 return true;
3409 }
3410 return false;
3411}
3412
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003413// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3414// the ARMInsts array) instead. Getting that here requires awkward
3415// API changes, though. Better way?
3416namespace llvm {
3417extern MCInstrDesc ARMInsts[];
3418}
3419static MCInstrDesc &getInstDesc(unsigned Opcode) {
3420 return ARMInsts[Opcode];
3421}
3422
Jim Grosbach189610f2011-07-26 18:25:39 +00003423// FIXME: We would really like to be able to tablegen'erate this.
3424bool ARMAsmParser::
3425validateInstruction(MCInst &Inst,
3426 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003427 MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
3428 SMLoc Loc = Operands[0]->getStartLoc();
3429 // Check the IT block state first.
3430 if (inITBlock()) {
3431 unsigned bit = 1;
3432 if (ITState.FirstCond)
3433 ITState.FirstCond = false;
3434 else
Jim Grosbacha1109882011-09-02 23:22:08 +00003435 bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003436 // The instruction must be predicable.
3437 if (!MCID.isPredicable())
3438 return Error(Loc, "instructions in IT block must be predicable");
3439 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
3440 unsigned ITCond = bit ? ITState.Cond :
3441 ARMCC::getOppositeCondition(ITState.Cond);
3442 if (Cond != ITCond) {
3443 // Find the condition code Operand to get its SMLoc information.
3444 SMLoc CondLoc;
3445 for (unsigned i = 1; i < Operands.size(); ++i)
3446 if (static_cast<ARMOperand*>(Operands[i])->isCondCode())
3447 CondLoc = Operands[i]->getStartLoc();
3448 return Error(CondLoc, "incorrect condition in IT block; got '" +
3449 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
3450 "', but expected '" +
3451 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
3452 }
Jim Grosbachc9a9b442011-08-31 18:29:05 +00003453 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003454 } else if (isThumbTwo() && MCID.isPredicable() &&
3455 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Owen Anderson7f17b5a2011-09-01 17:47:45 +00003456 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
3457 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003458 return Error(Loc, "predicated instructions must be in IT block");
3459
Jim Grosbach189610f2011-07-26 18:25:39 +00003460 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003461 case ARM::LDRD:
3462 case ARM::LDRD_PRE:
3463 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003464 case ARM::LDREXD: {
3465 // Rt2 must be Rt + 1.
3466 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3467 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3468 if (Rt2 != Rt + 1)
3469 return Error(Operands[3]->getStartLoc(),
3470 "destination operands must be sequential");
3471 return false;
3472 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003473 case ARM::STRD: {
3474 // Rt2 must be Rt + 1.
3475 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3476 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3477 if (Rt2 != Rt + 1)
3478 return Error(Operands[3]->getStartLoc(),
3479 "source operands must be sequential");
3480 return false;
3481 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003482 case ARM::STRD_PRE:
3483 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003484 case ARM::STREXD: {
3485 // Rt2 must be Rt + 1.
3486 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3487 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3488 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003489 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003490 "source operands must be sequential");
3491 return false;
3492 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003493 case ARM::SBFX:
3494 case ARM::UBFX: {
3495 // width must be in range [1, 32-lsb]
3496 unsigned lsb = Inst.getOperand(2).getImm();
3497 unsigned widthm1 = Inst.getOperand(3).getImm();
3498 if (widthm1 >= 32 - lsb)
3499 return Error(Operands[5]->getStartLoc(),
3500 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003501 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003502 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003503 case ARM::tLDMIA: {
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003504 // If we're parsing Thumb2, the .w variant is available and handles
3505 // most cases that are normally illegal for a Thumb1 LDM
3506 // instruction. We'll make the transformation in processInstruction()
3507 // if necessary.
3508 //
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003509 // Thumb LDM instructions are writeback iff the base register is not
3510 // in the register list.
3511 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003512 bool hasWritebackToken =
3513 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3514 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003515 bool listContainsBase;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003516 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) && !isThumbTwo())
Jim Grosbachaa875f82011-08-23 18:13:04 +00003517 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3518 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003519 // If we should have writeback, then there should be a '!' token.
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003520 if (!listContainsBase && !hasWritebackToken && !isThumbTwo())
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003521 return Error(Operands[2]->getStartLoc(),
3522 "writeback operator '!' expected");
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003523 // If we should not have writeback, there must not be a '!'. This is
3524 // true even for the 32-bit wide encodings.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003525 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003526 return Error(Operands[3]->getStartLoc(),
3527 "writeback operator '!' not allowed when base register "
3528 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003529
3530 break;
3531 }
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003532 case ARM::t2LDMIA_UPD: {
3533 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
3534 return Error(Operands[4]->getStartLoc(),
3535 "writeback operator '!' not allowed when base register "
3536 "in register list");
3537 break;
3538 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003539 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003540 bool listContainsBase;
3541 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3542 return Error(Operands[2]->getStartLoc(),
3543 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003544 break;
3545 }
3546 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003547 bool listContainsBase;
3548 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3549 return Error(Operands[2]->getStartLoc(),
3550 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003551 break;
3552 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003553 case ARM::tSTMIA_UPD: {
3554 bool listContainsBase;
Jim Grosbachf95aaf92011-08-24 18:19:42 +00003555 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase))
Jim Grosbach1e84f192011-08-23 18:15:37 +00003556 return Error(Operands[4]->getStartLoc(),
3557 "registers must be in range r0-r7");
3558 break;
3559 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003560 }
3561
3562 return false;
3563}
3564
Jim Grosbachf8fce712011-08-11 17:35:48 +00003565void ARMAsmParser::
3566processInstruction(MCInst &Inst,
3567 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3568 switch (Inst.getOpcode()) {
3569 case ARM::LDMIA_UPD:
3570 // If this is a load of a single register via a 'pop', then we should use
3571 // a post-indexed LDR instruction instead, per the ARM ARM.
3572 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3573 Inst.getNumOperands() == 5) {
3574 MCInst TmpInst;
3575 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3576 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3577 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3578 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3579 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3580 TmpInst.addOperand(MCOperand::CreateImm(4));
3581 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3582 TmpInst.addOperand(Inst.getOperand(3));
3583 Inst = TmpInst;
3584 }
3585 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003586 case ARM::STMDB_UPD:
3587 // If this is a store of a single register via a 'push', then we should use
3588 // a pre-indexed STR instruction instead, per the ARM ARM.
3589 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3590 Inst.getNumOperands() == 5) {
3591 MCInst TmpInst;
3592 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3593 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3594 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3595 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3596 TmpInst.addOperand(MCOperand::CreateImm(-4));
3597 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3598 TmpInst.addOperand(Inst.getOperand(3));
3599 Inst = TmpInst;
3600 }
3601 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003602 case ARM::tADDi8:
Jim Grosbach0f3abd82011-08-31 17:07:33 +00003603 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
3604 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
3605 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
3606 // to encoding T1 if <Rd> is omitted."
3607 if (Inst.getOperand(3).getImm() < 8 && Operands.size() == 6)
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003608 Inst.setOpcode(ARM::tADDi3);
3609 break;
Jim Grosbachc0755102011-08-31 21:17:31 +00003610 case ARM::t2Bcc:
Jim Grosbacha1109882011-09-02 23:22:08 +00003611 // If the conditional is AL or we're in an IT block, we really want t2B.
3612 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock())
Jim Grosbachc0755102011-08-31 21:17:31 +00003613 Inst.setOpcode(ARM::t2B);
3614 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003615 case ARM::tBcc:
3616 // If the conditional is AL, we really want tB.
3617 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3618 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003619 break;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003620 case ARM::tLDMIA: {
3621 // If the register list contains any high registers, or if the writeback
3622 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
3623 // instead if we're in Thumb2. Otherwise, this should have generated
3624 // an error in validateInstruction().
3625 unsigned Rn = Inst.getOperand(0).getReg();
3626 bool hasWritebackToken =
3627 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3628 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
3629 bool listContainsBase;
3630 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
3631 (!listContainsBase && !hasWritebackToken) ||
3632 (listContainsBase && hasWritebackToken)) {
3633 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
3634 assert (isThumbTwo());
3635 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
3636 // If we're switching to the updating version, we need to insert
3637 // the writeback tied operand.
3638 if (hasWritebackToken)
3639 Inst.insert(Inst.begin(),
3640 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
3641 }
3642 break;
3643 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003644 case ARM::t2IT: {
3645 // The mask bits for all but the first condition are represented as
3646 // the low bit of the condition code value implies 't'. We currently
3647 // always have 1 implies 't', so XOR toggle the bits if the low bit
3648 // of the condition code is zero. The encoding also expects the low
3649 // bit of the condition to be encoded as bit 4 of the mask operand,
3650 // so mask that in if needed
3651 MCOperand &MO = Inst.getOperand(1);
3652 unsigned Mask = MO.getImm();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003653 unsigned OrigMask = Mask;
3654 unsigned TZ = CountTrailingZeros_32(Mask);
Jim Grosbach89df9962011-08-26 21:43:41 +00003655 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach89df9962011-08-26 21:43:41 +00003656 assert(Mask && TZ <= 3 && "illegal IT mask value!");
3657 for (unsigned i = 3; i != TZ; --i)
3658 Mask ^= 1 << i;
3659 } else
3660 Mask |= 0x10;
3661 MO.setImm(Mask);
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003662
3663 // Set up the IT block state according to the IT instruction we just
3664 // matched.
3665 assert(!inITBlock() && "nested IT blocks?!");
3666 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
3667 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
3668 ITState.CurPosition = 0;
3669 ITState.FirstCond = true;
Jim Grosbach89df9962011-08-26 21:43:41 +00003670 break;
3671 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00003672 }
3673}
3674
Jim Grosbach47a0d522011-08-16 20:45:50 +00003675unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3676 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3677 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003678 unsigned Opc = Inst.getOpcode();
3679 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003680 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3681 assert(MCID.hasOptionalDef() &&
3682 "optionally flag setting instruction missing optional def operand");
3683 assert(MCID.NumOperands == Inst.getNumOperands() &&
3684 "operand count mismatch!");
3685 // Find the optional-def operand (cc_out).
3686 unsigned OpNo;
3687 for (OpNo = 0;
3688 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3689 ++OpNo)
3690 ;
3691 // If we're parsing Thumb1, reject it completely.
3692 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3693 return Match_MnemonicFail;
3694 // If we're parsing Thumb2, which form is legal depends on whether we're
3695 // in an IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003696 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
3697 !inITBlock())
Jim Grosbach47a0d522011-08-16 20:45:50 +00003698 return Match_RequiresITBlock;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003699 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
3700 inITBlock())
3701 return Match_RequiresNotITBlock;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003702 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003703 // Some high-register supporting Thumb1 encodings only allow both registers
3704 // to be from r0-r7 when in Thumb2.
3705 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3706 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3707 isARMLowRegister(Inst.getOperand(2).getReg()))
3708 return Match_RequiresThumb2;
3709 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003710 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003711 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3712 isARMLowRegister(Inst.getOperand(1).getReg()))
3713 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003714 return Match_Success;
3715}
3716
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003717bool ARMAsmParser::
3718MatchAndEmitInstruction(SMLoc IDLoc,
3719 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3720 MCStreamer &Out) {
3721 MCInst Inst;
3722 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003723 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003724 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003725 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003726 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003727 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003728 // Context sensitive operand constraints aren't handled by the matcher,
3729 // so check them here.
Jim Grosbacha1109882011-09-02 23:22:08 +00003730 if (validateInstruction(Inst, Operands)) {
3731 // Still progress the IT block, otherwise one wrong condition causes
3732 // nasty cascading errors.
3733 forwardITPosition();
Jim Grosbach189610f2011-07-26 18:25:39 +00003734 return true;
Jim Grosbacha1109882011-09-02 23:22:08 +00003735 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003736
Jim Grosbachf8fce712011-08-11 17:35:48 +00003737 // Some instructions need post-processing to, for example, tweak which
3738 // encoding is selected.
3739 processInstruction(Inst, Operands);
3740
Jim Grosbacha1109882011-09-02 23:22:08 +00003741 // Only move forward at the very end so that everything in validate
3742 // and process gets a consistent answer about whether we're in an IT
3743 // block.
3744 forwardITPosition();
3745
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003746 Out.EmitInstruction(Inst);
3747 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003748 case Match_MissingFeature:
3749 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3750 return true;
3751 case Match_InvalidOperand: {
3752 SMLoc ErrorLoc = IDLoc;
3753 if (ErrorInfo != ~0U) {
3754 if (ErrorInfo >= Operands.size())
3755 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003756
Chris Lattnere73d4f82010-10-28 21:41:58 +00003757 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3758 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3759 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003760
Chris Lattnere73d4f82010-10-28 21:41:58 +00003761 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003762 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003763 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003764 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003765 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003766 // The converter function will have already emited a diagnostic.
3767 return true;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003768 case Match_RequiresNotITBlock:
3769 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003770 case Match_RequiresITBlock:
3771 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003772 case Match_RequiresV6:
3773 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3774 case Match_RequiresThumb2:
3775 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003776 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003777
Eric Christopherc223e2b2010-10-29 09:26:59 +00003778 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003779 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003780}
3781
Jim Grosbach1355cf12011-07-26 17:10:22 +00003782/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003783bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3784 StringRef IDVal = DirectiveID.getIdentifier();
3785 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003786 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003787 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003788 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003789 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003790 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003791 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003792 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003793 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003794 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003795 return true;
3796}
3797
Jim Grosbach1355cf12011-07-26 17:10:22 +00003798/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003799/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003800bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003801 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3802 for (;;) {
3803 const MCExpr *Value;
3804 if (getParser().ParseExpression(Value))
3805 return true;
3806
Chris Lattneraaec2052010-01-19 19:46:13 +00003807 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003808
3809 if (getLexer().is(AsmToken::EndOfStatement))
3810 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003811
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003812 // FIXME: Improve diagnostic.
3813 if (getLexer().isNot(AsmToken::Comma))
3814 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003815 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003816 }
3817 }
3818
Sean Callananb9a25b72010-01-19 20:27:46 +00003819 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003820 return false;
3821}
3822
Jim Grosbach1355cf12011-07-26 17:10:22 +00003823/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003824/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003825bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003826 if (getLexer().isNot(AsmToken::EndOfStatement))
3827 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003828 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003829
3830 // TODO: set thumb mode
3831 // TODO: tell the MC streamer the mode
3832 // getParser().getStreamer().Emit???();
3833 return false;
3834}
3835
Jim Grosbach1355cf12011-07-26 17:10:22 +00003836/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003837/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003838bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003839 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3840 bool isMachO = MAI.hasSubsectionsViaSymbols();
3841 StringRef Name;
3842
3843 // Darwin asm has function name after .thumb_func direction
3844 // ELF doesn't
3845 if (isMachO) {
3846 const AsmToken &Tok = Parser.getTok();
3847 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3848 return Error(L, "unexpected token in .thumb_func directive");
3849 Name = Tok.getString();
3850 Parser.Lex(); // Consume the identifier token.
3851 }
3852
Kevin Enderby515d5092009-10-15 20:48:48 +00003853 if (getLexer().isNot(AsmToken::EndOfStatement))
3854 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003855 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003856
Rafael Espindola64695402011-05-16 16:17:21 +00003857 // FIXME: assuming function name will be the line following .thumb_func
3858 if (!isMachO) {
3859 Name = Parser.getTok().getString();
3860 }
3861
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003862 // Mark symbol as a thumb symbol.
3863 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3864 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003865 return false;
3866}
3867
Jim Grosbach1355cf12011-07-26 17:10:22 +00003868/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003869/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003870bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003871 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003872 if (Tok.isNot(AsmToken::Identifier))
3873 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003874 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003875 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003876 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003877 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003878 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003879 else
3880 return Error(L, "unrecognized syntax mode in .syntax directive");
3881
3882 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003883 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003884 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003885
3886 // TODO tell the MC streamer the mode
3887 // getParser().getStreamer().Emit???();
3888 return false;
3889}
3890
Jim Grosbach1355cf12011-07-26 17:10:22 +00003891/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003892/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003893bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003894 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003895 if (Tok.isNot(AsmToken::Integer))
3896 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003897 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003898 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003899 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003900 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003901 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003902 else
3903 return Error(L, "invalid operand to .code directive");
3904
3905 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003906 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003907 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003908
Evan Cheng32869202011-07-08 22:36:29 +00003909 if (Val == 16) {
Jim Grosbach98447da2011-09-06 18:46:23 +00003910 if (!isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00003911 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00003912 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00003913 } else {
Jim Grosbach98447da2011-09-06 18:46:23 +00003914 if (isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00003915 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00003916 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00003917 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003918
Kevin Enderby515d5092009-10-15 20:48:48 +00003919 return false;
3920}
3921
Sean Callanan90b70972010-04-07 20:29:34 +00003922extern "C" void LLVMInitializeARMAsmLexer();
3923
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003924/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003925extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003926 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3927 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003928 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003929}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003930
Chris Lattner0692ee62010-09-06 19:11:01 +00003931#define GET_REGISTER_MATCHER
3932#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003933#include "ARMGenAsmMatcher.inc"