blob: 243c7e2c4ae74f23e220f1532f34db24fa936337 [file] [log] [blame]
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Bill Wendling43f7b2d2010-12-01 02:42:55 +000074// The instruction has an Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng446c4282009-07-11 06:43:01 +0000138// ARM special operands.
139//
140
Daniel Dunbar8462b302010-08-11 06:36:53 +0000141def CondCodeOperand : AsmOperandClass {
142 let Name = "CondCode";
143 let SuperClasses = [];
144}
145
Jim Grosbachd67641b2010-12-06 18:21:12 +0000146def CCOutOperand : AsmOperandClass {
147 let Name = "CCOut";
148 let SuperClasses = [];
149}
150
Evan Cheng446c4282009-07-11 06:43:01 +0000151// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
152// register whose default is 0 (no register).
153def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
154 (ops (i32 14), (i32 zero_reg))> {
155 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000156 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000157}
158
159// Conditional code result for instructions whose 's' bit is set, e.g. subs.
160def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000161 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000162 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000163 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000164}
165
166// Same as cc_out except it defaults to setting CPSR.
167def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000168 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000169 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000170 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000171}
172
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000173// ARM special operands for disassembly only.
174//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000175def setend_op : Operand<i32> {
176 let PrintMethod = "printSetendOperand";
177}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000178
179def cps_opt : Operand<i32> {
180 let PrintMethod = "printCPSOptionOperand";
181}
182
183def msr_mask : Operand<i32> {
184 let PrintMethod = "printMSRMaskOperand";
185}
186
187// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
188// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
189def neg_zero : Operand<i32> {
190 let PrintMethod = "printNegZeroOperand";
191}
192
Evan Cheng446c4282009-07-11 06:43:01 +0000193//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000194// ARM Instruction templates.
195//
196
Johnny Chend68e1192009-12-15 17:24:14 +0000197class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
198 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 : Instruction {
200 let Namespace = "ARM";
201
Evan Cheng37f25d92008-08-28 23:39:26 +0000202 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000203 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000204 IndexMode IM = im;
205 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000206 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000207 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000208 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000209 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000210 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000211
Chris Lattner150d20e2010-10-31 19:22:57 +0000212 // If this is a pseudo instruction, mark it isCodeGenOnly.
213 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000214
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000215 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000216 let TSFlags{4-0} = AM.Value;
217 let TSFlags{7-5} = SZ.Value;
218 let TSFlags{9-8} = IndexModeBits;
219 let TSFlags{15-10} = Form;
220 let TSFlags{16} = isUnaryDataProc;
221 let TSFlags{17} = canXformTo16Bit;
222 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000223
Evan Cheng37f25d92008-08-28 23:39:26 +0000224 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000225 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000226}
227
Johnny Chend68e1192009-12-15 17:24:14 +0000228class Encoding {
229 field bits<32> Inst;
230}
231
232class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
233 Format f, Domain d, string cstr, InstrItinClass itin>
234 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
235
236// This Encoding-less class is used by Thumb1 to specify the encoding bits later
237// on by adding flavors to specific instructions.
238class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
239 Format f, Domain d, string cstr, InstrItinClass itin>
240 : InstTemplate<am, sz, im, f, d, cstr, itin>;
241
Jim Grosbach99594eb2010-11-18 01:38:26 +0000242class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000243 // FIXME: This really should derive from InstTemplate instead, as pseudos
244 // don't need encoding information. TableGen doesn't like that
245 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000246 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000247 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000248 let OutOperandList = oops;
249 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000250 let Pattern = pattern;
251}
252
Jim Grosbach53694262010-11-18 01:15:56 +0000253// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000254class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000255 list<dag> pattern>
256 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000257 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000258 list<Predicate> Predicates = [IsARM];
259}
260
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000261// PseudoInst that's Thumb-mode only.
262class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
263 list<dag> pattern>
264 : PseudoInst<oops, iops, itin, pattern> {
265 let SZ = sz;
266 list<Predicate> Predicates = [IsThumb];
267}
Jim Grosbach53694262010-11-18 01:15:56 +0000268
Evan Cheng37f25d92008-08-28 23:39:26 +0000269// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000270class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000271 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000272 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000273 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000274 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000275 bits<4> p;
276 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000277 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000278 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000279 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000280 let Pattern = pattern;
281 list<Predicate> Predicates = [IsARM];
282}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000283
Jim Grosbachf6b28622009-12-14 18:31:20 +0000284// A few are not predicable
285class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000286 IndexMode im, Format f, InstrItinClass itin,
287 string opc, string asm, string cstr,
288 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000289 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
290 let OutOperandList = oops;
291 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000292 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000293 let Pattern = pattern;
294 let isPredicable = 0;
295 list<Predicate> Predicates = [IsARM];
296}
Evan Cheng37f25d92008-08-28 23:39:26 +0000297
Bill Wendling4822bce2010-08-30 01:47:35 +0000298// Same as I except it can optionally modify CPSR. Note it's modeled as an input
299// operand since by default it's a zero register. It will become an implicit def
300// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000301class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000302 IndexMode im, Format f, InstrItinClass itin,
303 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000304 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000305 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000306 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000307 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000308 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000309 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000310
Evan Cheng37f25d92008-08-28 23:39:26 +0000311 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000312 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000313 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000314 let Pattern = pattern;
315 list<Predicate> Predicates = [IsARM];
316}
317
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000318// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000319class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000320 IndexMode im, Format f, InstrItinClass itin,
321 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000322 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000323 let OutOperandList = oops;
324 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000325 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000326 let Pattern = pattern;
327 list<Predicate> Predicates = [IsARM];
328}
329
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000330class AI<dag oops, dag iops, Format f, InstrItinClass itin,
331 string opc, string asm, list<dag> pattern>
332 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
333 opc, asm, "", pattern>;
334class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
335 string opc, string asm, list<dag> pattern>
336 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
337 opc, asm, "", pattern>;
338class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000339 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000340 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000341 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000342class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000343 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000344 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000345 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000346
347// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000348class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
349 string opc, string asm, list<dag> pattern>
350 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
351 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000352 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000353}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000354class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
355 string asm, list<dag> pattern>
356 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
357 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000358 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000359}
Evan Cheng3aac7882008-09-01 08:25:56 +0000360
361// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000362class JTI<dag oops, dag iops, InstrItinClass itin,
363 string asm, list<dag> pattern>
364 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000365 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000366
Jim Grosbach5278eb82009-12-11 01:42:04 +0000367// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000368class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
369 string opc, string asm, list<dag> pattern>
370 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
371 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000372 bits<4> Rt;
373 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000374 let Inst{27-23} = 0b00011;
375 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000376 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000377 let Inst{19-16} = Rn;
378 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000379 let Inst{11-0} = 0b111110011111;
380}
381class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
382 string opc, string asm, list<dag> pattern>
383 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
384 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000385 bits<4> Rd;
386 bits<4> Rt;
387 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000388 let Inst{27-23} = 0b00011;
389 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000390 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000391 let Inst{19-16} = Rn;
392 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000393 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000394 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000395}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000396class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
397 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
398 bits<4> Rt;
399 bits<4> Rt2;
400 bits<4> Rn;
401 let Inst{27-23} = 0b00010;
402 let Inst{22} = b;
403 let Inst{21-20} = 0b00;
404 let Inst{19-16} = Rn;
405 let Inst{15-12} = Rt;
406 let Inst{11-4} = 0b00001001;
407 let Inst{3-0} = Rt2;
408}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000409
Evan Cheng0d14fc82008-09-01 01:51:14 +0000410// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000411class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
412 string opc, string asm, list<dag> pattern>
413 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
414 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000415 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000416 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000417}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000418class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
419 string opc, string asm, list<dag> pattern>
420 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
421 opc, asm, "", pattern> {
422 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000423 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000424}
425class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000426 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000427 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000428 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000429 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000430 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000431}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000432
Evan Cheng93912732008-09-01 01:27:33 +0000433// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000434
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000435// LDR/LDRB/STR/STRB/...
436class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000437 Format f, InstrItinClass itin, string opc, string asm,
438 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000439 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
440 "", pattern> {
441 let Inst{27-25} = op;
442 let Inst{24} = 1; // 24 == P
443 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000444 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000445 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000446 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000447}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000448// Indexed load/stores
449class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000450 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000451 string asm, string cstr, list<dag> pattern>
452 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
453 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000454 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000455 let Inst{27-26} = 0b01;
456 let Inst{24} = isPre; // P bit
457 let Inst{22} = isByte; // B bit
458 let Inst{21} = isPre; // W bit
459 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000460 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000461}
Jim Grosbach953557f42010-11-19 21:35:06 +0000462class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
463 IndexMode im, Format f, InstrItinClass itin, string opc,
464 string asm, string cstr, list<dag> pattern>
465 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
466 pattern> {
467 // AM2 store w/ two operands: (GPR, am2offset)
468 // {13} 1 == Rm, 0 == imm12
469 // {12} isAdd
470 // {11-0} imm12/Rm
471 bits<14> offset;
472 bits<4> Rn;
473 let Inst{25} = offset{13};
474 let Inst{23} = offset{12};
475 let Inst{19-16} = Rn;
476 let Inst{11-0} = offset{11-0};
477}
Jim Grosbach3e556122010-10-26 22:37:02 +0000478
Evan Cheng0d14fc82008-09-01 01:51:14 +0000479// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000480class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
481 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000482 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
483 opc, asm, "", pattern> {
484 bits<14> addr;
485 bits<4> Rt;
486 let Inst{27-25} = 0b000;
487 let Inst{24} = 1; // P bit
488 let Inst{23} = addr{8}; // U bit
489 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
490 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000491 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000492 let Inst{19-16} = addr{12-9}; // Rn
493 let Inst{15-12} = Rt; // Rt
494 let Inst{11-8} = addr{7-4}; // imm7_4/zero
495 let Inst{7-4} = op;
496 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
497}
Evan Cheng840917b2008-09-01 07:00:14 +0000498
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000499class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
500 IndexMode im, Format f, InstrItinClass itin, string opc,
501 string asm, string cstr, list<dag> pattern>
502 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
503 opc, asm, cstr, pattern> {
504 bits<4> Rt;
505 let Inst{27-25} = 0b000;
506 let Inst{24} = isPre; // P bit
507 let Inst{21} = isPre; // W bit
508 let Inst{20} = op20; // L bit
509 let Inst{15-12} = Rt; // Rt
510 let Inst{7-4} = op;
511}
Jim Grosbach2dc77682010-11-29 18:37:44 +0000512class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
513 IndexMode im, Format f, InstrItinClass itin, string opc,
514 string asm, string cstr, list<dag> pattern>
515 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
516 pattern> {
517 // AM3 store w/ two operands: (GPR, am3offset)
518 bits<14> offset;
519 bits<4> Rt;
520 bits<4> Rn;
521 let Inst{27-25} = 0b000;
522 let Inst{23} = offset{8};
523 let Inst{22} = offset{9};
524 let Inst{19-16} = Rn;
525 let Inst{15-12} = Rt; // Rt
526 let Inst{11-8} = offset{7-4}; // imm7_4/zero
527 let Inst{7-4} = op;
528 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
529}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000530
Evan Cheng840917b2008-09-01 07:00:14 +0000531// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000532class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000533 string opc, string asm, list<dag> pattern>
534 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
535 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000536 bits<14> addr;
537 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000538 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000539 let Inst{24} = 1; // P bit
540 let Inst{23} = addr{8}; // U bit
541 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
542 let Inst{21} = 0; // W bit
543 let Inst{20} = 0; // L bit
544 let Inst{19-16} = addr{12-9}; // Rn
545 let Inst{15-12} = Rt; // Rt
546 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000547 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000548 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000549}
Evan Cheng840917b2008-09-01 07:00:14 +0000550
Evan Cheng840917b2008-09-01 07:00:14 +0000551// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000552class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
553 string opc, string asm, string cstr, list<dag> pattern>
554 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
555 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000556 let Inst{4} = 1;
557 let Inst{5} = 1; // H bit
558 let Inst{6} = 0; // S bit
559 let Inst{7} = 1;
560 let Inst{20} = 0; // L bit
561 let Inst{21} = 1; // W bit
562 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000563 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000564}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000565class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
566 string opc, string asm, string cstr, list<dag> pattern>
567 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
568 opc, asm, cstr, pattern> {
569 let Inst{4} = 1;
570 let Inst{5} = 1; // H bit
571 let Inst{6} = 1; // S bit
572 let Inst{7} = 1;
573 let Inst{20} = 0; // L bit
574 let Inst{21} = 1; // W bit
575 let Inst{24} = 1; // P bit
576 let Inst{27-25} = 0b000;
577}
Evan Cheng840917b2008-09-01 07:00:14 +0000578
Evan Cheng840917b2008-09-01 07:00:14 +0000579// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000580class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
581 string opc, string asm, string cstr, list<dag> pattern>
582 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
583 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000584 let Inst{4} = 1;
585 let Inst{5} = 1; // H bit
586 let Inst{6} = 0; // S bit
587 let Inst{7} = 1;
588 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000589 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000590 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000591 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000592}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000593class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
594 string opc, string asm, string cstr, list<dag> pattern>
595 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
596 opc, asm, cstr, pattern> {
597 let Inst{4} = 1;
598 let Inst{5} = 1; // H bit
599 let Inst{6} = 1; // S bit
600 let Inst{7} = 1;
601 let Inst{20} = 0; // L bit
602 let Inst{21} = 0; // W bit
603 let Inst{24} = 0; // P bit
604 let Inst{27-25} = 0b000;
605}
Evan Cheng840917b2008-09-01 07:00:14 +0000606
Evan Cheng0d14fc82008-09-01 01:51:14 +0000607// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000608class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
609 string asm, string cstr, list<dag> pattern>
610 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
611 bits<4> p;
612 bits<16> regs;
613 bits<4> Rn;
614 let Inst{31-28} = p;
615 let Inst{27-25} = 0b100;
616 let Inst{22} = 0; // S bit
617 let Inst{19-16} = Rn;
618 let Inst{15-0} = regs;
619}
Evan Cheng37f25d92008-08-28 23:39:26 +0000620
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000621// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000622class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
623 string opc, string asm, list<dag> pattern>
624 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
625 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000626 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000627 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000628 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000629}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000630class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
631 string opc, string asm, list<dag> pattern>
632 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
633 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000634 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000635 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000636}
637
638// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000639class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
640 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000641 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
642 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000643 bits<4> Rd;
644 bits<4> Rn;
645 bits<4> Rm;
646 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000647 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000648 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000649 let Inst{19-16} = Rd;
650 let Inst{11-8} = Rm;
651 let Inst{3-0} = Rn;
652}
653// MSW multiple w/ Ra operand
654class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
655 InstrItinClass itin, string opc, string asm, list<dag> pattern>
656 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
657 bits<4> Ra;
658 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000659}
Evan Cheng37f25d92008-08-28 23:39:26 +0000660
Evan Chengeb4f52e2008-11-06 03:35:07 +0000661// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000662class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000663 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000664 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
665 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000666 bits<4> Rn;
667 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000668 let Inst{4} = 0;
669 let Inst{7} = 1;
670 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000671 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000672 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000673 let Inst{11-8} = Rm;
674 let Inst{3-0} = Rn;
675}
676class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
677 InstrItinClass itin, string opc, string asm, list<dag> pattern>
678 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
679 bits<4> Rd;
680 let Inst{19-16} = Rd;
681}
682
683// AMulxyI with Ra operand
684class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
685 InstrItinClass itin, string opc, string asm, list<dag> pattern>
686 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
687 bits<4> Ra;
688 let Inst{15-12} = Ra;
689}
690// SMLAL*
691class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
692 InstrItinClass itin, string opc, string asm, list<dag> pattern>
693 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
694 bits<4> RdLo;
695 bits<4> RdHi;
696 let Inst{19-16} = RdHi;
697 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000698}
699
Evan Cheng97f48c32008-11-06 22:15:19 +0000700// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000701class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
702 string opc, string asm, list<dag> pattern>
703 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
704 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000705 // All AExtI instructions have Rd and Rm register operands.
706 bits<4> Rd;
707 bits<4> Rm;
708 let Inst{15-12} = Rd;
709 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000710 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000711 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000712 let Inst{27-20} = opcod;
713}
714
Evan Cheng8b59db32008-11-07 01:41:35 +0000715// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000716class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
717 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000718 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
719 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000720 bits<4> Rd;
721 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000722 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000723 let Inst{19-16} = 0b1111;
724 let Inst{15-12} = Rd;
725 let Inst{11-8} = 0b1111;
726 let Inst{7-4} = opc7_4;
727 let Inst{3-0} = Rm;
728}
729
730// PKH instructions
731class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
732 string opc, string asm, list<dag> pattern>
733 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
734 opc, asm, "", pattern> {
735 bits<4> Rd;
736 bits<4> Rn;
737 bits<4> Rm;
738 bits<8> sh;
739 let Inst{27-20} = opcod;
740 let Inst{19-16} = Rn;
741 let Inst{15-12} = Rd;
742 let Inst{11-7} = sh{7-3};
743 let Inst{6} = tb;
744 let Inst{5-4} = 0b01;
745 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000746}
747
Evan Cheng37f25d92008-08-28 23:39:26 +0000748//===----------------------------------------------------------------------===//
749
750// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
751class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
752 list<Predicate> Predicates = [IsARM];
753}
754class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
755 list<Predicate> Predicates = [IsARM, HasV5TE];
756}
757class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
758 list<Predicate> Predicates = [IsARM, HasV6];
759}
Evan Cheng13096642008-08-29 06:41:12 +0000760
761//===----------------------------------------------------------------------===//
Evan Cheng13096642008-08-29 06:41:12 +0000762// Thumb Instruction Format Definitions.
763//
764
Evan Cheng446c4282009-07-11 06:43:01 +0000765class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000766 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000767 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000768 let OutOperandList = oops;
769 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000770 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000771 let Pattern = pattern;
772 list<Predicate> Predicates = [IsThumb];
773}
774
Bill Wendling43f7b2d2010-12-01 02:42:55 +0000775// TI - Thumb instruction.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000776class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
777 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000778
Evan Cheng35d6c412009-08-04 23:47:55 +0000779// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000780class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
781 list<dag> pattern>
782 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
783 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000784
Johnny Chend68e1192009-12-15 17:24:14 +0000785// tBL, tBX 32-bit instructions
786class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000787 dag oops, dag iops, InstrItinClass itin, string asm,
788 list<dag> pattern>
789 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
790 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000791 let Inst{31-27} = opcod1;
792 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000793 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000794}
Evan Cheng13096642008-08-29 06:41:12 +0000795
796// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000797class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
798 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000799 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000800
Evan Cheng09c39fc2009-06-23 19:38:13 +0000801// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000802class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000803 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000804 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000805 let OutOperandList = oops;
806 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000807 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000808 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000809 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000810}
811
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000812class T1I<dag oops, dag iops, InstrItinClass itin,
813 string asm, list<dag> pattern>
814 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
815class T1Ix2<dag oops, dag iops, InstrItinClass itin,
816 string asm, list<dag> pattern>
817 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000818
819// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000820class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000821 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000822 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000823 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000824
825// Thumb1 instruction that can either be predicated or set CPSR.
826class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000827 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000828 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000829 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000830 let OutOperandList = !con(oops, (outs s_cc_out:$s));
831 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000832 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000833 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000834 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000835}
836
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000837class T1sI<dag oops, dag iops, InstrItinClass itin,
838 string opc, string asm, list<dag> pattern>
839 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000840
841// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000842class T1sIt<dag oops, dag iops, InstrItinClass itin,
843 string opc, string asm, list<dag> pattern>
844 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000845 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000846
847// Thumb1 instruction that can be predicated.
848class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000849 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000850 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000851 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000852 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000853 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000854 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000855 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000856 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000857}
858
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000859class T1pI<dag oops, dag iops, InstrItinClass itin,
860 string opc, string asm, list<dag> pattern>
861 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000862
863// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000864class T1pIt<dag oops, dag iops, InstrItinClass itin,
865 string opc, string asm, list<dag> pattern>
866 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling0b424dc2010-12-01 01:32:02 +0000867 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000868
Bob Wilson01135592010-03-23 17:23:59 +0000869class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000870 InstrItinClass itin, string opc, string asm, list<dag> pattern>
871 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000872
Johnny Chenbbc71b22009-12-16 02:32:54 +0000873class Encoding16 : Encoding {
874 let Inst{31-16} = 0x0000;
875}
876
Johnny Chend68e1192009-12-15 17:24:14 +0000877// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000878class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000879 let Inst{15-10} = opcode;
880}
881
882// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000883class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000884 let Inst{15-14} = 0b00;
885 let Inst{13-9} = opcode;
886}
887
888// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000889class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000890 let Inst{15-10} = 0b010000;
891 let Inst{9-6} = opcode;
892}
893
894// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000895class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000896 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000897 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000898}
899
900// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000901class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000902 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000903 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000904}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000905class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000906
Bill Wendling1fd374e2010-11-30 22:57:21 +0000907// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling3f8c1102010-11-30 23:54:45 +0000908// following bits are used for "opA" (see A6.2.4):
Jim Grosbacha79bd0e2010-12-10 20:47:29 +0000909//
Bill Wendling1fd374e2010-11-30 22:57:21 +0000910// 0b0110 => Immediate, 4 bytes
911// 0b1000 => Immediate, 2 bytes
912// 0b0111 => Immediate, 1 byte
Bill Wendling40062fb2010-12-01 01:38:08 +0000913class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
914 InstrItinClass itin, string opc, string asm,
915 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000916 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000917 T1LoadStore<0b0101, opcode> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000918 bits<3> Rt;
919 bits<8> addr;
920 let Inst{8-6} = addr{5-3}; // Rm
921 let Inst{5-3} = addr{2-0}; // Rn
922 let Inst{2-0} = Rt;
923}
Bill Wendling40062fb2010-12-01 01:38:08 +0000924class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
925 InstrItinClass itin, string opc, string asm,
926 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000927 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000928 T1LoadStore<opA, {opB,?,?}> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000929 bits<3> Rt;
930 bits<8> addr;
931 let Inst{10-6} = addr{7-3}; // imm5
932 let Inst{5-3} = addr{2-0}; // Rn
933 let Inst{2-0} = Rt;
934}
935
Johnny Chend68e1192009-12-15 17:24:14 +0000936// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000937class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000938 let Inst{15-12} = 0b1011;
939 let Inst{11-5} = opcode;
940}
941
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000942// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
943class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000944 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000945 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000946 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000947 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000948 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000949 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000950 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000951 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000952}
953
Bill Wendlingda2ae632010-08-31 07:50:46 +0000954// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
955// input operand since by default it's a zero register. It will become an
956// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +0000957//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000958// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
959// more consistent.
960class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000961 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000962 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000963 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersonbdf71442010-12-07 20:50:15 +0000964 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
965 let Inst{20} = s;
966
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000967 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000968 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +0000969 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000970 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000971 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000972}
973
974// Special cases
975class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000976 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000977 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000978 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000979 let OutOperandList = oops;
980 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000981 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +0000982 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000983 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +0000984}
985
Jim Grosbachd1228742009-12-01 18:10:36 +0000986class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000987 InstrItinClass itin,
988 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +0000989 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
990 let OutOperandList = oops;
991 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000992 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +0000993 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000994 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +0000995}
996
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000997class T2I<dag oops, dag iops, InstrItinClass itin,
998 string opc, string asm, list<dag> pattern>
999 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1000class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1001 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001002 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001003class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1004 string opc, string asm, list<dag> pattern>
1005 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1006class T2Iso<dag oops, dag iops, InstrItinClass itin,
1007 string opc, string asm, list<dag> pattern>
1008 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1009class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1010 string opc, string asm, list<dag> pattern>
1011 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001012class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001013 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001014 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1015 pattern> {
Owen Anderson9d63d902010-12-01 19:18:46 +00001016 bits<4> Rt;
1017 bits<4> Rt2;
1018 bits<13> addr;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001019 let Inst{31-25} = 0b1110100;
1020 let Inst{24} = P;
1021 let Inst{23} = addr{8};
1022 let Inst{22} = 1;
1023 let Inst{21} = W;
1024 let Inst{20} = isLoad;
1025 let Inst{19-16} = addr{12-9};
Owen Anderson9d63d902010-12-01 19:18:46 +00001026 let Inst{15-12} = Rt{3-0};
1027 let Inst{11-8} = Rt2{3-0};
Owen Anderson9d63d902010-12-01 19:18:46 +00001028 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001029}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001030
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001031class T2sI<dag oops, dag iops, InstrItinClass itin,
1032 string opc, string asm, list<dag> pattern>
1033 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001034
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001035class T2XI<dag oops, dag iops, InstrItinClass itin,
1036 string asm, list<dag> pattern>
1037 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1038class T2JTI<dag oops, dag iops, InstrItinClass itin,
1039 string asm, list<dag> pattern>
1040 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001041
Bob Wilson815baeb2010-03-13 01:08:20 +00001042// Two-address instructions
1043class T2XIt<dag oops, dag iops, InstrItinClass itin,
1044 string asm, string cstr, list<dag> pattern>
1045 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001046
Evan Chenge88d5ce2009-07-02 07:28:31 +00001047// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001048class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1049 dag oops, dag iops,
1050 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001051 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001052 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001053 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001054 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001055 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001056 let Pattern = pattern;
1057 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001058 let Inst{31-27} = 0b11111;
1059 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001060 let Inst{24} = signed;
1061 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001062 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001063 let Inst{20} = load;
1064 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001065 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001066 let Inst{10} = pre; // The P bit.
1067 let Inst{8} = 1; // The W bit.
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001068
Owen Anderson6af50f72010-11-30 00:14:31 +00001069 bits<9> addr;
1070 let Inst{7-0} = addr{7-0};
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001071 let Inst{9} = addr{8}; // Sign bit
1072
Owen Anderson6af50f72010-11-30 00:14:31 +00001073 bits<4> Rt;
1074 bits<4> Rn;
1075 let Inst{15-12} = Rt{3-0};
1076 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001077}
1078
David Goodwinc9d138f2009-07-27 19:59:26 +00001079// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1080class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001081 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001082}
1083
1084// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1085class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001086 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001087}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001088
Evan Cheng9cb9e672009-06-27 02:26:13 +00001089// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1090class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001091 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001092}
1093
Evan Cheng13096642008-08-29 06:41:12 +00001094//===----------------------------------------------------------------------===//
1095
Evan Cheng96581d32008-11-11 02:11:05 +00001096//===----------------------------------------------------------------------===//
1097// ARM VFP Instruction templates.
1098//
1099
David Goodwin3ca524e2009-07-10 17:03:29 +00001100// Almost all VFP instructions are predicable.
1101class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001102 IndexMode im, Format f, InstrItinClass itin,
1103 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001104 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001105 bits<4> p;
1106 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001107 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001108 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001109 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001110 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001111 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001112 list<Predicate> Predicates = [HasVFP2];
1113}
1114
1115// Special cases
1116class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001117 IndexMode im, Format f, InstrItinClass itin,
1118 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001119 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001120 bits<4> p;
1121 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001122 let OutOperandList = oops;
1123 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001124 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001125 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001126 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001127 list<Predicate> Predicates = [HasVFP2];
1128}
1129
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001130class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1131 string opc, string asm, list<dag> pattern>
1132 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bill Wendlingcf590262010-12-01 21:54:50 +00001133 opc, asm, "", pattern> {
1134 let PostEncoderMethod = "VFPThumb2PostEncoder";
1135}
David Goodwin3ca524e2009-07-10 17:03:29 +00001136
Evan Chengcd8e66a2008-11-11 21:48:44 +00001137// ARM VFP addrmode5 loads and stores
1138class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001139 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001140 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001141 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001142 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001143 // Instruction operands.
1144 bits<5> Dd;
1145 bits<13> addr;
1146
1147 // Encode instruction operands.
1148 let Inst{23} = addr{8}; // U (add = (U == '1'))
1149 let Inst{22} = Dd{4};
1150 let Inst{19-16} = addr{12-9}; // Rn
1151 let Inst{15-12} = Dd{3-0};
1152 let Inst{7-0} = addr{7-0}; // imm8
1153
Evan Cheng96581d32008-11-11 02:11:05 +00001154 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001155 let Inst{27-24} = opcod1;
1156 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001157 let Inst{11-9} = 0b101;
1158 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001159
1160 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001161 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001162}
1163
Evan Chengcd8e66a2008-11-11 21:48:44 +00001164class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001165 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001166 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001167 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001168 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001169 // Instruction operands.
1170 bits<5> Sd;
1171 bits<13> addr;
1172
1173 // Encode instruction operands.
1174 let Inst{23} = addr{8}; // U (add = (U == '1'))
1175 let Inst{22} = Sd{0};
1176 let Inst{19-16} = addr{12-9}; // Rn
1177 let Inst{15-12} = Sd{4-1};
1178 let Inst{7-0} = addr{7-0}; // imm8
1179
Evan Cheng96581d32008-11-11 02:11:05 +00001180 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001181 let Inst{27-24} = opcod1;
1182 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001183 let Inst{11-9} = 0b101;
1184 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001185}
1186
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001187// VFP Load / store multiple pseudo instructions.
1188class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1189 list<dag> pattern>
1190 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1191 cstr, itin> {
1192 let OutOperandList = oops;
1193 let InOperandList = !con(iops, (ins pred:$p));
1194 let Pattern = pattern;
1195 list<Predicate> Predicates = [HasVFP2];
1196}
1197
Evan Chengcd8e66a2008-11-11 21:48:44 +00001198// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001199class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001200 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001201 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001202 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001203 // Instruction operands.
1204 bits<4> Rn;
1205 bits<13> regs;
1206
1207 // Encode instruction operands.
1208 let Inst{19-16} = Rn;
1209 let Inst{22} = regs{12};
1210 let Inst{15-12} = regs{11-8};
1211 let Inst{7-0} = regs{7-0};
1212
Evan Chengcd8e66a2008-11-11 21:48:44 +00001213 // TODO: Mark the instructions with the appropriate subtarget info.
1214 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001215 let Inst{11-9} = 0b101;
1216 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001217
1218 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001219 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001220}
1221
Jim Grosbach72db1822010-09-08 00:25:50 +00001222class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001223 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001224 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001225 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001226 // Instruction operands.
1227 bits<4> Rn;
1228 bits<13> regs;
1229
1230 // Encode instruction operands.
1231 let Inst{19-16} = Rn;
1232 let Inst{22} = regs{8};
1233 let Inst{15-12} = regs{12-9};
1234 let Inst{7-0} = regs{7-0};
1235
Evan Chengcd8e66a2008-11-11 21:48:44 +00001236 // TODO: Mark the instructions with the appropriate subtarget info.
1237 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001238 let Inst{11-9} = 0b101;
1239 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001240}
1241
Evan Cheng96581d32008-11-11 02:11:05 +00001242// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001243class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1244 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1245 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001246 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001247 // Instruction operands.
1248 bits<5> Dd;
1249 bits<5> Dm;
1250
1251 // Encode instruction operands.
1252 let Inst{3-0} = Dm{3-0};
1253 let Inst{5} = Dm{4};
1254 let Inst{15-12} = Dd{3-0};
1255 let Inst{22} = Dd{4};
1256
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001257 let Inst{27-23} = opcod1;
1258 let Inst{21-20} = opcod2;
1259 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001260 let Inst{11-9} = 0b101;
1261 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001262 let Inst{7-6} = opcod4;
1263 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001264}
1265
1266// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001267class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001268 dag iops, InstrItinClass itin, string opc, string asm,
1269 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001270 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001271 // Instruction operands.
1272 bits<5> Dd;
1273 bits<5> Dn;
1274 bits<5> Dm;
1275
1276 // Encode instruction operands.
1277 let Inst{3-0} = Dm{3-0};
1278 let Inst{5} = Dm{4};
1279 let Inst{19-16} = Dn{3-0};
1280 let Inst{7} = Dn{4};
1281 let Inst{15-12} = Dd{3-0};
1282 let Inst{22} = Dd{4};
1283
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001284 let Inst{27-23} = opcod1;
1285 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001286 let Inst{11-9} = 0b101;
1287 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001288 let Inst{6} = op6;
1289 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001290}
1291
1292// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001293class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1294 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1295 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001296 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001297 // Instruction operands.
1298 bits<5> Sd;
1299 bits<5> Sm;
1300
1301 // Encode instruction operands.
1302 let Inst{3-0} = Sm{4-1};
1303 let Inst{5} = Sm{0};
1304 let Inst{15-12} = Sd{4-1};
1305 let Inst{22} = Sd{0};
1306
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001307 let Inst{27-23} = opcod1;
1308 let Inst{21-20} = opcod2;
1309 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001310 let Inst{11-9} = 0b101;
1311 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001312 let Inst{7-6} = opcod4;
1313 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001314}
1315
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001316// Single precision unary, if no NEON. Same as ASuI except not available if
1317// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001318class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1319 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1320 string asm, list<dag> pattern>
1321 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1322 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001323 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1324}
1325
Evan Cheng96581d32008-11-11 02:11:05 +00001326// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001327class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1328 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001329 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001330 // Instruction operands.
1331 bits<5> Sd;
1332 bits<5> Sn;
1333 bits<5> Sm;
1334
1335 // Encode instruction operands.
1336 let Inst{3-0} = Sm{4-1};
1337 let Inst{5} = Sm{0};
1338 let Inst{19-16} = Sn{4-1};
1339 let Inst{7} = Sn{0};
1340 let Inst{15-12} = Sd{4-1};
1341 let Inst{22} = Sd{0};
1342
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001343 let Inst{27-23} = opcod1;
1344 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001345 let Inst{11-9} = 0b101;
1346 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001347 let Inst{6} = op6;
1348 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001349}
1350
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001351// Single precision binary, if no NEON. Same as ASbI except not available if
1352// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001353class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001354 dag iops, InstrItinClass itin, string opc, string asm,
1355 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001356 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001357 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001358
1359 // Instruction operands.
1360 bits<5> Sd;
1361 bits<5> Sn;
1362 bits<5> Sm;
1363
1364 // Encode instruction operands.
1365 let Inst{3-0} = Sm{4-1};
1366 let Inst{5} = Sm{0};
1367 let Inst{19-16} = Sn{4-1};
1368 let Inst{7} = Sn{0};
1369 let Inst{15-12} = Sd{4-1};
1370 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001371}
1372
Evan Cheng80a11982008-11-12 06:41:41 +00001373// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001374class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1375 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1376 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001377 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001378 let Inst{27-23} = opcod1;
1379 let Inst{21-20} = opcod2;
1380 let Inst{19-16} = opcod3;
1381 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001382 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001383 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001384}
1385
Johnny Chen811663f2010-02-11 18:47:03 +00001386// VFP conversion between floating-point and fixed-point
1387class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001388 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1389 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001390 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1391 // size (fixed-point number): sx == 0 ? 16 : 32
1392 let Inst{7} = op5; // sx
1393}
1394
David Goodwin338268c2009-08-10 22:17:39 +00001395// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001396class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001397 dag oops, dag iops, InstrItinClass itin,
1398 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001399 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1400 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001401 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1402}
1403
Evan Cheng80a11982008-11-12 06:41:41 +00001404class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001405 InstrItinClass itin,
1406 string opc, string asm, list<dag> pattern>
1407 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001408 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001409 let Inst{11-8} = opcod2;
1410 let Inst{4} = 1;
1411}
1412
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001413class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1414 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1415 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001416
Bob Wilson01135592010-03-23 17:23:59 +00001417class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001418 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1419 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001420
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001421class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1422 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1423 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001424
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001425class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1426 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1427 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001428
Evan Cheng96581d32008-11-11 02:11:05 +00001429//===----------------------------------------------------------------------===//
1430
Bob Wilson5bafff32009-06-22 23:27:02 +00001431//===----------------------------------------------------------------------===//
1432// ARM NEON Instruction templates.
1433//
Evan Cheng13096642008-08-29 06:41:12 +00001434
Johnny Chencaa608e2010-03-20 00:17:00 +00001435class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1436 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1437 list<dag> pattern>
1438 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001439 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001440 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001441 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001442 let Pattern = pattern;
1443 list<Predicate> Predicates = [HasNEON];
1444}
1445
1446// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001447class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1448 InstrItinClass itin, string opc, string asm, string cstr,
1449 list<dag> pattern>
1450 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001451 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001452 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001453 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001454 let Pattern = pattern;
1455 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001456}
1457
Bob Wilsonb07c1712009-10-07 21:53:04 +00001458class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1459 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001460 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001461 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1462 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001463 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001464 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001465 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001466 let Inst{11-8} = op11_8;
1467 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001468
Chris Lattner2ac19022010-11-15 05:19:05 +00001469 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001470
Owen Andersond9aa7d32010-11-02 00:05:05 +00001471 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001472 bits<6> Rn;
1473 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001474
Owen Andersond9aa7d32010-11-02 00:05:05 +00001475 let Inst{22} = Vd{4};
1476 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001477 let Inst{19-16} = Rn{3-0};
1478 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001479}
1480
Owen Andersond138d702010-11-02 20:47:39 +00001481class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1482 dag oops, dag iops, InstrItinClass itin,
1483 string opc, string dt, string asm, string cstr, list<dag> pattern>
1484 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1485 dt, asm, cstr, pattern> {
1486 bits<3> lane;
1487}
1488
Bob Wilson709d5922010-08-25 23:27:42 +00001489class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1490 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1491 itin> {
1492 let OutOperandList = oops;
1493 let InOperandList = !con(iops, (ins pred:$p));
1494 list<Predicate> Predicates = [HasNEON];
1495}
1496
Jim Grosbach7cd27292010-10-06 20:36:55 +00001497class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1498 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001499 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1500 itin> {
1501 let OutOperandList = oops;
1502 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001503 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001504 list<Predicate> Predicates = [HasNEON];
1505}
1506
Johnny Chen785516a2010-03-23 16:43:47 +00001507class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001508 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001509 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1510 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001511 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001512 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001513}
1514
Johnny Chen927b88f2010-03-23 20:40:44 +00001515class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001516 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001517 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001518 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001519 let Inst{31-25} = 0b1111001;
Owen Andersonac00e962010-12-10 22:32:08 +00001520 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Bob Wilson5bafff32009-06-22 23:27:02 +00001521}
1522
1523// NEON "one register and a modified immediate" format.
1524class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1525 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001526 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001527 string opc, string dt, string asm, string cstr,
1528 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001529 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001530 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001531 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001532 let Inst{11-8} = op11_8;
1533 let Inst{7} = op7;
1534 let Inst{6} = op6;
1535 let Inst{5} = op5;
1536 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001537
Owen Andersona88ea032010-10-26 17:40:54 +00001538 // Instruction operands.
1539 bits<5> Vd;
1540 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001541
Owen Andersona88ea032010-10-26 17:40:54 +00001542 let Inst{15-12} = Vd{3-0};
1543 let Inst{22} = Vd{4};
1544 let Inst{24} = SIMM{7};
1545 let Inst{18-16} = SIMM{6-4};
1546 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001547}
1548
1549// NEON 2 vector register format.
1550class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1551 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001552 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001553 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001554 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001555 let Inst{24-23} = op24_23;
1556 let Inst{21-20} = op21_20;
1557 let Inst{19-18} = op19_18;
1558 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001559 let Inst{11-7} = op11_7;
1560 let Inst{6} = op6;
1561 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001562
Owen Anderson162875a2010-10-25 18:43:52 +00001563 // Instruction operands.
1564 bits<5> Vd;
1565 bits<5> Vm;
1566
1567 let Inst{15-12} = Vd{3-0};
1568 let Inst{22} = Vd{4};
1569 let Inst{3-0} = Vm{3-0};
1570 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001571}
1572
1573// Same as N2V except it doesn't have a datatype suffix.
1574class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001575 bits<5> op11_7, bit op6, bit op4,
1576 dag oops, dag iops, InstrItinClass itin,
1577 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001578 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001579 let Inst{24-23} = op24_23;
1580 let Inst{21-20} = op21_20;
1581 let Inst{19-18} = op19_18;
1582 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001583 let Inst{11-7} = op11_7;
1584 let Inst{6} = op6;
1585 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001586
Owen Anderson162875a2010-10-25 18:43:52 +00001587 // Instruction operands.
1588 bits<5> Vd;
1589 bits<5> Vm;
1590
1591 let Inst{15-12} = Vd{3-0};
1592 let Inst{22} = Vd{4};
1593 let Inst{3-0} = Vm{3-0};
1594 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001595}
1596
1597// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001598class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001599 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001600 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001601 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001602 let Inst{24} = op24;
1603 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001604 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001605 let Inst{7} = op7;
1606 let Inst{6} = op6;
1607 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001608
Owen Anderson3557d002010-10-26 20:56:57 +00001609 // Instruction operands.
1610 bits<5> Vd;
1611 bits<5> Vm;
1612 bits<6> SIMM;
1613
1614 let Inst{15-12} = Vd{3-0};
1615 let Inst{22} = Vd{4};
1616 let Inst{3-0} = Vm{3-0};
1617 let Inst{5} = Vm{4};
1618 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001619}
1620
Bob Wilson10bc69c2010-03-27 03:56:52 +00001621// NEON 3 vector register format.
1622class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1623 dag oops, dag iops, Format f, InstrItinClass itin,
1624 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001625 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001626 let Inst{24} = op24;
1627 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001628 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001629 let Inst{11-8} = op11_8;
1630 let Inst{6} = op6;
1631 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001632
Owen Andersond451f882010-10-21 20:21:49 +00001633 // Instruction operands.
1634 bits<5> Vd;
1635 bits<5> Vn;
1636 bits<5> Vm;
1637
1638 let Inst{15-12} = Vd{3-0};
1639 let Inst{22} = Vd{4};
1640 let Inst{19-16} = Vn{3-0};
1641 let Inst{7} = Vn{4};
1642 let Inst{3-0} = Vm{3-0};
1643 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001644}
1645
Johnny Chen841e8282010-03-23 21:35:03 +00001646// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001647class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1648 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001649 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001650 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001651 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001652 let Inst{24} = op24;
1653 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001654 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001655 let Inst{11-8} = op11_8;
1656 let Inst{6} = op6;
1657 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001658
Owen Anderson8c71eff2010-10-25 18:28:30 +00001659 // Instruction operands.
1660 bits<5> Vd;
1661 bits<5> Vn;
1662 bits<5> Vm;
1663
1664 let Inst{15-12} = Vd{3-0};
1665 let Inst{22} = Vd{4};
1666 let Inst{19-16} = Vn{3-0};
1667 let Inst{7} = Vn{4};
1668 let Inst{3-0} = Vm{3-0};
1669 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001670}
1671
1672// NEON VMOVs between scalar and core registers.
1673class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001674 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001675 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001676 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001677 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001678 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001679 let Inst{11-8} = opcod2;
1680 let Inst{6-5} = opcod3;
1681 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001682
1683 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001684 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001685 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001686 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001687 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001688
Chris Lattner2ac19022010-11-15 05:19:05 +00001689 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001690
Owen Andersond2fbdb72010-10-27 21:28:09 +00001691 bits<5> V;
1692 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001693 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001694 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001695
Owen Andersonf587a9352010-10-27 19:25:54 +00001696 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001697 let Inst{7} = V{4};
1698 let Inst{19-16} = V{3-0};
1699 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001700}
1701class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001702 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001703 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001704 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001705 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001706class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001707 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001708 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001709 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001710 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001711class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001712 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001713 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001714 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001715 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001716
Johnny Chene4614f72010-03-25 17:01:27 +00001717// Vector Duplicate Lane (from scalar to all elements)
1718class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1719 InstrItinClass itin, string opc, string dt, string asm,
1720 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001721 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001722 let Inst{24-23} = 0b11;
1723 let Inst{21-20} = 0b11;
1724 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001725 let Inst{11-7} = 0b11000;
1726 let Inst{6} = op6;
1727 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001728
Owen Andersonf587a9352010-10-27 19:25:54 +00001729 bits<5> Vd;
1730 bits<5> Vm;
1731 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001732
Owen Andersonf587a9352010-10-27 19:25:54 +00001733 let Inst{22} = Vd{4};
1734 let Inst{15-12} = Vd{3-0};
1735 let Inst{5} = Vm{4};
1736 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001737}
1738
David Goodwin42a83f22009-08-04 17:53:06 +00001739// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1740// for single-precision FP.
1741class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1742 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1743}