blob: 4e0103a6456574621667f20eace45c427416601e [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Chenga87e40f2011-07-25 19:33:48 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evan Cheng8c3fee52011-07-25 18:43:53 +000011#include "MCTargetDesc/X86FixupKinds.h"
Craig Topper79aa3412012-03-17 18:46:09 +000012#include "llvm/MC/MCAsmBackend.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000013#include "llvm/MC/MCAssembler.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000014#include "llvm/MC/MCELFObjectWriter.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000015#include "llvm/MC/MCExpr.h"
Daniel Dunbar2761fc42010-12-16 03:20:06 +000016#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000017#include "llvm/MC/MCMachObjectWriter.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000018#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerdfd30182010-07-27 06:46:15 +000019#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000020#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000021#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000022#include "llvm/Object/MachOFormat.h"
Daniel Dunbarf86500b2011-04-28 21:23:31 +000023#include "llvm/Support/CommandLine.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000024#include "llvm/Support/ELF.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000025#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000027#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000028using namespace llvm;
29
Daniel Dunbarf86500b2011-04-28 21:23:31 +000030// Option to allow disabling arithmetic relaxation to workaround PR9807, which
31// is useful when running bitwise comparison experiments on Darwin. We should be
32// able to remove this once PR9807 is resolved.
33static cl::opt<bool>
34MCDisableArithRelaxation("mc-x86-disable-arith-relaxation",
35 cl::desc("Disable relaxation of arithmetic instruction for X86"));
36
Daniel Dunbar87190c42010-03-19 09:28:12 +000037static unsigned getFixupKindLog2Size(unsigned Kind) {
38 switch (Kind) {
Craig Topper6d1263a2012-02-05 05:38:58 +000039 default: llvm_unreachable("invalid fixup kind!");
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000040 case FK_PCRel_1:
Rafael Espindolace618af2011-12-24 14:47:52 +000041 case FK_SecRel_1:
Daniel Dunbar87190c42010-03-19 09:28:12 +000042 case FK_Data_1: return 0;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000043 case FK_PCRel_2:
Rafael Espindolace618af2011-12-24 14:47:52 +000044 case FK_SecRel_2:
Daniel Dunbar87190c42010-03-19 09:28:12 +000045 case FK_Data_2: return 1;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000046 case FK_PCRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000047 case X86::reloc_riprel_4byte:
48 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000049 case X86::reloc_signed_4byte:
Rafael Espindola24ba4f72010-10-24 17:35:42 +000050 case X86::reloc_global_offset_table:
Rafael Espindolace618af2011-12-24 14:47:52 +000051 case FK_SecRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000052 case FK_Data_4: return 2;
Rafael Espindola3a83c402010-12-27 00:36:05 +000053 case FK_PCRel_8:
Rafael Espindolace618af2011-12-24 14:47:52 +000054 case FK_SecRel_8:
Daniel Dunbar87190c42010-03-19 09:28:12 +000055 case FK_Data_8: return 3;
56 }
57}
58
Chris Lattner9fc05222010-07-07 22:27:31 +000059namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000060
Rafael Espindola6024c972010-12-17 17:45:22 +000061class X86ELFObjectWriter : public MCELFObjectTargetWriter {
62public:
Rafael Espindoladc9a8a32011-12-21 17:00:36 +000063 X86ELFObjectWriter(bool is64Bit, uint8_t OSABI, uint16_t EMachine,
64 bool HasRelocationAddend, bool foobar)
65 : MCELFObjectTargetWriter(is64Bit, OSABI, EMachine, HasRelocationAddend) {}
Rafael Espindola6024c972010-12-17 17:45:22 +000066};
67
Evan Cheng78c10ee2011-07-25 23:24:55 +000068class X86AsmBackend : public MCAsmBackend {
Daniel Dunbar12783d12010-02-21 21:54:14 +000069public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000070 X86AsmBackend(const Target &T)
Evan Cheng78c10ee2011-07-25 23:24:55 +000071 : MCAsmBackend() {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000072
Daniel Dunbar2761fc42010-12-16 03:20:06 +000073 unsigned getNumFixupKinds() const {
74 return X86::NumTargetFixupKinds;
75 }
76
77 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
78 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
79 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
80 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
81 { "reloc_signed_4byte", 0, 4 * 8, 0},
Rafael Espindolace618af2011-12-24 14:47:52 +000082 { "reloc_global_offset_table", 0, 4 * 8, 0}
Daniel Dunbar2761fc42010-12-16 03:20:06 +000083 };
84
85 if (Kind < FirstTargetFixupKind)
Evan Cheng78c10ee2011-07-25 23:24:55 +000086 return MCAsmBackend::getFixupKindInfo(Kind);
Daniel Dunbar2761fc42010-12-16 03:20:06 +000087
88 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
89 "Invalid kind!");
90 return Infos[Kind - FirstTargetFixupKind];
91 }
92
Jim Grosbachec343382012-01-18 18:52:16 +000093 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbar87190c42010-03-19 09:28:12 +000094 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000095 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000096
Rafael Espindola179821a2010-12-06 19:08:48 +000097 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000098 "Invalid fixup offset!");
Jason W Kime6519832011-08-04 00:38:45 +000099
Jason W Kim4dd963b2011-08-05 00:53:03 +0000100 // Check that uppper bits are either all zeros or all ones.
101 // Specifically ignore overflow/underflow as long as the leakage is
102 // limited to the lower bits. This is to remain compatible with
103 // other assemblers.
Eli Friedmand83a54f2011-10-13 23:27:48 +0000104 assert(isIntN(Size * 8 + 1, Value) &&
Jason W Kim4dd963b2011-08-05 00:53:03 +0000105 "Value does not fit in the Fixup field");
Jason W Kime6519832011-08-04 00:38:45 +0000106
Daniel Dunbar87190c42010-03-19 09:28:12 +0000107 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola179821a2010-12-06 19:08:48 +0000108 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +0000109 }
Daniel Dunbar82968002010-03-23 01:39:09 +0000110
Jim Grosbachec343382012-01-18 18:52:16 +0000111 bool mayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000112
Jim Grosbach370b78d2011-12-06 00:47:03 +0000113 bool fixupNeedsRelaxation(const MCFixup &Fixup,
114 uint64_t Value,
115 const MCInstFragment *DF,
116 const MCAsmLayout &Layout) const;
117
Jim Grosbachec343382012-01-18 18:52:16 +0000118 void relaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000119
Jim Grosbachec343382012-01-18 18:52:16 +0000120 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +0000121};
Michael J. Spencerec38de22010-10-10 22:04:20 +0000122} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000123
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000124static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000125 switch (Op) {
126 default:
127 return Op;
128
129 case X86::JAE_1: return X86::JAE_4;
130 case X86::JA_1: return X86::JA_4;
131 case X86::JBE_1: return X86::JBE_4;
132 case X86::JB_1: return X86::JB_4;
133 case X86::JE_1: return X86::JE_4;
134 case X86::JGE_1: return X86::JGE_4;
135 case X86::JG_1: return X86::JG_4;
136 case X86::JLE_1: return X86::JLE_4;
137 case X86::JL_1: return X86::JL_4;
138 case X86::JMP_1: return X86::JMP_4;
139 case X86::JNE_1: return X86::JNE_4;
140 case X86::JNO_1: return X86::JNO_4;
141 case X86::JNP_1: return X86::JNP_4;
142 case X86::JNS_1: return X86::JNS_4;
143 case X86::JO_1: return X86::JO_4;
144 case X86::JP_1: return X86::JP_4;
145 case X86::JS_1: return X86::JS_4;
146 }
147}
148
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000149static unsigned getRelaxedOpcodeArith(unsigned Op) {
150 switch (Op) {
151 default:
152 return Op;
153
154 // IMUL
155 case X86::IMUL16rri8: return X86::IMUL16rri;
156 case X86::IMUL16rmi8: return X86::IMUL16rmi;
157 case X86::IMUL32rri8: return X86::IMUL32rri;
158 case X86::IMUL32rmi8: return X86::IMUL32rmi;
159 case X86::IMUL64rri8: return X86::IMUL64rri32;
160 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
161
162 // AND
163 case X86::AND16ri8: return X86::AND16ri;
164 case X86::AND16mi8: return X86::AND16mi;
165 case X86::AND32ri8: return X86::AND32ri;
166 case X86::AND32mi8: return X86::AND32mi;
167 case X86::AND64ri8: return X86::AND64ri32;
168 case X86::AND64mi8: return X86::AND64mi32;
169
170 // OR
171 case X86::OR16ri8: return X86::OR16ri;
172 case X86::OR16mi8: return X86::OR16mi;
173 case X86::OR32ri8: return X86::OR32ri;
174 case X86::OR32mi8: return X86::OR32mi;
175 case X86::OR64ri8: return X86::OR64ri32;
176 case X86::OR64mi8: return X86::OR64mi32;
177
178 // XOR
179 case X86::XOR16ri8: return X86::XOR16ri;
180 case X86::XOR16mi8: return X86::XOR16mi;
181 case X86::XOR32ri8: return X86::XOR32ri;
182 case X86::XOR32mi8: return X86::XOR32mi;
183 case X86::XOR64ri8: return X86::XOR64ri32;
184 case X86::XOR64mi8: return X86::XOR64mi32;
185
186 // ADD
187 case X86::ADD16ri8: return X86::ADD16ri;
188 case X86::ADD16mi8: return X86::ADD16mi;
189 case X86::ADD32ri8: return X86::ADD32ri;
190 case X86::ADD32mi8: return X86::ADD32mi;
191 case X86::ADD64ri8: return X86::ADD64ri32;
192 case X86::ADD64mi8: return X86::ADD64mi32;
193
194 // SUB
195 case X86::SUB16ri8: return X86::SUB16ri;
196 case X86::SUB16mi8: return X86::SUB16mi;
197 case X86::SUB32ri8: return X86::SUB32ri;
198 case X86::SUB32mi8: return X86::SUB32mi;
199 case X86::SUB64ri8: return X86::SUB64ri32;
200 case X86::SUB64mi8: return X86::SUB64mi32;
201
202 // CMP
203 case X86::CMP16ri8: return X86::CMP16ri;
204 case X86::CMP16mi8: return X86::CMP16mi;
205 case X86::CMP32ri8: return X86::CMP32ri;
206 case X86::CMP32mi8: return X86::CMP32mi;
207 case X86::CMP64ri8: return X86::CMP64ri32;
208 case X86::CMP64mi8: return X86::CMP64mi32;
Rafael Espindola1ee03a82010-12-18 01:01:34 +0000209
210 // PUSH
211 case X86::PUSHi8: return X86::PUSHi32;
Eli Friedman5232cc62011-07-15 21:28:39 +0000212 case X86::PUSHi16: return X86::PUSHi32;
213 case X86::PUSH64i8: return X86::PUSH64i32;
214 case X86::PUSH64i16: return X86::PUSH64i32;
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000215 }
216}
217
218static unsigned getRelaxedOpcode(unsigned Op) {
219 unsigned R = getRelaxedOpcodeArith(Op);
220 if (R != Op)
221 return R;
222 return getRelaxedOpcodeBranch(Op);
223}
224
Jim Grosbachec343382012-01-18 18:52:16 +0000225bool X86AsmBackend::mayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000226 // Branches can always be relaxed.
227 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
228 return true;
229
Daniel Dunbarf86500b2011-04-28 21:23:31 +0000230 if (MCDisableArithRelaxation)
231 return false;
232
Daniel Dunbar84882522010-05-26 17:45:29 +0000233 // Check if this instruction is ever relaxable.
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000234 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbar84882522010-05-26 17:45:29 +0000235 return false;
Daniel Dunbar482ad802010-05-26 15:18:31 +0000236
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000237
238 // Check if it has an expression and is not RIP relative.
239 bool hasExp = false;
240 bool hasRIP = false;
241 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
242 const MCOperand &Op = Inst.getOperand(i);
243 if (Op.isExpr())
244 hasExp = true;
245
246 if (Op.isReg() && Op.getReg() == X86::RIP)
247 hasRIP = true;
248 }
249
250 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
251 // how we do relaxations?
252 return hasExp && !hasRIP;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000253}
254
Jim Grosbach370b78d2011-12-06 00:47:03 +0000255bool X86AsmBackend::fixupNeedsRelaxation(const MCFixup &Fixup,
256 uint64_t Value,
257 const MCInstFragment *DF,
258 const MCAsmLayout &Layout) const {
259 // Relax if the value is too big for a (signed) i8.
260 return int64_t(Value) != int64_t(int8_t(Value));
261}
262
Daniel Dunbar82968002010-03-23 01:39:09 +0000263// FIXME: Can tblgen help at all here to verify there aren't other instructions
264// we can relax?
Jim Grosbachec343382012-01-18 18:52:16 +0000265void X86AsmBackend::relaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbar82968002010-03-23 01:39:09 +0000266 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar95506d42010-05-26 18:15:06 +0000267 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbar82968002010-03-23 01:39:09 +0000268
Daniel Dunbar95506d42010-05-26 18:15:06 +0000269 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000270 SmallString<256> Tmp;
271 raw_svector_ostream OS(Tmp);
Daniel Dunbar95506d42010-05-26 18:15:06 +0000272 Inst.dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000273 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000274 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000275 }
276
Daniel Dunbar95506d42010-05-26 18:15:06 +0000277 Res = Inst;
Daniel Dunbar82968002010-03-23 01:39:09 +0000278 Res.setOpcode(RelaxedOp);
279}
280
Dmitri Gribenkoc5252da2012-09-14 14:57:36 +0000281/// writeNopData - Write optimal nops to the output file for the \p Count
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000282/// bytes. This returns the number of bytes written. It may return 0 if
Dmitri Gribenkoc5252da2012-09-14 14:57:36 +0000283/// the \p Count is more than the maximum optimal nops.
Jim Grosbachec343382012-01-18 18:52:16 +0000284bool X86AsmBackend::writeNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000285 static const uint8_t Nops[10][10] = {
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000286 // nop
287 {0x90},
288 // xchg %ax,%ax
289 {0x66, 0x90},
290 // nopl (%[re]ax)
291 {0x0f, 0x1f, 0x00},
292 // nopl 0(%[re]ax)
293 {0x0f, 0x1f, 0x40, 0x00},
294 // nopl 0(%[re]ax,%[re]ax,1)
295 {0x0f, 0x1f, 0x44, 0x00, 0x00},
296 // nopw 0(%[re]ax,%[re]ax,1)
297 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
298 // nopl 0L(%[re]ax)
299 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
300 // nopl 0L(%[re]ax,%[re]ax,1)
301 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
302 // nopw 0L(%[re]ax,%[re]ax,1)
303 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
304 // nopw %cs:0L(%[re]ax,%[re]ax,1)
305 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000306 };
307
308 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000309 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
310 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
311 for (uint64_t i = 0, e = Prefixes; i != e; i++)
312 OW->Write8(0x66);
313 const uint64_t Rest = OptimalCount - Prefixes;
314 for (uint64_t i = 0, e = Rest; i != e; i++)
315 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000316
317 // Finish with single byte nops.
318 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
319 OW->Write8(0x90);
320
321 return true;
322}
323
Daniel Dunbar82968002010-03-23 01:39:09 +0000324/* *** */
325
Chris Lattner9fc05222010-07-07 22:27:31 +0000326namespace {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000327class ELFX86AsmBackend : public X86AsmBackend {
328public:
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000329 uint8_t OSABI;
330 ELFX86AsmBackend(const Target &T, uint8_t _OSABI)
331 : X86AsmBackend(T), OSABI(_OSABI) {
Rafael Espindola73ffea42010-09-25 05:42:19 +0000332 HasReliableSymbolDifference = true;
333 }
334
335 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
336 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
Rafael Espindola1c130262011-01-23 04:43:11 +0000337 return ES.getFlags() & ELF::SHF_MERGE;
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000338 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000339};
340
Matt Fleming7efaef62010-05-21 11:39:07 +0000341class ELFX86_32AsmBackend : public ELFX86AsmBackend {
342public:
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000343 ELFX86_32AsmBackend(const Target &T, uint8_t OSABI)
344 : ELFX86AsmBackend(T, OSABI) {}
Matt Fleming453db502010-08-16 18:36:14 +0000345
346 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindolaedae8e12011-12-21 17:30:17 +0000347 return createX86ELFObjectWriter(OS, /*Is64Bit*/ false, OSABI);
Jan Sjödind1cba872011-03-09 18:44:41 +0000348 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000349};
350
351class ELFX86_64AsmBackend : public ELFX86AsmBackend {
352public:
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000353 ELFX86_64AsmBackend(const Target &T, uint8_t OSABI)
354 : ELFX86AsmBackend(T, OSABI) {}
Matt Fleming453db502010-08-16 18:36:14 +0000355
356 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindolaedae8e12011-12-21 17:30:17 +0000357 return createX86ELFObjectWriter(OS, /*Is64Bit*/ true, OSABI);
Jan Sjödind1cba872011-03-09 18:44:41 +0000358 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000359};
360
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000361class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000362 bool Is64Bit;
Rafael Espindolaf230df92010-10-16 18:23:53 +0000363
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000364public:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000365 WindowsX86AsmBackend(const Target &T, bool is64Bit)
366 : X86AsmBackend(T)
367 , Is64Bit(is64Bit) {
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000368 }
369
370 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindoladf092702011-12-24 02:14:02 +0000371 return createX86WinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000372 }
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000373};
374
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000375class DarwinX86AsmBackend : public X86AsmBackend {
376public:
377 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000378 : X86AsmBackend(T) { }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000379};
380
Daniel Dunbard6e59082010-03-15 21:56:50 +0000381class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
382public:
383 DarwinX86_32AsmBackend(const Target &T)
384 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000385
386 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar9b2f25e2010-12-20 15:07:39 +0000387 return createX86MachObjectWriter(OS, /*Is64Bit=*/false,
388 object::mach::CTM_i386,
389 object::mach::CSX86_ALL);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000390 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000391};
392
393class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
394public:
395 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000396 : DarwinX86AsmBackend(T) {
397 HasReliableSymbolDifference = true;
398 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000399
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000400 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar9b2f25e2010-12-20 15:07:39 +0000401 return createX86MachObjectWriter(OS, /*Is64Bit=*/true,
402 object::mach::CTM_x86_64,
403 object::mach::CSX86_ALL);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000404 }
405
Daniel Dunbard6e59082010-03-15 21:56:50 +0000406 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
407 // Temporary labels in the string literals sections require symbols. The
408 // issue is that the x86_64 relocation format does not allow symbol +
409 // offset, and so the linker does not have enough information to resolve the
410 // access to the appropriate atom unless an external relocation is used. For
411 // non-cstring sections, we expect the compiler to use a non-temporary label
412 // for anything that could have an addend pointing outside the symbol.
413 //
414 // See <rdar://problem/4765733>.
415 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
416 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
417 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000418
419 virtual bool isSectionAtomizable(const MCSection &Section) const {
420 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
421 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
422 switch (SMO.getType()) {
423 default:
424 return true;
425
426 case MCSectionMachO::S_4BYTE_LITERALS:
427 case MCSectionMachO::S_8BYTE_LITERALS:
428 case MCSectionMachO::S_16BYTE_LITERALS:
429 case MCSectionMachO::S_LITERAL_POINTERS:
430 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
431 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
432 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
433 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
434 case MCSectionMachO::S_INTERPOSING:
435 return false;
436 }
437 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000438};
439
Michael J. Spencerec38de22010-10-10 22:04:20 +0000440} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000441
Evan Cheng78c10ee2011-07-25 23:24:55 +0000442MCAsmBackend *llvm::createX86_32AsmBackend(const Target &T, StringRef TT) {
Daniel Dunbar912225e2011-04-19 21:14:45 +0000443 Triple TheTriple(TT);
444
445 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO)
Daniel Dunbard6e59082010-03-15 21:56:50 +0000446 return new DarwinX86_32AsmBackend(T);
Daniel Dunbar912225e2011-04-19 21:14:45 +0000447
448 if (TheTriple.isOSWindows())
449 return new WindowsX86AsmBackend(T, false);
450
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000451 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TheTriple.getOS());
452 return new ELFX86_32AsmBackend(T, OSABI);
Daniel Dunbar12783d12010-02-21 21:54:14 +0000453}
454
Evan Cheng78c10ee2011-07-25 23:24:55 +0000455MCAsmBackend *llvm::createX86_64AsmBackend(const Target &T, StringRef TT) {
Daniel Dunbar912225e2011-04-19 21:14:45 +0000456 Triple TheTriple(TT);
457
458 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO)
Daniel Dunbard6e59082010-03-15 21:56:50 +0000459 return new DarwinX86_64AsmBackend(T);
Daniel Dunbar912225e2011-04-19 21:14:45 +0000460
461 if (TheTriple.isOSWindows())
462 return new WindowsX86AsmBackend(T, true);
463
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000464 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TheTriple.getOS());
465 return new ELFX86_64AsmBackend(T, OSABI);
Daniel Dunbar12783d12010-02-21 21:54:14 +0000466}