blob: 72e69a049c0b32f0cc82f83fad1bff4305e85f3f [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000042#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000043#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000045#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetLowering.h"
48#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000049#include "llvm/Target/TargetOptions.h"
50using namespace llvm;
51
Eric Christopher038fea52010-08-17 00:46:57 +000052static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000053DisableARMFastISel("disable-arm-fast-isel",
54 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000055 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000056
Eric Christopher836c6242010-12-15 23:47:29 +000057extern cl::opt<bool> EnableARMLongCalls;
58
Eric Christopherab695882010-07-21 22:26:11 +000059namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 // All possible address modes, plus some.
62 typedef struct Address {
63 enum {
64 RegBase,
65 FrameIndexBase
66 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 union {
69 unsigned Reg;
70 int FI;
71 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000072
Eric Christopher0d581222010-11-19 22:30:02 +000073 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000074
Eric Christopher0d581222010-11-19 22:30:02 +000075 // Innocuous defaults for our address.
76 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000077 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000078 Base.Reg = 0;
79 }
80 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000081
82class ARMFastISel : public FastISel {
83
84 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
85 /// make the right decision when generating code for different targets.
86 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000087 const TargetMachine &TM;
88 const TargetInstrInfo &TII;
89 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000090 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000091
Eric Christopher8cf6c602010-09-29 22:24:45 +000092 // Convenience variables to avoid some queries.
Eric Christophereaa204b2010-09-02 01:39:14 +000093 bool isThumb;
Eric Christopher8cf6c602010-09-29 22:24:45 +000094 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000095
Eric Christopherab695882010-07-21 22:26:11 +000096 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000097 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000098 : FastISel(funcInfo),
99 TM(funcInfo.MF->getTarget()),
100 TII(*TM.getInstrInfo()),
101 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000102 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000103 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Eric Christophereaa204b2010-09-02 01:39:14 +0000104 isThumb = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000105 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000106 }
107
Eric Christophercb592292010-08-20 00:20:31 +0000108 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000109 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC);
111 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill);
114 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
115 const TargetRegisterClass *RC,
116 unsigned Op0, bool Op0IsKill,
117 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000118 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 unsigned Op1, bool Op1IsKill,
122 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000123 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
124 const TargetRegisterClass *RC,
125 unsigned Op0, bool Op0IsKill,
126 uint64_t Imm);
127 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
128 const TargetRegisterClass *RC,
129 unsigned Op0, bool Op0IsKill,
130 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000131 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 unsigned Op0, bool Op0IsKill,
134 unsigned Op1, bool Op1IsKill,
135 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000136 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
137 const TargetRegisterClass *RC,
138 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000139 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
140 const TargetRegisterClass *RC,
141 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000142
Eric Christopher0fe7d542010-08-17 01:25:29 +0000143 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
144 unsigned Op0, bool Op0IsKill,
145 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000146
Eric Christophercb592292010-08-20 00:20:31 +0000147 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000148 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000149 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000150 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eric Christopherab695882010-07-21 22:26:11 +0000151
152 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000153
Eric Christopher83007122010-08-23 21:44:12 +0000154 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000155 private:
Eric Christopher17787722010-10-21 21:47:51 +0000156 bool SelectLoad(const Instruction *I);
157 bool SelectStore(const Instruction *I);
158 bool SelectBranch(const Instruction *I);
159 bool SelectCmp(const Instruction *I);
160 bool SelectFPExt(const Instruction *I);
161 bool SelectFPTrunc(const Instruction *I);
162 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
163 bool SelectSIToFP(const Instruction *I);
164 bool SelectFPToSI(const Instruction *I);
165 bool SelectSDiv(const Instruction *I);
166 bool SelectSRem(const Instruction *I);
167 bool SelectCall(const Instruction *I);
168 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000169 bool SelectRet(const Instruction *I);
Eli Friedman76927d732011-05-25 23:49:02 +0000170 bool SelectIntCast(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000171
Eric Christopher83007122010-08-23 21:44:12 +0000172 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000173 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000174 bool isTypeLegal(Type *Ty, MVT &VT);
175 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosierade62002011-10-26 23:25:44 +0000176 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value);
Eric Christopher0d581222010-11-19 22:30:02 +0000177 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr);
178 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr);
179 bool ARMComputeAddress(const Value *Obj, Address &Addr);
180 void ARMSimplifyAddress(Address &Addr, EVT VT);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000181 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000182 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000183 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000184 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000185 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000186 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000187
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000188 // Call handling routines.
189 private:
Eric Christopherfa87d662010-10-18 02:17:53 +0000190 bool FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
191 unsigned &ResultReg);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000192 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000193 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000194 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000195 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000196 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
197 SmallVectorImpl<unsigned> &RegArgs,
198 CallingConv::ID CC,
199 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000200 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000201 const Instruction *I, CallingConv::ID CC,
202 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000203 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000204
205 // OptionalDef handling routines.
206 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000207 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000208 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
209 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000210 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000211 const MachineInstrBuilder &MIB,
212 unsigned Flags);
Eric Christopher456144e2010-08-19 00:37:05 +0000213};
Eric Christopherab695882010-07-21 22:26:11 +0000214
215} // end anonymous namespace
216
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000217#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000218
Eric Christopher456144e2010-08-19 00:37:05 +0000219// DefinesOptionalPredicate - This is different from DefinesPredicate in that
220// we don't care about implicit defs here, just places we'll need to add a
221// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
222bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Chenge837dea2011-06-28 19:10:37 +0000223 const MCInstrDesc &MCID = MI->getDesc();
224 if (!MCID.hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000225 return false;
226
227 // Look to see if our OptionalDef is defining CPSR or CCR.
228 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
229 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000230 if (!MO.isReg() || !MO.isDef()) continue;
231 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000232 *CPSR = true;
233 }
234 return true;
235}
236
Eric Christopheraf3dce52011-03-12 01:09:29 +0000237bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000238 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000239
Eric Christopheraf3dce52011-03-12 01:09:29 +0000240 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000241 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000242 AFI->isThumb2Function())
243 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000244
Evan Chenge837dea2011-06-28 19:10:37 +0000245 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
246 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000247 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000248
Eric Christopheraf3dce52011-03-12 01:09:29 +0000249 return false;
250}
251
Eric Christopher456144e2010-08-19 00:37:05 +0000252// If the machine is predicable go ahead and add the predicate operands, if
253// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000254// TODO: If we want to support thumb1 then we'll need to deal with optional
255// CPSR defs that need to be added before the remaining operands. See s_cc_out
256// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000257const MachineInstrBuilder &
258ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
259 MachineInstr *MI = &*MIB;
260
Eric Christopheraf3dce52011-03-12 01:09:29 +0000261 // Do we use a predicate? or...
262 // Are we NEON in ARM mode and have a predicate operand? If so, I know
263 // we're not predicable but add it anyways.
264 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000265 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000266
Eric Christopher456144e2010-08-19 00:37:05 +0000267 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
268 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000269 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000270 if (DefinesOptionalPredicate(MI, &CPSR)) {
271 if (CPSR)
272 AddDefaultT1CC(MIB);
273 else
274 AddDefaultCC(MIB);
275 }
276 return MIB;
277}
278
Eric Christopher0fe7d542010-08-17 01:25:29 +0000279unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
280 const TargetRegisterClass* RC) {
281 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000282 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000283
Eric Christopher456144e2010-08-19 00:37:05 +0000284 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000285 return ResultReg;
286}
287
288unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
289 const TargetRegisterClass *RC,
290 unsigned Op0, bool Op0IsKill) {
291 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000292 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000293
294 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000295 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000296 .addReg(Op0, Op0IsKill * RegState::Kill));
297 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000298 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000299 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000300 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000301 TII.get(TargetOpcode::COPY), ResultReg)
302 .addReg(II.ImplicitDefs[0]));
303 }
304 return ResultReg;
305}
306
307unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
308 const TargetRegisterClass *RC,
309 unsigned Op0, bool Op0IsKill,
310 unsigned Op1, bool Op1IsKill) {
311 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000312 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000313
314 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000315 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000316 .addReg(Op0, Op0IsKill * RegState::Kill)
317 .addReg(Op1, Op1IsKill * RegState::Kill));
318 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000319 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000320 .addReg(Op0, Op0IsKill * RegState::Kill)
321 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000322 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000323 TII.get(TargetOpcode::COPY), ResultReg)
324 .addReg(II.ImplicitDefs[0]));
325 }
326 return ResultReg;
327}
328
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000329unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
330 const TargetRegisterClass *RC,
331 unsigned Op0, bool Op0IsKill,
332 unsigned Op1, bool Op1IsKill,
333 unsigned Op2, bool Op2IsKill) {
334 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000335 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000336
337 if (II.getNumDefs() >= 1)
338 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
339 .addReg(Op0, Op0IsKill * RegState::Kill)
340 .addReg(Op1, Op1IsKill * RegState::Kill)
341 .addReg(Op2, Op2IsKill * RegState::Kill));
342 else {
343 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
344 .addReg(Op0, Op0IsKill * RegState::Kill)
345 .addReg(Op1, Op1IsKill * RegState::Kill)
346 .addReg(Op2, Op2IsKill * RegState::Kill));
347 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
348 TII.get(TargetOpcode::COPY), ResultReg)
349 .addReg(II.ImplicitDefs[0]));
350 }
351 return ResultReg;
352}
353
Eric Christopher0fe7d542010-08-17 01:25:29 +0000354unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
355 const TargetRegisterClass *RC,
356 unsigned Op0, bool Op0IsKill,
357 uint64_t Imm) {
358 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000359 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000360
361 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000362 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000363 .addReg(Op0, Op0IsKill * RegState::Kill)
364 .addImm(Imm));
365 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000366 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000367 .addReg(Op0, Op0IsKill * RegState::Kill)
368 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000369 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000370 TII.get(TargetOpcode::COPY), ResultReg)
371 .addReg(II.ImplicitDefs[0]));
372 }
373 return ResultReg;
374}
375
376unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
377 const TargetRegisterClass *RC,
378 unsigned Op0, bool Op0IsKill,
379 const ConstantFP *FPImm) {
380 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000381 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000382
383 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000384 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000385 .addReg(Op0, Op0IsKill * RegState::Kill)
386 .addFPImm(FPImm));
387 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000388 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000389 .addReg(Op0, Op0IsKill * RegState::Kill)
390 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000391 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000392 TII.get(TargetOpcode::COPY), ResultReg)
393 .addReg(II.ImplicitDefs[0]));
394 }
395 return ResultReg;
396}
397
398unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
399 const TargetRegisterClass *RC,
400 unsigned Op0, bool Op0IsKill,
401 unsigned Op1, bool Op1IsKill,
402 uint64_t Imm) {
403 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000404 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000405
406 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000407 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000408 .addReg(Op0, Op0IsKill * RegState::Kill)
409 .addReg(Op1, Op1IsKill * RegState::Kill)
410 .addImm(Imm));
411 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000412 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000413 .addReg(Op0, Op0IsKill * RegState::Kill)
414 .addReg(Op1, Op1IsKill * RegState::Kill)
415 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000416 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000417 TII.get(TargetOpcode::COPY), ResultReg)
418 .addReg(II.ImplicitDefs[0]));
419 }
420 return ResultReg;
421}
422
423unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
424 const TargetRegisterClass *RC,
425 uint64_t Imm) {
426 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000427 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000428
Eric Christopher0fe7d542010-08-17 01:25:29 +0000429 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000430 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000431 .addImm(Imm));
432 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000433 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000434 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000435 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000436 TII.get(TargetOpcode::COPY), ResultReg)
437 .addReg(II.ImplicitDefs[0]));
438 }
439 return ResultReg;
440}
441
Eric Christopherd94bc542011-04-29 22:07:50 +0000442unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
443 const TargetRegisterClass *RC,
444 uint64_t Imm1, uint64_t Imm2) {
445 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000446 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000447
Eric Christopherd94bc542011-04-29 22:07:50 +0000448 if (II.getNumDefs() >= 1)
449 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
450 .addImm(Imm1).addImm(Imm2));
451 else {
452 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
453 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000454 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000455 TII.get(TargetOpcode::COPY),
456 ResultReg)
457 .addReg(II.ImplicitDefs[0]));
458 }
459 return ResultReg;
460}
461
Eric Christopher0fe7d542010-08-17 01:25:29 +0000462unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
463 unsigned Op0, bool Op0IsKill,
464 uint32_t Idx) {
465 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
466 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
467 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000468 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000469 DL, TII.get(TargetOpcode::COPY), ResultReg)
470 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
471 return ResultReg;
472}
473
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000474// TODO: Don't worry about 64-bit now, but when this is fixed remove the
475// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000476unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000477 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000478
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000479 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
480 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
481 TII.get(ARM::VMOVRS), MoveReg)
482 .addReg(SrcReg));
483 return MoveReg;
484}
485
486unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000487 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000488
Eric Christopheraa3ace12010-09-09 20:49:25 +0000489 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
490 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000491 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000492 .addReg(SrcReg));
493 return MoveReg;
494}
495
Eric Christopher9ed58df2010-09-09 00:19:41 +0000496// For double width floating point we need to materialize two constants
497// (the high and the low) into integer registers then use a move to get
498// the combined constant into an FP reg.
499unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
500 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000501 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000502
Eric Christopher9ed58df2010-09-09 00:19:41 +0000503 // This checks to see if we can use VFP3 instructions to materialize
504 // a constant, otherwise we have to go through the constant pool.
505 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000506 int Imm;
507 unsigned Opc;
508 if (is64bit) {
509 Imm = ARM_AM::getFP64Imm(Val);
510 Opc = ARM::FCONSTD;
511 } else {
512 Imm = ARM_AM::getFP32Imm(Val);
513 Opc = ARM::FCONSTS;
514 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000515 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
516 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
517 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000518 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000519 return DestReg;
520 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000521
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000522 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000523 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000524
Eric Christopher238bb162010-09-09 23:50:00 +0000525 // MachineConstantPool wants an explicit alignment.
526 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
527 if (Align == 0) {
528 // TODO: Figure out if this is correct.
529 Align = TD.getTypeAllocSize(CFP->getType());
530 }
531 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
532 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
533 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000534
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000535 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000536 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
537 DestReg)
538 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000539 .addReg(0));
540 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000541}
542
Eric Christopher744c7c82010-09-28 22:47:54 +0000543unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000544
Eric Christopher744c7c82010-09-28 22:47:54 +0000545 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000546 if (VT != MVT::i32) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000547
Eric Christophere5b13cf2010-11-03 20:21:17 +0000548 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
549
550 // If we can do this in a single instruction without a constant pool entry
551 // do so now.
552 const ConstantInt *CI = cast<ConstantInt>(C);
Eric Christopher5e262bc2010-11-06 07:53:11 +0000553 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getSExtValue())) {
Eric Christophere5b13cf2010-11-03 20:21:17 +0000554 unsigned Opc = isThumb ? ARM::t2MOVi16 : ARM::MOVi16;
555 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbach3ea4daa2010-11-19 18:01:37 +0000556 TII.get(Opc), DestReg)
557 .addImm(CI->getSExtValue()));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000558 return DestReg;
559 }
560
Eric Christopher56d2b722010-09-02 23:43:26 +0000561 // MachineConstantPool wants an explicit alignment.
562 unsigned Align = TD.getPrefTypeAlignment(C->getType());
563 if (Align == 0) {
564 // TODO: Figure out if this is correct.
565 Align = TD.getTypeAllocSize(C->getType());
566 }
567 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000568
Eric Christopher56d2b722010-09-02 23:43:26 +0000569 if (isThumb)
570 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000571 TII.get(ARM::t2LDRpci), DestReg)
572 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000573 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000574 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000575 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000576 TII.get(ARM::LDRcp), DestReg)
577 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000578 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000579
Eric Christopher56d2b722010-09-02 23:43:26 +0000580 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000581}
582
Eric Christopherc9932f62010-10-01 23:24:42 +0000583unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000584 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000585 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000586
Eric Christopher890dbbe2010-10-02 00:32:44 +0000587 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000588
Eric Christopher890dbbe2010-10-02 00:32:44 +0000589 // TODO: Need more magic for ARM PIC.
590 if (!isThumb && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000591
Eric Christopher890dbbe2010-10-02 00:32:44 +0000592 // MachineConstantPool wants an explicit alignment.
593 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
594 if (Align == 0) {
595 // TODO: Figure out if this is correct.
596 Align = TD.getTypeAllocSize(GV->getType());
597 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000598
Eric Christopher890dbbe2010-10-02 00:32:44 +0000599 // Grab index.
600 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000601 unsigned Id = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +0000602 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
603 ARMCP::CPValue,
604 PCAdj);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000605 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000606
Eric Christopher890dbbe2010-10-02 00:32:44 +0000607 // Load value.
608 MachineInstrBuilder MIB;
609 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
610 if (isThumb) {
611 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
612 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
613 .addConstantPoolIndex(Idx);
614 if (RelocM == Reloc::PIC_)
615 MIB.addImm(Id);
616 } else {
Eric Christopherd0c82a62010-11-12 09:48:30 +0000617 // The extra immediate is for addrmode2.
Eric Christopher890dbbe2010-10-02 00:32:44 +0000618 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
619 DestReg)
620 .addConstantPoolIndex(Idx)
Eric Christopherd0c82a62010-11-12 09:48:30 +0000621 .addImm(0);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000622 }
623 AddOptionalDefs(MIB);
Eli Friedmand6412c92011-06-03 01:13:19 +0000624
625 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
626 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
627 if (isThumb)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000628 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
629 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000630 .addReg(DestReg)
631 .addImm(0);
632 else
633 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
634 NewDestReg)
635 .addReg(DestReg)
636 .addImm(0);
637 DestReg = NewDestReg;
638 AddOptionalDefs(MIB);
639 }
640
Eric Christopher890dbbe2010-10-02 00:32:44 +0000641 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000642}
643
Eric Christopher9ed58df2010-09-09 00:19:41 +0000644unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
645 EVT VT = TLI.getValueType(C->getType(), true);
646
647 // Only handle simple types.
648 if (!VT.isSimple()) return 0;
649
650 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
651 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000652 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
653 return ARMMaterializeGV(GV, VT);
654 else if (isa<ConstantInt>(C))
655 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000656
Eric Christopherc9932f62010-10-01 23:24:42 +0000657 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000658}
659
Eric Christopherf9764fa2010-09-30 20:49:44 +0000660unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
661 // Don't handle dynamic allocas.
662 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000663
Duncan Sands1440e8b2010-11-03 11:35:31 +0000664 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000665 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000666
Eric Christopherf9764fa2010-09-30 20:49:44 +0000667 DenseMap<const AllocaInst*, int>::iterator SI =
668 FuncInfo.StaticAllocaMap.find(AI);
669
670 // This will get lowered later into the correct offsets and registers
671 // via rewriteXFrameIndex.
672 if (SI != FuncInfo.StaticAllocaMap.end()) {
673 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
674 unsigned ResultReg = createResultReg(RC);
675 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
676 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
677 TII.get(Opc), ResultReg)
678 .addFrameIndex(SI->second)
679 .addImm(0));
680 return ResultReg;
681 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000682
Eric Christopherf9764fa2010-09-30 20:49:44 +0000683 return 0;
684}
685
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000686bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000687 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000688
Eric Christopherb1cc8482010-08-25 07:23:49 +0000689 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000690 if (evt == MVT::Other || !evt.isSimple()) return false;
691 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000692
Eric Christopherdc908042010-08-31 01:28:42 +0000693 // Handle all legal types, i.e. a register that will directly hold this
694 // value.
695 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000696}
697
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000698bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000699 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000700
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000701 // If this is a type than can be sign or zero-extended to a basic operation
702 // go ahead and accept it now.
703 if (VT == MVT::i8 || VT == MVT::i16)
704 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000705
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000706 return false;
707}
708
Eric Christopher88de86b2010-11-19 22:36:41 +0000709// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000710bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000711 // Some boilerplate from the X86 FastISel.
712 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000713 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000714 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000715 // Don't walk into other basic blocks unless the object is an alloca from
716 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000717 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
718 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
719 Opcode = I->getOpcode();
720 U = I;
721 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000722 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000723 Opcode = C->getOpcode();
724 U = C;
725 }
726
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000727 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000728 if (Ty->getAddressSpace() > 255)
729 // Fast instruction selection doesn't support the special
730 // address spaces.
731 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000732
Eric Christopher83007122010-08-23 21:44:12 +0000733 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000734 default:
Eric Christopher83007122010-08-23 21:44:12 +0000735 break;
Eric Christopher55324332010-10-12 00:43:21 +0000736 case Instruction::BitCast: {
737 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000738 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000739 }
740 case Instruction::IntToPtr: {
741 // Look past no-op inttoptrs.
742 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000743 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000744 break;
745 }
746 case Instruction::PtrToInt: {
747 // Look past no-op ptrtoints.
748 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000749 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000750 break;
751 }
Eric Christophereae84392010-10-14 09:29:41 +0000752 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000753 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000754 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000755
Eric Christophereae84392010-10-14 09:29:41 +0000756 // Iterate through the GEP folding the constants into offsets where
757 // we can.
758 gep_type_iterator GTI = gep_type_begin(U);
759 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
760 i != e; ++i, ++GTI) {
761 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000762 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000763 const StructLayout *SL = TD.getStructLayout(STy);
764 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
765 TmpOffset += SL->getElementOffset(Idx);
766 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000767 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000768 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000769 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
770 // Constant-offset addressing.
771 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000772 break;
773 }
774 if (isa<AddOperator>(Op) &&
775 (!isa<Instruction>(Op) ||
776 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
777 == FuncInfo.MBB) &&
778 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000779 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000780 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000781 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000782 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000783 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000784 // Iterate on the other operand.
785 Op = cast<AddOperator>(Op)->getOperand(0);
786 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000787 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000788 // Unsupported
789 goto unsupported_gep;
790 }
Eric Christophereae84392010-10-14 09:29:41 +0000791 }
792 }
Eric Christopher2896df82010-10-15 18:02:07 +0000793
794 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000795 Addr.Offset = TmpOffset;
796 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000797
798 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000799 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000800
Eric Christophereae84392010-10-14 09:29:41 +0000801 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000802 break;
803 }
Eric Christopher83007122010-08-23 21:44:12 +0000804 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000805 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000806 DenseMap<const AllocaInst*, int>::iterator SI =
807 FuncInfo.StaticAllocaMap.find(AI);
808 if (SI != FuncInfo.StaticAllocaMap.end()) {
809 Addr.BaseType = Address::FrameIndexBase;
810 Addr.Base.FI = SI->second;
811 return true;
812 }
813 break;
Eric Christopher83007122010-08-23 21:44:12 +0000814 }
815 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000816
Eric Christophera9c57512010-10-13 21:41:51 +0000817 // Materialize the global variable's address into a reg which can
818 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000819 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000820 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
821 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000822
Eric Christopher0d581222010-11-19 22:30:02 +0000823 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000824 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000825 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000826
Eric Christophercb0b04b2010-08-24 00:07:24 +0000827 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000828 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
829 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000830}
831
Eric Christopher0d581222010-11-19 22:30:02 +0000832void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000833
Eric Christopher212ae932010-10-21 19:40:30 +0000834 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000835
Eric Christopher212ae932010-10-21 19:40:30 +0000836 bool needsLowering = false;
837 switch (VT.getSimpleVT().SimpleTy) {
838 default:
839 assert(false && "Unhandled load/store type!");
840 case MVT::i1:
841 case MVT::i8:
842 case MVT::i16:
843 case MVT::i32:
844 // Integer loads/stores handle 12-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000845 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000846 break;
847 case MVT::f32:
848 case MVT::f64:
849 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000850 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000851 break;
852 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000853
Eric Christopher827656d2010-11-20 22:38:27 +0000854 // If this is a stack pointer and the offset needs to be simplified then
855 // put the alloca address into a register, set the base type back to
856 // register and continue. This should almost never happen.
857 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
858 TargetRegisterClass *RC = isThumb ? ARM::tGPRRegisterClass :
859 ARM::GPRRegisterClass;
860 unsigned ResultReg = createResultReg(RC);
861 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
862 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
863 TII.get(Opc), ResultReg)
864 .addFrameIndex(Addr.Base.FI)
865 .addImm(0));
866 Addr.Base.Reg = ResultReg;
867 Addr.BaseType = Address::RegBase;
868 }
869
Eric Christopher212ae932010-10-21 19:40:30 +0000870 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000871 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000872 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000873 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
874 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000875 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000876 }
Eric Christopher83007122010-08-23 21:44:12 +0000877}
878
Eric Christopher564857f2010-12-01 01:40:24 +0000879void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000880 const MachineInstrBuilder &MIB,
881 unsigned Flags) {
Eric Christopher564857f2010-12-01 01:40:24 +0000882 // addrmode5 output depends on the selection dag addressing dividing the
883 // offset by 4 that it then later multiplies. Do this here as well.
884 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
885 VT.getSimpleVT().SimpleTy == MVT::f64)
886 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000887
Eric Christopher564857f2010-12-01 01:40:24 +0000888 // Frame base works a bit differently. Handle it separately.
889 if (Addr.BaseType == Address::FrameIndexBase) {
890 int FI = Addr.Base.FI;
891 int Offset = Addr.Offset;
892 MachineMemOperand *MMO =
893 FuncInfo.MF->getMachineMemOperand(
894 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000895 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000896 MFI.getObjectSize(FI),
897 MFI.getObjectAlignment(FI));
898 // Now add the rest of the operands.
899 MIB.addFrameIndex(FI);
900
901 // ARM halfword load/stores need an additional operand.
902 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
903
904 MIB.addImm(Addr.Offset);
905 MIB.addMemOperand(MMO);
906 } else {
907 // Now add the rest of the operands.
908 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000909
Eric Christopher564857f2010-12-01 01:40:24 +0000910 // ARM halfword load/stores need an additional operand.
911 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
912
913 MIB.addImm(Addr.Offset);
914 }
915 AddOptionalDefs(MIB);
916}
917
Eric Christopher0d581222010-11-19 22:30:02 +0000918bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000919
Eric Christopherb1cc8482010-08-25 07:23:49 +0000920 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000921 unsigned Opc;
Eric Christopheree56ea62010-10-07 05:50:44 +0000922 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000923 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000924 // This is mostly going to be Neon/vector support.
925 default: return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000926 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000927 Opc = isThumb ? ARM::t2LDRHi12 : ARM::LDRH;
Eric Christopher7a56f332010-10-08 01:13:17 +0000928 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000929 break;
930 case MVT::i8:
Jim Grosbachc1d30212010-10-27 00:19:44 +0000931 Opc = isThumb ? ARM::t2LDRBi12 : ARM::LDRBi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000932 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000933 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000934 case MVT::i32:
Jim Grosbach3e556122010-10-26 22:37:02 +0000935 Opc = isThumb ? ARM::t2LDRi12 : ARM::LDRi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000936 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +0000937 break;
Eric Christopher6dab1372010-09-18 01:59:37 +0000938 case MVT::f32:
939 Opc = ARM::VLDRS;
Eric Christopheree56ea62010-10-07 05:50:44 +0000940 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000941 break;
942 case MVT::f64:
943 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +0000944 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000945 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000946 }
Eric Christopher564857f2010-12-01 01:40:24 +0000947 // Simplify this down to something we can handle.
Eric Christopher0d581222010-11-19 22:30:02 +0000948 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +0000949
Eric Christopher564857f2010-12-01 01:40:24 +0000950 // Create the base instruction, then add the operands.
951 ResultReg = createResultReg(RC);
952 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
953 TII.get(Opc), ResultReg);
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000954 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad);
Eric Christopherdc908042010-08-31 01:28:42 +0000955 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000956}
957
Eric Christopher43b62be2010-09-27 06:02:23 +0000958bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +0000959 // Atomic loads need special handling.
960 if (cast<LoadInst>(I)->isAtomic())
961 return false;
962
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000963 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000964 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000965 if (!isLoadTypeLegal(I->getType(), VT))
966 return false;
967
Eric Christopher564857f2010-12-01 01:40:24 +0000968 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +0000969 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +0000970 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000971
972 unsigned ResultReg;
Eric Christopher0d581222010-11-19 22:30:02 +0000973 if (!ARMEmitLoad(VT, ResultReg, Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000974 UpdateValueMap(I, ResultReg);
975 return true;
976}
977
Eric Christopher0d581222010-11-19 22:30:02 +0000978bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000979 unsigned StrOpc;
980 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000981 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +0000982 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +0000983 case MVT::i1: {
984 unsigned Res = createResultReg(isThumb ? ARM::tGPRRegisterClass :
985 ARM::GPRRegisterClass);
986 unsigned Opc = isThumb ? ARM::t2ANDri : ARM::ANDri;
987 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
988 TII.get(Opc), Res)
989 .addReg(SrcReg).addImm(1));
990 SrcReg = Res;
991 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +0000992 case MVT::i8:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000993 StrOpc = isThumb ? ARM::t2STRBi12 : ARM::STRBi12;
Eric Christopher15418772010-10-12 05:39:06 +0000994 break;
995 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000996 StrOpc = isThumb ? ARM::t2STRHi12 : ARM::STRH;
Eric Christopher15418772010-10-12 05:39:06 +0000997 break;
Eric Christopher47650ec2010-10-16 01:10:35 +0000998 case MVT::i32:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000999 StrOpc = isThumb ? ARM::t2STRi12 : ARM::STRi12;
Eric Christopher47650ec2010-10-16 01:10:35 +00001000 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001001 case MVT::f32:
1002 if (!Subtarget->hasVFP2()) return false;
1003 StrOpc = ARM::VSTRS;
1004 break;
1005 case MVT::f64:
1006 if (!Subtarget->hasVFP2()) return false;
1007 StrOpc = ARM::VSTRD;
1008 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001009 }
Eric Christopher564857f2010-12-01 01:40:24 +00001010 // Simplify this down to something we can handle.
Eric Christopher0d581222010-11-19 22:30:02 +00001011 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +00001012
Eric Christopher564857f2010-12-01 01:40:24 +00001013 // Create the base instruction, then add the operands.
1014 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1015 TII.get(StrOpc))
1016 .addReg(SrcReg, getKillRegState(true));
Cameron Zwarichc152aa62011-05-28 20:34:49 +00001017 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001018 return true;
1019}
1020
Eric Christopher43b62be2010-09-27 06:02:23 +00001021bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001022 Value *Op0 = I->getOperand(0);
1023 unsigned SrcReg = 0;
1024
Eli Friedman4136d232011-09-02 22:33:24 +00001025 // Atomic stores need special handling.
1026 if (cast<StoreInst>(I)->isAtomic())
1027 return false;
1028
Eric Christopher564857f2010-12-01 01:40:24 +00001029 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001030 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001031 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001032 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001033
Eric Christopher1b61ef42010-09-02 01:48:11 +00001034 // Get the value to be stored into a register.
1035 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001036 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001037
Eric Christopher564857f2010-12-01 01:40:24 +00001038 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001039 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001040 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001041 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001042
Eric Christopher0d581222010-11-19 22:30:02 +00001043 if (!ARMEmitStore(VT, SrcReg, Addr)) return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001044 return true;
1045}
1046
1047static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1048 switch (Pred) {
1049 // Needs two compares...
1050 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001051 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001052 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001053 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001054 return ARMCC::AL;
1055 case CmpInst::ICMP_EQ:
1056 case CmpInst::FCMP_OEQ:
1057 return ARMCC::EQ;
1058 case CmpInst::ICMP_SGT:
1059 case CmpInst::FCMP_OGT:
1060 return ARMCC::GT;
1061 case CmpInst::ICMP_SGE:
1062 case CmpInst::FCMP_OGE:
1063 return ARMCC::GE;
1064 case CmpInst::ICMP_UGT:
1065 case CmpInst::FCMP_UGT:
1066 return ARMCC::HI;
1067 case CmpInst::FCMP_OLT:
1068 return ARMCC::MI;
1069 case CmpInst::ICMP_ULE:
1070 case CmpInst::FCMP_OLE:
1071 return ARMCC::LS;
1072 case CmpInst::FCMP_ORD:
1073 return ARMCC::VC;
1074 case CmpInst::FCMP_UNO:
1075 return ARMCC::VS;
1076 case CmpInst::FCMP_UGE:
1077 return ARMCC::PL;
1078 case CmpInst::ICMP_SLT:
1079 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001080 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001081 case CmpInst::ICMP_SLE:
1082 case CmpInst::FCMP_ULE:
1083 return ARMCC::LE;
1084 case CmpInst::FCMP_UNE:
1085 case CmpInst::ICMP_NE:
1086 return ARMCC::NE;
1087 case CmpInst::ICMP_UGE:
1088 return ARMCC::HS;
1089 case CmpInst::ICMP_ULT:
1090 return ARMCC::LO;
1091 }
Eric Christopher543cf052010-09-01 22:16:27 +00001092}
1093
Eric Christopher43b62be2010-09-27 06:02:23 +00001094bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001095 const BranchInst *BI = cast<BranchInst>(I);
1096 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1097 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001098
Eric Christophere5734102010-09-03 00:35:47 +00001099 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001100
Eric Christopher0e6233b2010-10-29 21:08:19 +00001101 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1102 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001103 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001104 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001105
1106 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001107 // Try to take advantage of fallthrough opportunities.
1108 CmpInst::Predicate Predicate = CI->getPredicate();
1109 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1110 std::swap(TBB, FBB);
1111 Predicate = CmpInst::getInversePredicate(Predicate);
1112 }
1113
1114 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001115
1116 // We may not handle every CC for now.
1117 if (ARMPred == ARMCC::AL) return false;
1118
Chad Rosier75698f32011-10-26 23:17:28 +00001119 // Emit the compare.
Chad Rosierade62002011-10-26 23:25:44 +00001120 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1)))
Chad Rosier75698f32011-10-26 23:17:28 +00001121 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001122
Eric Christopher0e6233b2010-10-29 21:08:19 +00001123 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
1124 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1125 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1126 FastEmitBranch(FBB, DL);
1127 FuncInfo.MBB->addSuccessor(TBB);
1128 return true;
1129 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001130 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1131 MVT SourceVT;
1132 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001133 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001134 unsigned TstOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1135 unsigned OpReg = getRegForValue(TI->getOperand(0));
1136 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1137 TII.get(TstOpc))
1138 .addReg(OpReg).addImm(1));
1139
1140 unsigned CCMode = ARMCC::NE;
1141 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1142 std::swap(TBB, FBB);
1143 CCMode = ARMCC::EQ;
1144 }
1145
1146 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
1147 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1148 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1149
1150 FastEmitBranch(FBB, DL);
1151 FuncInfo.MBB->addSuccessor(TBB);
1152 return true;
1153 }
Eric Christopher0e6233b2010-10-29 21:08:19 +00001154 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001155
Eric Christopher0e6233b2010-10-29 21:08:19 +00001156 unsigned CmpReg = getRegForValue(BI->getCondition());
1157 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001158
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001159 // We've been divorced from our compare! Our block was split, and
1160 // now our compare lives in a predecessor block. We musn't
1161 // re-compare here, as the children of the compare aren't guaranteed
1162 // live across the block boundary (we *could* check for this).
1163 // Regardless, the compare has been done in the predecessor block,
1164 // and it left a value for us in a virtual register. Ergo, we test
1165 // the one-bit value left in the virtual register.
1166 unsigned TstOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1167 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1168 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001169
Eric Christopher7a20a372011-04-28 16:52:09 +00001170 unsigned CCMode = ARMCC::NE;
1171 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1172 std::swap(TBB, FBB);
1173 CCMode = ARMCC::EQ;
1174 }
1175
Eric Christophere5734102010-09-03 00:35:47 +00001176 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001177 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001178 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001179 FastEmitBranch(FBB, DL);
1180 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001181 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001182}
1183
Chad Rosierade62002011-10-26 23:25:44 +00001184bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001185 MVT VT;
Chad Rosierade62002011-10-26 23:25:44 +00001186 Type *Ty = Src1Value->getType();
Eric Christopherd43393a2010-09-08 23:13:45 +00001187 if (!isTypeLegal(Ty, VT))
1188 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001189
Chad Rosierade62002011-10-26 23:25:44 +00001190 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1191 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001192 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001193
Eric Christopherd43393a2010-09-08 23:13:45 +00001194 unsigned CmpOpc;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001195 switch (VT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001196 default: return false;
1197 // TODO: Verify compares.
1198 case MVT::f32:
1199 CmpOpc = ARM::VCMPES;
1200 break;
1201 case MVT::f64:
1202 CmpOpc = ARM::VCMPED;
1203 break;
1204 case MVT::i32:
1205 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
1206 break;
1207 }
1208
Chad Rosier530f7ce2011-10-26 22:47:55 +00001209 unsigned Src1 = getRegForValue(Src1Value);
1210 if (Src1 == 0) return false;
1211
1212 unsigned Src2 = getRegForValue(Src2Value);
1213 if (Src2 == 0) return false;
1214
1215 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1216 .addReg(Src1).addReg(Src2));
Chad Rosierade62002011-10-26 23:25:44 +00001217
1218 // For floating point we need to move the result to a comparison register
1219 // that we can then use for branches.
1220 if (Ty->isFloatTy() || Ty->isDoubleTy())
1221 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1222 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001223 return true;
1224}
1225
1226bool ARMFastISel::SelectCmp(const Instruction *I) {
1227 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosierade62002011-10-26 23:25:44 +00001228 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier530f7ce2011-10-26 22:47:55 +00001229
Eric Christopher229207a2010-09-29 01:14:47 +00001230 // Get the compare predicate.
1231 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001232
Eric Christopher229207a2010-09-29 01:14:47 +00001233 // We may not handle every CC for now.
1234 if (ARMPred == ARMCC::AL) return false;
1235
Chad Rosier530f7ce2011-10-26 22:47:55 +00001236 // Emit the compare.
Chad Rosierade62002011-10-26 23:25:44 +00001237 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1)))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001238 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001239
Eric Christopher229207a2010-09-29 01:14:47 +00001240 // Now set a register based on the comparison. Explicitly set the predicates
1241 // here.
Eric Christopher338c2532010-10-07 05:31:49 +00001242 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCi : ARM::MOVCCi;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001243 TargetRegisterClass *RC = isThumb ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001244 : ARM::GPRRegisterClass;
1245 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001246 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001247 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosierade62002011-10-26 23:25:44 +00001248 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier530f7ce2011-10-26 22:47:55 +00001249 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher229207a2010-09-29 01:14:47 +00001250 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1251 .addReg(ZeroReg).addImm(1)
1252 .addImm(ARMPred).addReg(CondReg);
1253
Eric Christophera5b1e682010-09-17 22:28:18 +00001254 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001255 return true;
1256}
1257
Eric Christopher43b62be2010-09-27 06:02:23 +00001258bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001259 // Make sure we have VFP and that we're extending float to double.
1260 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001261
Eric Christopher46203602010-09-09 00:26:48 +00001262 Value *V = I->getOperand(0);
1263 if (!I->getType()->isDoubleTy() ||
1264 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001265
Eric Christopher46203602010-09-09 00:26:48 +00001266 unsigned Op = getRegForValue(V);
1267 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001268
Eric Christopher46203602010-09-09 00:26:48 +00001269 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001270 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001271 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001272 .addReg(Op));
1273 UpdateValueMap(I, Result);
1274 return true;
1275}
1276
Eric Christopher43b62be2010-09-27 06:02:23 +00001277bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001278 // Make sure we have VFP and that we're truncating double to float.
1279 if (!Subtarget->hasVFP2()) return false;
1280
1281 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001282 if (!(I->getType()->isFloatTy() &&
1283 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001284
1285 unsigned Op = getRegForValue(V);
1286 if (Op == 0) return false;
1287
1288 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001289 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001290 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001291 .addReg(Op));
1292 UpdateValueMap(I, Result);
1293 return true;
1294}
1295
Eric Christopher43b62be2010-09-27 06:02:23 +00001296bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001297 // Make sure we have VFP.
1298 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001299
Duncan Sands1440e8b2010-11-03 11:35:31 +00001300 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001301 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001302 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001303 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001304
Eli Friedman783c6642011-05-25 19:09:45 +00001305 // FIXME: Handle sign-extension where necessary.
1306 if (!I->getOperand(0)->getType()->isIntegerTy(32))
1307 return false;
1308
Eric Christopher9a040492010-09-09 18:54:59 +00001309 unsigned Op = getRegForValue(I->getOperand(0));
1310 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001311
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001312 // The conversion routine works on fp-reg to fp-reg and the operand above
1313 // was an integer, move it to the fp registers if possible.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001314 unsigned FP = ARMMoveToFPReg(MVT::f32, Op);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001315 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001316
Eric Christopher9a040492010-09-09 18:54:59 +00001317 unsigned Opc;
1318 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1319 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001320 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001321
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001322 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001323 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1324 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001325 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001326 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001327 return true;
1328}
1329
Eric Christopher43b62be2010-09-27 06:02:23 +00001330bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001331 // Make sure we have VFP.
1332 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001333
Duncan Sands1440e8b2010-11-03 11:35:31 +00001334 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001335 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001336 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001337 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001338
Eric Christopher9a040492010-09-09 18:54:59 +00001339 unsigned Op = getRegForValue(I->getOperand(0));
1340 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001341
Eric Christopher9a040492010-09-09 18:54:59 +00001342 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001343 Type *OpTy = I->getOperand(0)->getType();
Eric Christopher9a040492010-09-09 18:54:59 +00001344 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1345 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001346 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001347
Eric Christopher022b7fb2010-10-05 23:13:24 +00001348 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1349 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001350 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1351 ResultReg)
1352 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001353
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001354 // This result needs to be in an integer register, but the conversion only
1355 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001356 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001357 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001358
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001359 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001360 return true;
1361}
1362
Eric Christopher3bbd3962010-10-11 08:27:59 +00001363bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001364 MVT VT;
1365 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001366 return false;
1367
1368 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001369 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001370 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1371
1372 unsigned CondReg = getRegForValue(I->getOperand(0));
1373 if (CondReg == 0) return false;
1374 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1375 if (Op1Reg == 0) return false;
1376 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1377 if (Op2Reg == 0) return false;
1378
1379 unsigned CmpOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1380 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1381 .addReg(CondReg).addImm(1));
1382 unsigned ResultReg = createResultReg(RC);
1383 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCr : ARM::MOVCCr;
1384 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1385 .addReg(Op1Reg).addReg(Op2Reg)
1386 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
1387 UpdateValueMap(I, ResultReg);
1388 return true;
1389}
1390
Eric Christopher08637852010-09-30 22:34:19 +00001391bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001392 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001393 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001394 if (!isTypeLegal(Ty, VT))
1395 return false;
1396
1397 // If we have integer div support we should have selected this automagically.
1398 // In case we have a real miss go ahead and return false and we'll pick
1399 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001400 if (Subtarget->hasDivide()) return false;
1401
Eric Christopher08637852010-09-30 22:34:19 +00001402 // Otherwise emit a libcall.
1403 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001404 if (VT == MVT::i8)
1405 LC = RTLIB::SDIV_I8;
1406 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001407 LC = RTLIB::SDIV_I16;
1408 else if (VT == MVT::i32)
1409 LC = RTLIB::SDIV_I32;
1410 else if (VT == MVT::i64)
1411 LC = RTLIB::SDIV_I64;
1412 else if (VT == MVT::i128)
1413 LC = RTLIB::SDIV_I128;
1414 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001415
Eric Christopher08637852010-09-30 22:34:19 +00001416 return ARMEmitLibcall(I, LC);
1417}
1418
Eric Christopher6a880d62010-10-11 08:37:26 +00001419bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001420 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001421 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001422 if (!isTypeLegal(Ty, VT))
1423 return false;
1424
1425 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1426 if (VT == MVT::i8)
1427 LC = RTLIB::SREM_I8;
1428 else if (VT == MVT::i16)
1429 LC = RTLIB::SREM_I16;
1430 else if (VT == MVT::i32)
1431 LC = RTLIB::SREM_I32;
1432 else if (VT == MVT::i64)
1433 LC = RTLIB::SREM_I64;
1434 else if (VT == MVT::i128)
1435 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001436 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001437
Eric Christopher6a880d62010-10-11 08:37:26 +00001438 return ARMEmitLibcall(I, LC);
1439}
1440
Eric Christopher43b62be2010-09-27 06:02:23 +00001441bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001442 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001443
Eric Christopherbc39b822010-09-09 00:53:57 +00001444 // We can get here in the case when we want to use NEON for our fp
1445 // operations, but can't figure out how to. Just use the vfp instructions
1446 // if we have them.
1447 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001448 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001449 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1450 if (isFloat && !Subtarget->hasVFP2())
1451 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001452
Eric Christopherbc39b822010-09-09 00:53:57 +00001453 unsigned Op1 = getRegForValue(I->getOperand(0));
1454 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001455
Eric Christopherbc39b822010-09-09 00:53:57 +00001456 unsigned Op2 = getRegForValue(I->getOperand(1));
1457 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001458
Eric Christopherbc39b822010-09-09 00:53:57 +00001459 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001460 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001461 switch (ISDOpcode) {
1462 default: return false;
1463 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001464 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001465 break;
1466 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001467 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001468 break;
1469 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001470 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001471 break;
1472 }
Eric Christopherbd6bf082010-09-09 01:02:03 +00001473 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001474 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1475 TII.get(Opc), ResultReg)
1476 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001477 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001478 return true;
1479}
1480
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001481// Call Handling Code
1482
Eric Christopherfa87d662010-10-18 02:17:53 +00001483bool ARMFastISel::FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src,
1484 EVT SrcVT, unsigned &ResultReg) {
1485 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
1486 Src, /*TODO: Kill=*/false);
Jim Grosbach6b156392010-10-27 21:39:08 +00001487
Eric Christopherfa87d662010-10-18 02:17:53 +00001488 if (RR != 0) {
1489 ResultReg = RR;
1490 return true;
1491 } else
Jim Grosbach6b156392010-10-27 21:39:08 +00001492 return false;
Eric Christopherfa87d662010-10-18 02:17:53 +00001493}
1494
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001495// This is largely taken directly from CCAssignFnForNode - we don't support
1496// varargs in FastISel so that part has been removed.
1497// TODO: We may not support all of this.
1498CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1499 switch (CC) {
1500 default:
1501 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001502 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001503 // Ignore fastcc. Silence compiler warnings.
1504 (void)RetFastCC_ARM_APCS;
1505 (void)FastCC_ARM_APCS;
1506 // Fallthrough
1507 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001508 // Use target triple & subtarget features to do actual dispatch.
1509 if (Subtarget->isAAPCS_ABI()) {
1510 if (Subtarget->hasVFP2() &&
1511 FloatABIType == FloatABI::Hard)
1512 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1513 else
1514 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1515 } else
1516 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1517 case CallingConv::ARM_AAPCS_VFP:
1518 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1519 case CallingConv::ARM_AAPCS:
1520 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1521 case CallingConv::ARM_APCS:
1522 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1523 }
1524}
1525
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001526bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1527 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001528 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001529 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1530 SmallVectorImpl<unsigned> &RegArgs,
1531 CallingConv::ID CC,
1532 unsigned &NumBytes) {
1533 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001534 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001535 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1536
1537 // Get a count of how many bytes are to be pushed on the stack.
1538 NumBytes = CCInfo.getNextStackOffset();
1539
1540 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001541 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001542 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1543 TII.get(AdjStackDown))
1544 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001545
1546 // Process the args.
1547 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1548 CCValAssign &VA = ArgLocs[i];
1549 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001550 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001551
Eric Christopher4a2b3162011-01-27 05:44:56 +00001552 // We don't handle NEON/vector parameters yet.
1553 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001554 return false;
1555
Eric Christopherf9764fa2010-09-30 20:49:44 +00001556 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001557 switch (VA.getLocInfo()) {
1558 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001559 case CCValAssign::SExt: {
1560 bool Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1561 Arg, ArgVT, Arg);
Chris Lattner54c6d6f2011-01-05 18:41:05 +00001562 assert(Emitted && "Failed to emit a sext!"); (void)Emitted;
Eric Christopherfa87d662010-10-18 02:17:53 +00001563 Emitted = true;
1564 ArgVT = VA.getLocVT();
1565 break;
1566 }
1567 case CCValAssign::ZExt: {
1568 bool Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1569 Arg, ArgVT, Arg);
Chris Lattner54c6d6f2011-01-05 18:41:05 +00001570 assert(Emitted && "Failed to emit a zext!"); (void)Emitted;
Eric Christopherfa87d662010-10-18 02:17:53 +00001571 Emitted = true;
1572 ArgVT = VA.getLocVT();
1573 break;
1574 }
1575 case CCValAssign::AExt: {
Eric Christopherfa87d662010-10-18 02:17:53 +00001576 bool Emitted = FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1577 Arg, ArgVT, Arg);
1578 if (!Emitted)
1579 Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1580 Arg, ArgVT, Arg);
1581 if (!Emitted)
1582 Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1583 Arg, ArgVT, Arg);
1584
Chris Lattner54c6d6f2011-01-05 18:41:05 +00001585 assert(Emitted && "Failed to emit a aext!"); (void)Emitted;
Eric Christopherfa87d662010-10-18 02:17:53 +00001586 ArgVT = VA.getLocVT();
1587 break;
1588 }
1589 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001590 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001591 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001592 assert(BC != 0 && "Failed to emit a bitcast!");
1593 Arg = BC;
1594 ArgVT = VA.getLocVT();
1595 break;
1596 }
1597 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001598 }
1599
1600 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001601 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001602 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001603 VA.getLocReg())
1604 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001605 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001606 } else if (VA.needsCustom()) {
1607 // TODO: We need custom lowering for vector (v2f64) args.
1608 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001609
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001610 CCValAssign &NextVA = ArgLocs[++i];
1611
1612 // TODO: Only handle register args for now.
1613 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1614
1615 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1616 TII.get(ARM::VMOVRRD), VA.getLocReg())
1617 .addReg(NextVA.getLocReg(), RegState::Define)
1618 .addReg(Arg));
1619 RegArgs.push_back(VA.getLocReg());
1620 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001621 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001622 assert(VA.isMemLoc());
1623 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001624 Address Addr;
1625 Addr.BaseType = Address::RegBase;
1626 Addr.Base.Reg = ARM::SP;
1627 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001628
Eric Christopher0d581222010-11-19 22:30:02 +00001629 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001630 }
1631 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001632 return true;
1633}
1634
Duncan Sands1440e8b2010-11-03 11:35:31 +00001635bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001636 const Instruction *I, CallingConv::ID CC,
1637 unsigned &NumBytes) {
1638 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001639 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001640 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1641 TII.get(AdjStackUp))
1642 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001643
1644 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001645 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001646 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001647 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001648 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1649
1650 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001651 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001652 // For this move we copy into two registers and then move into the
1653 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001654 EVT DestVT = RVLocs[0].getValVT();
1655 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1656 unsigned ResultReg = createResultReg(DstRC);
1657 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1658 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001659 .addReg(RVLocs[0].getLocReg())
1660 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001661
Eric Christopher3659ac22010-10-20 08:02:24 +00001662 UsedRegs.push_back(RVLocs[0].getLocReg());
1663 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001664
Eric Christopherdccd2c32010-10-11 08:38:55 +00001665 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001666 UpdateValueMap(I, ResultReg);
1667 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001668 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001669 EVT CopyVT = RVLocs[0].getValVT();
1670 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001671
Eric Christopher14df8822010-10-01 00:00:11 +00001672 unsigned ResultReg = createResultReg(DstRC);
1673 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1674 ResultReg).addReg(RVLocs[0].getLocReg());
1675 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001676
Eric Christopherdccd2c32010-10-11 08:38:55 +00001677 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001678 UpdateValueMap(I, ResultReg);
1679 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001680 }
1681
Eric Christopherdccd2c32010-10-11 08:38:55 +00001682 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001683}
1684
Eric Christopher4f512ef2010-10-22 01:28:00 +00001685bool ARMFastISel::SelectRet(const Instruction *I) {
1686 const ReturnInst *Ret = cast<ReturnInst>(I);
1687 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001688
Eric Christopher4f512ef2010-10-22 01:28:00 +00001689 if (!FuncInfo.CanLowerReturn)
1690 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001691
Eric Christopher4f512ef2010-10-22 01:28:00 +00001692 if (F.isVarArg())
1693 return false;
1694
1695 CallingConv::ID CC = F.getCallingConv();
1696 if (Ret->getNumOperands() > 0) {
1697 SmallVector<ISD::OutputArg, 4> Outs;
1698 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1699 Outs, TLI);
1700
1701 // Analyze operands of the call, assigning locations to each operand.
1702 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00001703 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00001704 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1705
1706 const Value *RV = Ret->getOperand(0);
1707 unsigned Reg = getRegForValue(RV);
1708 if (Reg == 0)
1709 return false;
1710
1711 // Only handle a single return value for now.
1712 if (ValLocs.size() != 1)
1713 return false;
1714
1715 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001716
Eric Christopher4f512ef2010-10-22 01:28:00 +00001717 // Don't bother handling odd stuff for now.
Chad Rosier3a7572f2011-10-17 22:54:23 +00001718 // FIXME: Should be able to handle i1, i8, and/or i16 return types.
Eric Christopher4f512ef2010-10-22 01:28:00 +00001719 if (VA.getLocInfo() != CCValAssign::Full)
1720 return false;
1721 // Only handle register returns for now.
1722 if (!VA.isRegLoc())
1723 return false;
1724 // TODO: For now, don't try to handle cases where getLocInfo()
1725 // says Full but the types don't match.
Duncan Sands1e96bab2010-11-04 10:49:57 +00001726 if (TLI.getValueType(RV->getType()) != VA.getValVT())
Eric Christopher4f512ef2010-10-22 01:28:00 +00001727 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001728
Eric Christopher4f512ef2010-10-22 01:28:00 +00001729 // Make the copy.
1730 unsigned SrcReg = Reg + VA.getValNo();
1731 unsigned DstReg = VA.getLocReg();
1732 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1733 // Avoid a cross-class copy. This is very unlikely.
1734 if (!SrcRC->contains(DstReg))
1735 return false;
1736 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1737 DstReg).addReg(SrcReg);
1738
1739 // Mark the register as live out of the function.
1740 MRI.addLiveOut(VA.getLocReg());
1741 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001742
Eric Christopher4f512ef2010-10-22 01:28:00 +00001743 unsigned RetOpc = isThumb ? ARM::tBX_RET : ARM::BX_RET;
1744 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1745 TII.get(RetOpc)));
1746 return true;
1747}
1748
Eric Christopher872f4a22011-02-22 01:37:10 +00001749unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
1750
Eric Christopher872f4a22011-02-22 01:37:10 +00001751 // Darwin needs the r9 versions of the opcodes.
1752 bool isDarwin = Subtarget->isTargetDarwin();
Eric Christopher04356612011-04-05 00:39:26 +00001753 if (isThumb) {
Eric Christopher872f4a22011-02-22 01:37:10 +00001754 return isDarwin ? ARM::tBLr9 : ARM::tBL;
1755 } else {
1756 return isDarwin ? ARM::BLr9 : ARM::BL;
1757 }
1758}
1759
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001760// A quick function that will emit a call for a named libcall in F with the
1761// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00001762// can emit a call for any libcall we can produce. This is an abridged version
1763// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001764// like computed function pointers or strange arguments at call sites.
1765// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1766// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001767bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1768 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001769
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001770 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001771 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001772 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001773 if (RetTy->isVoidTy())
1774 RetVT = MVT::isVoid;
1775 else if (!isTypeLegal(RetTy, RetVT))
1776 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001777
Eric Christopher836c6242010-12-15 23:47:29 +00001778 // TODO: For now if we have long calls specified we don't handle the call.
1779 if (EnableARMLongCalls) return false;
1780
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001781 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001782 SmallVector<Value*, 8> Args;
1783 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001784 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001785 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1786 Args.reserve(I->getNumOperands());
1787 ArgRegs.reserve(I->getNumOperands());
1788 ArgVTs.reserve(I->getNumOperands());
1789 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001790 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001791 Value *Op = I->getOperand(i);
1792 unsigned Arg = getRegForValue(Op);
1793 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001794
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001795 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001796 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001797 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001798
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001799 ISD::ArgFlagsTy Flags;
1800 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1801 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001802
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001803 Args.push_back(Op);
1804 ArgRegs.push_back(Arg);
1805 ArgVTs.push_back(ArgVT);
1806 ArgFlags.push_back(Flags);
1807 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001808
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001809 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001810 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001811 unsigned NumBytes;
1812 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1813 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001814
Eric Christopher6344a5f2011-04-29 00:07:20 +00001815 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001816 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001817 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00001818 unsigned CallOpc = ARMSelectCallOp(NULL);
1819 if(isThumb)
Eric Christopherc19aadb2010-12-21 03:50:43 +00001820 // Explicitly adding the predicate here.
1821 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1822 TII.get(CallOpc)))
1823 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00001824 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00001825 // Explicitly adding the predicate here.
1826 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1827 TII.get(CallOpc))
1828 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001829
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001830 // Add implicit physical register uses to the call.
1831 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1832 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001833
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001834 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001835 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001836 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001837
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001838 // Set all unused physreg defs as dead.
1839 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001840
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001841 return true;
1842}
1843
Eric Christopherf9764fa2010-09-30 20:49:44 +00001844bool ARMFastISel::SelectCall(const Instruction *I) {
1845 const CallInst *CI = cast<CallInst>(I);
1846 const Value *Callee = CI->getCalledValue();
1847
1848 // Can't handle inline asm or worry about intrinsics yet.
1849 if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false;
1850
Eric Christopher52f6c032011-05-02 20:16:33 +00001851 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001852 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00001853 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00001854 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001855
Eric Christopherf9764fa2010-09-30 20:49:44 +00001856 // Check the calling convention.
1857 ImmutableCallSite CS(CI);
1858 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00001859
Eric Christopherf9764fa2010-09-30 20:49:44 +00001860 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00001861
Eric Christopherf9764fa2010-09-30 20:49:44 +00001862 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001863 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1864 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00001865 if (FTy->isVarArg())
1866 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001867
Eric Christopherf9764fa2010-09-30 20:49:44 +00001868 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001869 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001870 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001871 if (RetTy->isVoidTy())
1872 RetVT = MVT::isVoid;
1873 else if (!isTypeLegal(RetTy, RetVT))
1874 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001875
Eric Christopher836c6242010-12-15 23:47:29 +00001876 // TODO: For now if we have long calls specified we don't handle the call.
1877 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00001878
Eric Christopherf9764fa2010-09-30 20:49:44 +00001879 // Set up the argument vectors.
1880 SmallVector<Value*, 8> Args;
1881 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001882 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001883 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1884 Args.reserve(CS.arg_size());
1885 ArgRegs.reserve(CS.arg_size());
1886 ArgVTs.reserve(CS.arg_size());
1887 ArgFlags.reserve(CS.arg_size());
1888 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1889 i != e; ++i) {
1890 unsigned Arg = getRegForValue(*i);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001891
Eric Christopherf9764fa2010-09-30 20:49:44 +00001892 if (Arg == 0)
1893 return false;
1894 ISD::ArgFlagsTy Flags;
1895 unsigned AttrInd = i - CS.arg_begin() + 1;
1896 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
1897 Flags.setSExt();
1898 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
1899 Flags.setZExt();
1900
1901 // FIXME: Only handle *easy* calls for now.
1902 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1903 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1904 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1905 CS.paramHasAttr(AttrInd, Attribute::ByVal))
1906 return false;
1907
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001908 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001909 MVT ArgVT;
Chad Rosier3a7572f2011-10-17 22:54:23 +00001910 // FIXME: Should be able to handle i1, i8, and/or i16 parameters.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001911 if (!isTypeLegal(ArgTy, ArgVT))
1912 return false;
1913 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1914 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001915
Eric Christopherf9764fa2010-09-30 20:49:44 +00001916 Args.push_back(*i);
1917 ArgRegs.push_back(Arg);
1918 ArgVTs.push_back(ArgVT);
1919 ArgFlags.push_back(Flags);
1920 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001921
Eric Christopherf9764fa2010-09-30 20:49:44 +00001922 // Handle the arguments now that we've gotten them.
1923 SmallVector<unsigned, 4> RegArgs;
1924 unsigned NumBytes;
1925 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1926 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001927
Eric Christopher6344a5f2011-04-29 00:07:20 +00001928 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001929 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001930 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00001931 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00001932 // Explicitly adding the predicate here.
Eric Christopher872f4a22011-02-22 01:37:10 +00001933 if(isThumb)
Eric Christopherc19aadb2010-12-21 03:50:43 +00001934 // Explicitly adding the predicate here.
1935 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1936 TII.get(CallOpc)))
1937 .addGlobalAddress(GV, 0, 0);
Eric Christopher872f4a22011-02-22 01:37:10 +00001938 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00001939 // Explicitly adding the predicate here.
1940 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1941 TII.get(CallOpc))
1942 .addGlobalAddress(GV, 0, 0));
Eric Christopher299bbb22011-04-29 00:03:10 +00001943
Eric Christopherf9764fa2010-09-30 20:49:44 +00001944 // Add implicit physical register uses to the call.
1945 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1946 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001947
Eric Christopherf9764fa2010-09-30 20:49:44 +00001948 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001949 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001950 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001951
Eric Christopherf9764fa2010-09-30 20:49:44 +00001952 // Set all unused physreg defs as dead.
1953 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001954
Eric Christopherf9764fa2010-09-30 20:49:44 +00001955 return true;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001956
Eric Christopherf9764fa2010-09-30 20:49:44 +00001957}
1958
Eli Friedman76927d732011-05-25 23:49:02 +00001959bool ARMFastISel::SelectIntCast(const Instruction *I) {
1960 // On ARM, in general, integer casts don't involve legal types; this code
1961 // handles promotable integers. The high bits for a type smaller than
1962 // the register size are assumed to be undefined.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001963 Type *DestTy = I->getType();
Eli Friedman76927d732011-05-25 23:49:02 +00001964 Value *Op = I->getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001965 Type *SrcTy = Op->getType();
Eli Friedman76927d732011-05-25 23:49:02 +00001966
1967 EVT SrcVT, DestVT;
1968 SrcVT = TLI.getValueType(SrcTy, true);
1969 DestVT = TLI.getValueType(DestTy, true);
1970
1971 if (isa<TruncInst>(I)) {
1972 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
1973 return false;
1974 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1975 return false;
1976
1977 unsigned SrcReg = getRegForValue(Op);
1978 if (!SrcReg) return false;
1979
1980 // Because the high bits are undefined, a truncate doesn't generate
1981 // any code.
1982 UpdateValueMap(I, SrcReg);
1983 return true;
Eric Christopher471e4222011-06-08 23:55:35 +00001984 }
Eli Friedman76927d732011-05-25 23:49:02 +00001985 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
1986 return false;
1987
1988 unsigned Opc;
1989 bool isZext = isa<ZExtInst>(I);
1990 bool isBoolZext = false;
Eli Friedmana4d487f2011-05-27 18:02:04 +00001991 if (!SrcVT.isSimple())
1992 return false;
Eli Friedman76927d732011-05-25 23:49:02 +00001993 switch (SrcVT.getSimpleVT().SimpleTy) {
1994 default: return false;
1995 case MVT::i16:
Jim Grosbachd04f6a52011-08-23 20:53:08 +00001996 if (!Subtarget->hasV6Ops()) return false;
Eli Friedman76927d732011-05-25 23:49:02 +00001997 if (isZext)
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001998 Opc = isThumb ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00001999 else
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002000 Opc = isThumb ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002001 break;
2002 case MVT::i8:
Jim Grosbachd04f6a52011-08-23 20:53:08 +00002003 if (!Subtarget->hasV6Ops()) return false;
Eli Friedman76927d732011-05-25 23:49:02 +00002004 if (isZext)
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002005 Opc = isThumb ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002006 else
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002007 Opc = isThumb ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002008 break;
2009 case MVT::i1:
2010 if (isZext) {
2011 Opc = isThumb ? ARM::t2ANDri : ARM::ANDri;
2012 isBoolZext = true;
2013 break;
2014 }
2015 return false;
2016 }
2017
2018 // FIXME: We could save an instruction in many cases by special-casing
2019 // load instructions.
2020 unsigned SrcReg = getRegForValue(Op);
2021 if (!SrcReg) return false;
2022
2023 unsigned DestReg = createResultReg(TLI.getRegClassFor(MVT::i32));
2024 MachineInstrBuilder MIB;
2025 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
2026 .addReg(SrcReg);
2027 if (isBoolZext)
2028 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002029 else
2030 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002031 AddOptionalDefs(MIB);
2032 UpdateValueMap(I, DestReg);
2033 return true;
2034}
2035
Eric Christopher56d2b722010-09-02 23:43:26 +00002036// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002037bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002038
Eric Christopherab695882010-07-21 22:26:11 +00002039 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002040 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002041 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002042 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002043 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002044 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002045 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002046 case Instruction::ICmp:
2047 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002048 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002049 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002050 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002051 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002052 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002053 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00002054 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002055 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00002056 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00002057 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00002058 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002059 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00002060 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002061 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00002062 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002063 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00002064 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00002065 case Instruction::SRem:
2066 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002067 case Instruction::Call:
2068 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002069 case Instruction::Select:
2070 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002071 case Instruction::Ret:
2072 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002073 case Instruction::Trunc:
2074 case Instruction::ZExt:
2075 case Instruction::SExt:
2076 return SelectIntCast(I);
Eric Christopherab695882010-07-21 22:26:11 +00002077 default: break;
2078 }
2079 return false;
2080}
2081
2082namespace llvm {
2083 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00002084 // Completely untested on non-darwin.
2085 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002086
Eric Christopheraaa8df42010-11-02 01:21:28 +00002087 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002088 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002089 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002090 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002091 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002092 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002093 }
2094}