blob: b20cfd36cd6efce48044cbda48fbffc6974eb23e [file] [log] [blame]
Andrew Lenharth886470e2005-01-24 18:45:41 +00001//===-- AlphaTargetMachine.cpp - Define TargetMachine for Alpha -----------===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00009//
Andrew Lenharth304d0f32005-01-22 23:41:55 +000010//
11//===----------------------------------------------------------------------===//
12
13#include "Alpha.h"
Andrew Lenharth0934ae02005-07-22 20:52:16 +000014#include "AlphaJITInfo.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000015#include "AlphaTargetMachine.h"
Andrew Lenharth2f401632005-02-01 20:35:11 +000016#include "llvm/Module.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000017#include "llvm/CodeGen/Passes.h"
18#include "llvm/Target/TargetOptions.h"
19#include "llvm/Target/TargetMachineRegistry.h"
20#include "llvm/Transforms/Scalar.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000021#include <iostream>
Andrew Lenharth2f401632005-02-01 20:35:11 +000022
Andrew Lenharth304d0f32005-01-22 23:41:55 +000023using namespace llvm;
24
25namespace {
26 // Register the targets
27 RegisterTarget<AlphaTargetMachine> X("alpha", " Alpha (incomplete)");
28}
29
Andrew Lenharthe4f161c2005-03-02 17:21:38 +000030namespace llvm {
Misha Brukman4633f1c2005-04-21 23:13:11 +000031 cl::opt<bool> EnableAlphaLSR("enable-lsr-for-alpha",
32 cl::desc("Enable LSR for Alpha (beta option!)"),
Andrew Lenharthe4f161c2005-03-02 17:21:38 +000033 cl::Hidden);
34}
35
Andrew Lenharth2f401632005-02-01 20:35:11 +000036unsigned AlphaTargetMachine::getModuleMatchQuality(const Module &M) {
37 // We strongly match "alpha*".
38 std::string TT = M.getTargetTriple();
39 if (TT.size() >= 5 && TT[0] == 'a' && TT[1] == 'l' && TT[2] == 'p' &&
40 TT[3] == 'h' && TT[4] == 'a')
41 return 20;
42
43 if (M.getEndianness() == Module::LittleEndian &&
44 M.getPointerSize() == Module::Pointer64)
45 return 10; // Weak match
46 else if (M.getEndianness() != Module::AnyEndianness ||
47 M.getPointerSize() != Module::AnyPointerSize)
48 return 0; // Match for some other target
49
50 return 0;
51}
52
Andrew Lenharth0934ae02005-07-22 20:52:16 +000053unsigned AlphaTargetMachine::getJITMatchQuality() {
Andrew Lenharth38396f82005-07-22 21:00:30 +000054#ifdef __alpha
Andrew Lenharth0934ae02005-07-22 20:52:16 +000055 return 10;
56#else
57 return 0;
58#endif
59}
60
Jim Laskeyb1e11802005-09-01 21:38:21 +000061AlphaTargetMachine::AlphaTargetMachine(const Module &M, IntrinsicLowering *IL,
62 const std::string &FS)
Misha Brukman4633f1c2005-04-21 23:13:11 +000063 : TargetMachine("alpha", IL, true),
Andrew Lenharthdc7c0b82005-08-03 22:33:21 +000064 FrameInfo(TargetFrameInfo::StackGrowsDown, 16, 0),
Andrew Lenharth0934ae02005-07-22 20:52:16 +000065 JITInfo(*this)
Andrew Lenharth304d0f32005-01-22 23:41:55 +000066{}
67
Chris Lattner0431c962005-06-25 02:48:37 +000068/// addPassesToEmitFile - Add passes to the specified pass manager to implement
69/// a static compiler for this target.
Andrew Lenharth304d0f32005-01-22 23:41:55 +000070///
Chris Lattner0431c962005-06-25 02:48:37 +000071bool AlphaTargetMachine::addPassesToEmitFile(PassManager &PM,
72 std::ostream &Out,
73 CodeGenFileType FileType) {
74 if (FileType != TargetMachine::AssemblyFile) return true;
Misha Brukman4633f1c2005-04-21 23:13:11 +000075
Andrew Lenharthf3f475e2005-03-03 19:03:21 +000076 if (EnableAlphaLSR) {
Andrew Lenharthe4f161c2005-03-02 17:21:38 +000077 PM.add(createLoopStrengthReducePass());
Andrew Lenharthf3f475e2005-03-03 19:03:21 +000078 PM.add(createCFGSimplificationPass());
79 }
Andrew Lenharthe4f161c2005-03-02 17:21:38 +000080
Andrew Lenharth304d0f32005-01-22 23:41:55 +000081 // FIXME: Implement efficient support for garbage collection intrinsics.
82 PM.add(createLowerGCPass());
83
84 // FIXME: Implement the invoke/unwind instructions!
85 PM.add(createLowerInvokePass());
86
87 // FIXME: Implement the switch instruction in the instruction selector!
88 PM.add(createLowerSwitchPass());
89
Andrew Lenharth304d0f32005-01-22 23:41:55 +000090 // Make sure that no unreachable blocks are instruction selected.
91 PM.add(createUnreachableBlockEliminationPass());
92
93 PM.add(createAlphaPatternInstructionSelector(*this));
94
95 if (PrintMachineCode)
96 PM.add(createMachineFunctionPrinterPass(&std::cerr));
97
98 PM.add(createRegisterAllocator());
99
100 if (PrintMachineCode)
101 PM.add(createMachineFunctionPrinterPass(&std::cerr));
102
103 PM.add(createPrologEpilogCodeInserter());
Misha Brukman4633f1c2005-04-21 23:13:11 +0000104
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000105 // Must run branch selection immediately preceding the asm printer
106 //PM.add(createAlphaBranchSelectionPass());
Misha Brukman4633f1c2005-04-21 23:13:11 +0000107
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000108 PM.add(createAlphaCodePrinterPass(Out, *this));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000109
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000110 PM.add(createMachineCodeDeleter());
111 return false;
112}
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000113
114void AlphaJITInfo::addPassesToJITCompile(FunctionPassManager &PM) {
115
116 if (EnableAlphaLSR) {
117 PM.add(createLoopStrengthReducePass());
118 PM.add(createCFGSimplificationPass());
119 }
120
121 // FIXME: Implement efficient support for garbage collection intrinsics.
122 PM.add(createLowerGCPass());
123
124 // FIXME: Implement the invoke/unwind instructions!
125 PM.add(createLowerInvokePass());
126
127 // FIXME: Implement the switch instruction in the instruction selector!
128 PM.add(createLowerSwitchPass());
129
130 // Make sure that no unreachable blocks are instruction selected.
131 PM.add(createUnreachableBlockEliminationPass());
132
133 PM.add(createAlphaPatternInstructionSelector(TM));
134
135 if (PrintMachineCode)
136 PM.add(createMachineFunctionPrinterPass(&std::cerr));
137
138 PM.add(createRegisterAllocator());
139
140 if (PrintMachineCode)
141 PM.add(createMachineFunctionPrinterPass(&std::cerr));
142
143 PM.add(createPrologEpilogCodeInserter());
144
145 // Must run branch selection immediately preceding the asm printer
146 //PM.add(createAlphaBranchSelectionPass());
147
148}
149
150bool AlphaTargetMachine::addPassesToEmitMachineCode(FunctionPassManager &PM,
151 MachineCodeEmitter &MCE) {
152 PM.add(createAlphaCodeEmitterPass(MCE));
153 // Delete machine code for this function
154 PM.add(createMachineCodeDeleter());
155 return false;
156}