Chris Lattner | 035dfbe | 2002-08-09 20:08:06 +0000 | [diff] [blame] | 1 | //===-- InstrSelectionSupport.cpp -----------------------------------------===// |
| 2 | // |
| 3 | // Target-independent instruction selection code. See SparcInstrSelection.cpp |
| 4 | // for usage. |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 5 | // |
Chris Lattner | 035dfbe | 2002-08-09 20:08:06 +0000 | [diff] [blame] | 6 | //===----------------------------------------------------------------------===// |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 7 | |
| 8 | #include "llvm/CodeGen/InstrSelectionSupport.h" |
| 9 | #include "llvm/CodeGen/InstrSelection.h" |
Vikram S. Adve | 36f0a9e | 2002-05-19 15:34:29 +0000 | [diff] [blame] | 10 | #include "llvm/CodeGen/MachineInstrAnnot.h" |
Chris Lattner | fb3b1ec | 2002-02-03 07:39:06 +0000 | [diff] [blame] | 11 | #include "llvm/CodeGen/MachineCodeForInstruction.h" |
Chris Lattner | fb3b1ec | 2002-02-03 07:39:06 +0000 | [diff] [blame] | 12 | #include "llvm/CodeGen/InstrForest.h" |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 13 | #include "llvm/Target/TargetMachine.h" |
Chris Lattner | d0f166a | 2002-12-29 03:13:05 +0000 | [diff] [blame] | 14 | #include "llvm/Target/TargetRegInfo.h" |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 15 | #include "llvm/Target/TargetInstrInfo.h" |
Chris Lattner | 31bcdb8 | 2002-04-28 19:55:58 +0000 | [diff] [blame] | 16 | #include "llvm/Constants.h" |
Chris Lattner | 795ba6c | 2003-01-15 21:36:50 +0000 | [diff] [blame] | 17 | #include "llvm/BasicBlock.h" |
Chris Lattner | c5b8b1a | 2002-10-28 23:54:47 +0000 | [diff] [blame] | 18 | #include "llvm/DerivedTypes.h" |
Chris Lattner | 1815383 | 2003-07-23 14:55:59 +0000 | [diff] [blame] | 19 | #include "../../Target/Sparc/SparcInstrSelectionSupport.h" // FIXME! |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 20 | |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 21 | |
Vikram S. Adve | 36f0a9e | 2002-05-19 15:34:29 +0000 | [diff] [blame] | 22 | // Generate code to load the constant into a TmpInstruction (virtual reg) and |
| 23 | // returns the virtual register. |
| 24 | // |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 25 | static TmpInstruction* |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 26 | InsertCodeToLoadConstant(Function *F, |
Vikram S. Adve | 42f6320 | 2002-03-18 03:33:43 +0000 | [diff] [blame] | 27 | Value* opValue, |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 28 | Instruction* vmInstr, |
Chris Lattner | 1815383 | 2003-07-23 14:55:59 +0000 | [diff] [blame] | 29 | std::vector<MachineInstr*>& loadConstVec, |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 30 | TargetMachine& target) |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 31 | { |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 32 | // Create a tmp virtual register to hold the constant. |
Vikram S. Adve | 36f0a9e | 2002-05-19 15:34:29 +0000 | [diff] [blame] | 33 | MachineCodeForInstruction &mcfi = MachineCodeForInstruction::get(vmInstr); |
Vikram S. Adve | f3d3ca1 | 2003-05-31 07:41:24 +0000 | [diff] [blame] | 34 | TmpInstruction* tmpReg = new TmpInstruction(mcfi, opValue); |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 35 | |
Vikram S. Adve | 36f0a9e | 2002-05-19 15:34:29 +0000 | [diff] [blame] | 36 | target.getInstrInfo().CreateCodeToLoadConst(target, F, opValue, tmpReg, |
| 37 | loadConstVec, mcfi); |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 38 | |
| 39 | // Record the mapping from the tmp VM instruction to machine instruction. |
| 40 | // Do this for all machine instructions that were not mapped to any |
| 41 | // other temp values created by |
| 42 | // tmpReg->addMachineInstruction(loadConstVec.back()); |
| 43 | |
| 44 | return tmpReg; |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 45 | } |
| 46 | |
| 47 | |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 48 | MachineOperand::MachineOperandType |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 49 | ChooseRegOrImmed(int64_t intValue, |
| 50 | bool isSigned, |
| 51 | MachineOpCode opCode, |
| 52 | const TargetMachine& target, |
| 53 | bool canUseImmed, |
| 54 | unsigned int& getMachineRegNum, |
| 55 | int64_t& getImmedValue) |
| 56 | { |
| 57 | MachineOperand::MachineOperandType opType=MachineOperand::MO_VirtualRegister; |
| 58 | getMachineRegNum = 0; |
| 59 | getImmedValue = 0; |
| 60 | |
| 61 | if (canUseImmed && |
Chris Lattner | 795ba6c | 2003-01-15 21:36:50 +0000 | [diff] [blame] | 62 | target.getInstrInfo().constantFitsInImmedField(opCode, intValue)) |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 63 | { |
| 64 | opType = isSigned? MachineOperand::MO_SignExtendedImmed |
| 65 | : MachineOperand::MO_UnextendedImmed; |
| 66 | getImmedValue = intValue; |
| 67 | } |
| 68 | else if (intValue == 0 && target.getRegInfo().getZeroRegNum() >= 0) |
| 69 | { |
| 70 | opType = MachineOperand::MO_MachineRegister; |
| 71 | getMachineRegNum = target.getRegInfo().getZeroRegNum(); |
| 72 | } |
| 73 | |
| 74 | return opType; |
| 75 | } |
| 76 | |
| 77 | |
| 78 | MachineOperand::MachineOperandType |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 79 | ChooseRegOrImmed(Value* val, |
| 80 | MachineOpCode opCode, |
| 81 | const TargetMachine& target, |
| 82 | bool canUseImmed, |
| 83 | unsigned int& getMachineRegNum, |
| 84 | int64_t& getImmedValue) |
| 85 | { |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 86 | getMachineRegNum = 0; |
| 87 | getImmedValue = 0; |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 88 | |
| 89 | // To use reg or immed, constant needs to be integer, bool, or a NULL pointer |
Vikram S. Adve | b5161b6 | 2003-07-29 19:50:12 +0000 | [diff] [blame^] | 90 | // TargetInstrInfo::ConvertConstantToIntType() does the right conversions: |
| 91 | bool isValidConstant; |
| 92 | uint64_t valueToUse = |
| 93 | target.getInstrInfo().ConvertConstantToIntType(target, val, val->getType(), |
| 94 | isValidConstant); |
| 95 | if (! isValidConstant) |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 96 | return MachineOperand::MO_VirtualRegister; |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 97 | |
Vikram S. Adve | b5161b6 | 2003-07-29 19:50:12 +0000 | [diff] [blame^] | 98 | // Now check if the constant value fits in the IMMED field. |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 99 | // |
Vikram S. Adve | b5161b6 | 2003-07-29 19:50:12 +0000 | [diff] [blame^] | 100 | return ChooseRegOrImmed((int64_t) valueToUse, val->getType()->isSigned(), |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 101 | opCode, target, canUseImmed, |
| 102 | getMachineRegNum, getImmedValue); |
Vikram S. Adve | a1d14f3 | 2001-10-10 20:50:43 +0000 | [diff] [blame] | 103 | } |
| 104 | |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 105 | //--------------------------------------------------------------------------- |
| 106 | // Function: FixConstantOperandsForInstr |
| 107 | // |
| 108 | // Purpose: |
| 109 | // Special handling for constant operands of a machine instruction |
| 110 | // -- if the constant is 0, use the hardwired 0 register, if any; |
| 111 | // -- if the constant fits in the IMMEDIATE field, use that field; |
| 112 | // -- else create instructions to put the constant into a register, either |
| 113 | // directly or by loading explicitly from the constant pool. |
| 114 | // |
| 115 | // In the first 2 cases, the operand of `minstr' is modified in place. |
| 116 | // Returns a vector of machine instructions generated for operands that |
| 117 | // fall under case 3; these must be inserted before `minstr'. |
| 118 | //--------------------------------------------------------------------------- |
| 119 | |
Chris Lattner | 1815383 | 2003-07-23 14:55:59 +0000 | [diff] [blame] | 120 | std::vector<MachineInstr*> |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 121 | FixConstantOperandsForInstr(Instruction* vmInstr, |
| 122 | MachineInstr* minstr, |
| 123 | TargetMachine& target) |
| 124 | { |
Chris Lattner | 1815383 | 2003-07-23 14:55:59 +0000 | [diff] [blame] | 125 | std::vector<MachineInstr*> MVec; |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 126 | |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 127 | MachineOpCode opCode = minstr->getOpCode(); |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 128 | const TargetInstrInfo& instrInfo = target.getInstrInfo(); |
Chris Lattner | 8f78027 | 2002-10-29 17:25:41 +0000 | [diff] [blame] | 129 | int resultPos = instrInfo.getResultPos(opCode); |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 130 | int immedPos = instrInfo.getImmedConstantPos(opCode); |
| 131 | |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 132 | Function *F = vmInstr->getParent()->getParent(); |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 133 | |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 134 | for (unsigned op=0; op < minstr->getNumOperands(); op++) |
| 135 | { |
| 136 | const MachineOperand& mop = minstr->getOperand(op); |
| 137 | |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 138 | // Skip the result position, preallocated machine registers, or operands |
| 139 | // that cannot be constants (CC regs or PC-relative displacements) |
Chris Lattner | 8f78027 | 2002-10-29 17:25:41 +0000 | [diff] [blame] | 140 | if (resultPos == (int)op || |
Chris Lattner | 133f079 | 2002-10-28 04:45:29 +0000 | [diff] [blame] | 141 | mop.getType() == MachineOperand::MO_MachineRegister || |
| 142 | mop.getType() == MachineOperand::MO_CCRegister || |
| 143 | mop.getType() == MachineOperand::MO_PCRelativeDisp) |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 144 | continue; |
| 145 | |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 146 | bool constantThatMustBeLoaded = false; |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 147 | unsigned int machineRegNum = 0; |
| 148 | int64_t immedValue = 0; |
| 149 | Value* opValue = NULL; |
| 150 | MachineOperand::MachineOperandType opType = |
| 151 | MachineOperand::MO_VirtualRegister; |
| 152 | |
| 153 | // Operand may be a virtual register or a compile-time constant |
Chris Lattner | 133f079 | 2002-10-28 04:45:29 +0000 | [diff] [blame] | 154 | if (mop.getType() == MachineOperand::MO_VirtualRegister) |
Vikram S. Adve | 42f6320 | 2002-03-18 03:33:43 +0000 | [diff] [blame] | 155 | { |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 156 | assert(mop.getVRegValue() != NULL); |
Chris Lattner | c7c7b7a | 2003-01-15 20:32:15 +0000 | [diff] [blame] | 157 | opValue = mop.getVRegValue(); |
| 158 | if (Constant *opConst = dyn_cast<Constant>(opValue)) { |
Chris Lattner | 0412077 | 2003-01-15 19:47:53 +0000 | [diff] [blame] | 159 | opType = ChooseRegOrImmed(opConst, opCode, target, |
| 160 | (immedPos == (int)op), machineRegNum, |
| 161 | immedValue); |
| 162 | if (opType == MachineOperand::MO_VirtualRegister) |
| 163 | constantThatMustBeLoaded = true; |
| 164 | } |
Vikram S. Adve | 94e40ef | 2001-10-28 21:46:23 +0000 | [diff] [blame] | 165 | } |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 166 | else |
| 167 | { |
Chris Lattner | 0412077 | 2003-01-15 19:47:53 +0000 | [diff] [blame] | 168 | assert(mop.isImmediate()); |
| 169 | bool isSigned = mop.getType() == MachineOperand::MO_SignExtendedImmed; |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 170 | |
| 171 | // Bit-selection flags indicate an instruction that is extracting |
| 172 | // bits from its operand so ignore this even if it is a big constant. |
| 173 | if (mop.opHiBits32() || mop.opLoBits32() || |
| 174 | mop.opHiBits64() || mop.opLoBits64()) |
| 175 | continue; |
| 176 | |
| 177 | opType = ChooseRegOrImmed(mop.getImmedValue(), isSigned, |
| 178 | opCode, target, (immedPos == (int)op), |
| 179 | machineRegNum, immedValue); |
| 180 | |
Misha Brukman | 6fe6905 | 2003-06-07 02:34:43 +0000 | [diff] [blame] | 181 | if (opType == MachineOperand::MO_SignExtendedImmed || |
| 182 | opType == MachineOperand::MO_UnextendedImmed) { |
Misha Brukman | d15cd27 | 2003-06-04 04:54:06 +0000 | [diff] [blame] | 183 | // The optype is an immediate value |
| 184 | // This means we need to change the opcode, e.g. ADDr -> ADDi |
| 185 | unsigned newOpcode = convertOpcodeFromRegToImm(opCode); |
| 186 | minstr->setOpcode(newOpcode); |
| 187 | } |
| 188 | |
Chris Lattner | 133f079 | 2002-10-28 04:45:29 +0000 | [diff] [blame] | 189 | if (opType == mop.getType()) |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 190 | continue; // no change: this is the most common case |
| 191 | |
| 192 | if (opType == MachineOperand::MO_VirtualRegister) |
| 193 | { |
| 194 | constantThatMustBeLoaded = true; |
| 195 | opValue = isSigned |
Chris Lattner | 82f05d8 | 2002-09-17 17:23:09 +0000 | [diff] [blame] | 196 | ? (Value*)ConstantSInt::get(Type::LongTy, immedValue) |
| 197 | : (Value*)ConstantUInt::get(Type::ULongTy,(uint64_t)immedValue); |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 198 | } |
| 199 | } |
| 200 | |
| 201 | if (opType == MachineOperand::MO_MachineRegister) |
| 202 | minstr->SetMachineOperandReg(op, machineRegNum); |
| 203 | else if (opType == MachineOperand::MO_SignExtendedImmed || |
Misha Brukman | c740aae | 2003-06-03 03:18:20 +0000 | [diff] [blame] | 204 | opType == MachineOperand::MO_UnextendedImmed) { |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 205 | minstr->SetMachineOperandConst(op, opType, immedValue); |
Misha Brukman | 6fe6905 | 2003-06-07 02:34:43 +0000 | [diff] [blame] | 206 | // The optype is or has become an immediate |
| 207 | // This means we need to change the opcode, e.g. ADDr -> ADDi |
| 208 | unsigned newOpcode = convertOpcodeFromRegToImm(opCode); |
| 209 | minstr->setOpcode(newOpcode); |
Misha Brukman | c740aae | 2003-06-03 03:18:20 +0000 | [diff] [blame] | 210 | } else if (constantThatMustBeLoaded || |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 211 | (opValue && isa<GlobalValue>(opValue))) |
| 212 | { // opValue is a constant that must be explicitly loaded into a reg |
| 213 | assert(opValue); |
| 214 | TmpInstruction* tmpReg = InsertCodeToLoadConstant(F, opValue, vmInstr, |
Chris Lattner | 0412077 | 2003-01-15 19:47:53 +0000 | [diff] [blame] | 215 | MVec, target); |
Vikram S. Adve | 42f6320 | 2002-03-18 03:33:43 +0000 | [diff] [blame] | 216 | minstr->SetMachineOperandVal(op, MachineOperand::MO_VirtualRegister, |
| 217 | tmpReg); |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 218 | } |
| 219 | } |
| 220 | |
Vikram S. Adve | 36f0a9e | 2002-05-19 15:34:29 +0000 | [diff] [blame] | 221 | // Also, check for implicit operands used by the machine instruction |
| 222 | // (no need to check those defined since they cannot be constants). |
| 223 | // These include: |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 224 | // -- arguments to a Call |
| 225 | // -- return value of a Return |
| 226 | // Any such operand that is a constant value needs to be fixed also. |
| 227 | // The current instructions with implicit refs (viz., Call and Return) |
| 228 | // have no immediate fields, so the constant always needs to be loaded |
| 229 | // into a register. |
| 230 | // |
Vikram S. Adve | fd0ec80 | 2002-09-16 15:15:57 +0000 | [diff] [blame] | 231 | bool isCall = instrInfo.isCall(opCode); |
Vikram S. Adve | 36f0a9e | 2002-05-19 15:34:29 +0000 | [diff] [blame] | 232 | unsigned lastCallArgNum = 0; // unused if not a call |
| 233 | CallArgsDescriptor* argDesc = NULL; // unused if not a call |
| 234 | if (isCall) |
| 235 | argDesc = CallArgsDescriptor::get(minstr); |
| 236 | |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 237 | for (unsigned i=0, N=minstr->getNumImplicitRefs(); i < N; ++i) |
Chris Lattner | e9bb2df | 2001-12-03 22:26:30 +0000 | [diff] [blame] | 238 | if (isa<Constant>(minstr->getImplicitRef(i)) || |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 239 | isa<GlobalValue>(minstr->getImplicitRef(i))) |
| 240 | { |
Vikram S. Adve | 94e40ef | 2001-10-28 21:46:23 +0000 | [diff] [blame] | 241 | Value* oldVal = minstr->getImplicitRef(i); |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 242 | TmpInstruction* tmpReg = |
Chris Lattner | 0412077 | 2003-01-15 19:47:53 +0000 | [diff] [blame] | 243 | InsertCodeToLoadConstant(F, oldVal, vmInstr, MVec, target); |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 244 | minstr->setImplicitRef(i, tmpReg); |
Vikram S. Adve | 36f0a9e | 2002-05-19 15:34:29 +0000 | [diff] [blame] | 245 | |
| 246 | if (isCall) |
| 247 | { // find and replace the argument in the CallArgsDescriptor |
| 248 | unsigned i=lastCallArgNum; |
| 249 | while (argDesc->getArgInfo(i).getArgVal() != oldVal) |
| 250 | ++i; |
| 251 | assert(i < argDesc->getNumArgs() && |
| 252 | "Constant operands to a call *must* be in the arg list"); |
| 253 | lastCallArgNum = i; |
| 254 | argDesc->getArgInfo(i).replaceArgVal(tmpReg); |
| 255 | } |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 256 | } |
| 257 | |
Chris Lattner | 0412077 | 2003-01-15 19:47:53 +0000 | [diff] [blame] | 258 | return MVec; |
Vikram S. Adve | 6d35326 | 2001-10-17 23:57:50 +0000 | [diff] [blame] | 259 | } |