blob: 4a6806784a502391358d77eebea95a03d390ac13 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000018#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000019#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000020#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000021#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000023#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000025#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000026#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000030#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000031#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000032#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000033#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000034#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000035#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000036#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chandler Carruthfc226252012-03-07 09:39:46 +000043#include "llvm/ADT/Hashing.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050/// AddRegOperandToRegInfo - Add this register operand to the specified
51/// MachineRegisterInfo. If it is null, then the next/prev fields should be
52/// explicitly nulled out.
53void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000054 assert(isReg() && "Can only add reg operand to use lists");
Jim Grosbachee61d672011-08-24 16:44:17 +000055
Chris Lattner62ed6b92008-01-01 01:12:31 +000056 // If the reginfo pointer is null, just explicitly null out or next/prev
57 // pointers, to ensure they are not garbage.
58 if (RegInfo == 0) {
59 Contents.Reg.Prev = 0;
60 Contents.Reg.Next = 0;
61 return;
62 }
Jim Grosbachee61d672011-08-24 16:44:17 +000063
Chris Lattner62ed6b92008-01-01 01:12:31 +000064 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000065 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Jim Grosbachee61d672011-08-24 16:44:17 +000066
Chris Lattner80fe5312008-01-01 21:08:22 +000067 // For SSA values, we prefer to keep the definition at the start of the list.
68 // we do this by skipping over the definition if it is at the head of the
69 // list.
70 if (*Head && (*Head)->isDef())
71 Head = &(*Head)->Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000072
Chris Lattner80fe5312008-01-01 21:08:22 +000073 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000074 if (Contents.Reg.Next) {
75 assert(getReg() == Contents.Reg.Next->getReg() &&
76 "Different regs on the same list!");
77 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
78 }
Jim Grosbachee61d672011-08-24 16:44:17 +000079
Chris Lattner80fe5312008-01-01 21:08:22 +000080 Contents.Reg.Prev = Head;
81 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000082}
83
Dan Gohman3bc1a372009-04-15 01:17:37 +000084/// RemoveRegOperandFromRegInfo - Remove this register operand from the
85/// MachineRegisterInfo it is linked with.
86void MachineOperand::RemoveRegOperandFromRegInfo() {
87 assert(isOnRegUseList() && "Reg operand is not on a use list");
88 // Unlink this from the doubly linked list of operands.
89 MachineOperand *NextOp = Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000090 *Contents.Reg.Prev = NextOp;
Dan Gohman3bc1a372009-04-15 01:17:37 +000091 if (NextOp) {
92 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
93 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
94 }
95 Contents.Reg.Prev = 0;
96 Contents.Reg.Next = 0;
97}
98
Chris Lattner62ed6b92008-01-01 01:12:31 +000099void MachineOperand::setReg(unsigned Reg) {
100 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +0000101
Chris Lattner62ed6b92008-01-01 01:12:31 +0000102 // Otherwise, we have to change the register. If this operand is embedded
103 // into a machine function, we need to update the old and new register's
104 // use/def lists.
105 if (MachineInstr *MI = getParent())
106 if (MachineBasicBlock *MBB = MI->getParent())
107 if (MachineFunction *MF = MBB->getParent()) {
108 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000109 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000110 AddRegOperandToRegInfo(&MF->getRegInfo());
111 return;
112 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000113
Chris Lattner62ed6b92008-01-01 01:12:31 +0000114 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000115 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000116}
117
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000118void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
119 const TargetRegisterInfo &TRI) {
120 assert(TargetRegisterInfo::isVirtualRegister(Reg));
121 if (SubIdx && getSubReg())
122 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
123 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000124 if (SubIdx)
125 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000126}
127
128void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
129 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
130 if (getSubReg()) {
131 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000132 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
133 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000134 setSubReg(0);
135 }
136 setReg(Reg);
137}
138
Chris Lattner62ed6b92008-01-01 01:12:31 +0000139/// ChangeToImmediate - Replace this operand with a new immediate operand of
140/// the specified value. If an operand is known to be an immediate already,
141/// the setImm method should be used.
142void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
143 // If this operand is currently a register operand, and if this is in a
144 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000145 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000146 getParent()->getParent()->getParent())
147 RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000148
Chris Lattner62ed6b92008-01-01 01:12:31 +0000149 OpKind = MO_Immediate;
150 Contents.ImmVal = ImmVal;
151}
152
153/// ChangeToRegister - Replace this operand with a new register operand of
154/// the specified value. If an operand is known to be an register already,
155/// the setReg method should be used.
156void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000157 bool isKill, bool isDead, bool isUndef,
158 bool isDebug) {
Jim Grosbachee61d672011-08-24 16:44:17 +0000159 // If this operand is already a register operand, use setReg to update the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000160 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000161 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000162 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000163 setReg(Reg);
164 } else {
165 // Otherwise, change this to a register and set the reg#.
166 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000167 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000168
169 // If this operand is embedded in a function, add the operand to the
170 // register's use/def list.
171 if (MachineInstr *MI = getParent())
172 if (MachineBasicBlock *MBB = MI->getParent())
173 if (MachineFunction *MF = MBB->getParent())
174 AddRegOperandToRegInfo(&MF->getRegInfo());
175 }
176
177 IsDef = isDef;
178 IsImp = isImp;
179 IsKill = isKill;
180 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000181 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000182 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000183 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000184 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000185 SubReg = 0;
186}
187
Chris Lattnerf7382302007-12-30 21:56:09 +0000188/// isIdenticalTo - Return true if this operand is identical to the specified
189/// operand.
190bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000191 if (getType() != Other.getType() ||
192 getTargetFlags() != Other.getTargetFlags())
193 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000194
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000196 case MachineOperand::MO_Register:
197 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
198 getSubReg() == Other.getSubReg();
199 case MachineOperand::MO_Immediate:
200 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000201 case MachineOperand::MO_CImmediate:
202 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000203 case MachineOperand::MO_FPImmediate:
204 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000205 case MachineOperand::MO_MachineBasicBlock:
206 return getMBB() == Other.getMBB();
207 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000208 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000209 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000210 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000211 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000212 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000213 case MachineOperand::MO_GlobalAddress:
214 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
215 case MachineOperand::MO_ExternalSymbol:
216 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
217 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000218 case MachineOperand::MO_BlockAddress:
219 return getBlockAddress() == Other.getBlockAddress();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000220 case MO_RegisterMask:
221 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000222 case MachineOperand::MO_MCSymbol:
223 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000224 case MachineOperand::MO_Metadata:
225 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000226 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000227 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000228}
229
230/// print - Print the specified machine operand.
231///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000232void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000233 // If the instruction is embedded into a basic block, we can find the
234 // target info for the instruction.
235 if (!TM)
236 if (const MachineInstr *MI = getParent())
237 if (const MachineBasicBlock *MBB = MI->getParent())
238 if (const MachineFunction *MF = MBB->getParent())
239 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000240 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000241
Chris Lattnerf7382302007-12-30 21:56:09 +0000242 switch (getType()) {
243 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000244 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000245
Evan Cheng4784f1f2009-06-30 08:49:04 +0000246 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen04003452011-12-07 01:08:22 +0000247 isInternalRead() || isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000248 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000249 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000250 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000251 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000252 if (isEarlyClobber())
253 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000254 if (isImplicit())
255 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000256 OS << "def";
257 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000258 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000259 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000260 NeedComma = true;
261 }
Evan Cheng07897072009-10-14 23:37:31 +0000262
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000263 if (isKill() || isDead() || isUndef() || isInternalRead()) {
Chris Lattner31530612009-06-24 17:54:48 +0000264 if (NeedComma) OS << ',';
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000265 NeedComma = false;
266 if (isKill()) {
267 OS << "kill";
268 NeedComma = true;
269 }
270 if (isDead()) {
271 OS << "dead";
272 NeedComma = true;
273 }
Evan Cheng4784f1f2009-06-30 08:49:04 +0000274 if (isUndef()) {
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000275 if (NeedComma) OS << ',';
Evan Cheng4784f1f2009-06-30 08:49:04 +0000276 OS << "undef";
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000277 NeedComma = true;
278 }
279 if (isInternalRead()) {
280 if (NeedComma) OS << ',';
281 OS << "internal";
282 NeedComma = true;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000283 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000284 }
Chris Lattner31530612009-06-24 17:54:48 +0000285 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000286 }
287 break;
288 case MachineOperand::MO_Immediate:
289 OS << getImm();
290 break;
Devang Patel8594d422011-06-24 20:46:11 +0000291 case MachineOperand::MO_CImmediate:
292 getCImm()->getValue().print(OS, false);
293 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000294 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000295 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000296 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000297 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000298 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000299 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000300 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000301 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000302 break;
303 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000304 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000305 break;
306 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000307 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000308 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000309 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000310 break;
311 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000312 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000313 break;
314 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000315 OS << "<ga:";
316 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000317 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000318 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000319 break;
320 case MachineOperand::MO_ExternalSymbol:
321 OS << "<es:" << getSymbolName();
322 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000323 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000324 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000325 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000326 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000327 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000328 OS << '>';
329 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000330 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000331 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000332 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000333 case MachineOperand::MO_Metadata:
334 OS << '<';
335 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
336 OS << '>';
337 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000338 case MachineOperand::MO_MCSymbol:
339 OS << "<MCSym=" << *getMCSymbol() << '>';
340 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000341 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000342
Chris Lattner31530612009-06-24 17:54:48 +0000343 if (unsigned TF = getTargetFlags())
344 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000345}
346
347//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000348// MachineMemOperand Implementation
349//===----------------------------------------------------------------------===//
350
Chris Lattner40a858f2010-09-21 05:39:30 +0000351/// getAddrSpace - Return the LLVM IR address space number that this pointer
352/// points into.
353unsigned MachinePointerInfo::getAddrSpace() const {
354 if (V == 0) return 0;
355 return cast<PointerType>(V->getType())->getAddressSpace();
356}
357
Chris Lattnere8639032010-09-21 06:22:23 +0000358/// getConstantPool - Return a MachinePointerInfo record that refers to the
359/// constant pool.
360MachinePointerInfo MachinePointerInfo::getConstantPool() {
361 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
362}
363
364/// getFixedStack - Return a MachinePointerInfo record that refers to the
365/// the specified FrameIndex.
366MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
367 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
368}
369
Chris Lattner1daa6f42010-09-21 06:43:24 +0000370MachinePointerInfo MachinePointerInfo::getJumpTable() {
371 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
372}
373
374MachinePointerInfo MachinePointerInfo::getGOT() {
375 return MachinePointerInfo(PseudoSourceValue::getGOT());
376}
Chris Lattner40a858f2010-09-21 05:39:30 +0000377
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000378MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
379 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
380}
381
Chris Lattnerda39c392010-09-21 04:32:08 +0000382MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000383 uint64_t s, unsigned int a,
384 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000385 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000386 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
387 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000388 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
389 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000390 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000391 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000392}
393
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000394/// Profile - Gather unique data for the object.
395///
396void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000397 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000398 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000399 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000400 ID.AddInteger(Flags);
401}
402
Dan Gohmanc76909a2009-09-25 20:36:54 +0000403void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
404 // The Value and Offset may differ due to CSE. But the flags and size
405 // should be the same.
406 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
407 assert(MMO->getSize() == getSize() && "Size mismatch!");
408
409 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
410 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000411 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
412 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000413 // Also update the base and offset, because the new alignment may
414 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000415 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000416 }
417}
418
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000419/// getAlignment - Return the minimum known alignment in bytes of the
420/// actual memory reference.
421uint64_t MachineMemOperand::getAlignment() const {
422 return MinAlign(getBaseAlignment(), getOffset());
423}
424
Dan Gohmanc76909a2009-09-25 20:36:54 +0000425raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
426 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000427 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000428
Dan Gohmanc76909a2009-09-25 20:36:54 +0000429 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000430 OS << "Volatile ";
431
Dan Gohmanc76909a2009-09-25 20:36:54 +0000432 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000433 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000434 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000435 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000436 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000437
Dan Gohmancd26ec52009-09-23 01:33:16 +0000438 // Print the address information.
439 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000440 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000441 OS << "<unknown>";
442 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000443 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000444
445 // If the alignment of the memory reference itself differs from the alignment
446 // of the base pointer, print the base alignment explicitly, next to the base
447 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000448 if (MMO.getBaseAlignment() != MMO.getAlignment())
449 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000450
Dan Gohmanc76909a2009-09-25 20:36:54 +0000451 if (MMO.getOffset() != 0)
452 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000453 OS << "]";
454
455 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000456 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
457 MMO.getBaseAlignment() != MMO.getSize())
458 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000459
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000460 // Print TBAA info.
461 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
462 OS << "(tbaa=";
463 if (TBAAInfo->getNumOperands() > 0)
464 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
465 else
466 OS << "<unknown>";
467 OS << ")";
468 }
469
Bill Wendlingd65ba722011-04-29 23:45:22 +0000470 // Print nontemporal info.
471 if (MMO.isNonTemporal())
472 OS << "(nontemporal)";
473
Dan Gohmancd26ec52009-09-23 01:33:16 +0000474 return OS;
475}
476
Dan Gohmance42e402008-07-07 20:32:02 +0000477//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000478// MachineInstr Implementation
479//===----------------------------------------------------------------------===//
480
Evan Chengc0f64ff2006-11-27 23:37:22 +0000481/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000482/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000483MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000484 : MCID(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000485 MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000486 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000487 // Make sure that we get added to a machine basicblock
488 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000489}
490
Evan Cheng67f660c2006-11-30 07:08:44 +0000491void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000492 if (MCID->ImplicitDefs)
493 for (const unsigned *ImpDefs = MCID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000494 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000495 if (MCID->ImplicitUses)
496 for (const unsigned *ImpUses = MCID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000497 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000498}
499
Bob Wilson0855cad2010-04-09 04:34:03 +0000500/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
501/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000502/// the MCInstrDesc.
503MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000504 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000505 MemRefs(0), MemRefsEnd(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000506 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000507 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000508 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
509 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000510 if (!NoImp)
511 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000512 // Make sure that we get added to a machine basicblock
513 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000514}
515
Dale Johannesen06efc022009-01-27 23:20:29 +0000516/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000517MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000518 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000519 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000520 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000521 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000522 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000523 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
524 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000525 if (!NoImp)
526 addImplicitDefUseOperands();
527 // Make sure that we get added to a machine basicblock
528 LeakDetector::addGarbageObject(this);
529}
530
531/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000532/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000533/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000534MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000535 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000536 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000537 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000538 unsigned NumImplicitOps =
539 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000540 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000541 addImplicitDefUseOperands();
542 // Make sure that we get added to a machine basicblock
543 LeakDetector::addGarbageObject(this);
544 MBB->push_back(this); // Add instruction to end of basic block!
545}
546
547/// MachineInstr ctor - As above, but with a DebugLoc.
548///
549MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000550 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000551 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000552 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000553 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000554 unsigned NumImplicitOps =
555 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000556 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000557 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000558 // Make sure that we get added to a machine basicblock
559 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000560 MBB->push_back(this); // Add instruction to end of basic block!
561}
562
Misha Brukmance22e762004-07-09 14:45:17 +0000563/// MachineInstr ctor - Copies MachineInstr arg exactly
564///
Evan Cheng1ed99222008-07-19 00:37:25 +0000565MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000566 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000567 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
568 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000569 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000570
Misha Brukmance22e762004-07-09 14:45:17 +0000571 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000572 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
573 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000574
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000575 // Copy all the flags.
576 Flags = MI.Flags;
577
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000578 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000579 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000580
581 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000582}
583
Misha Brukmance22e762004-07-09 14:45:17 +0000584MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000585 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000586#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000587 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000588 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000589 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000590 "Reg operand def/use list corrupted");
591 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000592#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000593}
594
Chris Lattner62ed6b92008-01-01 01:12:31 +0000595/// getRegInfo - If this instruction is embedded into a MachineFunction,
596/// return the MachineRegisterInfo object for the current function, otherwise
597/// return null.
598MachineRegisterInfo *MachineInstr::getRegInfo() {
599 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000600 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000601 return 0;
602}
603
604/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
605/// this instruction from their respective use lists. This requires that the
606/// operands already be on their use lists.
607void MachineInstr::RemoveRegOperandsFromUseLists() {
608 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000609 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000610 Operands[i].RemoveRegOperandFromRegInfo();
611 }
612}
613
614/// AddRegOperandsToUseLists - Add all of the register operands in
615/// this instruction from their respective use lists. This requires that the
616/// operands not be on their use lists yet.
617void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
618 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000619 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000620 Operands[i].AddRegOperandToRegInfo(&RegInfo);
621 }
622}
623
624
625/// addOperand - Add the specified operand to the instruction. If it is an
626/// implicit operand, it is added to the end of the operand list. If it is
627/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000628/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000629void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000630 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000631 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000632 MachineRegisterInfo *RegInfo = getRegInfo();
633
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000634 // If the Operands backing store is reallocated, all register operands must
635 // be removed and re-added to RegInfo. It is storing pointers to operands.
636 bool Reallocate = RegInfo &&
637 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000638
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000639 // Find the insert location for the new operand. Implicit registers go at
640 // the end, everything goes before the implicit regs.
641 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000642
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000643 // Remove all the implicit operands from RegInfo if they need to be shifted.
644 // FIXME: Allow mixed explicit and implicit operands on inline asm.
645 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
646 // implicit-defs, but they must not be moved around. See the FIXME in
647 // InstrEmitter.cpp.
648 if (!isImpReg && !isInlineAsm()) {
649 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
650 --OpNo;
651 if (RegInfo)
652 Operands[OpNo].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000653 }
654 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000655
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000656 // OpNo now points as the desired insertion point. Unless this is a variadic
657 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
658 assert((isImpReg || MCID->isVariadic() || OpNo < MCID->getNumOperands()) &&
659 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000660
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000661 // All operands from OpNo have been removed from RegInfo. If the Operands
662 // backing store needs to be reallocated, we also need to remove any other
663 // register operands.
664 if (Reallocate)
665 for (unsigned i = 0; i != OpNo; ++i)
666 if (Operands[i].isReg())
667 Operands[i].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000668
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000669 // Insert the new operand at OpNo.
670 Operands.insert(Operands.begin() + OpNo, Op);
671 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000672
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000673 // The Operands backing store has now been reallocated, so we can re-add the
674 // operands before OpNo.
675 if (Reallocate)
676 for (unsigned i = 0; i != OpNo; ++i)
677 if (Operands[i].isReg())
678 Operands[i].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000679
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000680 // When adding a register operand, tell RegInfo about it.
681 if (Operands[OpNo].isReg()) {
682 // Add the new operand to RegInfo, even when RegInfo is NULL.
683 // This will initialize the linked list pointers.
684 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
685 // If the register operand is flagged as early, mark the operand as such.
686 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
687 Operands[OpNo].setIsEarlyClobber(true);
688 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000689
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000690 // Re-add all the implicit ops.
691 if (RegInfo) {
692 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000693 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000694 Operands[i].AddRegOperandToRegInfo(RegInfo);
695 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000696 }
697}
698
699/// RemoveOperand - Erase an operand from an instruction, leaving it with one
700/// fewer operand than it started with.
701///
702void MachineInstr::RemoveOperand(unsigned OpNo) {
703 assert(OpNo < Operands.size() && "Invalid operand number");
Jim Grosbachee61d672011-08-24 16:44:17 +0000704
Chris Lattner62ed6b92008-01-01 01:12:31 +0000705 // Special case removing the last one.
706 if (OpNo == Operands.size()-1) {
707 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000708 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000709 Operands.back().RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000710
Chris Lattner62ed6b92008-01-01 01:12:31 +0000711 Operands.pop_back();
712 return;
713 }
714
715 // Otherwise, we are removing an interior operand. If we have reginfo to
716 // update, remove all operands that will be shifted down from their reg lists,
717 // move everything down, then re-add them.
718 MachineRegisterInfo *RegInfo = getRegInfo();
719 if (RegInfo) {
720 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000721 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000722 Operands[i].RemoveRegOperandFromRegInfo();
723 }
724 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000725
Chris Lattner62ed6b92008-01-01 01:12:31 +0000726 Operands.erase(Operands.begin()+OpNo);
727
728 if (RegInfo) {
729 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000730 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000731 Operands[i].AddRegOperandToRegInfo(RegInfo);
732 }
733 }
734}
735
Dan Gohmanc76909a2009-09-25 20:36:54 +0000736/// addMemOperand - Add a MachineMemOperand to the machine instruction.
737/// This function should be used only occasionally. The setMemRefs function
738/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000739void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000740 MachineMemOperand *MO) {
741 mmo_iterator OldMemRefs = MemRefs;
742 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000743
Dan Gohmanc76909a2009-09-25 20:36:54 +0000744 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
745 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
746 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000747
Dan Gohmanc76909a2009-09-25 20:36:54 +0000748 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
749 NewMemRefs[NewNum - 1] = MO;
750
751 MemRefs = NewMemRefs;
752 MemRefsEnd = NewMemRefsEnd;
753}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000754
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000755bool
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000756MachineInstr::hasProperty(unsigned MCFlag, QueryType Type) const {
Evan Chengddfd1372011-12-14 02:11:42 +0000757 if (Type == IgnoreBundle || !isBundle())
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000758 return getDesc().getFlags() & (1 << MCFlag);
759
760 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000761 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000762 while (MII != MBB->end() && MII->isInsideBundle()) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000763 if (MII->getDesc().getFlags() & (1 << MCFlag)) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000764 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000765 return true;
766 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000767 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000768 return false;
769 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000770 ++MII;
771 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000772
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000773 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000774}
775
Evan Cheng506049f2010-03-03 01:44:33 +0000776bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
777 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000778 // If opcodes or number of operands are not the same then the two
779 // instructions are obviously not identical.
780 if (Other->getOpcode() != getOpcode() ||
781 Other->getNumOperands() != getNumOperands())
782 return false;
783
Evan Chengddfd1372011-12-14 02:11:42 +0000784 if (isBundle()) {
785 // Both instructions are bundles, compare MIs inside the bundle.
786 MachineBasicBlock::const_instr_iterator I1 = *this;
787 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
788 MachineBasicBlock::const_instr_iterator I2 = *Other;
789 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
790 while (++I1 != E1 && I1->isInsideBundle()) {
791 ++I2;
792 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
793 return false;
794 }
795 }
796
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000797 // Check operands to make sure they match.
798 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
799 const MachineOperand &MO = getOperand(i);
800 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000801 if (!MO.isReg()) {
802 if (!MO.isIdenticalTo(OMO))
803 return false;
804 continue;
805 }
806
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000807 // Clients may or may not want to ignore defs when testing for equality.
808 // For example, machine CSE pass only cares about finding common
809 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000810 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000811 if (Check == IgnoreDefs)
812 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000813 else if (Check == IgnoreVRegDefs) {
814 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
815 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
816 if (MO.getReg() != OMO.getReg())
817 return false;
818 } else {
819 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000820 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000821 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
822 return false;
823 }
824 } else {
825 if (!MO.isIdenticalTo(OMO))
826 return false;
827 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
828 return false;
829 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000830 }
Devang Patel9194c672011-07-07 17:45:33 +0000831 // If DebugLoc does not match then two dbg.values are not identical.
832 if (isDebugValue())
833 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
834 && getDebugLoc() != Other->getDebugLoc())
835 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000836 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000837}
838
Chris Lattner48d7c062006-04-17 21:35:41 +0000839/// removeFromParent - This method unlinks 'this' from the containing basic
840/// block, and returns it, but does not delete it.
841MachineInstr *MachineInstr::removeFromParent() {
842 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000843
844 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000845 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000846 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000847 MachineBasicBlock::instr_iterator MII = *this; ++MII;
848 MachineBasicBlock::instr_iterator E = MBB->instr_end();
849 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000850 MachineInstr *MI = &*MII;
851 ++MII;
852 MBB->remove(MI);
853 }
854 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000855 getParent()->remove(this);
856 return this;
857}
858
859
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000860/// eraseFromParent - This method unlinks 'this' from the containing basic
861/// block, and deletes it.
862void MachineInstr::eraseFromParent() {
863 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000864 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000865 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000866 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000867 MachineBasicBlock::instr_iterator MII = *this; ++MII;
868 MachineBasicBlock::instr_iterator E = MBB->instr_end();
869 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000870 MachineInstr *MI = &*MII;
871 ++MII;
872 MBB->erase(MI);
873 }
874 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000875 getParent()->erase(this);
876}
877
878
Evan Cheng19e3f312007-05-15 01:26:09 +0000879/// getNumExplicitOperands - Returns the number of non-implicit operands.
880///
881unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000882 unsigned NumOperands = MCID->getNumOperands();
883 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000884 return NumOperands;
885
Dan Gohman9407cd42009-04-15 17:59:11 +0000886 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
887 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000888 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000889 NumOperands++;
890 }
891 return NumOperands;
892}
893
Andrew Trick99a7a132012-02-08 02:17:25 +0000894/// isBundled - Return true if this instruction part of a bundle. This is true
895/// if either itself or its following instruction is marked "InsideBundle".
896bool MachineInstr::isBundled() const {
897 if (isInsideBundle())
898 return true;
899 MachineBasicBlock::const_instr_iterator nextMI = this;
900 ++nextMI;
901 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
902}
903
Evan Chengc36b7062011-01-07 23:50:32 +0000904bool MachineInstr::isStackAligningInlineAsm() const {
905 if (isInlineAsm()) {
906 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
907 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
908 return true;
909 }
910 return false;
911}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000912
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000913int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
914 unsigned *GroupNo) const {
915 assert(isInlineAsm() && "Expected an inline asm instruction");
916 assert(OpIdx < getNumOperands() && "OpIdx out of range");
917
918 // Ignore queries about the initial operands.
919 if (OpIdx < InlineAsm::MIOp_FirstOperand)
920 return -1;
921
922 unsigned Group = 0;
923 unsigned NumOps;
924 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
925 i += NumOps) {
926 const MachineOperand &FlagMO = getOperand(i);
927 // If we reach the implicit register operands, stop looking.
928 if (!FlagMO.isImm())
929 return -1;
930 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
931 if (i + NumOps > OpIdx) {
932 if (GroupNo)
933 *GroupNo = Group;
934 return i;
935 }
936 ++Group;
937 }
938 return -1;
939}
940
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000941const TargetRegisterClass*
942MachineInstr::getRegClassConstraint(unsigned OpIdx,
943 const TargetInstrInfo *TII,
944 const TargetRegisterInfo *TRI) const {
945 // Most opcodes have fixed constraints in their MCInstrDesc.
946 if (!isInlineAsm())
947 return TII->getRegClass(getDesc(), OpIdx, TRI);
948
949 if (!getOperand(OpIdx).isReg())
950 return NULL;
951
952 // For tied uses on inline asm, get the constraint from the def.
953 unsigned DefIdx;
954 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
955 OpIdx = DefIdx;
956
957 // Inline asm stores register class constraints in the flag word.
958 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
959 if (FlagIdx < 0)
960 return NULL;
961
962 unsigned Flag = getOperand(FlagIdx).getImm();
963 unsigned RCID;
964 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
965 return TRI->getRegClass(RCID);
966
967 // Assume that all registers in a memory operand are pointers.
968 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
969 return TRI->getPointerRegClass();
970
971 return NULL;
972}
973
Evan Chengddfd1372011-12-14 02:11:42 +0000974/// getBundleSize - Return the number of instructions inside the MI bundle.
975unsigned MachineInstr::getBundleSize() const {
976 assert(isBundle() && "Expecting a bundle");
977
978 MachineBasicBlock::const_instr_iterator I = *this;
979 unsigned Size = 0;
980 while ((++I)->isInsideBundle()) {
981 ++Size;
982 }
983 assert(Size > 1 && "Malformed bundle");
984
985 return Size;
986}
987
Evan Chengfaa51072007-04-26 19:00:32 +0000988/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000989/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000990/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000991int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
992 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000993 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000994 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000995 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000996 continue;
997 unsigned MOReg = MO.getReg();
998 if (!MOReg)
999 continue;
1000 if (MOReg == Reg ||
1001 (TRI &&
1002 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1003 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1004 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001005 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001006 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001007 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001008 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001009}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001010
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001011/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1012/// indicating if this instruction reads or writes Reg. This also considers
1013/// partial defines.
1014std::pair<bool,bool>
1015MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1016 SmallVectorImpl<unsigned> *Ops) const {
1017 bool PartDef = false; // Partial redefine.
1018 bool FullDef = false; // Full define.
1019 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001020
1021 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1022 const MachineOperand &MO = getOperand(i);
1023 if (!MO.isReg() || MO.getReg() != Reg)
1024 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001025 if (Ops)
1026 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001027 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001028 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001029 else if (MO.getSubReg() && !MO.isUndef())
1030 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001031 PartDef = true;
1032 else
1033 FullDef = true;
1034 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001035 // A partial redefine uses Reg unless there is also a full define.
1036 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001037}
1038
Evan Cheng6130f662008-03-05 00:59:57 +00001039/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001040/// the specified register or -1 if it is not found. If isDead is true, defs
1041/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1042/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001043int
1044MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1045 const TargetRegisterInfo *TRI) const {
1046 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001047 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001048 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001049 // Accept regmask operands when Overlap is set.
1050 // Ignore them when looking for a specific def operand (Overlap == false).
1051 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1052 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001053 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001054 continue;
1055 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001056 bool Found = (MOReg == Reg);
1057 if (!Found && TRI && isPhys &&
1058 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1059 if (Overlap)
1060 Found = TRI->regsOverlap(MOReg, Reg);
1061 else
1062 Found = TRI->isSubRegister(MOReg, Reg);
1063 }
1064 if (Found && (!isDead || MO.isDead()))
1065 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001066 }
Evan Cheng6130f662008-03-05 00:59:57 +00001067 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001068}
Evan Cheng19e3f312007-05-15 01:26:09 +00001069
Evan Chengf277ee42007-05-29 18:35:22 +00001070/// findFirstPredOperandIdx() - Find the index of the first operand in the
1071/// operand list that is used to represent the predicate. It returns -1 if
1072/// none is found.
1073int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001074 // Don't call MCID.findFirstPredOperandIdx() because this variant
1075 // is sometimes called on an instruction that's not yet complete, and
1076 // so the number of operands is less than the MCID indicates. In
1077 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001078 const MCInstrDesc &MCID = getDesc();
1079 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001080 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001081 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001082 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001083 }
1084
Evan Chengf277ee42007-05-29 18:35:22 +00001085 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001086}
Jim Grosbachee61d672011-08-24 16:44:17 +00001087
Bob Wilsond9df5012009-04-09 17:16:43 +00001088/// isRegTiedToUseOperand - Given the index of a register def operand,
1089/// check if the register def is tied to a source operand, due to either
1090/// two-address elimination or inline assembly constraints. Returns the
1091/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001092bool MachineInstr::
1093isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001094 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001095 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001096 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001097 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001098 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001099 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001100 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001101 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1102 if (FlagIdx < 0)
1103 return false;
1104
1105 // Which part of the group is DefOpIdx?
1106 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1107
Evan Chengc36b7062011-01-07 23:50:32 +00001108 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1109 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001110 const MachineOperand &FMO = getOperand(i);
1111 if (!FMO.isImm())
1112 continue;
1113 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1114 continue;
1115 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001116 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001117 Idx == DefNo) {
1118 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001119 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001120 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001121 }
Evan Chengfb112882009-03-23 08:01:15 +00001122 }
Evan Chengef5d0702009-06-24 02:05:51 +00001123 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001124 }
1125
Bob Wilsond9df5012009-04-09 17:16:43 +00001126 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001127 const MCInstrDesc &MCID = getDesc();
1128 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001129 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001130 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001131 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001132 if (UseOpIdx)
1133 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001134 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001135 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001136 }
1137 return false;
1138}
1139
Evan Chenga24752f2009-03-19 20:30:06 +00001140/// isRegTiedToDefOperand - Return true if the operand of the specified index
1141/// is a register use and it is tied to an def operand. It also returns the def
1142/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001143bool MachineInstr::
1144isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001145 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001146 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001147 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001148 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001149
1150 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001151 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1152 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001153 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001154
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001155 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001156 unsigned DefNo;
1157 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1158 if (!DefOpIdx)
1159 return true;
1160
Evan Chengc36b7062011-01-07 23:50:32 +00001161 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001162 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001163 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001164 while (DefNo) {
1165 const MachineOperand &FMO = getOperand(DefIdx);
1166 assert(FMO.isImm());
1167 // Skip over this def.
1168 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1169 --DefNo;
1170 }
Evan Chengef5d0702009-06-24 02:05:51 +00001171 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001172 return true;
1173 }
1174 return false;
1175 }
1176
Evan Chenge837dea2011-06-28 19:10:37 +00001177 const MCInstrDesc &MCID = getDesc();
1178 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001179 return false;
1180 const MachineOperand &MO = getOperand(UseOpIdx);
1181 if (!MO.isReg() || !MO.isUse())
1182 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001183 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001184 if (DefIdx == -1)
1185 return false;
1186 if (DefOpIdx)
1187 *DefOpIdx = (unsigned)DefIdx;
1188 return true;
1189}
1190
Dan Gohmane6cd7572010-05-13 20:34:42 +00001191/// clearKillInfo - Clears kill flags on all operands.
1192///
1193void MachineInstr::clearKillInfo() {
1194 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1195 MachineOperand &MO = getOperand(i);
1196 if (MO.isReg() && MO.isUse())
1197 MO.setIsKill(false);
1198 }
1199}
1200
Evan Cheng576d1232006-12-06 08:27:42 +00001201/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1202///
1203void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1204 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1205 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001206 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001207 continue;
1208 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1209 MachineOperand &MOp = getOperand(j);
1210 if (!MOp.isIdenticalTo(MO))
1211 continue;
1212 if (MO.isKill())
1213 MOp.setIsKill();
1214 else
1215 MOp.setIsDead();
1216 break;
1217 }
1218 }
1219}
1220
Evan Cheng19e3f312007-05-15 01:26:09 +00001221/// copyPredicates - Copies predicate operand(s) from MI.
1222void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001223 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001224
Evan Chenge837dea2011-06-28 19:10:37 +00001225 const MCInstrDesc &MCID = MI->getDesc();
1226 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001227 return;
1228 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001229 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001230 // Predicated operands must be last operands.
1231 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001232 }
1233 }
1234}
1235
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001236void MachineInstr::substituteRegister(unsigned FromReg,
1237 unsigned ToReg,
1238 unsigned SubIdx,
1239 const TargetRegisterInfo &RegInfo) {
1240 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1241 if (SubIdx)
1242 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1243 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1244 MachineOperand &MO = getOperand(i);
1245 if (!MO.isReg() || MO.getReg() != FromReg)
1246 continue;
1247 MO.substPhysReg(ToReg, RegInfo);
1248 }
1249 } else {
1250 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1251 MachineOperand &MO = getOperand(i);
1252 if (!MO.isReg() || MO.getReg() != FromReg)
1253 continue;
1254 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1255 }
1256 }
1257}
1258
Evan Cheng9f1c8312008-07-03 09:09:37 +00001259/// isSafeToMove - Return true if it is safe to move this instruction. If
1260/// SawStore is set to true, it means that there is a store (or call) between
1261/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001262bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001263 AliasAnalysis *AA,
1264 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001265 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001266 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001267 SawStore = true;
1268 return false;
1269 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001270
1271 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001272 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001273 return false;
1274
1275 // See if this instruction does a load. If so, we have to guarantee that the
1276 // loaded value doesn't change between the load and the its intended
1277 // destination. The check for isInvariantLoad gives the targe the chance to
1278 // classify the load as always returning a constant, e.g. a constant pool
1279 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001280 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001281 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001282 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001283 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001284
Evan Chengb27087f2008-03-13 00:44:09 +00001285 return true;
1286}
1287
Evan Chengdf3b9932008-08-27 20:33:50 +00001288/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1289/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001290bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001291 AliasAnalysis *AA,
1292 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001293 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001294 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001295 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001296 return false;
1297 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001298 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001299 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001300 continue;
1301 // FIXME: For now, do not remat any instruction with register operands.
1302 // Later on, we can loosen the restriction is the register operands have
1303 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001304 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001305 // partially).
1306 if (MO.isUse())
1307 return false;
1308 else if (!MO.isDead() && MO.getReg() != DstReg)
1309 return false;
1310 }
1311 return true;
1312}
1313
Dan Gohman3e4fb702008-09-24 00:06:15 +00001314/// hasVolatileMemoryRef - Return true if this instruction may have a
1315/// volatile memory reference, or if the information describing the
1316/// memory reference is not available. Return false if it is known to
1317/// have no volatile memory references.
1318bool MachineInstr::hasVolatileMemoryRef() const {
1319 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001320 if (!mayStore() &&
1321 !mayLoad() &&
1322 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001323 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001324 return false;
1325
1326 // Otherwise, if the instruction has no memory reference information,
1327 // conservatively assume it wasn't preserved.
1328 if (memoperands_empty())
1329 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001330
Dan Gohman3e4fb702008-09-24 00:06:15 +00001331 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001332 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1333 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001334 return true;
1335
1336 return false;
1337}
1338
Dan Gohmane33f44c2009-10-07 17:38:06 +00001339/// isInvariantLoad - Return true if this instruction is loading from a
1340/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001341/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001342/// of a function if it does not change. This should only return true of
1343/// *all* loads the instruction does are invariant (if it does multiple loads).
1344bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1345 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001346 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001347 return false;
1348
1349 // If the instruction has lost its memoperands, conservatively assume that
1350 // it may not be an invariant load.
1351 if (memoperands_empty())
1352 return false;
1353
1354 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1355
1356 for (mmo_iterator I = memoperands_begin(),
1357 E = memoperands_end(); I != E; ++I) {
1358 if ((*I)->isVolatile()) return false;
1359 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001360 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001361
1362 if (const Value *V = (*I)->getValue()) {
1363 // A load from a constant PseudoSourceValue is invariant.
1364 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1365 if (PSV->isConstant(MFI))
1366 continue;
1367 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001368 if (AA && AA->pointsToConstantMemory(
1369 AliasAnalysis::Location(V, (*I)->getSize(),
1370 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001371 continue;
1372 }
1373
1374 // Otherwise assume conservatively.
1375 return false;
1376 }
1377
1378 // Everything checks out.
1379 return true;
1380}
1381
Evan Cheng229694f2009-12-03 02:31:43 +00001382/// isConstantValuePHI - If the specified instruction is a PHI that always
1383/// merges together the same virtual register, return the register, otherwise
1384/// return 0.
1385unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001386 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001387 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001388 assert(getNumOperands() >= 3 &&
1389 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001390
1391 unsigned Reg = getOperand(1).getReg();
1392 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1393 if (getOperand(i).getReg() != Reg)
1394 return 0;
1395 return Reg;
1396}
1397
Evan Chengc36b7062011-01-07 23:50:32 +00001398bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001399 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001400 return true;
1401 if (isInlineAsm()) {
1402 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1403 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1404 return true;
1405 }
1406
1407 return false;
1408}
1409
Evan Chenga57fabe2010-04-08 20:02:37 +00001410/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1411///
1412bool MachineInstr::allDefsAreDead() const {
1413 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1414 const MachineOperand &MO = getOperand(i);
1415 if (!MO.isReg() || MO.isUse())
1416 continue;
1417 if (!MO.isDead())
1418 return false;
1419 }
1420 return true;
1421}
1422
Evan Chengc8f46c42010-10-22 21:49:09 +00001423/// copyImplicitOps - Copy implicit register operands from specified
1424/// instruction to this instruction.
1425void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1426 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1427 i != e; ++i) {
1428 const MachineOperand &MO = MI->getOperand(i);
1429 if (MO.isReg() && MO.isImplicit())
1430 addOperand(MO);
1431 }
1432}
1433
Brian Gaeke21326fc2004-02-13 04:39:32 +00001434void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001435 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001436}
1437
Jim Grosbachee61d672011-08-24 16:44:17 +00001438static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001439 raw_ostream &CommentOS) {
1440 const LLVMContext &Ctx = MF->getFunction()->getContext();
1441 if (!DL.isUnknown()) { // Print source line info.
1442 DIScope Scope(DL.getScope(Ctx));
1443 // Omit the directory, because it's likely to be long and uninteresting.
1444 if (Scope.Verify())
1445 CommentOS << Scope.getFilename();
1446 else
1447 CommentOS << "<unknown>";
1448 CommentOS << ':' << DL.getLine();
1449 if (DL.getCol() != 0)
1450 CommentOS << ':' << DL.getCol();
1451 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1452 if (!InlinedAtDL.isUnknown()) {
1453 CommentOS << " @[ ";
1454 printDebugLoc(InlinedAtDL, MF, CommentOS);
1455 CommentOS << " ]";
1456 }
1457 }
1458}
1459
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001460void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001461 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1462 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001463 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001464 if (const MachineBasicBlock *MBB = getParent()) {
1465 MF = MBB->getParent();
1466 if (!TM && MF)
1467 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001468 if (MF)
1469 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001470 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001471
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001472 // Save a list of virtual registers.
1473 SmallVector<unsigned, 8> VirtRegs;
1474
Dan Gohman0ba90f32009-10-31 20:19:03 +00001475 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001476 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001477 for (; StartOp < e && getOperand(StartOp).isReg() &&
1478 getOperand(StartOp).isDef() &&
1479 !getOperand(StartOp).isImplicit();
1480 ++StartOp) {
1481 if (StartOp != 0) OS << ", ";
1482 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001483 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001484 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001485 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001486 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001487
Dan Gohman0ba90f32009-10-31 20:19:03 +00001488 if (StartOp != 0)
1489 OS << " = ";
1490
1491 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001492 if (TM && TM->getInstrInfo())
1493 OS << TM->getInstrInfo()->getName(getOpcode());
1494 else
1495 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001496
Dan Gohman0ba90f32009-10-31 20:19:03 +00001497 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001498 bool OmittedAnyCallClobbers = false;
1499 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001500 unsigned AsmDescOp = ~0u;
1501 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001502
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001503 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001504 // Print asm string.
1505 OS << " ";
1506 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1507
1508 // Print HasSideEffects, IsAlignStack
1509 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1510 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1511 OS << " [sideeffect]";
1512 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1513 OS << " [alignstack]";
1514
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001515 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001516 FirstOp = false;
1517 }
1518
1519
Chris Lattner6a592272002-10-30 01:55:38 +00001520 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001521 const MachineOperand &MO = getOperand(i);
1522
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001523 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001524 VirtRegs.push_back(MO.getReg());
1525
Dan Gohman80f6c582009-11-09 19:38:45 +00001526 // Omit call-clobbered registers which aren't used anywhere. This makes
1527 // call instructions much less noisy on targets where calls clobber lots
1528 // of registers. Don't rely on MO.isDead() because we may be called before
1529 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001530 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001531 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1532 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001533 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001534 const MachineRegisterInfo &MRI = MF->getRegInfo();
1535 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1536 bool HasAliasLive = false;
Craig Toppere4fd9072012-03-04 10:43:23 +00001537 for (const uint16_t *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
Dan Gohman80f6c582009-11-09 19:38:45 +00001538 unsigned AliasReg = *Alias; ++Alias)
1539 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1540 HasAliasLive = true;
1541 break;
1542 }
1543 if (!HasAliasLive) {
1544 OmittedAnyCallClobbers = true;
1545 continue;
1546 }
1547 }
1548 }
1549 }
1550
1551 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001552 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001553 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001554 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1555 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001556 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001557 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001558 OS << "opt:";
1559 }
Evan Cheng59b36552010-04-28 20:03:13 +00001560 if (isDebugValue() && MO.isMetadata()) {
1561 // Pretty print DBG_VALUE instructions.
1562 const MDNode *MD = MO.getMetadata();
1563 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1564 OS << "!\"" << MDS->getString() << '\"';
1565 else
1566 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001567 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1568 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001569 } else if (i == AsmDescOp && MO.isImm()) {
1570 // Pretty print the inline asm operand descriptor.
1571 OS << '$' << AsmOpCount++;
1572 unsigned Flag = MO.getImm();
1573 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001574 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1575 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1576 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1577 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1578 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1579 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1580 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001581 }
1582
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001583 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001584 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001585 if (TM)
1586 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1587 else
1588 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001589 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001590
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001591 unsigned TiedTo = 0;
1592 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001593 OS << " tiedto:$" << TiedTo;
1594
1595 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001596
1597 // Compute the index of the next operand descriptor.
1598 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001599 } else
1600 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001601 }
1602
1603 // Briefly indicate whether any call clobbers were omitted.
1604 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001605 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001606 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001607 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001608
Dan Gohman0ba90f32009-10-31 20:19:03 +00001609 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001610 if (Flags) {
1611 if (!HaveSemi) OS << ";"; HaveSemi = true;
1612 OS << " flags: ";
1613
1614 if (Flags & FrameSetup)
1615 OS << "FrameSetup";
1616 }
1617
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001618 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001619 if (!HaveSemi) OS << ";"; HaveSemi = true;
1620
1621 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001622 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1623 i != e; ++i) {
1624 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001625 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001626 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001627 }
1628 }
1629
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001630 // Print the regclass of any virtual registers encountered.
1631 if (MRI && !VirtRegs.empty()) {
1632 if (!HaveSemi) OS << ";"; HaveSemi = true;
1633 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1634 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001635 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001636 for (unsigned j = i+1; j != VirtRegs.size();) {
1637 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1638 ++j;
1639 continue;
1640 }
1641 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001642 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001643 VirtRegs.erase(VirtRegs.begin()+j);
1644 }
1645 }
1646 }
1647
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001648 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001649 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1650 if (!HaveSemi) OS << ";"; HaveSemi = true;
1651 DIVariable DV(getOperand(e - 1).getMetadata());
1652 OS << " line no:" << DV.getLineNumber();
1653 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1654 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1655 if (!InlinedAtDL.isUnknown()) {
1656 OS << " inlined @[ ";
1657 printDebugLoc(InlinedAtDL, MF, OS);
1658 OS << " ]";
1659 }
1660 }
1661 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001662 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001663 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001664 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001665 }
1666
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001667 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001668}
1669
Owen Andersonb487e722008-01-24 01:10:07 +00001670bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001671 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001672 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001673 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001674 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001675 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001676 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001677 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1678 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001679 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001680 continue;
1681 unsigned Reg = MO.getReg();
1682 if (!Reg)
1683 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001684
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001685 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001686 if (!Found) {
1687 if (MO.isKill())
1688 // The register is already marked kill.
1689 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001690 if (isPhysReg && isRegTiedToDefOperand(i))
1691 // Two-address uses of physregs must not be marked kill.
1692 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001693 MO.setIsKill();
1694 Found = true;
1695 }
1696 } else if (hasAliases && MO.isKill() &&
1697 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001698 // A super-register kill already exists.
1699 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001700 return true;
1701 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001702 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001703 }
1704 }
1705
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001706 // Trim unneeded kill operands.
1707 while (!DeadOps.empty()) {
1708 unsigned OpIdx = DeadOps.back();
1709 if (getOperand(OpIdx).isImplicit())
1710 RemoveOperand(OpIdx);
1711 else
1712 getOperand(OpIdx).setIsKill(false);
1713 DeadOps.pop_back();
1714 }
1715
Bill Wendling4a23d722008-03-03 22:14:33 +00001716 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001717 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001718 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001719 addOperand(MachineOperand::CreateReg(IncomingReg,
1720 false /*IsDef*/,
1721 true /*IsImp*/,
1722 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001723 return true;
1724 }
Dan Gohman3f629402008-09-03 15:56:16 +00001725 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001726}
1727
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001728void MachineInstr::clearRegisterKills(unsigned Reg,
1729 const TargetRegisterInfo *RegInfo) {
1730 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1731 RegInfo = 0;
1732 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1733 MachineOperand &MO = getOperand(i);
1734 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1735 continue;
1736 unsigned OpReg = MO.getReg();
1737 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1738 MO.setIsKill(false);
1739 }
1740}
1741
Owen Andersonb487e722008-01-24 01:10:07 +00001742bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001743 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001744 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001745 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001746 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001747 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001748 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001749 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1750 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001751 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001752 continue;
1753 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001754 if (!Reg)
1755 continue;
1756
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001757 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001758 MO.setIsDead();
1759 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001760 } else if (hasAliases && MO.isDead() &&
1761 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001762 // There exists a super-register that's marked dead.
1763 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001764 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001765 if (RegInfo->getSubRegisters(IncomingReg) &&
1766 RegInfo->getSuperRegisters(Reg) &&
1767 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001768 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001769 }
1770 }
1771
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001772 // Trim unneeded dead operands.
1773 while (!DeadOps.empty()) {
1774 unsigned OpIdx = DeadOps.back();
1775 if (getOperand(OpIdx).isImplicit())
1776 RemoveOperand(OpIdx);
1777 else
1778 getOperand(OpIdx).setIsDead(false);
1779 DeadOps.pop_back();
1780 }
1781
Dan Gohman3f629402008-09-03 15:56:16 +00001782 // If not found, this means an alias of one of the operands is dead. Add a
1783 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001784 if (Found || !AddIfNotFound)
1785 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001786
Chris Lattner31530612009-06-24 17:54:48 +00001787 addOperand(MachineOperand::CreateReg(IncomingReg,
1788 true /*IsDef*/,
1789 true /*IsImp*/,
1790 false /*IsKill*/,
1791 true /*IsDead*/));
1792 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001793}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001794
1795void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1796 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001797 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1798 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1799 if (MO)
1800 return;
1801 } else {
1802 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1803 const MachineOperand &MO = getOperand(i);
1804 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1805 MO.getSubReg() == 0)
1806 return;
1807 }
1808 }
1809 addOperand(MachineOperand::CreateReg(IncomingReg,
1810 true /*IsDef*/,
1811 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001812}
Evan Cheng67eaa082010-03-03 23:37:30 +00001813
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001814void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001815 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001816 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001817 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1818 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001819 if (MO.isRegMask()) {
1820 HasRegMask = true;
1821 continue;
1822 }
Dan Gohmandb497122010-06-18 23:28:01 +00001823 if (!MO.isReg() || !MO.isDef()) continue;
1824 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001825 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001826 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001827 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1828 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001829 if (TRI.regsOverlap(*I, Reg)) {
1830 Dead = false;
1831 break;
1832 }
1833 // If there are no uses, including partial uses, the def is dead.
1834 if (Dead) MO.setIsDead();
1835 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001836
1837 // This is a call with a register mask operand.
1838 // Mask clobbers are always dead, so add defs for the non-dead defines.
1839 if (HasRegMask)
1840 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1841 I != E; ++I)
1842 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001843}
1844
Evan Cheng67eaa082010-03-03 23:37:30 +00001845unsigned
1846MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001847 // Build up a buffer of hash code components.
1848 //
1849 // FIXME: This is a total hack. We should have a hash_value overload for
1850 // MachineOperand, but currently that doesn't work because there are many
1851 // different ideas of "equality" and thus different sets of information that
1852 // contribute to the hash code. This one happens to want to take a specific
Chandler Carruthb53a1d62012-03-07 10:13:40 +00001853 // subset. And it's still not clear that this routine uses the *correct*
1854 // subset of information when computing the hash code. The goal is to use the
1855 // same inputs for the hash code here that MachineInstr::isIdenticalTo uses to
1856 // test for equality when passed the 'IgnoreVRegDefs' filter flag. It would
1857 // be very useful to factor the selection of relevant inputs out of the two
1858 // functions and into a common routine, but it's not clear how that can be
1859 // done.
Chandler Carruthfc226252012-03-07 09:39:46 +00001860 SmallVector<size_t, 8> HashComponents;
1861 HashComponents.reserve(MI->getNumOperands() + 1);
1862 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001863 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1864 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng67eaa082010-03-03 23:37:30 +00001865 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001866 default: break;
1867 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001868 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001869 continue; // Skip virtual register defs.
Chandler Carruthfc226252012-03-07 09:39:46 +00001870 HashComponents.push_back(hash_combine(MO.getType(), MO.getReg()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001871 break;
1872 case MachineOperand::MO_Immediate:
Chandler Carruthfc226252012-03-07 09:39:46 +00001873 HashComponents.push_back(hash_combine(MO.getType(), MO.getImm()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001874 break;
1875 case MachineOperand::MO_FrameIndex:
1876 case MachineOperand::MO_ConstantPoolIndex:
1877 case MachineOperand::MO_JumpTableIndex:
Chandler Carruthfc226252012-03-07 09:39:46 +00001878 HashComponents.push_back(hash_combine(MO.getType(), MO.getIndex()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001879 break;
1880 case MachineOperand::MO_MachineBasicBlock:
Chandler Carruthfc226252012-03-07 09:39:46 +00001881 HashComponents.push_back(hash_combine(MO.getType(), MO.getMBB()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001882 break;
1883 case MachineOperand::MO_GlobalAddress:
Chandler Carruthfc226252012-03-07 09:39:46 +00001884 HashComponents.push_back(hash_combine(MO.getType(), MO.getGlobal()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001885 break;
1886 case MachineOperand::MO_BlockAddress:
Chandler Carruthfc226252012-03-07 09:39:46 +00001887 HashComponents.push_back(hash_combine(MO.getType(),
1888 MO.getBlockAddress()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001889 break;
1890 case MachineOperand::MO_MCSymbol:
Chandler Carruthfc226252012-03-07 09:39:46 +00001891 HashComponents.push_back(hash_combine(MO.getType(), MO.getMCSymbol()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001892 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001893 }
Evan Cheng67eaa082010-03-03 23:37:30 +00001894 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001895 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001896}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001897
1898void MachineInstr::emitError(StringRef Msg) const {
1899 // Find the source location cookie.
1900 unsigned LocCookie = 0;
1901 const MDNode *LocMD = 0;
1902 for (unsigned i = getNumOperands(); i != 0; --i) {
1903 if (getOperand(i-1).isMetadata() &&
1904 (LocMD = getOperand(i-1).getMetadata()) &&
1905 LocMD->getNumOperands() != 0) {
1906 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1907 LocCookie = CI->getZExtValue();
1908 break;
1909 }
1910 }
1911 }
1912
1913 if (const MachineBasicBlock *MBB = getParent())
1914 if (const MachineFunction *MF = MBB->getParent())
1915 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1916 report_fatal_error(Msg);
1917}