blob: fcc8a6a7fd655df336eb5585fdd73bf887176bcb [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Evan Cheng32869202011-07-08 22:36:29 +000081 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000082 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
83 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000084 }
Evan Chengebdeeab2011-07-08 01:53:10 +000085
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000086 /// @name Auto-generated Match Functions
87 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000088
Chris Lattner0692ee62010-09-06 19:11:01 +000089#define GET_ASSEMBLER_HEADER
90#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// }
93
Jim Grosbach43904292011-07-25 20:14:50 +000094 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000095 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000096 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000097 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000098 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +000099 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000104 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
105 StringRef Op, int Low, int High);
106 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
107 return parsePKHImm(O, "lsl", 0, 31);
108 }
109 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
110 return parsePKHImm(O, "asr", 1, 32);
111 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000112 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000113 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000114 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000115 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000116 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000117
118 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000119 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000120 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000121 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000122 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000123 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
124 const SmallVectorImpl<MCParsedAsmOperand*> &);
125 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
126 const SmallVectorImpl<MCParsedAsmOperand*> &);
127 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
128 const SmallVectorImpl<MCParsedAsmOperand*> &);
129 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
130 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000131 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
132 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000133
134 bool validateInstruction(MCInst &Inst,
135 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
136
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000137public:
Evan Chengffc0e732011-07-09 05:47:46 +0000138 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000139 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000140 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000141
Evan Chengebdeeab2011-07-08 01:53:10 +0000142 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000143 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000144 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000145
Jim Grosbach1355cf12011-07-26 17:10:22 +0000146 // Implementation of the MCTargetAsmParser interface:
147 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
148 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000149 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000150 bool ParseDirective(AsmToken DirectiveID);
151
152 bool MatchAndEmitInstruction(SMLoc IDLoc,
153 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
154 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000155};
Jim Grosbach16c74252010-10-29 14:46:02 +0000156} // end anonymous namespace
157
Chris Lattner3a697562010-10-28 17:20:03 +0000158namespace {
159
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000160/// ARMOperand - Instances of this class represent a parsed ARM machine
161/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000162class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000163 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000164 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000165 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000166 CoprocNum,
167 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000168 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000169 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000170 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000171 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000172 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000173 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000174 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000175 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000176 DPRRegisterList,
177 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000178 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000179 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000180 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000181 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000182 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000183 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000184 } Kind;
185
Sean Callanan76264762010-04-02 22:27:05 +0000186 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000187 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000188
189 union {
190 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000191 ARMCC::CondCodes Val;
192 } CC;
193
194 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000195 ARM_MB::MemBOpt Val;
196 } MBOpt;
197
198 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000199 unsigned Val;
200 } Cop;
201
202 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000203 ARM_PROC::IFlags Val;
204 } IFlags;
205
206 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000207 unsigned Val;
208 } MMask;
209
210 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000211 const char *Data;
212 unsigned Length;
213 } Tok;
214
215 struct {
216 unsigned RegNum;
217 } Reg;
218
Bill Wendling8155e5b2010-11-06 22:19:43 +0000219 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000220 const MCExpr *Val;
221 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000222
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000223 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000224 struct {
225 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000226 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
227 // was specified.
228 const MCConstantExpr *OffsetImm; // Offset immediate value
229 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
230 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000231 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000232 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000233 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000234
235 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000236 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000237 bool isAdd;
238 ARM_AM::ShiftOpc ShiftTy;
239 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000240 } PostIdxReg;
241
242 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000243 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000244 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000245 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000246 struct {
247 ARM_AM::ShiftOpc ShiftTy;
248 unsigned SrcReg;
249 unsigned ShiftReg;
250 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000251 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000252 struct {
253 ARM_AM::ShiftOpc ShiftTy;
254 unsigned SrcReg;
255 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000256 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000257 struct {
258 unsigned Imm;
259 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000260 struct {
261 unsigned LSB;
262 unsigned Width;
263 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000264 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000265
Bill Wendling146018f2010-11-06 21:42:12 +0000266 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
267public:
Sean Callanan76264762010-04-02 22:27:05 +0000268 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
269 Kind = o.Kind;
270 StartLoc = o.StartLoc;
271 EndLoc = o.EndLoc;
272 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000273 case CondCode:
274 CC = o.CC;
275 break;
Sean Callanan76264762010-04-02 22:27:05 +0000276 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000277 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000278 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000279 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000280 case Register:
281 Reg = o.Reg;
282 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000283 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000284 case DPRRegisterList:
285 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000286 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000287 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000288 case CoprocNum:
289 case CoprocReg:
290 Cop = o.Cop;
291 break;
Sean Callanan76264762010-04-02 22:27:05 +0000292 case Immediate:
293 Imm = o.Imm;
294 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000295 case MemBarrierOpt:
296 MBOpt = o.MBOpt;
297 break;
Sean Callanan76264762010-04-02 22:27:05 +0000298 case Memory:
299 Mem = o.Mem;
300 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000301 case PostIndexRegister:
302 PostIdxReg = o.PostIdxReg;
303 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000304 case MSRMask:
305 MMask = o.MMask;
306 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000307 case ProcIFlags:
308 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000309 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000310 case ShifterImmediate:
311 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000312 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000313 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000314 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000315 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000316 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000317 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000318 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000319 case RotateImmediate:
320 RotImm = o.RotImm;
321 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000322 case BitfieldDescriptor:
323 Bitfield = o.Bitfield;
324 break;
Sean Callanan76264762010-04-02 22:27:05 +0000325 }
326 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000327
Sean Callanan76264762010-04-02 22:27:05 +0000328 /// getStartLoc - Get the location of the first token of this operand.
329 SMLoc getStartLoc() const { return StartLoc; }
330 /// getEndLoc - Get the location of the last token of this operand.
331 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000332
Daniel Dunbar8462b302010-08-11 06:36:53 +0000333 ARMCC::CondCodes getCondCode() const {
334 assert(Kind == CondCode && "Invalid access!");
335 return CC.Val;
336 }
337
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000338 unsigned getCoproc() const {
339 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
340 return Cop.Val;
341 }
342
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000343 StringRef getToken() const {
344 assert(Kind == Token && "Invalid access!");
345 return StringRef(Tok.Data, Tok.Length);
346 }
347
348 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000349 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000350 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000351 }
352
Bill Wendling5fa22a12010-11-09 23:28:44 +0000353 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000354 assert((Kind == RegisterList || Kind == DPRRegisterList ||
355 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000356 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000357 }
358
Kevin Enderbycfe07242009-10-13 22:19:02 +0000359 const MCExpr *getImm() const {
360 assert(Kind == Immediate && "Invalid access!");
361 return Imm.Val;
362 }
363
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000364 ARM_MB::MemBOpt getMemBarrierOpt() const {
365 assert(Kind == MemBarrierOpt && "Invalid access!");
366 return MBOpt.Val;
367 }
368
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000369 ARM_PROC::IFlags getProcIFlags() const {
370 assert(Kind == ProcIFlags && "Invalid access!");
371 return IFlags.Val;
372 }
373
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000374 unsigned getMSRMask() const {
375 assert(Kind == MSRMask && "Invalid access!");
376 return MMask.Val;
377 }
378
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000379 bool isCoprocNum() const { return Kind == CoprocNum; }
380 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000381 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000382 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000383 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000384 bool isImm0_255() const {
385 if (Kind != Immediate)
386 return false;
387 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
388 if (!CE) return false;
389 int64_t Value = CE->getValue();
390 return Value >= 0 && Value < 256;
391 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000392 bool isImm0_7() const {
393 if (Kind != Immediate)
394 return false;
395 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
396 if (!CE) return false;
397 int64_t Value = CE->getValue();
398 return Value >= 0 && Value < 8;
399 }
400 bool isImm0_15() const {
401 if (Kind != Immediate)
402 return false;
403 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
404 if (!CE) return false;
405 int64_t Value = CE->getValue();
406 return Value >= 0 && Value < 16;
407 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000408 bool isImm0_31() const {
409 if (Kind != Immediate)
410 return false;
411 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
412 if (!CE) return false;
413 int64_t Value = CE->getValue();
414 return Value >= 0 && Value < 32;
415 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000416 bool isImm1_16() const {
417 if (Kind != Immediate)
418 return false;
419 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
420 if (!CE) return false;
421 int64_t Value = CE->getValue();
422 return Value > 0 && Value < 17;
423 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000424 bool isImm1_32() const {
425 if (Kind != Immediate)
426 return false;
427 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
428 if (!CE) return false;
429 int64_t Value = CE->getValue();
430 return Value > 0 && Value < 33;
431 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000432 bool isImm0_65535() const {
433 if (Kind != Immediate)
434 return false;
435 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
436 if (!CE) return false;
437 int64_t Value = CE->getValue();
438 return Value >= 0 && Value < 65536;
439 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000440 bool isImm0_65535Expr() const {
441 if (Kind != Immediate)
442 return false;
443 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
444 // If it's not a constant expression, it'll generate a fixup and be
445 // handled later.
446 if (!CE) return true;
447 int64_t Value = CE->getValue();
448 return Value >= 0 && Value < 65536;
449 }
Jim Grosbached838482011-07-26 16:24:27 +0000450 bool isImm24bit() const {
451 if (Kind != Immediate)
452 return false;
453 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
454 if (!CE) return false;
455 int64_t Value = CE->getValue();
456 return Value >= 0 && Value <= 0xffffff;
457 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000458 bool isPKHLSLImm() const {
459 if (Kind != Immediate)
460 return false;
461 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
462 if (!CE) return false;
463 int64_t Value = CE->getValue();
464 return Value >= 0 && Value < 32;
465 }
466 bool isPKHASRImm() const {
467 if (Kind != Immediate)
468 return false;
469 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
470 if (!CE) return false;
471 int64_t Value = CE->getValue();
472 return Value > 0 && Value <= 32;
473 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000474 bool isARMSOImm() const {
475 if (Kind != Immediate)
476 return false;
477 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
478 if (!CE) return false;
479 int64_t Value = CE->getValue();
480 return ARM_AM::getSOImmVal(Value) != -1;
481 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000482 bool isT2SOImm() const {
483 if (Kind != Immediate)
484 return false;
485 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
486 if (!CE) return false;
487 int64_t Value = CE->getValue();
488 return ARM_AM::getT2SOImmVal(Value) != -1;
489 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000490 bool isSetEndImm() const {
491 if (Kind != Immediate)
492 return false;
493 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
494 if (!CE) return false;
495 int64_t Value = CE->getValue();
496 return Value == 1 || Value == 0;
497 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000498 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000499 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000500 bool isDPRRegList() const { return Kind == DPRRegisterList; }
501 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000502 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000503 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000504 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000505 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000506 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
507 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000508 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000509 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000510 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
511 bool isPostIdxReg() const {
512 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
513 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000514 bool isMemNoOffset() const {
515 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000516 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000517 // No offset of any kind.
518 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000519 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000520 bool isAddrMode2() const {
521 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000522 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000523 // Check for register offset.
524 if (Mem.OffsetRegNum) return true;
525 // Immediate offset in range [-4095, 4095].
526 if (!Mem.OffsetImm) return true;
527 int64_t Val = Mem.OffsetImm->getValue();
528 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000529 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000530 bool isAM2OffsetImm() const {
531 if (Kind != Immediate)
532 return false;
533 // Immediate offset in range [-4095, 4095].
534 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
535 if (!CE) return false;
536 int64_t Val = CE->getValue();
537 return Val > -4096 && Val < 4096;
538 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000539 bool isAddrMode3() const {
540 if (Kind != Memory)
541 return false;
542 // No shifts are legal for AM3.
543 if (Mem.ShiftType != ARM_AM::no_shift) return false;
544 // Check for register offset.
545 if (Mem.OffsetRegNum) return true;
546 // Immediate offset in range [-255, 255].
547 if (!Mem.OffsetImm) return true;
548 int64_t Val = Mem.OffsetImm->getValue();
549 return Val > -256 && Val < 256;
550 }
551 bool isAM3Offset() const {
552 if (Kind != Immediate && Kind != PostIndexRegister)
553 return false;
554 if (Kind == PostIndexRegister)
555 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
556 // Immediate offset in range [-255, 255].
557 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
558 if (!CE) return false;
559 int64_t Val = CE->getValue();
560 return Val > -256 && Val < 256;
561 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000562 bool isAddrMode5() const {
563 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000564 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000565 // Check for register offset.
566 if (Mem.OffsetRegNum) return false;
567 // Immediate offset in range [-1020, 1020] and a multiple of 4.
568 if (!Mem.OffsetImm) return true;
569 int64_t Val = Mem.OffsetImm->getValue();
570 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000571 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000572 bool isMemRegOffset() const {
573 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000574 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000575 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000576 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000577 bool isMemThumbRR() const {
578 // Thumb reg+reg addressing is simple. Just two registers, a base and
579 // an offset. No shifts, negations or any other complicating factors.
580 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
581 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000582 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000583 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000584 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000585 bool isMemImm8Offset() const {
586 if (Kind != Memory || Mem.OffsetRegNum != 0)
587 return false;
588 // Immediate offset in range [-255, 255].
589 if (!Mem.OffsetImm) return true;
590 int64_t Val = Mem.OffsetImm->getValue();
591 return Val > -256 && Val < 256;
592 }
593 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000594 // If we have an immediate that's not a constant, treat it as a label
595 // reference needing a fixup. If it is a constant, it's something else
596 // and we reject it.
597 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
598 return true;
599
Jim Grosbach7ce05792011-08-03 23:50:40 +0000600 if (Kind != Memory || Mem.OffsetRegNum != 0)
601 return false;
602 // Immediate offset in range [-4095, 4095].
603 if (!Mem.OffsetImm) return true;
604 int64_t Val = Mem.OffsetImm->getValue();
605 return Val > -4096 && Val < 4096;
606 }
607 bool isPostIdxImm8() const {
608 if (Kind != Immediate)
609 return false;
610 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
611 if (!CE) return false;
612 int64_t Val = CE->getValue();
613 return Val > -256 && Val < 256;
614 }
615
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000616 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000617 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000618
619 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000620 // Add as immediates when possible. Null MCExpr = 0.
621 if (Expr == 0)
622 Inst.addOperand(MCOperand::CreateImm(0));
623 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000624 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
625 else
626 Inst.addOperand(MCOperand::CreateExpr(Expr));
627 }
628
Daniel Dunbar8462b302010-08-11 06:36:53 +0000629 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000630 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000631 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000632 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
633 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000634 }
635
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000636 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
637 assert(N == 1 && "Invalid number of operands!");
638 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
639 }
640
641 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
642 assert(N == 1 && "Invalid number of operands!");
643 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
644 }
645
Jim Grosbachd67641b2010-12-06 18:21:12 +0000646 void addCCOutOperands(MCInst &Inst, unsigned N) const {
647 assert(N == 1 && "Invalid number of operands!");
648 Inst.addOperand(MCOperand::CreateReg(getReg()));
649 }
650
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000651 void addRegOperands(MCInst &Inst, unsigned N) const {
652 assert(N == 1 && "Invalid number of operands!");
653 Inst.addOperand(MCOperand::CreateReg(getReg()));
654 }
655
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000656 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000657 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000658 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
659 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
660 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000661 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000662 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000663 }
664
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000665 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000666 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000667 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
668 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000669 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000670 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000671 }
672
673
Jim Grosbach580f4a92011-07-25 22:20:28 +0000674 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000675 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000676 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
677 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000678 }
679
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000680 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000681 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000682 const SmallVectorImpl<unsigned> &RegList = getRegList();
683 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000684 I = RegList.begin(), E = RegList.end(); I != E; ++I)
685 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000686 }
687
Bill Wendling0f630752010-11-17 04:32:08 +0000688 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
689 addRegListOperands(Inst, N);
690 }
691
692 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
693 addRegListOperands(Inst, N);
694 }
695
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000696 void addRotImmOperands(MCInst &Inst, unsigned N) const {
697 assert(N == 1 && "Invalid number of operands!");
698 // Encoded as val>>3. The printer handles display as 8, 16, 24.
699 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
700 }
701
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000702 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
703 assert(N == 1 && "Invalid number of operands!");
704 // Munge the lsb/width into a bitfield mask.
705 unsigned lsb = Bitfield.LSB;
706 unsigned width = Bitfield.Width;
707 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
708 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
709 (32 - (lsb + width)));
710 Inst.addOperand(MCOperand::CreateImm(Mask));
711 }
712
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000713 void addImmOperands(MCInst &Inst, unsigned N) const {
714 assert(N == 1 && "Invalid number of operands!");
715 addExpr(Inst, getImm());
716 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000717
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000718 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
719 assert(N == 1 && "Invalid number of operands!");
720 addExpr(Inst, getImm());
721 }
722
Jim Grosbach83ab0702011-07-13 22:01:08 +0000723 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
724 assert(N == 1 && "Invalid number of operands!");
725 addExpr(Inst, getImm());
726 }
727
728 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
729 assert(N == 1 && "Invalid number of operands!");
730 addExpr(Inst, getImm());
731 }
732
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000733 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
734 assert(N == 1 && "Invalid number of operands!");
735 addExpr(Inst, getImm());
736 }
737
Jim Grosbachf4943352011-07-25 23:09:14 +0000738 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
739 assert(N == 1 && "Invalid number of operands!");
740 // The constant encodes as the immediate-1, and we store in the instruction
741 // the bits as encoded, so subtract off one here.
742 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
743 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
744 }
745
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000746 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
747 assert(N == 1 && "Invalid number of operands!");
748 // The constant encodes as the immediate-1, and we store in the instruction
749 // the bits as encoded, so subtract off one here.
750 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
751 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
752 }
753
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000754 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
755 assert(N == 1 && "Invalid number of operands!");
756 addExpr(Inst, getImm());
757 }
758
Jim Grosbachffa32252011-07-19 19:13:28 +0000759 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
760 assert(N == 1 && "Invalid number of operands!");
761 addExpr(Inst, getImm());
762 }
763
Jim Grosbached838482011-07-26 16:24:27 +0000764 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
765 assert(N == 1 && "Invalid number of operands!");
766 addExpr(Inst, getImm());
767 }
768
Jim Grosbachf6c05252011-07-21 17:23:04 +0000769 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
770 assert(N == 1 && "Invalid number of operands!");
771 addExpr(Inst, getImm());
772 }
773
774 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
775 assert(N == 1 && "Invalid number of operands!");
776 // An ASR value of 32 encodes as 0, so that's how we want to add it to
777 // the instruction as well.
778 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
779 int Val = CE->getValue();
780 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
781 }
782
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000783 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
784 assert(N == 1 && "Invalid number of operands!");
785 addExpr(Inst, getImm());
786 }
787
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000788 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
789 assert(N == 1 && "Invalid number of operands!");
790 addExpr(Inst, getImm());
791 }
792
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000793 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
794 assert(N == 1 && "Invalid number of operands!");
795 addExpr(Inst, getImm());
796 }
797
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000798 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
799 assert(N == 1 && "Invalid number of operands!");
800 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
801 }
802
Jim Grosbach7ce05792011-08-03 23:50:40 +0000803 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
804 assert(N == 1 && "Invalid number of operands!");
805 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000806 }
807
Jim Grosbach7ce05792011-08-03 23:50:40 +0000808 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
809 assert(N == 3 && "Invalid number of operands!");
810 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
811 if (!Mem.OffsetRegNum) {
812 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
813 // Special case for #-0
814 if (Val == INT32_MIN) Val = 0;
815 if (Val < 0) Val = -Val;
816 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
817 } else {
818 // For register offset, we encode the shift type and negation flag
819 // here.
820 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
821 0, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000822 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000823 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
824 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
825 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000826 }
827
Jim Grosbach039c2e12011-08-04 23:01:30 +0000828 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
829 assert(N == 2 && "Invalid number of operands!");
830 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
831 assert(CE && "non-constant AM2OffsetImm operand!");
832 int32_t Val = CE->getValue();
833 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
834 // Special case for #-0
835 if (Val == INT32_MIN) Val = 0;
836 if (Val < 0) Val = -Val;
837 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
838 Inst.addOperand(MCOperand::CreateReg(0));
839 Inst.addOperand(MCOperand::CreateImm(Val));
840 }
841
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000842 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
843 assert(N == 3 && "Invalid number of operands!");
844 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
845 if (!Mem.OffsetRegNum) {
846 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
847 // Special case for #-0
848 if (Val == INT32_MIN) Val = 0;
849 if (Val < 0) Val = -Val;
850 Val = ARM_AM::getAM3Opc(AddSub, Val);
851 } else {
852 // For register offset, we encode the shift type and negation flag
853 // here.
854 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
855 }
856 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
857 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
858 Inst.addOperand(MCOperand::CreateImm(Val));
859 }
860
861 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
862 assert(N == 2 && "Invalid number of operands!");
863 if (Kind == PostIndexRegister) {
864 int32_t Val =
865 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
866 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
867 Inst.addOperand(MCOperand::CreateImm(Val));
868 }
869
870 // Constant offset.
871 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
872 int32_t Val = CE->getValue();
873 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
874 // Special case for #-0
875 if (Val == INT32_MIN) Val = 0;
876 if (Val < 0) Val = -Val;
877 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
878 Inst.addOperand(MCOperand::CreateReg(0));
879 Inst.addOperand(MCOperand::CreateImm(Val));
880 }
881
Jim Grosbach7ce05792011-08-03 23:50:40 +0000882 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
883 assert(N == 2 && "Invalid number of operands!");
884 // The lower two bits are always zero and as such are not encoded.
885 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
886 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
887 // Special case for #-0
888 if (Val == INT32_MIN) Val = 0;
889 if (Val < 0) Val = -Val;
890 Val = ARM_AM::getAM5Opc(AddSub, Val);
891 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
892 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000893 }
894
Jim Grosbach7ce05792011-08-03 23:50:40 +0000895 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
896 assert(N == 2 && "Invalid number of operands!");
897 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
898 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
899 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000900 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000901
Jim Grosbach7ce05792011-08-03 23:50:40 +0000902 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
903 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000904 // If this is an immediate, it's a label reference.
905 if (Kind == Immediate) {
906 addExpr(Inst, getImm());
907 Inst.addOperand(MCOperand::CreateImm(0));
908 return;
909 }
910
911 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000912 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
913 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
914 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000915 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000916
Jim Grosbach7ce05792011-08-03 23:50:40 +0000917 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
918 assert(N == 3 && "Invalid number of operands!");
919 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000920 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000921 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
922 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
923 Inst.addOperand(MCOperand::CreateImm(Val));
924 }
925
926 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
927 assert(N == 2 && "Invalid number of operands!");
928 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
929 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
930 }
931
932 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
933 assert(N == 1 && "Invalid number of operands!");
934 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
935 assert(CE && "non-constant post-idx-imm8 operand!");
936 int Imm = CE->getValue();
937 bool isAdd = Imm >= 0;
938 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
939 Inst.addOperand(MCOperand::CreateImm(Imm));
940 }
941
942 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
943 assert(N == 2 && "Invalid number of operands!");
944 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000945 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
946 }
947
948 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
949 assert(N == 2 && "Invalid number of operands!");
950 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
951 // The sign, shift type, and shift amount are encoded in a single operand
952 // using the AM2 encoding helpers.
953 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
954 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
955 PostIdxReg.ShiftTy);
956 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000957 }
958
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000959 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
960 assert(N == 1 && "Invalid number of operands!");
961 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
962 }
963
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000964 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
965 assert(N == 1 && "Invalid number of operands!");
966 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
967 }
968
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000969 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000970
Chris Lattner3a697562010-10-28 17:20:03 +0000971 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
972 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000973 Op->CC.Val = CC;
974 Op->StartLoc = S;
975 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000976 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000977 }
978
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000979 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
980 ARMOperand *Op = new ARMOperand(CoprocNum);
981 Op->Cop.Val = CopVal;
982 Op->StartLoc = S;
983 Op->EndLoc = S;
984 return Op;
985 }
986
987 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
988 ARMOperand *Op = new ARMOperand(CoprocReg);
989 Op->Cop.Val = CopVal;
990 Op->StartLoc = S;
991 Op->EndLoc = S;
992 return Op;
993 }
994
Jim Grosbachd67641b2010-12-06 18:21:12 +0000995 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
996 ARMOperand *Op = new ARMOperand(CCOut);
997 Op->Reg.RegNum = RegNum;
998 Op->StartLoc = S;
999 Op->EndLoc = S;
1000 return Op;
1001 }
1002
Chris Lattner3a697562010-10-28 17:20:03 +00001003 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1004 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001005 Op->Tok.Data = Str.data();
1006 Op->Tok.Length = Str.size();
1007 Op->StartLoc = S;
1008 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001009 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001010 }
1011
Bill Wendling50d0f582010-11-18 23:43:05 +00001012 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001013 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001014 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001015 Op->StartLoc = S;
1016 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001017 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001018 }
1019
Jim Grosbache8606dc2011-07-13 17:50:29 +00001020 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1021 unsigned SrcReg,
1022 unsigned ShiftReg,
1023 unsigned ShiftImm,
1024 SMLoc S, SMLoc E) {
1025 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001026 Op->RegShiftedReg.ShiftTy = ShTy;
1027 Op->RegShiftedReg.SrcReg = SrcReg;
1028 Op->RegShiftedReg.ShiftReg = ShiftReg;
1029 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001030 Op->StartLoc = S;
1031 Op->EndLoc = E;
1032 return Op;
1033 }
1034
Owen Anderson92a20222011-07-21 18:54:16 +00001035 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1036 unsigned SrcReg,
1037 unsigned ShiftImm,
1038 SMLoc S, SMLoc E) {
1039 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001040 Op->RegShiftedImm.ShiftTy = ShTy;
1041 Op->RegShiftedImm.SrcReg = SrcReg;
1042 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001043 Op->StartLoc = S;
1044 Op->EndLoc = E;
1045 return Op;
1046 }
1047
Jim Grosbach580f4a92011-07-25 22:20:28 +00001048 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001049 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001050 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1051 Op->ShifterImm.isASR = isASR;
1052 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001053 Op->StartLoc = S;
1054 Op->EndLoc = E;
1055 return Op;
1056 }
1057
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001058 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1059 ARMOperand *Op = new ARMOperand(RotateImmediate);
1060 Op->RotImm.Imm = Imm;
1061 Op->StartLoc = S;
1062 Op->EndLoc = E;
1063 return Op;
1064 }
1065
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001066 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1067 SMLoc S, SMLoc E) {
1068 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1069 Op->Bitfield.LSB = LSB;
1070 Op->Bitfield.Width = Width;
1071 Op->StartLoc = S;
1072 Op->EndLoc = E;
1073 return Op;
1074 }
1075
Bill Wendling7729e062010-11-09 22:44:22 +00001076 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001077 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001078 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001079 KindTy Kind = RegisterList;
1080
Evan Cheng275944a2011-07-25 21:32:49 +00001081 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1082 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001083 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001084 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1085 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001086 Kind = SPRRegisterList;
1087
1088 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001089 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001090 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001091 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001092 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001093 Op->StartLoc = StartLoc;
1094 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001095 return Op;
1096 }
1097
Chris Lattner3a697562010-10-28 17:20:03 +00001098 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1099 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001100 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001101 Op->StartLoc = S;
1102 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001103 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001104 }
1105
Jim Grosbach7ce05792011-08-03 23:50:40 +00001106 static ARMOperand *CreateMem(unsigned BaseRegNum,
1107 const MCConstantExpr *OffsetImm,
1108 unsigned OffsetRegNum,
1109 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001110 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001111 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001112 SMLoc S, SMLoc E) {
1113 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001114 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001115 Op->Mem.OffsetImm = OffsetImm;
1116 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001117 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001118 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001119 Op->Mem.isNegative = isNegative;
1120 Op->StartLoc = S;
1121 Op->EndLoc = E;
1122 return Op;
1123 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001124
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001125 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1126 ARM_AM::ShiftOpc ShiftTy,
1127 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001128 SMLoc S, SMLoc E) {
1129 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1130 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001131 Op->PostIdxReg.isAdd = isAdd;
1132 Op->PostIdxReg.ShiftTy = ShiftTy;
1133 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001134 Op->StartLoc = S;
1135 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001136 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001137 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001138
1139 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1140 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1141 Op->MBOpt.Val = Opt;
1142 Op->StartLoc = S;
1143 Op->EndLoc = S;
1144 return Op;
1145 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001146
1147 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1148 ARMOperand *Op = new ARMOperand(ProcIFlags);
1149 Op->IFlags.Val = IFlags;
1150 Op->StartLoc = S;
1151 Op->EndLoc = S;
1152 return Op;
1153 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001154
1155 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1156 ARMOperand *Op = new ARMOperand(MSRMask);
1157 Op->MMask.Val = MMask;
1158 Op->StartLoc = S;
1159 Op->EndLoc = S;
1160 return Op;
1161 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001162};
1163
1164} // end anonymous namespace.
1165
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001166void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001167 switch (Kind) {
1168 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001169 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001170 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001171 case CCOut:
1172 OS << "<ccout " << getReg() << ">";
1173 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001174 case CoprocNum:
1175 OS << "<coprocessor number: " << getCoproc() << ">";
1176 break;
1177 case CoprocReg:
1178 OS << "<coprocessor register: " << getCoproc() << ">";
1179 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001180 case MSRMask:
1181 OS << "<mask: " << getMSRMask() << ">";
1182 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001183 case Immediate:
1184 getImm()->print(OS);
1185 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001186 case MemBarrierOpt:
1187 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1188 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001189 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001190 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001191 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001192 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001193 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001194 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001195 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1196 << PostIdxReg.RegNum;
1197 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1198 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1199 << PostIdxReg.ShiftImm;
1200 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001201 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001202 case ProcIFlags: {
1203 OS << "<ARM_PROC::";
1204 unsigned IFlags = getProcIFlags();
1205 for (int i=2; i >= 0; --i)
1206 if (IFlags & (1 << i))
1207 OS << ARM_PROC::IFlagsToString(1 << i);
1208 OS << ">";
1209 break;
1210 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001211 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001212 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001213 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001214 case ShifterImmediate:
1215 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1216 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001217 break;
1218 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001219 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001220 << RegShiftedReg.SrcReg
1221 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1222 << ", " << RegShiftedReg.ShiftReg << ", "
1223 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001224 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001225 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001226 case ShiftedImmediate:
1227 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001228 << RegShiftedImm.SrcReg
1229 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1230 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001231 << ">";
1232 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001233 case RotateImmediate:
1234 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1235 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001236 case BitfieldDescriptor:
1237 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1238 << ", width: " << Bitfield.Width << ">";
1239 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001240 case RegisterList:
1241 case DPRRegisterList:
1242 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001243 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001244
Bill Wendling5fa22a12010-11-09 23:28:44 +00001245 const SmallVectorImpl<unsigned> &RegList = getRegList();
1246 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001247 I = RegList.begin(), E = RegList.end(); I != E; ) {
1248 OS << *I;
1249 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001250 }
1251
1252 OS << ">";
1253 break;
1254 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001255 case Token:
1256 OS << "'" << getToken() << "'";
1257 break;
1258 }
1259}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001260
1261/// @name Auto-generated Match Functions
1262/// {
1263
1264static unsigned MatchRegisterName(StringRef Name);
1265
1266/// }
1267
Bob Wilson69df7232011-02-03 21:46:10 +00001268bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1269 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001270 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001271
1272 return (RegNo == (unsigned)-1);
1273}
1274
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001275/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001276/// and if it is a register name the token is eaten and the register number is
1277/// returned. Otherwise return -1.
1278///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001279int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001280 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001281 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001282
Chris Lattnere5658fa2010-10-30 04:09:10 +00001283 // FIXME: Validate register for the current architecture; we have to do
1284 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001285 std::string upperCase = Tok.getString().str();
1286 std::string lowerCase = LowercaseString(upperCase);
1287 unsigned RegNum = MatchRegisterName(lowerCase);
1288 if (!RegNum) {
1289 RegNum = StringSwitch<unsigned>(lowerCase)
1290 .Case("r13", ARM::SP)
1291 .Case("r14", ARM::LR)
1292 .Case("r15", ARM::PC)
1293 .Case("ip", ARM::R12)
1294 .Default(0);
1295 }
1296 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001297
Chris Lattnere5658fa2010-10-30 04:09:10 +00001298 Parser.Lex(); // Eat identifier token.
1299 return RegNum;
1300}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001301
Jim Grosbach19906722011-07-13 18:49:30 +00001302// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1303// If a recoverable error occurs, return 1. If an irrecoverable error
1304// occurs, return -1. An irrecoverable error is one where tokens have been
1305// consumed in the process of trying to parse the shifter (i.e., when it is
1306// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001307int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001308 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1309 SMLoc S = Parser.getTok().getLoc();
1310 const AsmToken &Tok = Parser.getTok();
1311 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1312
1313 std::string upperCase = Tok.getString().str();
1314 std::string lowerCase = LowercaseString(upperCase);
1315 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1316 .Case("lsl", ARM_AM::lsl)
1317 .Case("lsr", ARM_AM::lsr)
1318 .Case("asr", ARM_AM::asr)
1319 .Case("ror", ARM_AM::ror)
1320 .Case("rrx", ARM_AM::rrx)
1321 .Default(ARM_AM::no_shift);
1322
1323 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001324 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001325
Jim Grosbache8606dc2011-07-13 17:50:29 +00001326 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001327
Jim Grosbache8606dc2011-07-13 17:50:29 +00001328 // The source register for the shift has already been added to the
1329 // operand list, so we need to pop it off and combine it into the shifted
1330 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001331 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001332 if (!PrevOp->isReg())
1333 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1334 int SrcReg = PrevOp->getReg();
1335 int64_t Imm = 0;
1336 int ShiftReg = 0;
1337 if (ShiftTy == ARM_AM::rrx) {
1338 // RRX Doesn't have an explicit shift amount. The encoder expects
1339 // the shift register to be the same as the source register. Seems odd,
1340 // but OK.
1341 ShiftReg = SrcReg;
1342 } else {
1343 // Figure out if this is shifted by a constant or a register (for non-RRX).
1344 if (Parser.getTok().is(AsmToken::Hash)) {
1345 Parser.Lex(); // Eat hash.
1346 SMLoc ImmLoc = Parser.getTok().getLoc();
1347 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001348 if (getParser().ParseExpression(ShiftExpr)) {
1349 Error(ImmLoc, "invalid immediate shift value");
1350 return -1;
1351 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001352 // The expression must be evaluatable as an immediate.
1353 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001354 if (!CE) {
1355 Error(ImmLoc, "invalid immediate shift value");
1356 return -1;
1357 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001358 // Range check the immediate.
1359 // lsl, ror: 0 <= imm <= 31
1360 // lsr, asr: 0 <= imm <= 32
1361 Imm = CE->getValue();
1362 if (Imm < 0 ||
1363 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1364 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001365 Error(ImmLoc, "immediate shift value out of range");
1366 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001367 }
1368 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001369 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001370 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001371 if (ShiftReg == -1) {
1372 Error (L, "expected immediate or register in shift operand");
1373 return -1;
1374 }
1375 } else {
1376 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001377 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001378 return -1;
1379 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001380 }
1381
Owen Anderson92a20222011-07-21 18:54:16 +00001382 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1383 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001384 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001385 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001386 else
1387 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1388 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001389
Jim Grosbach19906722011-07-13 18:49:30 +00001390 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001391}
1392
1393
Bill Wendling50d0f582010-11-18 23:43:05 +00001394/// Try to parse a register name. The token must be an Identifier when called.
1395/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1396/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001397///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001398/// TODO this is likely to change to allow different register types and or to
1399/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001400bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001401tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001402 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001403 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001404 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001405 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001406
Bill Wendling50d0f582010-11-18 23:43:05 +00001407 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001408
Chris Lattnere5658fa2010-10-30 04:09:10 +00001409 const AsmToken &ExclaimTok = Parser.getTok();
1410 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001411 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1412 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001413 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001414 }
1415
Bill Wendling50d0f582010-11-18 23:43:05 +00001416 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001417}
1418
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001419/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1420/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1421/// "c5", ...
1422static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001423 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1424 // but efficient.
1425 switch (Name.size()) {
1426 default: break;
1427 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001428 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001429 return -1;
1430 switch (Name[1]) {
1431 default: return -1;
1432 case '0': return 0;
1433 case '1': return 1;
1434 case '2': return 2;
1435 case '3': return 3;
1436 case '4': return 4;
1437 case '5': return 5;
1438 case '6': return 6;
1439 case '7': return 7;
1440 case '8': return 8;
1441 case '9': return 9;
1442 }
1443 break;
1444 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001445 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001446 return -1;
1447 switch (Name[2]) {
1448 default: return -1;
1449 case '0': return 10;
1450 case '1': return 11;
1451 case '2': return 12;
1452 case '3': return 13;
1453 case '4': return 14;
1454 case '5': return 15;
1455 }
1456 break;
1457 }
1458
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001459 return -1;
1460}
1461
Jim Grosbach43904292011-07-25 20:14:50 +00001462/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001463/// token must be an Identifier when called, and if it is a coprocessor
1464/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001465ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001466parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001467 SMLoc S = Parser.getTok().getLoc();
1468 const AsmToken &Tok = Parser.getTok();
1469 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1470
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001471 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001472 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001473 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001474
1475 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001476 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001477 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001478}
1479
Jim Grosbach43904292011-07-25 20:14:50 +00001480/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001481/// token must be an Identifier when called, and if it is a coprocessor
1482/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001483ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001484parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001485 SMLoc S = Parser.getTok().getLoc();
1486 const AsmToken &Tok = Parser.getTok();
1487 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1488
1489 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1490 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001491 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001492
1493 Parser.Lex(); // Eat identifier token.
1494 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001495 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001496}
1497
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001498/// Parse a register list, return it if successful else return null. The first
1499/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001500bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001501parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001502 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001503 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001504 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001505
Bill Wendling7729e062010-11-09 22:44:22 +00001506 // Read the rest of the registers in the list.
1507 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001508 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001509
Bill Wendling7729e062010-11-09 22:44:22 +00001510 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001511 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001512 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001513
Sean Callanan18b83232010-01-19 21:44:56 +00001514 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001515 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001516 if (RegTok.isNot(AsmToken::Identifier)) {
1517 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001518 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001519 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001520
Jim Grosbach1355cf12011-07-26 17:10:22 +00001521 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001522 if (RegNum == -1) {
1523 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001524 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001525 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001526
Bill Wendlinge7176102010-11-06 22:36:58 +00001527 if (IsRange) {
1528 int Reg = PrevRegNum;
1529 do {
1530 ++Reg;
1531 Registers.push_back(std::make_pair(Reg, RegLoc));
1532 } while (Reg != RegNum);
1533 } else {
1534 Registers.push_back(std::make_pair(RegNum, RegLoc));
1535 }
1536
1537 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001538 } while (Parser.getTok().is(AsmToken::Comma) ||
1539 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001540
1541 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001542 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001543 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1544 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001545 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001546 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001547
Bill Wendlinge7176102010-11-06 22:36:58 +00001548 SMLoc E = RCurlyTok.getLoc();
1549 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001550
Bill Wendlinge7176102010-11-06 22:36:58 +00001551 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001552 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001553 RI = Registers.begin(), RE = Registers.end();
1554
Bill Wendling7caebff2011-01-12 21:20:59 +00001555 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001556 bool EmittedWarning = false;
1557
Bill Wendling7caebff2011-01-12 21:20:59 +00001558 DenseMap<unsigned, bool> RegMap;
1559 RegMap[HighRegNum] = true;
1560
Bill Wendlinge7176102010-11-06 22:36:58 +00001561 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001562 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001563 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001564
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001565 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001566 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001567 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001568 }
1569
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001570 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001571 Warning(RegInfo.second,
1572 "register not in ascending order in register list");
1573
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001574 RegMap[Reg] = true;
1575 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001576 }
1577
Bill Wendling50d0f582010-11-18 23:43:05 +00001578 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1579 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001580}
1581
Jim Grosbach43904292011-07-25 20:14:50 +00001582/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001583ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001584parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001585 SMLoc S = Parser.getTok().getLoc();
1586 const AsmToken &Tok = Parser.getTok();
1587 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1588 StringRef OptStr = Tok.getString();
1589
1590 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1591 .Case("sy", ARM_MB::SY)
1592 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001593 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001594 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001595 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001596 .Case("ishst", ARM_MB::ISHST)
1597 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001598 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001599 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001600 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001601 .Case("osh", ARM_MB::OSH)
1602 .Case("oshst", ARM_MB::OSHST)
1603 .Default(~0U);
1604
1605 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001606 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001607
1608 Parser.Lex(); // Eat identifier token.
1609 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001610 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001611}
1612
Jim Grosbach43904292011-07-25 20:14:50 +00001613/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001614ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001615parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001616 SMLoc S = Parser.getTok().getLoc();
1617 const AsmToken &Tok = Parser.getTok();
1618 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1619 StringRef IFlagsStr = Tok.getString();
1620
1621 unsigned IFlags = 0;
1622 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1623 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1624 .Case("a", ARM_PROC::A)
1625 .Case("i", ARM_PROC::I)
1626 .Case("f", ARM_PROC::F)
1627 .Default(~0U);
1628
1629 // If some specific iflag is already set, it means that some letter is
1630 // present more than once, this is not acceptable.
1631 if (Flag == ~0U || (IFlags & Flag))
1632 return MatchOperand_NoMatch;
1633
1634 IFlags |= Flag;
1635 }
1636
1637 Parser.Lex(); // Eat identifier token.
1638 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1639 return MatchOperand_Success;
1640}
1641
Jim Grosbach43904292011-07-25 20:14:50 +00001642/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001643ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001644parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001645 SMLoc S = Parser.getTok().getLoc();
1646 const AsmToken &Tok = Parser.getTok();
1647 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1648 StringRef Mask = Tok.getString();
1649
1650 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1651 size_t Start = 0, Next = Mask.find('_');
1652 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001653 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001654 if (Next != StringRef::npos)
1655 Flags = Mask.slice(Next+1, Mask.size());
1656
1657 // FlagsVal contains the complete mask:
1658 // 3-0: Mask
1659 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1660 unsigned FlagsVal = 0;
1661
1662 if (SpecReg == "apsr") {
1663 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001664 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001665 .Case("g", 0x4) // same as CPSR_s
1666 .Case("nzcvqg", 0xc) // same as CPSR_fs
1667 .Default(~0U);
1668
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001669 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001670 if (!Flags.empty())
1671 return MatchOperand_NoMatch;
1672 else
1673 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001674 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001675 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001676 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1677 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001678 for (int i = 0, e = Flags.size(); i != e; ++i) {
1679 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1680 .Case("c", 1)
1681 .Case("x", 2)
1682 .Case("s", 4)
1683 .Case("f", 8)
1684 .Default(~0U);
1685
1686 // If some specific flag is already set, it means that some letter is
1687 // present more than once, this is not acceptable.
1688 if (FlagsVal == ~0U || (FlagsVal & Flag))
1689 return MatchOperand_NoMatch;
1690 FlagsVal |= Flag;
1691 }
1692 } else // No match for special register.
1693 return MatchOperand_NoMatch;
1694
1695 // Special register without flags are equivalent to "fc" flags.
1696 if (!FlagsVal)
1697 FlagsVal = 0x9;
1698
1699 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1700 if (SpecReg == "spsr")
1701 FlagsVal |= 16;
1702
1703 Parser.Lex(); // Eat identifier token.
1704 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1705 return MatchOperand_Success;
1706}
1707
Jim Grosbachf6c05252011-07-21 17:23:04 +00001708ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1709parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1710 int Low, int High) {
1711 const AsmToken &Tok = Parser.getTok();
1712 if (Tok.isNot(AsmToken::Identifier)) {
1713 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1714 return MatchOperand_ParseFail;
1715 }
1716 StringRef ShiftName = Tok.getString();
1717 std::string LowerOp = LowercaseString(Op);
1718 std::string UpperOp = UppercaseString(Op);
1719 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1720 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1721 return MatchOperand_ParseFail;
1722 }
1723 Parser.Lex(); // Eat shift type token.
1724
1725 // There must be a '#' and a shift amount.
1726 if (Parser.getTok().isNot(AsmToken::Hash)) {
1727 Error(Parser.getTok().getLoc(), "'#' expected");
1728 return MatchOperand_ParseFail;
1729 }
1730 Parser.Lex(); // Eat hash token.
1731
1732 const MCExpr *ShiftAmount;
1733 SMLoc Loc = Parser.getTok().getLoc();
1734 if (getParser().ParseExpression(ShiftAmount)) {
1735 Error(Loc, "illegal expression");
1736 return MatchOperand_ParseFail;
1737 }
1738 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1739 if (!CE) {
1740 Error(Loc, "constant expression expected");
1741 return MatchOperand_ParseFail;
1742 }
1743 int Val = CE->getValue();
1744 if (Val < Low || Val > High) {
1745 Error(Loc, "immediate value out of range");
1746 return MatchOperand_ParseFail;
1747 }
1748
1749 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1750
1751 return MatchOperand_Success;
1752}
1753
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001754ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1755parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1756 const AsmToken &Tok = Parser.getTok();
1757 SMLoc S = Tok.getLoc();
1758 if (Tok.isNot(AsmToken::Identifier)) {
1759 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1760 return MatchOperand_ParseFail;
1761 }
1762 int Val = StringSwitch<int>(Tok.getString())
1763 .Case("be", 1)
1764 .Case("le", 0)
1765 .Default(-1);
1766 Parser.Lex(); // Eat the token.
1767
1768 if (Val == -1) {
1769 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1770 return MatchOperand_ParseFail;
1771 }
1772 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1773 getContext()),
1774 S, Parser.getTok().getLoc()));
1775 return MatchOperand_Success;
1776}
1777
Jim Grosbach580f4a92011-07-25 22:20:28 +00001778/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1779/// instructions. Legal values are:
1780/// lsl #n 'n' in [0,31]
1781/// asr #n 'n' in [1,32]
1782/// n == 32 encoded as n == 0.
1783ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1784parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1785 const AsmToken &Tok = Parser.getTok();
1786 SMLoc S = Tok.getLoc();
1787 if (Tok.isNot(AsmToken::Identifier)) {
1788 Error(S, "shift operator 'asr' or 'lsl' expected");
1789 return MatchOperand_ParseFail;
1790 }
1791 StringRef ShiftName = Tok.getString();
1792 bool isASR;
1793 if (ShiftName == "lsl" || ShiftName == "LSL")
1794 isASR = false;
1795 else if (ShiftName == "asr" || ShiftName == "ASR")
1796 isASR = true;
1797 else {
1798 Error(S, "shift operator 'asr' or 'lsl' expected");
1799 return MatchOperand_ParseFail;
1800 }
1801 Parser.Lex(); // Eat the operator.
1802
1803 // A '#' and a shift amount.
1804 if (Parser.getTok().isNot(AsmToken::Hash)) {
1805 Error(Parser.getTok().getLoc(), "'#' expected");
1806 return MatchOperand_ParseFail;
1807 }
1808 Parser.Lex(); // Eat hash token.
1809
1810 const MCExpr *ShiftAmount;
1811 SMLoc E = Parser.getTok().getLoc();
1812 if (getParser().ParseExpression(ShiftAmount)) {
1813 Error(E, "malformed shift expression");
1814 return MatchOperand_ParseFail;
1815 }
1816 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1817 if (!CE) {
1818 Error(E, "shift amount must be an immediate");
1819 return MatchOperand_ParseFail;
1820 }
1821
1822 int64_t Val = CE->getValue();
1823 if (isASR) {
1824 // Shift amount must be in [1,32]
1825 if (Val < 1 || Val > 32) {
1826 Error(E, "'asr' shift amount must be in range [1,32]");
1827 return MatchOperand_ParseFail;
1828 }
1829 // asr #32 encoded as asr #0.
1830 if (Val == 32) Val = 0;
1831 } else {
1832 // Shift amount must be in [1,32]
1833 if (Val < 0 || Val > 31) {
1834 Error(E, "'lsr' shift amount must be in range [0,31]");
1835 return MatchOperand_ParseFail;
1836 }
1837 }
1838
1839 E = Parser.getTok().getLoc();
1840 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1841
1842 return MatchOperand_Success;
1843}
1844
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001845/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1846/// of instructions. Legal values are:
1847/// ror #n 'n' in {0, 8, 16, 24}
1848ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1849parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1850 const AsmToken &Tok = Parser.getTok();
1851 SMLoc S = Tok.getLoc();
1852 if (Tok.isNot(AsmToken::Identifier)) {
1853 Error(S, "rotate operator 'ror' expected");
1854 return MatchOperand_ParseFail;
1855 }
1856 StringRef ShiftName = Tok.getString();
1857 if (ShiftName != "ror" && ShiftName != "ROR") {
1858 Error(S, "rotate operator 'ror' expected");
1859 return MatchOperand_ParseFail;
1860 }
1861 Parser.Lex(); // Eat the operator.
1862
1863 // A '#' and a rotate amount.
1864 if (Parser.getTok().isNot(AsmToken::Hash)) {
1865 Error(Parser.getTok().getLoc(), "'#' expected");
1866 return MatchOperand_ParseFail;
1867 }
1868 Parser.Lex(); // Eat hash token.
1869
1870 const MCExpr *ShiftAmount;
1871 SMLoc E = Parser.getTok().getLoc();
1872 if (getParser().ParseExpression(ShiftAmount)) {
1873 Error(E, "malformed rotate expression");
1874 return MatchOperand_ParseFail;
1875 }
1876 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1877 if (!CE) {
1878 Error(E, "rotate amount must be an immediate");
1879 return MatchOperand_ParseFail;
1880 }
1881
1882 int64_t Val = CE->getValue();
1883 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1884 // normally, zero is represented in asm by omitting the rotate operand
1885 // entirely.
1886 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1887 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1888 return MatchOperand_ParseFail;
1889 }
1890
1891 E = Parser.getTok().getLoc();
1892 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1893
1894 return MatchOperand_Success;
1895}
1896
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001897ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1898parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1899 SMLoc S = Parser.getTok().getLoc();
1900 // The bitfield descriptor is really two operands, the LSB and the width.
1901 if (Parser.getTok().isNot(AsmToken::Hash)) {
1902 Error(Parser.getTok().getLoc(), "'#' expected");
1903 return MatchOperand_ParseFail;
1904 }
1905 Parser.Lex(); // Eat hash token.
1906
1907 const MCExpr *LSBExpr;
1908 SMLoc E = Parser.getTok().getLoc();
1909 if (getParser().ParseExpression(LSBExpr)) {
1910 Error(E, "malformed immediate expression");
1911 return MatchOperand_ParseFail;
1912 }
1913 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1914 if (!CE) {
1915 Error(E, "'lsb' operand must be an immediate");
1916 return MatchOperand_ParseFail;
1917 }
1918
1919 int64_t LSB = CE->getValue();
1920 // The LSB must be in the range [0,31]
1921 if (LSB < 0 || LSB > 31) {
1922 Error(E, "'lsb' operand must be in the range [0,31]");
1923 return MatchOperand_ParseFail;
1924 }
1925 E = Parser.getTok().getLoc();
1926
1927 // Expect another immediate operand.
1928 if (Parser.getTok().isNot(AsmToken::Comma)) {
1929 Error(Parser.getTok().getLoc(), "too few operands");
1930 return MatchOperand_ParseFail;
1931 }
1932 Parser.Lex(); // Eat hash token.
1933 if (Parser.getTok().isNot(AsmToken::Hash)) {
1934 Error(Parser.getTok().getLoc(), "'#' expected");
1935 return MatchOperand_ParseFail;
1936 }
1937 Parser.Lex(); // Eat hash token.
1938
1939 const MCExpr *WidthExpr;
1940 if (getParser().ParseExpression(WidthExpr)) {
1941 Error(E, "malformed immediate expression");
1942 return MatchOperand_ParseFail;
1943 }
1944 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1945 if (!CE) {
1946 Error(E, "'width' operand must be an immediate");
1947 return MatchOperand_ParseFail;
1948 }
1949
1950 int64_t Width = CE->getValue();
1951 // The LSB must be in the range [1,32-lsb]
1952 if (Width < 1 || Width > 32 - LSB) {
1953 Error(E, "'width' operand must be in the range [1,32-lsb]");
1954 return MatchOperand_ParseFail;
1955 }
1956 E = Parser.getTok().getLoc();
1957
1958 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1959
1960 return MatchOperand_Success;
1961}
1962
Jim Grosbach7ce05792011-08-03 23:50:40 +00001963ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1964parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1965 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001966 // postidx_reg := '+' register {, shift}
1967 // | '-' register {, shift}
1968 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00001969
1970 // This method must return MatchOperand_NoMatch without consuming any tokens
1971 // in the case where there is no match, as other alternatives take other
1972 // parse methods.
1973 AsmToken Tok = Parser.getTok();
1974 SMLoc S = Tok.getLoc();
1975 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00001976 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001977 int Reg = -1;
1978 if (Tok.is(AsmToken::Plus)) {
1979 Parser.Lex(); // Eat the '+' token.
1980 haveEaten = true;
1981 } else if (Tok.is(AsmToken::Minus)) {
1982 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00001983 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001984 haveEaten = true;
1985 }
1986 if (Parser.getTok().is(AsmToken::Identifier))
1987 Reg = tryParseRegister();
1988 if (Reg == -1) {
1989 if (!haveEaten)
1990 return MatchOperand_NoMatch;
1991 Error(Parser.getTok().getLoc(), "register expected");
1992 return MatchOperand_ParseFail;
1993 }
1994 SMLoc E = Parser.getTok().getLoc();
1995
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001996 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
1997 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001998 if (Parser.getTok().is(AsmToken::Comma)) {
1999 Parser.Lex(); // Eat the ','.
2000 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2001 return MatchOperand_ParseFail;
2002 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002003
2004 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2005 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002006
2007 return MatchOperand_Success;
2008}
2009
Jim Grosbach1355cf12011-07-26 17:10:22 +00002010/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002011/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2012/// when they refer multiple MIOperands inside a single one.
2013bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002014cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002015 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2016 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2017
2018 // Create a writeback register dummy placeholder.
2019 Inst.addOperand(MCOperand::CreateImm(0));
2020
Jim Grosbach7ce05792011-08-03 23:50:40 +00002021 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002022 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2023 return true;
2024}
2025
Jim Grosbach1355cf12011-07-26 17:10:22 +00002026/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002027/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2028/// when they refer multiple MIOperands inside a single one.
2029bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002030cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002031 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2032 // Create a writeback register dummy placeholder.
2033 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002034 assert(0 && "cvtStWriteBackRegAddrMode2 not implemented yet!");
2035 return true;
2036}
2037
2038/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2039/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2040/// when they refer multiple MIOperands inside a single one.
2041bool ARMAsmParser::
2042cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2043 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2044 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002045 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002046 // Create a writeback register dummy placeholder.
2047 Inst.addOperand(MCOperand::CreateImm(0));
2048 // addr
2049 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2050 // offset
2051 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2052 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002053 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2054 return true;
2055}
2056
Jim Grosbach7ce05792011-08-03 23:50:40 +00002057/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002058/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2059/// when they refer multiple MIOperands inside a single one.
2060bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002061cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2062 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2063 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002064 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002065 // Create a writeback register dummy placeholder.
2066 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002067 // addr
2068 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2069 // offset
2070 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2071 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002072 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2073 return true;
2074}
2075
Jim Grosbach7ce05792011-08-03 23:50:40 +00002076/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002077/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2078/// when they refer multiple MIOperands inside a single one.
2079bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002080cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2081 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002082 // Create a writeback register dummy placeholder.
2083 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002084 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002085 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002086 // addr
2087 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2088 // offset
2089 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2090 // pred
2091 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2092 return true;
2093}
2094
2095/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2096/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2097/// when they refer multiple MIOperands inside a single one.
2098bool ARMAsmParser::
2099cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2100 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2101 // Create a writeback register dummy placeholder.
2102 Inst.addOperand(MCOperand::CreateImm(0));
2103 // Rt
2104 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2105 // addr
2106 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2107 // offset
2108 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2109 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002110 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2111 return true;
2112}
2113
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002114/// cvtLdrdPre - Convert parsed operands to MCInst.
2115/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2116/// when they refer multiple MIOperands inside a single one.
2117bool ARMAsmParser::
2118cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2119 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2120 // Rt, Rt2
2121 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2122 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2123 // Create a writeback register dummy placeholder.
2124 Inst.addOperand(MCOperand::CreateImm(0));
2125 // addr
2126 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2127 // pred
2128 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2129 return true;
2130}
2131
Bill Wendlinge7176102010-11-06 22:36:58 +00002132/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002133/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002134bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002135parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002136 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002137 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002138 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002139 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002140 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002141
Sean Callanan18b83232010-01-19 21:44:56 +00002142 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002143 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002144 if (BaseRegNum == -1)
2145 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002146
Daniel Dunbar05710932011-01-18 05:34:17 +00002147 // The next token must either be a comma or a closing bracket.
2148 const AsmToken &Tok = Parser.getTok();
2149 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002150 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002151
Jim Grosbach7ce05792011-08-03 23:50:40 +00002152 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002153 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002154 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002155
Jim Grosbach7ce05792011-08-03 23:50:40 +00002156 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2157 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002158
Jim Grosbach7ce05792011-08-03 23:50:40 +00002159 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002160 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002161
Jim Grosbach7ce05792011-08-03 23:50:40 +00002162 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2163 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002164
Jim Grosbach7ce05792011-08-03 23:50:40 +00002165 // If we have a '#' it's an immediate offset, else assume it's a register
2166 // offset.
2167 if (Parser.getTok().is(AsmToken::Hash)) {
2168 Parser.Lex(); // Eat the '#'.
2169 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002170
Jim Grosbach7ce05792011-08-03 23:50:40 +00002171 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002172
Jim Grosbach7ce05792011-08-03 23:50:40 +00002173 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002174 if (getParser().ParseExpression(Offset))
2175 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002176
2177 // The expression has to be a constant. Memory references with relocations
2178 // don't come through here, as they use the <label> forms of the relevant
2179 // instructions.
2180 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2181 if (!CE)
2182 return Error (E, "constant expression expected");
2183
2184 // Now we should have the closing ']'
2185 E = Parser.getTok().getLoc();
2186 if (Parser.getTok().isNot(AsmToken::RBrac))
2187 return Error(E, "']' expected");
2188 Parser.Lex(); // Eat right bracket token.
2189
2190 // Don't worry about range checking the value here. That's handled by
2191 // the is*() predicates.
2192 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2193 ARM_AM::no_shift, 0, false, S,E));
2194
2195 // If there's a pre-indexing writeback marker, '!', just add it as a token
2196 // operand.
2197 if (Parser.getTok().is(AsmToken::Exclaim)) {
2198 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2199 Parser.Lex(); // Eat the '!'.
2200 }
2201
2202 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002203 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002204
2205 // The register offset is optionally preceded by a '+' or '-'
2206 bool isNegative = false;
2207 if (Parser.getTok().is(AsmToken::Minus)) {
2208 isNegative = true;
2209 Parser.Lex(); // Eat the '-'.
2210 } else if (Parser.getTok().is(AsmToken::Plus)) {
2211 // Nothing to do.
2212 Parser.Lex(); // Eat the '+'.
2213 }
2214
2215 E = Parser.getTok().getLoc();
2216 int OffsetRegNum = tryParseRegister();
2217 if (OffsetRegNum == -1)
2218 return Error(E, "register expected");
2219
2220 // If there's a shift operator, handle it.
2221 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002222 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002223 if (Parser.getTok().is(AsmToken::Comma)) {
2224 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002225 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002226 return true;
2227 }
2228
2229 // Now we should have the closing ']'
2230 E = Parser.getTok().getLoc();
2231 if (Parser.getTok().isNot(AsmToken::RBrac))
2232 return Error(E, "']' expected");
2233 Parser.Lex(); // Eat right bracket token.
2234
2235 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002236 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002237 S, E));
2238
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002239 // If there's a pre-indexing writeback marker, '!', just add it as a token
2240 // operand.
2241 if (Parser.getTok().is(AsmToken::Exclaim)) {
2242 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2243 Parser.Lex(); // Eat the '!'.
2244 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002245
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002246 return false;
2247}
2248
Jim Grosbach7ce05792011-08-03 23:50:40 +00002249/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002250/// ( lsl | lsr | asr | ror ) , # shift_amount
2251/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002252/// return true if it parses a shift otherwise it returns false.
2253bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2254 unsigned &Amount) {
2255 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002256 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002257 if (Tok.isNot(AsmToken::Identifier))
2258 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002259 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002260 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002261 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002262 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002263 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002264 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002265 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002266 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002267 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002268 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002269 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002270 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002271 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002272 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002273
Jim Grosbach7ce05792011-08-03 23:50:40 +00002274 // rrx stands alone.
2275 Amount = 0;
2276 if (St != ARM_AM::rrx) {
2277 Loc = Parser.getTok().getLoc();
2278 // A '#' and a shift amount.
2279 const AsmToken &HashTok = Parser.getTok();
2280 if (HashTok.isNot(AsmToken::Hash))
2281 return Error(HashTok.getLoc(), "'#' expected");
2282 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002283
Jim Grosbach7ce05792011-08-03 23:50:40 +00002284 const MCExpr *Expr;
2285 if (getParser().ParseExpression(Expr))
2286 return true;
2287 // Range check the immediate.
2288 // lsl, ror: 0 <= imm <= 31
2289 // lsr, asr: 0 <= imm <= 32
2290 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2291 if (!CE)
2292 return Error(Loc, "shift amount must be an immediate");
2293 int64_t Imm = CE->getValue();
2294 if (Imm < 0 ||
2295 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2296 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2297 return Error(Loc, "immediate shift value out of range");
2298 Amount = Imm;
2299 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002300
2301 return false;
2302}
2303
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002304/// Parse a arm instruction operand. For now this parses the operand regardless
2305/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002306bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002307 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002308 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002309
2310 // Check if the current operand has a custom associated parser, if so, try to
2311 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002312 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2313 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002314 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002315 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2316 // there was a match, but an error occurred, in which case, just return that
2317 // the operand parsing failed.
2318 if (ResTy == MatchOperand_ParseFail)
2319 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002320
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002321 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002322 default:
2323 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002324 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002325 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002326 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002327 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002328 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002329 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002330 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002331 else if (Res == -1) // irrecoverable error
2332 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002333
2334 // Fall though for the Identifier case that is not a register or a
2335 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002336 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002337 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2338 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002339 // This was not a register so parse other operands that start with an
2340 // identifier (like labels) as expressions and create them as immediates.
2341 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002342 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002343 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002344 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002345 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002346 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2347 return false;
2348 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002349 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002350 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002351 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002352 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002353 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002354 // #42 -> immediate.
2355 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002356 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002357 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002358 const MCExpr *ImmVal;
2359 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002360 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002361 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002362 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2363 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002364 case AsmToken::Colon: {
2365 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002366 // FIXME: Check it's an expression prefix,
2367 // e.g. (FOO - :lower16:BAR) isn't legal.
2368 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002369 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002370 return true;
2371
Evan Cheng75972122011-01-13 07:58:56 +00002372 const MCExpr *SubExprVal;
2373 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002374 return true;
2375
Evan Cheng75972122011-01-13 07:58:56 +00002376 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2377 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002378 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002379 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002380 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002381 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002382 }
2383}
2384
Jim Grosbach1355cf12011-07-26 17:10:22 +00002385// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002386// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002387bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002388 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002389
2390 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002391 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002392 Parser.Lex(); // Eat ':'
2393
2394 if (getLexer().isNot(AsmToken::Identifier)) {
2395 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2396 return true;
2397 }
2398
2399 StringRef IDVal = Parser.getTok().getIdentifier();
2400 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002401 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002402 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002403 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002404 } else {
2405 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2406 return true;
2407 }
2408 Parser.Lex();
2409
2410 if (getLexer().isNot(AsmToken::Colon)) {
2411 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2412 return true;
2413 }
2414 Parser.Lex(); // Eat the last ':'
2415 return false;
2416}
2417
2418const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002419ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002420 MCSymbolRefExpr::VariantKind Variant) {
2421 // Recurse over the given expression, rebuilding it to apply the given variant
2422 // to the leftmost symbol.
2423 if (Variant == MCSymbolRefExpr::VK_None)
2424 return E;
2425
2426 switch (E->getKind()) {
2427 case MCExpr::Target:
2428 llvm_unreachable("Can't handle target expr yet");
2429 case MCExpr::Constant:
2430 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2431
2432 case MCExpr::SymbolRef: {
2433 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2434
2435 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2436 return 0;
2437
2438 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2439 }
2440
2441 case MCExpr::Unary:
2442 llvm_unreachable("Can't handle unary expressions yet");
2443
2444 case MCExpr::Binary: {
2445 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002446 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002447 const MCExpr *RHS = BE->getRHS();
2448 if (!LHS)
2449 return 0;
2450
2451 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2452 }
2453 }
2454
2455 assert(0 && "Invalid expression kind!");
2456 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002457}
2458
Daniel Dunbar352e1482011-01-11 15:59:50 +00002459/// \brief Given a mnemonic, split out possible predication code and carry
2460/// setting letters to form a canonical mnemonic and flags.
2461//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002462// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002463StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002464 unsigned &PredicationCode,
2465 bool &CarrySetting,
2466 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002467 PredicationCode = ARMCC::AL;
2468 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002469 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002470
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002471 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002472 //
2473 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002474 if ((Mnemonic == "movs" && isThumb()) ||
2475 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2476 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2477 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2478 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2479 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2480 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2481 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002482 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002483
Jim Grosbach3f00e312011-07-11 17:09:57 +00002484 // First, split out any predication code. Ignore mnemonics we know aren't
2485 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002486 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002487 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002488 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002489 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2490 .Case("eq", ARMCC::EQ)
2491 .Case("ne", ARMCC::NE)
2492 .Case("hs", ARMCC::HS)
2493 .Case("cs", ARMCC::HS)
2494 .Case("lo", ARMCC::LO)
2495 .Case("cc", ARMCC::LO)
2496 .Case("mi", ARMCC::MI)
2497 .Case("pl", ARMCC::PL)
2498 .Case("vs", ARMCC::VS)
2499 .Case("vc", ARMCC::VC)
2500 .Case("hi", ARMCC::HI)
2501 .Case("ls", ARMCC::LS)
2502 .Case("ge", ARMCC::GE)
2503 .Case("lt", ARMCC::LT)
2504 .Case("gt", ARMCC::GT)
2505 .Case("le", ARMCC::LE)
2506 .Case("al", ARMCC::AL)
2507 .Default(~0U);
2508 if (CC != ~0U) {
2509 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2510 PredicationCode = CC;
2511 }
Bill Wendling52925b62010-10-29 23:50:21 +00002512 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002513
Daniel Dunbar352e1482011-01-11 15:59:50 +00002514 // Next, determine if we have a carry setting bit. We explicitly ignore all
2515 // the instructions we know end in 's'.
2516 if (Mnemonic.endswith("s") &&
2517 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002518 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2519 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2520 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002521 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2522 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002523 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2524 CarrySetting = true;
2525 }
2526
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002527 // The "cps" instruction can have a interrupt mode operand which is glued into
2528 // the mnemonic. Check if this is the case, split it and parse the imod op
2529 if (Mnemonic.startswith("cps")) {
2530 // Split out any imod code.
2531 unsigned IMod =
2532 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2533 .Case("ie", ARM_PROC::IE)
2534 .Case("id", ARM_PROC::ID)
2535 .Default(~0U);
2536 if (IMod != ~0U) {
2537 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2538 ProcessorIMod = IMod;
2539 }
2540 }
2541
Daniel Dunbar352e1482011-01-11 15:59:50 +00002542 return Mnemonic;
2543}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002544
2545/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2546/// inclusion of carry set or predication code operands.
2547//
2548// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002549void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002550getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002551 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002552 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2553 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2554 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2555 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002556 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002557 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2558 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002559 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002560 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002561 CanAcceptCarrySet = true;
2562 } else {
2563 CanAcceptCarrySet = false;
2564 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002565
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002566 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2567 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2568 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2569 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002570 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002571 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002572 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002573 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2574 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002575 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002576 CanAcceptPredicationCode = false;
2577 } else {
2578 CanAcceptPredicationCode = true;
2579 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002580
Evan Chengebdeeab2011-07-08 01:53:10 +00002581 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002582 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002583 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002584 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002585}
2586
2587/// Parse an arm instruction mnemonic followed by its operands.
2588bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2589 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2590 // Create the leading tokens for the mnemonic, split by '.' characters.
2591 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002592 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002593
Daniel Dunbar352e1482011-01-11 15:59:50 +00002594 // Split out the predication code and carry setting flag from the mnemonic.
2595 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002596 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002597 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002598 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002599 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002600
Jim Grosbachffa32252011-07-19 19:13:28 +00002601 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2602
2603 // FIXME: This is all a pretty gross hack. We should automatically handle
2604 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002605
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002606 // Next, add the CCOut and ConditionCode operands, if needed.
2607 //
2608 // For mnemonics which can ever incorporate a carry setting bit or predication
2609 // code, our matching model involves us always generating CCOut and
2610 // ConditionCode operands to match the mnemonic "as written" and then we let
2611 // the matcher deal with finding the right instruction or generating an
2612 // appropriate error.
2613 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002614 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002615
Jim Grosbach33c16a22011-07-14 22:04:21 +00002616 // If we had a carry-set on an instruction that can't do that, issue an
2617 // error.
2618 if (!CanAcceptCarrySet && CarrySetting) {
2619 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002620 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002621 "' can not set flags, but 's' suffix specified");
2622 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002623 // If we had a predication code on an instruction that can't do that, issue an
2624 // error.
2625 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2626 Parser.EatToEndOfStatement();
2627 return Error(NameLoc, "instruction '" + Mnemonic +
2628 "' is not predicable, but condition code specified");
2629 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002630
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002631 // Add the carry setting operand, if necessary.
2632 //
2633 // FIXME: It would be awesome if we could somehow invent a location such that
2634 // match errors on this operand would print a nice diagnostic about how the
2635 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002636 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002637 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2638 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002639
2640 // Add the predication code operand, if necessary.
2641 if (CanAcceptPredicationCode) {
2642 Operands.push_back(ARMOperand::CreateCondCode(
2643 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002644 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002645
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002646 // Add the processor imod operand, if necessary.
2647 if (ProcessorIMod) {
2648 Operands.push_back(ARMOperand::CreateImm(
2649 MCConstantExpr::Create(ProcessorIMod, getContext()),
2650 NameLoc, NameLoc));
2651 } else {
2652 // This mnemonic can't ever accept a imod, but the user wrote
2653 // one (or misspelled another mnemonic).
2654
2655 // FIXME: Issue a nice error.
2656 }
2657
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002658 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002659 while (Next != StringRef::npos) {
2660 Start = Next;
2661 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002662 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002663
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002664 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002665 }
2666
2667 // Read the remaining operands.
2668 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002669 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002670 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002671 Parser.EatToEndOfStatement();
2672 return true;
2673 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002674
2675 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002676 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002677
2678 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002679 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002680 Parser.EatToEndOfStatement();
2681 return true;
2682 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002683 }
2684 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002685
Chris Lattnercbf8a982010-09-11 16:18:25 +00002686 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2687 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002688 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002689 }
Bill Wendling146018f2010-11-06 21:42:12 +00002690
Chris Lattner34e53142010-09-08 05:10:46 +00002691 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002692
2693
2694 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2695 // another does not. Specifically, the MOVW instruction does not. So we
2696 // special case it here and remove the defaulted (non-setting) cc_out
2697 // operand if that's the instruction we're trying to match.
2698 //
2699 // We do this post-processing of the explicit operands rather than just
2700 // conditionally adding the cc_out in the first place because we need
2701 // to check the type of the parsed immediate operand.
2702 if (Mnemonic == "mov" && Operands.size() > 4 &&
2703 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002704 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2705 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002706 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2707 Operands.erase(Operands.begin() + 1);
2708 delete Op;
2709 }
2710
Jim Grosbachcf121c32011-07-28 21:57:55 +00002711 // ARM mode 'blx' need special handling, as the register operand version
2712 // is predicable, but the label operand version is not. So, we can't rely
2713 // on the Mnemonic based checking to correctly figure out when to put
2714 // a CondCode operand in the list. If we're trying to match the label
2715 // version, remove the CondCode operand here.
2716 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2717 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2718 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2719 Operands.erase(Operands.begin() + 1);
2720 delete Op;
2721 }
Chris Lattner98986712010-01-14 22:21:20 +00002722 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002723}
2724
Jim Grosbach189610f2011-07-26 18:25:39 +00002725// Validate context-sensitive operand constraints.
2726// FIXME: We would really like to be able to tablegen'erate this.
2727bool ARMAsmParser::
2728validateInstruction(MCInst &Inst,
2729 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2730 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002731 case ARM::LDRD:
2732 case ARM::LDRD_PRE:
2733 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002734 case ARM::LDREXD: {
2735 // Rt2 must be Rt + 1.
2736 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2737 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2738 if (Rt2 != Rt + 1)
2739 return Error(Operands[3]->getStartLoc(),
2740 "destination operands must be sequential");
2741 return false;
2742 }
Jim Grosbach53642c52011-08-10 20:49:18 +00002743 case ARM::STRD:
2744 case ARM::STRD_PRE:
2745 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002746 case ARM::STREXD: {
2747 // Rt2 must be Rt + 1.
2748 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2749 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2750 if (Rt2 != Rt + 1)
2751 return Error(Operands[4]->getStartLoc(),
2752 "source operands must be sequential");
2753 return false;
2754 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002755 case ARM::SBFX:
2756 case ARM::UBFX: {
2757 // width must be in range [1, 32-lsb]
2758 unsigned lsb = Inst.getOperand(2).getImm();
2759 unsigned widthm1 = Inst.getOperand(3).getImm();
2760 if (widthm1 >= 32 - lsb)
2761 return Error(Operands[5]->getStartLoc(),
2762 "bitfield width must be in range [1,32-lsb]");
2763 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002764 }
2765
2766 return false;
2767}
2768
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002769bool ARMAsmParser::
2770MatchAndEmitInstruction(SMLoc IDLoc,
2771 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2772 MCStreamer &Out) {
2773 MCInst Inst;
2774 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002775 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002776 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002777 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002778 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002779 // Context sensitive operand constraints aren't handled by the matcher,
2780 // so check them here.
2781 if (validateInstruction(Inst, Operands))
2782 return true;
2783
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002784 Out.EmitInstruction(Inst);
2785 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002786 case Match_MissingFeature:
2787 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2788 return true;
2789 case Match_InvalidOperand: {
2790 SMLoc ErrorLoc = IDLoc;
2791 if (ErrorInfo != ~0U) {
2792 if (ErrorInfo >= Operands.size())
2793 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002794
Chris Lattnere73d4f82010-10-28 21:41:58 +00002795 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2796 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2797 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002798
Chris Lattnere73d4f82010-10-28 21:41:58 +00002799 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002800 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002801 case Match_MnemonicFail:
2802 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002803 case Match_ConversionFail:
2804 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002805 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002806
Eric Christopherc223e2b2010-10-29 09:26:59 +00002807 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002808 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002809}
2810
Jim Grosbach1355cf12011-07-26 17:10:22 +00002811/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002812bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2813 StringRef IDVal = DirectiveID.getIdentifier();
2814 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002815 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002816 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002817 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002818 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002819 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002820 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002821 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002822 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002823 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002824 return true;
2825}
2826
Jim Grosbach1355cf12011-07-26 17:10:22 +00002827/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002828/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002829bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002830 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2831 for (;;) {
2832 const MCExpr *Value;
2833 if (getParser().ParseExpression(Value))
2834 return true;
2835
Chris Lattneraaec2052010-01-19 19:46:13 +00002836 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002837
2838 if (getLexer().is(AsmToken::EndOfStatement))
2839 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002840
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002841 // FIXME: Improve diagnostic.
2842 if (getLexer().isNot(AsmToken::Comma))
2843 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002844 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002845 }
2846 }
2847
Sean Callananb9a25b72010-01-19 20:27:46 +00002848 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002849 return false;
2850}
2851
Jim Grosbach1355cf12011-07-26 17:10:22 +00002852/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00002853/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00002854bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00002855 if (getLexer().isNot(AsmToken::EndOfStatement))
2856 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002857 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002858
2859 // TODO: set thumb mode
2860 // TODO: tell the MC streamer the mode
2861 // getParser().getStreamer().Emit???();
2862 return false;
2863}
2864
Jim Grosbach1355cf12011-07-26 17:10:22 +00002865/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00002866/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00002867bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002868 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2869 bool isMachO = MAI.hasSubsectionsViaSymbols();
2870 StringRef Name;
2871
2872 // Darwin asm has function name after .thumb_func direction
2873 // ELF doesn't
2874 if (isMachO) {
2875 const AsmToken &Tok = Parser.getTok();
2876 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2877 return Error(L, "unexpected token in .thumb_func directive");
2878 Name = Tok.getString();
2879 Parser.Lex(); // Consume the identifier token.
2880 }
2881
Kevin Enderby515d5092009-10-15 20:48:48 +00002882 if (getLexer().isNot(AsmToken::EndOfStatement))
2883 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002884 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002885
Rafael Espindola64695402011-05-16 16:17:21 +00002886 // FIXME: assuming function name will be the line following .thumb_func
2887 if (!isMachO) {
2888 Name = Parser.getTok().getString();
2889 }
2890
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002891 // Mark symbol as a thumb symbol.
2892 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2893 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002894 return false;
2895}
2896
Jim Grosbach1355cf12011-07-26 17:10:22 +00002897/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00002898/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00002899bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002900 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002901 if (Tok.isNot(AsmToken::Identifier))
2902 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002903 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002904 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002905 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002906 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002907 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002908 else
2909 return Error(L, "unrecognized syntax mode in .syntax directive");
2910
2911 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002912 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002913 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002914
2915 // TODO tell the MC streamer the mode
2916 // getParser().getStreamer().Emit???();
2917 return false;
2918}
2919
Jim Grosbach1355cf12011-07-26 17:10:22 +00002920/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00002921/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00002922bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002923 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002924 if (Tok.isNot(AsmToken::Integer))
2925 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002926 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002927 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002928 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002929 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002930 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002931 else
2932 return Error(L, "invalid operand to .code directive");
2933
2934 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002935 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002936 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002937
Evan Cheng32869202011-07-08 22:36:29 +00002938 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002939 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002940 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002941 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2942 }
Evan Cheng32869202011-07-08 22:36:29 +00002943 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002944 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002945 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002946 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2947 }
Evan Chengeb0caa12011-07-08 22:49:55 +00002948 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002949
Kevin Enderby515d5092009-10-15 20:48:48 +00002950 return false;
2951}
2952
Sean Callanan90b70972010-04-07 20:29:34 +00002953extern "C" void LLVMInitializeARMAsmLexer();
2954
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002955/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002956extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00002957 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
2958 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002959 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002960}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002961
Chris Lattner0692ee62010-09-06 19:11:01 +00002962#define GET_REGISTER_MATCHER
2963#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002964#include "ARMGenAsmMatcher.inc"