blob: 10e8db5925de0e584b79268a5cf3e99096291eb0 [file] [log] [blame]
Evan Cheng5b1b44892011-07-01 21:01:15 +00001//===-- TargetSubtargetInfo.cpp - General Target Information ---------------==//
Nate Begemanfb5792f2005-07-12 01:41:54 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Nate Begemanfb5792f2005-07-12 01:41:54 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the general parts of a Subtarget.
11//
12//===----------------------------------------------------------------------===//
13
Andrew Trickb6ac11c2013-09-26 05:53:35 +000014#include "llvm/Support/CommandLine.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000015#include "llvm/Target/TargetSubtargetInfo.h"
David Goodwinc2e8a7e2009-11-10 00:48:55 +000016#include "llvm/ADT/SmallVector.h"
Nate Begemanfb5792f2005-07-12 01:41:54 +000017using namespace llvm;
18
19//---------------------------------------------------------------------------
Evan Cheng5b1b44892011-07-01 21:01:15 +000020// TargetSubtargetInfo Class
Nate Begemanfb5792f2005-07-12 01:41:54 +000021//
Evan Cheng5b1b44892011-07-01 21:01:15 +000022TargetSubtargetInfo::TargetSubtargetInfo() {}
Nate Begemanfb5792f2005-07-12 01:41:54 +000023
Evan Cheng5b1b44892011-07-01 21:01:15 +000024TargetSubtargetInfo::~TargetSubtargetInfo() {}
David Goodwinc2e8a7e2009-11-10 00:48:55 +000025
Andrew Trickb6ac11c2013-09-26 05:53:35 +000026// Temporary option to compare overall performance change when moving from the
27// SD scheduler to the MachineScheduler pass pipeline. It should be removed
28// before 3.4. The normal way to enable/disable the MachineScheduling pass
29// itself is by using -enable-misched. For targets that already use MI sched
30// (via MySubTarget::enableMachineScheduler()) -misched-bench=false negates the
31// subtarget hook.
32static cl::opt<bool> BenchMachineSched("misched-bench", cl::Hidden,
33 cl::desc("Migrate from the target's default SD scheduler to MI scheduler"));
34
35bool TargetSubtargetInfo::useMachineScheduler() const {
36 if (BenchMachineSched.getNumOccurrences())
37 return BenchMachineSched;
38 return enableMachineScheduler();
39}
40
Andrew Trickad1cc1d2012-11-13 08:47:29 +000041bool TargetSubtargetInfo::enableMachineScheduler() const {
42 return false;
43}
44
Evan Cheng5b1b44892011-07-01 21:01:15 +000045bool TargetSubtargetInfo::enablePostRAScheduler(
David Goodwinc2e8a7e2009-11-10 00:48:55 +000046 CodeGenOpt::Level OptLevel,
47 AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +000048 RegClassVector& CriticalPathRCs) const {
David Goodwinc2e8a7e2009-11-10 00:48:55 +000049 Mode = ANTIDEP_NONE;
David Goodwin87d21b92009-11-13 19:52:48 +000050 CriticalPathRCs.clear();
David Goodwinc2e8a7e2009-11-10 00:48:55 +000051 return false;
52}
53
Hal Finkel738073c2013-08-29 03:25:05 +000054bool TargetSubtargetInfo::useAA() const {
55 return false;
56}